mlx5_ifc.h 175.6 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies, Ltd.  All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
31
*/
32 33 34
#ifndef MLX5_IFC_H
#define MLX5_IFC_H

35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
enum {
	MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS                   = 0x0,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED             = 0x1,
	MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED           = 0x2,
	MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED                  = 0x3,
	MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED                    = 0x13,
	MLX5_EVENT_TYPE_CODING_SRQ_LIMIT                           = 0x14,
	MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED          = 0x1c,
	MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION            = 0x1d,
	MLX5_EVENT_TYPE_CODING_CQ_ERROR                            = 0x4,
	MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR         = 0x5,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED               = 0x7,
	MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT                    = 0xc,
	MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR      = 0x10,
	MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR     = 0x11,
	MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR        = 0x12,
	MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR                      = 0x8,
	MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE                   = 0x9,
	MLX5_EVENT_TYPE_CODING_GPIO_EVENT                          = 0x15,
	MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
	MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
	MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT                      = 0x1b,
	MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT         = 0x1f,
	MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION        = 0xa,
	MLX5_EVENT_TYPE_CODING_PAGE_REQUEST                        = 0xb
};

enum {
	MLX5_MODIFY_TIR_BITMASK_LRO                   = 0x0,
	MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE        = 0x1,
	MLX5_MODIFY_TIR_BITMASK_HASH                  = 0x2,
	MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN   = 0x3
};

69 70 71 72 73
enum {
	MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE        = 0x0,
	MLX5_SET_HCA_CAP_OP_MOD_ATOMIC                = 0x3,
};

74 75 76 77 78 79 80 81 82 83
enum {
	MLX5_CMD_OP_QUERY_HCA_CAP                 = 0x100,
	MLX5_CMD_OP_QUERY_ADAPTER                 = 0x101,
	MLX5_CMD_OP_INIT_HCA                      = 0x102,
	MLX5_CMD_OP_TEARDOWN_HCA                  = 0x103,
	MLX5_CMD_OP_ENABLE_HCA                    = 0x104,
	MLX5_CMD_OP_DISABLE_HCA                   = 0x105,
	MLX5_CMD_OP_QUERY_PAGES                   = 0x107,
	MLX5_CMD_OP_MANAGE_PAGES                  = 0x108,
	MLX5_CMD_OP_SET_HCA_CAP                   = 0x109,
84 85
	MLX5_CMD_OP_QUERY_ISSI                    = 0x10a,
	MLX5_CMD_OP_SET_ISSI                      = 0x10b,
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
	MLX5_CMD_OP_CREATE_MKEY                   = 0x200,
	MLX5_CMD_OP_QUERY_MKEY                    = 0x201,
	MLX5_CMD_OP_DESTROY_MKEY                  = 0x202,
	MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS        = 0x203,
	MLX5_CMD_OP_PAGE_FAULT_RESUME             = 0x204,
	MLX5_CMD_OP_CREATE_EQ                     = 0x301,
	MLX5_CMD_OP_DESTROY_EQ                    = 0x302,
	MLX5_CMD_OP_QUERY_EQ                      = 0x303,
	MLX5_CMD_OP_GEN_EQE                       = 0x304,
	MLX5_CMD_OP_CREATE_CQ                     = 0x400,
	MLX5_CMD_OP_DESTROY_CQ                    = 0x401,
	MLX5_CMD_OP_QUERY_CQ                      = 0x402,
	MLX5_CMD_OP_MODIFY_CQ                     = 0x403,
	MLX5_CMD_OP_CREATE_QP                     = 0x500,
	MLX5_CMD_OP_DESTROY_QP                    = 0x501,
	MLX5_CMD_OP_RST2INIT_QP                   = 0x502,
	MLX5_CMD_OP_INIT2RTR_QP                   = 0x503,
	MLX5_CMD_OP_RTR2RTS_QP                    = 0x504,
	MLX5_CMD_OP_RTS2RTS_QP                    = 0x505,
	MLX5_CMD_OP_SQERR2RTS_QP                  = 0x506,
	MLX5_CMD_OP_2ERR_QP                       = 0x507,
	MLX5_CMD_OP_2RST_QP                       = 0x50a,
	MLX5_CMD_OP_QUERY_QP                      = 0x50b,
109
	MLX5_CMD_OP_SQD_RTS_QP                    = 0x50c,
110 111 112 113 114 115 116
	MLX5_CMD_OP_INIT2INIT_QP                  = 0x50e,
	MLX5_CMD_OP_CREATE_PSV                    = 0x600,
	MLX5_CMD_OP_DESTROY_PSV                   = 0x601,
	MLX5_CMD_OP_CREATE_SRQ                    = 0x700,
	MLX5_CMD_OP_DESTROY_SRQ                   = 0x701,
	MLX5_CMD_OP_QUERY_SRQ                     = 0x702,
	MLX5_CMD_OP_ARM_RQ                        = 0x703,
117 118 119 120
	MLX5_CMD_OP_CREATE_XRC_SRQ                = 0x705,
	MLX5_CMD_OP_DESTROY_XRC_SRQ               = 0x706,
	MLX5_CMD_OP_QUERY_XRC_SRQ                 = 0x707,
	MLX5_CMD_OP_ARM_XRC_SRQ                   = 0x708,
121 122 123 124 125
	MLX5_CMD_OP_CREATE_DCT                    = 0x710,
	MLX5_CMD_OP_DESTROY_DCT                   = 0x711,
	MLX5_CMD_OP_DRAIN_DCT                     = 0x712,
	MLX5_CMD_OP_QUERY_DCT                     = 0x713,
	MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION     = 0x714,
S
Saeed Mahameed 已提交
126 127 128 129
	MLX5_CMD_OP_CREATE_XRQ                    = 0x717,
	MLX5_CMD_OP_DESTROY_XRQ                   = 0x718,
	MLX5_CMD_OP_QUERY_XRQ                     = 0x719,
	MLX5_CMD_OP_ARM_XRQ                       = 0x71a,
130 131 132 133 134 135
	MLX5_CMD_OP_QUERY_VPORT_STATE             = 0x750,
	MLX5_CMD_OP_MODIFY_VPORT_STATE            = 0x751,
	MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT       = 0x752,
	MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT      = 0x753,
	MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT       = 0x754,
	MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT      = 0x755,
136
	MLX5_CMD_OP_QUERY_ROCE_ADDRESS            = 0x760,
137
	MLX5_CMD_OP_SET_ROCE_ADDRESS              = 0x761,
138 139 140 141
	MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT       = 0x762,
	MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT      = 0x763,
	MLX5_CMD_OP_QUERY_HCA_VPORT_GID           = 0x764,
	MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY          = 0x765,
142 143 144 145
	MLX5_CMD_OP_QUERY_VPORT_COUNTER           = 0x770,
	MLX5_CMD_OP_ALLOC_Q_COUNTER               = 0x771,
	MLX5_CMD_OP_DEALLOC_Q_COUNTER             = 0x772,
	MLX5_CMD_OP_QUERY_Q_COUNTER               = 0x773,
S
Saeed Mahameed 已提交
146 147
	MLX5_CMD_OP_SET_RATE_LIMIT                = 0x780,
	MLX5_CMD_OP_QUERY_RATE_LIMIT              = 0x781,
148 149 150 151 152 153 154
	MLX5_CMD_OP_ALLOC_PD                      = 0x800,
	MLX5_CMD_OP_DEALLOC_PD                    = 0x801,
	MLX5_CMD_OP_ALLOC_UAR                     = 0x802,
	MLX5_CMD_OP_DEALLOC_UAR                   = 0x803,
	MLX5_CMD_OP_CONFIG_INT_MODERATION         = 0x804,
	MLX5_CMD_OP_ACCESS_REG                    = 0x805,
	MLX5_CMD_OP_ATTACH_TO_MCG                 = 0x806,
155
	MLX5_CMD_OP_DETACH_FROM_MCG               = 0x807,
156 157 158 159 160 161 162
	MLX5_CMD_OP_GET_DROPPED_PACKET_LOG        = 0x80a,
	MLX5_CMD_OP_MAD_IFC                       = 0x50d,
	MLX5_CMD_OP_QUERY_MAD_DEMUX               = 0x80b,
	MLX5_CMD_OP_SET_MAD_DEMUX                 = 0x80c,
	MLX5_CMD_OP_NOP                           = 0x80d,
	MLX5_CMD_OP_ALLOC_XRCD                    = 0x80e,
	MLX5_CMD_OP_DEALLOC_XRCD                  = 0x80f,
163 164 165 166 167 168 169 170 171 172 173 174
	MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN        = 0x816,
	MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN      = 0x817,
	MLX5_CMD_OP_QUERY_CONG_STATUS             = 0x822,
	MLX5_CMD_OP_MODIFY_CONG_STATUS            = 0x823,
	MLX5_CMD_OP_QUERY_CONG_PARAMS             = 0x824,
	MLX5_CMD_OP_MODIFY_CONG_PARAMS            = 0x825,
	MLX5_CMD_OP_QUERY_CONG_STATISTICS         = 0x826,
	MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT           = 0x827,
	MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT        = 0x828,
	MLX5_CMD_OP_SET_L2_TABLE_ENTRY            = 0x829,
	MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY          = 0x82a,
	MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY         = 0x82b,
T
Tariq Toukan 已提交
175 176
	MLX5_CMD_OP_SET_WOL_ROL                   = 0x830,
	MLX5_CMD_OP_QUERY_WOL_ROL                 = 0x831,
177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192
	MLX5_CMD_OP_CREATE_TIR                    = 0x900,
	MLX5_CMD_OP_MODIFY_TIR                    = 0x901,
	MLX5_CMD_OP_DESTROY_TIR                   = 0x902,
	MLX5_CMD_OP_QUERY_TIR                     = 0x903,
	MLX5_CMD_OP_CREATE_SQ                     = 0x904,
	MLX5_CMD_OP_MODIFY_SQ                     = 0x905,
	MLX5_CMD_OP_DESTROY_SQ                    = 0x906,
	MLX5_CMD_OP_QUERY_SQ                      = 0x907,
	MLX5_CMD_OP_CREATE_RQ                     = 0x908,
	MLX5_CMD_OP_MODIFY_RQ                     = 0x909,
	MLX5_CMD_OP_DESTROY_RQ                    = 0x90a,
	MLX5_CMD_OP_QUERY_RQ                      = 0x90b,
	MLX5_CMD_OP_CREATE_RMP                    = 0x90c,
	MLX5_CMD_OP_MODIFY_RMP                    = 0x90d,
	MLX5_CMD_OP_DESTROY_RMP                   = 0x90e,
	MLX5_CMD_OP_QUERY_RMP                     = 0x90f,
193 194 195 196 197 198 199 200
	MLX5_CMD_OP_CREATE_TIS                    = 0x912,
	MLX5_CMD_OP_MODIFY_TIS                    = 0x913,
	MLX5_CMD_OP_DESTROY_TIS                   = 0x914,
	MLX5_CMD_OP_QUERY_TIS                     = 0x915,
	MLX5_CMD_OP_CREATE_RQT                    = 0x916,
	MLX5_CMD_OP_MODIFY_RQT                    = 0x917,
	MLX5_CMD_OP_DESTROY_RQT                   = 0x918,
	MLX5_CMD_OP_QUERY_RQT                     = 0x919,
201
	MLX5_CMD_OP_SET_FLOW_TABLE_ROOT		  = 0x92f,
202 203 204 205 206 207 208 209
	MLX5_CMD_OP_CREATE_FLOW_TABLE             = 0x930,
	MLX5_CMD_OP_DESTROY_FLOW_TABLE            = 0x931,
	MLX5_CMD_OP_QUERY_FLOW_TABLE              = 0x932,
	MLX5_CMD_OP_CREATE_FLOW_GROUP             = 0x933,
	MLX5_CMD_OP_DESTROY_FLOW_GROUP            = 0x934,
	MLX5_CMD_OP_QUERY_FLOW_GROUP              = 0x935,
	MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY          = 0x936,
	MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY        = 0x937,
210
	MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY       = 0x938,
211 212 213
	MLX5_CMD_OP_ALLOC_FLOW_COUNTER            = 0x939,
	MLX5_CMD_OP_DEALLOC_FLOW_COUNTER          = 0x93a,
	MLX5_CMD_OP_QUERY_FLOW_COUNTER            = 0x93b,
214
	MLX5_CMD_OP_MODIFY_FLOW_TABLE             = 0x93c,
215 216
	MLX5_CMD_OP_ALLOC_ENCAP_HEADER            = 0x93d,
	MLX5_CMD_OP_DEALLOC_ENCAP_HEADER          = 0x93e,
217
	MLX5_CMD_OP_MAX
218 219 220 221 222 223
};

struct mlx5_ifc_flow_table_fields_supported_bits {
	u8         outer_dmac[0x1];
	u8         outer_smac[0x1];
	u8         outer_ether_type[0x1];
224
	u8         reserved_at_3[0x1];
225 226 227
	u8         outer_first_prio[0x1];
	u8         outer_first_cfi[0x1];
	u8         outer_first_vid[0x1];
228
	u8         reserved_at_7[0x1];
229 230 231
	u8         outer_second_prio[0x1];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0x1];
232
	u8         reserved_at_b[0x1];
233 234 235 236 237 238 239 240 241 242 243 244 245 246
	u8         outer_sip[0x1];
	u8         outer_dip[0x1];
	u8         outer_frag[0x1];
	u8         outer_ip_protocol[0x1];
	u8         outer_ip_ecn[0x1];
	u8         outer_ip_dscp[0x1];
	u8         outer_udp_sport[0x1];
	u8         outer_udp_dport[0x1];
	u8         outer_tcp_sport[0x1];
	u8         outer_tcp_dport[0x1];
	u8         outer_tcp_flags[0x1];
	u8         outer_gre_protocol[0x1];
	u8         outer_gre_key[0x1];
	u8         outer_vxlan_vni[0x1];
247
	u8         reserved_at_1a[0x5];
248 249 250 251 252
	u8         source_eswitch_port[0x1];

	u8         inner_dmac[0x1];
	u8         inner_smac[0x1];
	u8         inner_ether_type[0x1];
253
	u8         reserved_at_23[0x1];
254 255 256
	u8         inner_first_prio[0x1];
	u8         inner_first_cfi[0x1];
	u8         inner_first_vid[0x1];
257
	u8         reserved_at_27[0x1];
258 259 260
	u8         inner_second_prio[0x1];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0x1];
261
	u8         reserved_at_2b[0x1];
262 263 264 265 266 267 268 269 270 271 272
	u8         inner_sip[0x1];
	u8         inner_dip[0x1];
	u8         inner_frag[0x1];
	u8         inner_ip_protocol[0x1];
	u8         inner_ip_ecn[0x1];
	u8         inner_ip_dscp[0x1];
	u8         inner_udp_sport[0x1];
	u8         inner_udp_dport[0x1];
	u8         inner_tcp_sport[0x1];
	u8         inner_tcp_dport[0x1];
	u8         inner_tcp_flags[0x1];
273
	u8         reserved_at_37[0x9];
274

275
	u8         reserved_at_40[0x40];
276 277 278 279
};

struct mlx5_ifc_flow_table_prop_layout_bits {
	u8         ft_support[0x1];
280 281
	u8         reserved_at_1[0x1];
	u8         flow_counter[0x1];
282
	u8	   flow_modify_en[0x1];
283
	u8         modify_root[0x1];
284 285
	u8         identified_miss_table_mode[0x1];
	u8         flow_table_modify[0x1];
286 287 288
	u8         encap[0x1];
	u8         decap[0x1];
	u8         reserved_at_9[0x17];
289

290
	u8         reserved_at_20[0x2];
291
	u8         log_max_ft_size[0x6];
292
	u8         reserved_at_28[0x10];
293 294
	u8         max_ft_level[0x8];

295
	u8         reserved_at_40[0x20];
296

297
	u8         reserved_at_60[0x18];
298 299
	u8         log_max_ft_num[0x8];

300
	u8         reserved_at_80[0x18];
301 302
	u8         log_max_destination[0x8];

303
	u8         reserved_at_a0[0x18];
304 305
	u8         log_max_flow[0x8];

306
	u8         reserved_at_c0[0x40];
307 308 309 310 311 312 313 314 315 316 317

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
};

struct mlx5_ifc_odp_per_transport_service_cap_bits {
	u8         send[0x1];
	u8         receive[0x1];
	u8         write[0x1];
	u8         read[0x1];
318
	u8         reserved_at_4[0x1];
319
	u8         srq_receive[0x1];
320
	u8         reserved_at_6[0x1a];
321 322
};

323
struct mlx5_ifc_ipv4_layout_bits {
324
	u8         reserved_at_0[0x60];
325 326 327 328 329 330 331 332 333 334 335

	u8         ipv4[0x20];
};

struct mlx5_ifc_ipv6_layout_bits {
	u8         ipv6[16][0x8];
};

union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits {
	struct mlx5_ifc_ipv6_layout_bits ipv6_layout;
	struct mlx5_ifc_ipv4_layout_bits ipv4_layout;
336
	u8         reserved_at_0[0x80];
337 338
};

339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355
struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
	u8         smac_47_16[0x20];

	u8         smac_15_0[0x10];
	u8         ethertype[0x10];

	u8         dmac_47_16[0x20];

	u8         dmac_15_0[0x10];
	u8         first_prio[0x3];
	u8         first_cfi[0x1];
	u8         first_vid[0xc];

	u8         ip_protocol[0x8];
	u8         ip_dscp[0x6];
	u8         ip_ecn[0x2];
	u8         vlan_tag[0x1];
356
	u8         reserved_at_91[0x1];
357
	u8         frag[0x1];
358
	u8         reserved_at_93[0x4];
359 360 361 362 363
	u8         tcp_flags[0x9];

	u8         tcp_sport[0x10];
	u8         tcp_dport[0x10];

364
	u8         reserved_at_c0[0x20];
365 366 367 368

	u8         udp_sport[0x10];
	u8         udp_dport[0x10];

369
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
370

371
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
372 373 374
};

struct mlx5_ifc_fte_match_set_misc_bits {
S
Saeed Mahameed 已提交
375 376
	u8         reserved_at_0[0x8];
	u8         source_sqn[0x18];
377

378
	u8         reserved_at_20[0x10];
379 380 381 382 383 384 385 386 387 388 389
	u8         source_port[0x10];

	u8         outer_second_prio[0x3];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0xc];
	u8         inner_second_prio[0x3];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0xc];

	u8         outer_second_vlan_tag[0x1];
	u8         inner_second_vlan_tag[0x1];
390
	u8         reserved_at_62[0xe];
391 392 393 394 395 396
	u8         gre_protocol[0x10];

	u8         gre_key_h[0x18];
	u8         gre_key_l[0x8];

	u8         vxlan_vni[0x18];
397
	u8         reserved_at_b8[0x8];
398

399
	u8         reserved_at_c0[0x20];
400

401
	u8         reserved_at_e0[0xc];
402 403
	u8         outer_ipv6_flow_label[0x14];

404
	u8         reserved_at_100[0xc];
405 406
	u8         inner_ipv6_flow_label[0x14];

407
	u8         reserved_at_120[0xe0];
408 409 410 411 412 413
};

struct mlx5_ifc_cmd_pas_bits {
	u8         pa_h[0x20];

	u8         pa_l[0x14];
414
	u8         reserved_at_34[0xc];
415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438
};

struct mlx5_ifc_uint64_bits {
	u8         hi[0x20];

	u8         lo[0x20];
};

enum {
	MLX5_ADS_STAT_RATE_NO_LIMIT  = 0x0,
	MLX5_ADS_STAT_RATE_2_5GBPS   = 0x7,
	MLX5_ADS_STAT_RATE_10GBPS    = 0x8,
	MLX5_ADS_STAT_RATE_30GBPS    = 0x9,
	MLX5_ADS_STAT_RATE_5GBPS     = 0xa,
	MLX5_ADS_STAT_RATE_20GBPS    = 0xb,
	MLX5_ADS_STAT_RATE_40GBPS    = 0xc,
	MLX5_ADS_STAT_RATE_60GBPS    = 0xd,
	MLX5_ADS_STAT_RATE_80GBPS    = 0xe,
	MLX5_ADS_STAT_RATE_120GBPS   = 0xf,
};

struct mlx5_ifc_ads_bits {
	u8         fl[0x1];
	u8         free_ar[0x1];
439
	u8         reserved_at_2[0xe];
440 441
	u8         pkey_index[0x10];

442
	u8         reserved_at_20[0x8];
443 444 445 446 447
	u8         grh[0x1];
	u8         mlid[0x7];
	u8         rlid[0x10];

	u8         ack_timeout[0x5];
448
	u8         reserved_at_45[0x3];
449
	u8         src_addr_index[0x8];
450
	u8         reserved_at_50[0x4];
451 452 453
	u8         stat_rate[0x4];
	u8         hop_limit[0x8];

454
	u8         reserved_at_60[0x4];
455 456 457 458 459
	u8         tclass[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];

460
	u8         reserved_at_100[0x4];
461 462
	u8         f_dscp[0x1];
	u8         f_ecn[0x1];
463
	u8         reserved_at_106[0x1];
464 465 466 467 468 469 470 471 472 473 474 475 476 477 478
	u8         f_eth_prio[0x1];
	u8         ecn[0x2];
	u8         dscp[0x6];
	u8         udp_sport[0x10];

	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         sl[0x4];
	u8         port[0x8];
	u8         rmac_47_32[0x10];

	u8         rmac_31_0[0x20];
};

struct mlx5_ifc_flow_table_nic_cap_bits {
479 480
	u8         nic_rx_multi_path_tirs[0x1];
	u8         reserved_at_1[0x1ff];
481 482 483

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;

484
	u8         reserved_at_400[0x200];
485 486 487 488 489

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;

490
	u8         reserved_at_a00[0x200];
491 492 493

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;

494
	u8         reserved_at_e00[0x7200];
495 496
};

497
struct mlx5_ifc_flow_table_eswitch_cap_bits {
498
	u8     reserved_at_0[0x200];
499 500 501 502 503 504 505

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;

506
	u8      reserved_at_800[0x7800];
507 508
};

509 510 511 512 513 514
struct mlx5_ifc_e_switch_cap_bits {
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert_if_not_exist[0x1];
	u8         vport_cvlan_insert_overwrite[0x1];
515 516 517
	u8         reserved_at_5[0x19];
	u8         nic_vport_node_guid_modify[0x1];
	u8         nic_vport_port_guid_modify[0x1];
518

519 520 521 522 523 524 525 526 527
	u8         vxlan_encap_decap[0x1];
	u8         nvgre_encap_decap[0x1];
	u8         reserved_at_22[0x9];
	u8         log_max_encap_headers[0x5];
	u8         reserved_2b[0x6];
	u8         max_encap_header_size[0xa];

	u8         reserved_40[0x7c0];

528 529
};

S
Saeed Mahameed 已提交
530 531 532 533 534 535 536 537 538 539 540
struct mlx5_ifc_qos_cap_bits {
	u8         packet_pacing[0x1];
	u8         reserved_0[0x1f];
	u8         reserved_1[0x20];
	u8         packet_pacing_max_rate[0x20];
	u8         packet_pacing_min_rate[0x20];
	u8         reserved_2[0x10];
	u8         packet_pacing_rate_table_size[0x10];
	u8         reserved_3[0x760];
};

541 542 543 544 545 546
struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
	u8         csum_cap[0x1];
	u8         vlan_cap[0x1];
	u8         lro_cap[0x1];
	u8         lro_psh_flag[0x1];
	u8         lro_time_stamp[0x1];
547
	u8         reserved_at_5[0x3];
548
	u8         self_lb_en_modifiable[0x1];
549
	u8         reserved_at_9[0x2];
550
	u8         max_lso_cap[0x5];
551 552
	u8         reserved_at_10[0x2];
	u8	   wqe_inline_mode[0x2];
553
	u8         rss_ind_tbl_cap[0x4];
554 555 556
	u8         reg_umr_sq[0x1];
	u8         scatter_fcs[0x1];
	u8         reserved_at_1a[0x1];
557
	u8         tunnel_lso_const_out_ip_id[0x1];
558
	u8         reserved_at_1c[0x2];
559 560 561
	u8         tunnel_statless_gre[0x1];
	u8         tunnel_stateless_vxlan[0x1];

562
	u8         reserved_at_20[0x20];
563

564
	u8         reserved_at_40[0x10];
565 566
	u8         lro_min_mss_size[0x10];

567
	u8         reserved_at_60[0x120];
568 569 570

	u8         lro_timer_supported_periods[4][0x20];

571
	u8         reserved_at_200[0x600];
572 573 574 575
};

struct mlx5_ifc_roce_cap_bits {
	u8         roce_apm[0x1];
576
	u8         reserved_at_1[0x1f];
577

578
	u8         reserved_at_20[0x60];
579

580
	u8         reserved_at_80[0xc];
581
	u8         l3_type[0x4];
582
	u8         reserved_at_90[0x8];
583 584
	u8         roce_version[0x8];

585
	u8         reserved_at_a0[0x10];
586 587 588 589 590
	u8         r_roce_dest_udp_port[0x10];

	u8         r_roce_max_src_udp_port[0x10];
	u8         r_roce_min_src_udp_port[0x10];

591
	u8         reserved_at_e0[0x10];
592 593
	u8         roce_address_table_size[0x10];

594
	u8         reserved_at_100[0x700];
595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE     = 0x0,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES  = 0x100,
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE     = 0x1,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES  = 0x100,
};

struct mlx5_ifc_atomic_caps_bits {
622
	u8         reserved_at_0[0x40];
623

624
	u8         atomic_req_8B_endianess_mode[0x2];
625
	u8         reserved_at_42[0x4];
626
	u8         supported_atomic_req_8B_endianess_mode_1[0x1];
627

628
	u8         reserved_at_47[0x19];
629

630
	u8         reserved_at_60[0x20];
631

632
	u8         reserved_at_80[0x10];
633
	u8         atomic_operations[0x10];
634

635
	u8         reserved_at_a0[0x10];
636 637
	u8         atomic_size_qp[0x10];

638
	u8         reserved_at_c0[0x10];
639 640
	u8         atomic_size_dc[0x10];

641
	u8         reserved_at_e0[0x720];
642 643 644
};

struct mlx5_ifc_odp_cap_bits {
645
	u8         reserved_at_0[0x40];
646 647

	u8         sig[0x1];
648
	u8         reserved_at_41[0x1f];
649

650
	u8         reserved_at_60[0x20];
651 652 653 654 655 656 657

	struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;

658
	u8         reserved_at_e0[0x720];
659 660
};

661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
struct mlx5_ifc_calc_op {
	u8        reserved_at_0[0x10];
	u8        reserved_at_10[0x9];
	u8        op_swap_endianness[0x1];
	u8        op_min[0x1];
	u8        op_xor[0x1];
	u8        op_or[0x1];
	u8        op_and[0x1];
	u8        op_max[0x1];
	u8        op_add[0x1];
};

struct mlx5_ifc_vector_calc_cap_bits {
	u8         calc_matrix[0x1];
	u8         reserved_at_1[0x1f];
	u8         reserved_at_20[0x8];
	u8         max_vec_count[0x8];
	u8         reserved_at_30[0xd];
	u8         max_chunk_size[0x3];
	struct mlx5_ifc_calc_op calc0;
	struct mlx5_ifc_calc_op calc1;
	struct mlx5_ifc_calc_op calc2;
	struct mlx5_ifc_calc_op calc3;

	u8         reserved_at_e0[0x720];
};

688 689 690
enum {
	MLX5_WQ_TYPE_LINKED_LIST  = 0x0,
	MLX5_WQ_TYPE_CYCLIC       = 0x1,
691
	MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2,
692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729
};

enum {
	MLX5_WQ_END_PAD_MODE_NONE   = 0x0,
	MLX5_WQ_END_PAD_MODE_ALIGN  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES    = 0x0,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES   = 0x1,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES   = 0x2,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES  = 0x4,
};

enum {
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES  = 0x0,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES  = 0x1,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES  = 0x2,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES   = 0x4,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES   = 0x5,
};

enum {
	MLX5_CMD_HCA_CAP_PORT_TYPE_IB        = 0x0,
	MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED       = 0x0,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE  = 0x1,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED        = 0x3,
};

enum {
	MLX5_CAP_PORT_TYPE_IB  = 0x0,
	MLX5_CAP_PORT_TYPE_ETH = 0x1,
730 731
};

732
struct mlx5_ifc_cmd_hca_cap_bits {
733
	u8         reserved_at_0[0x80];
734 735 736

	u8         log_max_srq_sz[0x8];
	u8         log_max_qp_sz[0x8];
737
	u8         reserved_at_90[0xb];
738 739
	u8         log_max_qp[0x5];

740
	u8         reserved_at_a0[0xb];
741
	u8         log_max_srq[0x5];
742
	u8         reserved_at_b0[0x10];
743

744
	u8         reserved_at_c0[0x8];
745
	u8         log_max_cq_sz[0x8];
746
	u8         reserved_at_d0[0xb];
747 748 749
	u8         log_max_cq[0x5];

	u8         log_max_eq_sz[0x8];
750
	u8         reserved_at_e8[0x2];
751
	u8         log_max_mkey[0x6];
752
	u8         reserved_at_f0[0xc];
753 754 755
	u8         log_max_eq[0x4];

	u8         max_indirection[0x8];
756
	u8         reserved_at_108[0x1];
757
	u8         log_max_mrw_sz[0x7];
758
	u8         reserved_at_110[0x2];
759
	u8         log_max_bsf_list_size[0x6];
760
	u8         reserved_at_118[0x2];
761 762
	u8         log_max_klm_list_size[0x6];

763
	u8         reserved_at_120[0xa];
764
	u8         log_max_ra_req_dc[0x6];
765
	u8         reserved_at_130[0xa];
766 767
	u8         log_max_ra_res_dc[0x6];

768
	u8         reserved_at_140[0xa];
769
	u8         log_max_ra_req_qp[0x6];
770
	u8         reserved_at_150[0xa];
771 772 773 774 775
	u8         log_max_ra_res_qp[0x6];

	u8         pad_cap[0x1];
	u8         cc_query_allowed[0x1];
	u8         cc_modify_allowed[0x1];
776
	u8         reserved_at_163[0xd];
777
	u8         gid_table_size[0x10];
778

779 780
	u8         out_of_seq_cnt[0x1];
	u8         vport_counters[0x1];
S
Saeed Mahameed 已提交
781 782
	u8         retransmission_q_counters[0x1];
	u8         reserved_at_183[0x3];
783 784 785
	u8         max_qp_cnt[0xa];
	u8         pkey_table_size[0x10];

786 787 788 789
	u8         vport_group_manager[0x1];
	u8         vhca_group_manager[0x1];
	u8         ib_virt[0x1];
	u8         eth_virt[0x1];
790
	u8         reserved_at_1a4[0x1];
791 792
	u8         ets[0x1];
	u8         nic_flow_table[0x1];
793
	u8         eswitch_flow_table[0x1];
794 795
	u8	   early_vf_enable[0x1];
	u8         reserved_at_1a9[0x2];
796
	u8         local_ca_ack_delay[0x5];
797 798 799 800 801
	u8         reserved_at_1af[0x2];
	u8         ports_check[0x1];
	u8         reserved_at_1b2[0x1];
	u8         disable_link_up[0x1];
	u8         beacon_led[0x1];
802
	u8         port_type[0x2];
803 804
	u8         num_ports[0x8];

805
	u8         reserved_at_1c0[0x3];
806
	u8         log_max_msg[0x5];
807
	u8         reserved_at_1c8[0x4];
808
	u8         max_tc[0x4];
S
Saeed Mahameed 已提交
809 810 811
	u8         reserved_at_1d0[0x1];
	u8         dcbx[0x1];
	u8         reserved_at_1d2[0x4];
T
Tariq Toukan 已提交
812 813
	u8         rol_s[0x1];
	u8         rol_g[0x1];
814
	u8         reserved_at_1d8[0x1];
T
Tariq Toukan 已提交
815 816 817 818 819 820 821
	u8         wol_s[0x1];
	u8         wol_g[0x1];
	u8         wol_a[0x1];
	u8         wol_b[0x1];
	u8         wol_m[0x1];
	u8         wol_u[0x1];
	u8         wol_p[0x1];
822 823

	u8         stat_rate_support[0x10];
824
	u8         reserved_at_1f0[0xc];
825
	u8         cqe_version[0x4];
826

827
	u8         compact_address_vector[0x1];
828 829
	u8         striding_rq[0x1];
	u8         reserved_at_201[0x2];
830
	u8         ipoib_basic_offloads[0x1];
831
	u8         reserved_at_205[0xa];
832
	u8         drain_sigerr[0x1];
833 834
	u8         cmdif_checksum[0x2];
	u8         sigerr_cqe[0x1];
835
	u8         reserved_at_213[0x1];
836 837
	u8         wq_signature[0x1];
	u8         sctr_data_cqe[0x1];
838
	u8         reserved_at_216[0x1];
839 840 841
	u8         sho[0x1];
	u8         tph[0x1];
	u8         rf[0x1];
842
	u8         dct[0x1];
S
Saeed Mahameed 已提交
843
	u8         qos[0x1];
844
	u8         eth_net_offloads[0x1];
845 846
	u8         roce[0x1];
	u8         atomic[0x1];
847
	u8         reserved_at_21f[0x1];
848 849 850 851

	u8         cq_oi[0x1];
	u8         cq_resize[0x1];
	u8         cq_moderation[0x1];
852
	u8         reserved_at_223[0x3];
853
	u8         cq_eq_remap[0x1];
854 855
	u8         pg[0x1];
	u8         block_lb_mc[0x1];
856
	u8         reserved_at_229[0x1];
857
	u8         scqe_break_moderation[0x1];
858
	u8         cq_period_start_from_cqe[0x1];
859
	u8         cd[0x1];
860
	u8         reserved_at_22d[0x1];
861
	u8         apm[0x1];
862
	u8         vector_calc[0x1];
863
	u8         umr_ptr_rlky[0x1];
864
	u8	   imaicl[0x1];
865
	u8         reserved_at_232[0x4];
866 867
	u8         qkv[0x1];
	u8         pkv[0x1];
868 869
	u8         set_deth_sqpn[0x1];
	u8         reserved_at_239[0x3];
870 871 872 873 874
	u8         xrc[0x1];
	u8         ud[0x1];
	u8         uc[0x1];
	u8         rc[0x1];

875
	u8         reserved_at_240[0xa];
876
	u8         uar_sz[0x6];
877
	u8         reserved_at_250[0x8];
878 879 880
	u8         log_pg_sz[0x8];

	u8         bf[0x1];
881
	u8         reserved_at_261[0x1];
882
	u8         pad_tx_eth_packet[0x1];
883
	u8         reserved_at_263[0x8];
884
	u8         log_bf_reg_size[0x5];
885
	u8         reserved_at_270[0x10];
886

887
	u8         reserved_at_280[0x10];
888 889
	u8         max_wqe_sz_sq[0x10];

890
	u8         reserved_at_2a0[0x10];
891 892
	u8         max_wqe_sz_rq[0x10];

893
	u8         reserved_at_2c0[0x10];
894 895
	u8         max_wqe_sz_sq_dc[0x10];

896
	u8         reserved_at_2e0[0x7];
897 898
	u8         max_qp_mcg[0x19];

899
	u8         reserved_at_300[0x18];
900 901
	u8         log_max_mcg[0x8];

902
	u8         reserved_at_320[0x3];
903
	u8         log_max_transport_domain[0x5];
904
	u8         reserved_at_328[0x3];
905
	u8         log_max_pd[0x5];
906
	u8         reserved_at_330[0xb];
907 908
	u8         log_max_xrcd[0x5];

909 910 911 912
	u8         reserved_at_340[0x8];
	u8         log_max_flow_counter_bulk[0x8];
	u8         max_flow_counter[0x10];

913

914
	u8         reserved_at_360[0x3];
915
	u8         log_max_rq[0x5];
916
	u8         reserved_at_368[0x3];
917
	u8         log_max_sq[0x5];
918
	u8         reserved_at_370[0x3];
919
	u8         log_max_tir[0x5];
920
	u8         reserved_at_378[0x3];
921 922
	u8         log_max_tis[0x5];

923
	u8         basic_cyclic_rcv_wqe[0x1];
924
	u8         reserved_at_381[0x2];
925
	u8         log_max_rmp[0x5];
926
	u8         reserved_at_388[0x3];
927
	u8         log_max_rqt[0x5];
928
	u8         reserved_at_390[0x3];
929
	u8         log_max_rqt_size[0x5];
930
	u8         reserved_at_398[0x3];
931 932
	u8         log_max_tis_per_sq[0x5];

933
	u8         reserved_at_3a0[0x3];
934
	u8         log_max_stride_sz_rq[0x5];
935
	u8         reserved_at_3a8[0x3];
936
	u8         log_min_stride_sz_rq[0x5];
937
	u8         reserved_at_3b0[0x3];
938
	u8         log_max_stride_sz_sq[0x5];
939
	u8         reserved_at_3b8[0x3];
940 941
	u8         log_min_stride_sz_sq[0x5];

942
	u8         reserved_at_3c0[0x1b];
943 944
	u8         log_max_wq_sz[0x5];

945
	u8         nic_vport_change_event[0x1];
946
	u8         reserved_at_3e1[0xa];
947
	u8         log_max_vlan_list[0x5];
948
	u8         reserved_at_3f0[0x3];
949
	u8         log_max_current_mc_list[0x5];
950
	u8         reserved_at_3f8[0x3];
951 952
	u8         log_max_current_uc_list[0x5];

953
	u8         reserved_at_400[0x80];
954

955
	u8         reserved_at_480[0x3];
956
	u8         log_max_l2_table[0x5];
957
	u8         reserved_at_488[0x8];
958 959
	u8         log_uar_page_sz[0x10];

960
	u8         reserved_at_4a0[0x20];
961
	u8         device_frequency_mhz[0x20];
962
	u8         device_frequency_khz[0x20];
963 964 965 966

	u8         reserved_at_500[0x80];

	u8         reserved_at_580[0x3f];
967
	u8         cqe_compression[0x1];
968

969 970
	u8         cqe_compression_timeout[0x10];
	u8         cqe_compression_max_num[0x10];
971

S
Saeed Mahameed 已提交
972 973 974 975 976 977 978 979 980
	u8         reserved_at_5e0[0x10];
	u8         tag_matching[0x1];
	u8         rndv_offload_rc[0x1];
	u8         rndv_offload_dc[0x1];
	u8         log_tag_matching_list_sz[0x5];
	u8         reserved_at_5e8[0x3];
	u8         log_max_xrq[0x5];

	u8         reserved_at_5f0[0x200];
981 982
};

983 984 985 986
enum mlx5_flow_destination_type {
	MLX5_FLOW_DESTINATION_TYPE_VPORT        = 0x0,
	MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE   = 0x1,
	MLX5_FLOW_DESTINATION_TYPE_TIR          = 0x2,
987 988

	MLX5_FLOW_DESTINATION_TYPE_COUNTER      = 0x100,
989
};
990

991 992 993
struct mlx5_ifc_dest_format_struct_bits {
	u8         destination_type[0x8];
	u8         destination_id[0x18];
994

995
	u8         reserved_at_20[0x20];
996 997
};

998
struct mlx5_ifc_flow_counter_list_bits {
999 1000
	u8         clear[0x1];
	u8         num_of_counters[0xf];
1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
	u8         flow_counter_id[0x10];

	u8         reserved_at_20[0x20];
};

union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits {
	struct mlx5_ifc_dest_format_struct_bits dest_format_struct;
	struct mlx5_ifc_flow_counter_list_bits flow_counter_list;
	u8         reserved_at_0[0x40];
};

1012 1013 1014 1015 1016 1017
struct mlx5_ifc_fte_match_param_bits {
	struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;

	struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;

	struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
1018

1019
	u8         reserved_at_600[0xa00];
1020 1021
};

1022 1023 1024 1025 1026 1027 1028
enum {
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP     = 0x0,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP     = 0x1,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT   = 0x2,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT   = 0x3,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI  = 0x4,
};
1029

1030 1031 1032 1033 1034
struct mlx5_ifc_rx_hash_field_select_bits {
	u8         l3_prot_type[0x1];
	u8         l4_prot_type[0x1];
	u8         selected_fields[0x1e];
};
1035

1036 1037 1038
enum {
	MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST  = 0x0,
	MLX5_WQ_WQ_TYPE_WQ_CYCLIC       = 0x1,
1039 1040
};

1041 1042 1043 1044 1045 1046 1047 1048 1049 1050
enum {
	MLX5_WQ_END_PADDING_MODE_END_PAD_NONE   = 0x0,
	MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN  = 0x1,
};

struct mlx5_ifc_wq_bits {
	u8         wq_type[0x4];
	u8         wq_signature[0x1];
	u8         end_padding_mode[0x2];
	u8         cd_slave[0x1];
1051
	u8         reserved_at_8[0x18];
1052

1053 1054
	u8         hds_skip_first_sge[0x1];
	u8         log2_hds_buf_size[0x3];
1055
	u8         reserved_at_24[0x7];
1056 1057
	u8         page_offset[0x5];
	u8         lwm[0x10];
1058

1059
	u8         reserved_at_40[0x8];
1060 1061
	u8         pd[0x18];

1062
	u8         reserved_at_60[0x8];
1063 1064 1065 1066 1067 1068 1069 1070
	u8         uar_page[0x18];

	u8         dbr_addr[0x40];

	u8         hw_counter[0x20];

	u8         sw_counter[0x20];

1071
	u8         reserved_at_100[0xc];
1072
	u8         log_wq_stride[0x4];
1073
	u8         reserved_at_110[0x3];
1074
	u8         log_wq_pg_sz[0x5];
1075
	u8         reserved_at_118[0x3];
1076 1077
	u8         log_wq_sz[0x5];

1078 1079 1080 1081 1082 1083 1084
	u8         reserved_at_120[0x15];
	u8         log_wqe_num_of_strides[0x3];
	u8         two_byte_shift_en[0x1];
	u8         reserved_at_139[0x4];
	u8         log_wqe_stride_size[0x3];

	u8         reserved_at_140[0x4c0];
1085

1086
	struct mlx5_ifc_cmd_pas_bits pas[0];
1087 1088
};

1089
struct mlx5_ifc_rq_num_bits {
1090
	u8         reserved_at_0[0x8];
1091 1092
	u8         rq_num[0x18];
};
1093

1094
struct mlx5_ifc_mac_address_layout_bits {
1095
	u8         reserved_at_0[0x10];
1096
	u8         mac_addr_47_32[0x10];
1097

1098 1099 1100
	u8         mac_addr_31_0[0x20];
};

1101
struct mlx5_ifc_vlan_layout_bits {
1102
	u8         reserved_at_0[0x14];
1103 1104
	u8         vlan[0x0c];

1105
	u8         reserved_at_20[0x20];
1106 1107
};

1108
struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
1109
	u8         reserved_at_0[0xa0];
1110 1111 1112

	u8         min_time_between_cnps[0x20];

1113
	u8         reserved_at_c0[0x12];
1114
	u8         cnp_dscp[0x6];
1115
	u8         reserved_at_d8[0x5];
1116 1117
	u8         cnp_802p_prio[0x3];

1118
	u8         reserved_at_e0[0x720];
1119 1120 1121
};

struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
1122
	u8         reserved_at_0[0x60];
1123

1124
	u8         reserved_at_60[0x4];
1125
	u8         clamp_tgt_rate[0x1];
1126
	u8         reserved_at_65[0x3];
1127
	u8         clamp_tgt_rate_after_time_inc[0x1];
1128
	u8         reserved_at_69[0x17];
1129

1130
	u8         reserved_at_80[0x20];
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1150
	u8         reserved_at_1c0[0xe0];
1151 1152 1153 1154 1155 1156 1157 1158 1159

	u8         rate_to_set_on_first_cnp[0x20];

	u8         dce_tcp_g[0x20];

	u8         dce_tcp_rtt[0x20];

	u8         rate_reduce_monitor_period[0x20];

1160
	u8         reserved_at_320[0x20];
1161 1162 1163

	u8         initial_alpha_value[0x20];

1164
	u8         reserved_at_360[0x4a0];
1165 1166 1167
};

struct mlx5_ifc_cong_control_802_1qau_rp_bits {
1168
	u8         reserved_at_0[0x80];
1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189

	u8         rppp_max_rps[0x20];

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1190
	u8         reserved_at_1c0[0x640];
1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339
};

enum {
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE    = 0x1,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET    = 0x2,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE  = 0x4,
};

struct mlx5_ifc_resize_field_select_bits {
	u8         resize_field_select[0x20];
};

enum {
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD     = 0x1,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT  = 0x2,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI            = 0x4,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN         = 0x8,
};

struct mlx5_ifc_modify_field_select_bits {
	u8         modify_field_select[0x20];
};

struct mlx5_ifc_field_select_r_roce_np_bits {
	u8         field_select_r_roce_np[0x20];
};

struct mlx5_ifc_field_select_r_roce_rp_bits {
	u8         field_select_r_roce_rp[0x20];
};

enum {
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS     = 0x4,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET   = 0x8,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET   = 0x10,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD    = 0x20,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE     = 0x40,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE      = 0x80,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE     = 0x100,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD           = 0x200,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC  = 0x400,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE     = 0x800,
};

struct mlx5_ifc_field_select_802_1qau_rp_bits {
	u8         field_select_8021qaurp[0x20];
};

struct mlx5_ifc_phys_layer_cntrs_bits {
	u8         time_since_last_clear_high[0x20];

	u8         time_since_last_clear_low[0x20];

	u8         symbol_errors_high[0x20];

	u8         symbol_errors_low[0x20];

	u8         sync_headers_errors_high[0x20];

	u8         sync_headers_errors_low[0x20];

	u8         edpl_bip_errors_lane0_high[0x20];

	u8         edpl_bip_errors_lane0_low[0x20];

	u8         edpl_bip_errors_lane1_high[0x20];

	u8         edpl_bip_errors_lane1_low[0x20];

	u8         edpl_bip_errors_lane2_high[0x20];

	u8         edpl_bip_errors_lane2_low[0x20];

	u8         edpl_bip_errors_lane3_high[0x20];

	u8         edpl_bip_errors_lane3_low[0x20];

	u8         fc_fec_corrected_blocks_lane0_high[0x20];

	u8         fc_fec_corrected_blocks_lane0_low[0x20];

	u8         fc_fec_corrected_blocks_lane1_high[0x20];

	u8         fc_fec_corrected_blocks_lane1_low[0x20];

	u8         fc_fec_corrected_blocks_lane2_high[0x20];

	u8         fc_fec_corrected_blocks_lane2_low[0x20];

	u8         fc_fec_corrected_blocks_lane3_high[0x20];

	u8         fc_fec_corrected_blocks_lane3_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_low[0x20];

	u8         rs_fec_corrected_blocks_high[0x20];

	u8         rs_fec_corrected_blocks_low[0x20];

	u8         rs_fec_uncorrectable_blocks_high[0x20];

	u8         rs_fec_uncorrectable_blocks_low[0x20];

	u8         rs_fec_no_errors_blocks_high[0x20];

	u8         rs_fec_no_errors_blocks_low[0x20];

	u8         rs_fec_single_error_blocks_high[0x20];

	u8         rs_fec_single_error_blocks_low[0x20];

	u8         rs_fec_corrected_symbols_total_high[0x20];

	u8         rs_fec_corrected_symbols_total_low[0x20];

	u8         rs_fec_corrected_symbols_lane0_high[0x20];

	u8         rs_fec_corrected_symbols_lane0_low[0x20];

	u8         rs_fec_corrected_symbols_lane1_high[0x20];

	u8         rs_fec_corrected_symbols_lane1_low[0x20];

	u8         rs_fec_corrected_symbols_lane2_high[0x20];

	u8         rs_fec_corrected_symbols_lane2_low[0x20];

	u8         rs_fec_corrected_symbols_lane3_high[0x20];

	u8         rs_fec_corrected_symbols_lane3_low[0x20];

	u8         link_down_events[0x20];

	u8         successful_recovery_events[0x20];

1340
	u8         reserved_at_640[0x180];
1341 1342
};

1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits {
	u8	   symbol_error_counter[0x10];

	u8         link_error_recovery_counter[0x8];

	u8         link_downed_counter[0x8];

	u8         port_rcv_errors[0x10];

	u8         port_rcv_remote_physical_errors[0x10];

	u8         port_rcv_switch_relay_errors[0x10];

	u8         port_xmit_discards[0x10];

	u8         port_xmit_constraint_errors[0x8];

	u8         port_rcv_constraint_errors[0x8];

	u8         reserved_at_70[0x8];

	u8         link_overrun_errors[0x8];

	u8	   reserved_at_80[0x10];

	u8         vl_15_dropped[0x10];

	u8	   reserved_at_a0[0xa0];
};

1373 1374 1375 1376 1377
struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits {
	u8         transmit_queue_high[0x20];

	u8         transmit_queue_low[0x20];

1378
	u8         reserved_at_40[0x780];
1379 1380 1381 1382 1383 1384 1385
};

struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
	u8         rx_octets_high[0x20];

	u8         rx_octets_low[0x20];

1386
	u8         reserved_at_40[0xc0];
1387 1388 1389 1390 1391 1392 1393 1394 1395

	u8         rx_frames_high[0x20];

	u8         rx_frames_low[0x20];

	u8         tx_octets_high[0x20];

	u8         tx_octets_low[0x20];

1396
	u8         reserved_at_180[0xc0];
1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421

	u8         tx_frames_high[0x20];

	u8         tx_frames_low[0x20];

	u8         rx_pause_high[0x20];

	u8         rx_pause_low[0x20];

	u8         rx_pause_duration_high[0x20];

	u8         rx_pause_duration_low[0x20];

	u8         tx_pause_high[0x20];

	u8         tx_pause_low[0x20];

	u8         tx_pause_duration_high[0x20];

	u8         tx_pause_duration_low[0x20];

	u8         rx_pause_transition_high[0x20];

	u8         rx_pause_transition_low[0x20];

1422
	u8         reserved_at_3c0[0x400];
1423 1424 1425 1426 1427 1428 1429
};

struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
	u8         port_transmit_wait_high[0x20];

	u8         port_transmit_wait_low[0x20];

1430
	u8         reserved_at_40[0x780];
1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
};

struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
	u8         dot3stats_alignment_errors_high[0x20];

	u8         dot3stats_alignment_errors_low[0x20];

	u8         dot3stats_fcs_errors_high[0x20];

	u8         dot3stats_fcs_errors_low[0x20];

	u8         dot3stats_single_collision_frames_high[0x20];

	u8         dot3stats_single_collision_frames_low[0x20];

	u8         dot3stats_multiple_collision_frames_high[0x20];

	u8         dot3stats_multiple_collision_frames_low[0x20];

	u8         dot3stats_sqe_test_errors_high[0x20];

	u8         dot3stats_sqe_test_errors_low[0x20];

	u8         dot3stats_deferred_transmissions_high[0x20];

	u8         dot3stats_deferred_transmissions_low[0x20];

	u8         dot3stats_late_collisions_high[0x20];

	u8         dot3stats_late_collisions_low[0x20];

	u8         dot3stats_excessive_collisions_high[0x20];

	u8         dot3stats_excessive_collisions_low[0x20];

	u8         dot3stats_internal_mac_transmit_errors_high[0x20];

	u8         dot3stats_internal_mac_transmit_errors_low[0x20];

	u8         dot3stats_carrier_sense_errors_high[0x20];

	u8         dot3stats_carrier_sense_errors_low[0x20];

	u8         dot3stats_frame_too_longs_high[0x20];

	u8         dot3stats_frame_too_longs_low[0x20];

	u8         dot3stats_internal_mac_receive_errors_high[0x20];

	u8         dot3stats_internal_mac_receive_errors_low[0x20];

	u8         dot3stats_symbol_errors_high[0x20];

	u8         dot3stats_symbol_errors_low[0x20];

	u8         dot3control_in_unknown_opcodes_high[0x20];

	u8         dot3control_in_unknown_opcodes_low[0x20];

	u8         dot3in_pause_frames_high[0x20];

	u8         dot3in_pause_frames_low[0x20];

	u8         dot3out_pause_frames_high[0x20];

	u8         dot3out_pause_frames_low[0x20];

1498
	u8         reserved_at_400[0x3c0];
1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
};

struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
	u8         ether_stats_drop_events_high[0x20];

	u8         ether_stats_drop_events_low[0x20];

	u8         ether_stats_octets_high[0x20];

	u8         ether_stats_octets_low[0x20];

	u8         ether_stats_pkts_high[0x20];

	u8         ether_stats_pkts_low[0x20];

	u8         ether_stats_broadcast_pkts_high[0x20];

	u8         ether_stats_broadcast_pkts_low[0x20];

	u8         ether_stats_multicast_pkts_high[0x20];

	u8         ether_stats_multicast_pkts_low[0x20];

	u8         ether_stats_crc_align_errors_high[0x20];

	u8         ether_stats_crc_align_errors_low[0x20];

	u8         ether_stats_undersize_pkts_high[0x20];

	u8         ether_stats_undersize_pkts_low[0x20];

	u8         ether_stats_oversize_pkts_high[0x20];

	u8         ether_stats_oversize_pkts_low[0x20];

	u8         ether_stats_fragments_high[0x20];

	u8         ether_stats_fragments_low[0x20];

	u8         ether_stats_jabbers_high[0x20];

	u8         ether_stats_jabbers_low[0x20];

	u8         ether_stats_collisions_high[0x20];

	u8         ether_stats_collisions_low[0x20];

	u8         ether_stats_pkts64octets_high[0x20];

	u8         ether_stats_pkts64octets_low[0x20];

	u8         ether_stats_pkts65to127octets_high[0x20];

	u8         ether_stats_pkts65to127octets_low[0x20];

	u8         ether_stats_pkts128to255octets_high[0x20];

	u8         ether_stats_pkts128to255octets_low[0x20];

	u8         ether_stats_pkts256to511octets_high[0x20];

	u8         ether_stats_pkts256to511octets_low[0x20];

	u8         ether_stats_pkts512to1023octets_high[0x20];

	u8         ether_stats_pkts512to1023octets_low[0x20];

	u8         ether_stats_pkts1024to1518octets_high[0x20];

	u8         ether_stats_pkts1024to1518octets_low[0x20];

	u8         ether_stats_pkts1519to2047octets_high[0x20];

	u8         ether_stats_pkts1519to2047octets_low[0x20];

	u8         ether_stats_pkts2048to4095octets_high[0x20];

	u8         ether_stats_pkts2048to4095octets_low[0x20];

	u8         ether_stats_pkts4096to8191octets_high[0x20];

	u8         ether_stats_pkts4096to8191octets_low[0x20];

	u8         ether_stats_pkts8192to10239octets_high[0x20];

	u8         ether_stats_pkts8192to10239octets_low[0x20];

1586
	u8         reserved_at_540[0x280];
1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641
};

struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
	u8         if_in_octets_high[0x20];

	u8         if_in_octets_low[0x20];

	u8         if_in_ucast_pkts_high[0x20];

	u8         if_in_ucast_pkts_low[0x20];

	u8         if_in_discards_high[0x20];

	u8         if_in_discards_low[0x20];

	u8         if_in_errors_high[0x20];

	u8         if_in_errors_low[0x20];

	u8         if_in_unknown_protos_high[0x20];

	u8         if_in_unknown_protos_low[0x20];

	u8         if_out_octets_high[0x20];

	u8         if_out_octets_low[0x20];

	u8         if_out_ucast_pkts_high[0x20];

	u8         if_out_ucast_pkts_low[0x20];

	u8         if_out_discards_high[0x20];

	u8         if_out_discards_low[0x20];

	u8         if_out_errors_high[0x20];

	u8         if_out_errors_low[0x20];

	u8         if_in_multicast_pkts_high[0x20];

	u8         if_in_multicast_pkts_low[0x20];

	u8         if_in_broadcast_pkts_high[0x20];

	u8         if_in_broadcast_pkts_low[0x20];

	u8         if_out_multicast_pkts_high[0x20];

	u8         if_out_multicast_pkts_low[0x20];

	u8         if_out_broadcast_pkts_high[0x20];

	u8         if_out_broadcast_pkts_low[0x20];

1642
	u8         reserved_at_340[0x480];
1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721
};

struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
	u8         a_frames_transmitted_ok_high[0x20];

	u8         a_frames_transmitted_ok_low[0x20];

	u8         a_frames_received_ok_high[0x20];

	u8         a_frames_received_ok_low[0x20];

	u8         a_frame_check_sequence_errors_high[0x20];

	u8         a_frame_check_sequence_errors_low[0x20];

	u8         a_alignment_errors_high[0x20];

	u8         a_alignment_errors_low[0x20];

	u8         a_octets_transmitted_ok_high[0x20];

	u8         a_octets_transmitted_ok_low[0x20];

	u8         a_octets_received_ok_high[0x20];

	u8         a_octets_received_ok_low[0x20];

	u8         a_multicast_frames_xmitted_ok_high[0x20];

	u8         a_multicast_frames_xmitted_ok_low[0x20];

	u8         a_broadcast_frames_xmitted_ok_high[0x20];

	u8         a_broadcast_frames_xmitted_ok_low[0x20];

	u8         a_multicast_frames_received_ok_high[0x20];

	u8         a_multicast_frames_received_ok_low[0x20];

	u8         a_broadcast_frames_received_ok_high[0x20];

	u8         a_broadcast_frames_received_ok_low[0x20];

	u8         a_in_range_length_errors_high[0x20];

	u8         a_in_range_length_errors_low[0x20];

	u8         a_out_of_range_length_field_high[0x20];

	u8         a_out_of_range_length_field_low[0x20];

	u8         a_frame_too_long_errors_high[0x20];

	u8         a_frame_too_long_errors_low[0x20];

	u8         a_symbol_error_during_carrier_high[0x20];

	u8         a_symbol_error_during_carrier_low[0x20];

	u8         a_mac_control_frames_transmitted_high[0x20];

	u8         a_mac_control_frames_transmitted_low[0x20];

	u8         a_mac_control_frames_received_high[0x20];

	u8         a_mac_control_frames_received_low[0x20];

	u8         a_unsupported_opcodes_received_high[0x20];

	u8         a_unsupported_opcodes_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_received_high[0x20];

	u8         a_pause_mac_ctrl_frames_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_high[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_low[0x20];

1722
	u8         reserved_at_4c0[0x300];
1723 1724 1725 1726 1727
};

struct mlx5_ifc_cmd_inter_comp_event_bits {
	u8         command_completion_vector[0x20];

1728
	u8         reserved_at_20[0xc0];
1729 1730 1731
};

struct mlx5_ifc_stall_vl_event_bits {
1732
	u8         reserved_at_0[0x18];
1733
	u8         port_num[0x1];
1734
	u8         reserved_at_19[0x3];
1735 1736
	u8         vl[0x4];

1737
	u8         reserved_at_20[0xa0];
1738 1739 1740 1741
};

struct mlx5_ifc_db_bf_congestion_event_bits {
	u8         event_subtype[0x8];
1742
	u8         reserved_at_8[0x8];
1743
	u8         congestion_level[0x8];
1744
	u8         reserved_at_18[0x8];
1745

1746
	u8         reserved_at_20[0xa0];
1747 1748 1749
};

struct mlx5_ifc_gpio_event_bits {
1750
	u8         reserved_at_0[0x60];
1751 1752 1753 1754 1755

	u8         gpio_event_hi[0x20];

	u8         gpio_event_lo[0x20];

1756
	u8         reserved_at_a0[0x40];
1757 1758 1759
};

struct mlx5_ifc_port_state_change_event_bits {
1760
	u8         reserved_at_0[0x40];
1761 1762

	u8         port_num[0x4];
1763
	u8         reserved_at_44[0x1c];
1764

1765
	u8         reserved_at_60[0x80];
1766 1767 1768
};

struct mlx5_ifc_dropped_packet_logged_bits {
1769
	u8         reserved_at_0[0xe0];
1770 1771 1772 1773 1774 1775 1776 1777
};

enum {
	MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN                 = 0x1,
	MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR  = 0x2,
};

struct mlx5_ifc_cq_error_bits {
1778
	u8         reserved_at_0[0x8];
1779 1780
	u8         cqn[0x18];

1781
	u8         reserved_at_20[0x20];
1782

1783
	u8         reserved_at_40[0x18];
1784 1785
	u8         syndrome[0x8];

1786
	u8         reserved_at_60[0x80];
1787 1788 1789 1790 1791 1792 1793
};

struct mlx5_ifc_rdma_page_fault_event_bits {
	u8         bytes_committed[0x20];

	u8         r_key[0x20];

1794
	u8         reserved_at_40[0x10];
1795 1796 1797 1798 1799 1800
	u8         packet_len[0x10];

	u8         rdma_op_len[0x20];

	u8         rdma_va[0x40];

1801
	u8         reserved_at_c0[0x5];
1802 1803 1804 1805 1806 1807 1808 1809 1810
	u8         rdma[0x1];
	u8         write[0x1];
	u8         requestor[0x1];
	u8         qp_number[0x18];
};

struct mlx5_ifc_wqe_associated_page_fault_event_bits {
	u8         bytes_committed[0x20];

1811
	u8         reserved_at_20[0x10];
1812 1813
	u8         wqe_index[0x10];

1814
	u8         reserved_at_40[0x10];
1815 1816
	u8         len[0x10];

1817
	u8         reserved_at_60[0x60];
1818

1819
	u8         reserved_at_c0[0x5];
1820 1821 1822 1823 1824 1825 1826
	u8         rdma[0x1];
	u8         write_read[0x1];
	u8         requestor[0x1];
	u8         qpn[0x18];
};

struct mlx5_ifc_qp_events_bits {
1827
	u8         reserved_at_0[0xa0];
1828 1829

	u8         type[0x8];
1830
	u8         reserved_at_a8[0x18];
1831

1832
	u8         reserved_at_c0[0x8];
1833 1834 1835 1836
	u8         qpn_rqn_sqn[0x18];
};

struct mlx5_ifc_dct_events_bits {
1837
	u8         reserved_at_0[0xc0];
1838

1839
	u8         reserved_at_c0[0x8];
1840 1841 1842 1843
	u8         dct_number[0x18];
};

struct mlx5_ifc_comp_event_bits {
1844
	u8         reserved_at_0[0xc0];
1845

1846
	u8         reserved_at_c0[0x8];
1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918
	u8         cq_number[0x18];
};

enum {
	MLX5_QPC_STATE_RST        = 0x0,
	MLX5_QPC_STATE_INIT       = 0x1,
	MLX5_QPC_STATE_RTR        = 0x2,
	MLX5_QPC_STATE_RTS        = 0x3,
	MLX5_QPC_STATE_SQER       = 0x4,
	MLX5_QPC_STATE_ERR        = 0x6,
	MLX5_QPC_STATE_SQD        = 0x7,
	MLX5_QPC_STATE_SUSPENDED  = 0x9,
};

enum {
	MLX5_QPC_ST_RC            = 0x0,
	MLX5_QPC_ST_UC            = 0x1,
	MLX5_QPC_ST_UD            = 0x2,
	MLX5_QPC_ST_XRC           = 0x3,
	MLX5_QPC_ST_DCI           = 0x5,
	MLX5_QPC_ST_QP0           = 0x7,
	MLX5_QPC_ST_QP1           = 0x8,
	MLX5_QPC_ST_RAW_DATAGRAM  = 0x9,
	MLX5_QPC_ST_REG_UMR       = 0xc,
};

enum {
	MLX5_QPC_PM_STATE_ARMED     = 0x0,
	MLX5_QPC_PM_STATE_REARM     = 0x1,
	MLX5_QPC_PM_STATE_RESERVED  = 0x2,
	MLX5_QPC_PM_STATE_MIGRATED  = 0x3,
};

enum {
	MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS                = 0x0,
	MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT  = 0x1,
};

enum {
	MLX5_QPC_MTU_256_BYTES        = 0x1,
	MLX5_QPC_MTU_512_BYTES        = 0x2,
	MLX5_QPC_MTU_1K_BYTES         = 0x3,
	MLX5_QPC_MTU_2K_BYTES         = 0x4,
	MLX5_QPC_MTU_4K_BYTES         = 0x5,
	MLX5_QPC_MTU_RAW_ETHERNET_QP  = 0x7,
};

enum {
	MLX5_QPC_ATOMIC_MODE_IB_SPEC     = 0x1,
	MLX5_QPC_ATOMIC_MODE_ONLY_8B     = 0x2,
	MLX5_QPC_ATOMIC_MODE_UP_TO_8B    = 0x3,
	MLX5_QPC_ATOMIC_MODE_UP_TO_16B   = 0x4,
	MLX5_QPC_ATOMIC_MODE_UP_TO_32B   = 0x5,
	MLX5_QPC_ATOMIC_MODE_UP_TO_64B   = 0x6,
	MLX5_QPC_ATOMIC_MODE_UP_TO_128B  = 0x7,
	MLX5_QPC_ATOMIC_MODE_UP_TO_256B  = 0x8,
};

enum {
	MLX5_QPC_CS_REQ_DISABLE    = 0x0,
	MLX5_QPC_CS_REQ_UP_TO_32B  = 0x11,
	MLX5_QPC_CS_REQ_UP_TO_64B  = 0x22,
};

enum {
	MLX5_QPC_CS_RES_DISABLE    = 0x0,
	MLX5_QPC_CS_RES_UP_TO_32B  = 0x1,
	MLX5_QPC_CS_RES_UP_TO_64B  = 0x2,
};

struct mlx5_ifc_qpc_bits {
	u8         state[0x4];
1919
	u8         reserved_at_4[0x4];
1920
	u8         st[0x8];
1921
	u8         reserved_at_10[0x3];
1922
	u8         pm_state[0x2];
1923
	u8         reserved_at_15[0x7];
1924
	u8         end_padding_mode[0x2];
1925
	u8         reserved_at_1e[0x2];
1926 1927 1928 1929 1930

	u8         wq_signature[0x1];
	u8         block_lb_mc[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
1931
	u8         reserved_at_24[0x1];
1932
	u8         drain_sigerr[0x1];
1933
	u8         reserved_at_26[0x2];
1934 1935 1936 1937
	u8         pd[0x18];

	u8         mtu[0x3];
	u8         log_msg_max[0x5];
1938
	u8         reserved_at_48[0x1];
1939 1940 1941 1942
	u8         log_rq_size[0x4];
	u8         log_rq_stride[0x3];
	u8         no_sq[0x1];
	u8         log_sq_size[0x4];
1943
	u8         reserved_at_55[0x6];
1944
	u8         rlky[0x1];
1945
	u8         ulp_stateless_offload_mode[0x4];
1946 1947 1948 1949

	u8         counter_set_id[0x8];
	u8         uar_page[0x18];

1950
	u8         reserved_at_80[0x8];
1951 1952
	u8         user_index[0x18];

1953
	u8         reserved_at_a0[0x3];
1954 1955 1956 1957 1958 1959 1960 1961
	u8         log_page_size[0x5];
	u8         remote_qpn[0x18];

	struct mlx5_ifc_ads_bits primary_address_path;

	struct mlx5_ifc_ads_bits secondary_address_path;

	u8         log_ack_req_freq[0x4];
1962
	u8         reserved_at_384[0x4];
1963
	u8         log_sra_max[0x3];
1964
	u8         reserved_at_38b[0x2];
1965 1966
	u8         retry_count[0x3];
	u8         rnr_retry[0x3];
1967
	u8         reserved_at_393[0x1];
1968 1969 1970
	u8         fre[0x1];
	u8         cur_rnr_retry[0x3];
	u8         cur_retry_count[0x3];
1971
	u8         reserved_at_39b[0x5];
1972

1973
	u8         reserved_at_3a0[0x20];
1974

1975
	u8         reserved_at_3c0[0x8];
1976 1977
	u8         next_send_psn[0x18];

1978
	u8         reserved_at_3e0[0x8];
1979 1980
	u8         cqn_snd[0x18];

1981 1982 1983 1984
	u8         reserved_at_400[0x8];
	u8         deth_sqpn[0x18];

	u8         reserved_at_420[0x20];
1985

1986
	u8         reserved_at_440[0x8];
1987 1988
	u8         last_acked_psn[0x18];

1989
	u8         reserved_at_460[0x8];
1990 1991
	u8         ssn[0x18];

1992
	u8         reserved_at_480[0x8];
1993
	u8         log_rra_max[0x3];
1994
	u8         reserved_at_48b[0x1];
1995 1996 1997 1998
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
1999
	u8         reserved_at_493[0x1];
2000
	u8         page_offset[0x6];
2001
	u8         reserved_at_49a[0x3];
2002 2003 2004 2005
	u8         cd_slave_receive[0x1];
	u8         cd_slave_send[0x1];
	u8         cd_master[0x1];

2006
	u8         reserved_at_4a0[0x3];
2007 2008 2009
	u8         min_rnr_nak[0x5];
	u8         next_rcv_psn[0x18];

2010
	u8         reserved_at_4c0[0x8];
2011 2012
	u8         xrcd[0x18];

2013
	u8         reserved_at_4e0[0x8];
2014 2015 2016 2017 2018 2019
	u8         cqn_rcv[0x18];

	u8         dbr_addr[0x40];

	u8         q_key[0x20];

2020
	u8         reserved_at_560[0x5];
2021
	u8         rq_type[0x3];
S
Saeed Mahameed 已提交
2022
	u8         srqn_rmpn_xrqn[0x18];
2023

2024
	u8         reserved_at_580[0x8];
2025 2026 2027 2028 2029 2030 2031 2032 2033
	u8         rmsn[0x18];

	u8         hw_sq_wqebb_counter[0x10];
	u8         sw_sq_wqebb_counter[0x10];

	u8         hw_rq_counter[0x20];

	u8         sw_rq_counter[0x20];

2034
	u8         reserved_at_600[0x20];
2035

2036
	u8         reserved_at_620[0xf];
2037 2038 2039 2040 2041 2042
	u8         cgs[0x1];
	u8         cs_req[0x8];
	u8         cs_res[0x8];

	u8         dc_access_key[0x40];

2043
	u8         reserved_at_680[0xc0];
2044 2045 2046 2047 2048
};

struct mlx5_ifc_roce_addr_layout_bits {
	u8         source_l3_address[16][0x8];

2049
	u8         reserved_at_80[0x3];
2050 2051 2052 2053 2054 2055
	u8         vlan_valid[0x1];
	u8         vlan_id[0xc];
	u8         source_mac_47_32[0x10];

	u8         source_mac_31_0[0x20];

2056
	u8         reserved_at_c0[0x14];
2057 2058 2059
	u8         roce_l3_type[0x4];
	u8         roce_version[0x8];

2060
	u8         reserved_at_e0[0x20];
2061 2062 2063 2064 2065 2066 2067 2068 2069
};

union mlx5_ifc_hca_cap_union_bits {
	struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
	struct mlx5_ifc_odp_cap_bits odp_cap;
	struct mlx5_ifc_atomic_caps_bits atomic_caps;
	struct mlx5_ifc_roce_cap_bits roce_cap;
	struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
	struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
2070
	struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
2071
	struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
2072
	struct mlx5_ifc_vector_calc_cap_bits vector_calc_cap;
S
Saeed Mahameed 已提交
2073
	struct mlx5_ifc_qos_cap_bits qos_cap;
2074
	u8         reserved_at_0[0x8000];
2075 2076 2077 2078 2079 2080
};

enum {
	MLX5_FLOW_CONTEXT_ACTION_ALLOW     = 0x1,
	MLX5_FLOW_CONTEXT_ACTION_DROP      = 0x2,
	MLX5_FLOW_CONTEXT_ACTION_FWD_DEST  = 0x4,
2081
	MLX5_FLOW_CONTEXT_ACTION_COUNT     = 0x8,
2082 2083
	MLX5_FLOW_CONTEXT_ACTION_ENCAP     = 0x10,
	MLX5_FLOW_CONTEXT_ACTION_DECAP     = 0x20,
2084 2085 2086
};

struct mlx5_ifc_flow_context_bits {
2087
	u8         reserved_at_0[0x20];
2088 2089 2090

	u8         group_id[0x20];

2091
	u8         reserved_at_40[0x8];
2092 2093
	u8         flow_tag[0x18];

2094
	u8         reserved_at_60[0x10];
2095 2096
	u8         action[0x10];

2097
	u8         reserved_at_80[0x8];
2098 2099
	u8         destination_list_size[0x18];

2100 2101 2102
	u8         reserved_at_a0[0x8];
	u8         flow_counter_list_size[0x18];

2103 2104 2105
	u8         encap_id[0x20];

	u8         reserved_at_e0[0x120];
2106 2107 2108

	struct mlx5_ifc_fte_match_param_bits match_value;

2109
	u8         reserved_at_1200[0x600];
2110

2111
	union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits destination[0];
2112 2113 2114 2115 2116 2117 2118 2119 2120 2121
};

enum {
	MLX5_XRC_SRQC_STATE_GOOD   = 0x0,
	MLX5_XRC_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_xrc_srqc_bits {
	u8         state[0x4];
	u8         log_xrc_srq_size[0x4];
2122
	u8         reserved_at_8[0x18];
2123 2124 2125

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2126
	u8         reserved_at_22[0x1];
2127 2128 2129 2130 2131 2132
	u8         rlky[0x1];
	u8         basic_cyclic_rcv_wqe[0x1];
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2133
	u8         reserved_at_46[0x2];
2134 2135
	u8         cqn[0x18];

2136
	u8         reserved_at_60[0x20];
2137 2138

	u8         user_index_equal_xrc_srqn[0x1];
2139
	u8         reserved_at_81[0x1];
2140 2141 2142
	u8         log_page_size[0x6];
	u8         user_index[0x18];

2143
	u8         reserved_at_a0[0x20];
2144

2145
	u8         reserved_at_c0[0x8];
2146 2147 2148 2149 2150
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2151
	u8         reserved_at_100[0x40];
2152 2153 2154 2155

	u8         db_record_addr_h[0x20];

	u8         db_record_addr_l[0x1e];
2156
	u8         reserved_at_17e[0x2];
2157

2158
	u8         reserved_at_180[0x80];
2159 2160 2161 2162 2163 2164 2165 2166 2167
};

struct mlx5_ifc_traffic_counter_bits {
	u8         packets[0x40];

	u8         octets[0x40];
};

struct mlx5_ifc_tisc_bits {
2168
	u8         reserved_at_0[0xc];
2169
	u8         prio[0x4];
2170
	u8         reserved_at_10[0x10];
2171

2172
	u8         reserved_at_20[0x100];
2173

2174
	u8         reserved_at_120[0x8];
2175 2176
	u8         transport_domain[0x18];

2177
	u8         reserved_at_140[0x3c0];
2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190
};

enum {
	MLX5_TIRC_DISP_TYPE_DIRECT    = 0x0,
	MLX5_TIRC_DISP_TYPE_INDIRECT  = 0x1,
};

enum {
	MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO  = 0x1,
	MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO  = 0x2,
};

enum {
2191 2192 2193
	MLX5_RX_HASH_FN_NONE           = 0x0,
	MLX5_RX_HASH_FN_INVERTED_XOR8  = 0x1,
	MLX5_RX_HASH_FN_TOEPLITZ       = 0x2,
2194 2195 2196 2197 2198 2199 2200 2201
};

enum {
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_    = 0x1,
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST_  = 0x2,
};

struct mlx5_ifc_tirc_bits {
2202
	u8         reserved_at_0[0x20];
2203 2204

	u8         disp_type[0x4];
2205
	u8         reserved_at_24[0x1c];
2206

2207
	u8         reserved_at_40[0x40];
2208

2209
	u8         reserved_at_80[0x4];
2210 2211 2212 2213
	u8         lro_timeout_period_usecs[0x10];
	u8         lro_enable_mask[0x4];
	u8         lro_max_ip_payload_size[0x8];

2214
	u8         reserved_at_a0[0x40];
2215

2216
	u8         reserved_at_e0[0x8];
2217 2218 2219
	u8         inline_rqn[0x18];

	u8         rx_hash_symmetric[0x1];
2220
	u8         reserved_at_101[0x1];
2221
	u8         tunneled_offload_en[0x1];
2222
	u8         reserved_at_103[0x5];
2223 2224 2225
	u8         indirect_table[0x18];

	u8         rx_hash_fn[0x4];
2226
	u8         reserved_at_124[0x2];
2227 2228 2229 2230 2231 2232 2233 2234 2235
	u8         self_lb_block[0x2];
	u8         transport_domain[0x18];

	u8         rx_hash_toeplitz_key[10][0x20];

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;

2236
	u8         reserved_at_2c0[0x4c0];
2237 2238 2239 2240 2241 2242 2243 2244 2245 2246
};

enum {
	MLX5_SRQC_STATE_GOOD   = 0x0,
	MLX5_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_srqc_bits {
	u8         state[0x4];
	u8         log_srq_size[0x4];
2247
	u8         reserved_at_8[0x18];
2248 2249 2250

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2251
	u8         reserved_at_22[0x1];
2252
	u8         rlky[0x1];
2253
	u8         reserved_at_24[0x1];
2254 2255 2256 2257
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2258
	u8         reserved_at_46[0x2];
2259 2260
	u8         cqn[0x18];

2261
	u8         reserved_at_60[0x20];
2262

2263
	u8         reserved_at_80[0x2];
2264
	u8         log_page_size[0x6];
2265
	u8         reserved_at_88[0x18];
2266

2267
	u8         reserved_at_a0[0x20];
2268

2269
	u8         reserved_at_c0[0x8];
2270 2271 2272 2273 2274
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2275
	u8         reserved_at_100[0x40];
2276

2277
	u8         dbr_addr[0x40];
2278

2279
	u8         reserved_at_180[0x80];
2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
};

enum {
	MLX5_SQC_STATE_RST  = 0x0,
	MLX5_SQC_STATE_RDY  = 0x1,
	MLX5_SQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_sqc_bits {
	u8         rlky[0x1];
	u8         cd_master[0x1];
	u8         fre[0x1];
	u8         flush_in_error_en[0x1];
2293 2294
	u8         reserved_at_4[0x1];
	u8	   min_wqe_inline_mode[0x3];
2295
	u8         state[0x4];
2296 2297
	u8         reg_umr[0x1];
	u8         reserved_at_d[0x13];
2298

2299
	u8         reserved_at_20[0x8];
2300 2301
	u8         user_index[0x18];

2302
	u8         reserved_at_40[0x8];
2303 2304
	u8         cqn[0x18];

S
Saeed Mahameed 已提交
2305
	u8         reserved_at_60[0x90];
2306

S
Saeed Mahameed 已提交
2307
	u8         packet_pacing_rate_limit_index[0x10];
2308
	u8         tis_lst_sz[0x10];
2309
	u8         reserved_at_110[0x10];
2310

2311
	u8         reserved_at_120[0x40];
2312

2313
	u8         reserved_at_160[0x8];
2314 2315 2316 2317 2318 2319
	u8         tis_num_0[0x18];

	struct mlx5_ifc_wq_bits wq;
};

struct mlx5_ifc_rqtc_bits {
2320
	u8         reserved_at_0[0xa0];
2321

2322
	u8         reserved_at_a0[0x10];
2323 2324
	u8         rqt_max_size[0x10];

2325
	u8         reserved_at_c0[0x10];
2326 2327
	u8         rqt_actual_size[0x10];

2328
	u8         reserved_at_e0[0x6a0];
2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345

	struct mlx5_ifc_rq_num_bits rq_num[0];
};

enum {
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE  = 0x0,
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP     = 0x1,
};

enum {
	MLX5_RQC_STATE_RST  = 0x0,
	MLX5_RQC_STATE_RDY  = 0x1,
	MLX5_RQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rqc_bits {
	u8         rlky[0x1];
2346 2347
	u8         reserved_at_1[0x1];
	u8         scatter_fcs[0x1];
2348 2349 2350
	u8         vsd[0x1];
	u8         mem_rq_type[0x4];
	u8         state[0x4];
2351
	u8         reserved_at_c[0x1];
2352
	u8         flush_in_error_en[0x1];
2353
	u8         reserved_at_e[0x12];
2354

2355
	u8         reserved_at_20[0x8];
2356 2357
	u8         user_index[0x18];

2358
	u8         reserved_at_40[0x8];
2359 2360 2361
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
2362
	u8         reserved_at_68[0x18];
2363

2364
	u8         reserved_at_80[0x8];
2365 2366
	u8         rmpn[0x18];

2367
	u8         reserved_at_a0[0xe0];
2368 2369 2370 2371 2372 2373 2374 2375 2376 2377

	struct mlx5_ifc_wq_bits wq;
};

enum {
	MLX5_RMPC_STATE_RDY  = 0x1,
	MLX5_RMPC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rmpc_bits {
2378
	u8         reserved_at_0[0x8];
2379
	u8         state[0x4];
2380
	u8         reserved_at_c[0x14];
2381 2382

	u8         basic_cyclic_rcv_wqe[0x1];
2383
	u8         reserved_at_21[0x1f];
2384

2385
	u8         reserved_at_40[0x140];
2386 2387 2388 2389 2390

	struct mlx5_ifc_wq_bits wq;
};

struct mlx5_ifc_nic_vport_context_bits {
2391 2392 2393
	u8         reserved_at_0[0x5];
	u8         min_wqe_inline_mode[0x3];
	u8         reserved_at_8[0x17];
2394 2395
	u8         roce_en[0x1];

2396
	u8         arm_change_event[0x1];
2397
	u8         reserved_at_21[0x1a];
2398 2399 2400 2401 2402
	u8         event_on_mtu[0x1];
	u8         event_on_promisc_change[0x1];
	u8         event_on_vlan_change[0x1];
	u8         event_on_mc_address_change[0x1];
	u8         event_on_uc_address_change[0x1];
2403

2404
	u8         reserved_at_40[0xf0];
2405 2406 2407

	u8         mtu[0x10];

2408 2409 2410 2411
	u8         system_image_guid[0x40];
	u8         port_guid[0x40];
	u8         node_guid[0x40];

2412
	u8         reserved_at_200[0x140];
2413
	u8         qkey_violation_counter[0x10];
2414
	u8         reserved_at_350[0x430];
2415 2416 2417 2418

	u8         promisc_uc[0x1];
	u8         promisc_mc[0x1];
	u8         promisc_all[0x1];
2419
	u8         reserved_at_783[0x2];
2420
	u8         allowed_list_type[0x3];
2421
	u8         reserved_at_788[0xc];
2422 2423 2424 2425
	u8         allowed_list_size[0xc];

	struct mlx5_ifc_mac_address_layout_bits permanent_address;

2426
	u8         reserved_at_7e0[0x20];
2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437

	u8         current_uc_mac_address[0][0x40];
};

enum {
	MLX5_MKC_ACCESS_MODE_PA    = 0x0,
	MLX5_MKC_ACCESS_MODE_MTT   = 0x1,
	MLX5_MKC_ACCESS_MODE_KLMS  = 0x2,
};

struct mlx5_ifc_mkc_bits {
2438
	u8         reserved_at_0[0x1];
2439
	u8         free[0x1];
2440
	u8         reserved_at_2[0xd];
2441 2442 2443 2444 2445 2446 2447 2448
	u8         small_fence_on_rdma_read_response[0x1];
	u8         umr_en[0x1];
	u8         a[0x1];
	u8         rw[0x1];
	u8         rr[0x1];
	u8         lw[0x1];
	u8         lr[0x1];
	u8         access_mode[0x2];
2449
	u8         reserved_at_18[0x8];
2450 2451 2452 2453

	u8         qpn[0x18];
	u8         mkey_7_0[0x8];

2454
	u8         reserved_at_40[0x20];
2455 2456 2457 2458

	u8         length64[0x1];
	u8         bsf_en[0x1];
	u8         sync_umr[0x1];
2459
	u8         reserved_at_63[0x2];
2460
	u8         expected_sigerr_count[0x1];
2461
	u8         reserved_at_66[0x1];
2462 2463 2464 2465 2466 2467 2468 2469 2470
	u8         en_rinval[0x1];
	u8         pd[0x18];

	u8         start_addr[0x40];

	u8         len[0x40];

	u8         bsf_octword_size[0x20];

2471
	u8         reserved_at_120[0x80];
2472 2473 2474

	u8         translations_octword_size[0x20];

2475
	u8         reserved_at_1c0[0x1b];
2476 2477
	u8         log_page_size[0x5];

2478
	u8         reserved_at_1e0[0x20];
2479 2480 2481
};

struct mlx5_ifc_pkey_bits {
2482
	u8         reserved_at_0[0x10];
2483 2484 2485 2486 2487 2488 2489 2490 2491 2492
	u8         pkey[0x10];
};

struct mlx5_ifc_array128_auto_bits {
	u8         array128_auto[16][0x8];
};

struct mlx5_ifc_hca_vport_context_bits {
	u8         field_select[0x20];

2493
	u8         reserved_at_20[0xe0];
2494 2495 2496 2497 2498

	u8         sm_virt_aware[0x1];
	u8         has_smi[0x1];
	u8         has_raw[0x1];
	u8         grh_required[0x1];
2499
	u8         reserved_at_104[0xc];
2500 2501 2502
	u8         port_physical_state[0x4];
	u8         vport_state_policy[0x4];
	u8         port_state[0x4];
2503 2504
	u8         vport_state[0x4];

2505
	u8         reserved_at_120[0x20];
2506 2507

	u8         system_image_guid[0x40];
2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520

	u8         port_guid[0x40];

	u8         node_guid[0x40];

	u8         cap_mask1[0x20];

	u8         cap_mask1_field_select[0x20];

	u8         cap_mask2[0x20];

	u8         cap_mask2_field_select[0x20];

2521
	u8         reserved_at_280[0x80];
2522 2523

	u8         lid[0x10];
2524
	u8         reserved_at_310[0x4];
2525 2526 2527 2528 2529 2530
	u8         init_type_reply[0x4];
	u8         lmc[0x3];
	u8         subnet_timeout[0x5];

	u8         sm_lid[0x10];
	u8         sm_sl[0x4];
2531
	u8         reserved_at_334[0xc];
2532 2533 2534 2535

	u8         qkey_violation_counter[0x10];
	u8         pkey_violation_counter[0x10];

2536
	u8         reserved_at_360[0xca0];
2537 2538
};

2539
struct mlx5_ifc_esw_vport_context_bits {
2540
	u8         reserved_at_0[0x3];
2541 2542 2543 2544
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert[0x2];
2545
	u8         reserved_at_8[0x18];
2546

2547
	u8         reserved_at_20[0x20];
2548 2549 2550 2551 2552 2553 2554 2555

	u8         svlan_cfi[0x1];
	u8         svlan_pcp[0x3];
	u8         svlan_id[0xc];
	u8         cvlan_cfi[0x1];
	u8         cvlan_pcp[0x3];
	u8         cvlan_id[0xc];

2556
	u8         reserved_at_60[0x7a0];
2557 2558
};

2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570
enum {
	MLX5_EQC_STATUS_OK                = 0x0,
	MLX5_EQC_STATUS_EQ_WRITE_FAILURE  = 0xa,
};

enum {
	MLX5_EQC_ST_ARMED  = 0x9,
	MLX5_EQC_ST_FIRED  = 0xa,
};

struct mlx5_ifc_eqc_bits {
	u8         status[0x4];
2571
	u8         reserved_at_4[0x9];
2572 2573
	u8         ec[0x1];
	u8         oi[0x1];
2574
	u8         reserved_at_f[0x5];
2575
	u8         st[0x4];
2576
	u8         reserved_at_18[0x8];
2577

2578
	u8         reserved_at_20[0x20];
2579

2580
	u8         reserved_at_40[0x14];
2581
	u8         page_offset[0x6];
2582
	u8         reserved_at_5a[0x6];
2583

2584
	u8         reserved_at_60[0x3];
2585 2586 2587
	u8         log_eq_size[0x5];
	u8         uar_page[0x18];

2588
	u8         reserved_at_80[0x20];
2589

2590
	u8         reserved_at_a0[0x18];
2591 2592
	u8         intr[0x8];

2593
	u8         reserved_at_c0[0x3];
2594
	u8         log_page_size[0x5];
2595
	u8         reserved_at_c8[0x18];
2596

2597
	u8         reserved_at_e0[0x60];
2598

2599
	u8         reserved_at_140[0x8];
2600 2601
	u8         consumer_counter[0x18];

2602
	u8         reserved_at_160[0x8];
2603 2604
	u8         producer_counter[0x18];

2605
	u8         reserved_at_180[0x80];
2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628
};

enum {
	MLX5_DCTC_STATE_ACTIVE    = 0x0,
	MLX5_DCTC_STATE_DRAINING  = 0x1,
	MLX5_DCTC_STATE_DRAINED   = 0x2,
};

enum {
	MLX5_DCTC_CS_RES_DISABLE    = 0x0,
	MLX5_DCTC_CS_RES_NA         = 0x1,
	MLX5_DCTC_CS_RES_UP_TO_64B  = 0x2,
};

enum {
	MLX5_DCTC_MTU_256_BYTES  = 0x1,
	MLX5_DCTC_MTU_512_BYTES  = 0x2,
	MLX5_DCTC_MTU_1K_BYTES   = 0x3,
	MLX5_DCTC_MTU_2K_BYTES   = 0x4,
	MLX5_DCTC_MTU_4K_BYTES   = 0x5,
};

struct mlx5_ifc_dctc_bits {
2629
	u8         reserved_at_0[0x4];
2630
	u8         state[0x4];
2631
	u8         reserved_at_8[0x18];
2632

2633
	u8         reserved_at_20[0x8];
2634 2635
	u8         user_index[0x18];

2636
	u8         reserved_at_40[0x8];
2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
	u8         rlky[0x1];
	u8         free_ar[0x1];
2648
	u8         reserved_at_73[0xd];
2649

2650
	u8         reserved_at_80[0x8];
2651
	u8         cs_res[0x8];
2652
	u8         reserved_at_90[0x3];
2653
	u8         min_rnr_nak[0x5];
2654
	u8         reserved_at_98[0x8];
2655

2656
	u8         reserved_at_a0[0x8];
S
Saeed Mahameed 已提交
2657
	u8         srqn_xrqn[0x18];
2658

2659
	u8         reserved_at_c0[0x8];
2660 2661 2662
	u8         pd[0x18];

	u8         tclass[0x8];
2663
	u8         reserved_at_e8[0x4];
2664 2665 2666 2667
	u8         flow_label[0x14];

	u8         dc_access_key[0x40];

2668
	u8         reserved_at_140[0x5];
2669 2670 2671 2672
	u8         mtu[0x3];
	u8         port[0x8];
	u8         pkey_index[0x10];

2673
	u8         reserved_at_160[0x8];
2674
	u8         my_addr_index[0x8];
2675
	u8         reserved_at_170[0x8];
2676 2677 2678 2679
	u8         hop_limit[0x8];

	u8         dc_access_key_violation_count[0x20];

2680
	u8         reserved_at_1a0[0x14];
2681 2682 2683 2684 2685
	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         ecn[0x2];
	u8         dscp[0x6];

2686
	u8         reserved_at_1c0[0x40];
2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705
};

enum {
	MLX5_CQC_STATUS_OK             = 0x0,
	MLX5_CQC_STATUS_CQ_OVERFLOW    = 0x9,
	MLX5_CQC_STATUS_CQ_WRITE_FAIL  = 0xa,
};

enum {
	MLX5_CQC_CQE_SZ_64_BYTES   = 0x0,
	MLX5_CQC_CQE_SZ_128_BYTES  = 0x1,
};

enum {
	MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED  = 0x6,
	MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED            = 0x9,
	MLX5_CQC_ST_FIRED                                 = 0xa,
};

2706 2707 2708
enum {
	MLX5_CQ_PERIOD_MODE_START_FROM_EQE = 0x0,
	MLX5_CQ_PERIOD_MODE_START_FROM_CQE = 0x1,
S
Saeed Mahameed 已提交
2709
	MLX5_CQ_PERIOD_NUM_MODES
2710 2711
};

2712 2713
struct mlx5_ifc_cqc_bits {
	u8         status[0x4];
2714
	u8         reserved_at_4[0x4];
2715 2716
	u8         cqe_sz[0x3];
	u8         cc[0x1];
2717
	u8         reserved_at_c[0x1];
2718 2719
	u8         scqe_break_moderation_en[0x1];
	u8         oi[0x1];
2720 2721
	u8         cq_period_mode[0x2];
	u8         cqe_comp_en[0x1];
2722 2723
	u8         mini_cqe_res_format[0x2];
	u8         st[0x4];
2724
	u8         reserved_at_18[0x8];
2725

2726
	u8         reserved_at_20[0x20];
2727

2728
	u8         reserved_at_40[0x14];
2729
	u8         page_offset[0x6];
2730
	u8         reserved_at_5a[0x6];
2731

2732
	u8         reserved_at_60[0x3];
2733 2734 2735
	u8         log_cq_size[0x5];
	u8         uar_page[0x18];

2736
	u8         reserved_at_80[0x4];
2737 2738 2739
	u8         cq_period[0xc];
	u8         cq_max_count[0x10];

2740
	u8         reserved_at_a0[0x18];
2741 2742
	u8         c_eqn[0x8];

2743
	u8         reserved_at_c0[0x3];
2744
	u8         log_page_size[0x5];
2745
	u8         reserved_at_c8[0x18];
2746

2747
	u8         reserved_at_e0[0x20];
2748

2749
	u8         reserved_at_100[0x8];
2750 2751
	u8         last_notified_index[0x18];

2752
	u8         reserved_at_120[0x8];
2753 2754
	u8         last_solicit_index[0x18];

2755
	u8         reserved_at_140[0x8];
2756 2757
	u8         consumer_counter[0x18];

2758
	u8         reserved_at_160[0x8];
2759 2760
	u8         producer_counter[0x18];

2761
	u8         reserved_at_180[0x40];
2762 2763 2764 2765 2766 2767 2768 2769

	u8         dbr_addr[0x40];
};

union mlx5_ifc_cong_control_roce_ecn_auto_bits {
	struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
2770
	u8         reserved_at_0[0x800];
2771 2772 2773
};

struct mlx5_ifc_query_adapter_param_block_bits {
2774
	u8         reserved_at_0[0xc0];
2775

2776
	u8         reserved_at_c0[0x8];
2777 2778
	u8         ieee_vendor_id[0x18];

2779
	u8         reserved_at_e0[0x10];
2780 2781 2782 2783 2784 2785 2786
	u8         vsd_vendor_id[0x10];

	u8         vsd[208][0x8];

	u8         vsd_contd_psid[16][0x8];
};

S
Saeed Mahameed 已提交
2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834
enum {
	MLX5_XRQC_STATE_GOOD   = 0x0,
	MLX5_XRQC_STATE_ERROR  = 0x1,
};

enum {
	MLX5_XRQC_TOPOLOGY_NO_SPECIAL_TOPOLOGY = 0x0,
	MLX5_XRQC_TOPOLOGY_TAG_MATCHING        = 0x1,
};

enum {
	MLX5_XRQC_OFFLOAD_RNDV = 0x1,
};

struct mlx5_ifc_tag_matching_topology_context_bits {
	u8         log_matching_list_sz[0x4];
	u8         reserved_at_4[0xc];
	u8         append_next_index[0x10];

	u8         sw_phase_cnt[0x10];
	u8         hw_phase_cnt[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_xrqc_bits {
	u8         state[0x4];
	u8         rlkey[0x1];
	u8         reserved_at_5[0xf];
	u8         topology[0x4];
	u8         reserved_at_18[0x4];
	u8         offload[0x4];

	u8         reserved_at_20[0x8];
	u8         user_index[0x18];

	u8         reserved_at_40[0x8];
	u8         cqn[0x18];

	u8         reserved_at_60[0xa0];

	struct mlx5_ifc_tag_matching_topology_context_bits tag_matching_topology_context;

	u8         reserved_at_180[0x180];

	struct mlx5_ifc_wq_bits wq;
};

2835 2836 2837
union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
	struct mlx5_ifc_modify_field_select_bits modify_field_select;
	struct mlx5_ifc_resize_field_select_bits resize_field_select;
2838
	u8         reserved_at_0[0x20];
2839 2840 2841 2842 2843 2844
};

union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
	struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
	struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
	struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
2845
	u8         reserved_at_0[0x20];
2846 2847 2848 2849 2850 2851 2852 2853 2854 2855
};

union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
2856
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
2857
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
2858
	u8         reserved_at_0[0x7c0];
2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873
};

union mlx5_ifc_event_auto_bits {
	struct mlx5_ifc_comp_event_bits comp_event;
	struct mlx5_ifc_dct_events_bits dct_events;
	struct mlx5_ifc_qp_events_bits qp_events;
	struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
	struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
	struct mlx5_ifc_cq_error_bits cq_error;
	struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
	struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
	struct mlx5_ifc_gpio_event_bits gpio_event;
	struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
	struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
	struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
2874
	u8         reserved_at_0[0xe0];
2875 2876 2877
};

struct mlx5_ifc_health_buffer_bits {
2878
	u8         reserved_at_0[0x100];
2879 2880 2881 2882 2883

	u8         assert_existptr[0x20];

	u8         assert_callra[0x20];

2884
	u8         reserved_at_140[0x40];
2885 2886 2887 2888 2889

	u8         fw_version[0x20];

	u8         hw_id[0x20];

2890
	u8         reserved_at_1c0[0x20];
2891 2892 2893 2894 2895 2896 2897 2898

	u8         irisc_index[0x8];
	u8         synd[0x8];
	u8         ext_synd[0x10];
};

struct mlx5_ifc_register_loopback_control_bits {
	u8         no_lb[0x1];
2899
	u8         reserved_at_1[0x7];
2900
	u8         port[0x8];
2901
	u8         reserved_at_10[0x10];
2902

2903
	u8         reserved_at_20[0x60];
2904 2905 2906 2907
};

struct mlx5_ifc_teardown_hca_out_bits {
	u8         status[0x8];
2908
	u8         reserved_at_8[0x18];
2909 2910 2911

	u8         syndrome[0x20];

2912
	u8         reserved_at_40[0x40];
2913 2914 2915 2916 2917 2918 2919 2920 2921
};

enum {
	MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE  = 0x0,
	MLX5_TEARDOWN_HCA_IN_PROFILE_PANIC_CLOSE     = 0x1,
};

struct mlx5_ifc_teardown_hca_in_bits {
	u8         opcode[0x10];
2922
	u8         reserved_at_10[0x10];
2923

2924
	u8         reserved_at_20[0x10];
2925 2926
	u8         op_mod[0x10];

2927
	u8         reserved_at_40[0x10];
2928 2929
	u8         profile[0x10];

2930
	u8         reserved_at_60[0x20];
2931 2932 2933 2934
};

struct mlx5_ifc_sqerr2rts_qp_out_bits {
	u8         status[0x8];
2935
	u8         reserved_at_8[0x18];
2936 2937 2938

	u8         syndrome[0x20];

2939
	u8         reserved_at_40[0x40];
2940 2941 2942 2943
};

struct mlx5_ifc_sqerr2rts_qp_in_bits {
	u8         opcode[0x10];
2944
	u8         reserved_at_10[0x10];
2945

2946
	u8         reserved_at_20[0x10];
2947 2948
	u8         op_mod[0x10];

2949
	u8         reserved_at_40[0x8];
2950 2951
	u8         qpn[0x18];

2952
	u8         reserved_at_60[0x20];
2953 2954 2955

	u8         opt_param_mask[0x20];

2956
	u8         reserved_at_a0[0x20];
2957 2958 2959

	struct mlx5_ifc_qpc_bits qpc;

2960
	u8         reserved_at_800[0x80];
2961 2962 2963 2964
};

struct mlx5_ifc_sqd2rts_qp_out_bits {
	u8         status[0x8];
2965
	u8         reserved_at_8[0x18];
2966 2967 2968

	u8         syndrome[0x20];

2969
	u8         reserved_at_40[0x40];
2970 2971 2972 2973
};

struct mlx5_ifc_sqd2rts_qp_in_bits {
	u8         opcode[0x10];
2974
	u8         reserved_at_10[0x10];
2975

2976
	u8         reserved_at_20[0x10];
2977 2978
	u8         op_mod[0x10];

2979
	u8         reserved_at_40[0x8];
2980 2981
	u8         qpn[0x18];

2982
	u8         reserved_at_60[0x20];
2983 2984 2985

	u8         opt_param_mask[0x20];

2986
	u8         reserved_at_a0[0x20];
2987 2988 2989

	struct mlx5_ifc_qpc_bits qpc;

2990
	u8         reserved_at_800[0x80];
2991 2992 2993 2994
};

struct mlx5_ifc_set_roce_address_out_bits {
	u8         status[0x8];
2995
	u8         reserved_at_8[0x18];
2996 2997 2998

	u8         syndrome[0x20];

2999
	u8         reserved_at_40[0x40];
3000 3001 3002 3003
};

struct mlx5_ifc_set_roce_address_in_bits {
	u8         opcode[0x10];
3004
	u8         reserved_at_10[0x10];
3005

3006
	u8         reserved_at_20[0x10];
3007 3008 3009
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
3010
	u8         reserved_at_50[0x10];
3011

3012
	u8         reserved_at_60[0x20];
3013 3014 3015 3016 3017 3018

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_set_mad_demux_out_bits {
	u8         status[0x8];
3019
	u8         reserved_at_8[0x18];
3020 3021 3022

	u8         syndrome[0x20];

3023
	u8         reserved_at_40[0x40];
3024 3025 3026 3027 3028 3029 3030 3031 3032
};

enum {
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL   = 0x0,
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE  = 0x2,
};

struct mlx5_ifc_set_mad_demux_in_bits {
	u8         opcode[0x10];
3033
	u8         reserved_at_10[0x10];
3034

3035
	u8         reserved_at_20[0x10];
3036 3037
	u8         op_mod[0x10];

3038
	u8         reserved_at_40[0x20];
3039

3040
	u8         reserved_at_60[0x6];
3041
	u8         demux_mode[0x2];
3042
	u8         reserved_at_68[0x18];
3043 3044 3045 3046
};

struct mlx5_ifc_set_l2_table_entry_out_bits {
	u8         status[0x8];
3047
	u8         reserved_at_8[0x18];
3048 3049 3050

	u8         syndrome[0x20];

3051
	u8         reserved_at_40[0x40];
3052 3053 3054 3055
};

struct mlx5_ifc_set_l2_table_entry_in_bits {
	u8         opcode[0x10];
3056
	u8         reserved_at_10[0x10];
3057

3058
	u8         reserved_at_20[0x10];
3059 3060
	u8         op_mod[0x10];

3061
	u8         reserved_at_40[0x60];
3062

3063
	u8         reserved_at_a0[0x8];
3064 3065
	u8         table_index[0x18];

3066
	u8         reserved_at_c0[0x20];
3067

3068
	u8         reserved_at_e0[0x13];
3069 3070 3071 3072 3073
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

3074
	u8         reserved_at_140[0xc0];
3075 3076 3077 3078
};

struct mlx5_ifc_set_issi_out_bits {
	u8         status[0x8];
3079
	u8         reserved_at_8[0x18];
3080 3081 3082

	u8         syndrome[0x20];

3083
	u8         reserved_at_40[0x40];
3084 3085 3086 3087
};

struct mlx5_ifc_set_issi_in_bits {
	u8         opcode[0x10];
3088
	u8         reserved_at_10[0x10];
3089

3090
	u8         reserved_at_20[0x10];
3091 3092
	u8         op_mod[0x10];

3093
	u8         reserved_at_40[0x10];
3094 3095
	u8         current_issi[0x10];

3096
	u8         reserved_at_60[0x20];
3097 3098 3099 3100
};

struct mlx5_ifc_set_hca_cap_out_bits {
	u8         status[0x8];
3101
	u8         reserved_at_8[0x18];
3102 3103 3104

	u8         syndrome[0x20];

3105
	u8         reserved_at_40[0x40];
3106 3107 3108 3109
};

struct mlx5_ifc_set_hca_cap_in_bits {
	u8         opcode[0x10];
3110
	u8         reserved_at_10[0x10];
3111

3112
	u8         reserved_at_20[0x10];
3113 3114
	u8         op_mod[0x10];

3115
	u8         reserved_at_40[0x40];
3116 3117 3118 3119

	union mlx5_ifc_hca_cap_union_bits capability;
};

3120 3121 3122 3123 3124 3125 3126
enum {
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION    = 0x0,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG  = 0x1,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST    = 0x2,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS    = 0x3
};

3127 3128
struct mlx5_ifc_set_fte_out_bits {
	u8         status[0x8];
3129
	u8         reserved_at_8[0x18];
3130 3131 3132

	u8         syndrome[0x20];

3133
	u8         reserved_at_40[0x40];
3134 3135 3136 3137
};

struct mlx5_ifc_set_fte_in_bits {
	u8         opcode[0x10];
3138
	u8         reserved_at_10[0x10];
3139

3140
	u8         reserved_at_20[0x10];
3141 3142
	u8         op_mod[0x10];

3143 3144 3145 3146 3147
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
3148 3149

	u8         table_type[0x8];
3150
	u8         reserved_at_88[0x18];
3151

3152
	u8         reserved_at_a0[0x8];
3153 3154
	u8         table_id[0x18];

3155
	u8         reserved_at_c0[0x18];
3156 3157
	u8         modify_enable_mask[0x8];

3158
	u8         reserved_at_e0[0x20];
3159 3160 3161

	u8         flow_index[0x20];

3162
	u8         reserved_at_120[0xe0];
3163 3164 3165 3166 3167 3168

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_rts2rts_qp_out_bits {
	u8         status[0x8];
3169
	u8         reserved_at_8[0x18];
3170 3171 3172

	u8         syndrome[0x20];

3173
	u8         reserved_at_40[0x40];
3174 3175 3176 3177
};

struct mlx5_ifc_rts2rts_qp_in_bits {
	u8         opcode[0x10];
3178
	u8         reserved_at_10[0x10];
3179

3180
	u8         reserved_at_20[0x10];
3181 3182
	u8         op_mod[0x10];

3183
	u8         reserved_at_40[0x8];
3184 3185
	u8         qpn[0x18];

3186
	u8         reserved_at_60[0x20];
3187 3188 3189

	u8         opt_param_mask[0x20];

3190
	u8         reserved_at_a0[0x20];
3191 3192 3193

	struct mlx5_ifc_qpc_bits qpc;

3194
	u8         reserved_at_800[0x80];
3195 3196 3197 3198
};

struct mlx5_ifc_rtr2rts_qp_out_bits {
	u8         status[0x8];
3199
	u8         reserved_at_8[0x18];
3200 3201 3202

	u8         syndrome[0x20];

3203
	u8         reserved_at_40[0x40];
3204 3205 3206 3207
};

struct mlx5_ifc_rtr2rts_qp_in_bits {
	u8         opcode[0x10];
3208
	u8         reserved_at_10[0x10];
3209

3210
	u8         reserved_at_20[0x10];
3211 3212
	u8         op_mod[0x10];

3213
	u8         reserved_at_40[0x8];
3214 3215
	u8         qpn[0x18];

3216
	u8         reserved_at_60[0x20];
3217 3218 3219

	u8         opt_param_mask[0x20];

3220
	u8         reserved_at_a0[0x20];
3221 3222 3223

	struct mlx5_ifc_qpc_bits qpc;

3224
	u8         reserved_at_800[0x80];
3225 3226 3227 3228
};

struct mlx5_ifc_rst2init_qp_out_bits {
	u8         status[0x8];
3229
	u8         reserved_at_8[0x18];
3230 3231 3232

	u8         syndrome[0x20];

3233
	u8         reserved_at_40[0x40];
3234 3235 3236 3237
};

struct mlx5_ifc_rst2init_qp_in_bits {
	u8         opcode[0x10];
3238
	u8         reserved_at_10[0x10];
3239

3240
	u8         reserved_at_20[0x10];
3241 3242
	u8         op_mod[0x10];

3243
	u8         reserved_at_40[0x8];
3244 3245
	u8         qpn[0x18];

3246
	u8         reserved_at_60[0x20];
3247 3248 3249

	u8         opt_param_mask[0x20];

3250
	u8         reserved_at_a0[0x20];
3251 3252 3253

	struct mlx5_ifc_qpc_bits qpc;

3254
	u8         reserved_at_800[0x80];
3255 3256
};

S
Saeed Mahameed 已提交
3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280
struct mlx5_ifc_query_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_xrqc_bits xrq_context;
};

struct mlx5_ifc_query_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

3281 3282
struct mlx5_ifc_query_xrc_srq_out_bits {
	u8         status[0x8];
3283
	u8         reserved_at_8[0x18];
3284 3285 3286

	u8         syndrome[0x20];

3287
	u8         reserved_at_40[0x40];
3288 3289 3290

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

3291
	u8         reserved_at_280[0x600];
3292 3293 3294 3295 3296 3297

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_xrc_srq_in_bits {
	u8         opcode[0x10];
3298
	u8         reserved_at_10[0x10];
3299

3300
	u8         reserved_at_20[0x10];
3301 3302
	u8         op_mod[0x10];

3303
	u8         reserved_at_40[0x8];
3304 3305
	u8         xrc_srqn[0x18];

3306
	u8         reserved_at_60[0x20];
3307 3308 3309 3310 3311 3312 3313 3314 3315
};

enum {
	MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN  = 0x0,
	MLX5_QUERY_VPORT_STATE_OUT_STATE_UP    = 0x1,
};

struct mlx5_ifc_query_vport_state_out_bits {
	u8         status[0x8];
3316
	u8         reserved_at_8[0x18];
3317 3318 3319

	u8         syndrome[0x20];

3320
	u8         reserved_at_40[0x20];
3321

3322
	u8         reserved_at_60[0x18];
3323 3324 3325 3326 3327 3328
	u8         admin_state[0x4];
	u8         state[0x4];
};

enum {
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT  = 0x0,
3329
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_ESW_VPORT   = 0x1,
3330 3331 3332 3333
};

struct mlx5_ifc_query_vport_state_in_bits {
	u8         opcode[0x10];
3334
	u8         reserved_at_10[0x10];
3335

3336
	u8         reserved_at_20[0x10];
3337 3338 3339
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3340
	u8         reserved_at_41[0xf];
3341 3342
	u8         vport_number[0x10];

3343
	u8         reserved_at_60[0x20];
3344 3345 3346 3347
};

struct mlx5_ifc_query_vport_counter_out_bits {
	u8         status[0x8];
3348
	u8         reserved_at_8[0x18];
3349 3350 3351

	u8         syndrome[0x20];

3352
	u8         reserved_at_40[0x40];
3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377

	struct mlx5_ifc_traffic_counter_bits received_errors;

	struct mlx5_ifc_traffic_counter_bits transmit_errors;

	struct mlx5_ifc_traffic_counter_bits received_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits received_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits received_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;

3378
	u8         reserved_at_680[0xa00];
3379 3380 3381 3382 3383 3384 3385 3386
};

enum {
	MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS  = 0x0,
};

struct mlx5_ifc_query_vport_counter_in_bits {
	u8         opcode[0x10];
3387
	u8         reserved_at_10[0x10];
3388

3389
	u8         reserved_at_20[0x10];
3390 3391 3392
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3393 3394
	u8         reserved_at_41[0xb];
	u8	   port_num[0x4];
3395 3396
	u8         vport_number[0x10];

3397
	u8         reserved_at_60[0x60];
3398 3399

	u8         clear[0x1];
3400
	u8         reserved_at_c1[0x1f];
3401

3402
	u8         reserved_at_e0[0x20];
3403 3404 3405 3406
};

struct mlx5_ifc_query_tis_out_bits {
	u8         status[0x8];
3407
	u8         reserved_at_8[0x18];
3408 3409 3410

	u8         syndrome[0x20];

3411
	u8         reserved_at_40[0x40];
3412 3413 3414 3415 3416 3417

	struct mlx5_ifc_tisc_bits tis_context;
};

struct mlx5_ifc_query_tis_in_bits {
	u8         opcode[0x10];
3418
	u8         reserved_at_10[0x10];
3419

3420
	u8         reserved_at_20[0x10];
3421 3422
	u8         op_mod[0x10];

3423
	u8         reserved_at_40[0x8];
3424 3425
	u8         tisn[0x18];

3426
	u8         reserved_at_60[0x20];
3427 3428 3429 3430
};

struct mlx5_ifc_query_tir_out_bits {
	u8         status[0x8];
3431
	u8         reserved_at_8[0x18];
3432 3433 3434

	u8         syndrome[0x20];

3435
	u8         reserved_at_40[0xc0];
3436 3437 3438 3439 3440 3441

	struct mlx5_ifc_tirc_bits tir_context;
};

struct mlx5_ifc_query_tir_in_bits {
	u8         opcode[0x10];
3442
	u8         reserved_at_10[0x10];
3443

3444
	u8         reserved_at_20[0x10];
3445 3446
	u8         op_mod[0x10];

3447
	u8         reserved_at_40[0x8];
3448 3449
	u8         tirn[0x18];

3450
	u8         reserved_at_60[0x20];
3451 3452 3453 3454
};

struct mlx5_ifc_query_srq_out_bits {
	u8         status[0x8];
3455
	u8         reserved_at_8[0x18];
3456 3457 3458

	u8         syndrome[0x20];

3459
	u8         reserved_at_40[0x40];
3460 3461 3462

	struct mlx5_ifc_srqc_bits srq_context_entry;

3463
	u8         reserved_at_280[0x600];
3464 3465 3466 3467 3468 3469

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_srq_in_bits {
	u8         opcode[0x10];
3470
	u8         reserved_at_10[0x10];
3471

3472
	u8         reserved_at_20[0x10];
3473 3474
	u8         op_mod[0x10];

3475
	u8         reserved_at_40[0x8];
3476 3477
	u8         srqn[0x18];

3478
	u8         reserved_at_60[0x20];
3479 3480 3481 3482
};

struct mlx5_ifc_query_sq_out_bits {
	u8         status[0x8];
3483
	u8         reserved_at_8[0x18];
3484 3485 3486

	u8         syndrome[0x20];

3487
	u8         reserved_at_40[0xc0];
3488 3489 3490 3491 3492 3493

	struct mlx5_ifc_sqc_bits sq_context;
};

struct mlx5_ifc_query_sq_in_bits {
	u8         opcode[0x10];
3494
	u8         reserved_at_10[0x10];
3495

3496
	u8         reserved_at_20[0x10];
3497 3498
	u8         op_mod[0x10];

3499
	u8         reserved_at_40[0x8];
3500 3501
	u8         sqn[0x18];

3502
	u8         reserved_at_60[0x20];
3503 3504 3505 3506
};

struct mlx5_ifc_query_special_contexts_out_bits {
	u8         status[0x8];
3507
	u8         reserved_at_8[0x18];
3508 3509 3510

	u8         syndrome[0x20];

3511
	u8         dump_fill_mkey[0x20];
3512 3513 3514 3515 3516 3517

	u8         resd_lkey[0x20];
};

struct mlx5_ifc_query_special_contexts_in_bits {
	u8         opcode[0x10];
3518
	u8         reserved_at_10[0x10];
3519

3520
	u8         reserved_at_20[0x10];
3521 3522
	u8         op_mod[0x10];

3523
	u8         reserved_at_40[0x40];
3524 3525 3526 3527
};

struct mlx5_ifc_query_rqt_out_bits {
	u8         status[0x8];
3528
	u8         reserved_at_8[0x18];
3529 3530 3531

	u8         syndrome[0x20];

3532
	u8         reserved_at_40[0xc0];
3533 3534 3535 3536 3537 3538

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_query_rqt_in_bits {
	u8         opcode[0x10];
3539
	u8         reserved_at_10[0x10];
3540

3541
	u8         reserved_at_20[0x10];
3542 3543
	u8         op_mod[0x10];

3544
	u8         reserved_at_40[0x8];
3545 3546
	u8         rqtn[0x18];

3547
	u8         reserved_at_60[0x20];
3548 3549 3550 3551
};

struct mlx5_ifc_query_rq_out_bits {
	u8         status[0x8];
3552
	u8         reserved_at_8[0x18];
3553 3554 3555

	u8         syndrome[0x20];

3556
	u8         reserved_at_40[0xc0];
3557 3558 3559 3560 3561 3562

	struct mlx5_ifc_rqc_bits rq_context;
};

struct mlx5_ifc_query_rq_in_bits {
	u8         opcode[0x10];
3563
	u8         reserved_at_10[0x10];
3564

3565
	u8         reserved_at_20[0x10];
3566 3567
	u8         op_mod[0x10];

3568
	u8         reserved_at_40[0x8];
3569 3570
	u8         rqn[0x18];

3571
	u8         reserved_at_60[0x20];
3572 3573 3574 3575
};

struct mlx5_ifc_query_roce_address_out_bits {
	u8         status[0x8];
3576
	u8         reserved_at_8[0x18];
3577 3578 3579

	u8         syndrome[0x20];

3580
	u8         reserved_at_40[0x40];
3581 3582 3583 3584 3585 3586

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_query_roce_address_in_bits {
	u8         opcode[0x10];
3587
	u8         reserved_at_10[0x10];
3588

3589
	u8         reserved_at_20[0x10];
3590 3591 3592
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
3593
	u8         reserved_at_50[0x10];
3594

3595
	u8         reserved_at_60[0x20];
3596 3597 3598 3599
};

struct mlx5_ifc_query_rmp_out_bits {
	u8         status[0x8];
3600
	u8         reserved_at_8[0x18];
3601 3602 3603

	u8         syndrome[0x20];

3604
	u8         reserved_at_40[0xc0];
3605 3606 3607 3608 3609 3610

	struct mlx5_ifc_rmpc_bits rmp_context;
};

struct mlx5_ifc_query_rmp_in_bits {
	u8         opcode[0x10];
3611
	u8         reserved_at_10[0x10];
3612

3613
	u8         reserved_at_20[0x10];
3614 3615
	u8         op_mod[0x10];

3616
	u8         reserved_at_40[0x8];
3617 3618
	u8         rmpn[0x18];

3619
	u8         reserved_at_60[0x20];
3620 3621 3622 3623
};

struct mlx5_ifc_query_qp_out_bits {
	u8         status[0x8];
3624
	u8         reserved_at_8[0x18];
3625 3626 3627

	u8         syndrome[0x20];

3628
	u8         reserved_at_40[0x40];
3629 3630 3631

	u8         opt_param_mask[0x20];

3632
	u8         reserved_at_a0[0x20];
3633 3634 3635

	struct mlx5_ifc_qpc_bits qpc;

3636
	u8         reserved_at_800[0x80];
3637 3638 3639 3640 3641 3642

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_qp_in_bits {
	u8         opcode[0x10];
3643
	u8         reserved_at_10[0x10];
3644

3645
	u8         reserved_at_20[0x10];
3646 3647
	u8         op_mod[0x10];

3648
	u8         reserved_at_40[0x8];
3649 3650
	u8         qpn[0x18];

3651
	u8         reserved_at_60[0x20];
3652 3653 3654 3655
};

struct mlx5_ifc_query_q_counter_out_bits {
	u8         status[0x8];
3656
	u8         reserved_at_8[0x18];
3657 3658 3659

	u8         syndrome[0x20];

3660
	u8         reserved_at_40[0x40];
3661 3662 3663

	u8         rx_write_requests[0x20];

3664
	u8         reserved_at_a0[0x20];
3665 3666 3667

	u8         rx_read_requests[0x20];

3668
	u8         reserved_at_e0[0x20];
3669 3670 3671

	u8         rx_atomic_requests[0x20];

3672
	u8         reserved_at_120[0x20];
3673 3674 3675

	u8         rx_dct_connect[0x20];

3676
	u8         reserved_at_160[0x20];
3677 3678 3679

	u8         out_of_buffer[0x20];

3680
	u8         reserved_at_1a0[0x20];
3681 3682 3683

	u8         out_of_sequence[0x20];

S
Saeed Mahameed 已提交
3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704
	u8         reserved_at_1e0[0x20];

	u8         duplicate_request[0x20];

	u8         reserved_at_220[0x20];

	u8         rnr_nak_retry_err[0x20];

	u8         reserved_at_260[0x20];

	u8         packet_seq_err[0x20];

	u8         reserved_at_2a0[0x20];

	u8         implied_nak_seq_err[0x20];

	u8         reserved_at_2e0[0x20];

	u8         local_ack_timeout_err[0x20];

	u8         reserved_at_320[0x4e0];
3705 3706 3707 3708
};

struct mlx5_ifc_query_q_counter_in_bits {
	u8         opcode[0x10];
3709
	u8         reserved_at_10[0x10];
3710

3711
	u8         reserved_at_20[0x10];
3712 3713
	u8         op_mod[0x10];

3714
	u8         reserved_at_40[0x80];
3715 3716

	u8         clear[0x1];
3717
	u8         reserved_at_c1[0x1f];
3718

3719
	u8         reserved_at_e0[0x18];
3720 3721 3722 3723 3724
	u8         counter_set_id[0x8];
};

struct mlx5_ifc_query_pages_out_bits {
	u8         status[0x8];
3725
	u8         reserved_at_8[0x18];
3726 3727 3728

	u8         syndrome[0x20];

3729
	u8         reserved_at_40[0x10];
3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742
	u8         function_id[0x10];

	u8         num_pages[0x20];
};

enum {
	MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES     = 0x1,
	MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES     = 0x2,
	MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES  = 0x3,
};

struct mlx5_ifc_query_pages_in_bits {
	u8         opcode[0x10];
3743
	u8         reserved_at_10[0x10];
3744

3745
	u8         reserved_at_20[0x10];
3746 3747
	u8         op_mod[0x10];

3748
	u8         reserved_at_40[0x10];
3749 3750
	u8         function_id[0x10];

3751
	u8         reserved_at_60[0x20];
3752 3753 3754 3755
};

struct mlx5_ifc_query_nic_vport_context_out_bits {
	u8         status[0x8];
3756
	u8         reserved_at_8[0x18];
3757 3758 3759

	u8         syndrome[0x20];

3760
	u8         reserved_at_40[0x40];
3761 3762 3763 3764 3765 3766

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_query_nic_vport_context_in_bits {
	u8         opcode[0x10];
3767
	u8         reserved_at_10[0x10];
3768

3769
	u8         reserved_at_20[0x10];
3770 3771 3772
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3773
	u8         reserved_at_41[0xf];
3774 3775
	u8         vport_number[0x10];

3776
	u8         reserved_at_60[0x5];
3777
	u8         allowed_list_type[0x3];
3778
	u8         reserved_at_68[0x18];
3779 3780 3781 3782
};

struct mlx5_ifc_query_mkey_out_bits {
	u8         status[0x8];
3783
	u8         reserved_at_8[0x18];
3784 3785 3786

	u8         syndrome[0x20];

3787
	u8         reserved_at_40[0x40];
3788 3789 3790

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

3791
	u8         reserved_at_280[0x600];
3792 3793 3794 3795 3796 3797 3798 3799

	u8         bsf0_klm0_pas_mtt0_1[16][0x8];

	u8         bsf1_klm1_pas_mtt2_3[16][0x8];
};

struct mlx5_ifc_query_mkey_in_bits {
	u8         opcode[0x10];
3800
	u8         reserved_at_10[0x10];
3801

3802
	u8         reserved_at_20[0x10];
3803 3804
	u8         op_mod[0x10];

3805
	u8         reserved_at_40[0x8];
3806 3807 3808
	u8         mkey_index[0x18];

	u8         pg_access[0x1];
3809
	u8         reserved_at_61[0x1f];
3810 3811 3812 3813
};

struct mlx5_ifc_query_mad_demux_out_bits {
	u8         status[0x8];
3814
	u8         reserved_at_8[0x18];
3815 3816 3817

	u8         syndrome[0x20];

3818
	u8         reserved_at_40[0x40];
3819 3820 3821 3822 3823 3824

	u8         mad_dumux_parameters_block[0x20];
};

struct mlx5_ifc_query_mad_demux_in_bits {
	u8         opcode[0x10];
3825
	u8         reserved_at_10[0x10];
3826

3827
	u8         reserved_at_20[0x10];
3828 3829
	u8         op_mod[0x10];

3830
	u8         reserved_at_40[0x40];
3831 3832 3833 3834
};

struct mlx5_ifc_query_l2_table_entry_out_bits {
	u8         status[0x8];
3835
	u8         reserved_at_8[0x18];
3836 3837 3838

	u8         syndrome[0x20];

3839
	u8         reserved_at_40[0xa0];
3840

3841
	u8         reserved_at_e0[0x13];
3842 3843 3844 3845 3846
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

3847
	u8         reserved_at_140[0xc0];
3848 3849 3850 3851
};

struct mlx5_ifc_query_l2_table_entry_in_bits {
	u8         opcode[0x10];
3852
	u8         reserved_at_10[0x10];
3853

3854
	u8         reserved_at_20[0x10];
3855 3856
	u8         op_mod[0x10];

3857
	u8         reserved_at_40[0x60];
3858

3859
	u8         reserved_at_a0[0x8];
3860 3861
	u8         table_index[0x18];

3862
	u8         reserved_at_c0[0x140];
3863 3864 3865 3866
};

struct mlx5_ifc_query_issi_out_bits {
	u8         status[0x8];
3867
	u8         reserved_at_8[0x18];
3868 3869 3870

	u8         syndrome[0x20];

3871
	u8         reserved_at_40[0x10];
3872 3873
	u8         current_issi[0x10];

3874
	u8         reserved_at_60[0xa0];
3875

3876
	u8         reserved_at_100[76][0x8];
3877 3878 3879 3880 3881
	u8         supported_issi_dw0[0x20];
};

struct mlx5_ifc_query_issi_in_bits {
	u8         opcode[0x10];
3882
	u8         reserved_at_10[0x10];
3883

3884
	u8         reserved_at_20[0x10];
3885 3886
	u8         op_mod[0x10];

3887
	u8         reserved_at_40[0x40];
3888 3889 3890 3891
};

struct mlx5_ifc_query_hca_vport_pkey_out_bits {
	u8         status[0x8];
3892
	u8         reserved_at_8[0x18];
3893 3894 3895

	u8         syndrome[0x20];

3896
	u8         reserved_at_40[0x40];
3897 3898 3899 3900 3901 3902

	struct mlx5_ifc_pkey_bits pkey[0];
};

struct mlx5_ifc_query_hca_vport_pkey_in_bits {
	u8         opcode[0x10];
3903
	u8         reserved_at_10[0x10];
3904

3905
	u8         reserved_at_20[0x10];
3906 3907 3908
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3909
	u8         reserved_at_41[0xb];
3910
	u8         port_num[0x4];
3911 3912
	u8         vport_number[0x10];

3913
	u8         reserved_at_60[0x10];
3914 3915 3916
	u8         pkey_index[0x10];
};

3917 3918 3919 3920 3921 3922
enum {
	MLX5_HCA_VPORT_SEL_PORT_GUID	= 1 << 0,
	MLX5_HCA_VPORT_SEL_NODE_GUID	= 1 << 1,
	MLX5_HCA_VPORT_SEL_STATE_POLICY	= 1 << 2,
};

3923 3924
struct mlx5_ifc_query_hca_vport_gid_out_bits {
	u8         status[0x8];
3925
	u8         reserved_at_8[0x18];
3926 3927 3928

	u8         syndrome[0x20];

3929
	u8         reserved_at_40[0x20];
3930 3931

	u8         gids_num[0x10];
3932
	u8         reserved_at_70[0x10];
3933 3934 3935 3936 3937 3938

	struct mlx5_ifc_array128_auto_bits gid[0];
};

struct mlx5_ifc_query_hca_vport_gid_in_bits {
	u8         opcode[0x10];
3939
	u8         reserved_at_10[0x10];
3940

3941
	u8         reserved_at_20[0x10];
3942 3943 3944
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3945
	u8         reserved_at_41[0xb];
3946
	u8         port_num[0x4];
3947 3948
	u8         vport_number[0x10];

3949
	u8         reserved_at_60[0x10];
3950 3951 3952 3953 3954
	u8         gid_index[0x10];
};

struct mlx5_ifc_query_hca_vport_context_out_bits {
	u8         status[0x8];
3955
	u8         reserved_at_8[0x18];
3956 3957 3958

	u8         syndrome[0x20];

3959
	u8         reserved_at_40[0x40];
3960 3961 3962 3963 3964 3965

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_query_hca_vport_context_in_bits {
	u8         opcode[0x10];
3966
	u8         reserved_at_10[0x10];
3967

3968
	u8         reserved_at_20[0x10];
3969 3970 3971
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3972
	u8         reserved_at_41[0xb];
3973
	u8         port_num[0x4];
3974 3975
	u8         vport_number[0x10];

3976
	u8         reserved_at_60[0x20];
3977 3978 3979 3980
};

struct mlx5_ifc_query_hca_cap_out_bits {
	u8         status[0x8];
3981
	u8         reserved_at_8[0x18];
3982 3983 3984

	u8         syndrome[0x20];

3985
	u8         reserved_at_40[0x40];
3986 3987 3988 3989 3990 3991

	union mlx5_ifc_hca_cap_union_bits capability;
};

struct mlx5_ifc_query_hca_cap_in_bits {
	u8         opcode[0x10];
3992
	u8         reserved_at_10[0x10];
3993

3994
	u8         reserved_at_20[0x10];
3995 3996
	u8         op_mod[0x10];

3997
	u8         reserved_at_40[0x40];
3998 3999 4000 4001
};

struct mlx5_ifc_query_flow_table_out_bits {
	u8         status[0x8];
4002
	u8         reserved_at_8[0x18];
4003 4004 4005

	u8         syndrome[0x20];

4006
	u8         reserved_at_40[0x80];
4007

4008
	u8         reserved_at_c0[0x8];
4009
	u8         level[0x8];
4010
	u8         reserved_at_d0[0x8];
4011 4012
	u8         log_size[0x8];

4013
	u8         reserved_at_e0[0x120];
4014 4015 4016 4017
};

struct mlx5_ifc_query_flow_table_in_bits {
	u8         opcode[0x10];
4018
	u8         reserved_at_10[0x10];
4019

4020
	u8         reserved_at_20[0x10];
4021 4022
	u8         op_mod[0x10];

4023
	u8         reserved_at_40[0x40];
4024 4025

	u8         table_type[0x8];
4026
	u8         reserved_at_88[0x18];
4027

4028
	u8         reserved_at_a0[0x8];
4029 4030
	u8         table_id[0x18];

4031
	u8         reserved_at_c0[0x140];
4032 4033 4034 4035
};

struct mlx5_ifc_query_fte_out_bits {
	u8         status[0x8];
4036
	u8         reserved_at_8[0x18];
4037 4038 4039

	u8         syndrome[0x20];

4040
	u8         reserved_at_40[0x1c0];
4041 4042 4043 4044 4045 4046

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_query_fte_in_bits {
	u8         opcode[0x10];
4047
	u8         reserved_at_10[0x10];
4048

4049
	u8         reserved_at_20[0x10];
4050 4051
	u8         op_mod[0x10];

4052
	u8         reserved_at_40[0x40];
4053 4054

	u8         table_type[0x8];
4055
	u8         reserved_at_88[0x18];
4056

4057
	u8         reserved_at_a0[0x8];
4058 4059
	u8         table_id[0x18];

4060
	u8         reserved_at_c0[0x40];
4061 4062 4063

	u8         flow_index[0x20];

4064
	u8         reserved_at_120[0xe0];
4065 4066 4067 4068 4069 4070 4071 4072 4073 4074
};

enum {
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_query_flow_group_out_bits {
	u8         status[0x8];
4075
	u8         reserved_at_8[0x18];
4076 4077 4078

	u8         syndrome[0x20];

4079
	u8         reserved_at_40[0xa0];
4080 4081 4082

	u8         start_flow_index[0x20];

4083
	u8         reserved_at_100[0x20];
4084 4085 4086

	u8         end_flow_index[0x20];

4087
	u8         reserved_at_140[0xa0];
4088

4089
	u8         reserved_at_1e0[0x18];
4090 4091 4092 4093
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

4094
	u8         reserved_at_1200[0xe00];
4095 4096 4097 4098
};

struct mlx5_ifc_query_flow_group_in_bits {
	u8         opcode[0x10];
4099
	u8         reserved_at_10[0x10];
4100

4101
	u8         reserved_at_20[0x10];
4102 4103
	u8         op_mod[0x10];

4104
	u8         reserved_at_40[0x40];
4105 4106

	u8         table_type[0x8];
4107
	u8         reserved_at_88[0x18];
4108

4109
	u8         reserved_at_a0[0x8];
4110 4111 4112 4113
	u8         table_id[0x18];

	u8         group_id[0x20];

4114
	u8         reserved_at_e0[0x120];
4115 4116
};

4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144
struct mlx5_ifc_query_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_traffic_counter_bits flow_statistics[0];
};

struct mlx5_ifc_query_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x80];

	u8         clear[0x1];
	u8         reserved_at_c1[0xf];
	u8         num_of_counters[0x10];

	u8         reserved_at_e0[0x10];
	u8         flow_counter_id[0x10];
};

4145 4146
struct mlx5_ifc_query_esw_vport_context_out_bits {
	u8         status[0x8];
4147
	u8         reserved_at_8[0x18];
4148 4149 4150

	u8         syndrome[0x20];

4151
	u8         reserved_at_40[0x40];
4152 4153 4154 4155 4156 4157

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

struct mlx5_ifc_query_esw_vport_context_in_bits {
	u8         opcode[0x10];
4158
	u8         reserved_at_10[0x10];
4159

4160
	u8         reserved_at_20[0x10];
4161 4162 4163
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4164
	u8         reserved_at_41[0xf];
4165 4166
	u8         vport_number[0x10];

4167
	u8         reserved_at_60[0x20];
4168 4169 4170 4171
};

struct mlx5_ifc_modify_esw_vport_context_out_bits {
	u8         status[0x8];
4172
	u8         reserved_at_8[0x18];
4173 4174 4175

	u8         syndrome[0x20];

4176
	u8         reserved_at_40[0x40];
4177 4178 4179
};

struct mlx5_ifc_esw_vport_context_fields_select_bits {
4180
	u8         reserved_at_0[0x1c];
4181 4182 4183 4184 4185 4186 4187 4188
	u8         vport_cvlan_insert[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_strip[0x1];
};

struct mlx5_ifc_modify_esw_vport_context_in_bits {
	u8         opcode[0x10];
4189
	u8         reserved_at_10[0x10];
4190

4191
	u8         reserved_at_20[0x10];
4192 4193 4194
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4195
	u8         reserved_at_41[0xf];
4196 4197 4198 4199 4200 4201 4202
	u8         vport_number[0x10];

	struct mlx5_ifc_esw_vport_context_fields_select_bits field_select;

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

4203 4204
struct mlx5_ifc_query_eq_out_bits {
	u8         status[0x8];
4205
	u8         reserved_at_8[0x18];
4206 4207 4208

	u8         syndrome[0x20];

4209
	u8         reserved_at_40[0x40];
4210 4211 4212

	struct mlx5_ifc_eqc_bits eq_context_entry;

4213
	u8         reserved_at_280[0x40];
4214 4215 4216

	u8         event_bitmask[0x40];

4217
	u8         reserved_at_300[0x580];
4218 4219 4220 4221 4222 4223

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_eq_in_bits {
	u8         opcode[0x10];
4224
	u8         reserved_at_10[0x10];
4225

4226
	u8         reserved_at_20[0x10];
4227 4228
	u8         op_mod[0x10];

4229
	u8         reserved_at_40[0x18];
4230 4231
	u8         eq_number[0x8];

4232
	u8         reserved_at_60[0x20];
4233 4234
};

4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313
struct mlx5_ifc_encap_header_in_bits {
	u8         reserved_at_0[0x5];
	u8         header_type[0x3];
	u8         reserved_at_8[0xe];
	u8         encap_header_size[0xa];

	u8         reserved_at_20[0x10];
	u8         encap_header[2][0x8];

	u8         more_encap_header[0][0x8];
};

struct mlx5_ifc_query_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0xa0];

	struct mlx5_ifc_encap_header_in_bits encap_header[0];
};

struct mlx5_ifc_query_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         encap_id[0x20];

	u8         reserved_at_60[0xa0];
};

struct mlx5_ifc_alloc_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         encap_id[0x20];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0xa0];

	struct mlx5_ifc_encap_header_in_bits encap_header;
};

struct mlx5_ifc_dealloc_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_20[0x10];
	u8         op_mod[0x10];

	u8         encap_id[0x20];

	u8         reserved_60[0x20];
};

4314 4315
struct mlx5_ifc_query_dct_out_bits {
	u8         status[0x8];
4316
	u8         reserved_at_8[0x18];
4317 4318 4319

	u8         syndrome[0x20];

4320
	u8         reserved_at_40[0x40];
4321 4322 4323

	struct mlx5_ifc_dctc_bits dct_context_entry;

4324
	u8         reserved_at_280[0x180];
4325 4326 4327 4328
};

struct mlx5_ifc_query_dct_in_bits {
	u8         opcode[0x10];
4329
	u8         reserved_at_10[0x10];
4330

4331
	u8         reserved_at_20[0x10];
4332 4333
	u8         op_mod[0x10];

4334
	u8         reserved_at_40[0x8];
4335 4336
	u8         dctn[0x18];

4337
	u8         reserved_at_60[0x20];
4338 4339 4340 4341
};

struct mlx5_ifc_query_cq_out_bits {
	u8         status[0x8];
4342
	u8         reserved_at_8[0x18];
4343 4344 4345

	u8         syndrome[0x20];

4346
	u8         reserved_at_40[0x40];
4347 4348 4349

	struct mlx5_ifc_cqc_bits cq_context;

4350
	u8         reserved_at_280[0x600];
4351 4352 4353 4354 4355 4356

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_cq_in_bits {
	u8         opcode[0x10];
4357
	u8         reserved_at_10[0x10];
4358

4359
	u8         reserved_at_20[0x10];
4360 4361
	u8         op_mod[0x10];

4362
	u8         reserved_at_40[0x8];
4363 4364
	u8         cqn[0x18];

4365
	u8         reserved_at_60[0x20];
4366 4367 4368 4369
};

struct mlx5_ifc_query_cong_status_out_bits {
	u8         status[0x8];
4370
	u8         reserved_at_8[0x18];
4371 4372 4373

	u8         syndrome[0x20];

4374
	u8         reserved_at_40[0x20];
4375 4376 4377

	u8         enable[0x1];
	u8         tag_enable[0x1];
4378
	u8         reserved_at_62[0x1e];
4379 4380 4381 4382
};

struct mlx5_ifc_query_cong_status_in_bits {
	u8         opcode[0x10];
4383
	u8         reserved_at_10[0x10];
4384

4385
	u8         reserved_at_20[0x10];
4386 4387
	u8         op_mod[0x10];

4388
	u8         reserved_at_40[0x18];
4389 4390 4391
	u8         priority[0x4];
	u8         cong_protocol[0x4];

4392
	u8         reserved_at_60[0x20];
4393 4394 4395 4396
};

struct mlx5_ifc_query_cong_statistics_out_bits {
	u8         status[0x8];
4397
	u8         reserved_at_8[0x18];
4398 4399 4400

	u8         syndrome[0x20];

4401
	u8         reserved_at_40[0x40];
4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414

	u8         cur_flows[0x20];

	u8         sum_flows[0x20];

	u8         cnp_ignored_high[0x20];

	u8         cnp_ignored_low[0x20];

	u8         cnp_handled_high[0x20];

	u8         cnp_handled_low[0x20];

4415
	u8         reserved_at_140[0x100];
4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430

	u8         time_stamp_high[0x20];

	u8         time_stamp_low[0x20];

	u8         accumulators_period[0x20];

	u8         ecn_marked_roce_packets_high[0x20];

	u8         ecn_marked_roce_packets_low[0x20];

	u8         cnps_sent_high[0x20];

	u8         cnps_sent_low[0x20];

4431
	u8         reserved_at_320[0x560];
4432 4433 4434 4435
};

struct mlx5_ifc_query_cong_statistics_in_bits {
	u8         opcode[0x10];
4436
	u8         reserved_at_10[0x10];
4437

4438
	u8         reserved_at_20[0x10];
4439 4440 4441
	u8         op_mod[0x10];

	u8         clear[0x1];
4442
	u8         reserved_at_41[0x1f];
4443

4444
	u8         reserved_at_60[0x20];
4445 4446 4447 4448
};

struct mlx5_ifc_query_cong_params_out_bits {
	u8         status[0x8];
4449
	u8         reserved_at_8[0x18];
4450 4451 4452

	u8         syndrome[0x20];

4453
	u8         reserved_at_40[0x40];
4454 4455 4456 4457 4458 4459

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_query_cong_params_in_bits {
	u8         opcode[0x10];
4460
	u8         reserved_at_10[0x10];
4461

4462
	u8         reserved_at_20[0x10];
4463 4464
	u8         op_mod[0x10];

4465
	u8         reserved_at_40[0x1c];
4466 4467
	u8         cong_protocol[0x4];

4468
	u8         reserved_at_60[0x20];
4469 4470 4471 4472
};

struct mlx5_ifc_query_adapter_out_bits {
	u8         status[0x8];
4473
	u8         reserved_at_8[0x18];
4474 4475 4476

	u8         syndrome[0x20];

4477
	u8         reserved_at_40[0x40];
4478 4479 4480 4481 4482 4483

	struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
};

struct mlx5_ifc_query_adapter_in_bits {
	u8         opcode[0x10];
4484
	u8         reserved_at_10[0x10];
4485

4486
	u8         reserved_at_20[0x10];
4487 4488
	u8         op_mod[0x10];

4489
	u8         reserved_at_40[0x40];
4490 4491 4492 4493
};

struct mlx5_ifc_qp_2rst_out_bits {
	u8         status[0x8];
4494
	u8         reserved_at_8[0x18];
4495 4496 4497

	u8         syndrome[0x20];

4498
	u8         reserved_at_40[0x40];
4499 4500 4501 4502
};

struct mlx5_ifc_qp_2rst_in_bits {
	u8         opcode[0x10];
4503
	u8         reserved_at_10[0x10];
4504

4505
	u8         reserved_at_20[0x10];
4506 4507
	u8         op_mod[0x10];

4508
	u8         reserved_at_40[0x8];
4509 4510
	u8         qpn[0x18];

4511
	u8         reserved_at_60[0x20];
4512 4513 4514 4515
};

struct mlx5_ifc_qp_2err_out_bits {
	u8         status[0x8];
4516
	u8         reserved_at_8[0x18];
4517 4518 4519

	u8         syndrome[0x20];

4520
	u8         reserved_at_40[0x40];
4521 4522 4523 4524
};

struct mlx5_ifc_qp_2err_in_bits {
	u8         opcode[0x10];
4525
	u8         reserved_at_10[0x10];
4526

4527
	u8         reserved_at_20[0x10];
4528 4529
	u8         op_mod[0x10];

4530
	u8         reserved_at_40[0x8];
4531 4532
	u8         qpn[0x18];

4533
	u8         reserved_at_60[0x20];
4534 4535 4536 4537
};

struct mlx5_ifc_page_fault_resume_out_bits {
	u8         status[0x8];
4538
	u8         reserved_at_8[0x18];
4539 4540 4541

	u8         syndrome[0x20];

4542
	u8         reserved_at_40[0x40];
4543 4544 4545 4546
};

struct mlx5_ifc_page_fault_resume_in_bits {
	u8         opcode[0x10];
4547
	u8         reserved_at_10[0x10];
4548

4549
	u8         reserved_at_20[0x10];
4550 4551 4552
	u8         op_mod[0x10];

	u8         error[0x1];
4553
	u8         reserved_at_41[0x4];
4554 4555 4556 4557 4558
	u8         rdma[0x1];
	u8         read_write[0x1];
	u8         req_res[0x1];
	u8         qpn[0x18];

4559
	u8         reserved_at_60[0x20];
4560 4561 4562 4563
};

struct mlx5_ifc_nop_out_bits {
	u8         status[0x8];
4564
	u8         reserved_at_8[0x18];
4565 4566 4567

	u8         syndrome[0x20];

4568
	u8         reserved_at_40[0x40];
4569 4570 4571 4572
};

struct mlx5_ifc_nop_in_bits {
	u8         opcode[0x10];
4573
	u8         reserved_at_10[0x10];
4574

4575
	u8         reserved_at_20[0x10];
4576 4577
	u8         op_mod[0x10];

4578
	u8         reserved_at_40[0x40];
4579 4580 4581 4582
};

struct mlx5_ifc_modify_vport_state_out_bits {
	u8         status[0x8];
4583
	u8         reserved_at_8[0x18];
4584 4585 4586

	u8         syndrome[0x20];

4587
	u8         reserved_at_40[0x40];
4588 4589 4590 4591
};

struct mlx5_ifc_modify_vport_state_in_bits {
	u8         opcode[0x10];
4592
	u8         reserved_at_10[0x10];
4593

4594
	u8         reserved_at_20[0x10];
4595 4596 4597
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4598
	u8         reserved_at_41[0xf];
4599 4600
	u8         vport_number[0x10];

4601
	u8         reserved_at_60[0x18];
4602
	u8         admin_state[0x4];
4603
	u8         reserved_at_7c[0x4];
4604 4605 4606 4607
};

struct mlx5_ifc_modify_tis_out_bits {
	u8         status[0x8];
4608
	u8         reserved_at_8[0x18];
4609 4610 4611

	u8         syndrome[0x20];

4612
	u8         reserved_at_40[0x40];
4613 4614
};

4615
struct mlx5_ifc_modify_tis_bitmask_bits {
4616
	u8         reserved_at_0[0x20];
4617

4618
	u8         reserved_at_20[0x1f];
4619 4620 4621
	u8         prio[0x1];
};

4622 4623
struct mlx5_ifc_modify_tis_in_bits {
	u8         opcode[0x10];
4624
	u8         reserved_at_10[0x10];
4625

4626
	u8         reserved_at_20[0x10];
4627 4628
	u8         op_mod[0x10];

4629
	u8         reserved_at_40[0x8];
4630 4631
	u8         tisn[0x18];

4632
	u8         reserved_at_60[0x20];
4633

4634
	struct mlx5_ifc_modify_tis_bitmask_bits bitmask;
4635

4636
	u8         reserved_at_c0[0x40];
4637 4638 4639 4640

	struct mlx5_ifc_tisc_bits ctx;
};

4641
struct mlx5_ifc_modify_tir_bitmask_bits {
4642
	u8	   reserved_at_0[0x20];
4643

4644
	u8         reserved_at_20[0x1b];
4645
	u8         self_lb_en[0x1];
4646 4647 4648
	u8         reserved_at_3c[0x1];
	u8         hash[0x1];
	u8         reserved_at_3e[0x1];
4649 4650 4651
	u8         lro[0x1];
};

4652 4653
struct mlx5_ifc_modify_tir_out_bits {
	u8         status[0x8];
4654
	u8         reserved_at_8[0x18];
4655 4656 4657

	u8         syndrome[0x20];

4658
	u8         reserved_at_40[0x40];
4659 4660 4661 4662
};

struct mlx5_ifc_modify_tir_in_bits {
	u8         opcode[0x10];
4663
	u8         reserved_at_10[0x10];
4664

4665
	u8         reserved_at_20[0x10];
4666 4667
	u8         op_mod[0x10];

4668
	u8         reserved_at_40[0x8];
4669 4670
	u8         tirn[0x18];

4671
	u8         reserved_at_60[0x20];
4672

4673
	struct mlx5_ifc_modify_tir_bitmask_bits bitmask;
4674

4675
	u8         reserved_at_c0[0x40];
4676 4677 4678 4679 4680 4681

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_modify_sq_out_bits {
	u8         status[0x8];
4682
	u8         reserved_at_8[0x18];
4683 4684 4685

	u8         syndrome[0x20];

4686
	u8         reserved_at_40[0x40];
4687 4688 4689 4690
};

struct mlx5_ifc_modify_sq_in_bits {
	u8         opcode[0x10];
4691
	u8         reserved_at_10[0x10];
4692

4693
	u8         reserved_at_20[0x10];
4694 4695 4696
	u8         op_mod[0x10];

	u8         sq_state[0x4];
4697
	u8         reserved_at_44[0x4];
4698 4699
	u8         sqn[0x18];

4700
	u8         reserved_at_60[0x20];
4701 4702 4703

	u8         modify_bitmask[0x40];

4704
	u8         reserved_at_c0[0x40];
4705 4706 4707 4708 4709 4710

	struct mlx5_ifc_sqc_bits ctx;
};

struct mlx5_ifc_modify_rqt_out_bits {
	u8         status[0x8];
4711
	u8         reserved_at_8[0x18];
4712 4713 4714

	u8         syndrome[0x20];

4715
	u8         reserved_at_40[0x40];
4716 4717
};

4718
struct mlx5_ifc_rqt_bitmask_bits {
4719
	u8	   reserved_at_0[0x20];
4720

4721
	u8         reserved_at_20[0x1f];
4722 4723 4724
	u8         rqn_list[0x1];
};

4725 4726
struct mlx5_ifc_modify_rqt_in_bits {
	u8         opcode[0x10];
4727
	u8         reserved_at_10[0x10];
4728

4729
	u8         reserved_at_20[0x10];
4730 4731
	u8         op_mod[0x10];

4732
	u8         reserved_at_40[0x8];
4733 4734
	u8         rqtn[0x18];

4735
	u8         reserved_at_60[0x20];
4736

4737
	struct mlx5_ifc_rqt_bitmask_bits bitmask;
4738

4739
	u8         reserved_at_c0[0x40];
4740 4741 4742 4743 4744 4745

	struct mlx5_ifc_rqtc_bits ctx;
};

struct mlx5_ifc_modify_rq_out_bits {
	u8         status[0x8];
4746
	u8         reserved_at_8[0x18];
4747 4748 4749

	u8         syndrome[0x20];

4750
	u8         reserved_at_40[0x40];
4751 4752 4753 4754
};

struct mlx5_ifc_modify_rq_in_bits {
	u8         opcode[0x10];
4755
	u8         reserved_at_10[0x10];
4756

4757
	u8         reserved_at_20[0x10];
4758 4759 4760
	u8         op_mod[0x10];

	u8         rq_state[0x4];
4761
	u8         reserved_at_44[0x4];
4762 4763
	u8         rqn[0x18];

4764
	u8         reserved_at_60[0x20];
4765 4766 4767

	u8         modify_bitmask[0x40];

4768
	u8         reserved_at_c0[0x40];
4769 4770 4771 4772 4773 4774

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_modify_rmp_out_bits {
	u8         status[0x8];
4775
	u8         reserved_at_8[0x18];
4776 4777 4778

	u8         syndrome[0x20];

4779
	u8         reserved_at_40[0x40];
4780 4781
};

4782
struct mlx5_ifc_rmp_bitmask_bits {
4783
	u8	   reserved_at_0[0x20];
4784

4785
	u8         reserved_at_20[0x1f];
4786 4787 4788
	u8         lwm[0x1];
};

4789 4790
struct mlx5_ifc_modify_rmp_in_bits {
	u8         opcode[0x10];
4791
	u8         reserved_at_10[0x10];
4792

4793
	u8         reserved_at_20[0x10];
4794 4795 4796
	u8         op_mod[0x10];

	u8         rmp_state[0x4];
4797
	u8         reserved_at_44[0x4];
4798 4799
	u8         rmpn[0x18];

4800
	u8         reserved_at_60[0x20];
4801

4802
	struct mlx5_ifc_rmp_bitmask_bits bitmask;
4803

4804
	u8         reserved_at_c0[0x40];
4805 4806 4807 4808 4809 4810

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_modify_nic_vport_context_out_bits {
	u8         status[0x8];
4811
	u8         reserved_at_8[0x18];
4812 4813 4814

	u8         syndrome[0x20];

4815
	u8         reserved_at_40[0x40];
4816 4817 4818
};

struct mlx5_ifc_modify_nic_vport_field_select_bits {
4819 4820 4821
	u8         reserved_at_0[0x16];
	u8         node_guid[0x1];
	u8         port_guid[0x1];
4822
	u8         min_inline[0x1];
4823 4824 4825
	u8         mtu[0x1];
	u8         change_event[0x1];
	u8         promisc[0x1];
4826 4827 4828
	u8         permanent_address[0x1];
	u8         addresses_list[0x1];
	u8         roce_en[0x1];
4829
	u8         reserved_at_1f[0x1];
4830 4831 4832 4833
};

struct mlx5_ifc_modify_nic_vport_context_in_bits {
	u8         opcode[0x10];
4834
	u8         reserved_at_10[0x10];
4835

4836
	u8         reserved_at_20[0x10];
4837 4838 4839
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4840
	u8         reserved_at_41[0xf];
4841 4842 4843 4844
	u8         vport_number[0x10];

	struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;

4845
	u8         reserved_at_80[0x780];
4846 4847 4848 4849 4850 4851

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_modify_hca_vport_context_out_bits {
	u8         status[0x8];
4852
	u8         reserved_at_8[0x18];
4853 4854 4855

	u8         syndrome[0x20];

4856
	u8         reserved_at_40[0x40];
4857 4858 4859 4860
};

struct mlx5_ifc_modify_hca_vport_context_in_bits {
	u8         opcode[0x10];
4861
	u8         reserved_at_10[0x10];
4862

4863
	u8         reserved_at_20[0x10];
4864 4865 4866
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4867
	u8         reserved_at_41[0xb];
4868
	u8         port_num[0x4];
4869 4870
	u8         vport_number[0x10];

4871
	u8         reserved_at_60[0x20];
4872 4873 4874 4875 4876 4877

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_modify_cq_out_bits {
	u8         status[0x8];
4878
	u8         reserved_at_8[0x18];
4879 4880 4881

	u8         syndrome[0x20];

4882
	u8         reserved_at_40[0x40];
4883 4884 4885 4886 4887 4888 4889 4890 4891
};

enum {
	MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ  = 0x0,
	MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ  = 0x1,
};

struct mlx5_ifc_modify_cq_in_bits {
	u8         opcode[0x10];
4892
	u8         reserved_at_10[0x10];
4893

4894
	u8         reserved_at_20[0x10];
4895 4896
	u8         op_mod[0x10];

4897
	u8         reserved_at_40[0x8];
4898 4899 4900 4901 4902 4903
	u8         cqn[0x18];

	union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;

	struct mlx5_ifc_cqc_bits cq_context;

4904
	u8         reserved_at_280[0x600];
4905 4906 4907 4908 4909 4910

	u8         pas[0][0x40];
};

struct mlx5_ifc_modify_cong_status_out_bits {
	u8         status[0x8];
4911
	u8         reserved_at_8[0x18];
4912 4913 4914

	u8         syndrome[0x20];

4915
	u8         reserved_at_40[0x40];
4916 4917 4918 4919
};

struct mlx5_ifc_modify_cong_status_in_bits {
	u8         opcode[0x10];
4920
	u8         reserved_at_10[0x10];
4921

4922
	u8         reserved_at_20[0x10];
4923 4924
	u8         op_mod[0x10];

4925
	u8         reserved_at_40[0x18];
4926 4927 4928 4929 4930
	u8         priority[0x4];
	u8         cong_protocol[0x4];

	u8         enable[0x1];
	u8         tag_enable[0x1];
4931
	u8         reserved_at_62[0x1e];
4932 4933 4934 4935
};

struct mlx5_ifc_modify_cong_params_out_bits {
	u8         status[0x8];
4936
	u8         reserved_at_8[0x18];
4937 4938 4939

	u8         syndrome[0x20];

4940
	u8         reserved_at_40[0x40];
4941 4942 4943 4944
};

struct mlx5_ifc_modify_cong_params_in_bits {
	u8         opcode[0x10];
4945
	u8         reserved_at_10[0x10];
4946

4947
	u8         reserved_at_20[0x10];
4948 4949
	u8         op_mod[0x10];

4950
	u8         reserved_at_40[0x1c];
4951 4952 4953 4954
	u8         cong_protocol[0x4];

	union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;

4955
	u8         reserved_at_80[0x80];
4956 4957 4958 4959 4960 4961

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_manage_pages_out_bits {
	u8         status[0x8];
4962
	u8         reserved_at_8[0x18];
4963 4964 4965 4966 4967

	u8         syndrome[0x20];

	u8         output_num_entries[0x20];

4968
	u8         reserved_at_60[0x20];
4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980

	u8         pas[0][0x40];
};

enum {
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL     = 0x0,
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS  = 0x1,
	MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES    = 0x2,
};

struct mlx5_ifc_manage_pages_in_bits {
	u8         opcode[0x10];
4981
	u8         reserved_at_10[0x10];
4982

4983
	u8         reserved_at_20[0x10];
4984 4985
	u8         op_mod[0x10];

4986
	u8         reserved_at_40[0x10];
4987 4988 4989 4990 4991 4992 4993 4994 4995
	u8         function_id[0x10];

	u8         input_num_entries[0x20];

	u8         pas[0][0x40];
};

struct mlx5_ifc_mad_ifc_out_bits {
	u8         status[0x8];
4996
	u8         reserved_at_8[0x18];
4997 4998 4999

	u8         syndrome[0x20];

5000
	u8         reserved_at_40[0x40];
5001 5002 5003 5004 5005 5006

	u8         response_mad_packet[256][0x8];
};

struct mlx5_ifc_mad_ifc_in_bits {
	u8         opcode[0x10];
5007
	u8         reserved_at_10[0x10];
5008

5009
	u8         reserved_at_20[0x10];
5010 5011 5012
	u8         op_mod[0x10];

	u8         remote_lid[0x10];
5013
	u8         reserved_at_50[0x8];
5014 5015
	u8         port[0x8];

5016
	u8         reserved_at_60[0x20];
5017 5018 5019 5020 5021 5022

	u8         mad[256][0x8];
};

struct mlx5_ifc_init_hca_out_bits {
	u8         status[0x8];
5023
	u8         reserved_at_8[0x18];
5024 5025 5026

	u8         syndrome[0x20];

5027
	u8         reserved_at_40[0x40];
5028 5029 5030 5031
};

struct mlx5_ifc_init_hca_in_bits {
	u8         opcode[0x10];
5032
	u8         reserved_at_10[0x10];
5033

5034
	u8         reserved_at_20[0x10];
5035 5036
	u8         op_mod[0x10];

5037
	u8         reserved_at_40[0x40];
5038 5039 5040 5041
};

struct mlx5_ifc_init2rtr_qp_out_bits {
	u8         status[0x8];
5042
	u8         reserved_at_8[0x18];
5043 5044 5045

	u8         syndrome[0x20];

5046
	u8         reserved_at_40[0x40];
5047 5048 5049 5050
};

struct mlx5_ifc_init2rtr_qp_in_bits {
	u8         opcode[0x10];
5051
	u8         reserved_at_10[0x10];
5052

5053
	u8         reserved_at_20[0x10];
5054 5055
	u8         op_mod[0x10];

5056
	u8         reserved_at_40[0x8];
5057 5058
	u8         qpn[0x18];

5059
	u8         reserved_at_60[0x20];
5060 5061 5062

	u8         opt_param_mask[0x20];

5063
	u8         reserved_at_a0[0x20];
5064 5065 5066

	struct mlx5_ifc_qpc_bits qpc;

5067
	u8         reserved_at_800[0x80];
5068 5069 5070 5071
};

struct mlx5_ifc_init2init_qp_out_bits {
	u8         status[0x8];
5072
	u8         reserved_at_8[0x18];
5073 5074 5075

	u8         syndrome[0x20];

5076
	u8         reserved_at_40[0x40];
5077 5078 5079 5080
};

struct mlx5_ifc_init2init_qp_in_bits {
	u8         opcode[0x10];
5081
	u8         reserved_at_10[0x10];
5082

5083
	u8         reserved_at_20[0x10];
5084 5085
	u8         op_mod[0x10];

5086
	u8         reserved_at_40[0x8];
5087 5088
	u8         qpn[0x18];

5089
	u8         reserved_at_60[0x20];
5090 5091 5092

	u8         opt_param_mask[0x20];

5093
	u8         reserved_at_a0[0x20];
5094 5095 5096

	struct mlx5_ifc_qpc_bits qpc;

5097
	u8         reserved_at_800[0x80];
5098 5099 5100 5101
};

struct mlx5_ifc_get_dropped_packet_log_out_bits {
	u8         status[0x8];
5102
	u8         reserved_at_8[0x18];
5103 5104 5105

	u8         syndrome[0x20];

5106
	u8         reserved_at_40[0x40];
5107 5108 5109 5110 5111 5112 5113 5114

	u8         packet_headers_log[128][0x8];

	u8         packet_syndrome[64][0x8];
};

struct mlx5_ifc_get_dropped_packet_log_in_bits {
	u8         opcode[0x10];
5115
	u8         reserved_at_10[0x10];
5116

5117
	u8         reserved_at_20[0x10];
5118 5119
	u8         op_mod[0x10];

5120
	u8         reserved_at_40[0x40];
5121 5122 5123 5124
};

struct mlx5_ifc_gen_eqe_in_bits {
	u8         opcode[0x10];
5125
	u8         reserved_at_10[0x10];
5126

5127
	u8         reserved_at_20[0x10];
5128 5129
	u8         op_mod[0x10];

5130
	u8         reserved_at_40[0x18];
5131 5132
	u8         eq_number[0x8];

5133
	u8         reserved_at_60[0x20];
5134 5135 5136 5137 5138 5139

	u8         eqe[64][0x8];
};

struct mlx5_ifc_gen_eq_out_bits {
	u8         status[0x8];
5140
	u8         reserved_at_8[0x18];
5141 5142 5143

	u8         syndrome[0x20];

5144
	u8         reserved_at_40[0x40];
5145 5146 5147 5148
};

struct mlx5_ifc_enable_hca_out_bits {
	u8         status[0x8];
5149
	u8         reserved_at_8[0x18];
5150 5151 5152

	u8         syndrome[0x20];

5153
	u8         reserved_at_40[0x20];
5154 5155 5156 5157
};

struct mlx5_ifc_enable_hca_in_bits {
	u8         opcode[0x10];
5158
	u8         reserved_at_10[0x10];
5159

5160
	u8         reserved_at_20[0x10];
5161 5162
	u8         op_mod[0x10];

5163
	u8         reserved_at_40[0x10];
5164 5165
	u8         function_id[0x10];

5166
	u8         reserved_at_60[0x20];
5167 5168 5169 5170
};

struct mlx5_ifc_drain_dct_out_bits {
	u8         status[0x8];
5171
	u8         reserved_at_8[0x18];
5172 5173 5174

	u8         syndrome[0x20];

5175
	u8         reserved_at_40[0x40];
5176 5177 5178 5179
};

struct mlx5_ifc_drain_dct_in_bits {
	u8         opcode[0x10];
5180
	u8         reserved_at_10[0x10];
5181

5182
	u8         reserved_at_20[0x10];
5183 5184
	u8         op_mod[0x10];

5185
	u8         reserved_at_40[0x8];
5186 5187
	u8         dctn[0x18];

5188
	u8         reserved_at_60[0x20];
5189 5190 5191 5192
};

struct mlx5_ifc_disable_hca_out_bits {
	u8         status[0x8];
5193
	u8         reserved_at_8[0x18];
5194 5195 5196

	u8         syndrome[0x20];

5197
	u8         reserved_at_40[0x20];
5198 5199 5200 5201
};

struct mlx5_ifc_disable_hca_in_bits {
	u8         opcode[0x10];
5202
	u8         reserved_at_10[0x10];
5203

5204
	u8         reserved_at_20[0x10];
5205 5206
	u8         op_mod[0x10];

5207
	u8         reserved_at_40[0x10];
5208 5209
	u8         function_id[0x10];

5210
	u8         reserved_at_60[0x20];
5211 5212 5213 5214
};

struct mlx5_ifc_detach_from_mcg_out_bits {
	u8         status[0x8];
5215
	u8         reserved_at_8[0x18];
5216 5217 5218

	u8         syndrome[0x20];

5219
	u8         reserved_at_40[0x40];
5220 5221 5222 5223
};

struct mlx5_ifc_detach_from_mcg_in_bits {
	u8         opcode[0x10];
5224
	u8         reserved_at_10[0x10];
5225

5226
	u8         reserved_at_20[0x10];
5227 5228
	u8         op_mod[0x10];

5229
	u8         reserved_at_40[0x8];
5230 5231
	u8         qpn[0x18];

5232
	u8         reserved_at_60[0x20];
5233 5234 5235 5236

	u8         multicast_gid[16][0x8];
};

S
Saeed Mahameed 已提交
5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258
struct mlx5_ifc_destroy_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

5259 5260
struct mlx5_ifc_destroy_xrc_srq_out_bits {
	u8         status[0x8];
5261
	u8         reserved_at_8[0x18];
5262 5263 5264

	u8         syndrome[0x20];

5265
	u8         reserved_at_40[0x40];
5266 5267 5268 5269
};

struct mlx5_ifc_destroy_xrc_srq_in_bits {
	u8         opcode[0x10];
5270
	u8         reserved_at_10[0x10];
5271

5272
	u8         reserved_at_20[0x10];
5273 5274
	u8         op_mod[0x10];

5275
	u8         reserved_at_40[0x8];
5276 5277
	u8         xrc_srqn[0x18];

5278
	u8         reserved_at_60[0x20];
5279 5280 5281 5282
};

struct mlx5_ifc_destroy_tis_out_bits {
	u8         status[0x8];
5283
	u8         reserved_at_8[0x18];
5284 5285 5286

	u8         syndrome[0x20];

5287
	u8         reserved_at_40[0x40];
5288 5289 5290 5291
};

struct mlx5_ifc_destroy_tis_in_bits {
	u8         opcode[0x10];
5292
	u8         reserved_at_10[0x10];
5293

5294
	u8         reserved_at_20[0x10];
5295 5296
	u8         op_mod[0x10];

5297
	u8         reserved_at_40[0x8];
5298 5299
	u8         tisn[0x18];

5300
	u8         reserved_at_60[0x20];
5301 5302 5303 5304
};

struct mlx5_ifc_destroy_tir_out_bits {
	u8         status[0x8];
5305
	u8         reserved_at_8[0x18];
5306 5307 5308

	u8         syndrome[0x20];

5309
	u8         reserved_at_40[0x40];
5310 5311 5312 5313
};

struct mlx5_ifc_destroy_tir_in_bits {
	u8         opcode[0x10];
5314
	u8         reserved_at_10[0x10];
5315

5316
	u8         reserved_at_20[0x10];
5317 5318
	u8         op_mod[0x10];

5319
	u8         reserved_at_40[0x8];
5320 5321
	u8         tirn[0x18];

5322
	u8         reserved_at_60[0x20];
5323 5324 5325 5326
};

struct mlx5_ifc_destroy_srq_out_bits {
	u8         status[0x8];
5327
	u8         reserved_at_8[0x18];
5328 5329 5330

	u8         syndrome[0x20];

5331
	u8         reserved_at_40[0x40];
5332 5333 5334 5335
};

struct mlx5_ifc_destroy_srq_in_bits {
	u8         opcode[0x10];
5336
	u8         reserved_at_10[0x10];
5337

5338
	u8         reserved_at_20[0x10];
5339 5340
	u8         op_mod[0x10];

5341
	u8         reserved_at_40[0x8];
5342 5343
	u8         srqn[0x18];

5344
	u8         reserved_at_60[0x20];
5345 5346 5347 5348
};

struct mlx5_ifc_destroy_sq_out_bits {
	u8         status[0x8];
5349
	u8         reserved_at_8[0x18];
5350 5351 5352

	u8         syndrome[0x20];

5353
	u8         reserved_at_40[0x40];
5354 5355 5356 5357
};

struct mlx5_ifc_destroy_sq_in_bits {
	u8         opcode[0x10];
5358
	u8         reserved_at_10[0x10];
5359

5360
	u8         reserved_at_20[0x10];
5361 5362
	u8         op_mod[0x10];

5363
	u8         reserved_at_40[0x8];
5364 5365
	u8         sqn[0x18];

5366
	u8         reserved_at_60[0x20];
5367 5368 5369 5370
};

struct mlx5_ifc_destroy_rqt_out_bits {
	u8         status[0x8];
5371
	u8         reserved_at_8[0x18];
5372 5373 5374

	u8         syndrome[0x20];

5375
	u8         reserved_at_40[0x40];
5376 5377 5378 5379
};

struct mlx5_ifc_destroy_rqt_in_bits {
	u8         opcode[0x10];
5380
	u8         reserved_at_10[0x10];
5381

5382
	u8         reserved_at_20[0x10];
5383 5384
	u8         op_mod[0x10];

5385
	u8         reserved_at_40[0x8];
5386 5387
	u8         rqtn[0x18];

5388
	u8         reserved_at_60[0x20];
5389 5390 5391 5392
};

struct mlx5_ifc_destroy_rq_out_bits {
	u8         status[0x8];
5393
	u8         reserved_at_8[0x18];
5394 5395 5396

	u8         syndrome[0x20];

5397
	u8         reserved_at_40[0x40];
5398 5399 5400 5401
};

struct mlx5_ifc_destroy_rq_in_bits {
	u8         opcode[0x10];
5402
	u8         reserved_at_10[0x10];
5403

5404
	u8         reserved_at_20[0x10];
5405 5406
	u8         op_mod[0x10];

5407
	u8         reserved_at_40[0x8];
5408 5409
	u8         rqn[0x18];

5410
	u8         reserved_at_60[0x20];
5411 5412 5413 5414
};

struct mlx5_ifc_destroy_rmp_out_bits {
	u8         status[0x8];
5415
	u8         reserved_at_8[0x18];
5416 5417 5418

	u8         syndrome[0x20];

5419
	u8         reserved_at_40[0x40];
5420 5421 5422 5423
};

struct mlx5_ifc_destroy_rmp_in_bits {
	u8         opcode[0x10];
5424
	u8         reserved_at_10[0x10];
5425

5426
	u8         reserved_at_20[0x10];
5427 5428
	u8         op_mod[0x10];

5429
	u8         reserved_at_40[0x8];
5430 5431
	u8         rmpn[0x18];

5432
	u8         reserved_at_60[0x20];
5433 5434 5435 5436
};

struct mlx5_ifc_destroy_qp_out_bits {
	u8         status[0x8];
5437
	u8         reserved_at_8[0x18];
5438 5439 5440

	u8         syndrome[0x20];

5441
	u8         reserved_at_40[0x40];
5442 5443 5444 5445
};

struct mlx5_ifc_destroy_qp_in_bits {
	u8         opcode[0x10];
5446
	u8         reserved_at_10[0x10];
5447

5448
	u8         reserved_at_20[0x10];
5449 5450
	u8         op_mod[0x10];

5451
	u8         reserved_at_40[0x8];
5452 5453
	u8         qpn[0x18];

5454
	u8         reserved_at_60[0x20];
5455 5456 5457 5458
};

struct mlx5_ifc_destroy_psv_out_bits {
	u8         status[0x8];
5459
	u8         reserved_at_8[0x18];
5460 5461 5462

	u8         syndrome[0x20];

5463
	u8         reserved_at_40[0x40];
5464 5465 5466 5467
};

struct mlx5_ifc_destroy_psv_in_bits {
	u8         opcode[0x10];
5468
	u8         reserved_at_10[0x10];
5469

5470
	u8         reserved_at_20[0x10];
5471 5472
	u8         op_mod[0x10];

5473
	u8         reserved_at_40[0x8];
5474 5475
	u8         psvn[0x18];

5476
	u8         reserved_at_60[0x20];
5477 5478 5479 5480
};

struct mlx5_ifc_destroy_mkey_out_bits {
	u8         status[0x8];
5481
	u8         reserved_at_8[0x18];
5482 5483 5484

	u8         syndrome[0x20];

5485
	u8         reserved_at_40[0x40];
5486 5487 5488 5489
};

struct mlx5_ifc_destroy_mkey_in_bits {
	u8         opcode[0x10];
5490
	u8         reserved_at_10[0x10];
5491

5492
	u8         reserved_at_20[0x10];
5493 5494
	u8         op_mod[0x10];

5495
	u8         reserved_at_40[0x8];
5496 5497
	u8         mkey_index[0x18];

5498
	u8         reserved_at_60[0x20];
5499 5500 5501 5502
};

struct mlx5_ifc_destroy_flow_table_out_bits {
	u8         status[0x8];
5503
	u8         reserved_at_8[0x18];
5504 5505 5506

	u8         syndrome[0x20];

5507
	u8         reserved_at_40[0x40];
5508 5509 5510 5511
};

struct mlx5_ifc_destroy_flow_table_in_bits {
	u8         opcode[0x10];
5512
	u8         reserved_at_10[0x10];
5513

5514
	u8         reserved_at_20[0x10];
5515 5516
	u8         op_mod[0x10];

5517 5518 5519 5520 5521
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5522 5523

	u8         table_type[0x8];
5524
	u8         reserved_at_88[0x18];
5525

5526
	u8         reserved_at_a0[0x8];
5527 5528
	u8         table_id[0x18];

5529
	u8         reserved_at_c0[0x140];
5530 5531 5532 5533
};

struct mlx5_ifc_destroy_flow_group_out_bits {
	u8         status[0x8];
5534
	u8         reserved_at_8[0x18];
5535 5536 5537

	u8         syndrome[0x20];

5538
	u8         reserved_at_40[0x40];
5539 5540 5541 5542
};

struct mlx5_ifc_destroy_flow_group_in_bits {
	u8         opcode[0x10];
5543
	u8         reserved_at_10[0x10];
5544

5545
	u8         reserved_at_20[0x10];
5546 5547
	u8         op_mod[0x10];

5548 5549 5550 5551 5552
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5553 5554

	u8         table_type[0x8];
5555
	u8         reserved_at_88[0x18];
5556

5557
	u8         reserved_at_a0[0x8];
5558 5559 5560 5561
	u8         table_id[0x18];

	u8         group_id[0x20];

5562
	u8         reserved_at_e0[0x120];
5563 5564 5565 5566
};

struct mlx5_ifc_destroy_eq_out_bits {
	u8         status[0x8];
5567
	u8         reserved_at_8[0x18];
5568 5569 5570

	u8         syndrome[0x20];

5571
	u8         reserved_at_40[0x40];
5572 5573 5574 5575
};

struct mlx5_ifc_destroy_eq_in_bits {
	u8         opcode[0x10];
5576
	u8         reserved_at_10[0x10];
5577

5578
	u8         reserved_at_20[0x10];
5579 5580
	u8         op_mod[0x10];

5581
	u8         reserved_at_40[0x18];
5582 5583
	u8         eq_number[0x8];

5584
	u8         reserved_at_60[0x20];
5585 5586 5587 5588
};

struct mlx5_ifc_destroy_dct_out_bits {
	u8         status[0x8];
5589
	u8         reserved_at_8[0x18];
5590 5591 5592

	u8         syndrome[0x20];

5593
	u8         reserved_at_40[0x40];
5594 5595 5596 5597
};

struct mlx5_ifc_destroy_dct_in_bits {
	u8         opcode[0x10];
5598
	u8         reserved_at_10[0x10];
5599

5600
	u8         reserved_at_20[0x10];
5601 5602
	u8         op_mod[0x10];

5603
	u8         reserved_at_40[0x8];
5604 5605
	u8         dctn[0x18];

5606
	u8         reserved_at_60[0x20];
5607 5608 5609 5610
};

struct mlx5_ifc_destroy_cq_out_bits {
	u8         status[0x8];
5611
	u8         reserved_at_8[0x18];
5612 5613 5614

	u8         syndrome[0x20];

5615
	u8         reserved_at_40[0x40];
5616 5617 5618 5619
};

struct mlx5_ifc_destroy_cq_in_bits {
	u8         opcode[0x10];
5620
	u8         reserved_at_10[0x10];
5621

5622
	u8         reserved_at_20[0x10];
5623 5624
	u8         op_mod[0x10];

5625
	u8         reserved_at_40[0x8];
5626 5627
	u8         cqn[0x18];

5628
	u8         reserved_at_60[0x20];
5629 5630 5631 5632
};

struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
	u8         status[0x8];
5633
	u8         reserved_at_8[0x18];
5634 5635 5636

	u8         syndrome[0x20];

5637
	u8         reserved_at_40[0x40];
5638 5639 5640 5641
};

struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
5642
	u8         reserved_at_10[0x10];
5643

5644
	u8         reserved_at_20[0x10];
5645 5646
	u8         op_mod[0x10];

5647
	u8         reserved_at_40[0x20];
5648

5649
	u8         reserved_at_60[0x10];
5650 5651 5652 5653 5654
	u8         vxlan_udp_port[0x10];
};

struct mlx5_ifc_delete_l2_table_entry_out_bits {
	u8         status[0x8];
5655
	u8         reserved_at_8[0x18];
5656 5657 5658

	u8         syndrome[0x20];

5659
	u8         reserved_at_40[0x40];
5660 5661 5662 5663
};

struct mlx5_ifc_delete_l2_table_entry_in_bits {
	u8         opcode[0x10];
5664
	u8         reserved_at_10[0x10];
5665

5666
	u8         reserved_at_20[0x10];
5667 5668
	u8         op_mod[0x10];

5669
	u8         reserved_at_40[0x60];
5670

5671
	u8         reserved_at_a0[0x8];
5672 5673
	u8         table_index[0x18];

5674
	u8         reserved_at_c0[0x140];
5675 5676 5677 5678
};

struct mlx5_ifc_delete_fte_out_bits {
	u8         status[0x8];
5679
	u8         reserved_at_8[0x18];
5680 5681 5682

	u8         syndrome[0x20];

5683
	u8         reserved_at_40[0x40];
5684 5685 5686 5687
};

struct mlx5_ifc_delete_fte_in_bits {
	u8         opcode[0x10];
5688
	u8         reserved_at_10[0x10];
5689

5690
	u8         reserved_at_20[0x10];
5691 5692
	u8         op_mod[0x10];

5693 5694 5695 5696 5697
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5698 5699

	u8         table_type[0x8];
5700
	u8         reserved_at_88[0x18];
5701

5702
	u8         reserved_at_a0[0x8];
5703 5704
	u8         table_id[0x18];

5705
	u8         reserved_at_c0[0x40];
5706 5707 5708

	u8         flow_index[0x20];

5709
	u8         reserved_at_120[0xe0];
5710 5711 5712 5713
};

struct mlx5_ifc_dealloc_xrcd_out_bits {
	u8         status[0x8];
5714
	u8         reserved_at_8[0x18];
5715 5716 5717

	u8         syndrome[0x20];

5718
	u8         reserved_at_40[0x40];
5719 5720 5721 5722
};

struct mlx5_ifc_dealloc_xrcd_in_bits {
	u8         opcode[0x10];
5723
	u8         reserved_at_10[0x10];
5724

5725
	u8         reserved_at_20[0x10];
5726 5727
	u8         op_mod[0x10];

5728
	u8         reserved_at_40[0x8];
5729 5730
	u8         xrcd[0x18];

5731
	u8         reserved_at_60[0x20];
5732 5733 5734 5735
};

struct mlx5_ifc_dealloc_uar_out_bits {
	u8         status[0x8];
5736
	u8         reserved_at_8[0x18];
5737 5738 5739

	u8         syndrome[0x20];

5740
	u8         reserved_at_40[0x40];
5741 5742 5743 5744
};

struct mlx5_ifc_dealloc_uar_in_bits {
	u8         opcode[0x10];
5745
	u8         reserved_at_10[0x10];
5746

5747
	u8         reserved_at_20[0x10];
5748 5749
	u8         op_mod[0x10];

5750
	u8         reserved_at_40[0x8];
5751 5752
	u8         uar[0x18];

5753
	u8         reserved_at_60[0x20];
5754 5755 5756 5757
};

struct mlx5_ifc_dealloc_transport_domain_out_bits {
	u8         status[0x8];
5758
	u8         reserved_at_8[0x18];
5759 5760 5761

	u8         syndrome[0x20];

5762
	u8         reserved_at_40[0x40];
5763 5764 5765 5766
};

struct mlx5_ifc_dealloc_transport_domain_in_bits {
	u8         opcode[0x10];
5767
	u8         reserved_at_10[0x10];
5768

5769
	u8         reserved_at_20[0x10];
5770 5771
	u8         op_mod[0x10];

5772
	u8         reserved_at_40[0x8];
5773 5774
	u8         transport_domain[0x18];

5775
	u8         reserved_at_60[0x20];
5776 5777 5778 5779
};

struct mlx5_ifc_dealloc_q_counter_out_bits {
	u8         status[0x8];
5780
	u8         reserved_at_8[0x18];
5781 5782 5783

	u8         syndrome[0x20];

5784
	u8         reserved_at_40[0x40];
5785 5786 5787 5788
};

struct mlx5_ifc_dealloc_q_counter_in_bits {
	u8         opcode[0x10];
5789
	u8         reserved_at_10[0x10];
5790

5791
	u8         reserved_at_20[0x10];
5792 5793
	u8         op_mod[0x10];

5794
	u8         reserved_at_40[0x18];
5795 5796
	u8         counter_set_id[0x8];

5797
	u8         reserved_at_60[0x20];
5798 5799 5800 5801
};

struct mlx5_ifc_dealloc_pd_out_bits {
	u8         status[0x8];
5802
	u8         reserved_at_8[0x18];
5803 5804 5805

	u8         syndrome[0x20];

5806
	u8         reserved_at_40[0x40];
5807 5808 5809 5810
};

struct mlx5_ifc_dealloc_pd_in_bits {
	u8         opcode[0x10];
5811
	u8         reserved_at_10[0x10];
5812

5813
	u8         reserved_at_20[0x10];
5814 5815
	u8         op_mod[0x10];

5816
	u8         reserved_at_40[0x8];
5817 5818
	u8         pd[0x18];

5819
	u8         reserved_at_60[0x20];
5820 5821
};

5822 5823 5824 5825 5826 5827 5828 5829 5830 5831 5832 5833 5834 5835 5836 5837 5838 5839 5840 5841 5842 5843
struct mlx5_ifc_dealloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x10];
	u8         flow_counter_id[0x10];

	u8         reserved_at_60[0x20];
};

S
Saeed Mahameed 已提交
5844 5845 5846 5847 5848 5849 5850 5851 5852 5853 5854 5855 5856 5857 5858 5859 5860 5861 5862 5863 5864 5865 5866 5867
struct mlx5_ifc_create_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_create_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_xrqc_bits xrq_context;
};

5868 5869
struct mlx5_ifc_create_xrc_srq_out_bits {
	u8         status[0x8];
5870
	u8         reserved_at_8[0x18];
5871 5872 5873

	u8         syndrome[0x20];

5874
	u8         reserved_at_40[0x8];
5875 5876
	u8         xrc_srqn[0x18];

5877
	u8         reserved_at_60[0x20];
5878 5879 5880 5881
};

struct mlx5_ifc_create_xrc_srq_in_bits {
	u8         opcode[0x10];
5882
	u8         reserved_at_10[0x10];
5883

5884
	u8         reserved_at_20[0x10];
5885 5886
	u8         op_mod[0x10];

5887
	u8         reserved_at_40[0x40];
5888 5889 5890

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

5891
	u8         reserved_at_280[0x600];
5892 5893 5894 5895 5896 5897

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_tis_out_bits {
	u8         status[0x8];
5898
	u8         reserved_at_8[0x18];
5899 5900 5901

	u8         syndrome[0x20];

5902
	u8         reserved_at_40[0x8];
5903 5904
	u8         tisn[0x18];

5905
	u8         reserved_at_60[0x20];
5906 5907 5908 5909
};

struct mlx5_ifc_create_tis_in_bits {
	u8         opcode[0x10];
5910
	u8         reserved_at_10[0x10];
5911

5912
	u8         reserved_at_20[0x10];
5913 5914
	u8         op_mod[0x10];

5915
	u8         reserved_at_40[0xc0];
5916 5917 5918 5919 5920 5921

	struct mlx5_ifc_tisc_bits ctx;
};

struct mlx5_ifc_create_tir_out_bits {
	u8         status[0x8];
5922
	u8         reserved_at_8[0x18];
5923 5924 5925

	u8         syndrome[0x20];

5926
	u8         reserved_at_40[0x8];
5927 5928
	u8         tirn[0x18];

5929
	u8         reserved_at_60[0x20];
5930 5931 5932 5933
};

struct mlx5_ifc_create_tir_in_bits {
	u8         opcode[0x10];
5934
	u8         reserved_at_10[0x10];
5935

5936
	u8         reserved_at_20[0x10];
5937 5938
	u8         op_mod[0x10];

5939
	u8         reserved_at_40[0xc0];
5940 5941 5942 5943 5944 5945

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_create_srq_out_bits {
	u8         status[0x8];
5946
	u8         reserved_at_8[0x18];
5947 5948 5949

	u8         syndrome[0x20];

5950
	u8         reserved_at_40[0x8];
5951 5952
	u8         srqn[0x18];

5953
	u8         reserved_at_60[0x20];
5954 5955 5956 5957
};

struct mlx5_ifc_create_srq_in_bits {
	u8         opcode[0x10];
5958
	u8         reserved_at_10[0x10];
5959

5960
	u8         reserved_at_20[0x10];
5961 5962
	u8         op_mod[0x10];

5963
	u8         reserved_at_40[0x40];
5964 5965 5966

	struct mlx5_ifc_srqc_bits srq_context_entry;

5967
	u8         reserved_at_280[0x600];
5968 5969 5970 5971 5972 5973

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_sq_out_bits {
	u8         status[0x8];
5974
	u8         reserved_at_8[0x18];
5975 5976 5977

	u8         syndrome[0x20];

5978
	u8         reserved_at_40[0x8];
5979 5980
	u8         sqn[0x18];

5981
	u8         reserved_at_60[0x20];
5982 5983 5984 5985
};

struct mlx5_ifc_create_sq_in_bits {
	u8         opcode[0x10];
5986
	u8         reserved_at_10[0x10];
5987

5988
	u8         reserved_at_20[0x10];
5989 5990
	u8         op_mod[0x10];

5991
	u8         reserved_at_40[0xc0];
5992 5993 5994 5995 5996 5997

	struct mlx5_ifc_sqc_bits ctx;
};

struct mlx5_ifc_create_rqt_out_bits {
	u8         status[0x8];
5998
	u8         reserved_at_8[0x18];
5999 6000 6001

	u8         syndrome[0x20];

6002
	u8         reserved_at_40[0x8];
6003 6004
	u8         rqtn[0x18];

6005
	u8         reserved_at_60[0x20];
6006 6007 6008 6009
};

struct mlx5_ifc_create_rqt_in_bits {
	u8         opcode[0x10];
6010
	u8         reserved_at_10[0x10];
6011

6012
	u8         reserved_at_20[0x10];
6013 6014
	u8         op_mod[0x10];

6015
	u8         reserved_at_40[0xc0];
6016 6017 6018 6019 6020 6021

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_create_rq_out_bits {
	u8         status[0x8];
6022
	u8         reserved_at_8[0x18];
6023 6024 6025

	u8         syndrome[0x20];

6026
	u8         reserved_at_40[0x8];
6027 6028
	u8         rqn[0x18];

6029
	u8         reserved_at_60[0x20];
6030 6031 6032 6033
};

struct mlx5_ifc_create_rq_in_bits {
	u8         opcode[0x10];
6034
	u8         reserved_at_10[0x10];
6035

6036
	u8         reserved_at_20[0x10];
6037 6038
	u8         op_mod[0x10];

6039
	u8         reserved_at_40[0xc0];
6040 6041 6042 6043 6044 6045

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_create_rmp_out_bits {
	u8         status[0x8];
6046
	u8         reserved_at_8[0x18];
6047 6048 6049

	u8         syndrome[0x20];

6050
	u8         reserved_at_40[0x8];
6051 6052
	u8         rmpn[0x18];

6053
	u8         reserved_at_60[0x20];
6054 6055 6056 6057
};

struct mlx5_ifc_create_rmp_in_bits {
	u8         opcode[0x10];
6058
	u8         reserved_at_10[0x10];
6059

6060
	u8         reserved_at_20[0x10];
6061 6062
	u8         op_mod[0x10];

6063
	u8         reserved_at_40[0xc0];
6064 6065 6066 6067 6068 6069

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_create_qp_out_bits {
	u8         status[0x8];
6070
	u8         reserved_at_8[0x18];
6071 6072 6073

	u8         syndrome[0x20];

6074
	u8         reserved_at_40[0x8];
6075 6076
	u8         qpn[0x18];

6077
	u8         reserved_at_60[0x20];
6078 6079 6080 6081
};

struct mlx5_ifc_create_qp_in_bits {
	u8         opcode[0x10];
6082
	u8         reserved_at_10[0x10];
6083

6084
	u8         reserved_at_20[0x10];
6085 6086
	u8         op_mod[0x10];

6087
	u8         reserved_at_40[0x40];
6088 6089 6090

	u8         opt_param_mask[0x20];

6091
	u8         reserved_at_a0[0x20];
6092 6093 6094

	struct mlx5_ifc_qpc_bits qpc;

6095
	u8         reserved_at_800[0x80];
6096 6097 6098 6099 6100 6101

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_psv_out_bits {
	u8         status[0x8];
6102
	u8         reserved_at_8[0x18];
6103 6104 6105

	u8         syndrome[0x20];

6106
	u8         reserved_at_40[0x40];
6107

6108
	u8         reserved_at_80[0x8];
6109 6110
	u8         psv0_index[0x18];

6111
	u8         reserved_at_a0[0x8];
6112 6113
	u8         psv1_index[0x18];

6114
	u8         reserved_at_c0[0x8];
6115 6116
	u8         psv2_index[0x18];

6117
	u8         reserved_at_e0[0x8];
6118 6119 6120 6121 6122
	u8         psv3_index[0x18];
};

struct mlx5_ifc_create_psv_in_bits {
	u8         opcode[0x10];
6123
	u8         reserved_at_10[0x10];
6124

6125
	u8         reserved_at_20[0x10];
6126 6127 6128
	u8         op_mod[0x10];

	u8         num_psv[0x4];
6129
	u8         reserved_at_44[0x4];
6130 6131
	u8         pd[0x18];

6132
	u8         reserved_at_60[0x20];
6133 6134 6135 6136
};

struct mlx5_ifc_create_mkey_out_bits {
	u8         status[0x8];
6137
	u8         reserved_at_8[0x18];
6138 6139 6140

	u8         syndrome[0x20];

6141
	u8         reserved_at_40[0x8];
6142 6143
	u8         mkey_index[0x18];

6144
	u8         reserved_at_60[0x20];
6145 6146 6147 6148
};

struct mlx5_ifc_create_mkey_in_bits {
	u8         opcode[0x10];
6149
	u8         reserved_at_10[0x10];
6150

6151
	u8         reserved_at_20[0x10];
6152 6153
	u8         op_mod[0x10];

6154
	u8         reserved_at_40[0x20];
6155 6156

	u8         pg_access[0x1];
6157
	u8         reserved_at_61[0x1f];
6158 6159 6160

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

6161
	u8         reserved_at_280[0x80];
6162 6163 6164

	u8         translations_octword_actual_size[0x20];

6165
	u8         reserved_at_320[0x560];
6166 6167 6168 6169 6170 6171

	u8         klm_pas_mtt[0][0x20];
};

struct mlx5_ifc_create_flow_table_out_bits {
	u8         status[0x8];
6172
	u8         reserved_at_8[0x18];
6173 6174 6175

	u8         syndrome[0x20];

6176
	u8         reserved_at_40[0x8];
6177 6178
	u8         table_id[0x18];

6179
	u8         reserved_at_60[0x20];
6180 6181 6182 6183
};

struct mlx5_ifc_create_flow_table_in_bits {
	u8         opcode[0x10];
6184
	u8         reserved_at_10[0x10];
6185

6186
	u8         reserved_at_20[0x10];
6187 6188
	u8         op_mod[0x10];

6189 6190 6191 6192 6193
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6194 6195

	u8         table_type[0x8];
6196
	u8         reserved_at_88[0x18];
6197

6198
	u8         reserved_at_a0[0x20];
6199

6200 6201 6202
	u8         encap_en[0x1];
	u8         decap_en[0x1];
	u8         reserved_at_c2[0x2];
6203
	u8         table_miss_mode[0x4];
6204
	u8         level[0x8];
6205
	u8         reserved_at_d0[0x8];
6206 6207
	u8         log_size[0x8];

6208
	u8         reserved_at_e0[0x8];
6209 6210
	u8         table_miss_id[0x18];

6211
	u8         reserved_at_100[0x100];
6212 6213 6214 6215
};

struct mlx5_ifc_create_flow_group_out_bits {
	u8         status[0x8];
6216
	u8         reserved_at_8[0x18];
6217 6218 6219

	u8         syndrome[0x20];

6220
	u8         reserved_at_40[0x8];
6221 6222
	u8         group_id[0x18];

6223
	u8         reserved_at_60[0x20];
6224 6225 6226 6227 6228 6229 6230 6231 6232 6233
};

enum {
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_create_flow_group_in_bits {
	u8         opcode[0x10];
6234
	u8         reserved_at_10[0x10];
6235

6236
	u8         reserved_at_20[0x10];
6237 6238
	u8         op_mod[0x10];

6239 6240 6241 6242 6243
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6244 6245

	u8         table_type[0x8];
6246
	u8         reserved_at_88[0x18];
6247

6248
	u8         reserved_at_a0[0x8];
6249 6250
	u8         table_id[0x18];

6251
	u8         reserved_at_c0[0x20];
6252 6253 6254

	u8         start_flow_index[0x20];

6255
	u8         reserved_at_100[0x20];
6256 6257 6258

	u8         end_flow_index[0x20];

6259
	u8         reserved_at_140[0xa0];
6260

6261
	u8         reserved_at_1e0[0x18];
6262 6263 6264 6265
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

6266
	u8         reserved_at_1200[0xe00];
6267 6268 6269 6270
};

struct mlx5_ifc_create_eq_out_bits {
	u8         status[0x8];
6271
	u8         reserved_at_8[0x18];
6272 6273 6274

	u8         syndrome[0x20];

6275
	u8         reserved_at_40[0x18];
6276 6277
	u8         eq_number[0x8];

6278
	u8         reserved_at_60[0x20];
6279 6280 6281 6282
};

struct mlx5_ifc_create_eq_in_bits {
	u8         opcode[0x10];
6283
	u8         reserved_at_10[0x10];
6284

6285
	u8         reserved_at_20[0x10];
6286 6287
	u8         op_mod[0x10];

6288
	u8         reserved_at_40[0x40];
6289 6290 6291

	struct mlx5_ifc_eqc_bits eq_context_entry;

6292
	u8         reserved_at_280[0x40];
6293 6294 6295

	u8         event_bitmask[0x40];

6296
	u8         reserved_at_300[0x580];
6297 6298 6299 6300 6301 6302

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_dct_out_bits {
	u8         status[0x8];
6303
	u8         reserved_at_8[0x18];
6304 6305 6306

	u8         syndrome[0x20];

6307
	u8         reserved_at_40[0x8];
6308 6309
	u8         dctn[0x18];

6310
	u8         reserved_at_60[0x20];
6311 6312 6313 6314
};

struct mlx5_ifc_create_dct_in_bits {
	u8         opcode[0x10];
6315
	u8         reserved_at_10[0x10];
6316

6317
	u8         reserved_at_20[0x10];
6318 6319
	u8         op_mod[0x10];

6320
	u8         reserved_at_40[0x40];
6321 6322 6323

	struct mlx5_ifc_dctc_bits dct_context_entry;

6324
	u8         reserved_at_280[0x180];
6325 6326 6327 6328
};

struct mlx5_ifc_create_cq_out_bits {
	u8         status[0x8];
6329
	u8         reserved_at_8[0x18];
6330 6331 6332

	u8         syndrome[0x20];

6333
	u8         reserved_at_40[0x8];
6334 6335
	u8         cqn[0x18];

6336
	u8         reserved_at_60[0x20];
6337 6338 6339 6340
};

struct mlx5_ifc_create_cq_in_bits {
	u8         opcode[0x10];
6341
	u8         reserved_at_10[0x10];
6342

6343
	u8         reserved_at_20[0x10];
6344 6345
	u8         op_mod[0x10];

6346
	u8         reserved_at_40[0x40];
6347 6348 6349

	struct mlx5_ifc_cqc_bits cq_context;

6350
	u8         reserved_at_280[0x600];
6351 6352 6353 6354 6355 6356

	u8         pas[0][0x40];
};

struct mlx5_ifc_config_int_moderation_out_bits {
	u8         status[0x8];
6357
	u8         reserved_at_8[0x18];
6358 6359 6360

	u8         syndrome[0x20];

6361
	u8         reserved_at_40[0x4];
6362 6363 6364
	u8         min_delay[0xc];
	u8         int_vector[0x10];

6365
	u8         reserved_at_60[0x20];
6366 6367 6368 6369 6370 6371 6372 6373 6374
};

enum {
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE  = 0x0,
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_config_int_moderation_in_bits {
	u8         opcode[0x10];
6375
	u8         reserved_at_10[0x10];
6376

6377
	u8         reserved_at_20[0x10];
6378 6379
	u8         op_mod[0x10];

6380
	u8         reserved_at_40[0x4];
6381 6382 6383
	u8         min_delay[0xc];
	u8         int_vector[0x10];

6384
	u8         reserved_at_60[0x20];
6385 6386 6387 6388
};

struct mlx5_ifc_attach_to_mcg_out_bits {
	u8         status[0x8];
6389
	u8         reserved_at_8[0x18];
6390 6391 6392

	u8         syndrome[0x20];

6393
	u8         reserved_at_40[0x40];
6394 6395 6396 6397
};

struct mlx5_ifc_attach_to_mcg_in_bits {
	u8         opcode[0x10];
6398
	u8         reserved_at_10[0x10];
6399

6400
	u8         reserved_at_20[0x10];
6401 6402
	u8         op_mod[0x10];

6403
	u8         reserved_at_40[0x8];
6404 6405
	u8         qpn[0x18];

6406
	u8         reserved_at_60[0x20];
6407 6408 6409 6410

	u8         multicast_gid[16][0x8];
};

S
Saeed Mahameed 已提交
6411 6412 6413 6414 6415 6416 6417 6418 6419 6420 6421 6422 6423 6424 6425 6426 6427 6428 6429 6430 6431 6432 6433
struct mlx5_ifc_arm_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_arm_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x10];
	u8         lwm[0x10];
};

6434 6435
struct mlx5_ifc_arm_xrc_srq_out_bits {
	u8         status[0x8];
6436
	u8         reserved_at_8[0x18];
6437 6438 6439

	u8         syndrome[0x20];

6440
	u8         reserved_at_40[0x40];
6441 6442 6443 6444 6445 6446 6447 6448
};

enum {
	MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ  = 0x1,
};

struct mlx5_ifc_arm_xrc_srq_in_bits {
	u8         opcode[0x10];
6449
	u8         reserved_at_10[0x10];
6450

6451
	u8         reserved_at_20[0x10];
6452 6453
	u8         op_mod[0x10];

6454
	u8         reserved_at_40[0x8];
6455 6456
	u8         xrc_srqn[0x18];

6457
	u8         reserved_at_60[0x10];
6458 6459 6460 6461 6462
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_rq_out_bits {
	u8         status[0x8];
6463
	u8         reserved_at_8[0x18];
6464 6465 6466

	u8         syndrome[0x20];

6467
	u8         reserved_at_40[0x40];
6468 6469 6470
};

enum {
S
Saeed Mahameed 已提交
6471 6472
	MLX5_ARM_RQ_IN_OP_MOD_SRQ = 0x1,
	MLX5_ARM_RQ_IN_OP_MOD_XRQ = 0x2,
6473 6474 6475 6476
};

struct mlx5_ifc_arm_rq_in_bits {
	u8         opcode[0x10];
6477
	u8         reserved_at_10[0x10];
6478

6479
	u8         reserved_at_20[0x10];
6480 6481
	u8         op_mod[0x10];

6482
	u8         reserved_at_40[0x8];
6483 6484
	u8         srq_number[0x18];

6485
	u8         reserved_at_60[0x10];
6486 6487 6488 6489 6490
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_dct_out_bits {
	u8         status[0x8];
6491
	u8         reserved_at_8[0x18];
6492 6493 6494

	u8         syndrome[0x20];

6495
	u8         reserved_at_40[0x40];
6496 6497 6498 6499
};

struct mlx5_ifc_arm_dct_in_bits {
	u8         opcode[0x10];
6500
	u8         reserved_at_10[0x10];
6501

6502
	u8         reserved_at_20[0x10];
6503 6504
	u8         op_mod[0x10];

6505
	u8         reserved_at_40[0x8];
6506 6507
	u8         dct_number[0x18];

6508
	u8         reserved_at_60[0x20];
6509 6510 6511 6512
};

struct mlx5_ifc_alloc_xrcd_out_bits {
	u8         status[0x8];
6513
	u8         reserved_at_8[0x18];
6514 6515 6516

	u8         syndrome[0x20];

6517
	u8         reserved_at_40[0x8];
6518 6519
	u8         xrcd[0x18];

6520
	u8         reserved_at_60[0x20];
6521 6522 6523 6524
};

struct mlx5_ifc_alloc_xrcd_in_bits {
	u8         opcode[0x10];
6525
	u8         reserved_at_10[0x10];
6526

6527
	u8         reserved_at_20[0x10];
6528 6529
	u8         op_mod[0x10];

6530
	u8         reserved_at_40[0x40];
6531 6532 6533 6534
};

struct mlx5_ifc_alloc_uar_out_bits {
	u8         status[0x8];
6535
	u8         reserved_at_8[0x18];
6536 6537 6538

	u8         syndrome[0x20];

6539
	u8         reserved_at_40[0x8];
6540 6541
	u8         uar[0x18];

6542
	u8         reserved_at_60[0x20];
6543 6544 6545 6546
};

struct mlx5_ifc_alloc_uar_in_bits {
	u8         opcode[0x10];
6547
	u8         reserved_at_10[0x10];
6548

6549
	u8         reserved_at_20[0x10];
6550 6551
	u8         op_mod[0x10];

6552
	u8         reserved_at_40[0x40];
6553 6554 6555 6556
};

struct mlx5_ifc_alloc_transport_domain_out_bits {
	u8         status[0x8];
6557
	u8         reserved_at_8[0x18];
6558 6559 6560

	u8         syndrome[0x20];

6561
	u8         reserved_at_40[0x8];
6562 6563
	u8         transport_domain[0x18];

6564
	u8         reserved_at_60[0x20];
6565 6566 6567 6568
};

struct mlx5_ifc_alloc_transport_domain_in_bits {
	u8         opcode[0x10];
6569
	u8         reserved_at_10[0x10];
6570

6571
	u8         reserved_at_20[0x10];
6572 6573
	u8         op_mod[0x10];

6574
	u8         reserved_at_40[0x40];
6575 6576 6577 6578
};

struct mlx5_ifc_alloc_q_counter_out_bits {
	u8         status[0x8];
6579
	u8         reserved_at_8[0x18];
6580 6581 6582

	u8         syndrome[0x20];

6583
	u8         reserved_at_40[0x18];
6584 6585
	u8         counter_set_id[0x8];

6586
	u8         reserved_at_60[0x20];
6587 6588 6589 6590
};

struct mlx5_ifc_alloc_q_counter_in_bits {
	u8         opcode[0x10];
6591
	u8         reserved_at_10[0x10];
6592

6593
	u8         reserved_at_20[0x10];
6594 6595
	u8         op_mod[0x10];

6596
	u8         reserved_at_40[0x40];
6597 6598 6599 6600
};

struct mlx5_ifc_alloc_pd_out_bits {
	u8         status[0x8];
6601
	u8         reserved_at_8[0x18];
6602 6603 6604

	u8         syndrome[0x20];

6605
	u8         reserved_at_40[0x8];
6606 6607
	u8         pd[0x18];

6608
	u8         reserved_at_60[0x20];
6609 6610 6611
};

struct mlx5_ifc_alloc_pd_in_bits {
6612 6613 6614 6615 6616 6617 6618 6619 6620 6621 6622 6623 6624 6625 6626 6627 6628 6629 6630 6631 6632 6633
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_alloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x10];
	u8         flow_counter_id[0x10];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_flow_counter_in_bits {
6634
	u8         opcode[0x10];
6635
	u8         reserved_at_10[0x10];
6636

6637
	u8         reserved_at_20[0x10];
6638 6639
	u8         op_mod[0x10];

6640
	u8         reserved_at_40[0x40];
6641 6642 6643 6644
};

struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
	u8         status[0x8];
6645
	u8         reserved_at_8[0x18];
6646 6647 6648

	u8         syndrome[0x20];

6649
	u8         reserved_at_40[0x40];
6650 6651 6652 6653
};

struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
6654
	u8         reserved_at_10[0x10];
6655

6656
	u8         reserved_at_20[0x10];
6657 6658
	u8         op_mod[0x10];

6659
	u8         reserved_at_40[0x20];
6660

6661
	u8         reserved_at_60[0x10];
6662 6663 6664
	u8         vxlan_udp_port[0x10];
};

S
Saeed Mahameed 已提交
6665 6666 6667 6668 6669 6670 6671 6672 6673 6674 6675 6676 6677 6678 6679 6680 6681 6682 6683 6684 6685 6686 6687 6688
struct mlx5_ifc_set_rate_limit_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_rate_limit_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x10];
	u8         rate_limit_index[0x10];

	u8         reserved_at_60[0x20];

	u8         rate_limit[0x20];
};

6689 6690
struct mlx5_ifc_access_register_out_bits {
	u8         status[0x8];
6691
	u8         reserved_at_8[0x18];
6692 6693 6694

	u8         syndrome[0x20];

6695
	u8         reserved_at_40[0x40];
6696 6697 6698 6699 6700 6701 6702 6703 6704 6705 6706

	u8         register_data[0][0x20];
};

enum {
	MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE  = 0x0,
	MLX5_ACCESS_REGISTER_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_access_register_in_bits {
	u8         opcode[0x10];
6707
	u8         reserved_at_10[0x10];
6708

6709
	u8         reserved_at_20[0x10];
6710 6711
	u8         op_mod[0x10];

6712
	u8         reserved_at_40[0x10];
6713 6714 6715 6716 6717 6718 6719 6720 6721 6722 6723 6724
	u8         register_id[0x10];

	u8         argument[0x20];

	u8         register_data[0][0x20];
};

struct mlx5_ifc_sltp_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
6725
	u8         reserved_at_12[0x2];
6726
	u8         lane[0x4];
6727
	u8         reserved_at_18[0x8];
6728

6729
	u8         reserved_at_20[0x20];
6730

6731
	u8         reserved_at_40[0x7];
6732 6733 6734 6735 6736
	u8         polarity[0x1];
	u8         ob_tap0[0x8];
	u8         ob_tap1[0x8];
	u8         ob_tap2[0x8];

6737
	u8         reserved_at_60[0xc];
6738 6739 6740 6741
	u8         ob_preemp_mode[0x4];
	u8         ob_reg[0x8];
	u8         ob_bias[0x8];

6742
	u8         reserved_at_80[0x20];
6743 6744 6745 6746 6747 6748 6749
};

struct mlx5_ifc_slrg_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
6750
	u8         reserved_at_12[0x2];
6751
	u8         lane[0x4];
6752
	u8         reserved_at_18[0x8];
6753 6754

	u8         time_to_link_up[0x10];
6755
	u8         reserved_at_30[0xc];
6756 6757 6758 6759 6760
	u8         grade_lane_speed[0x4];

	u8         grade_version[0x8];
	u8         grade[0x18];

6761
	u8         reserved_at_60[0x4];
6762 6763 6764 6765 6766 6767
	u8         height_grade_type[0x4];
	u8         height_grade[0x18];

	u8         height_dz[0x10];
	u8         height_dv[0x10];

6768
	u8         reserved_at_a0[0x10];
6769 6770
	u8         height_sigma[0x10];

6771
	u8         reserved_at_c0[0x20];
6772

6773
	u8         reserved_at_e0[0x4];
6774 6775 6776
	u8         phase_grade_type[0x4];
	u8         phase_grade[0x18];

6777
	u8         reserved_at_100[0x8];
6778
	u8         phase_eo_pos[0x8];
6779
	u8         reserved_at_110[0x8];
6780 6781 6782 6783 6784 6785 6786
	u8         phase_eo_neg[0x8];

	u8         ffe_set_tested[0x10];
	u8         test_errors_per_lane[0x10];
};

struct mlx5_ifc_pvlc_reg_bits {
6787
	u8         reserved_at_0[0x8];
6788
	u8         local_port[0x8];
6789
	u8         reserved_at_10[0x10];
6790

6791
	u8         reserved_at_20[0x1c];
6792 6793
	u8         vl_hw_cap[0x4];

6794
	u8         reserved_at_40[0x1c];
6795 6796
	u8         vl_admin[0x4];

6797
	u8         reserved_at_60[0x1c];
6798 6799 6800 6801 6802 6803
	u8         vl_operational[0x4];
};

struct mlx5_ifc_pude_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
6804
	u8         reserved_at_10[0x4];
6805
	u8         admin_status[0x4];
6806
	u8         reserved_at_18[0x4];
6807 6808
	u8         oper_status[0x4];

6809
	u8         reserved_at_20[0x60];
6810 6811 6812
};

struct mlx5_ifc_ptys_reg_bits {
S
Saeed Mahameed 已提交
6813 6814 6815
	u8         an_disable_cap[0x1];
	u8         an_disable_admin[0x1];
	u8         reserved_at_2[0x6];
6816
	u8         local_port[0x8];
6817
	u8         reserved_at_10[0xd];
6818 6819
	u8         proto_mask[0x3];

S
Saeed Mahameed 已提交
6820 6821
	u8         an_status[0x4];
	u8         reserved_at_24[0x3c];
6822 6823 6824 6825 6826 6827

	u8         eth_proto_capability[0x20];

	u8         ib_link_width_capability[0x10];
	u8         ib_proto_capability[0x10];

6828
	u8         reserved_at_a0[0x20];
6829 6830 6831 6832 6833 6834

	u8         eth_proto_admin[0x20];

	u8         ib_link_width_admin[0x10];
	u8         ib_proto_admin[0x10];

6835
	u8         reserved_at_100[0x20];
6836 6837 6838 6839 6840 6841

	u8         eth_proto_oper[0x20];

	u8         ib_link_width_oper[0x10];
	u8         ib_proto_oper[0x10];

6842
	u8         reserved_at_160[0x20];
6843 6844 6845

	u8         eth_proto_lp_advertise[0x20];

6846
	u8         reserved_at_1a0[0x60];
6847 6848
};

6849 6850 6851 6852 6853 6854 6855 6856 6857 6858 6859
struct mlx5_ifc_mlcr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x20];

	u8         beacon_duration[0x10];
	u8         reserved_at_40[0x10];

	u8         beacon_remain[0x10];
};

6860
struct mlx5_ifc_ptas_reg_bits {
6861
	u8         reserved_at_0[0x20];
6862 6863

	u8         algorithm_options[0x10];
6864
	u8         reserved_at_30[0x4];
6865 6866 6867 6868 6869 6870 6871 6872 6873 6874 6875 6876 6877 6878 6879 6880 6881 6882 6883 6884 6885 6886 6887 6888 6889
	u8         repetitions_mode[0x4];
	u8         num_of_repetitions[0x8];

	u8         grade_version[0x8];
	u8         height_grade_type[0x4];
	u8         phase_grade_type[0x4];
	u8         height_grade_weight[0x8];
	u8         phase_grade_weight[0x8];

	u8         gisim_measure_bits[0x10];
	u8         adaptive_tap_measure_bits[0x10];

	u8         ber_bath_high_error_threshold[0x10];
	u8         ber_bath_mid_error_threshold[0x10];

	u8         ber_bath_low_error_threshold[0x10];
	u8         one_ratio_high_threshold[0x10];

	u8         one_ratio_high_mid_threshold[0x10];
	u8         one_ratio_low_mid_threshold[0x10];

	u8         one_ratio_low_threshold[0x10];
	u8         ndeo_error_threshold[0x10];

	u8         mixer_offset_step_size[0x10];
6890
	u8         reserved_at_110[0x8];
6891 6892 6893 6894 6895
	u8         mix90_phase_for_voltage_bath[0x8];

	u8         mixer_offset_start[0x10];
	u8         mixer_offset_end[0x10];

6896
	u8         reserved_at_140[0x15];
6897 6898 6899 6900 6901 6902 6903
	u8         ber_test_time[0xb];
};

struct mlx5_ifc_pspa_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         sub_port[0x8];
6904
	u8         reserved_at_18[0x8];
6905

6906
	u8         reserved_at_20[0x20];
6907 6908 6909
};

struct mlx5_ifc_pqdr_reg_bits {
6910
	u8         reserved_at_0[0x8];
6911
	u8         local_port[0x8];
6912
	u8         reserved_at_10[0x5];
6913
	u8         prio[0x3];
6914
	u8         reserved_at_18[0x6];
6915 6916
	u8         mode[0x2];

6917
	u8         reserved_at_20[0x20];
6918

6919
	u8         reserved_at_40[0x10];
6920 6921
	u8         min_threshold[0x10];

6922
	u8         reserved_at_60[0x10];
6923 6924
	u8         max_threshold[0x10];

6925
	u8         reserved_at_80[0x10];
6926 6927
	u8         mark_probability_denominator[0x10];

6928
	u8         reserved_at_a0[0x60];
6929 6930 6931
};

struct mlx5_ifc_ppsc_reg_bits {
6932
	u8         reserved_at_0[0x8];
6933
	u8         local_port[0x8];
6934
	u8         reserved_at_10[0x10];
6935

6936
	u8         reserved_at_20[0x60];
6937

6938
	u8         reserved_at_80[0x1c];
6939 6940
	u8         wrps_admin[0x4];

6941
	u8         reserved_at_a0[0x1c];
6942 6943
	u8         wrps_status[0x4];

6944
	u8         reserved_at_c0[0x8];
6945
	u8         up_threshold[0x8];
6946
	u8         reserved_at_d0[0x8];
6947 6948
	u8         down_threshold[0x8];

6949
	u8         reserved_at_e0[0x20];
6950

6951
	u8         reserved_at_100[0x1c];
6952 6953
	u8         srps_admin[0x4];

6954
	u8         reserved_at_120[0x1c];
6955 6956
	u8         srps_status[0x4];

6957
	u8         reserved_at_140[0x40];
6958 6959 6960
};

struct mlx5_ifc_pplr_reg_bits {
6961
	u8         reserved_at_0[0x8];
6962
	u8         local_port[0x8];
6963
	u8         reserved_at_10[0x10];
6964

6965
	u8         reserved_at_20[0x8];
6966
	u8         lb_cap[0x8];
6967
	u8         reserved_at_30[0x8];
6968 6969 6970 6971
	u8         lb_en[0x8];
};

struct mlx5_ifc_pplm_reg_bits {
6972
	u8         reserved_at_0[0x8];
6973
	u8         local_port[0x8];
6974
	u8         reserved_at_10[0x10];
6975

6976
	u8         reserved_at_20[0x20];
6977 6978 6979 6980

	u8         port_profile_mode[0x8];
	u8         static_port_profile[0x8];
	u8         active_port_profile[0x8];
6981
	u8         reserved_at_58[0x8];
6982 6983 6984 6985

	u8         retransmission_active[0x8];
	u8         fec_mode_active[0x18];

6986
	u8         reserved_at_80[0x20];
6987 6988 6989 6990 6991 6992
};

struct mlx5_ifc_ppcnt_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         pnat[0x2];
6993
	u8         reserved_at_12[0x8];
6994 6995 6996
	u8         grp[0x6];

	u8         clr[0x1];
6997
	u8         reserved_at_21[0x1c];
6998 6999 7000 7001 7002 7003
	u8         prio_tc[0x3];

	union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
};

struct mlx5_ifc_ppad_reg_bits {
7004
	u8         reserved_at_0[0x3];
7005
	u8         single_mac[0x1];
7006
	u8         reserved_at_4[0x4];
7007 7008 7009 7010 7011
	u8         local_port[0x8];
	u8         mac_47_32[0x10];

	u8         mac_31_0[0x20];

7012
	u8         reserved_at_40[0x40];
7013 7014 7015
};

struct mlx5_ifc_pmtu_reg_bits {
7016
	u8         reserved_at_0[0x8];
7017
	u8         local_port[0x8];
7018
	u8         reserved_at_10[0x10];
7019 7020

	u8         max_mtu[0x10];
7021
	u8         reserved_at_30[0x10];
7022 7023

	u8         admin_mtu[0x10];
7024
	u8         reserved_at_50[0x10];
7025 7026

	u8         oper_mtu[0x10];
7027
	u8         reserved_at_70[0x10];
7028 7029 7030
};

struct mlx5_ifc_pmpr_reg_bits {
7031
	u8         reserved_at_0[0x8];
7032
	u8         module[0x8];
7033
	u8         reserved_at_10[0x10];
7034

7035
	u8         reserved_at_20[0x18];
7036 7037
	u8         attenuation_5g[0x8];

7038
	u8         reserved_at_40[0x18];
7039 7040
	u8         attenuation_7g[0x8];

7041
	u8         reserved_at_60[0x18];
7042 7043 7044 7045
	u8         attenuation_12g[0x8];
};

struct mlx5_ifc_pmpe_reg_bits {
7046
	u8         reserved_at_0[0x8];
7047
	u8         module[0x8];
7048
	u8         reserved_at_10[0xc];
7049 7050
	u8         module_status[0x4];

7051
	u8         reserved_at_20[0x60];
7052 7053 7054 7055 7056 7057 7058
};

struct mlx5_ifc_pmpc_reg_bits {
	u8         module_state_updated[32][0x8];
};

struct mlx5_ifc_pmlpn_reg_bits {
7059
	u8         reserved_at_0[0x4];
7060 7061
	u8         mlpn_status[0x4];
	u8         local_port[0x8];
7062
	u8         reserved_at_10[0x10];
7063 7064

	u8         e[0x1];
7065
	u8         reserved_at_21[0x1f];
7066 7067 7068 7069
};

struct mlx5_ifc_pmlp_reg_bits {
	u8         rxtx[0x1];
7070
	u8         reserved_at_1[0x7];
7071
	u8         local_port[0x8];
7072
	u8         reserved_at_10[0x8];
7073 7074 7075 7076 7077 7078 7079 7080 7081 7082
	u8         width[0x8];

	u8         lane0_module_mapping[0x20];

	u8         lane1_module_mapping[0x20];

	u8         lane2_module_mapping[0x20];

	u8         lane3_module_mapping[0x20];

7083
	u8         reserved_at_a0[0x160];
7084 7085 7086
};

struct mlx5_ifc_pmaos_reg_bits {
7087
	u8         reserved_at_0[0x8];
7088
	u8         module[0x8];
7089
	u8         reserved_at_10[0x4];
7090
	u8         admin_status[0x4];
7091
	u8         reserved_at_18[0x4];
7092 7093 7094 7095
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
7096
	u8         reserved_at_22[0x1c];
7097 7098
	u8         e[0x2];

7099
	u8         reserved_at_40[0x40];
7100 7101 7102
};

struct mlx5_ifc_plpc_reg_bits {
7103
	u8         reserved_at_0[0x4];
7104
	u8         profile_id[0xc];
7105
	u8         reserved_at_10[0x4];
7106
	u8         proto_mask[0x4];
7107
	u8         reserved_at_18[0x8];
7108

7109
	u8         reserved_at_20[0x10];
7110 7111
	u8         lane_speed[0x10];

7112
	u8         reserved_at_40[0x17];
7113 7114 7115 7116 7117 7118 7119 7120 7121 7122 7123 7124
	u8         lpbf[0x1];
	u8         fec_mode_policy[0x8];

	u8         retransmission_capability[0x8];
	u8         fec_mode_capability[0x18];

	u8         retransmission_support_admin[0x8];
	u8         fec_mode_support_admin[0x18];

	u8         retransmission_request_admin[0x8];
	u8         fec_mode_request_admin[0x18];

7125
	u8         reserved_at_c0[0x80];
7126 7127 7128
};

struct mlx5_ifc_plib_reg_bits {
7129
	u8         reserved_at_0[0x8];
7130
	u8         local_port[0x8];
7131
	u8         reserved_at_10[0x8];
7132 7133
	u8         ib_port[0x8];

7134
	u8         reserved_at_20[0x60];
7135 7136 7137
};

struct mlx5_ifc_plbf_reg_bits {
7138
	u8         reserved_at_0[0x8];
7139
	u8         local_port[0x8];
7140
	u8         reserved_at_10[0xd];
7141 7142
	u8         lbf_mode[0x3];

7143
	u8         reserved_at_20[0x20];
7144 7145 7146
};

struct mlx5_ifc_pipg_reg_bits {
7147
	u8         reserved_at_0[0x8];
7148
	u8         local_port[0x8];
7149
	u8         reserved_at_10[0x10];
7150 7151

	u8         dic[0x1];
7152
	u8         reserved_at_21[0x19];
7153
	u8         ipg[0x4];
7154
	u8         reserved_at_3e[0x2];
7155 7156 7157
};

struct mlx5_ifc_pifr_reg_bits {
7158
	u8         reserved_at_0[0x8];
7159
	u8         local_port[0x8];
7160
	u8         reserved_at_10[0x10];
7161

7162
	u8         reserved_at_20[0xe0];
7163 7164 7165 7166 7167 7168 7169

	u8         port_filter[8][0x20];

	u8         port_filter_update_en[8][0x20];
};

struct mlx5_ifc_pfcc_reg_bits {
7170
	u8         reserved_at_0[0x8];
7171
	u8         local_port[0x8];
7172
	u8         reserved_at_10[0x10];
7173 7174

	u8         ppan[0x4];
7175
	u8         reserved_at_24[0x4];
7176
	u8         prio_mask_tx[0x8];
7177
	u8         reserved_at_30[0x8];
7178 7179 7180 7181
	u8         prio_mask_rx[0x8];

	u8         pptx[0x1];
	u8         aptx[0x1];
7182
	u8         reserved_at_42[0x6];
7183
	u8         pfctx[0x8];
7184
	u8         reserved_at_50[0x10];
7185 7186 7187

	u8         pprx[0x1];
	u8         aprx[0x1];
7188
	u8         reserved_at_62[0x6];
7189
	u8         pfcrx[0x8];
7190
	u8         reserved_at_70[0x10];
7191

7192
	u8         reserved_at_80[0x80];
7193 7194 7195 7196
};

struct mlx5_ifc_pelc_reg_bits {
	u8         op[0x4];
7197
	u8         reserved_at_4[0x4];
7198
	u8         local_port[0x8];
7199
	u8         reserved_at_10[0x10];
7200 7201 7202 7203 7204 7205 7206 7207 7208 7209 7210 7211 7212 7213

	u8         op_admin[0x8];
	u8         op_capability[0x8];
	u8         op_request[0x8];
	u8         op_active[0x8];

	u8         admin[0x40];

	u8         capability[0x40];

	u8         request[0x40];

	u8         active[0x40];

7214
	u8         reserved_at_140[0x80];
7215 7216 7217
};

struct mlx5_ifc_peir_reg_bits {
7218
	u8         reserved_at_0[0x8];
7219
	u8         local_port[0x8];
7220
	u8         reserved_at_10[0x10];
7221

7222
	u8         reserved_at_20[0xc];
7223
	u8         error_count[0x4];
7224
	u8         reserved_at_30[0x10];
7225

7226
	u8         reserved_at_40[0xc];
7227
	u8         lane[0x4];
7228
	u8         reserved_at_50[0x8];
7229 7230 7231 7232
	u8         error_type[0x8];
};

struct mlx5_ifc_pcap_reg_bits {
7233
	u8         reserved_at_0[0x8];
7234
	u8         local_port[0x8];
7235
	u8         reserved_at_10[0x10];
7236 7237 7238 7239 7240 7241 7242

	u8         port_capability_mask[4][0x20];
};

struct mlx5_ifc_paos_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
7243
	u8         reserved_at_10[0x4];
7244
	u8         admin_status[0x4];
7245
	u8         reserved_at_18[0x4];
7246 7247 7248 7249
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
7250
	u8         reserved_at_22[0x1c];
7251 7252
	u8         e[0x2];

7253
	u8         reserved_at_40[0x40];
7254 7255 7256
};

struct mlx5_ifc_pamp_reg_bits {
7257
	u8         reserved_at_0[0x8];
7258
	u8         opamp_group[0x8];
7259
	u8         reserved_at_10[0xc];
7260 7261 7262
	u8         opamp_group_type[0x4];

	u8         start_index[0x10];
7263
	u8         reserved_at_30[0x4];
7264 7265 7266 7267 7268
	u8         num_of_indices[0xc];

	u8         index_data[18][0x10];
};

7269 7270 7271 7272 7273 7274 7275 7276 7277 7278
struct mlx5_ifc_pcmr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x2e];
	u8         fcs_cap[0x1];
	u8         reserved_at_3f[0x1f];
	u8         fcs_chk[0x1];
	u8         reserved_at_5f[0x1];
};

7279
struct mlx5_ifc_lane_2_module_mapping_bits {
7280
	u8         reserved_at_0[0x6];
7281
	u8         rx_lane[0x2];
7282
	u8         reserved_at_8[0x6];
7283
	u8         tx_lane[0x2];
7284
	u8         reserved_at_10[0x8];
7285 7286 7287 7288
	u8         module[0x8];
};

struct mlx5_ifc_bufferx_reg_bits {
7289
	u8         reserved_at_0[0x6];
7290 7291
	u8         lossy[0x1];
	u8         epsb[0x1];
7292
	u8         reserved_at_8[0xc];
7293 7294 7295 7296 7297 7298 7299 7300 7301 7302 7303
	u8         size[0xc];

	u8         xoff_threshold[0x10];
	u8         xon_threshold[0x10];
};

struct mlx5_ifc_set_node_in_bits {
	u8         node_description[64][0x8];
};

struct mlx5_ifc_register_power_settings_bits {
7304
	u8         reserved_at_0[0x18];
7305 7306
	u8         power_settings_level[0x8];

7307
	u8         reserved_at_20[0x60];
7308 7309 7310 7311
};

struct mlx5_ifc_register_host_endianness_bits {
	u8         he[0x1];
7312
	u8         reserved_at_1[0x1f];
7313

7314
	u8         reserved_at_20[0x60];
7315 7316 7317
};

struct mlx5_ifc_umr_pointer_desc_argument_bits {
7318
	u8         reserved_at_0[0x20];
7319 7320 7321 7322 7323 7324 7325 7326 7327 7328 7329 7330

	u8         mkey[0x20];

	u8         addressh_63_32[0x20];

	u8         addressl_31_0[0x20];
};

struct mlx5_ifc_ud_adrs_vector_bits {
	u8         dc_key[0x40];

	u8         ext[0x1];
7331
	u8         reserved_at_41[0x7];
7332 7333 7334 7335 7336 7337 7338 7339
	u8         destination_qp_dct[0x18];

	u8         static_rate[0x4];
	u8         sl_eth_prio[0x4];
	u8         fl[0x1];
	u8         mlid[0x7];
	u8         rlid_udp_sport[0x10];

7340
	u8         reserved_at_80[0x20];
7341 7342 7343 7344 7345 7346 7347

	u8         rmac_47_16[0x20];

	u8         rmac_15_0[0x10];
	u8         tclass[0x8];
	u8         hop_limit[0x8];

7348
	u8         reserved_at_e0[0x1];
7349
	u8         grh[0x1];
7350
	u8         reserved_at_e2[0x2];
7351 7352 7353 7354 7355 7356 7357
	u8         src_addr_index[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];
};

struct mlx5_ifc_pages_req_event_bits {
7358
	u8         reserved_at_0[0x10];
7359 7360 7361 7362
	u8         function_id[0x10];

	u8         num_pages[0x20];

7363
	u8         reserved_at_40[0xa0];
7364 7365 7366
};

struct mlx5_ifc_eqe_bits {
7367
	u8         reserved_at_0[0x8];
7368
	u8         event_type[0x8];
7369
	u8         reserved_at_10[0x8];
7370 7371
	u8         event_sub_type[0x8];

7372
	u8         reserved_at_20[0xe0];
7373 7374 7375

	union mlx5_ifc_event_auto_bits event_data;

7376
	u8         reserved_at_1e0[0x10];
7377
	u8         signature[0x8];
7378
	u8         reserved_at_1f8[0x7];
7379 7380 7381 7382 7383 7384 7385 7386 7387
	u8         owner[0x1];
};

enum {
	MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT  = 0x7,
};

struct mlx5_ifc_cmd_queue_entry_bits {
	u8         type[0x8];
7388
	u8         reserved_at_8[0x18];
7389 7390 7391 7392 7393 7394

	u8         input_length[0x20];

	u8         input_mailbox_pointer_63_32[0x20];

	u8         input_mailbox_pointer_31_9[0x17];
7395
	u8         reserved_at_77[0x9];
7396 7397 7398 7399 7400 7401 7402 7403

	u8         command_input_inline_data[16][0x8];

	u8         command_output_inline_data[16][0x8];

	u8         output_mailbox_pointer_63_32[0x20];

	u8         output_mailbox_pointer_31_9[0x17];
7404
	u8         reserved_at_1b7[0x9];
7405 7406 7407 7408 7409

	u8         output_length[0x20];

	u8         token[0x8];
	u8         signature[0x8];
7410
	u8         reserved_at_1f0[0x8];
7411 7412 7413 7414 7415 7416
	u8         status[0x7];
	u8         ownership[0x1];
};

struct mlx5_ifc_cmd_out_bits {
	u8         status[0x8];
7417
	u8         reserved_at_8[0x18];
7418 7419 7420 7421 7422 7423 7424 7425

	u8         syndrome[0x20];

	u8         command_output[0x20];
};

struct mlx5_ifc_cmd_in_bits {
	u8         opcode[0x10];
7426
	u8         reserved_at_10[0x10];
7427

7428
	u8         reserved_at_20[0x10];
7429 7430 7431 7432 7433 7434 7435 7436
	u8         op_mod[0x10];

	u8         command[0][0x20];
};

struct mlx5_ifc_cmd_if_box_bits {
	u8         mailbox_data[512][0x8];

7437
	u8         reserved_at_1000[0x180];
7438 7439 7440 7441

	u8         next_pointer_63_32[0x20];

	u8         next_pointer_31_10[0x16];
7442
	u8         reserved_at_11b6[0xa];
7443 7444 7445

	u8         block_number[0x20];

7446
	u8         reserved_at_11e0[0x8];
7447 7448 7449 7450 7451 7452 7453 7454 7455
	u8         token[0x8];
	u8         ctrl_signature[0x8];
	u8         signature[0x8];
};

struct mlx5_ifc_mtt_bits {
	u8         ptag_63_32[0x20];

	u8         ptag_31_8[0x18];
7456
	u8         reserved_at_38[0x6];
7457 7458 7459 7460
	u8         wr_en[0x1];
	u8         rd_en[0x1];
};

T
Tariq Toukan 已提交
7461 7462 7463 7464 7465 7466 7467 7468 7469 7470 7471 7472 7473 7474 7475 7476 7477 7478 7479 7480 7481 7482 7483 7484 7485 7486 7487 7488 7489 7490 7491 7492 7493 7494 7495 7496 7497 7498 7499 7500 7501 7502 7503 7504 7505 7506 7507 7508
struct mlx5_ifc_query_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x10];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_query_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         rol_mode_valid[0x1];
	u8         wol_mode_valid[0x1];
	u8         reserved_at_42[0xe];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

7509 7510 7511 7512 7513 7514 7515 7516 7517 7518 7519 7520 7521 7522 7523 7524 7525 7526 7527 7528 7529 7530 7531 7532 7533 7534 7535 7536 7537 7538 7539 7540 7541
enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR              = 0x1,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC                   = 0x7,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR                 = 0x8,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR                   = 0x9,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR            = 0xa,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR                 = 0xb,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN  = 0xc,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR                    = 0xd,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV                       = 0xe,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR                    = 0xf,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR                = 0x10,
};

struct mlx5_ifc_initial_seg_bits {
	u8         fw_rev_minor[0x10];
	u8         fw_rev_major[0x10];

	u8         cmd_interface_rev[0x10];
	u8         fw_rev_subminor[0x10];

7542
	u8         reserved_at_40[0x40];
7543 7544 7545 7546

	u8         cmdq_phy_addr_63_32[0x20];

	u8         cmdq_phy_addr_31_12[0x14];
7547
	u8         reserved_at_b4[0x2];
7548 7549 7550 7551 7552 7553
	u8         nic_interface[0x2];
	u8         log_cmdq_size[0x4];
	u8         log_cmdq_stride[0x4];

	u8         command_doorbell_vector[0x20];

7554
	u8         reserved_at_e0[0xf00];
7555 7556

	u8         initializing[0x1];
7557
	u8         reserved_at_fe1[0x4];
7558
	u8         nic_interface_supported[0x3];
7559
	u8         reserved_at_fe8[0x18];
7560 7561 7562 7563 7564

	struct mlx5_ifc_health_buffer_bits health_buffer;

	u8         no_dram_nic_offset[0x20];

7565
	u8         reserved_at_1220[0x6e40];
7566

7567
	u8         reserved_at_8060[0x1f];
7568 7569 7570 7571 7572
	u8         clear_int[0x1];

	u8         health_syndrome[0x8];
	u8         health_counter[0x18];

7573
	u8         reserved_at_80a0[0x17fc0];
7574 7575 7576 7577 7578 7579 7580 7581 7582 7583 7584 7585 7586 7587 7588 7589 7590 7591
};

union mlx5_ifc_ports_control_registers_document_bits {
	struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
	struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
	struct mlx5_ifc_pamp_reg_bits pamp_reg;
	struct mlx5_ifc_paos_reg_bits paos_reg;
	struct mlx5_ifc_pcap_reg_bits pcap_reg;
	struct mlx5_ifc_peir_reg_bits peir_reg;
	struct mlx5_ifc_pelc_reg_bits pelc_reg;
	struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
7592
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
7593 7594 7595 7596 7597 7598 7599 7600 7601 7602 7603 7604 7605 7606 7607 7608 7609 7610 7611 7612 7613 7614
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
	struct mlx5_ifc_pifr_reg_bits pifr_reg;
	struct mlx5_ifc_pipg_reg_bits pipg_reg;
	struct mlx5_ifc_plbf_reg_bits plbf_reg;
	struct mlx5_ifc_plib_reg_bits plib_reg;
	struct mlx5_ifc_plpc_reg_bits plpc_reg;
	struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
	struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
	struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
	struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
	struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
	struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
	struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
	struct mlx5_ifc_ppad_reg_bits ppad_reg;
	struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
	struct mlx5_ifc_pplm_reg_bits pplm_reg;
	struct mlx5_ifc_pplr_reg_bits pplr_reg;
	struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
	struct mlx5_ifc_pqdr_reg_bits pqdr_reg;
	struct mlx5_ifc_pspa_reg_bits pspa_reg;
	struct mlx5_ifc_ptas_reg_bits ptas_reg;
	struct mlx5_ifc_ptys_reg_bits ptys_reg;
7615
	struct mlx5_ifc_mlcr_reg_bits mlcr_reg;
7616 7617 7618 7619
	struct mlx5_ifc_pude_reg_bits pude_reg;
	struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
	struct mlx5_ifc_slrg_reg_bits slrg_reg;
	struct mlx5_ifc_sltp_reg_bits sltp_reg;
7620
	u8         reserved_at_0[0x60e0];
7621 7622 7623 7624
};

union mlx5_ifc_debug_enhancements_document_bits {
	struct mlx5_ifc_health_buffer_bits health_buffer;
7625
	u8         reserved_at_0[0x200];
7626 7627 7628 7629
};

union mlx5_ifc_uplink_pci_interface_document_bits {
	struct mlx5_ifc_initial_seg_bits initial_seg;
7630
	u8         reserved_at_0[0x20060];
7631 7632
};

7633 7634
struct mlx5_ifc_set_flow_table_root_out_bits {
	u8         status[0x8];
7635
	u8         reserved_at_8[0x18];
7636 7637 7638

	u8         syndrome[0x20];

7639
	u8         reserved_at_40[0x40];
7640 7641 7642 7643
};

struct mlx5_ifc_set_flow_table_root_in_bits {
	u8         opcode[0x10];
7644
	u8         reserved_at_10[0x10];
7645

7646
	u8         reserved_at_20[0x10];
7647 7648
	u8         op_mod[0x10];

7649 7650 7651 7652 7653
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
7654 7655

	u8         table_type[0x8];
7656
	u8         reserved_at_88[0x18];
7657

7658
	u8         reserved_at_a0[0x8];
7659 7660
	u8         table_id[0x18];

7661
	u8         reserved_at_c0[0x140];
7662 7663
};

7664 7665 7666 7667 7668 7669
enum {
	MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID = 0x1,
};

struct mlx5_ifc_modify_flow_table_out_bits {
	u8         status[0x8];
7670
	u8         reserved_at_8[0x18];
7671 7672 7673

	u8         syndrome[0x20];

7674
	u8         reserved_at_40[0x40];
7675 7676 7677 7678
};

struct mlx5_ifc_modify_flow_table_in_bits {
	u8         opcode[0x10];
7679
	u8         reserved_at_10[0x10];
7680

7681
	u8         reserved_at_20[0x10];
7682 7683
	u8         op_mod[0x10];

7684 7685 7686
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];
7687

7688
	u8         reserved_at_60[0x10];
7689 7690 7691
	u8         modify_field_select[0x10];

	u8         table_type[0x8];
7692
	u8         reserved_at_88[0x18];
7693

7694
	u8         reserved_at_a0[0x8];
7695 7696
	u8         table_id[0x18];

7697
	u8         reserved_at_c0[0x4];
7698
	u8         table_miss_mode[0x4];
7699
	u8         reserved_at_c8[0x18];
7700

7701
	u8         reserved_at_e0[0x8];
7702 7703
	u8         table_miss_id[0x18];

7704
	u8         reserved_at_100[0x100];
7705 7706
};

7707 7708 7709 7710 7711 7712 7713 7714 7715 7716 7717 7718 7719 7720 7721 7722 7723 7724 7725 7726 7727 7728 7729 7730 7731 7732 7733 7734 7735 7736 7737 7738 7739 7740 7741 7742 7743 7744 7745 7746 7747 7748 7749 7750 7751
struct mlx5_ifc_ets_tcn_config_reg_bits {
	u8         g[0x1];
	u8         b[0x1];
	u8         r[0x1];
	u8         reserved_at_3[0x9];
	u8         group[0x4];
	u8         reserved_at_10[0x9];
	u8         bw_allocation[0x7];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_ets_global_config_reg_bits {
	u8         reserved_at_0[0x2];
	u8         r[0x1];
	u8         reserved_at_3[0x1d];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_qetc_reg_bits {
	u8                                         reserved_at_0[0x8];
	u8                                         port_number[0x8];
	u8                                         reserved_at_10[0x30];

	struct mlx5_ifc_ets_tcn_config_reg_bits    tc_configuration[0x8];
	struct mlx5_ifc_ets_global_config_reg_bits global_configuration;
};

struct mlx5_ifc_qtct_reg_bits {
	u8         reserved_at_0[0x8];
	u8         port_number[0x8];
	u8         reserved_at_10[0xd];
	u8         prio[0x3];

	u8         reserved_at_20[0x1d];
	u8         tclass[0x3];
};

7752 7753 7754 7755 7756 7757 7758 7759 7760 7761 7762 7763 7764 7765 7766 7767 7768 7769 7770 7771 7772 7773 7774 7775 7776 7777 7778 7779 7780 7781
struct mlx5_ifc_mcia_reg_bits {
	u8         l[0x1];
	u8         reserved_at_1[0x7];
	u8         module[0x8];
	u8         reserved_at_10[0x8];
	u8         status[0x8];

	u8         i2c_device_address[0x8];
	u8         page_number[0x8];
	u8         device_address[0x10];

	u8         reserved_at_40[0x10];
	u8         size[0x10];

	u8         reserved_at_60[0x20];

	u8         dword_0[0x20];
	u8         dword_1[0x20];
	u8         dword_2[0x20];
	u8         dword_3[0x20];
	u8         dword_4[0x20];
	u8         dword_5[0x20];
	u8         dword_6[0x20];
	u8         dword_7[0x20];
	u8         dword_8[0x20];
	u8         dword_9[0x20];
	u8         dword_10[0x20];
	u8         dword_11[0x20];
};

S
Saeed Mahameed 已提交
7782 7783 7784 7785 7786 7787 7788 7789 7790 7791 7792 7793 7794 7795 7796 7797 7798 7799 7800 7801 7802 7803 7804 7805 7806 7807 7808 7809 7810 7811
struct mlx5_ifc_dcbx_param_bits {
	u8         dcbx_cee_cap[0x1];
	u8         dcbx_ieee_cap[0x1];
	u8         dcbx_standby_cap[0x1];
	u8         reserved_at_0[0x5];
	u8         port_number[0x8];
	u8         reserved_at_10[0xa];
	u8         max_application_table_size[6];
	u8         reserved_at_20[0x15];
	u8         version_oper[0x3];
	u8         reserved_at_38[5];
	u8         version_admin[0x3];
	u8         willing_admin[0x1];
	u8         reserved_at_41[0x3];
	u8         pfc_cap_oper[0x4];
	u8         reserved_at_48[0x4];
	u8         pfc_cap_admin[0x4];
	u8         reserved_at_50[0x4];
	u8         num_of_tc_oper[0x4];
	u8         reserved_at_58[0x4];
	u8         num_of_tc_admin[0x4];
	u8         remote_willing[0x1];
	u8         reserved_at_61[3];
	u8         remote_pfc_cap[4];
	u8         reserved_at_68[0x14];
	u8         remote_num_of_tc[0x4];
	u8         reserved_at_80[0x18];
	u8         error[0x8];
	u8         reserved_at_a0[0x160];
};
7812
#endif /* MLX5_IFC_H */