perf_event.c 42.4 KB
Newer Older
I
Ingo Molnar 已提交
1
/*
2
 * Performance events x86 architecture code
I
Ingo Molnar 已提交
3
 *
4 5 6 7 8
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
9
 *  Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10
 *  Copyright (C) 2009 Google, Inc., Stephane Eranian
I
Ingo Molnar 已提交
11 12 13 14
 *
 *  For licencing details see kernel-base/COPYING
 */

15
#include <linux/perf_event.h>
I
Ingo Molnar 已提交
16 17 18 19
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
20
#include <linux/module.h>
I
Ingo Molnar 已提交
21 22
#include <linux/kdebug.h>
#include <linux/sched.h>
23
#include <linux/uaccess.h>
24
#include <linux/slab.h>
25
#include <linux/cpu.h>
26
#include <linux/bitops.h>
27
#include <linux/device.h>
I
Ingo Molnar 已提交
28 29

#include <asm/apic.h>
30
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
31
#include <asm/nmi.h>
32
#include <asm/smp.h>
33
#include <asm/alternative.h>
34
#include <asm/timer.h>
I
Ingo Molnar 已提交
35

36 37
#include "perf_event.h"

38 39 40 41 42 43 44 45 46 47 48
#if 0
#undef wrmsrl
#define wrmsrl(msr, val) 					\
do {								\
	trace_printk("wrmsrl(%lx, %lx)\n", (unsigned long)(msr),\
			(unsigned long)(val));			\
	native_write_msr((msr), (u32)((u64)(val)), 		\
			(u32)((u64)(val) >> 32));		\
} while (0)
#endif

49
struct x86_pmu x86_pmu __read_mostly;
50

51
DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = {
52 53
	.enabled = 1,
};
I
Ingo Molnar 已提交
54

55
u64 __read_mostly hw_cache_event_ids
56 57 58
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];
59
u64 __read_mostly hw_cache_extra_regs
60 61 62
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];
63

64
/*
65 66
 * Propagate event elapsed time into the generic event.
 * Can only be executed on the CPU where the event is active.
67 68
 * Returns the delta events processed.
 */
69
u64 x86_perf_event_update(struct perf_event *event)
70
{
71
	struct hw_perf_event *hwc = &event->hw;
72
	int shift = 64 - x86_pmu.cntval_bits;
73
	u64 prev_raw_count, new_raw_count;
74
	int idx = hwc->idx;
75
	s64 delta;
76

77 78 79
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

80
	/*
81
	 * Careful: an NMI might modify the previous event value.
82 83 84
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
85
	 * count to the generic event atomically:
86 87
	 */
again:
88
	prev_raw_count = local64_read(&hwc->prev_count);
89
	rdmsrl(hwc->event_base, new_raw_count);
90

91
	if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
92 93 94 95 96 97
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
98
	 * (event-)time and add that to the generic event.
99 100
	 *
	 * Careful, not all hw sign-extends above the physical width
101
	 * of the count.
102
	 */
103 104
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
105

106 107
	local64_add(delta, &event->count);
	local64_sub(delta, &hwc->period_left);
108 109

	return new_raw_count;
110 111
}

112 113 114 115 116
/*
 * Find and validate any extra registers to set up.
 */
static int x86_pmu_extra_regs(u64 config, struct perf_event *event)
{
117
	struct hw_perf_event_extra *reg;
118 119
	struct extra_reg *er;

120
	reg = &event->hw.extra_reg;
121 122 123 124 125 126 127 128 129

	if (!x86_pmu.extra_regs)
		return 0;

	for (er = x86_pmu.extra_regs; er->msr; er++) {
		if (er->event != (config & er->config_mask))
			continue;
		if (event->attr.config1 & ~er->valid_mask)
			return -EINVAL;
130 131 132 133

		reg->idx = er->idx;
		reg->config = event->attr.config1;
		reg->reg = er->msr;
134 135 136 137 138
		break;
	}
	return 0;
}

139
static atomic_t active_events;
P
Peter Zijlstra 已提交
140 141
static DEFINE_MUTEX(pmc_reserve_mutex);

142 143
#ifdef CONFIG_X86_LOCAL_APIC

P
Peter Zijlstra 已提交
144 145 146 147
static bool reserve_pmc_hardware(void)
{
	int i;

148
	for (i = 0; i < x86_pmu.num_counters; i++) {
149
		if (!reserve_perfctr_nmi(x86_pmu_event_addr(i)))
P
Peter Zijlstra 已提交
150 151 152
			goto perfctr_fail;
	}

153
	for (i = 0; i < x86_pmu.num_counters; i++) {
154
		if (!reserve_evntsel_nmi(x86_pmu_config_addr(i)))
P
Peter Zijlstra 已提交
155 156 157 158 159 160 161
			goto eventsel_fail;
	}

	return true;

eventsel_fail:
	for (i--; i >= 0; i--)
162
		release_evntsel_nmi(x86_pmu_config_addr(i));
P
Peter Zijlstra 已提交
163

164
	i = x86_pmu.num_counters;
P
Peter Zijlstra 已提交
165 166 167

perfctr_fail:
	for (i--; i >= 0; i--)
168
		release_perfctr_nmi(x86_pmu_event_addr(i));
P
Peter Zijlstra 已提交
169 170 171 172 173 174 175 176

	return false;
}

static void release_pmc_hardware(void)
{
	int i;

177
	for (i = 0; i < x86_pmu.num_counters; i++) {
178 179
		release_perfctr_nmi(x86_pmu_event_addr(i));
		release_evntsel_nmi(x86_pmu_config_addr(i));
P
Peter Zijlstra 已提交
180 181 182
	}
}

183 184 185 186 187 188 189
#else

static bool reserve_pmc_hardware(void) { return true; }
static void release_pmc_hardware(void) {}

#endif

190 191 192
static bool check_hw_exists(void)
{
	u64 val, val_new = 0;
193
	int i, reg, ret = 0;
194

195 196 197 198 199
	/*
	 * Check to see if the BIOS enabled any of the counters, if so
	 * complain and bail.
	 */
	for (i = 0; i < x86_pmu.num_counters; i++) {
200
		reg = x86_pmu_config_addr(i);
201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
		ret = rdmsrl_safe(reg, &val);
		if (ret)
			goto msr_fail;
		if (val & ARCH_PERFMON_EVENTSEL_ENABLE)
			goto bios_fail;
	}

	if (x86_pmu.num_counters_fixed) {
		reg = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		ret = rdmsrl_safe(reg, &val);
		if (ret)
			goto msr_fail;
		for (i = 0; i < x86_pmu.num_counters_fixed; i++) {
			if (val & (0x03 << i*4))
				goto bios_fail;
		}
	}

	/*
	 * Now write a value and read it back to see if it matches,
	 * this is needed to detect certain hardware emulators (qemu/kvm)
	 * that don't trap on the MSR access and always return 0s.
	 */
224
	val = 0xabcdUL;
225 226
	ret = checking_wrmsrl(x86_pmu_event_addr(0), val);
	ret |= rdmsrl_safe(x86_pmu_event_addr(0), &val_new);
227
	if (ret || val != val_new)
228
		goto msr_fail;
229 230

	return true;
231 232

bios_fail:
233 234 235 236
	/*
	 * We still allow the PMU driver to operate:
	 */
	printk(KERN_CONT "Broken BIOS detected, complain to your hardware vendor.\n");
237
	printk(KERN_ERR FW_BUG "the BIOS has corrupted hw-PMU resources (MSR %x is %Lx)\n", reg, val);
238 239

	return true;
240 241 242

msr_fail:
	printk(KERN_CONT "Broken PMU hardware detected, using software events only.\n");
243

244
	return false;
245 246
}

247
static void hw_perf_event_destroy(struct perf_event *event)
P
Peter Zijlstra 已提交
248
{
249
	if (atomic_dec_and_mutex_lock(&active_events, &pmc_reserve_mutex)) {
P
Peter Zijlstra 已提交
250
		release_pmc_hardware();
251
		release_ds_buffers();
P
Peter Zijlstra 已提交
252 253 254 255
		mutex_unlock(&pmc_reserve_mutex);
	}
}

256 257 258 259 260
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

261
static inline int
262
set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event *event)
263
{
264
	struct perf_event_attr *attr = &event->attr;
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290
	unsigned int cache_type, cache_op, cache_result;
	u64 config, val;

	config = attr->config;

	cache_type = (config >>  0) & 0xff;
	if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
		return -EINVAL;

	cache_op = (config >>  8) & 0xff;
	if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
		return -EINVAL;

	cache_result = (config >> 16) & 0xff;
	if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
		return -EINVAL;

	val = hw_cache_event_ids[cache_type][cache_op][cache_result];

	if (val == 0)
		return -ENOENT;

	if (val == -1)
		return -EINVAL;

	hwc->config |= val;
291 292
	attr->config1 = hw_cache_extra_regs[cache_type][cache_op][cache_result];
	return x86_pmu_extra_regs(val, event);
293 294
}

295
int x86_setup_perfctr(struct perf_event *event)
296 297 298 299 300
{
	struct perf_event_attr *attr = &event->attr;
	struct hw_perf_event *hwc = &event->hw;
	u64 config;

301
	if (!is_sampling_event(event)) {
302 303
		hwc->sample_period = x86_pmu.max_period;
		hwc->last_period = hwc->sample_period;
304
		local64_set(&hwc->period_left, hwc->sample_period);
305 306 307 308 309 310 311 312 313 314 315 316
	} else {
		/*
		 * If we have a PMU initialized but no APIC
		 * interrupts, we cannot sample hardware
		 * events (user-space has to fall back and
		 * sample via a hrtimer based software event):
		 */
		if (!x86_pmu.apic)
			return -EOPNOTSUPP;
	}

	if (attr->type == PERF_TYPE_RAW)
317
		return x86_pmu_extra_regs(event->attr.config, event);
318 319

	if (attr->type == PERF_TYPE_HW_CACHE)
320
		return set_ext_hw_attr(hwc, event);
321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338

	if (attr->config >= x86_pmu.max_events)
		return -EINVAL;

	/*
	 * The generic map:
	 */
	config = x86_pmu.event_map(attr->config);

	if (config == 0)
		return -ENOENT;

	if (config == -1LL)
		return -EINVAL;

	/*
	 * Branch tracing:
	 */
P
Peter Zijlstra 已提交
339 340
	if (attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS &&
	    !attr->freq && hwc->sample_period == 1) {
341
		/* BTS is not supported by this architecture. */
342
		if (!x86_pmu.bts_active)
343 344 345 346 347 348 349 350 351 352 353
			return -EOPNOTSUPP;

		/* BTS is currently only allowed for user-mode. */
		if (!attr->exclude_kernel)
			return -EOPNOTSUPP;
	}

	hwc->config |= config;

	return 0;
}
354

355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384
/*
 * check that branch_sample_type is compatible with
 * settings needed for precise_ip > 1 which implies
 * using the LBR to capture ALL taken branches at the
 * priv levels of the measurement
 */
static inline int precise_br_compat(struct perf_event *event)
{
	u64 m = event->attr.branch_sample_type;
	u64 b = 0;

	/* must capture all branches */
	if (!(m & PERF_SAMPLE_BRANCH_ANY))
		return 0;

	m &= PERF_SAMPLE_BRANCH_KERNEL | PERF_SAMPLE_BRANCH_USER;

	if (!event->attr.exclude_user)
		b |= PERF_SAMPLE_BRANCH_USER;

	if (!event->attr.exclude_kernel)
		b |= PERF_SAMPLE_BRANCH_KERNEL;

	/*
	 * ignore PERF_SAMPLE_BRANCH_HV, not supported on x86
	 */

	return m == b;
}

385
int x86_pmu_hw_config(struct perf_event *event)
386
{
P
Peter Zijlstra 已提交
387 388 389 390
	if (event->attr.precise_ip) {
		int precise = 0;

		/* Support for constant skid */
391
		if (x86_pmu.pebs_active) {
P
Peter Zijlstra 已提交
392 393
			precise++;

394 395 396 397
			/* Support for IP fixup */
			if (x86_pmu.lbr_nr)
				precise++;
		}
P
Peter Zijlstra 已提交
398 399 400

		if (event->attr.precise_ip > precise)
			return -EOPNOTSUPP;
401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430
		/*
		 * check that PEBS LBR correction does not conflict with
		 * whatever the user is asking with attr->branch_sample_type
		 */
		if (event->attr.precise_ip > 1) {
			u64 *br_type = &event->attr.branch_sample_type;

			if (has_branch_stack(event)) {
				if (!precise_br_compat(event))
					return -EOPNOTSUPP;

				/* branch_sample_type is compatible */

			} else {
				/*
				 * user did not specify  branch_sample_type
				 *
				 * For PEBS fixups, we capture all
				 * the branches at the priv level of the
				 * event.
				 */
				*br_type = PERF_SAMPLE_BRANCH_ANY;

				if (!event->attr.exclude_user)
					*br_type |= PERF_SAMPLE_BRANCH_USER;

				if (!event->attr.exclude_kernel)
					*br_type |= PERF_SAMPLE_BRANCH_KERNEL;
			}
		}
P
Peter Zijlstra 已提交
431 432
	}

433 434 435 436
	/*
	 * Generate PMC IRQs:
	 * (keep 'enabled' bit clear for now)
	 */
437
	event->hw.config = ARCH_PERFMON_EVENTSEL_INT;
438 439 440 441

	/*
	 * Count user and OS events unless requested not to
	 */
442 443 444 445
	if (!event->attr.exclude_user)
		event->hw.config |= ARCH_PERFMON_EVENTSEL_USR;
	if (!event->attr.exclude_kernel)
		event->hw.config |= ARCH_PERFMON_EVENTSEL_OS;
446

447 448
	if (event->attr.type == PERF_TYPE_RAW)
		event->hw.config |= event->attr.config & X86_RAW_EVENT_MASK;
449

450
	return x86_setup_perfctr(event);
451 452
}

I
Ingo Molnar 已提交
453
/*
454
 * Setup the hardware configuration for a given attr_type
I
Ingo Molnar 已提交
455
 */
456
static int __x86_pmu_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
457
{
P
Peter Zijlstra 已提交
458
	int err;
I
Ingo Molnar 已提交
459

460 461
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
462

P
Peter Zijlstra 已提交
463
	err = 0;
464
	if (!atomic_inc_not_zero(&active_events)) {
P
Peter Zijlstra 已提交
465
		mutex_lock(&pmc_reserve_mutex);
466
		if (atomic_read(&active_events) == 0) {
467 468
			if (!reserve_pmc_hardware())
				err = -EBUSY;
469 470
			else
				reserve_ds_buffers();
471 472
		}
		if (!err)
473
			atomic_inc(&active_events);
P
Peter Zijlstra 已提交
474 475 476 477 478
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

479
	event->destroy = hw_perf_event_destroy;
480

481 482 483
	event->hw.idx = -1;
	event->hw.last_cpu = -1;
	event->hw.last_tag = ~0ULL;
484

485 486
	/* mark unused */
	event->hw.extra_reg.idx = EXTRA_REG_NONE;
487 488
	event->hw.branch_reg.idx = EXTRA_REG_NONE;

489
	return x86_pmu.hw_config(event);
490 491
}

492
void x86_pmu_disable_all(void)
493
{
494
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
495 496
	int idx;

497
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
498 499
		u64 val;

500
		if (!test_bit(idx, cpuc->active_mask))
501
			continue;
502
		rdmsrl(x86_pmu_config_addr(idx), val);
503
		if (!(val & ARCH_PERFMON_EVENTSEL_ENABLE))
504
			continue;
505
		val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
506
		wrmsrl(x86_pmu_config_addr(idx), val);
507 508 509
	}
}

P
Peter Zijlstra 已提交
510
static void x86_pmu_disable(struct pmu *pmu)
511
{
512 513
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);

514
	if (!x86_pmu_initialized())
515
		return;
516

517 518 519 520 521 522
	if (!cpuc->enabled)
		return;

	cpuc->n_added = 0;
	cpuc->enabled = 0;
	barrier();
523 524

	x86_pmu.disable_all();
525
}
I
Ingo Molnar 已提交
526

527
void x86_pmu_enable_all(int added)
528
{
529
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
530 531
	int idx;

532
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
533
		struct hw_perf_event *hwc = &cpuc->events[idx]->hw;
534

535
		if (!test_bit(idx, cpuc->active_mask))
536
			continue;
537

538
		__x86_pmu_enable_event(hwc, ARCH_PERFMON_EVENTSEL_ENABLE);
539 540 541
	}
}

P
Peter Zijlstra 已提交
542
static struct pmu pmu;
543 544 545 546 547 548

static inline int is_x86_event(struct perf_event *event)
{
	return event->pmu == &pmu;
}

549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
/*
 * Event scheduler state:
 *
 * Assign events iterating over all events and counters, beginning
 * with events with least weights first. Keep the current iterator
 * state in struct sched_state.
 */
struct sched_state {
	int	weight;
	int	event;		/* event index */
	int	counter;	/* counter index */
	int	unassigned;	/* number of events to be assigned left */
	unsigned long used[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
};

564 565 566
/* Total max is X86_PMC_IDX_MAX, but we are O(n!) limited */
#define	SCHED_STATES_MAX	2

567 568 569 570 571
struct perf_sched {
	int			max_weight;
	int			max_events;
	struct event_constraint	**constraints;
	struct sched_state	state;
572 573
	int			saved_states;
	struct sched_state	saved[SCHED_STATES_MAX];
574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598
};

/*
 * Initialize interator that runs through all events and counters.
 */
static void perf_sched_init(struct perf_sched *sched, struct event_constraint **c,
			    int num, int wmin, int wmax)
{
	int idx;

	memset(sched, 0, sizeof(*sched));
	sched->max_events	= num;
	sched->max_weight	= wmax;
	sched->constraints	= c;

	for (idx = 0; idx < num; idx++) {
		if (c[idx]->weight == wmin)
			break;
	}

	sched->state.event	= idx;		/* start with min weight */
	sched->state.weight	= wmin;
	sched->state.unassigned	= num;
}

599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621
static void perf_sched_save_state(struct perf_sched *sched)
{
	if (WARN_ON_ONCE(sched->saved_states >= SCHED_STATES_MAX))
		return;

	sched->saved[sched->saved_states] = sched->state;
	sched->saved_states++;
}

static bool perf_sched_restore_state(struct perf_sched *sched)
{
	if (!sched->saved_states)
		return false;

	sched->saved_states--;
	sched->state = sched->saved[sched->saved_states];

	/* continue with next counter: */
	clear_bit(sched->state.counter++, sched->state.used);

	return true;
}

622 623 624 625
/*
 * Select a counter for the current event to schedule. Return true on
 * success.
 */
626
static bool __perf_sched_find_counter(struct perf_sched *sched)
627 628 629 630 631 632 633 634 635 636 637 638
{
	struct event_constraint *c;
	int idx;

	if (!sched->state.unassigned)
		return false;

	if (sched->state.event >= sched->max_events)
		return false;

	c = sched->constraints[sched->state.event];

639 640 641
	/* Prefer fixed purpose counters */
	if (x86_pmu.num_counters_fixed) {
		idx = X86_PMC_IDX_FIXED;
642
		for_each_set_bit_from(idx, c->idxmsk, X86_PMC_IDX_MAX) {
643 644 645 646
			if (!__test_and_set_bit(idx, sched->state.used))
				goto done;
		}
	}
647 648
	/* Grab the first unused counter starting with idx */
	idx = sched->state.counter;
649
	for_each_set_bit_from(idx, c->idxmsk, X86_PMC_IDX_FIXED) {
650
		if (!__test_and_set_bit(idx, sched->state.used))
651
			goto done;
652 653
	}

654 655 656 657
	return false;

done:
	sched->state.counter = idx;
658

659 660 661 662 663 664 665 666 667 668 669 670 671
	if (c->overlap)
		perf_sched_save_state(sched);

	return true;
}

static bool perf_sched_find_counter(struct perf_sched *sched)
{
	while (!__perf_sched_find_counter(sched)) {
		if (!perf_sched_restore_state(sched))
			return false;
	}

672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723
	return true;
}

/*
 * Go through all unassigned events and find the next one to schedule.
 * Take events with the least weight first. Return true on success.
 */
static bool perf_sched_next_event(struct perf_sched *sched)
{
	struct event_constraint *c;

	if (!sched->state.unassigned || !--sched->state.unassigned)
		return false;

	do {
		/* next event */
		sched->state.event++;
		if (sched->state.event >= sched->max_events) {
			/* next weight */
			sched->state.event = 0;
			sched->state.weight++;
			if (sched->state.weight > sched->max_weight)
				return false;
		}
		c = sched->constraints[sched->state.event];
	} while (c->weight != sched->state.weight);

	sched->state.counter = 0;	/* start with first counter */

	return true;
}

/*
 * Assign a counter for each event.
 */
static int perf_assign_events(struct event_constraint **constraints, int n,
			      int wmin, int wmax, int *assign)
{
	struct perf_sched sched;

	perf_sched_init(&sched, constraints, n, wmin, wmax);

	do {
		if (!perf_sched_find_counter(&sched))
			break;	/* failed */
		if (assign)
			assign[sched.state.event] = sched.state.counter;
	} while (perf_sched_next_event(&sched));

	return sched.state.unassigned;
}

724
int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
725
{
726
	struct event_constraint *c, *constraints[X86_PMC_IDX_MAX];
727
	unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
728
	int i, wmin, wmax, num = 0;
729 730 731 732
	struct hw_perf_event *hwc;

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

733
	for (i = 0, wmin = X86_PMC_IDX_MAX, wmax = 0; i < n; i++) {
734 735
		c = x86_pmu.get_event_constraints(cpuc, cpuc->event_list[i]);
		constraints[i] = c;
736 737
		wmin = min(wmin, c->weight);
		wmax = max(wmax, c->weight);
738 739
	}

740 741 742
	/*
	 * fastpath, try to reuse previous register
	 */
743
	for (i = 0; i < n; i++) {
744
		hwc = &cpuc->event_list[i]->hw;
745
		c = constraints[i];
746 747 748 749 750 751

		/* never assigned */
		if (hwc->idx == -1)
			break;

		/* constraint still honored */
752
		if (!test_bit(hwc->idx, c->idxmsk))
753 754 755 756 757 758
			break;

		/* not already used */
		if (test_bit(hwc->idx, used_mask))
			break;

P
Peter Zijlstra 已提交
759
		__set_bit(hwc->idx, used_mask);
760 761 762 763
		if (assign)
			assign[i] = hwc->idx;
	}

764 765 766
	/* slow path */
	if (i != n)
		num = perf_assign_events(constraints, n, wmin, wmax, assign);
767

768 769 770 771 772 773 774 775 776 777
	/*
	 * scheduling failed or is just a simulation,
	 * free resources if necessary
	 */
	if (!assign || num) {
		for (i = 0; i < n; i++) {
			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, cpuc->event_list[i]);
		}
	}
778
	return num ? -EINVAL : 0;
779 780 781 782 783 784 785 786 787 788 789
}

/*
 * dogrp: true if must collect siblings events (group)
 * returns total number of events and error code
 */
static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp)
{
	struct perf_event *event;
	int n, max_count;

790
	max_count = x86_pmu.num_counters + x86_pmu.num_counters_fixed;
791 792 793 794 795 796

	/* current number of events already accepted */
	n = cpuc->n_events;

	if (is_x86_event(leader)) {
		if (n >= max_count)
797
			return -EINVAL;
798 799 800 801 802 803 804 805
		cpuc->event_list[n] = leader;
		n++;
	}
	if (!dogrp)
		return n;

	list_for_each_entry(event, &leader->sibling_list, group_entry) {
		if (!is_x86_event(event) ||
806
		    event->state <= PERF_EVENT_STATE_OFF)
807 808 809
			continue;

		if (n >= max_count)
810
			return -EINVAL;
811 812 813 814 815 816 817 818

		cpuc->event_list[n] = event;
		n++;
	}
	return n;
}

static inline void x86_assign_hw_event(struct perf_event *event,
819
				struct cpu_hw_events *cpuc, int i)
820
{
821 822 823 824 825
	struct hw_perf_event *hwc = &event->hw;

	hwc->idx = cpuc->assign[i];
	hwc->last_cpu = smp_processor_id();
	hwc->last_tag = ++cpuc->tags[i];
826 827 828 829 830 831

	if (hwc->idx == X86_PMC_IDX_FIXED_BTS) {
		hwc->config_base = 0;
		hwc->event_base	= 0;
	} else if (hwc->idx >= X86_PMC_IDX_FIXED) {
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
832
		hwc->event_base = MSR_ARCH_PERFMON_FIXED_CTR0 + (hwc->idx - X86_PMC_IDX_FIXED);
833
	} else {
834 835
		hwc->config_base = x86_pmu_config_addr(hwc->idx);
		hwc->event_base  = x86_pmu_event_addr(hwc->idx);
836 837 838
	}
}

839 840 841 842 843 844 845 846 847
static inline int match_prev_assignment(struct hw_perf_event *hwc,
					struct cpu_hw_events *cpuc,
					int i)
{
	return hwc->idx == cpuc->assign[i] &&
		hwc->last_cpu == smp_processor_id() &&
		hwc->last_tag == cpuc->tags[i];
}

P
Peter Zijlstra 已提交
848
static void x86_pmu_start(struct perf_event *event, int flags);
849

P
Peter Zijlstra 已提交
850
static void x86_pmu_enable(struct pmu *pmu)
851
{
852 853 854
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	struct perf_event *event;
	struct hw_perf_event *hwc;
855
	int i, added = cpuc->n_added;
856

857
	if (!x86_pmu_initialized())
858
		return;
859 860 861 862

	if (cpuc->enabled)
		return;

863
	if (cpuc->n_added) {
864
		int n_running = cpuc->n_events - cpuc->n_added;
865 866 867 868 869 870 871
		/*
		 * apply assignment obtained either from
		 * hw_perf_group_sched_in() or x86_pmu_enable()
		 *
		 * step1: save events moving to new counters
		 * step2: reprogram moved events into new counters
		 */
872
		for (i = 0; i < n_running; i++) {
873 874 875
			event = cpuc->event_list[i];
			hwc = &event->hw;

876 877 878 879 880 881 882 883
			/*
			 * we can avoid reprogramming counter if:
			 * - assigned same counter as last time
			 * - running on same CPU as last time
			 * - no other event has used the counter since
			 */
			if (hwc->idx == -1 ||
			    match_prev_assignment(hwc, cpuc, i))
884 885
				continue;

P
Peter Zijlstra 已提交
886 887 888 889 890 891 892 893
			/*
			 * Ensure we don't accidentally enable a stopped
			 * counter simply because we rescheduled.
			 */
			if (hwc->state & PERF_HES_STOPPED)
				hwc->state |= PERF_HES_ARCH;

			x86_pmu_stop(event, PERF_EF_UPDATE);
894 895 896 897 898 899
		}

		for (i = 0; i < cpuc->n_events; i++) {
			event = cpuc->event_list[i];
			hwc = &event->hw;

900
			if (!match_prev_assignment(hwc, cpuc, i))
901
				x86_assign_hw_event(event, cpuc, i);
902 903
			else if (i < n_running)
				continue;
904

P
Peter Zijlstra 已提交
905 906 907 908
			if (hwc->state & PERF_HES_ARCH)
				continue;

			x86_pmu_start(event, PERF_EF_RELOAD);
909 910 911 912
		}
		cpuc->n_added = 0;
		perf_events_lapic_init();
	}
913 914 915 916

	cpuc->enabled = 1;
	barrier();

917
	x86_pmu.enable_all(added);
918 919
}

920
static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left);
I
Ingo Molnar 已提交
921

922 923
/*
 * Set the next IRQ period, based on the hwc->period_left value.
924
 * To be called with the event disabled in hw:
925
 */
926
int x86_perf_event_set_period(struct perf_event *event)
I
Ingo Molnar 已提交
927
{
928
	struct hw_perf_event *hwc = &event->hw;
929
	s64 left = local64_read(&hwc->period_left);
930
	s64 period = hwc->sample_period;
931
	int ret = 0, idx = hwc->idx;
932

933 934 935
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

936
	/*
937
	 * If we are way outside a reasonable range then just skip forward:
938 939 940
	 */
	if (unlikely(left <= -period)) {
		left = period;
941
		local64_set(&hwc->period_left, left);
942
		hwc->last_period = period;
943
		ret = 1;
944 945 946 947
	}

	if (unlikely(left <= 0)) {
		left += period;
948
		local64_set(&hwc->period_left, left);
949
		hwc->last_period = period;
950
		ret = 1;
951
	}
952
	/*
953
	 * Quirk: certain CPUs dont like it if just 1 hw_event is left:
954 955 956
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
957

958 959 960
	if (left > x86_pmu.max_period)
		left = x86_pmu.max_period;

961
	per_cpu(pmc_prev_left[idx], smp_processor_id()) = left;
962 963

	/*
964
	 * The hw event starts counting from this event offset,
965 966
	 * mark it to be able to extra future deltas:
	 */
967
	local64_set(&hwc->prev_count, (u64)-left);
968

969
	wrmsrl(hwc->event_base, (u64)(-left) & x86_pmu.cntval_mask);
970 971 972 973 974 975 976

	/*
	 * Due to erratum on certan cpu we need
	 * a second write to be sure the register
	 * is updated properly
	 */
	if (x86_pmu.perfctr_second_write) {
977
		wrmsrl(hwc->event_base,
978
			(u64)(-left) & x86_pmu.cntval_mask);
979
	}
980

981
	perf_event_update_userpage(event);
982

983
	return ret;
984 985
}

986
void x86_pmu_enable_event(struct perf_event *event)
987
{
T
Tejun Heo 已提交
988
	if (__this_cpu_read(cpu_hw_events.enabled))
989 990
		__x86_pmu_enable_event(&event->hw,
				       ARCH_PERFMON_EVENTSEL_ENABLE);
I
Ingo Molnar 已提交
991 992
}

993
/*
P
Peter Zijlstra 已提交
994
 * Add a single event to the PMU.
995 996 997
 *
 * The event is added to the group of enabled events
 * but only if it can be scehduled with existing events.
998
 */
P
Peter Zijlstra 已提交
999
static int x86_pmu_add(struct perf_event *event, int flags)
1000 1001
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1002 1003 1004
	struct hw_perf_event *hwc;
	int assign[X86_PMC_IDX_MAX];
	int n, n0, ret;
1005

1006
	hwc = &event->hw;
1007

P
Peter Zijlstra 已提交
1008
	perf_pmu_disable(event->pmu);
1009
	n0 = cpuc->n_events;
1010 1011 1012
	ret = n = collect_events(cpuc, event, false);
	if (ret < 0)
		goto out;
1013

P
Peter Zijlstra 已提交
1014 1015 1016 1017
	hwc->state = PERF_HES_UPTODATE | PERF_HES_STOPPED;
	if (!(flags & PERF_EF_START))
		hwc->state |= PERF_HES_ARCH;

1018 1019
	/*
	 * If group events scheduling transaction was started,
L
Lucas De Marchi 已提交
1020
	 * skip the schedulability test here, it will be performed
P
Peter Zijlstra 已提交
1021
	 * at commit time (->commit_txn) as a whole
1022
	 */
1023
	if (cpuc->group_flag & PERF_EVENT_TXN)
1024
		goto done_collect;
1025

1026
	ret = x86_pmu.schedule_events(cpuc, n, assign);
1027
	if (ret)
1028
		goto out;
1029 1030 1031 1032 1033
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));
1034

1035
done_collect:
1036
	cpuc->n_events = n;
1037
	cpuc->n_added += n - n0;
1038
	cpuc->n_txn += n - n0;
1039

1040 1041
	ret = 0;
out:
P
Peter Zijlstra 已提交
1042
	perf_pmu_enable(event->pmu);
1043
	return ret;
I
Ingo Molnar 已提交
1044 1045
}

P
Peter Zijlstra 已提交
1046
static void x86_pmu_start(struct perf_event *event, int flags)
1047
{
P
Peter Zijlstra 已提交
1048 1049 1050
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int idx = event->hw.idx;

P
Peter Zijlstra 已提交
1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
	if (WARN_ON_ONCE(!(event->hw.state & PERF_HES_STOPPED)))
		return;

	if (WARN_ON_ONCE(idx == -1))
		return;

	if (flags & PERF_EF_RELOAD) {
		WARN_ON_ONCE(!(event->hw.state & PERF_HES_UPTODATE));
		x86_perf_event_set_period(event);
	}

	event->hw.state = 0;
1063

P
Peter Zijlstra 已提交
1064 1065
	cpuc->events[idx] = event;
	__set_bit(idx, cpuc->active_mask);
1066
	__set_bit(idx, cpuc->running);
1067
	x86_pmu.enable(event);
P
Peter Zijlstra 已提交
1068
	perf_event_update_userpage(event);
1069 1070
}

1071
void perf_event_print_debug(void)
I
Ingo Molnar 已提交
1072
{
1073
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
1074
	u64 pebs;
1075
	struct cpu_hw_events *cpuc;
1076
	unsigned long flags;
1077 1078
	int cpu, idx;

1079
	if (!x86_pmu.num_counters)
1080
		return;
I
Ingo Molnar 已提交
1081

1082
	local_irq_save(flags);
I
Ingo Molnar 已提交
1083 1084

	cpu = smp_processor_id();
1085
	cpuc = &per_cpu(cpu_hw_events, cpu);
I
Ingo Molnar 已提交
1086

1087
	if (x86_pmu.version >= 2) {
1088 1089 1090 1091
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);
1092
		rdmsrl(MSR_IA32_PEBS_ENABLE, pebs);
1093 1094 1095 1096 1097 1098

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
1099
		pr_info("CPU#%d: pebs:       %016llx\n", cpu, pebs);
1100
	}
1101
	pr_info("CPU#%d: active:     %016llx\n", cpu, *(u64 *)cpuc->active_mask);
I
Ingo Molnar 已提交
1102

1103
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1104 1105
		rdmsrl(x86_pmu_config_addr(idx), pmc_ctrl);
		rdmsrl(x86_pmu_event_addr(idx), pmc_count);
I
Ingo Molnar 已提交
1106

1107
		prev_left = per_cpu(pmc_prev_left[idx], cpu);
I
Ingo Molnar 已提交
1108

1109
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
1110
			cpu, idx, pmc_ctrl);
1111
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
1112
			cpu, idx, pmc_count);
1113
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
1114
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
1115
	}
1116
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
1117 1118
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

1119
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
1120 1121
			cpu, idx, pmc_count);
	}
1122
	local_irq_restore(flags);
I
Ingo Molnar 已提交
1123 1124
}

1125
void x86_pmu_stop(struct perf_event *event, int flags)
I
Ingo Molnar 已提交
1126
{
1127
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1128
	struct hw_perf_event *hwc = &event->hw;
I
Ingo Molnar 已提交
1129

P
Peter Zijlstra 已提交
1130 1131 1132 1133 1134 1135
	if (__test_and_clear_bit(hwc->idx, cpuc->active_mask)) {
		x86_pmu.disable(event);
		cpuc->events[hwc->idx] = NULL;
		WARN_ON_ONCE(hwc->state & PERF_HES_STOPPED);
		hwc->state |= PERF_HES_STOPPED;
	}
1136

P
Peter Zijlstra 已提交
1137 1138 1139 1140 1141 1142 1143 1144
	if ((flags & PERF_EF_UPDATE) && !(hwc->state & PERF_HES_UPTODATE)) {
		/*
		 * Drain the remaining delta count out of a event
		 * that we are disabling:
		 */
		x86_perf_event_update(event);
		hwc->state |= PERF_HES_UPTODATE;
	}
1145 1146
}

P
Peter Zijlstra 已提交
1147
static void x86_pmu_del(struct perf_event *event, int flags)
1148 1149 1150 1151
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int i;

1152 1153 1154 1155 1156
	/*
	 * If we're called during a txn, we don't need to do anything.
	 * The events never got scheduled and ->cancel_txn will truncate
	 * the event_list.
	 */
1157
	if (cpuc->group_flag & PERF_EVENT_TXN)
1158 1159
		return;

P
Peter Zijlstra 已提交
1160
	x86_pmu_stop(event, PERF_EF_UPDATE);
1161

1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
	for (i = 0; i < cpuc->n_events; i++) {
		if (event == cpuc->event_list[i]) {

			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, event);

			while (++i < cpuc->n_events)
				cpuc->event_list[i-1] = cpuc->event_list[i];

			--cpuc->n_events;
1172
			break;
1173 1174
		}
	}
1175
	perf_event_update_userpage(event);
I
Ingo Molnar 已提交
1176 1177
}

1178
int x86_pmu_handle_irq(struct pt_regs *regs)
1179
{
1180
	struct perf_sample_data data;
1181 1182
	struct cpu_hw_events *cpuc;
	struct perf_event *event;
V
Vince Weaver 已提交
1183
	int idx, handled = 0;
1184 1185
	u64 val;

1186
	cpuc = &__get_cpu_var(cpu_hw_events);
1187

1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
	/*
	 * Some chipsets need to unmask the LVTPC in a particular spot
	 * inside the nmi handler.  As a result, the unmasking was pushed
	 * into all the nmi handlers.
	 *
	 * This generic handler doesn't seem to have any issues where the
	 * unmasking occurs so it was left at the top.
	 */
	apic_write(APIC_LVTPC, APIC_DM_NMI);

1198
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1199 1200 1201 1202 1203 1204 1205 1206
		if (!test_bit(idx, cpuc->active_mask)) {
			/*
			 * Though we deactivated the counter some cpus
			 * might still deliver spurious interrupts still
			 * in flight. Catch them:
			 */
			if (__test_and_clear_bit(idx, cpuc->running))
				handled++;
1207
			continue;
1208
		}
1209

1210
		event = cpuc->events[idx];
1211

1212
		val = x86_perf_event_update(event);
1213
		if (val & (1ULL << (x86_pmu.cntval_bits - 1)))
1214
			continue;
1215

1216
		/*
1217
		 * event overflow
1218
		 */
1219
		handled++;
1220
		perf_sample_data_init(&data, 0, event->hw.last_period);
1221

1222
		if (!x86_perf_event_set_period(event))
1223 1224
			continue;

1225
		if (perf_event_overflow(event, &data, regs))
P
Peter Zijlstra 已提交
1226
			x86_pmu_stop(event, 0);
1227
	}
1228

1229 1230 1231
	if (handled)
		inc_irq_stat(apic_perf_irqs);

1232 1233
	return handled;
}
1234

1235
void perf_events_lapic_init(void)
I
Ingo Molnar 已提交
1236
{
1237
	if (!x86_pmu.apic || !x86_pmu_initialized())
I
Ingo Molnar 已提交
1238
		return;
1239

I
Ingo Molnar 已提交
1240
	/*
1241
	 * Always use NMI for PMU
I
Ingo Molnar 已提交
1242
	 */
1243
	apic_write(APIC_LVTPC, APIC_DM_NMI);
I
Ingo Molnar 已提交
1244 1245 1246
}

static int __kprobes
1247
perf_event_nmi_handler(unsigned int cmd, struct pt_regs *regs)
I
Ingo Molnar 已提交
1248
{
1249
	if (!atomic_read(&active_events))
1250
		return NMI_DONE;
1251

1252
	return x86_pmu.handle_irq(regs);
I
Ingo Molnar 已提交
1253 1254
}

1255 1256
struct event_constraint emptyconstraint;
struct event_constraint unconstrained;
1257

1258 1259 1260 1261
static int __cpuinit
x86_pmu_notifier(struct notifier_block *self, unsigned long action, void *hcpu)
{
	unsigned int cpu = (long)hcpu;
1262
	struct cpu_hw_events *cpuc = &per_cpu(cpu_hw_events, cpu);
1263
	int ret = NOTIFY_OK;
1264 1265 1266

	switch (action & ~CPU_TASKS_FROZEN) {
	case CPU_UP_PREPARE:
1267
		cpuc->kfree_on_online = NULL;
1268
		if (x86_pmu.cpu_prepare)
1269
			ret = x86_pmu.cpu_prepare(cpu);
1270 1271 1272
		break;

	case CPU_STARTING:
1273 1274
		if (x86_pmu.attr_rdpmc)
			set_in_cr4(X86_CR4_PCE);
1275 1276 1277 1278
		if (x86_pmu.cpu_starting)
			x86_pmu.cpu_starting(cpu);
		break;

1279 1280 1281 1282
	case CPU_ONLINE:
		kfree(cpuc->kfree_on_online);
		break;

1283 1284 1285 1286 1287
	case CPU_DYING:
		if (x86_pmu.cpu_dying)
			x86_pmu.cpu_dying(cpu);
		break;

1288
	case CPU_UP_CANCELED:
1289 1290 1291 1292 1293 1294 1295 1296 1297
	case CPU_DEAD:
		if (x86_pmu.cpu_dead)
			x86_pmu.cpu_dead(cpu);
		break;

	default:
		break;
	}

1298
	return ret;
1299 1300
}

1301 1302 1303 1304 1305 1306 1307 1308 1309 1310
static void __init pmu_check_apic(void)
{
	if (cpu_has_apic)
		return;

	x86_pmu.apic = 0;
	pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
	pr_info("no hardware sampling interrupt available.\n");
}

1311 1312 1313 1314 1315
static struct attribute_group x86_pmu_format_group = {
	.name = "format",
	.attrs = NULL,
};

1316
static int __init init_hw_perf_events(void)
1317
{
1318
	struct x86_pmu_quirk *quirk;
1319
	struct event_constraint *c;
1320 1321
	int err;

1322
	pr_info("Performance Events: ");
1323

1324 1325
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
1326
		err = intel_pmu_init();
1327
		break;
1328
	case X86_VENDOR_AMD:
1329
		err = amd_pmu_init();
1330
		break;
1331
	default:
1332
		return 0;
1333
	}
1334
	if (err != 0) {
1335
		pr_cont("no PMU driver, software events only.\n");
1336
		return 0;
1337
	}
1338

1339 1340
	pmu_check_apic();

1341
	/* sanity check that the hardware exists or is emulated */
1342
	if (!check_hw_exists())
1343
		return 0;
1344

1345
	pr_cont("%s PMU driver.\n", x86_pmu.name);
1346

1347 1348
	for (quirk = x86_pmu.quirks; quirk; quirk = quirk->next)
		quirk->func();
1349

1350
	if (x86_pmu.num_counters > X86_PMC_MAX_GENERIC) {
1351
		WARN(1, KERN_ERR "hw perf events %d > max(%d), clipping!",
1352 1353
		     x86_pmu.num_counters, X86_PMC_MAX_GENERIC);
		x86_pmu.num_counters = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
1354
	}
1355
	x86_pmu.intel_ctrl = (1 << x86_pmu.num_counters) - 1;
I
Ingo Molnar 已提交
1356

1357
	if (x86_pmu.num_counters_fixed > X86_PMC_MAX_FIXED) {
1358
		WARN(1, KERN_ERR "hw perf events fixed %d > max(%d), clipping!",
1359 1360
		     x86_pmu.num_counters_fixed, X86_PMC_MAX_FIXED);
		x86_pmu.num_counters_fixed = X86_PMC_MAX_FIXED;
1361
	}
1362

1363
	x86_pmu.intel_ctrl |=
1364
		((1LL << x86_pmu.num_counters_fixed)-1) << X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
1365

1366
	perf_events_lapic_init();
1367
	register_nmi_handler(NMI_LOCAL, perf_event_nmi_handler, 0, "PMI");
1368

1369
	unconstrained = (struct event_constraint)
1370
		__EVENT_CONSTRAINT(0, (1ULL << x86_pmu.num_counters) - 1,
1371
				   0, x86_pmu.num_counters, 0);
1372

1373
	if (x86_pmu.event_constraints) {
1374 1375 1376 1377
		/*
		 * event on fixed counter2 (REF_CYCLES) only works on this
		 * counter, so do not extend mask to generic counters
		 */
1378
		for_each_event_constraint(c, x86_pmu.event_constraints) {
1379 1380
			if (c->cmask != X86_RAW_EVENT_MASK
			    || c->idxmsk64 == X86_PMC_MSK_FIXED_REF_CYCLES) {
1381
				continue;
1382
			}
1383

1384 1385
			c->idxmsk64 |= (1ULL << x86_pmu.num_counters) - 1;
			c->weight += x86_pmu.num_counters;
1386 1387 1388
		}
	}

1389
	x86_pmu.attr_rdpmc = 1; /* enable userspace RDPMC usage by default */
1390
	x86_pmu_format_group.attrs = x86_pmu.format_attrs;
1391

I
Ingo Molnar 已提交
1392
	pr_info("... version:                %d\n",     x86_pmu.version);
1393 1394 1395
	pr_info("... bit width:              %d\n",     x86_pmu.cntval_bits);
	pr_info("... generic registers:      %d\n",     x86_pmu.num_counters);
	pr_info("... value mask:             %016Lx\n", x86_pmu.cntval_mask);
I
Ingo Molnar 已提交
1396
	pr_info("... max period:             %016Lx\n", x86_pmu.max_period);
1397
	pr_info("... fixed-purpose events:   %d\n",     x86_pmu.num_counters_fixed);
1398
	pr_info("... event mask:             %016Lx\n", x86_pmu.intel_ctrl);
1399

P
Peter Zijlstra 已提交
1400
	perf_pmu_register(&pmu, "cpu", PERF_TYPE_RAW);
1401
	perf_cpu_notifier(x86_pmu_notifier);
1402 1403

	return 0;
I
Ingo Molnar 已提交
1404
}
1405
early_initcall(init_hw_perf_events);
I
Ingo Molnar 已提交
1406

1407
static inline void x86_pmu_read(struct perf_event *event)
1408
{
1409
	x86_perf_event_update(event);
1410 1411
}

1412 1413 1414 1415 1416
/*
 * Start group events scheduling transaction
 * Set the flag to make pmu::enable() not perform the
 * schedulability test, it will be performed at commit time
 */
P
Peter Zijlstra 已提交
1417
static void x86_pmu_start_txn(struct pmu *pmu)
1418
{
P
Peter Zijlstra 已提交
1419
	perf_pmu_disable(pmu);
T
Tejun Heo 已提交
1420 1421
	__this_cpu_or(cpu_hw_events.group_flag, PERF_EVENT_TXN);
	__this_cpu_write(cpu_hw_events.n_txn, 0);
1422 1423 1424 1425 1426 1427 1428
}

/*
 * Stop group events scheduling transaction
 * Clear the flag and pmu::enable() will perform the
 * schedulability test.
 */
P
Peter Zijlstra 已提交
1429
static void x86_pmu_cancel_txn(struct pmu *pmu)
1430
{
T
Tejun Heo 已提交
1431
	__this_cpu_and(cpu_hw_events.group_flag, ~PERF_EVENT_TXN);
1432 1433 1434
	/*
	 * Truncate the collected events.
	 */
T
Tejun Heo 已提交
1435 1436
	__this_cpu_sub(cpu_hw_events.n_added, __this_cpu_read(cpu_hw_events.n_txn));
	__this_cpu_sub(cpu_hw_events.n_events, __this_cpu_read(cpu_hw_events.n_txn));
P
Peter Zijlstra 已提交
1437
	perf_pmu_enable(pmu);
1438 1439 1440 1441 1442 1443 1444
}

/*
 * Commit group events scheduling transaction
 * Perform the group schedulability test as a whole
 * Return 0 if success
 */
P
Peter Zijlstra 已提交
1445
static int x86_pmu_commit_txn(struct pmu *pmu)
1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int assign[X86_PMC_IDX_MAX];
	int n, ret;

	n = cpuc->n_events;

	if (!x86_pmu_initialized())
		return -EAGAIN;

	ret = x86_pmu.schedule_events(cpuc, n, assign);
	if (ret)
		return ret;

	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));

1466
	cpuc->group_flag &= ~PERF_EVENT_TXN;
P
Peter Zijlstra 已提交
1467
	perf_pmu_enable(pmu);
1468 1469
	return 0;
}
1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
/*
 * a fake_cpuc is used to validate event groups. Due to
 * the extra reg logic, we need to also allocate a fake
 * per_core and per_cpu structure. Otherwise, group events
 * using extra reg may conflict without the kernel being
 * able to catch this when the last event gets added to
 * the group.
 */
static void free_fake_cpuc(struct cpu_hw_events *cpuc)
{
	kfree(cpuc->shared_regs);
	kfree(cpuc);
}

static struct cpu_hw_events *allocate_fake_cpuc(void)
{
	struct cpu_hw_events *cpuc;
	int cpu = raw_smp_processor_id();

	cpuc = kzalloc(sizeof(*cpuc), GFP_KERNEL);
	if (!cpuc)
		return ERR_PTR(-ENOMEM);

	/* only needed, if we have extra_regs */
	if (x86_pmu.extra_regs) {
		cpuc->shared_regs = allocate_shared_regs(cpu);
		if (!cpuc->shared_regs)
			goto error;
	}
	return cpuc;
error:
	free_fake_cpuc(cpuc);
	return ERR_PTR(-ENOMEM);
}
1504

1505 1506 1507 1508 1509 1510 1511 1512 1513
/*
 * validate that we can schedule this event
 */
static int validate_event(struct perf_event *event)
{
	struct cpu_hw_events *fake_cpuc;
	struct event_constraint *c;
	int ret = 0;

1514 1515 1516
	fake_cpuc = allocate_fake_cpuc();
	if (IS_ERR(fake_cpuc))
		return PTR_ERR(fake_cpuc);
1517 1518 1519 1520

	c = x86_pmu.get_event_constraints(fake_cpuc, event);

	if (!c || !c->weight)
1521
		ret = -EINVAL;
1522 1523 1524 1525

	if (x86_pmu.put_event_constraints)
		x86_pmu.put_event_constraints(fake_cpuc, event);

1526
	free_fake_cpuc(fake_cpuc);
1527 1528 1529 1530

	return ret;
}

1531 1532 1533 1534
/*
 * validate a single event group
 *
 * validation include:
1535 1536 1537
 *	- check events are compatible which each other
 *	- events do not compete for the same counter
 *	- number of events <= number of counters
1538 1539 1540 1541
 *
 * validation ensures the group can be loaded onto the
 * PMU if it was the only group available.
 */
1542 1543
static int validate_group(struct perf_event *event)
{
1544
	struct perf_event *leader = event->group_leader;
1545
	struct cpu_hw_events *fake_cpuc;
1546
	int ret = -EINVAL, n;
1547

1548 1549 1550
	fake_cpuc = allocate_fake_cpuc();
	if (IS_ERR(fake_cpuc))
		return PTR_ERR(fake_cpuc);
1551 1552 1553 1554 1555 1556
	/*
	 * the event is not yet connected with its
	 * siblings therefore we must first collect
	 * existing siblings, then add the new event
	 * before we can simulate the scheduling
	 */
1557
	n = collect_events(fake_cpuc, leader, true);
1558
	if (n < 0)
1559
		goto out;
1560

1561 1562
	fake_cpuc->n_events = n;
	n = collect_events(fake_cpuc, event, false);
1563
	if (n < 0)
1564
		goto out;
1565

1566
	fake_cpuc->n_events = n;
1567

1568
	ret = x86_pmu.schedule_events(fake_cpuc, n, NULL);
1569 1570

out:
1571
	free_fake_cpuc(fake_cpuc);
1572
	return ret;
1573 1574
}

1575
static int x86_pmu_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
1576
{
P
Peter Zijlstra 已提交
1577
	struct pmu *tmp;
I
Ingo Molnar 已提交
1578 1579
	int err;

1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590
	switch (event->attr.type) {
	case PERF_TYPE_RAW:
	case PERF_TYPE_HARDWARE:
	case PERF_TYPE_HW_CACHE:
		break;

	default:
		return -ENOENT;
	}

	err = __x86_pmu_event_init(event);
1591
	if (!err) {
1592 1593 1594 1595 1596 1597 1598 1599
		/*
		 * we temporarily connect event to its pmu
		 * such that validate_group() can classify
		 * it as an x86 event using is_x86_event()
		 */
		tmp = event->pmu;
		event->pmu = &pmu;

1600 1601
		if (event->group_leader != event)
			err = validate_group(event);
1602 1603
		else
			err = validate_event(event);
1604 1605

		event->pmu = tmp;
1606
	}
1607
	if (err) {
1608 1609
		if (event->destroy)
			event->destroy(event);
1610
	}
I
Ingo Molnar 已提交
1611

1612
	return err;
I
Ingo Molnar 已提交
1613
}
1614

1615 1616 1617 1618
static int x86_pmu_event_idx(struct perf_event *event)
{
	int idx = event->hw.idx;

1619 1620 1621
	if (!x86_pmu.attr_rdpmc)
		return 0;

1622 1623 1624 1625 1626 1627 1628 1629
	if (x86_pmu.num_counters_fixed && idx >= X86_PMC_IDX_FIXED) {
		idx -= X86_PMC_IDX_FIXED;
		idx |= 1 << 30;
	}

	return idx + 1;
}

1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673
static ssize_t get_attr_rdpmc(struct device *cdev,
			      struct device_attribute *attr,
			      char *buf)
{
	return snprintf(buf, 40, "%d\n", x86_pmu.attr_rdpmc);
}

static void change_rdpmc(void *info)
{
	bool enable = !!(unsigned long)info;

	if (enable)
		set_in_cr4(X86_CR4_PCE);
	else
		clear_in_cr4(X86_CR4_PCE);
}

static ssize_t set_attr_rdpmc(struct device *cdev,
			      struct device_attribute *attr,
			      const char *buf, size_t count)
{
	unsigned long val = simple_strtoul(buf, NULL, 0);

	if (!!val != !!x86_pmu.attr_rdpmc) {
		x86_pmu.attr_rdpmc = !!val;
		smp_call_function(change_rdpmc, (void *)val, 1);
	}

	return count;
}

static DEVICE_ATTR(rdpmc, S_IRUSR | S_IWUSR, get_attr_rdpmc, set_attr_rdpmc);

static struct attribute *x86_pmu_attrs[] = {
	&dev_attr_rdpmc.attr,
	NULL,
};

static struct attribute_group x86_pmu_attr_group = {
	.attrs = x86_pmu_attrs,
};

static const struct attribute_group *x86_pmu_attr_groups[] = {
	&x86_pmu_attr_group,
1674
	&x86_pmu_format_group,
1675 1676 1677
	NULL,
};

1678 1679 1680 1681 1682 1683
static void x86_pmu_flush_branch_stack(void)
{
	if (x86_pmu.flush_branch_stack)
		x86_pmu.flush_branch_stack();
}

1684
static struct pmu pmu = {
1685 1686
	.pmu_enable		= x86_pmu_enable,
	.pmu_disable		= x86_pmu_disable,
P
Peter Zijlstra 已提交
1687

1688 1689
	.attr_groups	= x86_pmu_attr_groups,

1690
	.event_init	= x86_pmu_event_init,
P
Peter Zijlstra 已提交
1691

1692 1693 1694 1695 1696
	.add			= x86_pmu_add,
	.del			= x86_pmu_del,
	.start			= x86_pmu_start,
	.stop			= x86_pmu_stop,
	.read			= x86_pmu_read,
P
Peter Zijlstra 已提交
1697

1698 1699 1700
	.start_txn	= x86_pmu_start_txn,
	.cancel_txn	= x86_pmu_cancel_txn,
	.commit_txn	= x86_pmu_commit_txn,
1701 1702

	.event_idx	= x86_pmu_event_idx,
1703
	.flush_branch_stack	= x86_pmu_flush_branch_stack,
1704 1705
};

1706
void arch_perf_update_userpage(struct perf_event_mmap_page *userpg, u64 now)
1707
{
1708 1709 1710 1711
	userpg->cap_usr_time = 0;
	userpg->cap_usr_rdpmc = x86_pmu.attr_rdpmc;
	userpg->pmc_width = x86_pmu.cntval_bits;

1712 1713 1714 1715 1716 1717
	if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
		return;

	if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
		return;

1718
	userpg->cap_usr_time = 1;
1719 1720 1721 1722 1723
	userpg->time_mult = this_cpu_read(cyc2ns);
	userpg->time_shift = CYC2NS_SCALE_FACTOR;
	userpg->time_offset = this_cpu_read(cyc2ns_offset) - now;
}

1724 1725 1726 1727 1728 1729
/*
 * callchain support
 */

static int backtrace_stack(void *data, char *name)
{
1730
	return 0;
1731 1732 1733 1734 1735 1736
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

1737
	perf_callchain_store(entry, addr);
1738 1739 1740 1741 1742
}

static const struct stacktrace_ops backtrace_ops = {
	.stack			= backtrace_stack,
	.address		= backtrace_address,
1743
	.walk_stack		= print_context_stack_bp,
1744 1745
};

1746 1747
void
perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs)
1748
{
1749 1750
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
		/* TODO: We don't support guest os callchain now */
1751
		return;
1752 1753
	}

1754
	perf_callchain_store(entry, regs->ip);
1755

1756
	dump_trace(NULL, regs, NULL, 0, &backtrace_ops, entry);
1757 1758
}

1759
#ifdef CONFIG_COMPAT
H
H. Peter Anvin 已提交
1760 1761 1762

#include <asm/compat.h>

1763 1764
static inline int
perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
1765
{
1766 1767 1768
	/* 32-bit process in 64-bit kernel. */
	struct stack_frame_ia32 frame;
	const void __user *fp;
1769

1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781
	if (!test_thread_flag(TIF_IA32))
		return 0;

	fp = compat_ptr(regs->bp);
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
		unsigned long bytes;
		frame.next_frame     = 0;
		frame.return_address = 0;

		bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
		if (bytes != sizeof(frame))
			break;
1782

1783 1784
		if (fp < compat_ptr(regs->sp))
			break;
1785

1786
		perf_callchain_store(entry, frame.return_address);
1787 1788 1789
		fp = compat_ptr(frame.next_frame);
	}
	return 1;
1790
}
1791 1792 1793 1794 1795 1796 1797
#else
static inline int
perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
    return 0;
}
#endif
1798

1799 1800
void
perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs)
1801 1802 1803 1804
{
	struct stack_frame frame;
	const void __user *fp;

1805 1806
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
		/* TODO: We don't support guest os callchain now */
1807
		return;
1808
	}
1809

1810
	fp = (void __user *)regs->bp;
1811

1812
	perf_callchain_store(entry, regs->ip);
1813

1814 1815 1816
	if (!current->mm)
		return;

1817 1818 1819
	if (perf_callchain_user32(regs, entry))
		return;

1820
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
1821
		unsigned long bytes;
1822
		frame.next_frame	     = NULL;
1823 1824
		frame.return_address = 0;

1825 1826
		bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
		if (bytes != sizeof(frame))
1827 1828
			break;

1829
		if ((unsigned long)fp < regs->sp)
1830 1831
			break;

1832
		perf_callchain_store(entry, frame.return_address);
1833
		fp = frame.next_frame;
1834 1835 1836
	}
}

1837 1838 1839
unsigned long perf_instruction_pointer(struct pt_regs *regs)
{
	unsigned long ip;
1840

1841 1842 1843 1844
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest())
		ip = perf_guest_cbs->get_guest_ip();
	else
		ip = instruction_pointer(regs);
1845

1846 1847 1848 1849 1850 1851
	return ip;
}

unsigned long perf_misc_flags(struct pt_regs *regs)
{
	int misc = 0;
1852

1853
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864
		if (perf_guest_cbs->is_user_mode())
			misc |= PERF_RECORD_MISC_GUEST_USER;
		else
			misc |= PERF_RECORD_MISC_GUEST_KERNEL;
	} else {
		if (user_mode(regs))
			misc |= PERF_RECORD_MISC_USER;
		else
			misc |= PERF_RECORD_MISC_KERNEL;
	}

1865
	if (regs->flags & PERF_EFLAGS_EXACT)
P
Peter Zijlstra 已提交
1866
		misc |= PERF_RECORD_MISC_EXACT_IP;
1867 1868 1869

	return misc;
}
1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881

void perf_get_x86_pmu_capability(struct x86_pmu_capability *cap)
{
	cap->version		= x86_pmu.version;
	cap->num_counters_gp	= x86_pmu.num_counters;
	cap->num_counters_fixed	= x86_pmu.num_counters_fixed;
	cap->bit_width_gp	= x86_pmu.cntval_bits;
	cap->bit_width_fixed	= x86_pmu.cntval_bits;
	cap->events_mask	= (unsigned int)x86_pmu.events_maskl;
	cap->events_mask_len	= x86_pmu.events_mask_len;
}
EXPORT_SYMBOL_GPL(perf_get_x86_pmu_capability);