intel_ddi.c 66.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
/*
 * Copyright © 2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eugeni Dodonov <eugeni.dodonov@intel.com>
 *
 */

#include "i915_drv.h"
#include "intel_drv.h"

31 32 33
struct ddi_buf_trans {
	u32 trans1;	/* balance leg enable, de-emph level */
	u32 trans2;	/* vref sel, vswing */
34
	u8 i_boost;	/* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
35 36
};

37 38 39 40
/* HDMI/DVI modes ignore everything but the last 2 items. So we share
 * them for both DP and FDI transports, allowing those ports to
 * automatically adapt to HDMI connections as well
 */
41
static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
42 43 44 45 46 47 48 49 50
	{ 0x00FFFFFF, 0x0006000E, 0x0 },
	{ 0x00D75FFF, 0x0005000A, 0x0 },
	{ 0x00C30FFF, 0x00040006, 0x0 },
	{ 0x80AAAFFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x0005000A, 0x0 },
	{ 0x00D75FFF, 0x000C0004, 0x0 },
	{ 0x80C30FFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x00040006, 0x0 },
	{ 0x80D75FFF, 0x000B0000, 0x0 },
51 52
};

53
static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
54 55 56 57 58 59 60 61 62
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000F000A, 0x0 },
	{ 0x00C30FFF, 0x00060006, 0x0 },
	{ 0x00AAAFFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x000F000A, 0x0 },
	{ 0x00D75FFF, 0x00160004, 0x0 },
	{ 0x00C30FFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x00060006, 0x0 },
	{ 0x00D75FFF, 0x001E0000, 0x0 },
63 64
};

65 66
static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV d	db	*/
67 68 69 70 71 72 73 74 75 76 77 78
	{ 0x00FFFFFF, 0x0006000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00E79FFF, 0x000E000C, 0x0 },/* 1:	400	500	2	*/
	{ 0x00D75FFF, 0x0005000A, 0x0 },/* 2:	400	600	3.5	*/
	{ 0x00FFFFFF, 0x0005000A, 0x0 },/* 3:	600	600	0	*/
	{ 0x00E79FFF, 0x001D0007, 0x0 },/* 4:	600	750	2	*/
	{ 0x00D75FFF, 0x000C0004, 0x0 },/* 5:	600	900	3.5	*/
	{ 0x00FFFFFF, 0x00040006, 0x0 },/* 6:	800	800	0	*/
	{ 0x80E79FFF, 0x00030002, 0x0 },/* 7:	800	1000	2	*/
	{ 0x00FFFFFF, 0x00140005, 0x0 },/* 8:	850	850	0	*/
	{ 0x00FFFFFF, 0x000C0004, 0x0 },/* 9:	900	900	0	*/
	{ 0x00FFFFFF, 0x001C0003, 0x0 },/* 10:	950	950	0	*/
	{ 0x80FFFFFF, 0x00030002, 0x0 },/* 11:	1000	1000	0	*/
79 80
};

81
static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
82 83 84 85 86 87 88 89 90
	{ 0x00FFFFFF, 0x00000012, 0x0 },
	{ 0x00EBAFFF, 0x00020011, 0x0 },
	{ 0x00C71FFF, 0x0006000F, 0x0 },
	{ 0x00AAAFFF, 0x000E000A, 0x0 },
	{ 0x00FFFFFF, 0x00020011, 0x0 },
	{ 0x00DB6FFF, 0x0005000F, 0x0 },
	{ 0x00BEEFFF, 0x000A000C, 0x0 },
	{ 0x00FFFFFF, 0x0005000F, 0x0 },
	{ 0x00DB6FFF, 0x000A000C, 0x0 },
91 92
};

93
static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
94 95 96 97 98 99 100 101 102
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000E000A, 0x0 },
	{ 0x00BEFFFF, 0x00140006, 0x0 },
	{ 0x80B2CFFF, 0x001B0002, 0x0 },
	{ 0x00FFFFFF, 0x000E000A, 0x0 },
	{ 0x00DB6FFF, 0x00160005, 0x0 },
	{ 0x80C71FFF, 0x001A0002, 0x0 },
	{ 0x00F7DFFF, 0x00180004, 0x0 },
	{ 0x80D75FFF, 0x001B0002, 0x0 },
103 104
};

105
static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
106 107 108 109 110 111 112 113 114
	{ 0x00FFFFFF, 0x0001000E, 0x0 },
	{ 0x00D75FFF, 0x0004000A, 0x0 },
	{ 0x00C30FFF, 0x00070006, 0x0 },
	{ 0x00AAAFFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x0004000A, 0x0 },
	{ 0x00D75FFF, 0x00090004, 0x0 },
	{ 0x00C30FFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x00070006, 0x0 },
	{ 0x00D75FFF, 0x000C0000, 0x0 },
115 116
};

117 118
static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV df	db	*/
119 120 121 122 123 124 125 126 127 128
	{ 0x00FFFFFF, 0x0007000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00D75FFF, 0x000E000A, 0x0 },/* 1:	400	600	3.5	*/
	{ 0x00BEFFFF, 0x00140006, 0x0 },/* 2:	400	800	6	*/
	{ 0x00FFFFFF, 0x0009000D, 0x0 },/* 3:	450	450	0	*/
	{ 0x00FFFFFF, 0x000E000A, 0x0 },/* 4:	600	600	0	*/
	{ 0x00D7FFFF, 0x00140006, 0x0 },/* 5:	600	800	2.5	*/
	{ 0x80CB2FFF, 0x001B0002, 0x0 },/* 6:	600	1000	4.5	*/
	{ 0x00FFFFFF, 0x00140006, 0x0 },/* 7:	800	800	0	*/
	{ 0x80E79FFF, 0x001B0002, 0x0 },/* 8:	800	1000	2	*/
	{ 0x80FFFFFF, 0x001B0002, 0x0 },/* 9:	1000	1000	0	*/
129 130
};

131
/* Skylake H and S */
132
static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
133 134 135
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
136
	{ 0x80009010, 0x000000C0, 0x1 },
137 138
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
139
	{ 0x80007011, 0x000000C0, 0x1 },
140
	{ 0x00002016, 0x000000DF, 0x0 },
141
	{ 0x80005012, 0x000000C0, 0x1 },
142 143
};

144 145
/* Skylake U */
static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
146
	{ 0x0000201B, 0x000000A2, 0x0 },
147
	{ 0x00005012, 0x00000088, 0x0 },
148
	{ 0x80007011, 0x000000CD, 0x1 },
149
	{ 0x80009010, 0x000000C0, 0x1 },
150
	{ 0x0000201B, 0x0000009D, 0x0 },
151 152
	{ 0x80005012, 0x000000C0, 0x1 },
	{ 0x80007011, 0x000000C0, 0x1 },
153
	{ 0x00002016, 0x00000088, 0x0 },
154
	{ 0x80005012, 0x000000C0, 0x1 },
155 156
};

157 158
/* Skylake Y */
static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
159 160
	{ 0x00000018, 0x000000A2, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
161
	{ 0x80007011, 0x000000CD, 0x3 },
162
	{ 0x80009010, 0x000000C0, 0x3 },
163
	{ 0x00000018, 0x0000009D, 0x0 },
164 165
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
166
	{ 0x00000018, 0x00000088, 0x0 },
167
	{ 0x80005012, 0x000000C0, 0x3 },
168 169
};

170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
/* Kabylake H and S */
static const struct ddi_buf_trans kbl_ddi_translations_dp[] = {
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x80009010, 0x000000C0, 0x1 },
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000C0, 0x1 },
	{ 0x00002016, 0x00000097, 0x0 },
	{ 0x80005012, 0x000000C0, 0x1 },
};

/* Kabylake U */
static const struct ddi_buf_trans kbl_u_ddi_translations_dp[] = {
	{ 0x0000201B, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x80009010, 0x000000C0, 0x3 },
	{ 0x0000201B, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00002016, 0x0000004F, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

/* Kabylake Y */
static const struct ddi_buf_trans kbl_y_ddi_translations_dp[] = {
	{ 0x00001017, 0x000000A1, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
	{ 0x80007011, 0x000000CD, 0x3 },
	{ 0x8000800F, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000009D, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
	{ 0x00001017, 0x0000004C, 0x0 },
	{ 0x80005012, 0x000000C0, 0x3 },
};

209
/*
210
 * Skylake/Kabylake H and S
211 212
 * eDP 1.4 low vswing translation parameters
 */
213
static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
214 215 216 217 218 219 220 221 222 223 224 225 226
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00000018, 0x000000AB, 0x0 },
	{ 0x00007013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
};

/*
227
 * Skylake/Kabylake U
228 229 230 231 232 233 234 235 236 237 238 239 240
 * eDP 1.4 low vswing translation parameters
 */
static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00002016, 0x000000AB, 0x0 },
	{ 0x00005013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
241 242
};

243
/*
244
 * Skylake/Kabylake Y
245 246
 * eDP 1.4 low vswing translation parameters
 */
247
static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
248 249 250 251 252 253 254 255 256 257 258
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000AB, 0x0 },
	{ 0x00007011, 0x000000A4, 0x0 },
	{ 0x00009010, 0x000000DF, 0x0 },
	{ 0x00000018, 0x000000AA, 0x0 },
	{ 0x00006013, 0x000000A4, 0x0 },
	{ 0x00007011, 0x0000009D, 0x0 },
	{ 0x00000018, 0x000000A0, 0x0 },
	{ 0x00006012, 0x000000DF, 0x0 },
	{ 0x00000018, 0x0000008A, 0x0 },
};
259

260
/* Skylake/Kabylake U, H and S */
261
static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
262 263 264 265 266 267
	{ 0x00000018, 0x000000AC, 0x0 },
	{ 0x00005012, 0x0000009D, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00000018, 0x00000098, 0x0 },
	{ 0x00004013, 0x00000088, 0x0 },
268
	{ 0x80006012, 0x000000CD, 0x1 },
269
	{ 0x00000018, 0x000000DF, 0x0 },
270 271 272
	{ 0x80003015, 0x000000CD, 0x1 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x1 },
	{ 0x80000018, 0x000000C0, 0x1 },
273 274
};

275
/* Skylake/Kabylake Y */
276
static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
277 278
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00005012, 0x000000DF, 0x0 },
279
	{ 0x80007011, 0x000000CB, 0x3 },
280 281 282
	{ 0x00000018, 0x000000A4, 0x0 },
	{ 0x00000018, 0x0000009D, 0x0 },
	{ 0x00004013, 0x00000080, 0x0 },
283
	{ 0x80006013, 0x000000C0, 0x3 },
284
	{ 0x00000018, 0x0000008A, 0x0 },
285 286 287
	{ 0x80003015, 0x000000C0, 0x3 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x3 },
	{ 0x80000018, 0x000000C0, 0x3 },
288 289
};

290 291 292 293 294 295 296 297 298 299
struct bxt_ddi_buf_trans {
	u32 margin;	/* swing value */
	u32 scale;	/* scale value */
	u32 enable;	/* scale enable */
	u32 deemphasis;
	bool default_index; /* true if the entry represents default value */
};

static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
					/* Idx	NT mV diff	db  */
300 301 302 303 304 305 306 307 308
	{ 52,  0x9A, 0, 128, true  },	/* 0:	400		0   */
	{ 78,  0x9A, 0, 85,  false },	/* 1:	400		3.5 */
	{ 104, 0x9A, 0, 64,  false },	/* 2:	400		6   */
	{ 154, 0x9A, 0, 43,  false },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, false },	/* 4:	600		0   */
	{ 116, 0x9A, 0, 85,  false },	/* 5:	600		3.5 */
	{ 154, 0x9A, 0, 64,  false },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, false },	/* 7:	800		0   */
	{ 154, 0x9A, 0, 85,  false },	/* 8:	800		3.5 */
309
	{ 154, 0x9A, 1, 128, false },	/* 9:	1200		0   */
310 311
};

312 313 314 315 316 317 318 319 320 321 322 323 324 325
static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
					/* Idx	NT mV diff	db  */
	{ 26, 0, 0, 128, false },	/* 0:	200		0   */
	{ 38, 0, 0, 112, false },	/* 1:	200		1.5 */
	{ 48, 0, 0, 96,  false },	/* 2:	200		4   */
	{ 54, 0, 0, 69,  false },	/* 3:	200		6   */
	{ 32, 0, 0, 128, false },	/* 4:	250		0   */
	{ 48, 0, 0, 104, false },	/* 5:	250		1.5 */
	{ 54, 0, 0, 85,  false },	/* 6:	250		4   */
	{ 43, 0, 0, 128, false },	/* 7:	300		0   */
	{ 54, 0, 0, 101, false },	/* 8:	300		1.5 */
	{ 48, 0, 0, 128, false },	/* 9:	300		0   */
};

326 327 328 329 330
/* BSpec has 2 recommended values - entries 0 and 8.
 * Using the entry with higher vswing.
 */
static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
					/* Idx	NT mV diff	db  */
331 332 333 334 335 336 337 338 339
	{ 52,  0x9A, 0, 128, false },	/* 0:	400		0   */
	{ 52,  0x9A, 0, 85,  false },	/* 1:	400		3.5 */
	{ 52,  0x9A, 0, 64,  false },	/* 2:	400		6   */
	{ 42,  0x9A, 0, 43,  false },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, false },	/* 4:	600		0   */
	{ 77,  0x9A, 0, 85,  false },	/* 5:	600		3.5 */
	{ 77,  0x9A, 0, 64,  false },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, false },	/* 7:	800		0   */
	{ 102, 0x9A, 0, 85,  false },	/* 8:	800		3.5 */
340 341 342
	{ 154, 0x9A, 1, 128, true },	/* 9:	1200		0   */
};

343
enum port intel_ddi_get_encoder_port(struct intel_encoder *encoder)
344
{
345
	switch (encoder->type) {
346
	case INTEL_OUTPUT_DP_MST:
347
		return enc_to_mst(&encoder->base)->primary->port;
348
	case INTEL_OUTPUT_DP:
349 350 351
	case INTEL_OUTPUT_EDP:
	case INTEL_OUTPUT_HDMI:
	case INTEL_OUTPUT_UNKNOWN:
352
		return enc_to_dig_port(&encoder->base)->port;
353
	case INTEL_OUTPUT_ANALOG:
354 355 356 357
		return PORT_E;
	default:
		MISSING_CASE(encoder->type);
		return PORT_A;
358 359 360
	}
}

361 362 363 364 365 366 367 368 369 370 371 372
static const struct ddi_buf_trans *
bdw_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
{
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
		return bdw_ddi_translations_edp;
	} else {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return bdw_ddi_translations_dp;
	}
}

373
static const struct ddi_buf_trans *
374
skl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
375
{
376
	if (IS_SKL_ULX(dev_priv)) {
377
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
378
		return skl_y_ddi_translations_dp;
379
	} else if (IS_SKL_ULT(dev_priv)) {
380
		*n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
381
		return skl_u_ddi_translations_dp;
382 383
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
384
		return skl_ddi_translations_dp;
385 386 387
	}
}

388 389 390 391 392 393 394 395 396 397 398 399 400 401 402
static const struct ddi_buf_trans *
kbl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
{
	if (IS_KBL_ULX(dev_priv)) {
		*n_entries = ARRAY_SIZE(kbl_y_ddi_translations_dp);
		return kbl_y_ddi_translations_dp;
	} else if (IS_KBL_ULT(dev_priv)) {
		*n_entries = ARRAY_SIZE(kbl_u_ddi_translations_dp);
		return kbl_u_ddi_translations_dp;
	} else {
		*n_entries = ARRAY_SIZE(kbl_ddi_translations_dp);
		return kbl_ddi_translations_dp;
	}
}

403
static const struct ddi_buf_trans *
404
skl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
405
{
406
	if (dev_priv->vbt.edp.low_vswing) {
407
		if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
408
			*n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
409
			return skl_y_ddi_translations_edp;
410
		} else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv)) {
411
			*n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
412
			return skl_u_ddi_translations_edp;
413 414
		} else {
			*n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
415
			return skl_ddi_translations_edp;
416 417
		}
	}
418

419 420 421 422
	if (IS_KABYLAKE(dev_priv))
		return kbl_get_buf_trans_dp(dev_priv, n_entries);
	else
		return skl_get_buf_trans_dp(dev_priv, n_entries);
423 424 425
}

static const struct ddi_buf_trans *
426
skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
427
{
428
	if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
429
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
430
		return skl_y_ddi_translations_hdmi;
431 432
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
433
		return skl_ddi_translations_hdmi;
434 435 436
	}
}

437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470
static int intel_ddi_hdmi_level(struct drm_i915_private *dev_priv, enum port port)
{
	int n_hdmi_entries;
	int hdmi_level;
	int hdmi_default_entry;

	hdmi_level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift;

	if (IS_BROXTON(dev_priv))
		return hdmi_level;

	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
		skl_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
		hdmi_default_entry = 8;
	} else if (IS_BROADWELL(dev_priv)) {
		n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
		hdmi_default_entry = 7;
	} else if (IS_HASWELL(dev_priv)) {
		n_hdmi_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
		hdmi_default_entry = 6;
	} else {
		WARN(1, "ddi translation table missing\n");
		n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
		hdmi_default_entry = 7;
	}

	/* Choose a good default if VBT is badly populated */
	if (hdmi_level == HDMI_LEVEL_SHIFT_UNKNOWN ||
	    hdmi_level >= n_hdmi_entries)
		hdmi_level = hdmi_default_entry;

	return hdmi_level;
}

471 472
/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
473 474
 * values in advance. This function programs the correct values for
 * DP/eDP/FDI use cases.
475
 */
476
void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder)
477
{
478
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
479
	u32 iboost_bit = 0;
480 481
	int i, n_dp_entries, n_edp_entries, size;
	enum port port = intel_ddi_get_encoder_port(encoder);
482 483 484 485
	const struct ddi_buf_trans *ddi_translations_fdi;
	const struct ddi_buf_trans *ddi_translations_dp;
	const struct ddi_buf_trans *ddi_translations_edp;
	const struct ddi_buf_trans *ddi_translations;
486

487
	if (IS_BROXTON(dev_priv))
488
		return;
489

490 491 492 493 494 495 496
	if (IS_KABYLAKE(dev_priv)) {
		ddi_translations_fdi = NULL;
		ddi_translations_dp =
				kbl_get_buf_trans_dp(dev_priv, &n_dp_entries);
		ddi_translations_edp =
				skl_get_buf_trans_edp(dev_priv, &n_edp_entries);
	} else if (IS_SKYLAKE(dev_priv)) {
497
		ddi_translations_fdi = NULL;
498
		ddi_translations_dp =
499
				skl_get_buf_trans_dp(dev_priv, &n_dp_entries);
500
		ddi_translations_edp =
501 502
				skl_get_buf_trans_edp(dev_priv, &n_edp_entries);
	} else if (IS_BROADWELL(dev_priv)) {
503 504
		ddi_translations_fdi = bdw_ddi_translations_fdi;
		ddi_translations_dp = bdw_ddi_translations_dp;
505
		ddi_translations_edp = bdw_get_buf_trans_edp(dev_priv, &n_edp_entries);
506
		n_dp_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
507
	} else if (IS_HASWELL(dev_priv)) {
508 509
		ddi_translations_fdi = hsw_ddi_translations_fdi;
		ddi_translations_dp = hsw_ddi_translations_dp;
510
		ddi_translations_edp = hsw_ddi_translations_dp;
511
		n_dp_entries = n_edp_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
512 513
	} else {
		WARN(1, "ddi translation table missing\n");
514
		ddi_translations_edp = bdw_ddi_translations_dp;
515 516
		ddi_translations_fdi = bdw_ddi_translations_fdi;
		ddi_translations_dp = bdw_ddi_translations_dp;
517 518
		n_edp_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
		n_dp_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
519 520
	}

521 522 523 524 525 526 527 528 529 530 531
	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
		/* If we're boosting the current, set bit 31 of trans1 */
		if (dev_priv->vbt.ddi_port_info[port].dp_boost_level)
			iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;

		if (WARN_ON(encoder->type == INTEL_OUTPUT_EDP &&
			    port != PORT_A && port != PORT_E &&
			    n_edp_entries > 9))
			n_edp_entries = 9;
	}

532 533
	switch (encoder->type) {
	case INTEL_OUTPUT_EDP:
534
		ddi_translations = ddi_translations_edp;
535
		size = n_edp_entries;
536
		break;
537
	case INTEL_OUTPUT_DP:
538
		ddi_translations = ddi_translations_dp;
539
		size = n_dp_entries;
540
		break;
541 542
	case INTEL_OUTPUT_ANALOG:
		ddi_translations = ddi_translations_fdi;
543
		size = n_dp_entries;
544 545 546 547
		break;
	default:
		BUG();
	}
548

549 550 551 552 553
	for (i = 0; i < size; i++) {
		I915_WRITE(DDI_BUF_TRANS_LO(port, i),
			   ddi_translations[i].trans1 | iboost_bit);
		I915_WRITE(DDI_BUF_TRANS_HI(port, i),
			   ddi_translations[i].trans2);
554
	}
555 556 557 558 559 560 561 562 563 564 565 566 567 568
}

/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
 * values in advance. This function programs the correct values for
 * HDMI/DVI use cases.
 */
static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	u32 iboost_bit = 0;
	int n_hdmi_entries, hdmi_level;
	enum port port = intel_ddi_get_encoder_port(encoder);
	const struct ddi_buf_trans *ddi_translations_hdmi;
569

570
	if (IS_BROXTON(dev_priv))
571 572
		return;

573 574 575 576
	hdmi_level = intel_ddi_hdmi_level(dev_priv, port);

	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
		ddi_translations_hdmi = skl_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
577

578
		/* If we're boosting the current, set bit 31 of trans1 */
579
		if (dev_priv->vbt.ddi_port_info[port].hdmi_boost_level)
580 581 582 583 584 585 586 587 588 589 590 591 592
			iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
	} else if (IS_BROADWELL(dev_priv)) {
		ddi_translations_hdmi = bdw_ddi_translations_hdmi;
		n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
	} else if (IS_HASWELL(dev_priv)) {
		ddi_translations_hdmi = hsw_ddi_translations_hdmi;
		n_hdmi_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
	} else {
		WARN(1, "ddi translation table missing\n");
		ddi_translations_hdmi = bdw_ddi_translations_hdmi;
		n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
	}

593
	/* Entry 9 is for HDMI: */
594
	I915_WRITE(DDI_BUF_TRANS_LO(port, 9),
595
		   ddi_translations_hdmi[hdmi_level].trans1 | iboost_bit);
596
	I915_WRITE(DDI_BUF_TRANS_HI(port, 9),
597
		   ddi_translations_hdmi[hdmi_level].trans2);
598 599
}

600 601 602
static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
				    enum port port)
{
603
	i915_reg_t reg = DDI_BUF_CTL(port);
604 605
	int i;

606
	for (i = 0; i < 16; i++) {
607 608 609 610 611 612
		udelay(1);
		if (I915_READ(reg) & DDI_BUF_IS_IDLE)
			return;
	}
	DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
}
613

614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634
static uint32_t hsw_pll_to_ddi_pll_sel(struct intel_shared_dpll *pll)
{
	switch (pll->id) {
	case DPLL_ID_WRPLL1:
		return PORT_CLK_SEL_WRPLL1;
	case DPLL_ID_WRPLL2:
		return PORT_CLK_SEL_WRPLL2;
	case DPLL_ID_SPLL:
		return PORT_CLK_SEL_SPLL;
	case DPLL_ID_LCPLL_810:
		return PORT_CLK_SEL_LCPLL_810;
	case DPLL_ID_LCPLL_1350:
		return PORT_CLK_SEL_LCPLL_1350;
	case DPLL_ID_LCPLL_2700:
		return PORT_CLK_SEL_LCPLL_2700;
	default:
		MISSING_CASE(pll->id);
		return PORT_CLK_SEL_NONE;
	}
}

635 636 637 638 639 640 641 642 643 644 645 646
/* Starting with Haswell, different DDI ports can work in FDI mode for
 * connection to the PCH-located connectors. For this, it is necessary to train
 * both the DDI port and PCH receiver for the desired DDI buffer settings.
 *
 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
 * please note that when FDI mode is active on DDI E, it shares 2 lines with
 * DDI A (which is used for eDP)
 */

void hsw_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
647
	struct drm_i915_private *dev_priv = to_i915(dev);
648
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
649
	struct intel_encoder *encoder;
650
	u32 temp, i, rx_ctl_val, ddi_pll_sel;
651

652 653
	for_each_encoder_on_crtc(dev, crtc, encoder) {
		WARN_ON(encoder->type != INTEL_OUTPUT_ANALOG);
654
		intel_prepare_dp_ddi_buffers(encoder);
655 656
	}

657 658 659 660
	/* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
	 * mode set "sequence for CRT port" document:
	 * - TP1 to TP2 time with the default value
	 * - FDI delay to 90h
661 662
	 *
	 * WaFDIAutoLinkSetTimingOverrride:hsw
663
	 */
664
	I915_WRITE(FDI_RX_MISC(PIPE_A), FDI_RX_PWRDN_LANE1_VAL(2) |
665 666 667 668
				  FDI_RX_PWRDN_LANE0_VAL(2) |
				  FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

	/* Enable the PCH Receiver FDI PLL */
669
	rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
670
		     FDI_RX_PLL_ENABLE |
671
		     FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
672 673
	I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
	POSTING_READ(FDI_RX_CTL(PIPE_A));
674 675 676 677
	udelay(220);

	/* Switch from Rawclk to PCDclk */
	rx_ctl_val |= FDI_PCDCLK;
678
	I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
679 680

	/* Configure Port Clock Select */
681 682 683
	ddi_pll_sel = hsw_pll_to_ddi_pll_sel(intel_crtc->config->shared_dpll);
	I915_WRITE(PORT_CLK_SEL(PORT_E), ddi_pll_sel);
	WARN_ON(ddi_pll_sel != PORT_CLK_SEL_SPLL);
684 685 686

	/* Start the training iterating through available voltages and emphasis,
	 * testing each value twice. */
687
	for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
688 689 690 691 692 693 694
		/* Configure DP_TP_CTL with auto-training */
		I915_WRITE(DP_TP_CTL(PORT_E),
					DP_TP_CTL_FDI_AUTOTRAIN |
					DP_TP_CTL_ENHANCED_FRAME_ENABLE |
					DP_TP_CTL_LINK_TRAIN_PAT1 |
					DP_TP_CTL_ENABLE);

695 696 697 698
		/* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
		 * DDI E does not support port reversal, the functionality is
		 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
		 * port reversal bit */
699
		I915_WRITE(DDI_BUF_CTL(PORT_E),
700
			   DDI_BUF_CTL_ENABLE |
701
			   ((intel_crtc->config->fdi_lanes - 1) << 1) |
702
			   DDI_BUF_TRANS_SELECT(i / 2));
703
		POSTING_READ(DDI_BUF_CTL(PORT_E));
704 705 706

		udelay(600);

707
		/* Program PCH FDI Receiver TU */
708
		I915_WRITE(FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
709 710 711

		/* Enable PCH FDI Receiver with auto-training */
		rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
712 713
		I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
		POSTING_READ(FDI_RX_CTL(PIPE_A));
714 715 716 717 718

		/* Wait for FDI receiver lane calibration */
		udelay(30);

		/* Unset FDI_RX_MISC pwrdn lanes */
719
		temp = I915_READ(FDI_RX_MISC(PIPE_A));
720
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
721 722
		I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
		POSTING_READ(FDI_RX_MISC(PIPE_A));
723 724 725

		/* Wait for FDI auto training time */
		udelay(5);
726 727 728

		temp = I915_READ(DP_TP_STATUS(PORT_E));
		if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
729
			DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
730 731
			break;
		}
732

733 734 735 736 737 738 739
		/*
		 * Leave things enabled even if we failed to train FDI.
		 * Results in less fireworks from the state checker.
		 */
		if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
			DRM_ERROR("FDI link training failed!\n");
			break;
740
		}
741

742 743 744 745
		rx_ctl_val &= ~FDI_RX_ENABLE;
		I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
		POSTING_READ(FDI_RX_CTL(PIPE_A));

746 747 748 749 750
		temp = I915_READ(DDI_BUF_CTL(PORT_E));
		temp &= ~DDI_BUF_CTL_ENABLE;
		I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
		POSTING_READ(DDI_BUF_CTL(PORT_E));

751
		/* Disable DP_TP_CTL and FDI_RX_CTL and retry */
752 753 754 755 756 757 758
		temp = I915_READ(DP_TP_CTL(PORT_E));
		temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
		I915_WRITE(DP_TP_CTL(PORT_E), temp);
		POSTING_READ(DP_TP_CTL(PORT_E));

		intel_wait_ddi_buf_idle(dev_priv, PORT_E);
759 760

		/* Reset FDI_RX_MISC pwrdn lanes */
761
		temp = I915_READ(FDI_RX_MISC(PIPE_A));
762 763
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
		temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
764 765
		I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
		POSTING_READ(FDI_RX_MISC(PIPE_A));
766 767
	}

768 769 770 771 772 773
	/* Enable normal pixel sending for FDI */
	I915_WRITE(DP_TP_CTL(PORT_E),
		   DP_TP_CTL_FDI_AUTOTRAIN |
		   DP_TP_CTL_LINK_TRAIN_NORMAL |
		   DP_TP_CTL_ENHANCED_FRAME_ENABLE |
		   DP_TP_CTL_ENABLE);
774
}
775

776 777 778 779 780 781 782
void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *intel_dig_port =
		enc_to_dig_port(&encoder->base);

	intel_dp->DP = intel_dig_port->saved_port_bits |
783
		DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
784
	intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
785 786
}

787 788 789 790 791 792 793 794 795 796 797 798 799 800
static struct intel_encoder *
intel_ddi_get_crtc_encoder(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *intel_encoder, *ret = NULL;
	int num_encoders = 0;

	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		ret = intel_encoder;
		num_encoders++;
	}

	if (num_encoders != 1)
801 802
		WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
		     pipe_name(intel_crtc->pipe));
803 804 805 806 807

	BUG_ON(ret == NULL);
	return ret;
}

808
struct intel_encoder *
809
intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state)
810
{
811 812 813
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
	struct intel_encoder *ret = NULL;
	struct drm_atomic_state *state;
814 815
	struct drm_connector *connector;
	struct drm_connector_state *connector_state;
816
	int num_encoders = 0;
817
	int i;
818

819 820
	state = crtc_state->base.state;

821 822
	for_each_connector_in_state(state, connector, connector_state, i) {
		if (connector_state->crtc != crtc_state->base.crtc)
823 824
			continue;

825
		ret = to_intel_encoder(connector_state->best_encoder);
826
		num_encoders++;
827 828 829 830 831 832 833 834 835
	}

	WARN(num_encoders != 1, "%d encoders on crtc for pipe %c\n", num_encoders,
	     pipe_name(crtc->pipe));

	BUG_ON(ret == NULL);
	return ret;
}

836 837
#define LC_FREQ 2700

838 839
static int hsw_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
				   i915_reg_t reg)
840 841 842 843 844 845
{
	int refclk = LC_FREQ;
	int n, p, r;
	u32 wrpll;

	wrpll = I915_READ(reg);
846 847 848
	switch (wrpll & WRPLL_PLL_REF_MASK) {
	case WRPLL_PLL_SSC:
	case WRPLL_PLL_NON_SSC:
849 850 851 852 853 854 855
		/*
		 * We could calculate spread here, but our checking
		 * code only cares about 5% accuracy, and spread is a max of
		 * 0.5% downspread.
		 */
		refclk = 135;
		break;
856
	case WRPLL_PLL_LCPLL:
857 858 859 860 861 862 863 864 865 866 867
		refclk = LC_FREQ;
		break;
	default:
		WARN(1, "bad wrpll refclk\n");
		return 0;
	}

	r = wrpll & WRPLL_DIVIDER_REF_MASK;
	p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
	n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;

868 869
	/* Convert to KHz, p & r have a fixed point portion */
	return (refclk * n * 100) / (p * r);
870 871
}

872 873 874
static int skl_calc_wrpll_link(struct drm_i915_private *dev_priv,
			       uint32_t dpll)
{
875
	i915_reg_t cfgcr1_reg, cfgcr2_reg;
876 877 878
	uint32_t cfgcr1_val, cfgcr2_val;
	uint32_t p0, p1, p2, dco_freq;

879 880
	cfgcr1_reg = DPLL_CFGCR1(dpll);
	cfgcr2_reg = DPLL_CFGCR2(dpll);
881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931

	cfgcr1_val = I915_READ(cfgcr1_reg);
	cfgcr2_val = I915_READ(cfgcr2_reg);

	p0 = cfgcr2_val & DPLL_CFGCR2_PDIV_MASK;
	p2 = cfgcr2_val & DPLL_CFGCR2_KDIV_MASK;

	if (cfgcr2_val &  DPLL_CFGCR2_QDIV_MODE(1))
		p1 = (cfgcr2_val & DPLL_CFGCR2_QDIV_RATIO_MASK) >> 8;
	else
		p1 = 1;


	switch (p0) {
	case DPLL_CFGCR2_PDIV_1:
		p0 = 1;
		break;
	case DPLL_CFGCR2_PDIV_2:
		p0 = 2;
		break;
	case DPLL_CFGCR2_PDIV_3:
		p0 = 3;
		break;
	case DPLL_CFGCR2_PDIV_7:
		p0 = 7;
		break;
	}

	switch (p2) {
	case DPLL_CFGCR2_KDIV_5:
		p2 = 5;
		break;
	case DPLL_CFGCR2_KDIV_2:
		p2 = 2;
		break;
	case DPLL_CFGCR2_KDIV_3:
		p2 = 3;
		break;
	case DPLL_CFGCR2_KDIV_1:
		p2 = 1;
		break;
	}

	dco_freq = (cfgcr1_val & DPLL_CFGCR1_DCO_INTEGER_MASK) * 24 * 1000;

	dco_freq += (((cfgcr1_val & DPLL_CFGCR1_DCO_FRACTION_MASK) >> 9) * 24 *
		1000) / 0x8000;

	return dco_freq / (p0 * p1 * p2 * 5);
}

932 933 934 935 936 937 938
static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
{
	int dotclock;

	if (pipe_config->has_pch_encoder)
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->fdi_m_n);
939
	else if (intel_crtc_has_dp_encoder(pipe_config))
940 941 942 943 944 945 946 947 948 949 950 951
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->dp_m_n);
	else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp == 36)
		dotclock = pipe_config->port_clock * 2 / 3;
	else
		dotclock = pipe_config->port_clock;

	if (pipe_config->pixel_multiplier)
		dotclock /= pipe_config->pixel_multiplier;

	pipe_config->base.adjusted_mode.crtc_clock = dotclock;
}
952 953

static void skl_ddi_clock_get(struct intel_encoder *encoder,
954
				struct intel_crtc_state *pipe_config)
955
{
956
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
957 958 959
	int link_clock = 0;
	uint32_t dpll_ctl1, dpll;

960
	dpll = intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll);
961 962 963 964 965 966

	dpll_ctl1 = I915_READ(DPLL_CTRL1);

	if (dpll_ctl1 & DPLL_CTRL1_HDMI_MODE(dpll)) {
		link_clock = skl_calc_wrpll_link(dev_priv, dpll);
	} else {
967 968
		link_clock = dpll_ctl1 & DPLL_CTRL1_LINK_RATE_MASK(dpll);
		link_clock >>= DPLL_CTRL1_LINK_RATE_SHIFT(dpll);
969 970

		switch (link_clock) {
971
		case DPLL_CTRL1_LINK_RATE_810:
972 973
			link_clock = 81000;
			break;
974
		case DPLL_CTRL1_LINK_RATE_1080:
975 976
			link_clock = 108000;
			break;
977
		case DPLL_CTRL1_LINK_RATE_1350:
978 979
			link_clock = 135000;
			break;
980
		case DPLL_CTRL1_LINK_RATE_1620:
981 982
			link_clock = 162000;
			break;
983
		case DPLL_CTRL1_LINK_RATE_2160:
984 985
			link_clock = 216000;
			break;
986
		case DPLL_CTRL1_LINK_RATE_2700:
987 988 989 990 991 992 993 994 995 996 997
			link_clock = 270000;
			break;
		default:
			WARN(1, "Unsupported link rate\n");
			break;
		}
		link_clock *= 2;
	}

	pipe_config->port_clock = link_clock;

998
	ddi_dotclock_get(pipe_config);
999 1000
}

1001
static void hsw_ddi_clock_get(struct intel_encoder *encoder,
1002
			      struct intel_crtc_state *pipe_config)
1003
{
1004
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1005 1006 1007
	int link_clock = 0;
	u32 val, pll;

1008
	val = hsw_pll_to_ddi_pll_sel(pipe_config->shared_dpll);
1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
	switch (val & PORT_CLK_SEL_MASK) {
	case PORT_CLK_SEL_LCPLL_810:
		link_clock = 81000;
		break;
	case PORT_CLK_SEL_LCPLL_1350:
		link_clock = 135000;
		break;
	case PORT_CLK_SEL_LCPLL_2700:
		link_clock = 270000;
		break;
	case PORT_CLK_SEL_WRPLL1:
1020
		link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(0));
1021 1022
		break;
	case PORT_CLK_SEL_WRPLL2:
1023
		link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(1));
1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
		break;
	case PORT_CLK_SEL_SPLL:
		pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
		if (pll == SPLL_PLL_FREQ_810MHz)
			link_clock = 81000;
		else if (pll == SPLL_PLL_FREQ_1350MHz)
			link_clock = 135000;
		else if (pll == SPLL_PLL_FREQ_2700MHz)
			link_clock = 270000;
		else {
			WARN(1, "bad spll freq\n");
			return;
		}
		break;
	default:
		WARN(1, "bad port clock sel\n");
		return;
	}

	pipe_config->port_clock = link_clock * 2;

1045
	ddi_dotclock_get(pipe_config);
1046 1047
}

1048 1049 1050
static int bxt_calc_pll_link(struct drm_i915_private *dev_priv,
				enum intel_dpll_id dpll)
{
1051 1052
	struct intel_shared_dpll *pll;
	struct intel_dpll_hw_state *state;
1053
	struct dpll clock;
1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070

	/* For DDI ports we always use a shared PLL. */
	if (WARN_ON(dpll == DPLL_ID_PRIVATE))
		return 0;

	pll = &dev_priv->shared_dplls[dpll];
	state = &pll->config.hw_state;

	clock.m1 = 2;
	clock.m2 = (state->pll0 & PORT_PLL_M2_MASK) << 22;
	if (state->pll3 & PORT_PLL_M2_FRAC_ENABLE)
		clock.m2 |= state->pll2 & PORT_PLL_M2_FRAC_MASK;
	clock.n = (state->pll1 & PORT_PLL_N_MASK) >> PORT_PLL_N_SHIFT;
	clock.p1 = (state->ebb0 & PORT_PLL_P1_MASK) >> PORT_PLL_P1_SHIFT;
	clock.p2 = (state->ebb0 & PORT_PLL_P2_MASK) >> PORT_PLL_P2_SHIFT;

	return chv_calc_dpll_params(100000, &clock);
1071 1072 1073 1074 1075
}

static void bxt_ddi_clock_get(struct intel_encoder *encoder,
				struct intel_crtc_state *pipe_config)
{
1076
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1077 1078 1079
	enum port port = intel_ddi_get_encoder_port(encoder);
	uint32_t dpll = port;

1080
	pipe_config->port_clock = bxt_calc_pll_link(dev_priv, dpll);
1081

1082
	ddi_dotclock_get(pipe_config);
1083 1084
}

1085
void intel_ddi_clock_get(struct intel_encoder *encoder,
1086
			 struct intel_crtc_state *pipe_config)
1087
{
1088
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1089

1090
	if (INTEL_GEN(dev_priv) <= 8)
1091
		hsw_ddi_clock_get(encoder, pipe_config);
1092
	else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
1093
		skl_ddi_clock_get(encoder, pipe_config);
1094
	else if (IS_BROXTON(dev_priv))
1095
		bxt_ddi_clock_get(encoder, pipe_config);
1096 1097
}

1098
static bool
1099
hsw_ddi_pll_select(struct intel_crtc *intel_crtc,
1100
		   struct intel_crtc_state *crtc_state,
1101
		   struct intel_encoder *intel_encoder)
1102
{
1103
	struct intel_shared_dpll *pll;
1104

1105 1106 1107 1108 1109 1110 1111
	pll = intel_get_shared_dpll(intel_crtc, crtc_state,
				    intel_encoder);
	if (!pll)
		DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
				 pipe_name(intel_crtc->pipe));

	return pll;
1112 1113
}

1114 1115
static bool
skl_ddi_pll_select(struct intel_crtc *intel_crtc,
1116
		   struct intel_crtc_state *crtc_state,
1117
		   struct intel_encoder *intel_encoder)
1118 1119 1120
{
	struct intel_shared_dpll *pll;

1121
	pll = intel_get_shared_dpll(intel_crtc, crtc_state, intel_encoder);
1122 1123 1124 1125 1126 1127 1128 1129
	if (pll == NULL) {
		DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
				 pipe_name(intel_crtc->pipe));
		return false;
	}

	return true;
}
1130

1131 1132 1133
static bool
bxt_ddi_pll_select(struct intel_crtc *intel_crtc,
		   struct intel_crtc_state *crtc_state,
1134
		   struct intel_encoder *intel_encoder)
1135
{
1136
	return !!intel_get_shared_dpll(intel_crtc, crtc_state, intel_encoder);
1137 1138
}

1139 1140 1141 1142 1143 1144 1145
/*
 * Tries to find a *shared* PLL for the CRTC and store it in
 * intel_crtc->ddi_pll_sel.
 *
 * For private DPLLs, compute_config() should do the selection for us. This
 * function should be folded into compute_config() eventually.
 */
1146 1147
bool intel_ddi_pll_select(struct intel_crtc *intel_crtc,
			  struct intel_crtc_state *crtc_state)
1148
{
1149
	struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
1150
	struct intel_encoder *intel_encoder =
1151
		intel_ddi_get_crtc_new_encoder(crtc_state);
1152

1153
	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
1154
		return skl_ddi_pll_select(intel_crtc, crtc_state,
1155
					  intel_encoder);
1156
	else if (IS_BROXTON(dev_priv))
1157
		return bxt_ddi_pll_select(intel_crtc, crtc_state,
1158
					  intel_encoder);
1159
	else
1160
		return hsw_ddi_pll_select(intel_crtc, crtc_state,
1161
					  intel_encoder);
1162 1163
}

1164 1165
void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
{
1166
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
1167 1168
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1169
	enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1170 1171 1172
	int type = intel_encoder->type;
	uint32_t temp;

1173
	if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP || type == INTEL_OUTPUT_DP_MST) {
J
Jani Nikula 已提交
1174 1175
		WARN_ON(transcoder_is_dsi(cpu_transcoder));

1176
		temp = TRANS_MSA_SYNC_CLK;
1177
		switch (intel_crtc->config->pipe_bpp) {
1178
		case 18:
1179
			temp |= TRANS_MSA_6_BPC;
1180 1181
			break;
		case 24:
1182
			temp |= TRANS_MSA_8_BPC;
1183 1184
			break;
		case 30:
1185
			temp |= TRANS_MSA_10_BPC;
1186 1187
			break;
		case 36:
1188
			temp |= TRANS_MSA_12_BPC;
1189 1190
			break;
		default:
1191
			BUG();
1192
		}
1193
		I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
1194 1195 1196
	}
}

1197 1198 1199 1200
void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct drm_device *dev = crtc->dev;
1201
	struct drm_i915_private *dev_priv = to_i915(dev);
1202
	enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1203 1204 1205 1206 1207 1208 1209 1210 1211
	uint32_t temp;
	temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
	if (state == true)
		temp |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
	else
		temp &= ~TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
	I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
}

1212
void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc)
1213 1214 1215
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1216
	struct drm_device *dev = crtc->dev;
1217
	struct drm_i915_private *dev_priv = to_i915(dev);
1218
	enum pipe pipe = intel_crtc->pipe;
1219
	enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1220
	enum port port = intel_ddi_get_encoder_port(intel_encoder);
1221
	int type = intel_encoder->type;
1222 1223
	uint32_t temp;

1224 1225
	/* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
	temp = TRANS_DDI_FUNC_ENABLE;
1226
	temp |= TRANS_DDI_SELECT_PORT(port);
1227

1228
	switch (intel_crtc->config->pipe_bpp) {
1229
	case 18:
1230
		temp |= TRANS_DDI_BPC_6;
1231 1232
		break;
	case 24:
1233
		temp |= TRANS_DDI_BPC_8;
1234 1235
		break;
	case 30:
1236
		temp |= TRANS_DDI_BPC_10;
1237 1238
		break;
	case 36:
1239
		temp |= TRANS_DDI_BPC_12;
1240 1241
		break;
	default:
1242
		BUG();
1243
	}
1244

1245
	if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
1246
		temp |= TRANS_DDI_PVSYNC;
1247
	if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
1248
		temp |= TRANS_DDI_PHSYNC;
1249

1250 1251 1252
	if (cpu_transcoder == TRANSCODER_EDP) {
		switch (pipe) {
		case PIPE_A:
1253 1254 1255 1256
			/* On Haswell, can only use the always-on power well for
			 * eDP when not using the panel fitter, and when not
			 * using motion blur mitigation (which we don't
			 * support). */
1257
			if (IS_HASWELL(dev_priv) &&
1258 1259
			    (intel_crtc->config->pch_pfit.enabled ||
			     intel_crtc->config->pch_pfit.force_thru))
1260 1261 1262
				temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
			else
				temp |= TRANS_DDI_EDP_INPUT_A_ON;
1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275
			break;
		case PIPE_B:
			temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
			break;
		case PIPE_C:
			temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
			break;
		default:
			BUG();
			break;
		}
	}

1276
	if (type == INTEL_OUTPUT_HDMI) {
1277
		if (intel_crtc->config->has_hdmi_sink)
1278
			temp |= TRANS_DDI_MODE_SELECT_HDMI;
1279
		else
1280
			temp |= TRANS_DDI_MODE_SELECT_DVI;
1281
	} else if (type == INTEL_OUTPUT_ANALOG) {
1282
		temp |= TRANS_DDI_MODE_SELECT_FDI;
1283
		temp |= (intel_crtc->config->fdi_lanes - 1) << 1;
1284
	} else if (type == INTEL_OUTPUT_DP ||
1285
		   type == INTEL_OUTPUT_EDP) {
1286
		temp |= TRANS_DDI_MODE_SELECT_DP_SST;
1287
		temp |= DDI_PORT_WIDTH(intel_crtc->config->lane_count);
1288
	} else if (type == INTEL_OUTPUT_DP_MST) {
1289
		temp |= TRANS_DDI_MODE_SELECT_DP_MST;
1290
		temp |= DDI_PORT_WIDTH(intel_crtc->config->lane_count);
1291
	} else {
1292 1293
		WARN(1, "Invalid encoder type %d for pipe %c\n",
		     intel_encoder->type, pipe_name(pipe));
1294 1295
	}

1296
	I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
1297
}
1298

1299 1300
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder)
1301
{
1302
	i915_reg_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
1303 1304
	uint32_t val = I915_READ(reg);

1305
	val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK | TRANS_DDI_DP_VC_PAYLOAD_ALLOC);
1306
	val |= TRANS_DDI_PORT_NONE;
1307
	I915_WRITE(reg, val);
1308 1309
}

1310 1311 1312
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
{
	struct drm_device *dev = intel_connector->base.dev;
1313
	struct drm_i915_private *dev_priv = to_i915(dev);
1314 1315 1316 1317 1318
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	int type = intel_connector->base.connector_type;
	enum port port = intel_ddi_get_encoder_port(intel_encoder);
	enum pipe pipe = 0;
	enum transcoder cpu_transcoder;
1319
	enum intel_display_power_domain power_domain;
1320
	uint32_t tmp;
1321
	bool ret;
1322

1323
	power_domain = intel_display_port_power_domain(intel_encoder);
1324
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
1325 1326
		return false;

1327 1328 1329 1330
	if (!intel_encoder->get_hw_state(intel_encoder, &pipe)) {
		ret = false;
		goto out;
	}
1331 1332 1333 1334

	if (port == PORT_A)
		cpu_transcoder = TRANSCODER_EDP;
	else
D
Daniel Vetter 已提交
1335
		cpu_transcoder = (enum transcoder) pipe;
1336 1337 1338 1339 1340 1341

	tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));

	switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
	case TRANS_DDI_MODE_SELECT_DVI:
1342 1343
		ret = type == DRM_MODE_CONNECTOR_HDMIA;
		break;
1344 1345

	case TRANS_DDI_MODE_SELECT_DP_SST:
1346 1347 1348 1349
		ret = type == DRM_MODE_CONNECTOR_eDP ||
		      type == DRM_MODE_CONNECTOR_DisplayPort;
		break;

1350 1351 1352
	case TRANS_DDI_MODE_SELECT_DP_MST:
		/* if the transcoder is in MST state then
		 * connector isn't connected */
1353 1354
		ret = false;
		break;
1355 1356

	case TRANS_DDI_MODE_SELECT_FDI:
1357 1358
		ret = type == DRM_MODE_CONNECTOR_VGA;
		break;
1359 1360

	default:
1361 1362
		ret = false;
		break;
1363
	}
1364 1365 1366 1367 1368

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
1369 1370
}

1371 1372 1373 1374
bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
			    enum pipe *pipe)
{
	struct drm_device *dev = encoder->base.dev;
1375
	struct drm_i915_private *dev_priv = to_i915(dev);
1376
	enum port port = intel_ddi_get_encoder_port(encoder);
1377
	enum intel_display_power_domain power_domain;
1378 1379
	u32 tmp;
	int i;
1380
	bool ret;
1381

1382
	power_domain = intel_display_port_power_domain(encoder);
1383
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
1384 1385
		return false;

1386 1387
	ret = false;

1388
	tmp = I915_READ(DDI_BUF_CTL(port));
1389 1390

	if (!(tmp & DDI_BUF_CTL_ENABLE))
1391
		goto out;
1392

1393 1394
	if (port == PORT_A) {
		tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
1395

1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
		case TRANS_DDI_EDP_INPUT_A_ON:
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
			*pipe = PIPE_A;
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
			*pipe = PIPE_B;
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
			*pipe = PIPE_C;
			break;
		}

1409
		ret = true;
1410

1411 1412
		goto out;
	}
1413

1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425
	for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
		tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));

		if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(port)) {
			if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
			    TRANS_DDI_MODE_SELECT_DP_MST)
				goto out;

			*pipe = i;
			ret = true;

			goto out;
1426 1427 1428
		}
	}

1429
	DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
1430

1431
out:
1432 1433 1434 1435 1436 1437 1438 1439
	if (ret && IS_BROXTON(dev_priv)) {
		tmp = I915_READ(BXT_PHY_CTL(port));
		if ((tmp & (BXT_PHY_LANE_POWERDOWN_ACK |
			    BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
			DRM_ERROR("Port %c enabled but PHY powered down? "
				  "(PHY_CTL %08x)\n", port_name(port), tmp);
	}

1440 1441 1442
	intel_display_power_put(dev_priv, power_domain);

	return ret;
1443 1444
}

1445 1446 1447
void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc)
{
	struct drm_crtc *crtc = &intel_crtc->base;
1448
	struct drm_device *dev = crtc->dev;
1449
	struct drm_i915_private *dev_priv = to_i915(dev);
1450 1451
	struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
	enum port port = intel_ddi_get_encoder_port(intel_encoder);
1452
	enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1453

1454 1455 1456
	if (cpu_transcoder != TRANSCODER_EDP)
		I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
			   TRANS_CLK_SEL_PORT(port));
1457 1458 1459 1460
}

void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc)
{
1461
	struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
1462
	enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1463

1464 1465 1466
	if (cpu_transcoder != TRANSCODER_EDP)
		I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
			   TRANS_CLK_SEL_DISABLED);
1467 1468
}

1469 1470
static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
				enum port port, uint8_t iboost)
1471
{
1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488
	u32 tmp;

	tmp = I915_READ(DISPIO_CR_TX_BMU_CR0);
	tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
	if (iboost)
		tmp |= iboost << BALANCE_LEG_SHIFT(port);
	else
		tmp |= BALANCE_LEG_DISABLE(port);
	I915_WRITE(DISPIO_CR_TX_BMU_CR0, tmp);
}

static void skl_ddi_set_iboost(struct intel_encoder *encoder, u32 level)
{
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(&encoder->base);
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
	enum port port = intel_dig_port->port;
	int type = encoder->type;
1489 1490
	const struct ddi_buf_trans *ddi_translations;
	uint8_t iboost;
1491
	uint8_t dp_iboost, hdmi_iboost;
1492 1493
	int n_entries;

1494 1495 1496 1497
	/* VBT may override standard boost values */
	dp_iboost = dev_priv->vbt.ddi_port_info[port].dp_boost_level;
	hdmi_iboost = dev_priv->vbt.ddi_port_info[port].hdmi_boost_level;

1498
	if (type == INTEL_OUTPUT_DP) {
1499 1500 1501
		if (dp_iboost) {
			iboost = dp_iboost;
		} else {
1502 1503 1504 1505 1506 1507
			if (IS_KABYLAKE(dev_priv))
				ddi_translations = kbl_get_buf_trans_dp(dev_priv,
									&n_entries);
			else
				ddi_translations = skl_get_buf_trans_dp(dev_priv,
									&n_entries);
1508
			iboost = ddi_translations[level].i_boost;
1509
		}
1510
	} else if (type == INTEL_OUTPUT_EDP) {
1511 1512 1513
		if (dp_iboost) {
			iboost = dp_iboost;
		} else {
1514
			ddi_translations = skl_get_buf_trans_edp(dev_priv, &n_entries);
1515 1516 1517 1518 1519

			if (WARN_ON(port != PORT_A &&
				    port != PORT_E && n_entries > 9))
				n_entries = 9;

1520
			iboost = ddi_translations[level].i_boost;
1521
		}
1522
	} else if (type == INTEL_OUTPUT_HDMI) {
1523 1524 1525
		if (hdmi_iboost) {
			iboost = hdmi_iboost;
		} else {
1526
			ddi_translations = skl_get_buf_trans_hdmi(dev_priv, &n_entries);
1527
			iboost = ddi_translations[level].i_boost;
1528
		}
1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
	} else {
		return;
	}

	/* Make sure that the requested I_boost is valid */
	if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
		DRM_ERROR("Invalid I_boost value %u\n", iboost);
		return;
	}

1539
	_skl_ddi_set_iboost(dev_priv, port, iboost);
1540

1541 1542
	if (port == PORT_A && intel_dig_port->max_lanes == 4)
		_skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
1543 1544
}

1545 1546
static void bxt_ddi_vswing_sequence(struct drm_i915_private *dev_priv,
				    u32 level, enum port port, int type)
1547 1548 1549 1550
{
	const struct bxt_ddi_buf_trans *ddi_translations;
	u32 n_entries, i;

1551
	if (type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.low_vswing) {
1552 1553
		n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
		ddi_translations = bxt_ddi_translations_edp;
1554
	} else if (type == INTEL_OUTPUT_DP
1555
			|| type == INTEL_OUTPUT_EDP) {
1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577
		n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
		ddi_translations = bxt_ddi_translations_dp;
	} else if (type == INTEL_OUTPUT_HDMI) {
		n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
		ddi_translations = bxt_ddi_translations_hdmi;
	} else {
		DRM_DEBUG_KMS("Vswing programming not done for encoder %d\n",
				type);
		return;
	}

	/* Check if default value has to be used */
	if (level >= n_entries ||
	    (type == INTEL_OUTPUT_HDMI && level == HDMI_LEVEL_SHIFT_UNKNOWN)) {
		for (i = 0; i < n_entries; i++) {
			if (ddi_translations[i].default_index) {
				level = i;
				break;
			}
		}
	}

1578 1579 1580 1581 1582
	bxt_ddi_phy_set_signal_level(dev_priv, port,
				     ddi_translations[level].margin,
				     ddi_translations[level].scale,
				     ddi_translations[level].enable,
				     ddi_translations[level].deemphasis);
1583 1584
}

1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633
static uint32_t translate_signal_level(int signal_levels)
{
	uint32_t level;

	switch (signal_levels) {
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level: 0x%x\n",
			      signal_levels);
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 0;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
		level = 1;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
		level = 2;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
		level = 3;
		break;

	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
		level = 5;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
		level = 6;
		break;

	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 7;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
		level = 8;
		break;

	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 9;
		break;
	}

	return level;
}

uint32_t ddi_signal_levels(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
1634
	struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
1635 1636 1637 1638 1639 1640 1641 1642 1643
	struct intel_encoder *encoder = &dport->base;
	uint8_t train_set = intel_dp->train_set[0];
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	enum port port = dport->port;
	uint32_t level;

	level = translate_signal_level(signal_levels);

1644
	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
1645
		skl_ddi_set_iboost(encoder, level);
1646 1647
	else if (IS_BROXTON(dev_priv))
		bxt_ddi_vswing_sequence(dev_priv, level, port, encoder->type);
1648 1649 1650 1651

	return DDI_BUF_TRANS_SELECT(level);
}

1652
void intel_ddi_clk_select(struct intel_encoder *encoder,
1653
			  struct intel_shared_dpll *pll)
1654
{
1655 1656
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = intel_ddi_get_encoder_port(encoder);
1657

1658 1659 1660
	if (WARN_ON(!pll))
		return;

1661
	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
1662 1663
		uint32_t val;

1664
		/* DDI -> PLL mapping  */
1665 1666 1667 1668
		val = I915_READ(DPLL_CTRL2);

		val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
			DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
1669
		val |= (DPLL_CTRL2_DDI_CLK_SEL(pll->id, port) |
1670 1671 1672
			DPLL_CTRL2_DDI_SEL_OVERRIDE(port));

		I915_WRITE(DPLL_CTRL2, val);
1673

1674
	} else if (INTEL_INFO(dev_priv)->gen < 9) {
1675
		I915_WRITE(PORT_CLK_SEL(port), hsw_pll_to_ddi_pll_sel(pll));
1676
	}
1677 1678
}

1679 1680 1681 1682
static void intel_ddi_pre_enable_dp(struct intel_encoder *encoder,
				    int link_rate, uint32_t lane_count,
				    struct intel_shared_dpll *pll,
				    bool link_mst)
1683
{
1684 1685 1686
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = intel_ddi_get_encoder_port(encoder);
1687

1688 1689 1690
	intel_dp_set_link_params(intel_dp, link_rate, lane_count,
				 link_mst);
	if (encoder->type == INTEL_OUTPUT_EDP)
1691
		intel_edp_panel_on(intel_dp);
1692

1693 1694 1695 1696 1697 1698 1699 1700
	intel_ddi_clk_select(encoder, pll);
	intel_prepare_dp_ddi_buffers(encoder);
	intel_ddi_init_dp_buf_reg(encoder);
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
	intel_dp_start_link_train(intel_dp);
	if (port != PORT_A || INTEL_GEN(dev_priv) >= 9)
		intel_dp_stop_link_train(intel_dp);
}
1701

1702 1703 1704 1705 1706 1707 1708 1709 1710 1711
static void intel_ddi_pre_enable_hdmi(struct intel_encoder *encoder,
				      bool has_hdmi_sink,
				      struct drm_display_mode *adjusted_mode,
				      struct intel_shared_dpll *pll)
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct drm_encoder *drm_encoder = &encoder->base;
	enum port port = intel_ddi_get_encoder_port(encoder);
	int level = intel_ddi_hdmi_level(dev_priv, port);
1712

1713 1714 1715 1716 1717 1718 1719 1720
	intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
	intel_ddi_clk_select(encoder, pll);
	intel_prepare_hdmi_ddi_buffers(encoder);
	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
		skl_ddi_set_iboost(encoder, level);
	else if (IS_BROXTON(dev_priv))
		bxt_ddi_vswing_sequence(dev_priv, level, port,
					INTEL_OUTPUT_HDMI);
1721

1722 1723 1724 1725
	intel_hdmi->set_infoframes(drm_encoder,
				   has_hdmi_sink,
				   adjusted_mode);
}
1726

1727 1728 1729 1730 1731 1732 1733
static void intel_ddi_pre_enable(struct intel_encoder *intel_encoder,
				 struct intel_crtc_state *pipe_config,
				 struct drm_connector_state *conn_state)
{
	struct drm_encoder *encoder = &intel_encoder->base;
	struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
	int type = intel_encoder->type;
1734

1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747
	if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP) {
		intel_ddi_pre_enable_dp(intel_encoder,
					crtc->config->port_clock,
					crtc->config->lane_count,
					crtc->config->shared_dpll,
					intel_crtc_has_type(crtc->config,
							    INTEL_OUTPUT_DP_MST));
	}
	if (type == INTEL_OUTPUT_HDMI) {
		intel_ddi_pre_enable_hdmi(intel_encoder,
					  crtc->config->has_hdmi_sink,
					  &crtc->config->base.adjusted_mode,
					  crtc->config->shared_dpll);
1748
	}
1749 1750
}

1751 1752 1753
static void intel_ddi_post_disable(struct intel_encoder *intel_encoder,
				   struct intel_crtc_state *old_crtc_state,
				   struct drm_connector_state *old_conn_state)
1754 1755
{
	struct drm_encoder *encoder = &intel_encoder->base;
1756
	struct drm_device *dev = encoder->dev;
1757
	struct drm_i915_private *dev_priv = to_i915(dev);
1758
	enum port port = intel_ddi_get_encoder_port(intel_encoder);
1759
	int type = intel_encoder->type;
1760
	uint32_t val;
1761
	bool wait = false;
1762

1763 1764
	/* old_crtc_state and old_conn_state are NULL when called from DP_MST */

1765 1766 1767 1768
	val = I915_READ(DDI_BUF_CTL(port));
	if (val & DDI_BUF_CTL_ENABLE) {
		val &= ~DDI_BUF_CTL_ENABLE;
		I915_WRITE(DDI_BUF_CTL(port), val);
1769
		wait = true;
1770
	}
1771

1772 1773 1774 1775 1776 1777 1778 1779
	val = I915_READ(DP_TP_CTL(port));
	val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
	val |= DP_TP_CTL_LINK_TRAIN_PAT1;
	I915_WRITE(DP_TP_CTL(port), val);

	if (wait)
		intel_wait_ddi_buf_idle(dev_priv, port);

1780
	if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP) {
1781
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1782
		intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
1783
		intel_edp_panel_vdd_on(intel_dp);
1784
		intel_edp_panel_off(intel_dp);
1785 1786
	}

1787
	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
1788 1789
		I915_WRITE(DPLL_CTRL2, (I915_READ(DPLL_CTRL2) |
					DPLL_CTRL2_DDI_CLK_OFF(port)));
1790
	else if (INTEL_INFO(dev)->gen < 9)
1791
		I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
1792 1793 1794 1795 1796 1797

	if (type == INTEL_OUTPUT_HDMI) {
		struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);

		intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
	}
1798 1799
}

1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832
void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
	uint32_t val;

	/*
	 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
	 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
	 * step 13 is the correct place for it. Step 18 is where it was
	 * originally before the BUN.
	 */
	val = I915_READ(FDI_RX_CTL(PIPE_A));
	val &= ~FDI_RX_ENABLE;
	I915_WRITE(FDI_RX_CTL(PIPE_A), val);

	intel_ddi_post_disable(intel_encoder, old_crtc_state, old_conn_state);

	val = I915_READ(FDI_RX_MISC(PIPE_A));
	val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
	val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
	I915_WRITE(FDI_RX_MISC(PIPE_A), val);

	val = I915_READ(FDI_RX_CTL(PIPE_A));
	val &= ~FDI_PCDCLK;
	I915_WRITE(FDI_RX_CTL(PIPE_A), val);

	val = I915_READ(FDI_RX_CTL(PIPE_A));
	val &= ~FDI_RX_PLL_ENABLE;
	I915_WRITE(FDI_RX_CTL(PIPE_A), val);
}

1833 1834 1835
static void intel_enable_ddi(struct intel_encoder *intel_encoder,
			     struct intel_crtc_state *pipe_config,
			     struct drm_connector_state *conn_state)
1836
{
1837
	struct drm_encoder *encoder = &intel_encoder->base;
1838 1839
	struct drm_crtc *crtc = encoder->crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1840
	struct drm_device *dev = encoder->dev;
1841
	struct drm_i915_private *dev_priv = to_i915(dev);
1842 1843
	enum port port = intel_ddi_get_encoder_port(intel_encoder);
	int type = intel_encoder->type;
1844

1845
	if (type == INTEL_OUTPUT_HDMI) {
1846 1847 1848
		struct intel_digital_port *intel_dig_port =
			enc_to_dig_port(encoder);

1849 1850 1851 1852
		/* In HDMI/DVI mode, the port width, and swing/emphasis values
		 * are ignored so nothing special needs to be done besides
		 * enabling the port.
		 */
1853
		I915_WRITE(DDI_BUF_CTL(port),
1854 1855
			   intel_dig_port->saved_port_bits |
			   DDI_BUF_CTL_ENABLE);
1856 1857 1858
	} else if (type == INTEL_OUTPUT_EDP) {
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

1859
		if (port == PORT_A && INTEL_INFO(dev)->gen < 9)
1860 1861
			intel_dp_stop_link_train(intel_dp);

1862
		intel_edp_backlight_on(intel_dp);
R
Rodrigo Vivi 已提交
1863
		intel_psr_enable(intel_dp);
1864
		intel_edp_drrs_enable(intel_dp, pipe_config);
1865
	}
1866

1867
	if (intel_crtc->config->has_audio) {
1868
		intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
1869
		intel_audio_codec_enable(intel_encoder, pipe_config, conn_state);
1870
	}
1871 1872
}

1873 1874 1875
static void intel_disable_ddi(struct intel_encoder *intel_encoder,
			      struct intel_crtc_state *old_crtc_state,
			      struct drm_connector_state *old_conn_state)
1876
{
1877
	struct drm_encoder *encoder = &intel_encoder->base;
1878 1879
	struct drm_crtc *crtc = encoder->crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1880
	int type = intel_encoder->type;
1881
	struct drm_device *dev = encoder->dev;
1882
	struct drm_i915_private *dev_priv = to_i915(dev);
1883

1884
	if (intel_crtc->config->has_audio) {
1885
		intel_audio_codec_disable(intel_encoder);
1886 1887
		intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
	}
1888

1889 1890 1891
	if (type == INTEL_OUTPUT_EDP) {
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

1892
		intel_edp_drrs_disable(intel_dp, old_crtc_state);
R
Rodrigo Vivi 已提交
1893
		intel_psr_disable(intel_dp);
1894
		intel_edp_backlight_off(intel_dp);
1895
	}
1896
}
P
Paulo Zanoni 已提交
1897

1898 1899 1900
static void bxt_ddi_pre_pll_enable(struct intel_encoder *encoder,
				   struct intel_crtc_state *pipe_config,
				   struct drm_connector_state *conn_state)
1901 1902
{
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1903
	uint8_t mask = intel_crtc->config->lane_lat_optim_mask;
1904

1905
	bxt_ddi_phy_set_lane_optim_mask(encoder, mask);
1906 1907
}

1908
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp)
1909
{
1910 1911 1912
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
1913
	enum port port = intel_dig_port->port;
1914
	uint32_t val;
1915
	bool wait = false;
1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934

	if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
		val = I915_READ(DDI_BUF_CTL(port));
		if (val & DDI_BUF_CTL_ENABLE) {
			val &= ~DDI_BUF_CTL_ENABLE;
			I915_WRITE(DDI_BUF_CTL(port), val);
			wait = true;
		}

		val = I915_READ(DP_TP_CTL(port));
		val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		val |= DP_TP_CTL_LINK_TRAIN_PAT1;
		I915_WRITE(DP_TP_CTL(port), val);
		POSTING_READ(DP_TP_CTL(port));

		if (wait)
			intel_wait_ddi_buf_idle(dev_priv, port);
	}

1935
	val = DP_TP_CTL_ENABLE |
1936
	      DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
1937
	if (intel_dp->link_mst)
1938 1939 1940 1941 1942 1943
		val |= DP_TP_CTL_MODE_MST;
	else {
		val |= DP_TP_CTL_MODE_SST;
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
	}
1944 1945 1946 1947 1948 1949 1950 1951 1952
	I915_WRITE(DP_TP_CTL(port), val);
	POSTING_READ(DP_TP_CTL(port));

	intel_dp->DP |= DDI_BUF_CTL_ENABLE;
	I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
	POSTING_READ(DDI_BUF_CTL(port));

	udelay(600);
}
P
Paulo Zanoni 已提交
1953

1954
void intel_ddi_get_config(struct intel_encoder *encoder,
1955
			  struct intel_crtc_state *pipe_config)
1956
{
1957
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1958
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1959
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
1960
	struct intel_hdmi *intel_hdmi;
1961 1962
	u32 temp, flags = 0;

J
Jani Nikula 已提交
1963 1964 1965 1966
	/* XXX: DSI transcoder paranoia */
	if (WARN_ON(transcoder_is_dsi(cpu_transcoder)))
		return;

1967 1968 1969 1970 1971 1972 1973 1974 1975 1976
	temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
	if (temp & TRANS_DDI_PHSYNC)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;
	if (temp & TRANS_DDI_PVSYNC)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

1977
	pipe_config->base.adjusted_mode.flags |= flags;
1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994

	switch (temp & TRANS_DDI_BPC_MASK) {
	case TRANS_DDI_BPC_6:
		pipe_config->pipe_bpp = 18;
		break;
	case TRANS_DDI_BPC_8:
		pipe_config->pipe_bpp = 24;
		break;
	case TRANS_DDI_BPC_10:
		pipe_config->pipe_bpp = 30;
		break;
	case TRANS_DDI_BPC_12:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}
1995 1996 1997

	switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
1998
		pipe_config->has_hdmi_sink = true;
1999 2000
		intel_hdmi = enc_to_intel_hdmi(&encoder->base);

2001
		if (intel_hdmi->infoframe_enabled(&encoder->base, pipe_config))
2002
			pipe_config->has_infoframe = true;
2003
		/* fall through */
2004
	case TRANS_DDI_MODE_SELECT_DVI:
2005 2006
		pipe_config->lane_count = 4;
		break;
2007 2008 2009 2010
	case TRANS_DDI_MODE_SELECT_FDI:
		break;
	case TRANS_DDI_MODE_SELECT_DP_SST:
	case TRANS_DDI_MODE_SELECT_DP_MST:
2011 2012
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
2013 2014 2015 2016 2017
		intel_dp_get_m_n(intel_crtc, pipe_config);
		break;
	default:
		break;
	}
2018

2019 2020 2021 2022 2023
	if (intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO)) {
		temp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
		if (temp & AUDIO_OUTPUT_ENABLE(intel_crtc->pipe))
			pipe_config->has_audio = true;
	}
2024

2025 2026
	if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2041 2042
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2043
	}
2044

2045
	intel_ddi_clock_get(encoder, pipe_config);
2046 2047 2048 2049

	if (IS_BROXTON(dev_priv))
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
2050 2051
}

2052
static bool intel_ddi_compute_config(struct intel_encoder *encoder,
2053 2054
				     struct intel_crtc_state *pipe_config,
				     struct drm_connector_state *conn_state)
P
Paulo Zanoni 已提交
2055
{
2056
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2057
	int type = encoder->type;
2058
	int port = intel_ddi_get_encoder_port(encoder);
2059
	int ret;
P
Paulo Zanoni 已提交
2060

2061
	WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
P
Paulo Zanoni 已提交
2062

2063 2064 2065
	if (port == PORT_A)
		pipe_config->cpu_transcoder = TRANSCODER_EDP;

P
Paulo Zanoni 已提交
2066
	if (type == INTEL_OUTPUT_HDMI)
2067
		ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
P
Paulo Zanoni 已提交
2068
	else
2069
		ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
2070 2071 2072 2073

	if (IS_BROXTON(dev_priv) && ret)
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_calc_lane_lat_optim_mask(encoder,
2074
							     pipe_config->lane_count);
2075 2076 2077

	return ret;

P
Paulo Zanoni 已提交
2078 2079 2080
}

static const struct drm_encoder_funcs intel_ddi_funcs = {
2081 2082
	.reset = intel_dp_encoder_reset,
	.destroy = intel_dp_encoder_destroy,
P
Paulo Zanoni 已提交
2083 2084
};

2085 2086 2087 2088 2089 2090
static struct intel_connector *
intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
{
	struct intel_connector *connector;
	enum port port = intel_dig_port->port;

2091
	connector = intel_connector_alloc();
2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109
	if (!connector)
		return NULL;

	intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
	if (!intel_dp_init_connector(intel_dig_port, connector)) {
		kfree(connector);
		return NULL;
	}

	return connector;
}

static struct intel_connector *
intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
{
	struct intel_connector *connector;
	enum port port = intel_dig_port->port;

2110
	connector = intel_connector_alloc();
2111 2112 2113 2114 2115 2116 2117 2118 2119
	if (!connector)
		return NULL;

	intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
	intel_hdmi_init_connector(intel_dig_port, connector);

	return connector;
}

2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150
struct intel_shared_dpll *
intel_ddi_get_link_dpll(struct intel_dp *intel_dp, int clock)
{
	struct intel_connector *connector = intel_dp->attached_connector;
	struct intel_encoder *encoder = connector->encoder;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_shared_dpll *pll = NULL;
	struct intel_shared_dpll_config tmp_pll_config;
	enum intel_dpll_id dpll_id;

	if (IS_BROXTON(dev_priv)) {
		dpll_id =  (enum intel_dpll_id)dig_port->port;
		/*
		 * Select the required PLL. This works for platforms where
		 * there is no shared DPLL.
		 */
		pll = &dev_priv->shared_dplls[dpll_id];
		if (WARN_ON(pll->active_mask)) {

			DRM_ERROR("Shared DPLL in use. active_mask:%x\n",
				  pll->active_mask);
			return NULL;
		}
		tmp_pll_config = pll->config;
		if (!bxt_ddi_dp_set_dpll_hw_state(clock,
						  &pll->config.hw_state)) {
			DRM_ERROR("Could not setup DPLL\n");
			pll->config = tmp_pll_config;
			return NULL;
		}
2151
	} else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
2152 2153 2154 2155 2156 2157 2158
		pll = skl_find_link_pll(dev_priv, clock);
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
		pll = hsw_ddi_dp_get_dpll(encoder, clock);
	}
	return pll;
}

P
Paulo Zanoni 已提交
2159 2160
void intel_ddi_init(struct drm_device *dev, enum port port)
{
2161
	struct drm_i915_private *dev_priv = to_i915(dev);
P
Paulo Zanoni 已提交
2162 2163 2164
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
2165
	bool init_hdmi, init_dp, init_lspcon = false;
2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192
	int max_lanes;

	if (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES) {
		switch (port) {
		case PORT_A:
			max_lanes = 4;
			break;
		case PORT_E:
			max_lanes = 0;
			break;
		default:
			max_lanes = 4;
			break;
		}
	} else {
		switch (port) {
		case PORT_A:
			max_lanes = 2;
			break;
		case PORT_E:
			max_lanes = 2;
			break;
		default:
			max_lanes = 4;
			break;
		}
	}
2193 2194 2195 2196

	init_hdmi = (dev_priv->vbt.ddi_port_info[port].supports_dvi ||
		     dev_priv->vbt.ddi_port_info[port].supports_hdmi);
	init_dp = dev_priv->vbt.ddi_port_info[port].supports_dp;
2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209

	if (intel_bios_is_lspcon_present(dev_priv, port)) {
		/*
		 * Lspcon device needs to be driven with DP connector
		 * with special detection sequence. So make sure DP
		 * is initialized before lspcon.
		 */
		init_dp = true;
		init_lspcon = true;
		init_hdmi = false;
		DRM_DEBUG_KMS("VBT says port %c has lspcon\n", port_name(port));
	}

2210
	if (!init_dp && !init_hdmi) {
2211
		DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
2212
			      port_name(port));
2213
		return;
2214
	}
P
Paulo Zanoni 已提交
2215

2216
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
P
Paulo Zanoni 已提交
2217 2218 2219 2220 2221 2222 2223
	if (!intel_dig_port)
		return;

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, encoder, &intel_ddi_funcs,
2224
			 DRM_MODE_ENCODER_TMDS, "DDI %c", port_name(port));
P
Paulo Zanoni 已提交
2225

2226
	intel_encoder->compute_config = intel_ddi_compute_config;
P
Paulo Zanoni 已提交
2227
	intel_encoder->enable = intel_enable_ddi;
2228 2229
	if (IS_BROXTON(dev_priv))
		intel_encoder->pre_pll_enable = bxt_ddi_pre_pll_enable;
P
Paulo Zanoni 已提交
2230 2231 2232 2233
	intel_encoder->pre_enable = intel_ddi_pre_enable;
	intel_encoder->disable = intel_disable_ddi;
	intel_encoder->post_disable = intel_ddi_post_disable;
	intel_encoder->get_hw_state = intel_ddi_get_hw_state;
2234
	intel_encoder->get_config = intel_ddi_get_config;
2235
	intel_encoder->suspend = intel_dp_encoder_suspend;
P
Paulo Zanoni 已提交
2236 2237

	intel_dig_port->port = port;
2238 2239 2240
	intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
					  (DDI_BUF_PORT_REVERSAL |
					   DDI_A_4_LANES);
P
Paulo Zanoni 已提交
2241

2242 2243 2244 2245 2246 2247 2248
	/*
	 * Bspec says that DDI_A_4_LANES is the only supported configuration
	 * for Broxton.  Yet some BIOS fail to set this bit on port A if eDP
	 * wasn't lit up at boot.  Force this bit on in our internal
	 * configuration so that we use the proper lane count for our
	 * calculations.
	 */
2249
	if (IS_BROXTON(dev_priv) && port == PORT_A) {
2250 2251 2252
		if (!(intel_dig_port->saved_port_bits & DDI_A_4_LANES)) {
			DRM_DEBUG_KMS("BXT BIOS forgot to set DDI_A_4_LANES for port A; fixing\n");
			intel_dig_port->saved_port_bits |= DDI_A_4_LANES;
2253
			max_lanes = 4;
2254 2255 2256
		}
	}

2257 2258
	intel_dig_port->max_lanes = max_lanes;

P
Paulo Zanoni 已提交
2259
	intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
2260
	intel_encoder->port = port;
2261
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2262
	intel_encoder->cloneable = 0;
P
Paulo Zanoni 已提交
2263

2264 2265 2266
	if (init_dp) {
		if (!intel_ddi_init_dp_connector(intel_dig_port))
			goto err;
2267

2268
		intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
2269 2270 2271 2272
		/*
		 * On BXT A0/A1, sw needs to activate DDIA HPD logic and
		 * interrupts to check the external panel connection.
		 */
2273
		if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) && port == PORT_B)
2274 2275 2276
			dev_priv->hotplug.irq_port[PORT_A] = intel_dig_port;
		else
			dev_priv->hotplug.irq_port[port] = intel_dig_port;
2277
	}
2278

2279 2280
	/* In theory we don't need the encoder->type check, but leave it just in
	 * case we have some really bad VBTs... */
2281 2282 2283
	if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
		if (!intel_ddi_init_hdmi_connector(intel_dig_port))
			goto err;
2284
	}
2285

2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299
	if (init_lspcon) {
		if (lspcon_init(intel_dig_port))
			/* TODO: handle hdmi info frame part */
			DRM_DEBUG_KMS("LSPCON init success on port %c\n",
				port_name(port));
		else
			/*
			 * LSPCON init faied, but DP init was success, so
			 * lets try to drive as DP++ port.
			 */
			DRM_ERROR("LSPCON init failed on port %c\n",
				port_name(port));
	}

2300 2301 2302 2303 2304
	return;

err:
	drm_encoder_cleanup(encoder);
	kfree(intel_dig_port);
P
Paulo Zanoni 已提交
2305
}