intel_ddi.c 71.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
/*
 * Copyright © 2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eugeni Dodonov <eugeni.dodonov@intel.com>
 *
 */

#include "i915_drv.h"
#include "intel_drv.h"

31 32 33
struct ddi_buf_trans {
	u32 trans1;	/* balance leg enable, de-emph level */
	u32 trans2;	/* vref sel, vswing */
34
	u8 i_boost;	/* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
35 36
};

37 38 39 40
/* HDMI/DVI modes ignore everything but the last 2 items. So we share
 * them for both DP and FDI transports, allowing those ports to
 * automatically adapt to HDMI connections as well
 */
41
static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
42 43 44 45 46 47 48 49 50
	{ 0x00FFFFFF, 0x0006000E, 0x0 },
	{ 0x00D75FFF, 0x0005000A, 0x0 },
	{ 0x00C30FFF, 0x00040006, 0x0 },
	{ 0x80AAAFFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x0005000A, 0x0 },
	{ 0x00D75FFF, 0x000C0004, 0x0 },
	{ 0x80C30FFF, 0x000B0000, 0x0 },
	{ 0x00FFFFFF, 0x00040006, 0x0 },
	{ 0x80D75FFF, 0x000B0000, 0x0 },
51 52
};

53
static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
54 55 56 57 58 59 60 61 62
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000F000A, 0x0 },
	{ 0x00C30FFF, 0x00060006, 0x0 },
	{ 0x00AAAFFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x000F000A, 0x0 },
	{ 0x00D75FFF, 0x00160004, 0x0 },
	{ 0x00C30FFF, 0x001E0000, 0x0 },
	{ 0x00FFFFFF, 0x00060006, 0x0 },
	{ 0x00D75FFF, 0x001E0000, 0x0 },
63 64
};

65 66
static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV d	db	*/
67 68 69 70 71 72 73 74 75 76 77 78
	{ 0x00FFFFFF, 0x0006000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00E79FFF, 0x000E000C, 0x0 },/* 1:	400	500	2	*/
	{ 0x00D75FFF, 0x0005000A, 0x0 },/* 2:	400	600	3.5	*/
	{ 0x00FFFFFF, 0x0005000A, 0x0 },/* 3:	600	600	0	*/
	{ 0x00E79FFF, 0x001D0007, 0x0 },/* 4:	600	750	2	*/
	{ 0x00D75FFF, 0x000C0004, 0x0 },/* 5:	600	900	3.5	*/
	{ 0x00FFFFFF, 0x00040006, 0x0 },/* 6:	800	800	0	*/
	{ 0x80E79FFF, 0x00030002, 0x0 },/* 7:	800	1000	2	*/
	{ 0x00FFFFFF, 0x00140005, 0x0 },/* 8:	850	850	0	*/
	{ 0x00FFFFFF, 0x000C0004, 0x0 },/* 9:	900	900	0	*/
	{ 0x00FFFFFF, 0x001C0003, 0x0 },/* 10:	950	950	0	*/
	{ 0x80FFFFFF, 0x00030002, 0x0 },/* 11:	1000	1000	0	*/
79 80
};

81
static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
82 83 84 85 86 87 88 89 90
	{ 0x00FFFFFF, 0x00000012, 0x0 },
	{ 0x00EBAFFF, 0x00020011, 0x0 },
	{ 0x00C71FFF, 0x0006000F, 0x0 },
	{ 0x00AAAFFF, 0x000E000A, 0x0 },
	{ 0x00FFFFFF, 0x00020011, 0x0 },
	{ 0x00DB6FFF, 0x0005000F, 0x0 },
	{ 0x00BEEFFF, 0x000A000C, 0x0 },
	{ 0x00FFFFFF, 0x0005000F, 0x0 },
	{ 0x00DB6FFF, 0x000A000C, 0x0 },
91 92
};

93
static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
94 95 96 97 98 99 100 101 102
	{ 0x00FFFFFF, 0x0007000E, 0x0 },
	{ 0x00D75FFF, 0x000E000A, 0x0 },
	{ 0x00BEFFFF, 0x00140006, 0x0 },
	{ 0x80B2CFFF, 0x001B0002, 0x0 },
	{ 0x00FFFFFF, 0x000E000A, 0x0 },
	{ 0x00DB6FFF, 0x00160005, 0x0 },
	{ 0x80C71FFF, 0x001A0002, 0x0 },
	{ 0x00F7DFFF, 0x00180004, 0x0 },
	{ 0x80D75FFF, 0x001B0002, 0x0 },
103 104
};

105
static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
106 107 108 109 110 111 112 113 114
	{ 0x00FFFFFF, 0x0001000E, 0x0 },
	{ 0x00D75FFF, 0x0004000A, 0x0 },
	{ 0x00C30FFF, 0x00070006, 0x0 },
	{ 0x00AAAFFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x0004000A, 0x0 },
	{ 0x00D75FFF, 0x00090004, 0x0 },
	{ 0x00C30FFF, 0x000C0000, 0x0 },
	{ 0x00FFFFFF, 0x00070006, 0x0 },
	{ 0x00D75FFF, 0x000C0000, 0x0 },
115 116
};

117 118
static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
					/* Idx	NT mV d	T mV df	db	*/
119 120 121 122 123 124 125 126 127 128
	{ 0x00FFFFFF, 0x0007000E, 0x0 },/* 0:	400	400	0	*/
	{ 0x00D75FFF, 0x000E000A, 0x0 },/* 1:	400	600	3.5	*/
	{ 0x00BEFFFF, 0x00140006, 0x0 },/* 2:	400	800	6	*/
	{ 0x00FFFFFF, 0x0009000D, 0x0 },/* 3:	450	450	0	*/
	{ 0x00FFFFFF, 0x000E000A, 0x0 },/* 4:	600	600	0	*/
	{ 0x00D7FFFF, 0x00140006, 0x0 },/* 5:	600	800	2.5	*/
	{ 0x80CB2FFF, 0x001B0002, 0x0 },/* 6:	600	1000	4.5	*/
	{ 0x00FFFFFF, 0x00140006, 0x0 },/* 7:	800	800	0	*/
	{ 0x80E79FFF, 0x001B0002, 0x0 },/* 8:	800	1000	2	*/
	{ 0x80FFFFFF, 0x001B0002, 0x0 },/* 9:	1000	1000	0	*/
129 130
};

131
/* Skylake H and S */
132
static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
133 134 135
	{ 0x00002016, 0x000000A0, 0x0 },
	{ 0x00005012, 0x0000009B, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
136
	{ 0x80009010, 0x000000C0, 0x1 },
137 138
	{ 0x00002016, 0x0000009B, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
139
	{ 0x80007011, 0x000000C0, 0x1 },
140
	{ 0x00002016, 0x000000DF, 0x0 },
141
	{ 0x80005012, 0x000000C0, 0x1 },
142 143
};

144 145
/* Skylake U */
static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
146
	{ 0x0000201B, 0x000000A2, 0x0 },
147
	{ 0x00005012, 0x00000088, 0x0 },
148
	{ 0x80007011, 0x000000CD, 0x1 },
149
	{ 0x80009010, 0x000000C0, 0x1 },
150
	{ 0x0000201B, 0x0000009D, 0x0 },
151 152
	{ 0x80005012, 0x000000C0, 0x1 },
	{ 0x80007011, 0x000000C0, 0x1 },
153
	{ 0x00002016, 0x00000088, 0x0 },
154
	{ 0x80005012, 0x000000C0, 0x1 },
155 156
};

157 158
/* Skylake Y */
static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
159 160
	{ 0x00000018, 0x000000A2, 0x0 },
	{ 0x00005012, 0x00000088, 0x0 },
161
	{ 0x80007011, 0x000000CD, 0x3 },
162
	{ 0x80009010, 0x000000C0, 0x3 },
163
	{ 0x00000018, 0x0000009D, 0x0 },
164 165
	{ 0x80005012, 0x000000C0, 0x3 },
	{ 0x80007011, 0x000000C0, 0x3 },
166
	{ 0x00000018, 0x00000088, 0x0 },
167
	{ 0x80005012, 0x000000C0, 0x3 },
168 169 170
};

/*
171
 * Skylake H and S
172 173
 * eDP 1.4 low vswing translation parameters
 */
174
static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00000018, 0x000000AB, 0x0 },
	{ 0x00007013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
};

/*
 * Skylake U
 * eDP 1.4 low vswing translation parameters
 */
static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000A9, 0x0 },
	{ 0x00007011, 0x000000A2, 0x0 },
	{ 0x00009010, 0x0000009C, 0x0 },
	{ 0x00000018, 0x000000A9, 0x0 },
	{ 0x00006013, 0x000000A2, 0x0 },
	{ 0x00007011, 0x000000A6, 0x0 },
	{ 0x00002016, 0x000000AB, 0x0 },
	{ 0x00005013, 0x0000009F, 0x0 },
	{ 0x00000018, 0x000000DF, 0x0 },
202 203
};

204
/*
205
 * Skylake Y
206 207
 * eDP 1.4 low vswing translation parameters
 */
208
static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
209 210 211 212 213 214 215 216 217 218 219
	{ 0x00000018, 0x000000A8, 0x0 },
	{ 0x00004013, 0x000000AB, 0x0 },
	{ 0x00007011, 0x000000A4, 0x0 },
	{ 0x00009010, 0x000000DF, 0x0 },
	{ 0x00000018, 0x000000AA, 0x0 },
	{ 0x00006013, 0x000000A4, 0x0 },
	{ 0x00007011, 0x0000009D, 0x0 },
	{ 0x00000018, 0x000000A0, 0x0 },
	{ 0x00006012, 0x000000DF, 0x0 },
	{ 0x00000018, 0x0000008A, 0x0 },
};
220

221
/* Skylake U, H and S */
222
static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
223 224 225 226 227 228
	{ 0x00000018, 0x000000AC, 0x0 },
	{ 0x00005012, 0x0000009D, 0x0 },
	{ 0x00007011, 0x00000088, 0x0 },
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00000018, 0x00000098, 0x0 },
	{ 0x00004013, 0x00000088, 0x0 },
229
	{ 0x80006012, 0x000000CD, 0x1 },
230
	{ 0x00000018, 0x000000DF, 0x0 },
231 232 233
	{ 0x80003015, 0x000000CD, 0x1 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x1 },
	{ 0x80000018, 0x000000C0, 0x1 },
234 235
};

236 237
/* Skylake Y */
static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
238 239
	{ 0x00000018, 0x000000A1, 0x0 },
	{ 0x00005012, 0x000000DF, 0x0 },
240
	{ 0x80007011, 0x000000CB, 0x3 },
241 242 243
	{ 0x00000018, 0x000000A4, 0x0 },
	{ 0x00000018, 0x0000009D, 0x0 },
	{ 0x00004013, 0x00000080, 0x0 },
244
	{ 0x80006013, 0x000000C0, 0x3 },
245
	{ 0x00000018, 0x0000008A, 0x0 },
246 247 248
	{ 0x80003015, 0x000000C0, 0x3 },	/* Default */
	{ 0x80003015, 0x000000C0, 0x3 },
	{ 0x80000018, 0x000000C0, 0x3 },
249 250
};

251 252 253 254 255 256 257 258 259 260
struct bxt_ddi_buf_trans {
	u32 margin;	/* swing value */
	u32 scale;	/* scale value */
	u32 enable;	/* scale enable */
	u32 deemphasis;
	bool default_index; /* true if the entry represents default value */
};

static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
					/* Idx	NT mV diff	db  */
261 262 263 264 265 266 267 268 269
	{ 52,  0x9A, 0, 128, true  },	/* 0:	400		0   */
	{ 78,  0x9A, 0, 85,  false },	/* 1:	400		3.5 */
	{ 104, 0x9A, 0, 64,  false },	/* 2:	400		6   */
	{ 154, 0x9A, 0, 43,  false },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, false },	/* 4:	600		0   */
	{ 116, 0x9A, 0, 85,  false },	/* 5:	600		3.5 */
	{ 154, 0x9A, 0, 64,  false },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, false },	/* 7:	800		0   */
	{ 154, 0x9A, 0, 85,  false },	/* 8:	800		3.5 */
270
	{ 154, 0x9A, 1, 128, false },	/* 9:	1200		0   */
271 272
};

273 274 275 276 277 278 279 280 281 282 283 284 285 286
static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
					/* Idx	NT mV diff	db  */
	{ 26, 0, 0, 128, false },	/* 0:	200		0   */
	{ 38, 0, 0, 112, false },	/* 1:	200		1.5 */
	{ 48, 0, 0, 96,  false },	/* 2:	200		4   */
	{ 54, 0, 0, 69,  false },	/* 3:	200		6   */
	{ 32, 0, 0, 128, false },	/* 4:	250		0   */
	{ 48, 0, 0, 104, false },	/* 5:	250		1.5 */
	{ 54, 0, 0, 85,  false },	/* 6:	250		4   */
	{ 43, 0, 0, 128, false },	/* 7:	300		0   */
	{ 54, 0, 0, 101, false },	/* 8:	300		1.5 */
	{ 48, 0, 0, 128, false },	/* 9:	300		0   */
};

287 288 289 290 291
/* BSpec has 2 recommended values - entries 0 and 8.
 * Using the entry with higher vswing.
 */
static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
					/* Idx	NT mV diff	db  */
292 293 294 295 296 297 298 299 300
	{ 52,  0x9A, 0, 128, false },	/* 0:	400		0   */
	{ 52,  0x9A, 0, 85,  false },	/* 1:	400		3.5 */
	{ 52,  0x9A, 0, 64,  false },	/* 2:	400		6   */
	{ 42,  0x9A, 0, 43,  false },	/* 3:	400		9.5 */
	{ 77,  0x9A, 0, 128, false },	/* 4:	600		0   */
	{ 77,  0x9A, 0, 85,  false },	/* 5:	600		3.5 */
	{ 77,  0x9A, 0, 64,  false },	/* 6:	600		6   */
	{ 102, 0x9A, 0, 128, false },	/* 7:	800		0   */
	{ 102, 0x9A, 0, 85,  false },	/* 8:	800		3.5 */
301 302 303
	{ 154, 0x9A, 1, 128, true },	/* 9:	1200		0   */
};

304
enum port intel_ddi_get_encoder_port(struct intel_encoder *encoder)
305
{
306
	switch (encoder->type) {
307
	case INTEL_OUTPUT_DP_MST:
308
		return enc_to_mst(&encoder->base)->primary->port;
309
	case INTEL_OUTPUT_DP:
310 311 312
	case INTEL_OUTPUT_EDP:
	case INTEL_OUTPUT_HDMI:
	case INTEL_OUTPUT_UNKNOWN:
313
		return enc_to_dig_port(&encoder->base)->port;
314
	case INTEL_OUTPUT_ANALOG:
315 316 317 318
		return PORT_E;
	default:
		MISSING_CASE(encoder->type);
		return PORT_A;
319 320 321
	}
}

322 323 324 325 326 327 328 329 330 331 332 333
static const struct ddi_buf_trans *
bdw_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
{
	if (dev_priv->vbt.edp.low_vswing) {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
		return bdw_ddi_translations_edp;
	} else {
		*n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
		return bdw_ddi_translations_dp;
	}
}

334
static const struct ddi_buf_trans *
335
skl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
336
{
337
	if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
338
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
339
		return skl_y_ddi_translations_dp;
340
	} else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv)) {
341
		*n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
342
		return skl_u_ddi_translations_dp;
343 344
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
345
		return skl_ddi_translations_dp;
346 347 348
	}
}

349
static const struct ddi_buf_trans *
350
skl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
351
{
352
	if (dev_priv->vbt.edp.low_vswing) {
353
		if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
354
			*n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
355
			return skl_y_ddi_translations_edp;
356
		} else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv)) {
357
			*n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
358
			return skl_u_ddi_translations_edp;
359 360
		} else {
			*n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
361
			return skl_ddi_translations_edp;
362 363
		}
	}
364

365
	return skl_get_buf_trans_dp(dev_priv, n_entries);
366 367 368
}

static const struct ddi_buf_trans *
369
skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
370
{
371
	if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
372
		*n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
373
		return skl_y_ddi_translations_hdmi;
374 375
	} else {
		*n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
376
		return skl_ddi_translations_hdmi;
377 378 379
	}
}

380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413
static int intel_ddi_hdmi_level(struct drm_i915_private *dev_priv, enum port port)
{
	int n_hdmi_entries;
	int hdmi_level;
	int hdmi_default_entry;

	hdmi_level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift;

	if (IS_BROXTON(dev_priv))
		return hdmi_level;

	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
		skl_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
		hdmi_default_entry = 8;
	} else if (IS_BROADWELL(dev_priv)) {
		n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
		hdmi_default_entry = 7;
	} else if (IS_HASWELL(dev_priv)) {
		n_hdmi_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
		hdmi_default_entry = 6;
	} else {
		WARN(1, "ddi translation table missing\n");
		n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
		hdmi_default_entry = 7;
	}

	/* Choose a good default if VBT is badly populated */
	if (hdmi_level == HDMI_LEVEL_SHIFT_UNKNOWN ||
	    hdmi_level >= n_hdmi_entries)
		hdmi_level = hdmi_default_entry;

	return hdmi_level;
}

414 415
/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
416 417
 * values in advance. This function programs the correct values for
 * DP/eDP/FDI use cases.
418
 */
419
void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder)
420
{
421
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
422
	u32 iboost_bit = 0;
423 424
	int i, n_dp_entries, n_edp_entries, size;
	enum port port = intel_ddi_get_encoder_port(encoder);
425 426 427 428
	const struct ddi_buf_trans *ddi_translations_fdi;
	const struct ddi_buf_trans *ddi_translations_dp;
	const struct ddi_buf_trans *ddi_translations_edp;
	const struct ddi_buf_trans *ddi_translations;
429

430
	if (IS_BROXTON(dev_priv))
431
		return;
432 433

	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
434
		ddi_translations_fdi = NULL;
435
		ddi_translations_dp =
436
				skl_get_buf_trans_dp(dev_priv, &n_dp_entries);
437
		ddi_translations_edp =
438
				skl_get_buf_trans_edp(dev_priv, &n_edp_entries);
439

440
		/* If we're boosting the current, set bit 31 of trans1 */
441
		if (dev_priv->vbt.ddi_port_info[port].dp_boost_level)
442
			iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
443

444 445 446
		if (WARN_ON(encoder->type == INTEL_OUTPUT_EDP &&
			    port != PORT_A && port != PORT_E &&
			    n_edp_entries > 9))
447
			n_edp_entries = 9;
448
	} else if (IS_BROADWELL(dev_priv)) {
449 450
		ddi_translations_fdi = bdw_ddi_translations_fdi;
		ddi_translations_dp = bdw_ddi_translations_dp;
451
		ddi_translations_edp = bdw_get_buf_trans_edp(dev_priv, &n_edp_entries);
452
		n_dp_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
453
	} else if (IS_HASWELL(dev_priv)) {
454 455
		ddi_translations_fdi = hsw_ddi_translations_fdi;
		ddi_translations_dp = hsw_ddi_translations_dp;
456
		ddi_translations_edp = hsw_ddi_translations_dp;
457
		n_dp_entries = n_edp_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
458 459
	} else {
		WARN(1, "ddi translation table missing\n");
460
		ddi_translations_edp = bdw_ddi_translations_dp;
461 462
		ddi_translations_fdi = bdw_ddi_translations_fdi;
		ddi_translations_dp = bdw_ddi_translations_dp;
463 464
		n_edp_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
		n_dp_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
465 466
	}

467 468
	switch (encoder->type) {
	case INTEL_OUTPUT_EDP:
469
		ddi_translations = ddi_translations_edp;
470
		size = n_edp_entries;
471
		break;
472
	case INTEL_OUTPUT_DP:
473
		ddi_translations = ddi_translations_dp;
474
		size = n_dp_entries;
475
		break;
476 477
	case INTEL_OUTPUT_ANALOG:
		ddi_translations = ddi_translations_fdi;
478
		size = n_dp_entries;
479 480 481 482
		break;
	default:
		BUG();
	}
483

484 485 486 487 488
	for (i = 0; i < size; i++) {
		I915_WRITE(DDI_BUF_TRANS_LO(port, i),
			   ddi_translations[i].trans1 | iboost_bit);
		I915_WRITE(DDI_BUF_TRANS_HI(port, i),
			   ddi_translations[i].trans2);
489
	}
490 491 492 493 494 495 496 497 498 499 500 501 502 503
}

/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
 * values in advance. This function programs the correct values for
 * HDMI/DVI use cases.
 */
static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	u32 iboost_bit = 0;
	int n_hdmi_entries, hdmi_level;
	enum port port = intel_ddi_get_encoder_port(encoder);
	const struct ddi_buf_trans *ddi_translations_hdmi;
504

505
	if (IS_BROXTON(dev_priv))
506 507
		return;

508 509 510 511
	hdmi_level = intel_ddi_hdmi_level(dev_priv, port);

	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
		ddi_translations_hdmi = skl_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
512

513
		/* If we're boosting the current, set bit 31 of trans1 */
514
		if (dev_priv->vbt.ddi_port_info[port].hdmi_boost_level)
515 516 517 518 519 520 521 522 523 524 525 526 527
			iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
	} else if (IS_BROADWELL(dev_priv)) {
		ddi_translations_hdmi = bdw_ddi_translations_hdmi;
		n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
	} else if (IS_HASWELL(dev_priv)) {
		ddi_translations_hdmi = hsw_ddi_translations_hdmi;
		n_hdmi_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
	} else {
		WARN(1, "ddi translation table missing\n");
		ddi_translations_hdmi = bdw_ddi_translations_hdmi;
		n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
	}

528
	/* Entry 9 is for HDMI: */
529
	I915_WRITE(DDI_BUF_TRANS_LO(port, 9),
530
		   ddi_translations_hdmi[hdmi_level].trans1 | iboost_bit);
531
	I915_WRITE(DDI_BUF_TRANS_HI(port, 9),
532
		   ddi_translations_hdmi[hdmi_level].trans2);
533 534
}

535 536 537
static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
				    enum port port)
{
538
	i915_reg_t reg = DDI_BUF_CTL(port);
539 540
	int i;

541
	for (i = 0; i < 16; i++) {
542 543 544 545 546 547
		udelay(1);
		if (I915_READ(reg) & DDI_BUF_IS_IDLE)
			return;
	}
	DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
}
548

549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569
static uint32_t hsw_pll_to_ddi_pll_sel(struct intel_shared_dpll *pll)
{
	switch (pll->id) {
	case DPLL_ID_WRPLL1:
		return PORT_CLK_SEL_WRPLL1;
	case DPLL_ID_WRPLL2:
		return PORT_CLK_SEL_WRPLL2;
	case DPLL_ID_SPLL:
		return PORT_CLK_SEL_SPLL;
	case DPLL_ID_LCPLL_810:
		return PORT_CLK_SEL_LCPLL_810;
	case DPLL_ID_LCPLL_1350:
		return PORT_CLK_SEL_LCPLL_1350;
	case DPLL_ID_LCPLL_2700:
		return PORT_CLK_SEL_LCPLL_2700;
	default:
		MISSING_CASE(pll->id);
		return PORT_CLK_SEL_NONE;
	}
}

570 571 572 573 574 575 576 577 578 579 580 581
/* Starting with Haswell, different DDI ports can work in FDI mode for
 * connection to the PCH-located connectors. For this, it is necessary to train
 * both the DDI port and PCH receiver for the desired DDI buffer settings.
 *
 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
 * please note that when FDI mode is active on DDI E, it shares 2 lines with
 * DDI A (which is used for eDP)
 */

void hsw_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
582
	struct drm_i915_private *dev_priv = to_i915(dev);
583
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
584
	struct intel_encoder *encoder;
585
	u32 temp, i, rx_ctl_val, ddi_pll_sel;
586

587 588
	for_each_encoder_on_crtc(dev, crtc, encoder) {
		WARN_ON(encoder->type != INTEL_OUTPUT_ANALOG);
589
		intel_prepare_dp_ddi_buffers(encoder);
590 591
	}

592 593 594 595
	/* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
	 * mode set "sequence for CRT port" document:
	 * - TP1 to TP2 time with the default value
	 * - FDI delay to 90h
596 597
	 *
	 * WaFDIAutoLinkSetTimingOverrride:hsw
598
	 */
599
	I915_WRITE(FDI_RX_MISC(PIPE_A), FDI_RX_PWRDN_LANE1_VAL(2) |
600 601 602 603
				  FDI_RX_PWRDN_LANE0_VAL(2) |
				  FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

	/* Enable the PCH Receiver FDI PLL */
604
	rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
605
		     FDI_RX_PLL_ENABLE |
606
		     FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
607 608
	I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
	POSTING_READ(FDI_RX_CTL(PIPE_A));
609 610 611 612
	udelay(220);

	/* Switch from Rawclk to PCDclk */
	rx_ctl_val |= FDI_PCDCLK;
613
	I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
614 615

	/* Configure Port Clock Select */
616 617 618
	ddi_pll_sel = hsw_pll_to_ddi_pll_sel(intel_crtc->config->shared_dpll);
	I915_WRITE(PORT_CLK_SEL(PORT_E), ddi_pll_sel);
	WARN_ON(ddi_pll_sel != PORT_CLK_SEL_SPLL);
619 620 621

	/* Start the training iterating through available voltages and emphasis,
	 * testing each value twice. */
622
	for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
623 624 625 626 627 628 629
		/* Configure DP_TP_CTL with auto-training */
		I915_WRITE(DP_TP_CTL(PORT_E),
					DP_TP_CTL_FDI_AUTOTRAIN |
					DP_TP_CTL_ENHANCED_FRAME_ENABLE |
					DP_TP_CTL_LINK_TRAIN_PAT1 |
					DP_TP_CTL_ENABLE);

630 631 632 633
		/* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
		 * DDI E does not support port reversal, the functionality is
		 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
		 * port reversal bit */
634
		I915_WRITE(DDI_BUF_CTL(PORT_E),
635
			   DDI_BUF_CTL_ENABLE |
636
			   ((intel_crtc->config->fdi_lanes - 1) << 1) |
637
			   DDI_BUF_TRANS_SELECT(i / 2));
638
		POSTING_READ(DDI_BUF_CTL(PORT_E));
639 640 641

		udelay(600);

642
		/* Program PCH FDI Receiver TU */
643
		I915_WRITE(FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
644 645 646

		/* Enable PCH FDI Receiver with auto-training */
		rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
647 648
		I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
		POSTING_READ(FDI_RX_CTL(PIPE_A));
649 650 651 652 653

		/* Wait for FDI receiver lane calibration */
		udelay(30);

		/* Unset FDI_RX_MISC pwrdn lanes */
654
		temp = I915_READ(FDI_RX_MISC(PIPE_A));
655
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
656 657
		I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
		POSTING_READ(FDI_RX_MISC(PIPE_A));
658 659 660

		/* Wait for FDI auto training time */
		udelay(5);
661 662 663

		temp = I915_READ(DP_TP_STATUS(PORT_E));
		if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
664
			DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
665 666
			break;
		}
667

668 669 670 671 672 673 674
		/*
		 * Leave things enabled even if we failed to train FDI.
		 * Results in less fireworks from the state checker.
		 */
		if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
			DRM_ERROR("FDI link training failed!\n");
			break;
675
		}
676

677 678 679 680
		rx_ctl_val &= ~FDI_RX_ENABLE;
		I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
		POSTING_READ(FDI_RX_CTL(PIPE_A));

681 682 683 684 685
		temp = I915_READ(DDI_BUF_CTL(PORT_E));
		temp &= ~DDI_BUF_CTL_ENABLE;
		I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
		POSTING_READ(DDI_BUF_CTL(PORT_E));

686
		/* Disable DP_TP_CTL and FDI_RX_CTL and retry */
687 688 689 690 691 692 693
		temp = I915_READ(DP_TP_CTL(PORT_E));
		temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
		I915_WRITE(DP_TP_CTL(PORT_E), temp);
		POSTING_READ(DP_TP_CTL(PORT_E));

		intel_wait_ddi_buf_idle(dev_priv, PORT_E);
694 695

		/* Reset FDI_RX_MISC pwrdn lanes */
696
		temp = I915_READ(FDI_RX_MISC(PIPE_A));
697 698
		temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
		temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
699 700
		I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
		POSTING_READ(FDI_RX_MISC(PIPE_A));
701 702
	}

703 704 705 706 707 708
	/* Enable normal pixel sending for FDI */
	I915_WRITE(DP_TP_CTL(PORT_E),
		   DP_TP_CTL_FDI_AUTOTRAIN |
		   DP_TP_CTL_LINK_TRAIN_NORMAL |
		   DP_TP_CTL_ENHANCED_FRAME_ENABLE |
		   DP_TP_CTL_ENABLE);
709
}
710

711 712 713 714 715 716 717
void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *intel_dig_port =
		enc_to_dig_port(&encoder->base);

	intel_dp->DP = intel_dig_port->saved_port_bits |
718
		DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
719
	intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
720 721
}

722 723 724 725 726 727 728 729 730 731 732 733 734 735
static struct intel_encoder *
intel_ddi_get_crtc_encoder(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *intel_encoder, *ret = NULL;
	int num_encoders = 0;

	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		ret = intel_encoder;
		num_encoders++;
	}

	if (num_encoders != 1)
736 737
		WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
		     pipe_name(intel_crtc->pipe));
738 739 740 741 742

	BUG_ON(ret == NULL);
	return ret;
}

743
struct intel_encoder *
744
intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state)
745
{
746 747 748
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
	struct intel_encoder *ret = NULL;
	struct drm_atomic_state *state;
749 750
	struct drm_connector *connector;
	struct drm_connector_state *connector_state;
751
	int num_encoders = 0;
752
	int i;
753

754 755
	state = crtc_state->base.state;

756 757
	for_each_connector_in_state(state, connector, connector_state, i) {
		if (connector_state->crtc != crtc_state->base.crtc)
758 759
			continue;

760
		ret = to_intel_encoder(connector_state->best_encoder);
761
		num_encoders++;
762 763 764 765 766 767 768 769 770
	}

	WARN(num_encoders != 1, "%d encoders on crtc for pipe %c\n", num_encoders,
	     pipe_name(crtc->pipe));

	BUG_ON(ret == NULL);
	return ret;
}

771 772
#define LC_FREQ 2700

773 774
static int hsw_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
				   i915_reg_t reg)
775 776 777 778 779 780
{
	int refclk = LC_FREQ;
	int n, p, r;
	u32 wrpll;

	wrpll = I915_READ(reg);
781 782 783
	switch (wrpll & WRPLL_PLL_REF_MASK) {
	case WRPLL_PLL_SSC:
	case WRPLL_PLL_NON_SSC:
784 785 786 787 788 789 790
		/*
		 * We could calculate spread here, but our checking
		 * code only cares about 5% accuracy, and spread is a max of
		 * 0.5% downspread.
		 */
		refclk = 135;
		break;
791
	case WRPLL_PLL_LCPLL:
792 793 794 795 796 797 798 799 800 801 802
		refclk = LC_FREQ;
		break;
	default:
		WARN(1, "bad wrpll refclk\n");
		return 0;
	}

	r = wrpll & WRPLL_DIVIDER_REF_MASK;
	p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
	n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;

803 804
	/* Convert to KHz, p & r have a fixed point portion */
	return (refclk * n * 100) / (p * r);
805 806
}

807 808 809
static int skl_calc_wrpll_link(struct drm_i915_private *dev_priv,
			       uint32_t dpll)
{
810
	i915_reg_t cfgcr1_reg, cfgcr2_reg;
811 812 813
	uint32_t cfgcr1_val, cfgcr2_val;
	uint32_t p0, p1, p2, dco_freq;

814 815
	cfgcr1_reg = DPLL_CFGCR1(dpll);
	cfgcr2_reg = DPLL_CFGCR2(dpll);
816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866

	cfgcr1_val = I915_READ(cfgcr1_reg);
	cfgcr2_val = I915_READ(cfgcr2_reg);

	p0 = cfgcr2_val & DPLL_CFGCR2_PDIV_MASK;
	p2 = cfgcr2_val & DPLL_CFGCR2_KDIV_MASK;

	if (cfgcr2_val &  DPLL_CFGCR2_QDIV_MODE(1))
		p1 = (cfgcr2_val & DPLL_CFGCR2_QDIV_RATIO_MASK) >> 8;
	else
		p1 = 1;


	switch (p0) {
	case DPLL_CFGCR2_PDIV_1:
		p0 = 1;
		break;
	case DPLL_CFGCR2_PDIV_2:
		p0 = 2;
		break;
	case DPLL_CFGCR2_PDIV_3:
		p0 = 3;
		break;
	case DPLL_CFGCR2_PDIV_7:
		p0 = 7;
		break;
	}

	switch (p2) {
	case DPLL_CFGCR2_KDIV_5:
		p2 = 5;
		break;
	case DPLL_CFGCR2_KDIV_2:
		p2 = 2;
		break;
	case DPLL_CFGCR2_KDIV_3:
		p2 = 3;
		break;
	case DPLL_CFGCR2_KDIV_1:
		p2 = 1;
		break;
	}

	dco_freq = (cfgcr1_val & DPLL_CFGCR1_DCO_INTEGER_MASK) * 24 * 1000;

	dco_freq += (((cfgcr1_val & DPLL_CFGCR1_DCO_FRACTION_MASK) >> 9) * 24 *
		1000) / 0x8000;

	return dco_freq / (p0 * p1 * p2 * 5);
}

867 868 869 870 871 872 873
static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
{
	int dotclock;

	if (pipe_config->has_pch_encoder)
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->fdi_m_n);
874
	else if (intel_crtc_has_dp_encoder(pipe_config))
875 876 877 878 879 880 881 882 883 884 885 886
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->dp_m_n);
	else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp == 36)
		dotclock = pipe_config->port_clock * 2 / 3;
	else
		dotclock = pipe_config->port_clock;

	if (pipe_config->pixel_multiplier)
		dotclock /= pipe_config->pixel_multiplier;

	pipe_config->base.adjusted_mode.crtc_clock = dotclock;
}
887 888

static void skl_ddi_clock_get(struct intel_encoder *encoder,
889
				struct intel_crtc_state *pipe_config)
890
{
891
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
892 893 894
	int link_clock = 0;
	uint32_t dpll_ctl1, dpll;

895
	dpll = intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll);
896 897 898 899 900 901

	dpll_ctl1 = I915_READ(DPLL_CTRL1);

	if (dpll_ctl1 & DPLL_CTRL1_HDMI_MODE(dpll)) {
		link_clock = skl_calc_wrpll_link(dev_priv, dpll);
	} else {
902 903
		link_clock = dpll_ctl1 & DPLL_CTRL1_LINK_RATE_MASK(dpll);
		link_clock >>= DPLL_CTRL1_LINK_RATE_SHIFT(dpll);
904 905

		switch (link_clock) {
906
		case DPLL_CTRL1_LINK_RATE_810:
907 908
			link_clock = 81000;
			break;
909
		case DPLL_CTRL1_LINK_RATE_1080:
910 911
			link_clock = 108000;
			break;
912
		case DPLL_CTRL1_LINK_RATE_1350:
913 914
			link_clock = 135000;
			break;
915
		case DPLL_CTRL1_LINK_RATE_1620:
916 917
			link_clock = 162000;
			break;
918
		case DPLL_CTRL1_LINK_RATE_2160:
919 920
			link_clock = 216000;
			break;
921
		case DPLL_CTRL1_LINK_RATE_2700:
922 923 924 925 926 927 928 929 930 931 932
			link_clock = 270000;
			break;
		default:
			WARN(1, "Unsupported link rate\n");
			break;
		}
		link_clock *= 2;
	}

	pipe_config->port_clock = link_clock;

933
	ddi_dotclock_get(pipe_config);
934 935
}

936
static void hsw_ddi_clock_get(struct intel_encoder *encoder,
937
			      struct intel_crtc_state *pipe_config)
938
{
939
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
940 941 942
	int link_clock = 0;
	u32 val, pll;

943
	val = hsw_pll_to_ddi_pll_sel(pipe_config->shared_dpll);
944 945 946 947 948 949 950 951 952 953 954
	switch (val & PORT_CLK_SEL_MASK) {
	case PORT_CLK_SEL_LCPLL_810:
		link_clock = 81000;
		break;
	case PORT_CLK_SEL_LCPLL_1350:
		link_clock = 135000;
		break;
	case PORT_CLK_SEL_LCPLL_2700:
		link_clock = 270000;
		break;
	case PORT_CLK_SEL_WRPLL1:
955
		link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(0));
956 957
		break;
	case PORT_CLK_SEL_WRPLL2:
958
		link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(1));
959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979
		break;
	case PORT_CLK_SEL_SPLL:
		pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
		if (pll == SPLL_PLL_FREQ_810MHz)
			link_clock = 81000;
		else if (pll == SPLL_PLL_FREQ_1350MHz)
			link_clock = 135000;
		else if (pll == SPLL_PLL_FREQ_2700MHz)
			link_clock = 270000;
		else {
			WARN(1, "bad spll freq\n");
			return;
		}
		break;
	default:
		WARN(1, "bad port clock sel\n");
		return;
	}

	pipe_config->port_clock = link_clock * 2;

980
	ddi_dotclock_get(pipe_config);
981 982
}

983 984 985
static int bxt_calc_pll_link(struct drm_i915_private *dev_priv,
				enum intel_dpll_id dpll)
{
986 987
	struct intel_shared_dpll *pll;
	struct intel_dpll_hw_state *state;
988
	struct dpll clock;
989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005

	/* For DDI ports we always use a shared PLL. */
	if (WARN_ON(dpll == DPLL_ID_PRIVATE))
		return 0;

	pll = &dev_priv->shared_dplls[dpll];
	state = &pll->config.hw_state;

	clock.m1 = 2;
	clock.m2 = (state->pll0 & PORT_PLL_M2_MASK) << 22;
	if (state->pll3 & PORT_PLL_M2_FRAC_ENABLE)
		clock.m2 |= state->pll2 & PORT_PLL_M2_FRAC_MASK;
	clock.n = (state->pll1 & PORT_PLL_N_MASK) >> PORT_PLL_N_SHIFT;
	clock.p1 = (state->ebb0 & PORT_PLL_P1_MASK) >> PORT_PLL_P1_SHIFT;
	clock.p2 = (state->ebb0 & PORT_PLL_P2_MASK) >> PORT_PLL_P2_SHIFT;

	return chv_calc_dpll_params(100000, &clock);
1006 1007 1008 1009 1010
}

static void bxt_ddi_clock_get(struct intel_encoder *encoder,
				struct intel_crtc_state *pipe_config)
{
1011
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1012 1013 1014
	enum port port = intel_ddi_get_encoder_port(encoder);
	uint32_t dpll = port;

1015
	pipe_config->port_clock = bxt_calc_pll_link(dev_priv, dpll);
1016

1017
	ddi_dotclock_get(pipe_config);
1018 1019
}

1020
void intel_ddi_clock_get(struct intel_encoder *encoder,
1021
			 struct intel_crtc_state *pipe_config)
1022
{
1023 1024 1025 1026
	struct drm_device *dev = encoder->base.dev;

	if (INTEL_INFO(dev)->gen <= 8)
		hsw_ddi_clock_get(encoder, pipe_config);
1027
	else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1028
		skl_ddi_clock_get(encoder, pipe_config);
1029 1030
	else if (IS_BROXTON(dev))
		bxt_ddi_clock_get(encoder, pipe_config);
1031 1032
}

1033
static bool
1034
hsw_ddi_pll_select(struct intel_crtc *intel_crtc,
1035
		   struct intel_crtc_state *crtc_state,
1036
		   struct intel_encoder *intel_encoder)
1037
{
1038
	struct intel_shared_dpll *pll;
1039

1040 1041 1042 1043 1044 1045 1046
	pll = intel_get_shared_dpll(intel_crtc, crtc_state,
				    intel_encoder);
	if (!pll)
		DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
				 pipe_name(intel_crtc->pipe));

	return pll;
1047 1048
}

1049 1050
static bool
skl_ddi_pll_select(struct intel_crtc *intel_crtc,
1051
		   struct intel_crtc_state *crtc_state,
1052
		   struct intel_encoder *intel_encoder)
1053 1054 1055
{
	struct intel_shared_dpll *pll;

1056
	pll = intel_get_shared_dpll(intel_crtc, crtc_state, intel_encoder);
1057 1058 1059 1060 1061 1062 1063 1064
	if (pll == NULL) {
		DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
				 pipe_name(intel_crtc->pipe));
		return false;
	}

	return true;
}
1065

1066 1067 1068
static bool
bxt_ddi_pll_select(struct intel_crtc *intel_crtc,
		   struct intel_crtc_state *crtc_state,
1069
		   struct intel_encoder *intel_encoder)
1070
{
1071
	return !!intel_get_shared_dpll(intel_crtc, crtc_state, intel_encoder);
1072 1073
}

1074 1075 1076 1077 1078 1079 1080
/*
 * Tries to find a *shared* PLL for the CRTC and store it in
 * intel_crtc->ddi_pll_sel.
 *
 * For private DPLLs, compute_config() should do the selection for us. This
 * function should be folded into compute_config() eventually.
 */
1081 1082
bool intel_ddi_pll_select(struct intel_crtc *intel_crtc,
			  struct intel_crtc_state *crtc_state)
1083
{
1084
	struct drm_device *dev = intel_crtc->base.dev;
1085
	struct intel_encoder *intel_encoder =
1086
		intel_ddi_get_crtc_new_encoder(crtc_state);
1087

1088
	if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1089
		return skl_ddi_pll_select(intel_crtc, crtc_state,
1090
					  intel_encoder);
1091 1092
	else if (IS_BROXTON(dev))
		return bxt_ddi_pll_select(intel_crtc, crtc_state,
1093
					  intel_encoder);
1094
	else
1095
		return hsw_ddi_pll_select(intel_crtc, crtc_state,
1096
					  intel_encoder);
1097 1098
}

1099 1100
void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
{
1101
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
1102 1103
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1104
	enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1105 1106 1107
	int type = intel_encoder->type;
	uint32_t temp;

1108
	if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP || type == INTEL_OUTPUT_DP_MST) {
J
Jani Nikula 已提交
1109 1110
		WARN_ON(transcoder_is_dsi(cpu_transcoder));

1111
		temp = TRANS_MSA_SYNC_CLK;
1112
		switch (intel_crtc->config->pipe_bpp) {
1113
		case 18:
1114
			temp |= TRANS_MSA_6_BPC;
1115 1116
			break;
		case 24:
1117
			temp |= TRANS_MSA_8_BPC;
1118 1119
			break;
		case 30:
1120
			temp |= TRANS_MSA_10_BPC;
1121 1122
			break;
		case 36:
1123
			temp |= TRANS_MSA_12_BPC;
1124 1125
			break;
		default:
1126
			BUG();
1127
		}
1128
		I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
1129 1130 1131
	}
}

1132 1133 1134 1135
void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct drm_device *dev = crtc->dev;
1136
	struct drm_i915_private *dev_priv = to_i915(dev);
1137
	enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1138 1139 1140 1141 1142 1143 1144 1145 1146
	uint32_t temp;
	temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
	if (state == true)
		temp |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
	else
		temp &= ~TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
	I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
}

1147
void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc)
1148 1149 1150
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1151
	struct drm_device *dev = crtc->dev;
1152
	struct drm_i915_private *dev_priv = to_i915(dev);
1153
	enum pipe pipe = intel_crtc->pipe;
1154
	enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1155
	enum port port = intel_ddi_get_encoder_port(intel_encoder);
1156
	int type = intel_encoder->type;
1157 1158
	uint32_t temp;

1159 1160
	/* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
	temp = TRANS_DDI_FUNC_ENABLE;
1161
	temp |= TRANS_DDI_SELECT_PORT(port);
1162

1163
	switch (intel_crtc->config->pipe_bpp) {
1164
	case 18:
1165
		temp |= TRANS_DDI_BPC_6;
1166 1167
		break;
	case 24:
1168
		temp |= TRANS_DDI_BPC_8;
1169 1170
		break;
	case 30:
1171
		temp |= TRANS_DDI_BPC_10;
1172 1173
		break;
	case 36:
1174
		temp |= TRANS_DDI_BPC_12;
1175 1176
		break;
	default:
1177
		BUG();
1178
	}
1179

1180
	if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
1181
		temp |= TRANS_DDI_PVSYNC;
1182
	if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
1183
		temp |= TRANS_DDI_PHSYNC;
1184

1185 1186 1187
	if (cpu_transcoder == TRANSCODER_EDP) {
		switch (pipe) {
		case PIPE_A:
1188 1189 1190 1191
			/* On Haswell, can only use the always-on power well for
			 * eDP when not using the panel fitter, and when not
			 * using motion blur mitigation (which we don't
			 * support). */
1192
			if (IS_HASWELL(dev) &&
1193 1194
			    (intel_crtc->config->pch_pfit.enabled ||
			     intel_crtc->config->pch_pfit.force_thru))
1195 1196 1197
				temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
			else
				temp |= TRANS_DDI_EDP_INPUT_A_ON;
1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
			break;
		case PIPE_B:
			temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
			break;
		case PIPE_C:
			temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
			break;
		default:
			BUG();
			break;
		}
	}

1211
	if (type == INTEL_OUTPUT_HDMI) {
1212
		if (intel_crtc->config->has_hdmi_sink)
1213
			temp |= TRANS_DDI_MODE_SELECT_HDMI;
1214
		else
1215
			temp |= TRANS_DDI_MODE_SELECT_DVI;
1216
	} else if (type == INTEL_OUTPUT_ANALOG) {
1217
		temp |= TRANS_DDI_MODE_SELECT_FDI;
1218
		temp |= (intel_crtc->config->fdi_lanes - 1) << 1;
1219
	} else if (type == INTEL_OUTPUT_DP ||
1220
		   type == INTEL_OUTPUT_EDP) {
1221
		temp |= TRANS_DDI_MODE_SELECT_DP_SST;
1222
		temp |= DDI_PORT_WIDTH(intel_crtc->config->lane_count);
1223
	} else if (type == INTEL_OUTPUT_DP_MST) {
1224
		temp |= TRANS_DDI_MODE_SELECT_DP_MST;
1225
		temp |= DDI_PORT_WIDTH(intel_crtc->config->lane_count);
1226
	} else {
1227 1228
		WARN(1, "Invalid encoder type %d for pipe %c\n",
		     intel_encoder->type, pipe_name(pipe));
1229 1230
	}

1231
	I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
1232
}
1233

1234 1235
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder)
1236
{
1237
	i915_reg_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
1238 1239
	uint32_t val = I915_READ(reg);

1240
	val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK | TRANS_DDI_DP_VC_PAYLOAD_ALLOC);
1241
	val |= TRANS_DDI_PORT_NONE;
1242
	I915_WRITE(reg, val);
1243 1244
}

1245 1246 1247
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
{
	struct drm_device *dev = intel_connector->base.dev;
1248
	struct drm_i915_private *dev_priv = to_i915(dev);
1249 1250 1251 1252 1253
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	int type = intel_connector->base.connector_type;
	enum port port = intel_ddi_get_encoder_port(intel_encoder);
	enum pipe pipe = 0;
	enum transcoder cpu_transcoder;
1254
	enum intel_display_power_domain power_domain;
1255
	uint32_t tmp;
1256
	bool ret;
1257

1258
	power_domain = intel_display_port_power_domain(intel_encoder);
1259
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
1260 1261
		return false;

1262 1263 1264 1265
	if (!intel_encoder->get_hw_state(intel_encoder, &pipe)) {
		ret = false;
		goto out;
	}
1266 1267 1268 1269

	if (port == PORT_A)
		cpu_transcoder = TRANSCODER_EDP;
	else
D
Daniel Vetter 已提交
1270
		cpu_transcoder = (enum transcoder) pipe;
1271 1272 1273 1274 1275 1276

	tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));

	switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
	case TRANS_DDI_MODE_SELECT_DVI:
1277 1278
		ret = type == DRM_MODE_CONNECTOR_HDMIA;
		break;
1279 1280

	case TRANS_DDI_MODE_SELECT_DP_SST:
1281 1282 1283 1284
		ret = type == DRM_MODE_CONNECTOR_eDP ||
		      type == DRM_MODE_CONNECTOR_DisplayPort;
		break;

1285 1286 1287
	case TRANS_DDI_MODE_SELECT_DP_MST:
		/* if the transcoder is in MST state then
		 * connector isn't connected */
1288 1289
		ret = false;
		break;
1290 1291

	case TRANS_DDI_MODE_SELECT_FDI:
1292 1293
		ret = type == DRM_MODE_CONNECTOR_VGA;
		break;
1294 1295

	default:
1296 1297
		ret = false;
		break;
1298
	}
1299 1300 1301 1302 1303

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
1304 1305
}

1306 1307 1308 1309
bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
			    enum pipe *pipe)
{
	struct drm_device *dev = encoder->base.dev;
1310
	struct drm_i915_private *dev_priv = to_i915(dev);
1311
	enum port port = intel_ddi_get_encoder_port(encoder);
1312
	enum intel_display_power_domain power_domain;
1313 1314
	u32 tmp;
	int i;
1315
	bool ret;
1316

1317
	power_domain = intel_display_port_power_domain(encoder);
1318
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
1319 1320
		return false;

1321 1322
	ret = false;

1323
	tmp = I915_READ(DDI_BUF_CTL(port));
1324 1325

	if (!(tmp & DDI_BUF_CTL_ENABLE))
1326
		goto out;
1327

1328 1329
	if (port == PORT_A) {
		tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
1330

1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
		case TRANS_DDI_EDP_INPUT_A_ON:
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
			*pipe = PIPE_A;
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
			*pipe = PIPE_B;
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
			*pipe = PIPE_C;
			break;
		}

1344
		ret = true;
1345

1346 1347
		goto out;
	}
1348

1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
	for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
		tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));

		if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(port)) {
			if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
			    TRANS_DDI_MODE_SELECT_DP_MST)
				goto out;

			*pipe = i;
			ret = true;

			goto out;
1361 1362 1363
		}
	}

1364
	DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
1365

1366
out:
1367 1368 1369 1370 1371 1372 1373 1374
	if (ret && IS_BROXTON(dev_priv)) {
		tmp = I915_READ(BXT_PHY_CTL(port));
		if ((tmp & (BXT_PHY_LANE_POWERDOWN_ACK |
			    BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
			DRM_ERROR("Port %c enabled but PHY powered down? "
				  "(PHY_CTL %08x)\n", port_name(port), tmp);
	}

1375 1376 1377
	intel_display_power_put(dev_priv, power_domain);

	return ret;
1378 1379
}

1380 1381 1382
void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc)
{
	struct drm_crtc *crtc = &intel_crtc->base;
1383
	struct drm_device *dev = crtc->dev;
1384
	struct drm_i915_private *dev_priv = to_i915(dev);
1385 1386
	struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
	enum port port = intel_ddi_get_encoder_port(intel_encoder);
1387
	enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1388

1389 1390 1391
	if (cpu_transcoder != TRANSCODER_EDP)
		I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
			   TRANS_CLK_SEL_PORT(port));
1392 1393 1394 1395
}

void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc)
{
1396
	struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
1397
	enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1398

1399 1400 1401
	if (cpu_transcoder != TRANSCODER_EDP)
		I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
			   TRANS_CLK_SEL_DISABLED);
1402 1403
}

1404 1405
static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
				enum port port, uint8_t iboost)
1406
{
1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
	u32 tmp;

	tmp = I915_READ(DISPIO_CR_TX_BMU_CR0);
	tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
	if (iboost)
		tmp |= iboost << BALANCE_LEG_SHIFT(port);
	else
		tmp |= BALANCE_LEG_DISABLE(port);
	I915_WRITE(DISPIO_CR_TX_BMU_CR0, tmp);
}

static void skl_ddi_set_iboost(struct intel_encoder *encoder, u32 level)
{
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(&encoder->base);
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
	enum port port = intel_dig_port->port;
	int type = encoder->type;
1424 1425
	const struct ddi_buf_trans *ddi_translations;
	uint8_t iboost;
1426
	uint8_t dp_iboost, hdmi_iboost;
1427 1428
	int n_entries;

1429 1430 1431 1432
	/* VBT may override standard boost values */
	dp_iboost = dev_priv->vbt.ddi_port_info[port].dp_boost_level;
	hdmi_iboost = dev_priv->vbt.ddi_port_info[port].hdmi_boost_level;

1433
	if (type == INTEL_OUTPUT_DP) {
1434 1435 1436
		if (dp_iboost) {
			iboost = dp_iboost;
		} else {
1437
			ddi_translations = skl_get_buf_trans_dp(dev_priv, &n_entries);
1438
			iboost = ddi_translations[level].i_boost;
1439
		}
1440
	} else if (type == INTEL_OUTPUT_EDP) {
1441 1442 1443
		if (dp_iboost) {
			iboost = dp_iboost;
		} else {
1444
			ddi_translations = skl_get_buf_trans_edp(dev_priv, &n_entries);
1445 1446 1447 1448 1449

			if (WARN_ON(port != PORT_A &&
				    port != PORT_E && n_entries > 9))
				n_entries = 9;

1450
			iboost = ddi_translations[level].i_boost;
1451
		}
1452
	} else if (type == INTEL_OUTPUT_HDMI) {
1453 1454 1455
		if (hdmi_iboost) {
			iboost = hdmi_iboost;
		} else {
1456
			ddi_translations = skl_get_buf_trans_hdmi(dev_priv, &n_entries);
1457
			iboost = ddi_translations[level].i_boost;
1458
		}
1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
	} else {
		return;
	}

	/* Make sure that the requested I_boost is valid */
	if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
		DRM_ERROR("Invalid I_boost value %u\n", iboost);
		return;
	}

1469
	_skl_ddi_set_iboost(dev_priv, port, iboost);
1470

1471 1472
	if (port == PORT_A && intel_dig_port->max_lanes == 4)
		_skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
1473 1474
}

1475 1476
static void bxt_ddi_vswing_sequence(struct drm_i915_private *dev_priv,
				    u32 level, enum port port, int type)
1477 1478 1479 1480 1481
{
	const struct bxt_ddi_buf_trans *ddi_translations;
	u32 n_entries, i;
	uint32_t val;

1482
	if (type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.low_vswing) {
1483 1484
		n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
		ddi_translations = bxt_ddi_translations_edp;
1485
	} else if (type == INTEL_OUTPUT_DP
1486
			|| type == INTEL_OUTPUT_EDP) {
1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
		n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
		ddi_translations = bxt_ddi_translations_dp;
	} else if (type == INTEL_OUTPUT_HDMI) {
		n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
		ddi_translations = bxt_ddi_translations_hdmi;
	} else {
		DRM_DEBUG_KMS("Vswing programming not done for encoder %d\n",
				type);
		return;
	}

	/* Check if default value has to be used */
	if (level >= n_entries ||
	    (type == INTEL_OUTPUT_HDMI && level == HDMI_LEVEL_SHIFT_UNKNOWN)) {
		for (i = 0; i < n_entries; i++) {
			if (ddi_translations[i].default_index) {
				level = i;
				break;
			}
		}
	}

	/*
	 * While we write to the group register to program all lanes at once we
	 * can read only lane registers and we pick lanes 0/1 for that.
	 */
	val = I915_READ(BXT_PORT_PCS_DW10_LN01(port));
	val &= ~(TX2_SWING_CALC_INIT | TX1_SWING_CALC_INIT);
	I915_WRITE(BXT_PORT_PCS_DW10_GRP(port), val);

	val = I915_READ(BXT_PORT_TX_DW2_LN0(port));
	val &= ~(MARGIN_000 | UNIQ_TRANS_SCALE);
	val |= ddi_translations[level].margin << MARGIN_000_SHIFT |
	       ddi_translations[level].scale << UNIQ_TRANS_SCALE_SHIFT;
	I915_WRITE(BXT_PORT_TX_DW2_GRP(port), val);

	val = I915_READ(BXT_PORT_TX_DW3_LN0(port));
1524
	val &= ~SCALE_DCOMP_METHOD;
1525
	if (ddi_translations[level].enable)
1526 1527 1528 1529 1530
		val |= SCALE_DCOMP_METHOD;

	if ((val & UNIQUE_TRANGE_EN_METHOD) && !(val & SCALE_DCOMP_METHOD))
		DRM_ERROR("Disabled scaling while ouniqetrangenmethod was set");

1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542
	I915_WRITE(BXT_PORT_TX_DW3_GRP(port), val);

	val = I915_READ(BXT_PORT_TX_DW4_LN0(port));
	val &= ~DE_EMPHASIS;
	val |= ddi_translations[level].deemphasis << DEEMPH_SHIFT;
	I915_WRITE(BXT_PORT_TX_DW4_GRP(port), val);

	val = I915_READ(BXT_PORT_PCS_DW10_LN01(port));
	val |= TX2_SWING_CALC_INIT | TX1_SWING_CALC_INIT;
	I915_WRITE(BXT_PORT_PCS_DW10_GRP(port), val);
}

1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591
static uint32_t translate_signal_level(int signal_levels)
{
	uint32_t level;

	switch (signal_levels) {
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level: 0x%x\n",
			      signal_levels);
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 0;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
		level = 1;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
		level = 2;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
		level = 3;
		break;

	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
		level = 5;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
		level = 6;
		break;

	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 7;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
		level = 8;
		break;

	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 9;
		break;
	}

	return level;
}

uint32_t ddi_signal_levels(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
1592
	struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
1593 1594 1595 1596 1597 1598 1599 1600 1601
	struct intel_encoder *encoder = &dport->base;
	uint8_t train_set = intel_dp->train_set[0];
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	enum port port = dport->port;
	uint32_t level;

	level = translate_signal_level(signal_levels);

1602
	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
1603
		skl_ddi_set_iboost(encoder, level);
1604 1605
	else if (IS_BROXTON(dev_priv))
		bxt_ddi_vswing_sequence(dev_priv, level, port, encoder->type);
1606 1607 1608 1609

	return DDI_BUF_TRANS_SELECT(level);
}

1610
void intel_ddi_clk_select(struct intel_encoder *encoder,
1611
			  struct intel_shared_dpll *pll)
1612
{
1613 1614
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = intel_ddi_get_encoder_port(encoder);
1615

1616 1617 1618
	if (WARN_ON(!pll))
		return;

1619
	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
1620 1621
		uint32_t val;

1622
		/* DDI -> PLL mapping  */
1623 1624 1625 1626
		val = I915_READ(DPLL_CTRL2);

		val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
			DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
1627
		val |= (DPLL_CTRL2_DDI_CLK_SEL(pll->id, port) |
1628 1629 1630
			DPLL_CTRL2_DDI_SEL_OVERRIDE(port));

		I915_WRITE(DPLL_CTRL2, val);
1631

1632
	} else if (INTEL_INFO(dev_priv)->gen < 9) {
1633
		I915_WRITE(PORT_CLK_SEL(port), hsw_pll_to_ddi_pll_sel(pll));
1634
	}
1635 1636
}

1637 1638 1639
static void intel_ddi_pre_enable(struct intel_encoder *intel_encoder,
				 struct intel_crtc_state *pipe_config,
				 struct drm_connector_state *conn_state)
1640 1641
{
	struct drm_encoder *encoder = &intel_encoder->base;
1642
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
1643 1644 1645
	struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
	enum port port = intel_ddi_get_encoder_port(intel_encoder);
	int type = intel_encoder->type;
1646

1647 1648 1649 1650 1651 1652
	if (type == INTEL_OUTPUT_HDMI) {
		struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);

		intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
	}

1653 1654 1655 1656 1657
	if (type == INTEL_OUTPUT_EDP) {
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
		intel_edp_panel_on(intel_dp);
	}

1658
	intel_ddi_clk_select(intel_encoder, crtc->config->shared_dpll);
1659

1660
	if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP) {
1661
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1662

1663 1664
		intel_prepare_dp_ddi_buffers(intel_encoder);

1665 1666 1667 1668
		intel_dp_set_link_params(intel_dp, crtc->config->port_clock,
					 crtc->config->lane_count,
					 intel_crtc_has_type(crtc->config,
							     INTEL_OUTPUT_DP_MST));
1669

1670
		intel_ddi_init_dp_buf_reg(intel_encoder);
1671 1672 1673

		intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
		intel_dp_start_link_train(intel_dp);
1674
		if (port != PORT_A || INTEL_INFO(dev_priv)->gen >= 9)
1675
			intel_dp_stop_link_train(intel_dp);
1676 1677
	} else if (type == INTEL_OUTPUT_HDMI) {
		struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
1678 1679
		int level = intel_ddi_hdmi_level(dev_priv, port);

1680 1681
		intel_prepare_hdmi_ddi_buffers(intel_encoder);

1682 1683
		if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
			skl_ddi_set_iboost(intel_encoder, level);
1684 1685 1686
		else if (IS_BROXTON(dev_priv))
			bxt_ddi_vswing_sequence(dev_priv, level, port,
						INTEL_OUTPUT_HDMI);
1687 1688

		intel_hdmi->set_infoframes(encoder,
1689 1690
					   crtc->config->has_hdmi_sink,
					   &crtc->config->base.adjusted_mode);
1691
	}
1692 1693
}

1694 1695 1696
static void intel_ddi_post_disable(struct intel_encoder *intel_encoder,
				   struct intel_crtc_state *old_crtc_state,
				   struct drm_connector_state *old_conn_state)
1697 1698
{
	struct drm_encoder *encoder = &intel_encoder->base;
1699
	struct drm_device *dev = encoder->dev;
1700
	struct drm_i915_private *dev_priv = to_i915(dev);
1701
	enum port port = intel_ddi_get_encoder_port(intel_encoder);
1702
	int type = intel_encoder->type;
1703
	uint32_t val;
1704
	bool wait = false;
1705

1706 1707
	/* old_crtc_state and old_conn_state are NULL when called from DP_MST */

1708 1709 1710 1711
	val = I915_READ(DDI_BUF_CTL(port));
	if (val & DDI_BUF_CTL_ENABLE) {
		val &= ~DDI_BUF_CTL_ENABLE;
		I915_WRITE(DDI_BUF_CTL(port), val);
1712
		wait = true;
1713
	}
1714

1715 1716 1717 1718 1719 1720 1721 1722
	val = I915_READ(DP_TP_CTL(port));
	val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
	val |= DP_TP_CTL_LINK_TRAIN_PAT1;
	I915_WRITE(DP_TP_CTL(port), val);

	if (wait)
		intel_wait_ddi_buf_idle(dev_priv, port);

1723
	if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP) {
1724
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1725
		intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
1726
		intel_edp_panel_vdd_on(intel_dp);
1727
		intel_edp_panel_off(intel_dp);
1728 1729
	}

1730
	if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1731 1732
		I915_WRITE(DPLL_CTRL2, (I915_READ(DPLL_CTRL2) |
					DPLL_CTRL2_DDI_CLK_OFF(port)));
1733
	else if (INTEL_INFO(dev)->gen < 9)
1734
		I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
1735 1736 1737 1738 1739 1740

	if (type == INTEL_OUTPUT_HDMI) {
		struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);

		intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
	}
1741 1742
}

1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775
void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
	uint32_t val;

	/*
	 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
	 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
	 * step 13 is the correct place for it. Step 18 is where it was
	 * originally before the BUN.
	 */
	val = I915_READ(FDI_RX_CTL(PIPE_A));
	val &= ~FDI_RX_ENABLE;
	I915_WRITE(FDI_RX_CTL(PIPE_A), val);

	intel_ddi_post_disable(intel_encoder, old_crtc_state, old_conn_state);

	val = I915_READ(FDI_RX_MISC(PIPE_A));
	val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
	val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
	I915_WRITE(FDI_RX_MISC(PIPE_A), val);

	val = I915_READ(FDI_RX_CTL(PIPE_A));
	val &= ~FDI_PCDCLK;
	I915_WRITE(FDI_RX_CTL(PIPE_A), val);

	val = I915_READ(FDI_RX_CTL(PIPE_A));
	val &= ~FDI_RX_PLL_ENABLE;
	I915_WRITE(FDI_RX_CTL(PIPE_A), val);
}

1776 1777 1778
static void intel_enable_ddi(struct intel_encoder *intel_encoder,
			     struct intel_crtc_state *pipe_config,
			     struct drm_connector_state *conn_state)
1779
{
1780
	struct drm_encoder *encoder = &intel_encoder->base;
1781 1782
	struct drm_crtc *crtc = encoder->crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1783
	struct drm_device *dev = encoder->dev;
1784
	struct drm_i915_private *dev_priv = to_i915(dev);
1785 1786
	enum port port = intel_ddi_get_encoder_port(intel_encoder);
	int type = intel_encoder->type;
1787

1788
	if (type == INTEL_OUTPUT_HDMI) {
1789 1790 1791
		struct intel_digital_port *intel_dig_port =
			enc_to_dig_port(encoder);

1792 1793 1794 1795
		/* In HDMI/DVI mode, the port width, and swing/emphasis values
		 * are ignored so nothing special needs to be done besides
		 * enabling the port.
		 */
1796
		I915_WRITE(DDI_BUF_CTL(port),
1797 1798
			   intel_dig_port->saved_port_bits |
			   DDI_BUF_CTL_ENABLE);
1799 1800 1801
	} else if (type == INTEL_OUTPUT_EDP) {
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

1802
		if (port == PORT_A && INTEL_INFO(dev)->gen < 9)
1803 1804
			intel_dp_stop_link_train(intel_dp);

1805
		intel_edp_backlight_on(intel_dp);
R
Rodrigo Vivi 已提交
1806
		intel_psr_enable(intel_dp);
1807
		intel_edp_drrs_enable(intel_dp, pipe_config);
1808
	}
1809

1810
	if (intel_crtc->config->has_audio) {
1811
		intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
1812
		intel_audio_codec_enable(intel_encoder);
1813
	}
1814 1815
}

1816 1817 1818
static void intel_disable_ddi(struct intel_encoder *intel_encoder,
			      struct intel_crtc_state *old_crtc_state,
			      struct drm_connector_state *old_conn_state)
1819
{
1820
	struct drm_encoder *encoder = &intel_encoder->base;
1821 1822
	struct drm_crtc *crtc = encoder->crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1823
	int type = intel_encoder->type;
1824
	struct drm_device *dev = encoder->dev;
1825
	struct drm_i915_private *dev_priv = to_i915(dev);
1826

1827
	if (intel_crtc->config->has_audio) {
1828
		intel_audio_codec_disable(intel_encoder);
1829 1830
		intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
	}
1831

1832 1833 1834
	if (type == INTEL_OUTPUT_EDP) {
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

1835
		intel_edp_drrs_disable(intel_dp, old_crtc_state);
R
Rodrigo Vivi 已提交
1836
		intel_psr_disable(intel_dp);
1837
		intel_edp_backlight_off(intel_dp);
1838
	}
1839
}
P
Paulo Zanoni 已提交
1840

1841 1842
bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
			    enum dpio_phy phy)
1843
{
1844 1845
	enum port port;

1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870
	if (!(I915_READ(BXT_P_CR_GT_DISP_PWRON) & GT_DISPLAY_POWER_ON(phy)))
		return false;

	if ((I915_READ(BXT_PORT_CL1CM_DW0(phy)) &
	     (PHY_POWER_GOOD | PHY_RESERVED)) != PHY_POWER_GOOD) {
		DRM_DEBUG_DRIVER("DDI PHY %d powered, but power hasn't settled\n",
				 phy);

		return false;
	}

	if (phy == DPIO_PHY1 &&
	    !(I915_READ(BXT_PORT_REF_DW3(DPIO_PHY1)) & GRC_DONE)) {
		DRM_DEBUG_DRIVER("DDI PHY 1 powered, but GRC isn't done\n");

		return false;
	}

	if (!(I915_READ(BXT_PHY_CTL_FAMILY(phy)) & COMMON_RESET_DIS)) {
		DRM_DEBUG_DRIVER("DDI PHY %d powered, but still in reset\n",
				 phy);

		return false;
	}

1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885
	for_each_port_masked(port,
			     phy == DPIO_PHY0 ? BIT(PORT_B) | BIT(PORT_C) :
						BIT(PORT_A)) {
		u32 tmp = I915_READ(BXT_PHY_CTL(port));

		if (tmp & BXT_PHY_CMNLANE_POWERDOWN_ACK) {
			DRM_DEBUG_DRIVER("DDI PHY %d powered, but common lane "
					 "for port %c powered down "
					 "(PHY_CTL %08x)\n",
					 phy, port_name(port), tmp);

			return false;
		}
	}

1886 1887 1888
	return true;
}

1889
static u32 bxt_get_grc(struct drm_i915_private *dev_priv, enum dpio_phy phy)
1890 1891 1892 1893 1894 1895
{
	u32 val = I915_READ(BXT_PORT_REF_DW6(phy));

	return (val & GRC_CODE_MASK) >> GRC_CODE_SHIFT;
}

1896 1897
static void bxt_phy_wait_grc_done(struct drm_i915_private *dev_priv,
				  enum dpio_phy phy)
1898
{
1899 1900 1901 1902
	if (intel_wait_for_register(dev_priv,
				    BXT_PORT_REF_DW3(phy),
				    GRC_DONE, GRC_DONE,
				    10))
1903 1904 1905
		DRM_ERROR("timeout waiting for PHY%d GRC\n", phy);
}

1906
void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy)
1907
{
1908
	u32 val;
1909

1910
	if (bxt_ddi_phy_is_enabled(dev_priv, phy)) {
1911
		/* Still read out the GRC value for state verification */
1912
		if (phy == DPIO_PHY0)
1913
			dev_priv->bxt_phy_grc = bxt_get_grc(dev_priv, phy);
1914

1915
		if (bxt_ddi_phy_verify_state(dev_priv, phy)) {
1916 1917 1918 1919 1920
			DRM_DEBUG_DRIVER("DDI PHY %d already enabled, "
					 "won't reprogram it\n", phy);

			return;
		}
1921

1922 1923 1924
		DRM_DEBUG_DRIVER("DDI PHY %d enabled with invalid state, "
				 "force reprogramming it\n", phy);
	}
1925

1926 1927 1928 1929
	val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
	val |= GT_DISPLAY_POWER_ON(phy);
	I915_WRITE(BXT_P_CR_GT_DISP_PWRON, val);

1930 1931 1932 1933 1934 1935 1936 1937 1938 1939
	/*
	 * The PHY registers start out inaccessible and respond to reads with
	 * all 1s.  Eventually they become accessible as they power up, then
	 * the reserved bit will give the default 0.  Poll on the reserved bit
	 * becoming 0 to find when the PHY is accessible.
	 * HW team confirmed that the time to reach phypowergood status is
	 * anywhere between 50 us and 100us.
	 */
	if (wait_for_us(((I915_READ(BXT_PORT_CL1CM_DW0(phy)) &
		(PHY_RESERVED | PHY_POWER_GOOD)) == PHY_POWER_GOOD), 100)) {
1940
		DRM_ERROR("timeout during PHY%d power on\n", phy);
1941
	}
1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973

	/* Program PLL Rcomp code offset */
	val = I915_READ(BXT_PORT_CL1CM_DW9(phy));
	val &= ~IREF0RC_OFFSET_MASK;
	val |= 0xE4 << IREF0RC_OFFSET_SHIFT;
	I915_WRITE(BXT_PORT_CL1CM_DW9(phy), val);

	val = I915_READ(BXT_PORT_CL1CM_DW10(phy));
	val &= ~IREF1RC_OFFSET_MASK;
	val |= 0xE4 << IREF1RC_OFFSET_SHIFT;
	I915_WRITE(BXT_PORT_CL1CM_DW10(phy), val);

	/* Program power gating */
	val = I915_READ(BXT_PORT_CL1CM_DW28(phy));
	val |= OCL1_POWER_DOWN_EN | DW28_OLDO_DYN_PWR_DOWN_EN |
		SUS_CLK_CONFIG;
	I915_WRITE(BXT_PORT_CL1CM_DW28(phy), val);

	if (phy == DPIO_PHY0) {
		val = I915_READ(BXT_PORT_CL2CM_DW6_BC);
		val |= DW6_OLDO_DYN_PWR_DOWN_EN;
		I915_WRITE(BXT_PORT_CL2CM_DW6_BC, val);
	}

	val = I915_READ(BXT_PORT_CL1CM_DW30(phy));
	val &= ~OCL2_LDOFUSE_PWR_DIS;
	/*
	 * On PHY1 disable power on the second channel, since no port is
	 * connected there. On PHY0 both channels have a port, so leave it
	 * enabled.
	 * TODO: port C is only connected on BXT-P, so on BXT0/1 we should
	 * power down the second channel on PHY0 as well.
1974 1975 1976
	 *
	 * FIXME: Clarify programming of the following, the register is
	 * read-only with bit 6 fixed at 0 at least in stepping A.
1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988
	 */
	if (phy == DPIO_PHY1)
		val |= OCL2_LDOFUSE_PWR_DIS;
	I915_WRITE(BXT_PORT_CL1CM_DW30(phy), val);

	if (phy == DPIO_PHY0) {
		uint32_t grc_code;
		/*
		 * PHY0 isn't connected to an RCOMP resistor so copy over
		 * the corresponding calibrated value from PHY1, and disable
		 * the automatic calibration on PHY0.
		 */
1989
		val = dev_priv->bxt_phy_grc = bxt_get_grc(dev_priv, DPIO_PHY1);
1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002
		grc_code = val << GRC_CODE_FAST_SHIFT |
			   val << GRC_CODE_SLOW_SHIFT |
			   val;
		I915_WRITE(BXT_PORT_REF_DW6(DPIO_PHY0), grc_code);

		val = I915_READ(BXT_PORT_REF_DW8(DPIO_PHY0));
		val |= GRC_DIS | GRC_RDY_OVRD;
		I915_WRITE(BXT_PORT_REF_DW8(DPIO_PHY0), val);
	}

	val = I915_READ(BXT_PHY_CTL_FAMILY(phy));
	val |= COMMON_RESET_DIS;
	I915_WRITE(BXT_PHY_CTL_FAMILY(phy), val);
2003 2004

	if (phy == DPIO_PHY1)
2005
		bxt_phy_wait_grc_done(dev_priv, DPIO_PHY1);
2006 2007
}

2008
void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy)
2009 2010 2011 2012 2013 2014
{
	uint32_t val;

	val = I915_READ(BXT_PHY_CTL_FAMILY(phy));
	val &= ~COMMON_RESET_DIS;
	I915_WRITE(BXT_PHY_CTL_FAMILY(phy), val);
2015 2016 2017 2018

	val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
	val &= ~GT_DISPLAY_POWER_ON(phy);
	I915_WRITE(BXT_P_CR_GT_DISP_PWRON, val);
2019 2020
}

2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
static bool __printf(6, 7)
__phy_reg_verify_state(struct drm_i915_private *dev_priv, enum dpio_phy phy,
		       i915_reg_t reg, u32 mask, u32 expected,
		       const char *reg_fmt, ...)
{
	struct va_format vaf;
	va_list args;
	u32 val;

	val = I915_READ(reg);
	if ((val & mask) == expected)
		return true;

	va_start(args, reg_fmt);
	vaf.fmt = reg_fmt;
	vaf.va = &args;

	DRM_DEBUG_DRIVER("DDI PHY %d reg %pV [%08x] state mismatch: "
			 "current %08x, expected %08x (mask %08x)\n",
			 phy, &vaf, reg.reg, val, (val & ~mask) | expected,
			 mask);

	va_end(args);

	return false;
}

2048 2049
bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
			      enum dpio_phy phy)
2050 2051 2052 2053 2054 2055 2056 2057
{
	uint32_t mask;
	bool ok;

#define _CHK(reg, mask, exp, fmt, ...)					\
	__phy_reg_verify_state(dev_priv, phy, reg, mask, exp, fmt,	\
			       ## __VA_ARGS__)

2058
	if (!bxt_ddi_phy_is_enabled(dev_priv, phy))
2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105
		return false;

	ok = true;

	/* PLL Rcomp code offset */
	ok &= _CHK(BXT_PORT_CL1CM_DW9(phy),
		    IREF0RC_OFFSET_MASK, 0xe4 << IREF0RC_OFFSET_SHIFT,
		    "BXT_PORT_CL1CM_DW9(%d)", phy);
	ok &= _CHK(BXT_PORT_CL1CM_DW10(phy),
		    IREF1RC_OFFSET_MASK, 0xe4 << IREF1RC_OFFSET_SHIFT,
		    "BXT_PORT_CL1CM_DW10(%d)", phy);

	/* Power gating */
	mask = OCL1_POWER_DOWN_EN | DW28_OLDO_DYN_PWR_DOWN_EN | SUS_CLK_CONFIG;
	ok &= _CHK(BXT_PORT_CL1CM_DW28(phy), mask, mask,
		    "BXT_PORT_CL1CM_DW28(%d)", phy);

	if (phy == DPIO_PHY0)
		ok &= _CHK(BXT_PORT_CL2CM_DW6_BC,
			   DW6_OLDO_DYN_PWR_DOWN_EN, DW6_OLDO_DYN_PWR_DOWN_EN,
			   "BXT_PORT_CL2CM_DW6_BC");

	/*
	 * TODO: Verify BXT_PORT_CL1CM_DW30 bit OCL2_LDOFUSE_PWR_DIS,
	 * at least on stepping A this bit is read-only and fixed at 0.
	 */

	if (phy == DPIO_PHY0) {
		u32 grc_code = dev_priv->bxt_phy_grc;

		grc_code = grc_code << GRC_CODE_FAST_SHIFT |
			   grc_code << GRC_CODE_SLOW_SHIFT |
			   grc_code;
		mask = GRC_CODE_FAST_MASK | GRC_CODE_SLOW_MASK |
		       GRC_CODE_NOM_MASK;
		ok &= _CHK(BXT_PORT_REF_DW6(DPIO_PHY0), mask, grc_code,
			    "BXT_PORT_REF_DW6(%d)", DPIO_PHY0);

		mask = GRC_DIS | GRC_RDY_OVRD;
		ok &= _CHK(BXT_PORT_REF_DW8(DPIO_PHY0), mask, mask,
			    "BXT_PORT_REF_DW8(%d)", DPIO_PHY0);
	}

	return ok;
#undef _CHK
}

2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123
static uint8_t
bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
				     struct intel_crtc_state *pipe_config)
{
	switch (pipe_config->lane_count) {
	case 1:
		return 0;
	case 2:
		return BIT(2) | BIT(0);
	case 4:
		return BIT(3) | BIT(2) | BIT(0);
	default:
		MISSING_CASE(pipe_config->lane_count);

		return 0;
	}
}

2124 2125 2126
static void bxt_ddi_pre_pll_enable(struct intel_encoder *encoder,
				   struct intel_crtc_state *pipe_config,
				   struct drm_connector_state *conn_state)
2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
	enum port port = dport->port;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
	int lane;

	for (lane = 0; lane < 4; lane++) {
		u32 val = I915_READ(BXT_PORT_TX_DW14_LN(port, lane));

		/*
		 * Note that on CHV this flag is called UPAR, but has
		 * the same function.
		 */
		val &= ~LATENCY_OPTIM;
		if (intel_crtc->config->lane_lat_optim_mask & BIT(lane))
			val |= LATENCY_OPTIM;

		I915_WRITE(BXT_PORT_TX_DW14_LN(port, lane), val);
	}
}

static uint8_t
bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
	enum port port = dport->port;
	int lane;
	uint8_t mask;

	mask = 0;
	for (lane = 0; lane < 4; lane++) {
		u32 val = I915_READ(BXT_PORT_TX_DW14_LN(port, lane));

		if (val & LATENCY_OPTIM)
			mask |= BIT(lane);
	}

	return mask;
}

2169
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp)
2170
{
2171 2172 2173
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
2174
	enum port port = intel_dig_port->port;
2175
	uint32_t val;
2176
	bool wait = false;
2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195

	if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
		val = I915_READ(DDI_BUF_CTL(port));
		if (val & DDI_BUF_CTL_ENABLE) {
			val &= ~DDI_BUF_CTL_ENABLE;
			I915_WRITE(DDI_BUF_CTL(port), val);
			wait = true;
		}

		val = I915_READ(DP_TP_CTL(port));
		val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		val |= DP_TP_CTL_LINK_TRAIN_PAT1;
		I915_WRITE(DP_TP_CTL(port), val);
		POSTING_READ(DP_TP_CTL(port));

		if (wait)
			intel_wait_ddi_buf_idle(dev_priv, port);
	}

2196
	val = DP_TP_CTL_ENABLE |
2197
	      DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
2198
	if (intel_dp->link_mst)
2199 2200 2201 2202 2203 2204
		val |= DP_TP_CTL_MODE_MST;
	else {
		val |= DP_TP_CTL_MODE_SST;
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
	}
2205 2206 2207 2208 2209 2210 2211 2212 2213
	I915_WRITE(DP_TP_CTL(port), val);
	POSTING_READ(DP_TP_CTL(port));

	intel_dp->DP |= DDI_BUF_CTL_ENABLE;
	I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
	POSTING_READ(DDI_BUF_CTL(port));

	udelay(600);
}
P
Paulo Zanoni 已提交
2214

2215
void intel_ddi_get_config(struct intel_encoder *encoder,
2216
			  struct intel_crtc_state *pipe_config)
2217
{
2218
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2219
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2220
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
2221
	struct intel_hdmi *intel_hdmi;
2222 2223
	u32 temp, flags = 0;

J
Jani Nikula 已提交
2224 2225 2226 2227
	/* XXX: DSI transcoder paranoia */
	if (WARN_ON(transcoder_is_dsi(cpu_transcoder)))
		return;

2228 2229 2230 2231 2232 2233 2234 2235 2236 2237
	temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
	if (temp & TRANS_DDI_PHSYNC)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;
	if (temp & TRANS_DDI_PVSYNC)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

2238
	pipe_config->base.adjusted_mode.flags |= flags;
2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255

	switch (temp & TRANS_DDI_BPC_MASK) {
	case TRANS_DDI_BPC_6:
		pipe_config->pipe_bpp = 18;
		break;
	case TRANS_DDI_BPC_8:
		pipe_config->pipe_bpp = 24;
		break;
	case TRANS_DDI_BPC_10:
		pipe_config->pipe_bpp = 30;
		break;
	case TRANS_DDI_BPC_12:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}
2256 2257 2258

	switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
2259
		pipe_config->has_hdmi_sink = true;
2260 2261
		intel_hdmi = enc_to_intel_hdmi(&encoder->base);

2262
		if (intel_hdmi->infoframe_enabled(&encoder->base, pipe_config))
2263
			pipe_config->has_infoframe = true;
2264
		/* fall through */
2265
	case TRANS_DDI_MODE_SELECT_DVI:
2266 2267
		pipe_config->lane_count = 4;
		break;
2268 2269 2270 2271
	case TRANS_DDI_MODE_SELECT_FDI:
		break;
	case TRANS_DDI_MODE_SELECT_DP_SST:
	case TRANS_DDI_MODE_SELECT_DP_MST:
2272 2273
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
2274 2275 2276 2277 2278
		intel_dp_get_m_n(intel_crtc, pipe_config);
		break;
	default:
		break;
	}
2279

2280 2281 2282 2283 2284
	if (intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO)) {
		temp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
		if (temp & AUDIO_OUTPUT_ENABLE(intel_crtc->pipe))
			pipe_config->has_audio = true;
	}
2285

2286 2287
	if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2302 2303
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2304
	}
2305

2306
	intel_ddi_clock_get(encoder, pipe_config);
2307 2308 2309 2310

	if (IS_BROXTON(dev_priv))
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
2311 2312
}

2313
static bool intel_ddi_compute_config(struct intel_encoder *encoder,
2314 2315
				     struct intel_crtc_state *pipe_config,
				     struct drm_connector_state *conn_state)
P
Paulo Zanoni 已提交
2316
{
2317
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2318
	int type = encoder->type;
2319
	int port = intel_ddi_get_encoder_port(encoder);
2320
	int ret;
P
Paulo Zanoni 已提交
2321

2322
	WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
P
Paulo Zanoni 已提交
2323

2324 2325 2326
	if (port == PORT_A)
		pipe_config->cpu_transcoder = TRANSCODER_EDP;

P
Paulo Zanoni 已提交
2327
	if (type == INTEL_OUTPUT_HDMI)
2328
		ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
P
Paulo Zanoni 已提交
2329
	else
2330
		ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
2331 2332 2333 2334 2335 2336 2337 2338

	if (IS_BROXTON(dev_priv) && ret)
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_calc_lane_lat_optim_mask(encoder,
							     pipe_config);

	return ret;

P
Paulo Zanoni 已提交
2339 2340 2341
}

static const struct drm_encoder_funcs intel_ddi_funcs = {
2342 2343
	.reset = intel_dp_encoder_reset,
	.destroy = intel_dp_encoder_destroy,
P
Paulo Zanoni 已提交
2344 2345
};

2346 2347 2348 2349 2350 2351
static struct intel_connector *
intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
{
	struct intel_connector *connector;
	enum port port = intel_dig_port->port;

2352
	connector = intel_connector_alloc();
2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370
	if (!connector)
		return NULL;

	intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
	if (!intel_dp_init_connector(intel_dig_port, connector)) {
		kfree(connector);
		return NULL;
	}

	return connector;
}

static struct intel_connector *
intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
{
	struct intel_connector *connector;
	enum port port = intel_dig_port->port;

2371
	connector = intel_connector_alloc();
2372 2373 2374 2375 2376 2377 2378 2379 2380
	if (!connector)
		return NULL;

	intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
	intel_hdmi_init_connector(intel_dig_port, connector);

	return connector;
}

P
Paulo Zanoni 已提交
2381 2382
void intel_ddi_init(struct drm_device *dev, enum port port)
{
2383
	struct drm_i915_private *dev_priv = to_i915(dev);
P
Paulo Zanoni 已提交
2384 2385 2386
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
2387
	bool init_hdmi, init_dp;
2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414
	int max_lanes;

	if (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES) {
		switch (port) {
		case PORT_A:
			max_lanes = 4;
			break;
		case PORT_E:
			max_lanes = 0;
			break;
		default:
			max_lanes = 4;
			break;
		}
	} else {
		switch (port) {
		case PORT_A:
			max_lanes = 2;
			break;
		case PORT_E:
			max_lanes = 2;
			break;
		default:
			max_lanes = 4;
			break;
		}
	}
2415 2416 2417 2418 2419

	init_hdmi = (dev_priv->vbt.ddi_port_info[port].supports_dvi ||
		     dev_priv->vbt.ddi_port_info[port].supports_hdmi);
	init_dp = dev_priv->vbt.ddi_port_info[port].supports_dp;
	if (!init_dp && !init_hdmi) {
2420
		DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
2421
			      port_name(port));
2422
		return;
2423
	}
P
Paulo Zanoni 已提交
2424

2425
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
P
Paulo Zanoni 已提交
2426 2427 2428 2429 2430 2431 2432
	if (!intel_dig_port)
		return;

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, encoder, &intel_ddi_funcs,
2433
			 DRM_MODE_ENCODER_TMDS, "DDI %c", port_name(port));
P
Paulo Zanoni 已提交
2434

2435
	intel_encoder->compute_config = intel_ddi_compute_config;
P
Paulo Zanoni 已提交
2436
	intel_encoder->enable = intel_enable_ddi;
2437 2438
	if (IS_BROXTON(dev_priv))
		intel_encoder->pre_pll_enable = bxt_ddi_pre_pll_enable;
P
Paulo Zanoni 已提交
2439 2440 2441 2442
	intel_encoder->pre_enable = intel_ddi_pre_enable;
	intel_encoder->disable = intel_disable_ddi;
	intel_encoder->post_disable = intel_ddi_post_disable;
	intel_encoder->get_hw_state = intel_ddi_get_hw_state;
2443
	intel_encoder->get_config = intel_ddi_get_config;
2444
	intel_encoder->suspend = intel_dp_encoder_suspend;
P
Paulo Zanoni 已提交
2445 2446

	intel_dig_port->port = port;
2447 2448 2449
	intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
					  (DDI_BUF_PORT_REVERSAL |
					   DDI_A_4_LANES);
P
Paulo Zanoni 已提交
2450

2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461
	/*
	 * Bspec says that DDI_A_4_LANES is the only supported configuration
	 * for Broxton.  Yet some BIOS fail to set this bit on port A if eDP
	 * wasn't lit up at boot.  Force this bit on in our internal
	 * configuration so that we use the proper lane count for our
	 * calculations.
	 */
	if (IS_BROXTON(dev) && port == PORT_A) {
		if (!(intel_dig_port->saved_port_bits & DDI_A_4_LANES)) {
			DRM_DEBUG_KMS("BXT BIOS forgot to set DDI_A_4_LANES for port A; fixing\n");
			intel_dig_port->saved_port_bits |= DDI_A_4_LANES;
2462
			max_lanes = 4;
2463 2464 2465
		}
	}

2466 2467
	intel_dig_port->max_lanes = max_lanes;

P
Paulo Zanoni 已提交
2468
	intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
2469
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2470
	intel_encoder->cloneable = 0;
P
Paulo Zanoni 已提交
2471

2472 2473 2474
	if (init_dp) {
		if (!intel_ddi_init_dp_connector(intel_dig_port))
			goto err;
2475

2476
		intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
2477 2478 2479 2480
		/*
		 * On BXT A0/A1, sw needs to activate DDIA HPD logic and
		 * interrupts to check the external panel connection.
		 */
2481
		if (IS_BXT_REVID(dev, 0, BXT_REVID_A1) && port == PORT_B)
2482 2483 2484
			dev_priv->hotplug.irq_port[PORT_A] = intel_dig_port;
		else
			dev_priv->hotplug.irq_port[port] = intel_dig_port;
2485
	}
2486

2487 2488
	/* In theory we don't need the encoder->type check, but leave it just in
	 * case we have some really bad VBTs... */
2489 2490 2491
	if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
		if (!intel_ddi_init_hdmi_connector(intel_dig_port))
			goto err;
2492
	}
2493 2494 2495 2496 2497 2498

	return;

err:
	drm_encoder_cleanup(encoder);
	kfree(intel_dig_port);
P
Paulo Zanoni 已提交
2499
}