i915_gem_execbuffer.c 50.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008,2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Chris Wilson <chris@chris-wilson.co.uk>
 *
 */

29 30
#include <linux/dma_remapping.h>
#include <linux/reservation.h>
31
#include <linux/sync_file.h>
32 33
#include <linux/uaccess.h>

34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
36

37
#include "i915_drv.h"
38
#include "i915_gem_clflush.h"
39 40
#include "i915_trace.h"
#include "intel_drv.h"
41
#include "intel_frontbuffer.h"
42

43 44
#define DBG_USE_CPU_RELOC 0 /* -1 force GTT relocs; 1 force CPU relocs */

45 46 47 48 49
#define  __EXEC_OBJECT_HAS_PIN		(1<<31)
#define  __EXEC_OBJECT_HAS_FENCE	(1<<30)
#define  __EXEC_OBJECT_NEEDS_MAP	(1<<29)
#define  __EXEC_OBJECT_NEEDS_BIAS	(1<<28)
#define  __EXEC_OBJECT_INTERNAL_FLAGS (0xf<<28) /* all of the above */
50 51

#define BATCH_OFFSET_BIAS (256*1024)
52

53 54
#define __I915_EXEC_ILLEGAL_FLAGS \
	(__I915_EXEC_UNKNOWN_FLAGS | I915_EXEC_CONSTANTS_MASK)
55

56
struct i915_execbuffer {
57
	struct drm_i915_private *i915;
58 59 60 61 62 63 64 65 66 67 68 69 70
	struct drm_file *file;
	struct drm_i915_gem_execbuffer2 *args;
	struct drm_i915_gem_exec_object2 *exec;
	struct intel_engine_cs *engine;
	struct i915_gem_context *ctx;
	struct i915_address_space *vm;
	struct i915_vma *batch;
	struct drm_i915_gem_request *request;
	u32 batch_start_offset;
	u32 batch_len;
	unsigned int dispatch_flags;
	struct drm_i915_gem_exec_object2 shadow_exec_entry;
	bool need_relocs;
71
	struct list_head vmas;
72 73 74 75 76 77
	struct reloc_cache {
		struct drm_mm_node node;
		unsigned long vaddr;
		unsigned int page;
		bool use_64bit_reloc : 1;
	} reloc_cache;
78 79
	int lut_mask;
	struct hlist_head *buckets;
80 81
};

82 83 84 85 86 87 88 89
/*
 * As an alternative to creating a hashtable of handle-to-vma for a batch,
 * we used the last available reserved field in the execobject[] and stash
 * a link from the execobj to its vma.
 */
#define __exec_to_vma(ee) (ee)->rsvd2
#define exec_to_vma(ee) u64_to_ptr(struct i915_vma, __exec_to_vma(ee))

90
static int eb_create(struct i915_execbuffer *eb)
91
{
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109
	if ((eb->args->flags & I915_EXEC_HANDLE_LUT) == 0) {
		unsigned int size = 1 + ilog2(eb->args->buffer_count);

		do {
			eb->buckets = kzalloc(sizeof(struct hlist_head) << size,
					      GFP_TEMPORARY |
					      __GFP_NORETRY |
					      __GFP_NOWARN);
			if (eb->buckets)
				break;
		} while (--size);

		if (unlikely(!eb->buckets)) {
			eb->buckets = kzalloc(sizeof(struct hlist_head),
					      GFP_TEMPORARY);
			if (unlikely(!eb->buckets))
				return -ENOMEM;
		}
110

111
		eb->lut_mask = size;
112
	} else {
113
		eb->lut_mask = -eb->args->buffer_count;
114
	}
115

116
	return 0;
117 118
}

119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138
static inline void
__eb_unreserve_vma(struct i915_vma *vma,
		   const struct drm_i915_gem_exec_object2 *entry)
{
	if (unlikely(entry->flags & __EXEC_OBJECT_HAS_FENCE))
		i915_vma_unpin_fence(vma);

	if (entry->flags & __EXEC_OBJECT_HAS_PIN)
		__i915_vma_unpin(vma);
}

static void
eb_unreserve_vma(struct i915_vma *vma)
{
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;

	__eb_unreserve_vma(vma, entry);
	entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
}

139
static void
140
eb_reset(struct i915_execbuffer *eb)
141
{
142 143
	struct i915_vma *vma;

144
	list_for_each_entry(vma, &eb->vmas, exec_link) {
145 146 147 148 149
		eb_unreserve_vma(vma);
		i915_vma_put(vma);
		vma->exec_entry = NULL;
	}

150 151 152
	if (eb->lut_mask >= 0)
		memset(eb->buckets, 0,
		       sizeof(struct hlist_head) << eb->lut_mask);
153 154
}

155 156
static bool
eb_add_vma(struct i915_execbuffer *eb, struct i915_vma *vma, int i)
157
{
158 159 160 161 162 163 164 165 166 167 168 169 170 171
	if (unlikely(vma->exec_entry)) {
		DRM_DEBUG("Object [handle %d, index %d] appears more than once in object list\n",
			  eb->exec[i].handle, i);
		return false;
	}
	list_add_tail(&vma->exec_link, &eb->vmas);

	vma->exec_entry = &eb->exec[i];
	if (eb->lut_mask >= 0) {
		vma->exec_handle = eb->exec[i].handle;
		hlist_add_head(&vma->exec_node,
			       &eb->buckets[hash_32(vma->exec_handle,
						    eb->lut_mask)]);
	}
172

173 174 175 176
	i915_vma_get(vma);
	__exec_to_vma(&eb->exec[i]) = (uintptr_t)vma;
	return true;
}
177

178 179 180 181 182 183 184 185 186 187 188
static inline struct hlist_head *
ht_head(const struct i915_gem_context *ctx, u32 handle)
{
	return &ctx->vma_lut.ht[hash_32(handle, ctx->vma_lut.ht_bits)];
}

static inline bool
ht_needs_resize(const struct i915_gem_context *ctx)
{
	return (4*ctx->vma_lut.ht_count > 3*ctx->vma_lut.ht_size ||
		4*ctx->vma_lut.ht_count + 1 < ctx->vma_lut.ht_size);
189 190
}

191
static int
192
eb_lookup_vmas(struct i915_execbuffer *eb)
193
{
194 195 196 197 198
#define INTERMEDIATE BIT(0)
	const int count = eb->args->buffer_count;
	struct i915_vma *vma;
	int slow_pass = -1;
	int i;
199

200 201
	INIT_LIST_HEAD(&eb->vmas);

202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228
	if (unlikely(eb->ctx->vma_lut.ht_size & I915_CTX_RESIZE_IN_PROGRESS))
		flush_work(&eb->ctx->vma_lut.resize);
	GEM_BUG_ON(eb->ctx->vma_lut.ht_size & I915_CTX_RESIZE_IN_PROGRESS);

	for (i = 0; i < count; i++) {
		__exec_to_vma(&eb->exec[i]) = 0;

		hlist_for_each_entry(vma,
				     ht_head(eb->ctx, eb->exec[i].handle),
				     ctx_node) {
			if (vma->ctx_handle != eb->exec[i].handle)
				continue;

			if (!eb_add_vma(eb, vma, i))
				return -EINVAL;

			goto next_vma;
		}

		if (slow_pass < 0)
			slow_pass = i;
next_vma: ;
	}

	if (slow_pass < 0)
		return 0;

229
	spin_lock(&eb->file->table_lock);
230 231
	/* Grab a reference to the object and release the lock so we can lookup
	 * or create the VMA without using GFP_ATOMIC */
232 233
	for (i = slow_pass; i < count; i++) {
		struct drm_i915_gem_object *obj;
234

235 236 237 238 239 240
		if (__exec_to_vma(&eb->exec[i]))
			continue;

		obj = to_intel_bo(idr_find(&eb->file->object_idr,
					   eb->exec[i].handle));
		if (unlikely(!obj)) {
241
			spin_unlock(&eb->file->table_lock);
242 243 244
			DRM_DEBUG("Invalid object handle %d at index %d\n",
				  eb->exec[i].handle, i);
			return -ENOENT;
245 246
		}

247
		__exec_to_vma(&eb->exec[i]) = INTERMEDIATE | (uintptr_t)obj;
248
	}
249
	spin_unlock(&eb->file->table_lock);
250

251 252
	for (i = slow_pass; i < count; i++) {
		struct drm_i915_gem_object *obj;
253

254 255
		if ((__exec_to_vma(&eb->exec[i]) & INTERMEDIATE) == 0)
			continue;
256

257 258 259 260 261 262 263 264
		/*
		 * NOTE: We can leak any vmas created here when something fails
		 * later on. But that's no issue since vma_unbind can deal with
		 * vmas which are not actually bound. And since only
		 * lookup_or_create exists as an interface to get at the vma
		 * from the (obj, vm) we don't run the risk of creating
		 * duplicated vmas for the same vm.
		 */
265 266
		obj = u64_to_ptr(struct drm_i915_gem_object,
				 __exec_to_vma(&eb->exec[i]) & ~INTERMEDIATE);
267
		vma = i915_vma_instance(obj, eb->vm, NULL);
C
Chris Wilson 已提交
268
		if (unlikely(IS_ERR(vma))) {
269
			DRM_DEBUG("Failed to lookup VMA\n");
270
			return PTR_ERR(vma);
271 272
		}

273 274 275 276 277 278 279 280 281 282 283
		/* First come, first served */
		if (!vma->ctx) {
			vma->ctx = eb->ctx;
			vma->ctx_handle = eb->exec[i].handle;
			hlist_add_head(&vma->ctx_node,
				       ht_head(eb->ctx, eb->exec[i].handle));
			eb->ctx->vma_lut.ht_count++;
			if (i915_vma_is_ggtt(vma)) {
				GEM_BUG_ON(obj->vma_hashed);
				obj->vma_hashed = vma;
			}
284
		}
285 286 287 288 289 290 291 292

		if (!eb_add_vma(eb, vma, i))
			return -EINVAL;
	}

	if (ht_needs_resize(eb->ctx)) {
		eb->ctx->vma_lut.ht_size |= I915_CTX_RESIZE_IN_PROGRESS;
		queue_work(system_highpri_wq, &eb->ctx->vma_lut.resize);
293 294
	}

295
	return 0;
296 297
#undef INTERMEDIATE
}
298

299 300 301 302 303
static struct i915_vma *
eb_get_batch(struct i915_execbuffer *eb)
{
	struct i915_vma *vma =
		exec_to_vma(&eb->exec[eb->args->buffer_count - 1]);
304

305
	/*
306 307 308 309 310 311 312
	 * SNA is doing fancy tricks with compressing batch buffers, which leads
	 * to negative relocation deltas. Usually that works out ok since the
	 * relocate address is still positive, except when the batch is placed
	 * very low in the GTT. Ensure this doesn't happen.
	 *
	 * Note that actual hangs have only been observed on gen7, but for
	 * paranoia do it everywhere.
313
	 */
314 315
	if ((vma->exec_entry->flags & EXEC_OBJECT_PINNED) == 0)
		vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
316

317
	return vma;
318 319
}

320 321
static struct i915_vma *
eb_get_vma(struct i915_execbuffer *eb, unsigned long handle)
322
{
323 324
	if (eb->lut_mask < 0) {
		if (handle >= -eb->lut_mask)
325
			return NULL;
326
		return exec_to_vma(&eb->exec[handle]);
327 328
	} else {
		struct hlist_head *head;
329
		struct i915_vma *vma;
330

331
		head = &eb->buckets[hash_32(handle, eb->lut_mask)];
332
		hlist_for_each_entry(vma, head, exec_node) {
333 334
			if (vma->exec_handle == handle)
				return vma;
335 336 337
		}
		return NULL;
	}
338 339
}

340
static void eb_destroy(struct i915_execbuffer *eb)
341
{
342
	struct i915_vma *vma;
343

344
	list_for_each_entry(vma, &eb->vmas, exec_link) {
345 346
		if (!vma->exec_entry)
			continue;
347

348
		__eb_unreserve_vma(vma, vma->exec_entry);
349
		vma->exec_entry = NULL;
350
		i915_vma_put(vma);
351
	}
352 353 354

	i915_gem_context_put(eb->ctx);

355
	if (eb->lut_mask >= 0)
356
		kfree(eb->buckets);
357 358
}

359 360
static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
{
361 362 363
	if (!i915_gem_object_has_struct_page(obj))
		return false;

364 365 366
	if (DBG_USE_CPU_RELOC)
		return DBG_USE_CPU_RELOC > 0;

367
	return (HAS_LLC(to_i915(obj->base.dev)) ||
368
		obj->cache_dirty ||
369 370 371
		obj->cache_level != I915_CACHE_NONE);
}

372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390
/* Used to convert any address to canonical form.
 * Starting from gen8, some commands (e.g. STATE_BASE_ADDRESS,
 * MI_LOAD_REGISTER_MEM and others, see Broadwell PRM Vol2a) require the
 * addresses to be in a canonical form:
 * "GraphicsAddress[63:48] are ignored by the HW and assumed to be in correct
 * canonical form [63:48] == [47]."
 */
#define GEN8_HIGH_ADDRESS_BIT 47
static inline uint64_t gen8_canonical_addr(uint64_t address)
{
	return sign_extend64(address, GEN8_HIGH_ADDRESS_BIT);
}

static inline uint64_t gen8_noncanonical_addr(uint64_t address)
{
	return address & ((1ULL << (GEN8_HIGH_ADDRESS_BIT + 1)) - 1);
}

static inline uint64_t
391
relocation_target(const struct drm_i915_gem_relocation_entry *reloc,
392 393 394 395 396
		  uint64_t target_offset)
{
	return gen8_canonical_addr((int)reloc->delta + target_offset);
}

397 398
static void reloc_cache_init(struct reloc_cache *cache,
			     struct drm_i915_private *i915)
399
{
400
	cache->page = -1;
401
	cache->vaddr = 0;
402 403
	/* Must be a variable in the struct to allow GCC to unroll. */
	cache->use_64bit_reloc = HAS_64BIT_RELOC(i915);
404
	cache->node.allocated = false;
405
}
406

407 408 409 410 411 412 413 414
static inline void *unmask_page(unsigned long p)
{
	return (void *)(uintptr_t)(p & PAGE_MASK);
}

static inline unsigned int unmask_flags(unsigned long p)
{
	return p & ~PAGE_MASK;
415 416
}

417 418
#define KMAP 0x4 /* after CLFLUSH_FLAGS */

419 420 421 422 423 424 425 426
static inline struct i915_ggtt *cache_to_ggtt(struct reloc_cache *cache)
{
	struct drm_i915_private *i915 =
		container_of(cache, struct i915_execbuffer, reloc_cache)->i915;
	return &i915->ggtt;
}

static void reloc_cache_reset(struct reloc_cache *cache)
427
{
428
	void *vaddr;
429

430 431
	if (!cache->vaddr)
		return;
432

433 434 435 436
	vaddr = unmask_page(cache->vaddr);
	if (cache->vaddr & KMAP) {
		if (cache->vaddr & CLFLUSH_AFTER)
			mb();
437

438 439 440
		kunmap_atomic(vaddr);
		i915_gem_obj_finish_shmem_access((struct drm_i915_gem_object *)cache->node.mm);
	} else {
441
		wmb();
442
		io_mapping_unmap_atomic((void __iomem *)vaddr);
443
		if (cache->node.allocated) {
444
			struct i915_ggtt *ggtt = cache_to_ggtt(cache);
445 446 447

			ggtt->base.clear_range(&ggtt->base,
					       cache->node.start,
448
					       cache->node.size);
449 450 451
			drm_mm_remove_node(&cache->node);
		} else {
			i915_vma_unpin((struct i915_vma *)cache->node.mm);
452
		}
453
	}
454 455 456

	cache->vaddr = 0;
	cache->page = -1;
457 458 459 460 461 462
}

static void *reloc_kmap(struct drm_i915_gem_object *obj,
			struct reloc_cache *cache,
			int page)
{
463 464 465 466 467 468 469
	void *vaddr;

	if (cache->vaddr) {
		kunmap_atomic(unmask_page(cache->vaddr));
	} else {
		unsigned int flushes;
		int ret;
470

471 472 473 474 475 476
		ret = i915_gem_obj_prepare_shmem_write(obj, &flushes);
		if (ret)
			return ERR_PTR(ret);

		BUILD_BUG_ON(KMAP & CLFLUSH_FLAGS);
		BUILD_BUG_ON((KMAP | CLFLUSH_FLAGS) & PAGE_MASK);
477

478 479 480 481
		cache->vaddr = flushes | KMAP;
		cache->node.mm = (void *)obj;
		if (flushes)
			mb();
482 483
	}

484 485
	vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj, page));
	cache->vaddr = unmask_flags(cache->vaddr) | (unsigned long)vaddr;
486
	cache->page = page;
487

488
	return vaddr;
489 490
}

491 492 493
static void *reloc_iomap(struct drm_i915_gem_object *obj,
			 struct reloc_cache *cache,
			 int page)
494
{
495
	struct i915_ggtt *ggtt = cache_to_ggtt(cache);
496
	unsigned long offset;
497
	void *vaddr;
498

499
	if (cache->vaddr) {
500
		io_mapping_unmap_atomic((void __force __iomem *) unmask_page(cache->vaddr));
501 502 503
	} else {
		struct i915_vma *vma;
		int ret;
504

505 506
		if (use_cpu_reloc(obj))
			return NULL;
507

508 509 510
		ret = i915_gem_object_set_to_gtt_domain(obj, true);
		if (ret)
			return ERR_PTR(ret);
511

512 513
		vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
					       PIN_MAPPABLE | PIN_NONBLOCK);
514 515
		if (IS_ERR(vma)) {
			memset(&cache->node, 0, sizeof(cache->node));
516
			ret = drm_mm_insert_node_in_range
517
				(&ggtt->base.mm, &cache->node,
518
				 PAGE_SIZE, 0, I915_COLOR_UNEVICTABLE,
519
				 0, ggtt->mappable_end,
520
				 DRM_MM_INSERT_LOW);
521 522
			if (ret) /* no inactive aperture space, use cpu reloc */
				return NULL;
523
		} else {
524
			ret = i915_vma_put_fence(vma);
525 526 527 528
			if (ret) {
				i915_vma_unpin(vma);
				return ERR_PTR(ret);
			}
529

530 531
			cache->node.start = vma->node.start;
			cache->node.mm = (void *)vma;
532
		}
533
	}
534

535 536
	offset = cache->node.start;
	if (cache->node.allocated) {
537
		wmb();
538 539 540 541 542
		ggtt->base.insert_page(&ggtt->base,
				       i915_gem_object_get_dma_address(obj, page),
				       offset, I915_CACHE_NONE, 0);
	} else {
		offset += page << PAGE_SHIFT;
543 544
	}

545 546
	vaddr = (void __force *)io_mapping_map_atomic_wc(&ggtt->mappable,
							 offset);
547 548
	cache->page = page;
	cache->vaddr = (unsigned long)vaddr;
549

550
	return vaddr;
551 552
}

553 554 555
static void *reloc_vaddr(struct drm_i915_gem_object *obj,
			 struct reloc_cache *cache,
			 int page)
556
{
557
	void *vaddr;
558

559 560 561 562 563 564 565 566
	if (cache->page == page) {
		vaddr = unmask_page(cache->vaddr);
	} else {
		vaddr = NULL;
		if ((cache->vaddr & KMAP) == 0)
			vaddr = reloc_iomap(obj, cache, page);
		if (!vaddr)
			vaddr = reloc_kmap(obj, cache, page);
567 568
	}

569
	return vaddr;
570 571
}

572
static void clflush_write32(u32 *addr, u32 value, unsigned int flushes)
573
{
574 575 576 577 578
	if (unlikely(flushes & (CLFLUSH_BEFORE | CLFLUSH_AFTER))) {
		if (flushes & CLFLUSH_BEFORE) {
			clflushopt(addr);
			mb();
		}
579

580
		*addr = value;
581

582 583 584 585 586 587 588 589 590 591
		/* Writes to the same cacheline are serialised by the CPU
		 * (including clflush). On the write path, we only require
		 * that it hits memory in an orderly fashion and place
		 * mb barriers at the start and end of the relocation phase
		 * to ensure ordering of clflush wrt to the system.
		 */
		if (flushes & CLFLUSH_AFTER)
			clflushopt(addr);
	} else
		*addr = value;
592 593 594
}

static int
595 596 597 598
relocate_entry(struct drm_i915_gem_object *obj,
	       const struct drm_i915_gem_relocation_entry *reloc,
	       struct reloc_cache *cache,
	       u64 target_offset)
599
{
600 601 602
	u64 offset = reloc->offset;
	bool wide = cache->use_64bit_reloc;
	void *vaddr;
603

604 605 606 607 608 609 610 611 612 613 614 615 616 617 618
	target_offset = relocation_target(reloc, target_offset);
repeat:
	vaddr = reloc_vaddr(obj, cache, offset >> PAGE_SHIFT);
	if (IS_ERR(vaddr))
		return PTR_ERR(vaddr);

	clflush_write32(vaddr + offset_in_page(offset),
			lower_32_bits(target_offset),
			cache->vaddr);

	if (wide) {
		offset += sizeof(u32);
		target_offset >>= 32;
		wide = false;
		goto repeat;
619 620 621 622 623
	}

	return 0;
}

624
static int
625
eb_relocate_entry(struct i915_vma *vma,
626 627
		  struct i915_execbuffer *eb,
		  struct drm_i915_gem_relocation_entry *reloc)
628
{
629 630
	struct i915_vma *target;
	u64 target_offset;
631
	int ret;
632

633
	/* we've already hold a reference to all valid objects */
634 635
	target = eb_get_vma(eb, reloc->target_handle);
	if (unlikely(!target))
636
		return -ENOENT;
637

638
	/* Validate that the target is in a valid r/w GPU domain */
639
	if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
640
		DRM_DEBUG("reloc with multiple write domains: "
641
			  "target %d offset %d "
642
			  "read %08x write %08x",
643
			  reloc->target_handle,
644 645 646
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
647
		return -EINVAL;
648
	}
649 650
	if (unlikely((reloc->write_domain | reloc->read_domains)
		     & ~I915_GEM_GPU_DOMAINS)) {
651
		DRM_DEBUG("reloc with read/write non-GPU domains: "
652
			  "target %d offset %d "
653
			  "read %08x write %08x",
654
			  reloc->target_handle,
655 656 657
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
658
		return -EINVAL;
659 660
	}

661 662 663 664 665 666 667 668 669 670 671 672 673 674 675
	if (reloc->write_domain)
		target->exec_entry->flags |= EXEC_OBJECT_WRITE;

	/*
	 * Sandybridge PPGTT errata: We need a global gtt mapping for MI and
	 * pipe_control writes because the gpu doesn't properly redirect them
	 * through the ppgtt for non_secure batchbuffers.
	 */
	if (unlikely(IS_GEN6(eb->i915) &&
		     reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION)) {
		ret = i915_vma_bind(target, target->obj->cache_level,
				    PIN_GLOBAL);
		if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!"))
			return ret;
	}
676 677 678 679

	/* If the relocation already has the right value in it, no
	 * more work needs to be done.
	 */
680
	target_offset = gen8_canonical_addr(target->node.start);
681
	if (target_offset == reloc->presumed_offset)
682
		return 0;
683 684

	/* Check that the relocation address is valid... */
685
	if (unlikely(reloc->offset >
686
		     vma->size - (eb->reloc_cache.use_64bit_reloc ? 8 : 4))) {
687
		DRM_DEBUG("Relocation beyond object bounds: "
688 689 690 691
			  "target %d offset %d size %d.\n",
			  reloc->target_handle,
			  (int)reloc->offset,
			  (int)vma->size);
692
		return -EINVAL;
693
	}
694
	if (unlikely(reloc->offset & 3)) {
695
		DRM_DEBUG("Relocation not 4-byte aligned: "
696 697 698
			  "target %d offset %d.\n",
			  reloc->target_handle,
			  (int)reloc->offset);
699
		return -EINVAL;
700 701
	}

702 703 704 705 706 707 708 709 710 711
	/*
	 * If we write into the object, we need to force the synchronisation
	 * barrier, either with an asynchronous clflush or if we executed the
	 * patching using the GPU (though that should be serialised by the
	 * timeline). To be completely sure, and since we are required to
	 * do relocations we are already stalling, disable the user's opt
	 * of our synchronisation.
	 */
	vma->exec_entry->flags &= ~EXEC_OBJECT_ASYNC;

712
	ret = relocate_entry(vma->obj, reloc, &eb->reloc_cache, target_offset);
713 714 715
	if (ret)
		return ret;

716 717
	/* and update the user's relocation entry */
	reloc->presumed_offset = target_offset;
718
	return 0;
719 720
}

721
static int eb_relocate_vma(struct i915_vma *vma, struct i915_execbuffer *eb)
722
{
723 724
#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
	struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
725
	struct drm_i915_gem_relocation_entry __user *user_relocs;
726
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
727
	int remain, ret = 0;
728

729
	user_relocs = u64_to_user_ptr(entry->relocs_ptr);
730

731 732 733
	remain = entry->relocation_count;
	while (remain) {
		struct drm_i915_gem_relocation_entry *r = stack_reloc;
734 735 736 737
		unsigned long unwritten;
		unsigned int count;

		count = min_t(unsigned int, remain, ARRAY_SIZE(stack_reloc));
738 739
		remain -= count;

740 741 742 743 744 745 746 747 748 749 750
		/* This is the fast path and we cannot handle a pagefault
		 * whilst holding the struct mutex lest the user pass in the
		 * relocations contained within a mmaped bo. For in such a case
		 * we, the page fault handler would call i915_gem_fault() and
		 * we would try to acquire the struct mutex again. Obviously
		 * this is bad and so lockdep complains vehemently.
		 */
		pagefault_disable();
		unwritten = __copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0]));
		pagefault_enable();
		if (unlikely(unwritten)) {
751 752 753
			ret = -EFAULT;
			goto out;
		}
754

755 756
		do {
			u64 offset = r->presumed_offset;
757

758
			ret = eb_relocate_entry(vma, eb, r);
759
			if (ret)
760
				goto out;
761

762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781
			if (r->presumed_offset != offset) {
				pagefault_disable();
				unwritten = __put_user(r->presumed_offset,
						       &user_relocs->presumed_offset);
				pagefault_enable();
				if (unlikely(unwritten)) {
					/* Note that reporting an error now
					 * leaves everything in an inconsistent
					 * state as we have *already* changed
					 * the relocation value inside the
					 * object. As we have not changed the
					 * reloc.presumed_offset or will not
					 * change the execobject.offset, on the
					 * call we may not rewrite the value
					 * inside the object, leaving it
					 * dangling and causing a GPU hang.
					 */
					ret = -EFAULT;
					goto out;
				}
782 783 784 785 786
			}

			user_relocs++;
			r++;
		} while (--count);
787 788
	}

789
out:
790
	reloc_cache_reset(&eb->reloc_cache);
791
	return ret;
792
#undef N_RELOC
793 794 795
}

static int
796 797 798
eb_relocate_vma_slow(struct i915_vma *vma,
		     struct i915_execbuffer *eb,
		     struct drm_i915_gem_relocation_entry *relocs)
799
{
800
	const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
801
	int i, ret = 0;
802 803

	for (i = 0; i < entry->relocation_count; i++) {
804
		ret = eb_relocate_entry(vma, eb, &relocs[i]);
805
		if (ret)
806
			break;
807
	}
808
	reloc_cache_reset(&eb->reloc_cache);
809
	return ret;
810 811
}

812
static int eb_relocate(struct i915_execbuffer *eb)
813
{
814
	struct i915_vma *vma;
815 816
	int ret = 0;

817
	list_for_each_entry(vma, &eb->vmas, exec_link) {
818
		ret = eb_relocate_vma(vma, eb);
819
		if (ret)
820
			break;
821 822
	}

823
	return ret;
824 825
}

826 827 828 829 830 831
static bool only_mappable_for_reloc(unsigned int flags)
{
	return (flags & (EXEC_OBJECT_NEEDS_FENCE | __EXEC_OBJECT_NEEDS_MAP)) ==
		__EXEC_OBJECT_NEEDS_MAP;
}

832
static int
833 834 835
eb_reserve_vma(struct i915_vma *vma,
	       struct intel_engine_cs *engine,
	       bool *need_reloc)
836
{
837
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
838
	uint64_t flags;
839 840
	int ret;

841
	flags = PIN_USER;
842 843 844
	if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
		flags |= PIN_GLOBAL;

845
	if (!drm_mm_node_allocated(&vma->node)) {
846 847 848 849 850
		/* Wa32bitGeneralStateOffset & Wa32bitInstructionBaseOffset,
		 * limit address to the first 4GBs for unflagged objects.
		 */
		if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0)
			flags |= PIN_ZONE_4G;
851 852 853 854
		if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
			flags |= PIN_GLOBAL | PIN_MAPPABLE;
		if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
			flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
855 856
		if (entry->flags & EXEC_OBJECT_PINNED)
			flags |= entry->offset | PIN_OFFSET_FIXED;
857 858
		if ((flags & PIN_MAPPABLE) == 0)
			flags |= PIN_HIGH;
859
	}
860

861 862 863 864 865
	ret = i915_vma_pin(vma,
			   entry->pad_to_size,
			   entry->alignment,
			   flags);
	if ((ret == -ENOSPC || ret == -E2BIG) &&
866
	    only_mappable_for_reloc(entry->flags))
867 868 869 870
		ret = i915_vma_pin(vma,
				   entry->pad_to_size,
				   entry->alignment,
				   flags & ~PIN_MAPPABLE);
871 872 873
	if (ret)
		return ret;

874 875
	entry->flags |= __EXEC_OBJECT_HAS_PIN;

876
	if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
877
		ret = i915_vma_get_fence(vma);
878 879
		if (ret)
			return ret;
880

881
		if (i915_vma_pin_fence(vma))
882
			entry->flags |= __EXEC_OBJECT_HAS_FENCE;
883 884
	}

885 886
	if (entry->offset != vma->node.start) {
		entry->offset = vma->node.start;
887 888 889
		*need_reloc = true;
	}

890
	return 0;
891
}
892

893
static bool
894
need_reloc_mappable(struct i915_vma *vma)
895 896 897
{
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;

898 899 900
	if (entry->relocation_count == 0)
		return false;

901
	if (!i915_vma_is_ggtt(vma))
902 903 904
		return false;

	/* See also use_cpu_reloc() */
905
	if (HAS_LLC(to_i915(vma->obj->base.dev)))
906 907 908 909 910 911 912 913 914 915 916 917
		return false;

	if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return false;

	return true;
}

static bool
eb_vma_misplaced(struct i915_vma *vma)
{
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
918

919 920
	WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
		!i915_vma_is_ggtt(vma));
921

922
	if (entry->alignment && !IS_ALIGNED(vma->node.start, entry->alignment))
923 924
		return true;

925 926 927
	if (vma->node.size < entry->pad_to_size)
		return true;

928 929 930 931
	if (entry->flags & EXEC_OBJECT_PINNED &&
	    vma->node.start != entry->offset)
		return true;

932 933 934 935
	if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
	    vma->node.start < BATCH_OFFSET_BIAS)
		return true;

936
	/* avoid costly ping-pong once a batch bo ended up non-mappable */
937 938
	if (entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
	    !i915_vma_is_map_and_fenceable(vma))
939 940
		return !only_mappable_for_reloc(entry->flags);

941 942 943 944
	if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0 &&
	    (vma->node.start + vma->node.size - 1) >> 32)
		return true;

945 946 947
	return false;
}

948
static int eb_reserve(struct i915_execbuffer *eb)
949
{
950 951
	const bool has_fenced_gpu_access = INTEL_GEN(eb->i915) < 4;
	const bool needs_unfenced_map = INTEL_INFO(eb->i915)->unfenced_needs_alignment;
952 953
	struct i915_vma *vma;
	struct list_head ordered_vmas;
954
	struct list_head pinned_vmas;
955
	int retry;
956

957
	INIT_LIST_HEAD(&ordered_vmas);
958
	INIT_LIST_HEAD(&pinned_vmas);
959
	while (!list_empty(&eb->vmas)) {
960 961 962
		struct drm_i915_gem_exec_object2 *entry;
		bool need_fence, need_mappable;

963
		vma = list_first_entry(&eb->vmas, struct i915_vma, exec_link);
964
		entry = vma->exec_entry;
965

966
		if (eb->ctx->flags & CONTEXT_NO_ZEROMAP)
967 968
			entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;

969 970
		if (!has_fenced_gpu_access)
			entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
971
		need_fence =
972 973
			(entry->flags & EXEC_OBJECT_NEEDS_FENCE ||
			 needs_unfenced_map) &&
974
			i915_gem_object_is_tiled(vma->obj);
975
		need_mappable = need_fence || need_reloc_mappable(vma);
976

977
		if (entry->flags & EXEC_OBJECT_PINNED)
978
			list_move_tail(&vma->exec_link, &pinned_vmas);
979
		else if (need_mappable) {
980
			entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
981
			list_move(&vma->exec_link, &ordered_vmas);
982
		} else
983
			list_move_tail(&vma->exec_link, &ordered_vmas);
984
	}
985 986
	list_splice(&ordered_vmas, &eb->vmas);
	list_splice(&pinned_vmas, &eb->vmas);
987 988 989 990 991 992 993 994 995 996

	/* Attempt to pin all of the buffers into the GTT.
	 * This is done in 3 phases:
	 *
	 * 1a. Unbind all objects that do not match the GTT constraints for
	 *     the execbuffer (fenceable, mappable, alignment etc).
	 * 1b. Increment pin count for already bound objects.
	 * 2.  Bind new objects.
	 * 3.  Decrement pin count.
	 *
997
	 * This avoid unnecessary unbinding of later objects in order to make
998 999 1000 1001
	 * room for the earlier objects *unless* we need to defragment.
	 */
	retry = 0;
	do {
1002
		int ret = 0;
1003 1004

		/* Unbind any ill-fitting objects or pin. */
1005
		list_for_each_entry(vma, &eb->vmas, exec_link) {
1006
			if (!drm_mm_node_allocated(&vma->node))
1007 1008
				continue;

1009
			if (eb_vma_misplaced(vma))
1010
				ret = i915_vma_unbind(vma);
1011
			else
1012
				ret = eb_reserve_vma(vma, eb->engine, &eb->need_relocs);
1013
			if (ret)
1014 1015 1016 1017
				goto err;
		}

		/* Bind fresh objects */
1018
		list_for_each_entry(vma, &eb->vmas, exec_link) {
1019
			if (drm_mm_node_allocated(&vma->node))
1020
				continue;
1021

1022
			ret = eb_reserve_vma(vma, eb->engine, &eb->need_relocs);
1023 1024
			if (ret)
				goto err;
1025 1026
		}

1027
err:
C
Chris Wilson 已提交
1028
		if (ret != -ENOSPC || retry++)
1029 1030
			return ret;

1031
		/* Decrement pin count for bound objects */
1032
		list_for_each_entry(vma, &eb->vmas, exec_link)
1033
			eb_unreserve_vma(vma);
1034

1035
		ret = i915_gem_evict_vm(eb->vm, true);
1036 1037 1038 1039 1040 1041
		if (ret)
			return ret;
	} while (1);
}

static int
1042
eb_relocate_slow(struct i915_execbuffer *eb)
1043
{
1044 1045
	const unsigned int count = eb->args->buffer_count;
	struct drm_device *dev = &eb->i915->drm;
1046
	struct drm_i915_gem_relocation_entry *reloc;
1047
	struct i915_vma *vma;
1048
	int *reloc_offset;
1049
	int i, total, ret;
1050

1051
	/* We may process another execbuffer during the unlock... */
1052
	eb_reset(eb);
1053 1054 1055 1056
	mutex_unlock(&dev->struct_mutex);

	total = 0;
	for (i = 0; i < count; i++)
1057
		total += eb->exec[i].relocation_count;
1058

M
Michal Hocko 已提交
1059 1060
	reloc_offset = kvmalloc_array(count, sizeof(*reloc_offset), GFP_KERNEL);
	reloc = kvmalloc_array(total, sizeof(*reloc), GFP_KERNEL);
1061
	if (reloc == NULL || reloc_offset == NULL) {
M
Michal Hocko 已提交
1062 1063
		kvfree(reloc);
		kvfree(reloc_offset);
1064 1065 1066 1067 1068 1069 1070
		mutex_lock(&dev->struct_mutex);
		return -ENOMEM;
	}

	total = 0;
	for (i = 0; i < count; i++) {
		struct drm_i915_gem_relocation_entry __user *user_relocs;
1071 1072
		u64 invalid_offset = (u64)-1;
		int j;
1073

1074
		user_relocs = u64_to_user_ptr(eb->exec[i].relocs_ptr);
1075 1076

		if (copy_from_user(reloc+total, user_relocs,
1077
				   eb->exec[i].relocation_count * sizeof(*reloc))) {
1078 1079 1080 1081 1082
			ret = -EFAULT;
			mutex_lock(&dev->struct_mutex);
			goto err;
		}

1083 1084 1085 1086 1087 1088 1089 1090 1091
		/* As we do not update the known relocation offsets after
		 * relocating (due to the complexities in lock handling),
		 * we need to mark them as invalid now so that we force the
		 * relocation processing next time. Just in case the target
		 * object is evicted and then rebound into its old
		 * presumed_offset before the next execbuffer - if that
		 * happened we would make the mistake of assuming that the
		 * relocations were valid.
		 */
1092
		for (j = 0; j < eb->exec[i].relocation_count; j++) {
1093 1094 1095
			if (__copy_to_user(&user_relocs[j].presumed_offset,
					   &invalid_offset,
					   sizeof(invalid_offset))) {
1096 1097 1098 1099 1100 1101
				ret = -EFAULT;
				mutex_lock(&dev->struct_mutex);
				goto err;
			}
		}

1102
		reloc_offset[i] = total;
1103
		total += eb->exec[i].relocation_count;
1104 1105 1106 1107 1108 1109 1110 1111
	}

	ret = i915_mutex_lock_interruptible(dev);
	if (ret) {
		mutex_lock(&dev->struct_mutex);
		goto err;
	}

1112
	/* reacquire the objects */
1113
	ret = eb_lookup_vmas(eb);
1114 1115
	if (ret)
		goto err;
1116

1117
	ret = eb_reserve(eb);
1118 1119 1120
	if (ret)
		goto err;

1121
	list_for_each_entry(vma, &eb->vmas, exec_link) {
1122 1123 1124
		int idx = vma->exec_entry - eb->exec;

		ret = eb_relocate_vma_slow(vma, eb, reloc + reloc_offset[idx]);
1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
		if (ret)
			goto err;
	}

	/* Leave the user relocations as are, this is the painfully slow path,
	 * and we want to avoid the complication of dropping the lock whilst
	 * having buffers reserved in the aperture and so causing spurious
	 * ENOSPC for random operations.
	 */

err:
M
Michal Hocko 已提交
1136 1137
	kvfree(reloc);
	kvfree(reloc_offset);
1138 1139 1140 1141
	return ret;
}

static int
1142
eb_move_to_gpu(struct i915_execbuffer *eb)
1143
{
1144
	struct i915_vma *vma;
1145
	int ret;
1146

1147
	list_for_each_entry(vma, &eb->vmas, exec_link) {
1148
		struct drm_i915_gem_object *obj = vma->obj;
1149

1150 1151 1152 1153 1154 1155 1156
		if (vma->exec_entry->flags & EXEC_OBJECT_CAPTURE) {
			struct i915_gem_capture_list *capture;

			capture = kmalloc(sizeof(*capture), GFP_KERNEL);
			if (unlikely(!capture))
				return -ENOMEM;

1157
			capture->next = eb->request->capture_list;
1158
			capture->vma = vma;
1159
			eb->request->capture_list = capture;
1160 1161
		}

1162 1163 1164
		if (vma->exec_entry->flags & EXEC_OBJECT_ASYNC)
			continue;

1165
		if (unlikely(obj->cache_dirty && !obj->cache_coherent))
1166 1167
			i915_gem_clflush_object(obj, 0);

1168
		ret = i915_gem_request_await_object
1169
			(eb->request, obj, vma->exec_entry->flags & EXEC_OBJECT_WRITE);
1170 1171
		if (ret)
			return ret;
1172 1173
	}

1174
	/* Unconditionally flush any chipset caches (for streaming writes). */
1175
	i915_gem_chipset_flush(eb->i915);
1176

1177
	/* Unconditionally invalidate GPU caches and TLBs. */
1178
	return eb->engine->emit_flush(eb->request, EMIT_INVALIDATE);
1179 1180
}

1181 1182
static bool
i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
1183
{
1184
	if (exec->flags & __I915_EXEC_ILLEGAL_FLAGS)
1185 1186
		return false;

C
Chris Wilson 已提交
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201
	/* Kernel clipping was a DRI1 misfeature */
	if (exec->num_cliprects || exec->cliprects_ptr)
		return false;

	if (exec->DR4 == 0xffffffff) {
		DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
		exec->DR4 = 0;
	}
	if (exec->DR1 || exec->DR4)
		return false;

	if ((exec->batch_start_offset | exec->batch_len) & 0x7)
		return false;

	return true;
1202 1203 1204
}

static int
1205 1206
validate_exec_list(struct drm_device *dev,
		   struct drm_i915_gem_exec_object2 *exec,
1207 1208
		   int count)
{
1209 1210
	unsigned relocs_total = 0;
	unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
1211 1212 1213
	unsigned invalid_flags;
	int i;

1214 1215 1216
	/* INTERNAL flags must not overlap with external ones */
	BUILD_BUG_ON(__EXEC_OBJECT_INTERNAL_FLAGS & ~__EXEC_OBJECT_UNKNOWN_FLAGS);

1217 1218 1219
	invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
	if (USES_FULL_PPGTT(dev))
		invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
1220 1221

	for (i = 0; i < count; i++) {
1222
		char __user *ptr = u64_to_user_ptr(exec[i].relocs_ptr);
1223 1224
		int length; /* limited by fault_in_pages_readable() */

1225
		if (exec[i].flags & invalid_flags)
1226 1227
			return -EINVAL;

1228 1229 1230 1231 1232 1233 1234 1235 1236
		/* Offset can be used as input (EXEC_OBJECT_PINNED), reject
		 * any non-page-aligned or non-canonical addresses.
		 */
		if (exec[i].flags & EXEC_OBJECT_PINNED) {
			if (exec[i].offset !=
			    gen8_canonical_addr(exec[i].offset & PAGE_MASK))
				return -EINVAL;
		}

1237 1238 1239 1240 1241 1242
		/* From drm_mm perspective address space is continuous,
		 * so from this point we're always using non-canonical
		 * form internally.
		 */
		exec[i].offset = gen8_noncanonical_addr(exec[i].offset);

1243 1244 1245
		if (exec[i].alignment && !is_power_of_2(exec[i].alignment))
			return -EINVAL;

1246 1247 1248 1249 1250 1251 1252 1253
		/* pad_to_size was once a reserved field, so sanitize it */
		if (exec[i].flags & EXEC_OBJECT_PAD_TO_SIZE) {
			if (offset_in_page(exec[i].pad_to_size))
				return -EINVAL;
		} else {
			exec[i].pad_to_size = 0;
		}

1254 1255 1256 1257 1258
		/* First check for malicious input causing overflow in
		 * the worst case where we need to allocate the entire
		 * relocation tree as a single array.
		 */
		if (exec[i].relocation_count > relocs_max - relocs_total)
1259
			return -EINVAL;
1260
		relocs_total += exec[i].relocation_count;
1261 1262 1263

		length = exec[i].relocation_count *
			sizeof(struct drm_i915_gem_relocation_entry);
1264 1265 1266 1267 1268
		/*
		 * We must check that the entire relocation array is safe
		 * to read, but since we may need to update the presumed
		 * offsets during execution, check for full write access.
		 */
1269 1270 1271
		if (!access_ok(VERIFY_WRITE, ptr, length))
			return -EFAULT;

1272
		if (likely(!i915.prefault_disable)) {
1273
			if (fault_in_pages_readable(ptr, length))
1274 1275
				return -EFAULT;
		}
1276 1277 1278 1279 1280
	}

	return 0;
}

1281
static int eb_select_context(struct i915_execbuffer *eb)
1282
{
1283
	unsigned int ctx_id = i915_execbuffer2_get_context_id(*eb->args);
1284
	struct i915_gem_context *ctx;
1285

1286 1287 1288
	ctx = i915_gem_context_lookup(eb->file->driver_priv, ctx_id);
	if (unlikely(IS_ERR(ctx)))
		return PTR_ERR(ctx);
1289

1290
	if (unlikely(i915_gem_context_is_banned(ctx))) {
1291
		DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
1292
		return -EIO;
1293 1294
	}

1295 1296 1297 1298
	eb->ctx = i915_gem_context_get(ctx);
	eb->vm = ctx->ppgtt ? &ctx->ppgtt->base : &eb->i915->ggtt.base;

	return 0;
1299 1300
}

1301 1302 1303 1304 1305 1306 1307
void i915_vma_move_to_active(struct i915_vma *vma,
			     struct drm_i915_gem_request *req,
			     unsigned int flags)
{
	struct drm_i915_gem_object *obj = vma->obj;
	const unsigned int idx = req->engine->id;

1308
	lockdep_assert_held(&req->i915->drm.struct_mutex);
1309 1310
	GEM_BUG_ON(!drm_mm_node_allocated(&vma->node));

1311 1312 1313 1314 1315 1316 1317
	/* Add a reference if we're newly entering the active list.
	 * The order in which we add operations to the retirement queue is
	 * vital here: mark_active adds to the start of the callback list,
	 * such that subsequent callbacks are called first. Therefore we
	 * add the active reference first and queue for it to be dropped
	 * *last*.
	 */
1318 1319 1320 1321 1322
	if (!i915_vma_is_active(vma))
		obj->active_count++;
	i915_vma_set_active(vma, idx);
	i915_gem_active_set(&vma->last_read[idx], req);
	list_move_tail(&vma->vm_link, &vma->vm->active_list);
1323

1324
	obj->base.write_domain = 0;
1325
	if (flags & EXEC_OBJECT_WRITE) {
1326 1327
		obj->base.write_domain = I915_GEM_DOMAIN_RENDER;

1328 1329
		if (intel_fb_obj_invalidate(obj, ORIGIN_CS))
			i915_gem_active_set(&obj->frontbuffer_write, req);
1330

1331
		obj->base.read_domains = 0;
1332
	}
1333
	obj->base.read_domains |= I915_GEM_GPU_DOMAINS;
1334

1335 1336
	if (flags & EXEC_OBJECT_NEEDS_FENCE)
		i915_gem_active_set(&vma->last_fence, req);
1337 1338
}

1339 1340 1341 1342
static void eb_export_fence(struct drm_i915_gem_object *obj,
			    struct drm_i915_gem_request *req,
			    unsigned int flags)
{
1343
	struct reservation_object *resv = obj->resv;
1344 1345 1346 1347 1348

	/* Ignore errors from failing to allocate the new fence, we can't
	 * handle an error right now. Worst case should be missed
	 * synchronisation leading to rendering corruption.
	 */
1349
	reservation_object_lock(resv, NULL);
1350 1351 1352 1353
	if (flags & EXEC_OBJECT_WRITE)
		reservation_object_add_excl_fence(resv, &req->fence);
	else if (reservation_object_reserve_shared(resv) == 0)
		reservation_object_add_shared_fence(resv, &req->fence);
1354
	reservation_object_unlock(resv);
1355 1356
}

1357
static void
1358
eb_move_to_active(struct i915_execbuffer *eb)
1359
{
1360
	struct i915_vma *vma;
1361

1362
	list_for_each_entry(vma, &eb->vmas, exec_link) {
1363
		struct drm_i915_gem_object *obj = vma->obj;
C
Chris Wilson 已提交
1364

1365 1366 1367 1368
		obj->base.write_domain = 0;
		if (vma->exec_entry->flags & EXEC_OBJECT_WRITE)
			obj->base.read_domains = 0;
		obj->base.read_domains |= I915_GEM_GPU_DOMAINS;
1369

1370 1371
		i915_vma_move_to_active(vma, eb->request, vma->exec_entry->flags);
		eb_export_fence(obj, eb->request, vma->exec_entry->flags);
1372 1373 1374
	}
}

1375
static int
1376
i915_reset_gen7_sol_offsets(struct drm_i915_gem_request *req)
1377
{
1378 1379
	u32 *cs;
	int i;
1380

1381
	if (!IS_GEN7(req->i915) || req->engine->id != RCS) {
1382 1383 1384
		DRM_DEBUG("sol reset is gen7/rcs only\n");
		return -EINVAL;
	}
1385

1386 1387 1388
	cs = intel_ring_begin(req, 4 * 3);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1389 1390

	for (i = 0; i < 4; i++) {
1391 1392 1393
		*cs++ = MI_LOAD_REGISTER_IMM(1);
		*cs++ = i915_mmio_reg_offset(GEN7_SO_WRITE_OFFSET(i));
		*cs++ = 0;
1394 1395
	}

1396
	intel_ring_advance(req, cs);
1397 1398 1399 1400

	return 0;
}

1401
static struct i915_vma *eb_parse(struct i915_execbuffer *eb, bool is_master)
1402 1403
{
	struct drm_i915_gem_object *shadow_batch_obj;
1404
	struct i915_vma *vma;
1405 1406
	int ret;

1407 1408
	shadow_batch_obj = i915_gem_batch_pool_get(&eb->engine->batch_pool,
						   PAGE_ALIGN(eb->batch_len));
1409
	if (IS_ERR(shadow_batch_obj))
1410
		return ERR_CAST(shadow_batch_obj);
1411

1412 1413
	ret = intel_engine_cmd_parser(eb->engine,
				      eb->batch->obj,
1414
				      shadow_batch_obj,
1415 1416
				      eb->batch_start_offset,
				      eb->batch_len,
1417
				      is_master);
C
Chris Wilson 已提交
1418 1419 1420 1421 1422 1423 1424
	if (ret) {
		if (ret == -EACCES) /* unhandled chained batch */
			vma = NULL;
		else
			vma = ERR_PTR(ret);
		goto out;
	}
1425

C
Chris Wilson 已提交
1426 1427 1428
	vma = i915_gem_object_ggtt_pin(shadow_batch_obj, NULL, 0, 0, 0);
	if (IS_ERR(vma))
		goto out;
C
Chris Wilson 已提交
1429

1430 1431
	vma->exec_entry =
		memset(&eb->shadow_exec_entry, 0, sizeof(*vma->exec_entry));
C
Chris Wilson 已提交
1432
	vma->exec_entry->flags = __EXEC_OBJECT_HAS_PIN;
1433
	i915_gem_object_get(shadow_batch_obj);
1434
	list_add_tail(&vma->exec_link, &eb->vmas);
1435

C
Chris Wilson 已提交
1436
out:
C
Chris Wilson 已提交
1437
	i915_gem_object_unpin_pages(shadow_batch_obj);
C
Chris Wilson 已提交
1438
	return vma;
1439
}
1440

1441 1442 1443 1444 1445 1446 1447 1448
static void
add_to_client(struct drm_i915_gem_request *req,
	      struct drm_file *file)
{
	req->file_priv = file->driver_priv;
	list_add_tail(&req->client_link, &req->file_priv->mm.request_list);
}

1449
static int
1450
execbuf_submit(struct i915_execbuffer *eb)
1451
{
C
Chris Wilson 已提交
1452
	int ret;
1453

1454
	ret = eb_move_to_gpu(eb);
1455
	if (ret)
C
Chris Wilson 已提交
1456
		return ret;
1457

1458
	ret = i915_switch_context(eb->request);
1459
	if (ret)
C
Chris Wilson 已提交
1460
		return ret;
1461

1462 1463
	if (eb->args->flags & I915_EXEC_GEN7_SOL_RESET) {
		ret = i915_reset_gen7_sol_offsets(eb->request);
1464
		if (ret)
C
Chris Wilson 已提交
1465
			return ret;
1466 1467
	}

1468 1469 1470 1471 1472
	ret = eb->engine->emit_bb_start(eb->request,
					eb->batch->node.start +
					eb->batch_start_offset,
					eb->batch_len,
					eb->dispatch_flags);
C
Chris Wilson 已提交
1473 1474
	if (ret)
		return ret;
1475

1476
	eb_move_to_active(eb);
1477

C
Chris Wilson 已提交
1478
	return 0;
1479 1480
}

1481 1482
/**
 * Find one BSD ring to dispatch the corresponding BSD command.
1483
 * The engine index is returned.
1484
 */
1485
static unsigned int
1486 1487
gen8_dispatch_bsd_engine(struct drm_i915_private *dev_priv,
			 struct drm_file *file)
1488 1489 1490
{
	struct drm_i915_file_private *file_priv = file->driver_priv;

1491
	/* Check whether the file_priv has already selected one ring. */
1492 1493 1494
	if ((int)file_priv->bsd_engine < 0)
		file_priv->bsd_engine = atomic_fetch_xor(1,
			 &dev_priv->mm.bsd_engine_dispatch_index);
1495

1496
	return file_priv->bsd_engine;
1497 1498
}

1499 1500
#define I915_USER_RINGS (4)

1501
static const enum intel_engine_id user_ring_map[I915_USER_RINGS + 1] = {
1502 1503 1504 1505 1506 1507 1508
	[I915_EXEC_DEFAULT]	= RCS,
	[I915_EXEC_RENDER]	= RCS,
	[I915_EXEC_BLT]		= BCS,
	[I915_EXEC_BSD]		= VCS,
	[I915_EXEC_VEBOX]	= VECS
};

1509 1510 1511 1512
static struct intel_engine_cs *
eb_select_engine(struct drm_i915_private *dev_priv,
		 struct drm_file *file,
		 struct drm_i915_gem_execbuffer2 *args)
1513 1514
{
	unsigned int user_ring_id = args->flags & I915_EXEC_RING_MASK;
1515
	struct intel_engine_cs *engine;
1516 1517 1518

	if (user_ring_id > I915_USER_RINGS) {
		DRM_DEBUG("execbuf with unknown ring: %u\n", user_ring_id);
1519
		return NULL;
1520 1521 1522 1523 1524 1525
	}

	if ((user_ring_id != I915_EXEC_BSD) &&
	    ((args->flags & I915_EXEC_BSD_MASK) != 0)) {
		DRM_DEBUG("execbuf with non bsd ring but with invalid "
			  "bsd dispatch flags: %d\n", (int)(args->flags));
1526
		return NULL;
1527 1528 1529 1530 1531 1532
	}

	if (user_ring_id == I915_EXEC_BSD && HAS_BSD2(dev_priv)) {
		unsigned int bsd_idx = args->flags & I915_EXEC_BSD_MASK;

		if (bsd_idx == I915_EXEC_BSD_DEFAULT) {
1533
			bsd_idx = gen8_dispatch_bsd_engine(dev_priv, file);
1534 1535
		} else if (bsd_idx >= I915_EXEC_BSD_RING1 &&
			   bsd_idx <= I915_EXEC_BSD_RING2) {
1536
			bsd_idx >>= I915_EXEC_BSD_SHIFT;
1537 1538 1539 1540
			bsd_idx--;
		} else {
			DRM_DEBUG("execbuf with unknown bsd ring: %u\n",
				  bsd_idx);
1541
			return NULL;
1542 1543
		}

1544
		engine = dev_priv->engine[_VCS(bsd_idx)];
1545
	} else {
1546
		engine = dev_priv->engine[user_ring_map[user_ring_id]];
1547 1548
	}

1549
	if (!engine) {
1550
		DRM_DEBUG("execbuf with invalid ring: %u\n", user_ring_id);
1551
		return NULL;
1552 1553
	}

1554
	return engine;
1555 1556
}

1557
static int
1558
i915_gem_do_execbuffer(struct drm_device *dev,
1559 1560
		       struct drm_file *file,
		       struct drm_i915_gem_execbuffer2 *args,
1561
		       struct drm_i915_gem_exec_object2 *exec)
1562
{
1563
	struct i915_execbuffer eb;
1564 1565 1566
	struct dma_fence *in_fence = NULL;
	struct sync_file *out_fence = NULL;
	int out_fence_fd = -1;
1567
	int ret;
1568

1569
	if (!i915_gem_check_execbuffer(args))
1570 1571
		return -EINVAL;

1572
	ret = validate_exec_list(dev, exec, args->buffer_count);
1573 1574 1575
	if (ret)
		return ret;

1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
	eb.i915 = to_i915(dev);
	eb.file = file;
	eb.args = args;
	eb.exec = exec;
	eb.need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
	reloc_cache_init(&eb.reloc_cache, eb.i915);

	eb.batch_start_offset = args->batch_start_offset;
	eb.batch_len = args->batch_len;

	eb.dispatch_flags = 0;
1587
	if (args->flags & I915_EXEC_SECURE) {
1588
		if (!drm_is_current_master(file) || !capable(CAP_SYS_ADMIN))
1589 1590
		    return -EPERM;

1591
		eb.dispatch_flags |= I915_DISPATCH_SECURE;
1592
	}
1593
	if (args->flags & I915_EXEC_IS_PINNED)
1594
		eb.dispatch_flags |= I915_DISPATCH_PINNED;
1595

1596 1597
	eb.engine = eb_select_engine(eb.i915, file, args);
	if (!eb.engine)
1598 1599
		return -EINVAL;

1600
	if (args->flags & I915_EXEC_RESOURCE_STREAMER) {
1601
		if (!HAS_RESOURCE_STREAMER(eb.i915)) {
1602 1603 1604
			DRM_DEBUG("RS is only allowed for Haswell, Gen8 and above\n");
			return -EINVAL;
		}
1605
		if (eb.engine->id != RCS) {
1606
			DRM_DEBUG("RS is not available on %s\n",
1607
				 eb.engine->name);
1608 1609 1610
			return -EINVAL;
		}

1611
		eb.dispatch_flags |= I915_DISPATCH_RS;
1612 1613
	}

1614 1615
	if (args->flags & I915_EXEC_FENCE_IN) {
		in_fence = sync_file_get_fence(lower_32_bits(args->rsvd2));
1616 1617
		if (!in_fence)
			return -EINVAL;
1618 1619 1620 1621 1622 1623
	}

	if (args->flags & I915_EXEC_FENCE_OUT) {
		out_fence_fd = get_unused_fd_flags(O_CLOEXEC);
		if (out_fence_fd < 0) {
			ret = out_fence_fd;
1624
			goto err_in_fence;
1625 1626 1627
		}
	}

1628 1629 1630 1631 1632 1633
	/* Take a local wakeref for preparing to dispatch the execbuf as
	 * we expect to access the hardware fairly frequently in the
	 * process. Upon first dispatch, we acquire another prolonged
	 * wakeref that we hold until the GPU has been idle for at least
	 * 100ms.
	 */
1634
	intel_runtime_pm_get(eb.i915);
1635

1636 1637 1638 1639
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto pre_mutex_err;

1640 1641
	ret = eb_select_context(&eb);
	if (ret) {
1642 1643
		mutex_unlock(&dev->struct_mutex);
		goto pre_mutex_err;
1644
	}
1645

1646 1647
	if (eb_create(&eb)) {
		i915_gem_context_put(eb.ctx);
1648 1649 1650 1651 1652
		mutex_unlock(&dev->struct_mutex);
		ret = -ENOMEM;
		goto pre_mutex_err;
	}

1653
	/* Look up object handles */
1654
	ret = eb_lookup_vmas(&eb);
1655 1656
	if (ret)
		goto err;
1657

1658
	/* take note of the batch buffer before we might reorder the lists */
1659
	eb.batch = eb_get_batch(&eb);
1660

1661
	/* Move the objects en-masse into the GTT, evicting if necessary. */
1662
	ret = eb_reserve(&eb);
1663 1664 1665 1666
	if (ret)
		goto err;

	/* The objects are in their final locations, apply the relocations. */
1667 1668
	if (eb.need_relocs)
		ret = eb_relocate(&eb);
1669 1670
	if (ret) {
		if (ret == -EFAULT) {
1671
			ret = eb_relocate_slow(&eb);
1672 1673 1674 1675 1676 1677
			BUG_ON(!mutex_is_locked(&dev->struct_mutex));
		}
		if (ret)
			goto err;
	}

1678
	if (eb.batch->exec_entry->flags & EXEC_OBJECT_WRITE) {
1679
		DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
1680 1681 1682
		ret = -EINVAL;
		goto err;
	}
1683 1684
	if (eb.batch_start_offset > eb.batch->size ||
	    eb.batch_len > eb.batch->size - eb.batch_start_offset) {
1685 1686 1687 1688
		DRM_DEBUG("Attempting to use out-of-bounds batch\n");
		ret = -EINVAL;
		goto err;
	}
1689

1690
	if (eb.engine->needs_cmd_parser && eb.batch_len) {
1691 1692
		struct i915_vma *vma;

1693
		vma = eb_parse(&eb, drm_is_current_master(file));
1694 1695
		if (IS_ERR(vma)) {
			ret = PTR_ERR(vma);
1696 1697
			goto err;
		}
1698

1699
		if (vma) {
1700 1701 1702 1703 1704 1705 1706 1707 1708
			/*
			 * Batch parsed and accepted:
			 *
			 * Set the DISPATCH_SECURE bit to remove the NON_SECURE
			 * bit from MI_BATCH_BUFFER_START commands issued in
			 * the dispatch_execbuffer implementations. We
			 * specifically don't want that set on batches the
			 * command parser has accepted.
			 */
1709 1710 1711
			eb.dispatch_flags |= I915_DISPATCH_SECURE;
			eb.batch_start_offset = 0;
			eb.batch = vma;
1712
		}
1713 1714
	}

1715 1716
	if (eb.batch_len == 0)
		eb.batch_len = eb.batch->size - eb.batch_start_offset;
1717

1718 1719
	/* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
	 * batch" bit. Hence we need to pin secure batches into the global gtt.
B
Ben Widawsky 已提交
1720
	 * hsw should have this fixed, but bdw mucks it up again. */
1721 1722
	if (eb.dispatch_flags & I915_DISPATCH_SECURE) {
		struct drm_i915_gem_object *obj = eb.batch->obj;
C
Chris Wilson 已提交
1723
		struct i915_vma *vma;
1724

1725 1726 1727 1728 1729 1730
		/*
		 * So on first glance it looks freaky that we pin the batch here
		 * outside of the reservation loop. But:
		 * - The batch is already pinned into the relevant ppgtt, so we
		 *   already have the backing storage fully allocated.
		 * - No other BO uses the global gtt (well contexts, but meh),
1731
		 *   so we don't really have issues with multiple objects not
1732 1733 1734
		 *   fitting due to fragmentation.
		 * So this is actually safe.
		 */
C
Chris Wilson 已提交
1735 1736 1737
		vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, 0);
		if (IS_ERR(vma)) {
			ret = PTR_ERR(vma);
1738
			goto err;
C
Chris Wilson 已提交
1739
		}
1740

1741
		eb.batch = vma;
1742
	}
1743

1744
	/* Allocate a request for this batch buffer nice and early. */
1745 1746 1747
	eb.request = i915_gem_request_alloc(eb.engine, eb.ctx);
	if (IS_ERR(eb.request)) {
		ret = PTR_ERR(eb.request);
1748
		goto err_batch_unpin;
1749
	}
1750

1751
	if (in_fence) {
1752
		ret = i915_gem_request_await_dma_fence(eb.request, in_fence);
1753 1754 1755 1756 1757
		if (ret < 0)
			goto err_request;
	}

	if (out_fence_fd != -1) {
1758
		out_fence = sync_file_create(&eb.request->fence);
1759 1760 1761 1762 1763 1764
		if (!out_fence) {
			ret = -ENOMEM;
			goto err_request;
		}
	}

1765 1766 1767 1768 1769 1770
	/* Whilst this request exists, batch_obj will be on the
	 * active_list, and so will hold the active reference. Only when this
	 * request is retired will the the batch_obj be moved onto the
	 * inactive_list and lose its active reference. Hence we do not need
	 * to explicitly hold another reference here.
	 */
1771
	eb.request->batch = eb.batch;
1772

1773 1774
	trace_i915_gem_request_queue(eb.request, eb.dispatch_flags);
	ret = execbuf_submit(&eb);
1775
err_request:
1776 1777
	__i915_add_request(eb.request, ret == 0);
	add_to_client(eb.request, file);
1778

1779 1780 1781 1782 1783 1784 1785 1786 1787 1788
	if (out_fence) {
		if (ret == 0) {
			fd_install(out_fence_fd, out_fence->file);
			args->rsvd2 &= GENMASK_ULL(0, 31); /* keep in-fence */
			args->rsvd2 |= (u64)out_fence_fd << 32;
			out_fence_fd = -1;
		} else {
			fput(out_fence->file);
		}
	}
1789

1790
err_batch_unpin:
1791 1792 1793 1794 1795 1796
	/*
	 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
	 * batch vma for correctness. For less ugly and less fragility this
	 * needs to be adjusted to also track the ggtt batch vma properly as
	 * active.
	 */
1797 1798
	if (eb.dispatch_flags & I915_DISPATCH_SECURE)
		i915_vma_unpin(eb.batch);
1799
err:
1800
	/* the request owns the ref now */
1801
	eb_destroy(&eb);
1802 1803 1804
	mutex_unlock(&dev->struct_mutex);

pre_mutex_err:
1805 1806
	/* intel_gpu_busy should also get a ref, so it will free when the device
	 * is really idle. */
1807
	intel_runtime_pm_put(eb.i915);
1808 1809
	if (out_fence_fd != -1)
		put_unused_fd(out_fence_fd);
1810
err_in_fence:
1811
	dma_fence_put(in_fence);
1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829
	return ret;
}

/*
 * Legacy execbuffer just creates an exec2 list from the original exec object
 * list array and passes it to the real function.
 */
int
i915_gem_execbuffer(struct drm_device *dev, void *data,
		    struct drm_file *file)
{
	struct drm_i915_gem_execbuffer *args = data;
	struct drm_i915_gem_execbuffer2 exec2;
	struct drm_i915_gem_exec_object *exec_list = NULL;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret, i;

	if (args->buffer_count < 1) {
1830
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1831 1832 1833 1834
		return -EINVAL;
	}

	/* Copy in the exec list from userland */
M
Michal Hocko 已提交
1835 1836
	exec_list = kvmalloc_array(sizeof(*exec_list), args->buffer_count, GFP_KERNEL);
	exec2_list = kvmalloc_array(sizeof(*exec2_list), args->buffer_count, GFP_KERNEL);
1837
	if (exec_list == NULL || exec2_list == NULL) {
1838
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1839
			  args->buffer_count);
M
Michal Hocko 已提交
1840 1841
		kvfree(exec_list);
		kvfree(exec2_list);
1842 1843 1844
		return -ENOMEM;
	}
	ret = copy_from_user(exec_list,
1845
			     u64_to_user_ptr(args->buffers_ptr),
1846 1847
			     sizeof(*exec_list) * args->buffer_count);
	if (ret != 0) {
1848
		DRM_DEBUG("copy %d exec entries failed %d\n",
1849
			  args->buffer_count, ret);
M
Michal Hocko 已提交
1850 1851
		kvfree(exec_list);
		kvfree(exec2_list);
1852 1853 1854 1855 1856 1857 1858 1859 1860
		return -EFAULT;
	}

	for (i = 0; i < args->buffer_count; i++) {
		exec2_list[i].handle = exec_list[i].handle;
		exec2_list[i].relocation_count = exec_list[i].relocation_count;
		exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
		exec2_list[i].alignment = exec_list[i].alignment;
		exec2_list[i].offset = exec_list[i].offset;
1861
		if (INTEL_GEN(to_i915(dev)) < 4)
1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875
			exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
		else
			exec2_list[i].flags = 0;
	}

	exec2.buffers_ptr = args->buffers_ptr;
	exec2.buffer_count = args->buffer_count;
	exec2.batch_start_offset = args->batch_start_offset;
	exec2.batch_len = args->batch_len;
	exec2.DR1 = args->DR1;
	exec2.DR4 = args->DR4;
	exec2.num_cliprects = args->num_cliprects;
	exec2.cliprects_ptr = args->cliprects_ptr;
	exec2.flags = I915_EXEC_RENDER;
1876
	i915_execbuffer2_set_context_id(exec2, 0);
1877

1878
	ret = i915_gem_do_execbuffer(dev, file, &exec2, exec2_list);
1879
	if (!ret) {
1880
		struct drm_i915_gem_exec_object __user *user_exec_list =
1881
			u64_to_user_ptr(args->buffers_ptr);
1882

1883
		/* Copy the new buffer offsets back to the user's exec list. */
1884
		for (i = 0; i < args->buffer_count; i++) {
1885 1886
			exec2_list[i].offset =
				gen8_canonical_addr(exec2_list[i].offset);
1887 1888 1889 1890 1891 1892 1893 1894 1895 1896
			ret = __copy_to_user(&user_exec_list[i].offset,
					     &exec2_list[i].offset,
					     sizeof(user_exec_list[i].offset));
			if (ret) {
				ret = -EFAULT;
				DRM_DEBUG("failed to copy %d exec entries "
					  "back to user (%d)\n",
					  args->buffer_count, ret);
				break;
			}
1897 1898 1899
		}
	}

M
Michal Hocko 已提交
1900 1901
	kvfree(exec_list);
	kvfree(exec2_list);
1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912
	return ret;
}

int
i915_gem_execbuffer2(struct drm_device *dev, void *data,
		     struct drm_file *file)
{
	struct drm_i915_gem_execbuffer2 *args = data;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret;

1913 1914
	if (args->buffer_count < 1 ||
	    args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
1915
		DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
1916 1917 1918
		return -EINVAL;
	}

M
Michal Hocko 已提交
1919
	exec2_list = kvmalloc_array(args->buffer_count,
1920 1921
				    sizeof(*exec2_list),
				    GFP_TEMPORARY);
1922
	if (exec2_list == NULL) {
1923
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1924 1925 1926 1927
			  args->buffer_count);
		return -ENOMEM;
	}
	ret = copy_from_user(exec2_list,
1928
			     u64_to_user_ptr(args->buffers_ptr),
1929 1930
			     sizeof(*exec2_list) * args->buffer_count);
	if (ret != 0) {
1931
		DRM_DEBUG("copy %d exec entries failed %d\n",
1932
			  args->buffer_count, ret);
M
Michal Hocko 已提交
1933
		kvfree(exec2_list);
1934 1935 1936
		return -EFAULT;
	}

1937
	ret = i915_gem_do_execbuffer(dev, file, args, exec2_list);
1938 1939
	if (!ret) {
		/* Copy the new buffer offsets back to the user's exec list. */
1940
		struct drm_i915_gem_exec_object2 __user *user_exec_list =
1941
				   u64_to_user_ptr(args->buffers_ptr);
1942 1943 1944
		int i;

		for (i = 0; i < args->buffer_count; i++) {
1945 1946
			exec2_list[i].offset =
				gen8_canonical_addr(exec2_list[i].offset);
1947 1948 1949 1950 1951 1952 1953 1954 1955 1956
			ret = __copy_to_user(&user_exec_list[i].offset,
					     &exec2_list[i].offset,
					     sizeof(user_exec_list[i].offset));
			if (ret) {
				ret = -EFAULT;
				DRM_DEBUG("failed to copy %d exec entries "
					  "back to user\n",
					  args->buffer_count);
				break;
			}
1957 1958 1959
		}
	}

M
Michal Hocko 已提交
1960
	kvfree(exec2_list);
1961 1962
	return ret;
}