i915_gem_execbuffer.c 32.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008,2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Chris Wilson <chris@chris-wilson.co.uk>
 *
 */

29 30
#include <drm/drmP.h>
#include <drm/i915_drm.h>
31 32 33
#include "i915_drv.h"
#include "i915_trace.h"
#include "intel_drv.h"
34
#include <linux/dma_remapping.h>
35

36
struct eb_objects {
37
	struct list_head objects;
38
	int and;
39 40 41 42
	union {
		struct drm_i915_gem_object *lut[0];
		struct hlist_head buckets[0];
	};
43 44 45
};

static struct eb_objects *
46
eb_create(struct drm_i915_gem_execbuffer2 *args)
47
{
48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72
	struct eb_objects *eb = NULL;

	if (args->flags & I915_EXEC_HANDLE_LUT) {
		int size = args->buffer_count;
		size *= sizeof(struct drm_i915_gem_object *);
		size += sizeof(struct eb_objects);
		eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
	}

	if (eb == NULL) {
		int size = args->buffer_count;
		int count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
		BUILD_BUG_ON(!is_power_of_2(PAGE_SIZE / sizeof(struct hlist_head)));
		while (count > 2*size)
			count >>= 1;
		eb = kzalloc(count*sizeof(struct hlist_head) +
			     sizeof(struct eb_objects),
			     GFP_TEMPORARY);
		if (eb == NULL)
			return eb;

		eb->and = count - 1;
	} else
		eb->and = -args->buffer_count;

73
	INIT_LIST_HEAD(&eb->objects);
74 75 76 77 78 79
	return eb;
}

static void
eb_reset(struct eb_objects *eb)
{
80 81
	if (eb->and >= 0)
		memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
82 83
}

84 85 86
static int
eb_lookup_objects(struct eb_objects *eb,
		  struct drm_i915_gem_exec_object2 *exec,
87
		  const struct drm_i915_gem_execbuffer2 *args,
88
		  struct drm_file *file)
89 90 91 92
{
	int i;

	spin_lock(&file->table_lock);
93
	for (i = 0; i < args->buffer_count; i++) {
94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111
		struct drm_i915_gem_object *obj;

		obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
		if (obj == NULL) {
			spin_unlock(&file->table_lock);
			DRM_DEBUG("Invalid object handle %d at index %d\n",
				   exec[i].handle, i);
			return -ENOENT;
		}

		if (!list_empty(&obj->exec_list)) {
			spin_unlock(&file->table_lock);
			DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
				   obj, exec[i].handle, i);
			return -EINVAL;
		}

		drm_gem_object_reference(&obj->base);
112
		list_add_tail(&obj->exec_list, &eb->objects);
113 114

		obj->exec_entry = &exec[i];
115 116 117 118 119 120 121 122
		if (eb->and < 0) {
			eb->lut[i] = obj;
		} else {
			uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
			obj->exec_handle = handle;
			hlist_add_head(&obj->exec_node,
				       &eb->buckets[handle & eb->and]);
		}
123 124 125 126 127 128
	}
	spin_unlock(&file->table_lock);

	return 0;
}

129 130 131
static struct drm_i915_gem_object *
eb_get_object(struct eb_objects *eb, unsigned long handle)
{
132 133 134 135 136 137 138
	if (eb->and < 0) {
		if (handle >= -eb->and)
			return NULL;
		return eb->lut[handle];
	} else {
		struct hlist_head *head;
		struct hlist_node *node;
139

140 141 142
		head = &eb->buckets[handle & eb->and];
		hlist_for_each(node, head) {
			struct drm_i915_gem_object *obj;
143

144 145 146 147 148 149
			obj = hlist_entry(node, struct drm_i915_gem_object, exec_node);
			if (obj->exec_handle == handle)
				return obj;
		}
		return NULL;
	}
150 151 152 153 154
}

static void
eb_destroy(struct eb_objects *eb)
{
155 156 157 158 159 160 161 162 163
	while (!list_empty(&eb->objects)) {
		struct drm_i915_gem_object *obj;

		obj = list_first_entry(&eb->objects,
				       struct drm_i915_gem_object,
				       exec_list);
		list_del_init(&obj->exec_list);
		drm_gem_object_unreference(&obj->base);
	}
164 165 166
	kfree(eb);
}

167 168 169
static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
{
	return (obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
170
		!obj->map_and_fenceable ||
171 172 173
		obj->cache_level != I915_CACHE_NONE);
}

174 175
static int
i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
176
				   struct eb_objects *eb,
177 178 179 180
				   struct drm_i915_gem_relocation_entry *reloc)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_gem_object *target_obj;
181
	struct drm_i915_gem_object *target_i915_obj;
182 183 184
	uint32_t target_offset;
	int ret = -EINVAL;

185 186 187
	/* we've already hold a reference to all valid objects */
	target_obj = &eb_get_object(eb, reloc->target_handle)->base;
	if (unlikely(target_obj == NULL))
188 189
		return -ENOENT;

190 191
	target_i915_obj = to_intel_bo(target_obj);
	target_offset = target_i915_obj->gtt_offset;
192

193 194 195 196 197 198 199 200 201 202
	/* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
	 * pipe_control writes because the gpu doesn't properly redirect them
	 * through the ppgtt for non_secure batchbuffers. */
	if (unlikely(IS_GEN6(dev) &&
	    reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION &&
	    !target_i915_obj->has_global_gtt_mapping)) {
		i915_gem_gtt_bind_object(target_i915_obj,
					 target_i915_obj->cache_level);
	}

203
	/* Validate that the target is in a valid r/w GPU domain */
204
	if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
205
		DRM_DEBUG("reloc with multiple write domains: "
206 207 208 209 210 211
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
212
		return ret;
213
	}
214 215
	if (unlikely((reloc->write_domain | reloc->read_domains)
		     & ~I915_GEM_GPU_DOMAINS)) {
216
		DRM_DEBUG("reloc with read/write non-GPU domains: "
217 218 219 220 221 222
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
223
		return ret;
224 225 226 227 228 229 230 231 232
	}

	target_obj->pending_read_domains |= reloc->read_domains;
	target_obj->pending_write_domain |= reloc->write_domain;

	/* If the relocation already has the right value in it, no
	 * more work needs to be done.
	 */
	if (target_offset == reloc->presumed_offset)
233
		return 0;
234 235

	/* Check that the relocation address is valid... */
236
	if (unlikely(reloc->offset > obj->base.size - 4)) {
237
		DRM_DEBUG("Relocation beyond object bounds: "
238 239 240 241
			  "obj %p target %d offset %d size %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  (int) obj->base.size);
242
		return ret;
243
	}
244
	if (unlikely(reloc->offset & 3)) {
245
		DRM_DEBUG("Relocation not 4-byte aligned: "
246 247 248
			  "obj %p target %d offset %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset);
249
		return ret;
250 251
	}

252 253 254 255
	/* We can't wait for rendering with pagefaults disabled */
	if (obj->active && in_atomic())
		return -EFAULT;

256
	reloc->delta += target_offset;
257
	if (use_cpu_reloc(obj)) {
258 259 260
		uint32_t page_offset = reloc->offset & ~PAGE_MASK;
		char *vaddr;

261 262 263 264
		ret = i915_gem_object_set_to_cpu_domain(obj, 1);
		if (ret)
			return ret;

265 266
		vaddr = kmap_atomic(i915_gem_object_get_page(obj,
							     reloc->offset >> PAGE_SHIFT));
267 268 269 270 271 272 273
		*(uint32_t *)(vaddr + page_offset) = reloc->delta;
		kunmap_atomic(vaddr);
	} else {
		struct drm_i915_private *dev_priv = dev->dev_private;
		uint32_t __iomem *reloc_entry;
		void __iomem *reloc_page;

274 275 276 277 278
		ret = i915_gem_object_set_to_gtt_domain(obj, true);
		if (ret)
			return ret;

		ret = i915_gem_object_put_fence(obj);
279
		if (ret)
280
			return ret;
281 282 283

		/* Map the page containing the relocation we're going to perform.  */
		reloc->offset += obj->gtt_offset;
B
Ben Widawsky 已提交
284
		reloc_page = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
285 286 287 288 289 290 291 292 293 294
						      reloc->offset & PAGE_MASK);
		reloc_entry = (uint32_t __iomem *)
			(reloc_page + (reloc->offset & ~PAGE_MASK));
		iowrite32(reloc->delta, reloc_entry);
		io_mapping_unmap_atomic(reloc_page);
	}

	/* and update the user's relocation entry */
	reloc->presumed_offset = target_offset;

295
	return 0;
296 297 298 299
}

static int
i915_gem_execbuffer_relocate_object(struct drm_i915_gem_object *obj,
300
				    struct eb_objects *eb)
301
{
302 303
#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
	struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
304
	struct drm_i915_gem_relocation_entry __user *user_relocs;
305
	struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
306
	int remain, ret;
307 308 309

	user_relocs = (void __user *)(uintptr_t)entry->relocs_ptr;

310 311 312 313 314 315 316 317 318
	remain = entry->relocation_count;
	while (remain) {
		struct drm_i915_gem_relocation_entry *r = stack_reloc;
		int count = remain;
		if (count > ARRAY_SIZE(stack_reloc))
			count = ARRAY_SIZE(stack_reloc);
		remain -= count;

		if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])))
319 320
			return -EFAULT;

321 322
		do {
			u64 offset = r->presumed_offset;
323

324 325 326 327 328 329 330 331 332 333 334 335 336 337
			ret = i915_gem_execbuffer_relocate_entry(obj, eb, r);
			if (ret)
				return ret;

			if (r->presumed_offset != offset &&
			    __copy_to_user_inatomic(&user_relocs->presumed_offset,
						    &r->presumed_offset,
						    sizeof(r->presumed_offset))) {
				return -EFAULT;
			}

			user_relocs++;
			r++;
		} while (--count);
338 339 340
	}

	return 0;
341
#undef N_RELOC
342 343 344 345
}

static int
i915_gem_execbuffer_relocate_object_slow(struct drm_i915_gem_object *obj,
346
					 struct eb_objects *eb,
347 348
					 struct drm_i915_gem_relocation_entry *relocs)
{
349
	const struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
350 351 352
	int i, ret;

	for (i = 0; i < entry->relocation_count; i++) {
353
		ret = i915_gem_execbuffer_relocate_entry(obj, eb, &relocs[i]);
354 355 356 357 358 359 360 361 362
		if (ret)
			return ret;
	}

	return 0;
}

static int
i915_gem_execbuffer_relocate(struct drm_device *dev,
363
			     struct eb_objects *eb)
364
{
365
	struct drm_i915_gem_object *obj;
366 367 368 369 370 371 372 373 374 375
	int ret = 0;

	/* This is the fast path and we cannot handle a pagefault whilst
	 * holding the struct mutex lest the user pass in the relocations
	 * contained within a mmaped bo. For in such a case we, the page
	 * fault handler would call i915_gem_fault() and we would try to
	 * acquire the struct mutex again. Obviously this is bad and so
	 * lockdep complains vehemently.
	 */
	pagefault_disable();
376
	list_for_each_entry(obj, &eb->objects, exec_list) {
377
		ret = i915_gem_execbuffer_relocate_object(obj, eb);
378
		if (ret)
379
			break;
380
	}
381
	pagefault_enable();
382

383
	return ret;
384 385
}

386 387
#define  __EXEC_OBJECT_HAS_PIN (1<<31)
#define  __EXEC_OBJECT_HAS_FENCE (1<<30)
388

389 390 391 392 393 394 395
static int
need_reloc_mappable(struct drm_i915_gem_object *obj)
{
	struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
	return entry->relocation_count && !use_cpu_reloc(obj);
}

396
static int
397
i915_gem_execbuffer_reserve_object(struct drm_i915_gem_object *obj,
398 399
				   struct intel_ring_buffer *ring,
				   bool *need_reloc)
400
{
401
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
402 403 404 405 406 407 408 409 410
	struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
	bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
	bool need_fence, need_mappable;
	int ret;

	need_fence =
		has_fenced_gpu_access &&
		entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
		obj->tiling_mode != I915_TILING_NONE;
411
	need_mappable = need_fence || need_reloc_mappable(obj);
412

413
	ret = i915_gem_object_pin(obj, entry->alignment, need_mappable, false);
414 415 416
	if (ret)
		return ret;

417 418
	entry->flags |= __EXEC_OBJECT_HAS_PIN;

419 420
	if (has_fenced_gpu_access) {
		if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
421
			ret = i915_gem_object_get_fence(obj);
422
			if (ret)
423
				return ret;
424

425
			if (i915_gem_object_pin_fence(obj))
426
				entry->flags |= __EXEC_OBJECT_HAS_FENCE;
427

428
			obj->pending_fenced_gpu_access = true;
429 430 431
		}
	}

432 433 434 435 436 437 438 439
	/* Ensure ppgtt mapping exists if needed */
	if (dev_priv->mm.aliasing_ppgtt && !obj->has_aliasing_ppgtt_mapping) {
		i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
				       obj, obj->cache_level);

		obj->has_aliasing_ppgtt_mapping = 1;
	}

440 441 442 443 444 445 446 447 448 449 450 451 452 453
	if (entry->offset != obj->gtt_offset) {
		entry->offset = obj->gtt_offset;
		*need_reloc = true;
	}

	if (entry->flags & EXEC_OBJECT_WRITE) {
		obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
		obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
	}

	if (entry->flags & EXEC_OBJECT_NEEDS_GTT &&
	    !obj->has_global_gtt_mapping)
		i915_gem_gtt_bind_object(obj, obj->cache_level);

454
	return 0;
455
}
456

457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473
static void
i915_gem_execbuffer_unreserve_object(struct drm_i915_gem_object *obj)
{
	struct drm_i915_gem_exec_object2 *entry;

	if (!obj->gtt_space)
		return;

	entry = obj->exec_entry;

	if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
		i915_gem_object_unpin_fence(obj);

	if (entry->flags & __EXEC_OBJECT_HAS_PIN)
		i915_gem_object_unpin(obj);

	entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
474 475
}

476
static int
477
i915_gem_execbuffer_reserve(struct intel_ring_buffer *ring,
478
			    struct drm_file *file,
479 480
			    struct list_head *objects,
			    bool *need_relocs)
481
{
482
	struct drm_i915_gem_object *obj;
483
	struct list_head ordered_objects;
484 485
	bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
	int retry;
486 487 488 489 490 491 492 493 494 495 496 497 498 499 500

	INIT_LIST_HEAD(&ordered_objects);
	while (!list_empty(objects)) {
		struct drm_i915_gem_exec_object2 *entry;
		bool need_fence, need_mappable;

		obj = list_first_entry(objects,
				       struct drm_i915_gem_object,
				       exec_list);
		entry = obj->exec_entry;

		need_fence =
			has_fenced_gpu_access &&
			entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
			obj->tiling_mode != I915_TILING_NONE;
501
		need_mappable = need_fence || need_reloc_mappable(obj);
502 503 504 505 506

		if (need_mappable)
			list_move(&obj->exec_list, &ordered_objects);
		else
			list_move_tail(&obj->exec_list, &ordered_objects);
507

508
		obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
509
		obj->base.pending_write_domain = 0;
510
		obj->pending_fenced_gpu_access = false;
511 512
	}
	list_splice(&ordered_objects, objects);
513 514 515 516 517 518 519 520 521 522

	/* Attempt to pin all of the buffers into the GTT.
	 * This is done in 3 phases:
	 *
	 * 1a. Unbind all objects that do not match the GTT constraints for
	 *     the execbuffer (fenceable, mappable, alignment etc).
	 * 1b. Increment pin count for already bound objects.
	 * 2.  Bind new objects.
	 * 3.  Decrement pin count.
	 *
523
	 * This avoid unnecessary unbinding of later objects in order to make
524 525 526 527
	 * room for the earlier objects *unless* we need to defragment.
	 */
	retry = 0;
	do {
528
		int ret = 0;
529 530

		/* Unbind any ill-fitting objects or pin. */
531
		list_for_each_entry(obj, objects, exec_list) {
532
			struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
533
			bool need_fence, need_mappable;
534

535
			if (!obj->gtt_space)
536 537 538
				continue;

			need_fence =
539
				has_fenced_gpu_access &&
540 541
				entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
				obj->tiling_mode != I915_TILING_NONE;
542
			need_mappable = need_fence || need_reloc_mappable(obj);
543 544 545 546 547

			if ((entry->alignment && obj->gtt_offset & (entry->alignment - 1)) ||
			    (need_mappable && !obj->map_and_fenceable))
				ret = i915_gem_object_unbind(obj);
			else
548
				ret = i915_gem_execbuffer_reserve_object(obj, ring, need_relocs);
549
			if (ret)
550 551 552 553
				goto err;
		}

		/* Bind fresh objects */
554
		list_for_each_entry(obj, objects, exec_list) {
555 556
			if (obj->gtt_space)
				continue;
557

558
			ret = i915_gem_execbuffer_reserve_object(obj, ring, need_relocs);
559 560
			if (ret)
				goto err;
561 562
		}

563 564 565
err:		/* Decrement pin count for bound objects */
		list_for_each_entry(obj, objects, exec_list)
			i915_gem_execbuffer_unreserve_object(obj);
566

C
Chris Wilson 已提交
567
		if (ret != -ENOSPC || retry++)
568 569
			return ret;

C
Chris Wilson 已提交
570
		ret = i915_gem_evict_everything(ring->dev);
571 572 573 574 575 576 577
		if (ret)
			return ret;
	} while (1);
}

static int
i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
578
				  struct drm_i915_gem_execbuffer2 *args,
579
				  struct drm_file *file,
580
				  struct intel_ring_buffer *ring,
581
				  struct eb_objects *eb,
582
				  struct drm_i915_gem_exec_object2 *exec)
583 584
{
	struct drm_i915_gem_relocation_entry *reloc;
585
	struct drm_i915_gem_object *obj;
586
	bool need_relocs;
587
	int *reloc_offset;
588
	int i, total, ret;
589
	int count = args->buffer_count;
590

591
	/* We may process another execbuffer during the unlock... */
592 593
	while (!list_empty(&eb->objects)) {
		obj = list_first_entry(&eb->objects,
594 595 596 597 598 599
				       struct drm_i915_gem_object,
				       exec_list);
		list_del_init(&obj->exec_list);
		drm_gem_object_unreference(&obj->base);
	}

600 601 602 603
	mutex_unlock(&dev->struct_mutex);

	total = 0;
	for (i = 0; i < count; i++)
604
		total += exec[i].relocation_count;
605

606
	reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
607
	reloc = drm_malloc_ab(total, sizeof(*reloc));
608 609 610
	if (reloc == NULL || reloc_offset == NULL) {
		drm_free_large(reloc);
		drm_free_large(reloc_offset);
611 612 613 614 615 616 617
		mutex_lock(&dev->struct_mutex);
		return -ENOMEM;
	}

	total = 0;
	for (i = 0; i < count; i++) {
		struct drm_i915_gem_relocation_entry __user *user_relocs;
618 619
		u64 invalid_offset = (u64)-1;
		int j;
620

621
		user_relocs = (void __user *)(uintptr_t)exec[i].relocs_ptr;
622 623

		if (copy_from_user(reloc+total, user_relocs,
624
				   exec[i].relocation_count * sizeof(*reloc))) {
625 626 627 628 629
			ret = -EFAULT;
			mutex_lock(&dev->struct_mutex);
			goto err;
		}

630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648
		/* As we do not update the known relocation offsets after
		 * relocating (due to the complexities in lock handling),
		 * we need to mark them as invalid now so that we force the
		 * relocation processing next time. Just in case the target
		 * object is evicted and then rebound into its old
		 * presumed_offset before the next execbuffer - if that
		 * happened we would make the mistake of assuming that the
		 * relocations were valid.
		 */
		for (j = 0; j < exec[i].relocation_count; j++) {
			if (copy_to_user(&user_relocs[j].presumed_offset,
					 &invalid_offset,
					 sizeof(invalid_offset))) {
				ret = -EFAULT;
				mutex_lock(&dev->struct_mutex);
				goto err;
			}
		}

649
		reloc_offset[i] = total;
650
		total += exec[i].relocation_count;
651 652 653 654 655 656 657 658
	}

	ret = i915_mutex_lock_interruptible(dev);
	if (ret) {
		mutex_lock(&dev->struct_mutex);
		goto err;
	}

659 660
	/* reacquire the objects */
	eb_reset(eb);
661
	ret = eb_lookup_objects(eb, exec, args, file);
662 663
	if (ret)
		goto err;
664

665 666
	need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
	ret = i915_gem_execbuffer_reserve(ring, file, &eb->objects, &need_relocs);
667 668 669
	if (ret)
		goto err;

670
	list_for_each_entry(obj, &eb->objects, exec_list) {
671
		int offset = obj->exec_entry - exec;
672
		ret = i915_gem_execbuffer_relocate_object_slow(obj, eb,
673
							       reloc + reloc_offset[offset]);
674 675 676 677 678 679 680 681 682 683 684 685
		if (ret)
			goto err;
	}

	/* Leave the user relocations as are, this is the painfully slow path,
	 * and we want to avoid the complication of dropping the lock whilst
	 * having buffers reserved in the aperture and so causing spurious
	 * ENOSPC for random operations.
	 */

err:
	drm_free_large(reloc);
686
	drm_free_large(reloc_offset);
687 688 689 690
	return ret;
}

static int
691 692
i915_gem_execbuffer_move_to_gpu(struct intel_ring_buffer *ring,
				struct list_head *objects)
693
{
694
	struct drm_i915_gem_object *obj;
695
	uint32_t flush_domains = 0;
696
	int ret;
697

698 699
	list_for_each_entry(obj, objects, exec_list) {
		ret = i915_gem_object_sync(obj, ring);
700 701
		if (ret)
			return ret;
702 703 704 705 706

		if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
			i915_gem_clflush_object(obj);

		flush_domains |= obj->base.write_domain;
707 708
	}

709
	if (flush_domains & I915_GEM_DOMAIN_CPU)
710
		i915_gem_chipset_flush(ring->dev);
711 712 713 714

	if (flush_domains & I915_GEM_DOMAIN_GTT)
		wmb();

715 716 717
	/* Unconditionally invalidate gpu caches and ensure that we do flush
	 * any residual writes from the previous batch.
	 */
718
	return intel_ring_invalidate_all_caches(ring);
719 720
}

721 722
static bool
i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
723
{
724 725 726
	if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
		return false;

727
	return ((exec->batch_start_offset | exec->batch_len) & 0x7) == 0;
728 729 730 731 732 733 734 735 736 737 738 739
}

static int
validate_exec_list(struct drm_i915_gem_exec_object2 *exec,
		   int count)
{
	int i;

	for (i = 0; i < count; i++) {
		char __user *ptr = (char __user *)(uintptr_t)exec[i].relocs_ptr;
		int length; /* limited by fault_in_pages_readable() */

740 741 742
		if (exec[i].flags & __EXEC_OBJECT_UNKNOWN_FLAGS)
			return -EINVAL;

743 744 745 746 747 748 749 750 751 752 753
		/* First check for malicious input causing overflow */
		if (exec[i].relocation_count >
		    INT_MAX / sizeof(struct drm_i915_gem_relocation_entry))
			return -EINVAL;

		length = exec[i].relocation_count *
			sizeof(struct drm_i915_gem_relocation_entry);
		/* we may also need to update the presumed offsets */
		if (!access_ok(VERIFY_WRITE, ptr, length))
			return -EFAULT;

754
		if (fault_in_multipages_readable(ptr, length))
755 756 757 758 759 760
			return -EFAULT;
	}

	return 0;
}

761 762
static void
i915_gem_execbuffer_move_to_active(struct list_head *objects,
763
				   struct intel_ring_buffer *ring)
764 765 766 767
{
	struct drm_i915_gem_object *obj;

	list_for_each_entry(obj, objects, exec_list) {
768 769
		u32 old_read = obj->base.read_domains;
		u32 old_write = obj->base.write_domain;
C
Chris Wilson 已提交
770

771
		obj->base.write_domain = obj->base.pending_write_domain;
772 773 774
		if (obj->base.write_domain == 0)
			obj->base.pending_read_domains |= obj->base.read_domains;
		obj->base.read_domains = obj->base.pending_read_domains;
775 776
		obj->fenced_gpu_access = obj->pending_fenced_gpu_access;

777
		i915_gem_object_move_to_active(obj, ring);
778 779
		if (obj->base.write_domain) {
			obj->dirty = 1;
780
			obj->last_write_seqno = intel_ring_get_seqno(ring);
781
			if (obj->pin_count) /* check for potential scanout */
782
				intel_mark_fb_busy(obj);
783 784
		}

C
Chris Wilson 已提交
785
		trace_i915_gem_object_change_domain(obj, old_read, old_write);
786 787 788
	}
}

789 790
static void
i915_gem_execbuffer_retire_commands(struct drm_device *dev,
791
				    struct drm_file *file,
792 793
				    struct intel_ring_buffer *ring)
{
794 795
	/* Unconditionally force add_request to emit a full flush. */
	ring->gpu_caches_dirty = true;
796

797
	/* Add a breadcrumb for the completion of the batch buffer */
798
	(void)i915_add_request(ring, file, NULL);
799
}
800

801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825
static int
i915_reset_gen7_sol_offsets(struct drm_device *dev,
			    struct intel_ring_buffer *ring)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret, i;

	if (!IS_GEN7(dev) || ring != &dev_priv->ring[RCS])
		return 0;

	ret = intel_ring_begin(ring, 4 * 3);
	if (ret)
		return ret;

	for (i = 0; i < 4; i++) {
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, GEN7_SO_WRITE_OFFSET(i));
		intel_ring_emit(ring, 0);
	}

	intel_ring_advance(ring);

	return 0;
}

826 827 828 829
static int
i915_gem_do_execbuffer(struct drm_device *dev, void *data,
		       struct drm_file *file,
		       struct drm_i915_gem_execbuffer2 *args,
830
		       struct drm_i915_gem_exec_object2 *exec)
831 832
{
	drm_i915_private_t *dev_priv = dev->dev_private;
833
	struct eb_objects *eb;
834 835 836
	struct drm_i915_gem_object *batch_obj;
	struct drm_clip_rect *cliprects = NULL;
	struct intel_ring_buffer *ring;
837
	u32 ctx_id = i915_execbuffer2_get_context_id(*args);
838
	u32 exec_start, exec_len;
839
	u32 mask, flags;
840
	int ret, mode, i;
841
	bool need_relocs;
842

843
	if (!i915_gem_check_execbuffer(args))
844 845 846
		return -EINVAL;

	ret = validate_exec_list(exec, args->buffer_count);
847 848 849
	if (ret)
		return ret;

850 851 852 853 854 855 856
	flags = 0;
	if (args->flags & I915_EXEC_SECURE) {
		if (!file->is_master || !capable(CAP_SYS_ADMIN))
		    return -EPERM;

		flags |= I915_DISPATCH_SECURE;
	}
857 858
	if (args->flags & I915_EXEC_IS_PINNED)
		flags |= I915_DISPATCH_PINNED;
859

860 861 862
	switch (args->flags & I915_EXEC_RING_MASK) {
	case I915_EXEC_DEFAULT:
	case I915_EXEC_RENDER:
863
		ring = &dev_priv->ring[RCS];
864 865
		break;
	case I915_EXEC_BSD:
866
		ring = &dev_priv->ring[VCS];
867 868 869 870 871
		if (ctx_id != 0) {
			DRM_DEBUG("Ring %s doesn't support contexts\n",
				  ring->name);
			return -EPERM;
		}
872 873
		break;
	case I915_EXEC_BLT:
874
		ring = &dev_priv->ring[BCS];
875 876 877 878 879
		if (ctx_id != 0) {
			DRM_DEBUG("Ring %s doesn't support contexts\n",
				  ring->name);
			return -EPERM;
		}
880 881
		break;
	default:
882
		DRM_DEBUG("execbuf with unknown ring: %d\n",
883 884 885
			  (int)(args->flags & I915_EXEC_RING_MASK));
		return -EINVAL;
	}
886 887 888 889 890
	if (!intel_ring_initialized(ring)) {
		DRM_DEBUG("execbuf with invalid ring: %d\n",
			  (int)(args->flags & I915_EXEC_RING_MASK));
		return -EINVAL;
	}
891

892
	mode = args->flags & I915_EXEC_CONSTANTS_MASK;
893
	mask = I915_EXEC_CONSTANTS_MASK;
894 895 896 897 898 899 900 901 902 903 904 905
	switch (mode) {
	case I915_EXEC_CONSTANTS_REL_GENERAL:
	case I915_EXEC_CONSTANTS_ABSOLUTE:
	case I915_EXEC_CONSTANTS_REL_SURFACE:
		if (ring == &dev_priv->ring[RCS] &&
		    mode != dev_priv->relative_constants_mode) {
			if (INTEL_INFO(dev)->gen < 4)
				return -EINVAL;

			if (INTEL_INFO(dev)->gen > 5 &&
			    mode == I915_EXEC_CONSTANTS_REL_SURFACE)
				return -EINVAL;
906 907 908 909

			/* The HW changed the meaning on this bit on gen6 */
			if (INTEL_INFO(dev)->gen >= 6)
				mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
910 911 912
		}
		break;
	default:
913
		DRM_DEBUG("execbuf with unknown constants: %d\n", mode);
914 915 916
		return -EINVAL;
	}

917
	if (args->buffer_count < 1) {
918
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
919 920 921 922
		return -EINVAL;
	}

	if (args->num_cliprects != 0) {
923
		if (ring != &dev_priv->ring[RCS]) {
924
			DRM_DEBUG("clip rectangles are only valid with the render ring\n");
925 926 927
			return -EINVAL;
		}

928 929 930 931 932
		if (INTEL_INFO(dev)->gen >= 5) {
			DRM_DEBUG("clip rectangles are only valid on pre-gen5\n");
			return -EINVAL;
		}

933 934 935 936 937
		if (args->num_cliprects > UINT_MAX / sizeof(*cliprects)) {
			DRM_DEBUG("execbuf with %u cliprects\n",
				  args->num_cliprects);
			return -EINVAL;
		}
938

939
		cliprects = kmalloc(args->num_cliprects * sizeof(*cliprects),
940 941 942 943 944 945
				    GFP_KERNEL);
		if (cliprects == NULL) {
			ret = -ENOMEM;
			goto pre_mutex_err;
		}

946 947 948 949
		if (copy_from_user(cliprects,
				     (struct drm_clip_rect __user *)(uintptr_t)
				     args->cliprects_ptr,
				     sizeof(*cliprects)*args->num_cliprects)) {
950 951 952 953 954 955 956 957 958 959 960 961 962 963 964
			ret = -EFAULT;
			goto pre_mutex_err;
		}
	}

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto pre_mutex_err;

	if (dev_priv->mm.suspended) {
		mutex_unlock(&dev->struct_mutex);
		ret = -EBUSY;
		goto pre_mutex_err;
	}

965
	eb = eb_create(args);
966 967 968 969 970 971
	if (eb == NULL) {
		mutex_unlock(&dev->struct_mutex);
		ret = -ENOMEM;
		goto pre_mutex_err;
	}

972
	/* Look up object handles */
973
	ret = eb_lookup_objects(eb, exec, args, file);
974 975
	if (ret)
		goto err;
976

977
	/* take note of the batch buffer before we might reorder the lists */
978
	batch_obj = list_entry(eb->objects.prev,
979 980 981
			       struct drm_i915_gem_object,
			       exec_list);

982
	/* Move the objects en-masse into the GTT, evicting if necessary. */
983 984
	need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
	ret = i915_gem_execbuffer_reserve(ring, file, &eb->objects, &need_relocs);
985 986 987 988
	if (ret)
		goto err;

	/* The objects are in their final locations, apply the relocations. */
989 990
	if (need_relocs)
		ret = i915_gem_execbuffer_relocate(dev, eb);
991 992
	if (ret) {
		if (ret == -EFAULT) {
993 994
			ret = i915_gem_execbuffer_relocate_slow(dev, args, file, ring,
								eb, exec);
995 996 997 998 999 1000 1001 1002
			BUG_ON(!mutex_is_locked(&dev->struct_mutex));
		}
		if (ret)
			goto err;
	}

	/* Set the pending read domains for the batch buffer to COMMAND */
	if (batch_obj->base.pending_write_domain) {
1003
		DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
1004 1005 1006 1007 1008
		ret = -EINVAL;
		goto err;
	}
	batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;

1009 1010 1011 1012 1013 1014 1015
	/* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
	 * batch" bit. Hence we need to pin secure batches into the global gtt.
	 * hsw should have this fixed, but let's be paranoid and do it
	 * unconditionally for now. */
	if (flags & I915_DISPATCH_SECURE && !batch_obj->has_global_gtt_mapping)
		i915_gem_gtt_bind_object(batch_obj, batch_obj->cache_level);

1016
	ret = i915_gem_execbuffer_move_to_gpu(ring, &eb->objects);
1017
	if (ret)
1018 1019
		goto err;

1020 1021 1022 1023
	ret = i915_switch_context(ring, file, ctx_id);
	if (ret)
		goto err;

1024 1025 1026 1027 1028 1029 1030 1031 1032
	if (ring == &dev_priv->ring[RCS] &&
	    mode != dev_priv->relative_constants_mode) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
				goto err;

		intel_ring_emit(ring, MI_NOOP);
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, INSTPM);
1033
		intel_ring_emit(ring, mask << 16 | mode);
1034 1035 1036 1037 1038
		intel_ring_advance(ring);

		dev_priv->relative_constants_mode = mode;
	}

1039 1040 1041 1042 1043 1044
	if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
		ret = i915_reset_gen7_sol_offsets(dev, ring);
		if (ret)
			goto err;
	}

1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
	exec_start = batch_obj->gtt_offset + args->batch_start_offset;
	exec_len = args->batch_len;
	if (cliprects) {
		for (i = 0; i < args->num_cliprects; i++) {
			ret = i915_emit_box(dev, &cliprects[i],
					    args->DR1, args->DR4);
			if (ret)
				goto err;

			ret = ring->dispatch_execbuffer(ring,
1055 1056
							exec_start, exec_len,
							flags);
1057 1058 1059 1060
			if (ret)
				goto err;
		}
	} else {
1061 1062 1063
		ret = ring->dispatch_execbuffer(ring,
						exec_start, exec_len,
						flags);
1064 1065 1066
		if (ret)
			goto err;
	}
1067

1068 1069
	trace_i915_gem_ring_dispatch(ring, intel_ring_get_seqno(ring), flags);

1070
	i915_gem_execbuffer_move_to_active(&eb->objects, ring);
1071
	i915_gem_execbuffer_retire_commands(dev, file, ring);
1072 1073

err:
1074
	eb_destroy(eb);
1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097

	mutex_unlock(&dev->struct_mutex);

pre_mutex_err:
	kfree(cliprects);
	return ret;
}

/*
 * Legacy execbuffer just creates an exec2 list from the original exec object
 * list array and passes it to the real function.
 */
int
i915_gem_execbuffer(struct drm_device *dev, void *data,
		    struct drm_file *file)
{
	struct drm_i915_gem_execbuffer *args = data;
	struct drm_i915_gem_execbuffer2 exec2;
	struct drm_i915_gem_exec_object *exec_list = NULL;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret, i;

	if (args->buffer_count < 1) {
1098
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1099 1100 1101 1102 1103 1104 1105
		return -EINVAL;
	}

	/* Copy in the exec list from userland */
	exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
	exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
	if (exec_list == NULL || exec2_list == NULL) {
1106
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1107 1108 1109 1110 1111 1112
			  args->buffer_count);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -ENOMEM;
	}
	ret = copy_from_user(exec_list,
1113
			     (void __user *)(uintptr_t)args->buffers_ptr,
1114 1115
			     sizeof(*exec_list) * args->buffer_count);
	if (ret != 0) {
1116
		DRM_DEBUG("copy %d exec entries failed %d\n",
1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
			  args->buffer_count, ret);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

	for (i = 0; i < args->buffer_count; i++) {
		exec2_list[i].handle = exec_list[i].handle;
		exec2_list[i].relocation_count = exec_list[i].relocation_count;
		exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
		exec2_list[i].alignment = exec_list[i].alignment;
		exec2_list[i].offset = exec_list[i].offset;
		if (INTEL_INFO(dev)->gen < 4)
			exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
		else
			exec2_list[i].flags = 0;
	}

	exec2.buffers_ptr = args->buffers_ptr;
	exec2.buffer_count = args->buffer_count;
	exec2.batch_start_offset = args->batch_start_offset;
	exec2.batch_len = args->batch_len;
	exec2.DR1 = args->DR1;
	exec2.DR4 = args->DR4;
	exec2.num_cliprects = args->num_cliprects;
	exec2.cliprects_ptr = args->cliprects_ptr;
	exec2.flags = I915_EXEC_RENDER;
1144
	i915_execbuffer2_set_context_id(exec2, 0);
1145 1146 1147 1148 1149 1150 1151

	ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
	if (!ret) {
		/* Copy the new buffer offsets back to the user's exec list. */
		for (i = 0; i < args->buffer_count; i++)
			exec_list[i].offset = exec2_list[i].offset;
		/* ... and back out to userspace */
1152
		ret = copy_to_user((void __user *)(uintptr_t)args->buffers_ptr,
1153 1154 1155 1156
				   exec_list,
				   sizeof(*exec_list) * args->buffer_count);
		if (ret) {
			ret = -EFAULT;
1157
			DRM_DEBUG("failed to copy %d exec entries "
1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
				  "back to user (%d)\n",
				  args->buffer_count, ret);
		}
	}

	drm_free_large(exec_list);
	drm_free_large(exec2_list);
	return ret;
}

int
i915_gem_execbuffer2(struct drm_device *dev, void *data,
		     struct drm_file *file)
{
	struct drm_i915_gem_execbuffer2 *args = data;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret;

1176 1177
	if (args->buffer_count < 1 ||
	    args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
1178
		DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
1179 1180 1181
		return -EINVAL;
	}

1182
	exec2_list = kmalloc(sizeof(*exec2_list)*args->buffer_count,
1183
			     GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
1184 1185 1186
	if (exec2_list == NULL)
		exec2_list = drm_malloc_ab(sizeof(*exec2_list),
					   args->buffer_count);
1187
	if (exec2_list == NULL) {
1188
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1189 1190 1191 1192 1193 1194 1195 1196
			  args->buffer_count);
		return -ENOMEM;
	}
	ret = copy_from_user(exec2_list,
			     (struct drm_i915_relocation_entry __user *)
			     (uintptr_t) args->buffers_ptr,
			     sizeof(*exec2_list) * args->buffer_count);
	if (ret != 0) {
1197
		DRM_DEBUG("copy %d exec entries failed %d\n",
1198 1199 1200 1201 1202 1203 1204 1205
			  args->buffer_count, ret);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

	ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
	if (!ret) {
		/* Copy the new buffer offsets back to the user's exec list. */
1206
		ret = copy_to_user((void __user *)(uintptr_t)args->buffers_ptr,
1207 1208 1209 1210
				   exec2_list,
				   sizeof(*exec2_list) * args->buffer_count);
		if (ret) {
			ret = -EFAULT;
1211
			DRM_DEBUG("failed to copy %d exec entries "
1212 1213 1214 1215 1216 1217 1218 1219
				  "back to user (%d)\n",
				  args->buffer_count, ret);
		}
	}

	drm_free_large(exec2_list);
	return ret;
}