i915_drv.h 51.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include "i915_reg.h"
J
Jesse Barnes 已提交
34
#include "intel_bios.h"
35
#include "intel_ringbuffer.h"
36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <linux/i2c-algo-bit.h>
39
#include <drm/intel-gtt.h>
40
#include <linux/backlight.h>
41
#include <linux/intel-iommu.h>
42
#include <linux/kref.h>
43

L
Linus Torvalds 已提交
44 45 46 47 48 49 50
/* General customization:
 */

#define DRIVER_AUTHOR		"Tungsten Graphics, Inc."

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
51
#define DRIVER_DATE		"20080730"
L
Linus Torvalds 已提交
52

53 54 55
enum pipe {
	PIPE_A = 0,
	PIPE_B,
56 57
	PIPE_C,
	I915_MAX_PIPES
58
};
59
#define pipe_name(p) ((p) + 'A')
60

61 62 63
enum plane {
	PLANE_A = 0,
	PLANE_B,
64
	PLANE_C,
65
};
66
#define plane_name(p) ((p) + 'A')
67

68 69 70 71 72 73 74 75 76 77
enum port {
	PORT_A = 0,
	PORT_B,
	PORT_C,
	PORT_D,
	PORT_E,
	I915_MAX_PORTS
};
#define port_name(p) ((p) + 'A')

78 79
#define I915_GEM_GPU_DOMAINS	(~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))

80 81
#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)

82 83 84 85
#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
	list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
		if ((intel_encoder)->base.crtc == (__crtc))

86 87 88 89 90 91 92 93 94 95
struct intel_pch_pll {
	int refcount; /* count of number of CRTCs sharing this PLL */
	int active; /* count of number of active CRTCs (i.e. DPMS on) */
	bool on; /* is the PLL actually active? Disabled during modeset */
	int pll_reg;
	int fp0_reg;
	int fp1_reg;
};
#define I915_NUM_PLLS 2

96 97 98 99 100 101
struct intel_ddi_plls {
	int spll_refcount;
	int wrpll1_refcount;
	int wrpll2_refcount;
};

L
Linus Torvalds 已提交
102 103 104
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
105 106
 * 1.2: Add Power Management
 * 1.3: Add vblank support
107
 * 1.4: Fix cmdbuffer path, add heap destroy
108
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
109 110
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
111 112
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
113
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
114 115
#define DRIVER_PATCHLEVEL	0

116
#define WATCH_COHERENCY	0
117
#define WATCH_LISTS	0
118
#define WATCH_GTT	0
119

120 121 122 123 124 125 126 127 128
#define I915_GEM_PHYS_CURSOR_0 1
#define I915_GEM_PHYS_CURSOR_1 2
#define I915_GEM_PHYS_OVERLAY_REGS 3
#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)

struct drm_i915_gem_phys_object {
	int id;
	struct page **page_list;
	drm_dma_handle_t *handle;
129
	struct drm_i915_gem_object *cur_obj;
130 131
};

L
Linus Torvalds 已提交
132 133 134 135 136
struct mem_block {
	struct mem_block *next;
	struct mem_block *prev;
	int start;
	int size;
137
	struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
L
Linus Torvalds 已提交
138 139
};

140 141 142 143
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;
144
struct drm_i915_private;
145

146
struct intel_opregion {
147 148 149 150 151
	struct opregion_header __iomem *header;
	struct opregion_acpi __iomem *acpi;
	struct opregion_swsci __iomem *swsci;
	struct opregion_asle __iomem *asle;
	void __iomem *vbt;
152
	u32 __iomem *lid_state;
153
};
154
#define OPREGION_SIZE            (8*1024)
155

156 157 158
struct intel_overlay;
struct intel_overlay_error_state;

159 160 161 162
struct drm_i915_master_private {
	drm_local_map_t *sarea;
	struct _drm_i915_sarea *sarea_priv;
};
163
#define I915_FENCE_REG_NONE -1
164 165 166
#define I915_MAX_NUM_FENCES 16
/* 16 fences + sign bit for FENCE_REG_NONE */
#define I915_MAX_NUM_FENCE_BITS 5
167 168

struct drm_i915_fence_reg {
169
	struct list_head lru_list;
170
	struct drm_i915_gem_object *obj;
171
	int pin_count;
172
};
173

174
struct sdvo_device_mapping {
C
Chris Wilson 已提交
175
	u8 initialized;
176 177 178
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
179
	u8 i2c_pin;
180
	u8 ddc_pin;
181 182
};

183 184
struct intel_display_error_state;

185
struct drm_i915_error_state {
186
	struct kref ref;
187 188
	u32 eir;
	u32 pgtbl_er;
189
	u32 ier;
B
Ben Widawsky 已提交
190
	u32 ccid;
B
Ben Widawsky 已提交
191
	bool waiting[I915_NUM_RINGS];
192
	u32 pipestat[I915_MAX_PIPES];
193 194
	u32 tail[I915_NUM_RINGS];
	u32 head[I915_NUM_RINGS];
195 196 197 198
	u32 ipeir[I915_NUM_RINGS];
	u32 ipehr[I915_NUM_RINGS];
	u32 instdone[I915_NUM_RINGS];
	u32 acthd[I915_NUM_RINGS];
199
	u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
200
	u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
201 202 203
	/* our own tracking of ring head and tail */
	u32 cpu_ring_head[I915_NUM_RINGS];
	u32 cpu_ring_tail[I915_NUM_RINGS];
204
	u32 error; /* gen6+ */
205
	u32 err_int; /* gen7 */
206 207
	u32 instpm[I915_NUM_RINGS];
	u32 instps[I915_NUM_RINGS];
208
	u32 extra_instdone[I915_NUM_INSTDONE_REG];
209
	u32 seqno[I915_NUM_RINGS];
210
	u64 bbaddr;
211 212
	u32 fault_reg[I915_NUM_RINGS];
	u32 done_reg;
213
	u32 faddr[I915_NUM_RINGS];
214
	u64 fence[I915_MAX_NUM_FENCES];
215
	struct timeval time;
216 217 218 219 220 221 222 223 224
	struct drm_i915_error_ring {
		struct drm_i915_error_object {
			int page_count;
			u32 gtt_offset;
			u32 *pages[0];
		} *ringbuffer, *batchbuffer;
		struct drm_i915_error_request {
			long jiffies;
			u32 seqno;
225
			u32 tail;
226 227 228
		} *requests;
		int num_requests;
	} ring[I915_NUM_RINGS];
229
	struct drm_i915_error_buffer {
230
		u32 size;
231
		u32 name;
232
		u32 rseqno, wseqno;
233 234 235
		u32 gtt_offset;
		u32 read_domains;
		u32 write_domain;
236
		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
237 238 239 240
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
241
		s32 ring:4;
242
		u32 cache_level:2;
243 244
	} *active_bo, *pinned_bo;
	u32 active_bo_count, pinned_bo_count;
245
	struct intel_overlay_error_state *overlay;
246
	struct intel_display_error_state *display;
247 248
};

249
struct drm_i915_display_funcs {
250
	bool (*fbc_enabled)(struct drm_device *dev);
251 252 253 254
	void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
255
	void (*update_wm)(struct drm_device *dev);
256 257
	void (*update_sprite_wm)(struct drm_device *dev, int pipe,
				 uint32_t sprite_width, int pixel_size);
258 259
	void (*update_linetime_wm)(struct drm_device *dev, int pipe,
				 struct drm_display_mode *mode);
260 261 262 263 264
	int (*crtc_mode_set)(struct drm_crtc *crtc,
			     struct drm_display_mode *mode,
			     struct drm_display_mode *adjusted_mode,
			     int x, int y,
			     struct drm_framebuffer *old_fb);
265 266
	void (*crtc_enable)(struct drm_crtc *crtc);
	void (*crtc_disable)(struct drm_crtc *crtc);
267
	void (*off)(struct drm_crtc *crtc);
268 269
	void (*write_eld)(struct drm_connector *connector,
			  struct drm_crtc *crtc);
270
	void (*fdi_link_train)(struct drm_crtc *crtc);
271
	void (*init_clock_gating)(struct drm_device *dev);
272
	void (*init_pch_clock_gating)(struct drm_device *dev);
273 274 275
	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
			  struct drm_framebuffer *fb,
			  struct drm_i915_gem_object *obj);
276 277
	int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			    int x, int y);
278 279 280 281 282 283 284
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
};

285 286 287 288 289
struct drm_i915_gt_funcs {
	void (*force_wake_get)(struct drm_i915_private *dev_priv);
	void (*force_wake_put)(struct drm_i915_private *dev_priv);
};

D
Daniel Vetter 已提交
290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
#define DEV_INFO_FLAGS \
	DEV_INFO_FLAG(is_mobile) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_i85x) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_i915g) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_i945gm) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_g33) DEV_INFO_SEP \
	DEV_INFO_FLAG(need_gfx_hws) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_g4x) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_pineview) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_broadwater) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_crestline) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_ivybridge) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_valleyview) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_haswell) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_force_wake) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_fbc) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_pipe_cxsr) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_hotplug) DEV_INFO_SEP \
	DEV_INFO_FLAG(cursor_needs_physical) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_overlay) DEV_INFO_SEP \
	DEV_INFO_FLAG(overlay_needs_physical) DEV_INFO_SEP \
	DEV_INFO_FLAG(supports_tv) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_bsd_ring) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_blt_ring) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_llc)

316
struct intel_device_info {
317
	u8 gen;
318 319 320 321 322 323 324 325 326 327 328
	u8 is_mobile:1;
	u8 is_i85x:1;
	u8 is_i915g:1;
	u8 is_i945gm:1;
	u8 is_g33:1;
	u8 need_gfx_hws:1;
	u8 is_g4x:1;
	u8 is_pineview:1;
	u8 is_broadwater:1;
	u8 is_crestline:1;
	u8 is_ivybridge:1;
329
	u8 is_valleyview:1;
330
	u8 has_force_wake:1;
331
	u8 is_haswell:1;
332 333 334 335 336 337 338 339 340
	u8 has_fbc:1;
	u8 has_pipe_cxsr:1;
	u8 has_hotplug:1;
	u8 cursor_needs_physical:1;
	u8 has_overlay:1;
	u8 overlay_needs_physical:1;
	u8 supports_tv:1;
	u8 has_bsd_ring:1;
	u8 has_blt_ring:1;
341
	u8 has_llc:1;
342 343
};

344 345 346 347 348 349 350 351 352 353
#define I915_PPGTT_PD_ENTRIES 512
#define I915_PPGTT_PT_ENTRIES 1024
struct i915_hw_ppgtt {
	unsigned num_pd_entries;
	struct page **pt_pages;
	uint32_t pd_offset;
	dma_addr_t *pt_dma_addr;
	dma_addr_t scratch_page_dma_addr;
};

354 355 356 357 358

/* This must match up with the value previously used for execbuf2.rsvd1. */
#define DEFAULT_CONTEXT_ID 0
struct i915_hw_context {
	int id;
359
	bool is_initialized;
360 361 362 363 364
	struct drm_i915_file_private *file_priv;
	struct intel_ring_buffer *ring;
	struct drm_i915_gem_object *obj;
};

365
enum no_fbc_reason {
C
Chris Wilson 已提交
366
	FBC_NO_OUTPUT, /* no outputs enabled to compress */
367 368 369 370 371
	FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
	FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
	FBC_MODE_TOO_LARGE, /* mode too large for compression */
	FBC_BAD_PLANE, /* fbc not supported on plane */
	FBC_NOT_TILED, /* buffer not tiled */
372
	FBC_MULTIPLE_PIPES, /* more than one pipe active */
373
	FBC_MODULE_PARAM,
374 375
};

376
enum intel_pch {
377
	PCH_NONE = 0,	/* No PCH present */
378 379
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
380
	PCH_LPT,	/* Lynxpoint PCH */
381 382
};

383
#define QUIRK_PIPEA_FORCE (1<<0)
384
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
385
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
386

387
struct intel_fbdev;
388
struct intel_fbc_work;
389

390 391
struct intel_gmbus {
	struct i2c_adapter adapter;
392
	bool force_bit;
393
	u32 reg0;
394
	u32 gpio_reg;
395
	struct i2c_algo_bit_data bit_algo;
396 397 398
	struct drm_i915_private *dev_priv;
};

L
Linus Torvalds 已提交
399
typedef struct drm_i915_private {
400 401
	struct drm_device *dev;

402 403
	const struct intel_device_info *info;

404
	int relative_constants_mode;
405

406
	void __iomem *regs;
407 408

	struct drm_i915_gt_funcs gt;
409 410 411 412 413 414 415
	/** gt_fifo_count and the subsequent register write are synchronized
	 * with dev->struct_mutex. */
	unsigned gt_fifo_count;
	/** forcewake_count is protected by gt_lock */
	unsigned forcewake_count;
	/** gt_lock is also taken in irq contexts. */
	struct spinlock gt_lock;
L
Linus Torvalds 已提交
416

417
	struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
418

419 420 421 422
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

423 424 425 426 427
	/**
	 * Base address of the gmbus and gpio block.
	 */
	uint32_t gpio_mmio_base;

428
	struct pci_dev *bridge_dev;
429
	struct intel_ring_buffer ring[I915_NUM_RINGS];
430
	uint32_t next_seqno;
L
Linus Torvalds 已提交
431

432
	drm_dma_handle_t *status_page_dmah;
433
	uint32_t counter;
434 435
	struct drm_i915_gem_object *pwrctx;
	struct drm_i915_gem_object *renderctx;
L
Linus Torvalds 已提交
436

J
Jesse Barnes 已提交
437 438
	struct resource mch_res;

L
Linus Torvalds 已提交
439
	atomic_t irq_received;
440 441 442

	/* protects the irq masks */
	spinlock_t irq_lock;
J
Jesse Barnes 已提交
443 444 445 446

	/* DPIO indirect register protection */
	spinlock_t dpio_lock;

447
	/** Cached value of IMR to avoid reads in updating the bitfield */
448
	u32 pipestat[2];
449 450 451
	u32 irq_mask;
	u32 gt_irq_mask;
	u32 pch_irq_mask;
L
Linus Torvalds 已提交
452

453 454 455
	u32 hotplug_supported_mask;
	struct work_struct hotplug_work;

456
	int num_pipe;
457
	int num_pch_pll;
458

B
Ben Gamari 已提交
459
	/* For hangcheck timer */
C
Chris Wilson 已提交
460
#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
461
#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
B
Ben Gamari 已提交
462 463
	struct timer_list hangcheck_timer;
	int hangcheck_count;
464
	uint32_t last_acthd[I915_NUM_RINGS];
465
	uint32_t prev_instdone[I915_NUM_INSTDONE_REG];
B
Ben Gamari 已提交
466

467 468
	unsigned int stop_rings;

469
	unsigned long cfb_size;
470 471
	unsigned int cfb_fb;
	enum plane cfb_plane;
C
Chris Wilson 已提交
472
	int cfb_y;
473
	struct intel_fbc_work *fbc_work;
474

475 476
	struct intel_opregion opregion;

477 478
	/* overlay */
	struct intel_overlay *overlay;
479
	bool sprite_scaling_enabled;
480

J
Jesse Barnes 已提交
481
	/* LVDS info */
482
	int backlight_level;  /* restore backlight to this value */
483
	bool backlight_enabled;
484 485
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
J
Jesse Barnes 已提交
486 487

	/* Feature bits from the VBIOS */
488 489 490 491
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
492
	unsigned int lvds_use_ssc:1;
493
	unsigned int display_clock_mode:1;
494
	int lvds_ssc_freq;
495 496
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
	unsigned int lvds_val; /* used for checking LVDS channel mode */
497
	struct {
498 499 500 501 502 503 504 505 506
		int rate;
		int lanes;
		int preemphasis;
		int vswing;

		bool initialized;
		bool support;
		int bpp;
		struct edp_power_seq pps;
507
	} edp;
J
Jesse Barnes 已提交
508
	bool no_aux_handshake;
J
Jesse Barnes 已提交
509

510 511
	struct notifier_block lid_notifier;

512
	int crt_ddc_pin;
513
	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
514 515 516
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

517
	unsigned int fsb_freq, mem_freq, is_ddr3;
518

519
	spinlock_t error_lock;
520
	/* Protected by dev->error_lock. */
521
	struct drm_i915_error_state *first_error;
522
	struct work_struct error_work;
523
	struct completion error_completion;
524
	struct workqueue_struct *wq;
525

526 527 528
	/* Display functions */
	struct drm_i915_display_funcs display;

529 530 531
	/* PCH chipset type */
	enum intel_pch pch_type;

532 533
	unsigned long quirks;

J
Jesse Barnes 已提交
534
	/* Register state */
535
	bool modeset_on_lid;
J
Jesse Barnes 已提交
536 537 538
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
539
	u32 saveDSPARB;
540
	u32 saveHWS;
J
Jesse Barnes 已提交
541 542 543 544 545 546 547 548 549 550 551 552 553 554 555
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
556
	u32 saveTRANSACONF;
557 558 559 560 561 562
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
563
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
564 565 566
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
567
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
568 569 570
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
571
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
572 573
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
574 575
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
576 577 578 579 580 581 582 583 584 585 586
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
587
	u32 saveTRANSBCONF;
588 589 590 591 592 593
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
594
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
595 596 597
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
598
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
599 600
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
601 602 603
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
604 605 606
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
607 608
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
609 610 611 612 613 614
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
615
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
616 617 618
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
619
	u32 saveDPFC_CB_BASE;
J
Jesse Barnes 已提交
620 621 622 623
	u32 saveFBC_CFB_BASE;
	u32 saveFBC_LL_BASE;
	u32 saveFBC_CONTROL;
	u32 saveFBC_CONTROL2;
624 625 626
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
627 628 629 630 631 632
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
633 634
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
635 636 637 638 639
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
640
	u8 saveGR[25];
J
Jesse Barnes 已提交
641
	u8 saveAR_INDEX;
642
	u8 saveAR[21];
J
Jesse Barnes 已提交
643
	u8 saveDACMASK;
644
	u8 saveCR[37];
645
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
646 647 648 649 650 651 652
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
653 654 655 656 657 658 659 660 661 662 663
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
664 665 666 667 668 669 670 671 672 673
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
674 675 676 677 678 679 680 681 682 683
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
684
	u32 saveMCHBAR_RENDER_STANDBY;
685
	u32 savePCH_PORT_HOTPLUG;
686 687

	struct {
688
		/** Bridge to intel-gtt-ko */
689
		const struct intel_gtt *gtt;
690
		/** Memory allocator for GTT stolen memory */
691
		struct drm_mm stolen;
692
		/** Memory allocator for GTT */
693
		struct drm_mm gtt_space;
D
Daniel Vetter 已提交
694 695
		/** List of all objects in gtt_space. Used to restore gtt
		 * mappings on resume */
C
Chris Wilson 已提交
696 697 698 699 700 701 702
		struct list_head bound_list;
		/**
		 * List of objects which are not bound to the GTT (thus
		 * are idle and not used by the GPU) but still have
		 * (presumably uncached) pages still attached.
		 */
		struct list_head unbound_list;
703 704 705

		/** Usable portion of the GTT for GEM */
		unsigned long gtt_start;
706
		unsigned long gtt_mappable_end;
707
		unsigned long gtt_end;
708

709
		struct io_mapping *gtt_mapping;
710
		phys_addr_t gtt_base_addr;
711
		int gtt_mtrr;
712

713 714 715
		/** PPGTT used for aliasing the PPGTT with the GTT */
		struct i915_hw_ppgtt *aliasing_ppgtt;

B
Ben Widawsky 已提交
716 717
		u32 *l3_remap_info;

718
		struct shrinker inactive_shrinker;
719

720 721 722 723 724 725 726 727 728 729 730
		/**
		 * List of objects currently involved in rendering.
		 *
		 * Includes buffers having the contents of their GPU caches
		 * flushed, not necessarily primitives.  last_rendering_seqno
		 * represents when the rendering involved will be completed.
		 *
		 * A reference is held on the buffer while on this list.
		 */
		struct list_head active_list;

731 732 733 734
		/**
		 * LRU list of objects which are not in the ringbuffer and
		 * are ready to unbind, but are still in the GTT.
		 *
735 736
		 * last_rendering_seqno is 0 while an object is in this list.
		 *
737 738 739 740 741 742
		 * A reference is not held on the buffer while on this list,
		 * as merely being GTT-bound shouldn't prevent its being
		 * freed, and we'll pull it off the list in the free path.
		 */
		struct list_head inactive_list;

743 744 745
		/** LRU list of objects with fence regs on them. */
		struct list_head fence_list;

746 747 748 749 750 751 752 753 754
		/**
		 * We leave the user IRQ off as much as possible,
		 * but this means that requests will finish and never
		 * be retired once the system goes idle. Set a timer to
		 * fire periodically while the ring is running. When it
		 * fires, go retire requests.
		 */
		struct delayed_work retire_work;

755 756 757 758 759 760
		/**
		 * Are we in a non-interruptible section of code like
		 * modesetting?
		 */
		bool interruptible;

761 762 763 764 765 766 767 768 769 770 771 772 773 774
		/**
		 * Flag if the X Server, and thus DRM, is not currently in
		 * control of the device.
		 *
		 * This is set between LeaveVT and EnterVT.  It needs to be
		 * replaced with a semaphore.  It also needs to be
		 * transitioned away from for kernel modesetting.
		 */
		int suspended;

		/**
		 * Flag if the hardware appears to be wedged.
		 *
		 * This is set when attempts to idle the device timeout.
L
Lucas De Marchi 已提交
775
		 * It prevents command submission from occurring and makes
776 777
		 * every pending request fail
		 */
778
		atomic_t wedged;
779 780 781 782 783

		/** Bit 6 swizzling required for X tiling */
		uint32_t bit_6_swizzle_x;
		/** Bit 6 swizzling required for Y tiling */
		uint32_t bit_6_swizzle_y;
784 785 786

		/* storage for physical objects */
		struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
787

788 789
		/* accounting, useful for userland debugging */
		size_t gtt_total;
790 791
		size_t mappable_gtt_total;
		size_t object_memory;
792
		u32 object_count;
793
	} mm;
794 795 796 797 798

	/* Old dri1 support infrastructure, beware the dragons ya fools entering
	 * here! */
	struct {
		unsigned allow_batchbuffer : 1;
799
		u32 __iomem *gfx_hws_cpu_addr;
800 801 802 803 804 805

		unsigned int cpp;
		int back_offset;
		int front_offset;
		int current_page;
		int page_flipping;
806 807 808 809
	} dri1;

	/* Kernel Modesetting */

810
	struct sdvo_device_mapping sdvo_mappings[2];
811 812
	/* indicate whether the LVDS_BORDER should be enabled or not */
	unsigned int lvds_border_bits;
813 814
	/* Panel fitter placement and size for Ironlake+ */
	u32 pch_pf_pos, pch_pf_size;
815

J
Jesse Barnes 已提交
816 817
	struct drm_crtc *plane_to_crtc_mapping[3];
	struct drm_crtc *pipe_to_crtc_mapping[3];
818 819
	wait_queue_head_t pending_flip_queue;

820
	struct intel_pch_pll pch_plls[I915_NUM_PLLS];
821
	struct intel_ddi_plls ddi_plls;
822

823 824 825
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
826 827
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
828
	u16 orig_clock;
Z
Zhao Yakui 已提交
829 830
	int child_dev_num;
	struct child_device_config *child_dev;
831
	struct drm_connector *int_lvds_connector;
832
	struct drm_connector *int_edp_connector;
833

834
	bool mchbar_need_disable;
835

836 837 838 839 840 841 842 843 844 845 846 847 848 849 850
	/* gen6+ rps state */
	struct {
		struct work_struct work;
		u32 pm_iir;
		/* lock - irqsave spinlock that protectects the work_struct and
		 * pm_iir. */
		spinlock_t lock;

		/* The below variables an all the rps hw state are protected by
		 * dev->struct mutext. */
		u8 cur_delay;
		u8 min_delay;
		u8 max_delay;
	} rps;

851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
	struct {
		u8 cur_delay;
		u8 min_delay;
		u8 max_delay;
		u8 fmax;
		u8 fstart;

		u64 last_count1;
		unsigned long last_time1;
		unsigned long chipset_power;
		u64 last_count2;
		struct timespec last_time2;
		unsigned long gfx_power;
		u8 corr;

		int c_m;
		int r_t;
	} ips;
871 872

	enum no_fbc_reason no_fbc_reason;
873

874 875
	struct drm_mm_node *compressed_fb;
	struct drm_mm_node *compressed_llb;
876

877 878
	unsigned long last_gpu_reset;

879 880
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
881

882 883
	struct backlight_device *backlight;

884
	struct drm_property *broadcast_rgb_property;
885
	struct drm_property *force_audio_property;
886 887

	struct work_struct parity_error_work;
888 889
	bool hw_contexts_disabled;
	uint32_t hw_context_size;
L
Linus Torvalds 已提交
890 891
} drm_i915_private_t;

892 893 894 895 896
/* Iterate over initialised rings */
#define for_each_ring(ring__, dev_priv__, i__) \
	for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
		if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))

897 898 899 900 901 902 903
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

904
enum i915_cache_level {
905
	I915_CACHE_NONE = 0,
906
	I915_CACHE_LLC,
907
	I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
908 909
};

910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927
struct drm_i915_gem_object_ops {
	/* Interface between the GEM object and its backing storage.
	 * get_pages() is called once prior to the use of the associated set
	 * of pages before to binding them into the GTT, and put_pages() is
	 * called after we no longer need them. As we expect there to be
	 * associated cost with migrating pages between the backing storage
	 * and making them available for the GPU (e.g. clflush), we may hold
	 * onto the pages after they are no longer referenced by the GPU
	 * in case they may be used again shortly (for example migrating the
	 * pages to a different memory domain within the GTT). put_pages()
	 * will therefore most likely be called when the object itself is
	 * being released or under memory pressure (where we attempt to
	 * reap pages for the shrinker).
	 */
	int (*get_pages)(struct drm_i915_gem_object *);
	void (*put_pages)(struct drm_i915_gem_object *);
};

928
struct drm_i915_gem_object {
929
	struct drm_gem_object base;
930

931 932
	const struct drm_i915_gem_object_ops *ops;

933 934
	/** Current space allocated to this object in the GTT, if any. */
	struct drm_mm_node *gtt_space;
D
Daniel Vetter 已提交
935
	struct list_head gtt_list;
936

937
	/** This object's place on the active/inactive lists */
938 939
	struct list_head ring_list;
	struct list_head mm_list;
940 941
	/** This object's place in the batchbuffer or on the eviction list */
	struct list_head exec_list;
942 943

	/**
944 945 946
	 * This is set if the object is on the active lists (has pending
	 * rendering and so a non-zero seqno), and is not set if it i s on
	 * inactive (ready to be unbound) list.
947
	 */
948
	unsigned int active:1;
949 950 951 952 953

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
954
	unsigned int dirty:1;
955 956 957 958 959 960

	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 */
961
	signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
962 963 964 965

	/**
	 * Advice: are the backing pages purgeable?
	 */
966
	unsigned int madv:2;
967 968 969 970

	/**
	 * Current tiling mode for the object.
	 */
971
	unsigned int tiling_mode:2;
972 973 974 975 976 977 978 979
	/**
	 * Whether the tiling parameters for the currently associated fence
	 * register have changed. Note that for the purposes of tracking
	 * tiling changes we also treat the unfenced register, the register
	 * slot that the object occupies whilst it executes a fenced
	 * command (such as BLT on gen2/3), as a "fence".
	 */
	unsigned int fence_dirty:1;
980 981 982 983 984 985 986 987 988 989

	/** How many users have pinned this object in GTT space. The following
	 * users can each hold at most one reference: pwrite/pread, pin_ioctl
	 * (via user_pin_count), execbuffer (objects are not allowed multiple
	 * times for the same batchbuffer), and the framebuffer code. When
	 * switching/pageflipping, the framebuffer code has at most two buffers
	 * pinned per crtc.
	 *
	 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
	 * bits with absolutely no headroom. So use 4 bits. */
990
	unsigned int pin_count:4;
991
#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
992

993 994 995 996
	/**
	 * Is the object at the current location in the gtt mappable and
	 * fenceable? Used to avoid costly recalculations.
	 */
997
	unsigned int map_and_fenceable:1;
998

999 1000 1001 1002 1003
	/**
	 * Whether the current gtt mapping needs to be mappable (and isn't just
	 * mappable by accident). Track pin and fault separate for a more
	 * accurate mappable working set.
	 */
1004 1005
	unsigned int fault_mappable:1;
	unsigned int pin_mappable:1;
1006

1007 1008 1009 1010 1011 1012
	/*
	 * Is the GPU currently using a fence to access this buffer,
	 */
	unsigned int pending_fenced_gpu_access:1;
	unsigned int fenced_gpu_access:1;

1013 1014
	unsigned int cache_level:2;

1015
	unsigned int has_aliasing_ppgtt_mapping:1;
1016
	unsigned int has_global_gtt_mapping:1;
1017
	unsigned int has_dma_mapping:1;
1018

1019
	struct sg_table *pages;
1020
	int pages_pin_count;
1021

1022
	/* prime dma-buf support */
1023 1024 1025
	void *dma_buf_vmapping;
	int vmapping_count;

1026 1027 1028 1029 1030
	/**
	 * Used for performing relocations during execbuffer insertion.
	 */
	struct hlist_node exec_node;
	unsigned long exec_handle;
1031
	struct drm_i915_gem_exec_object2 *exec_entry;
1032

1033 1034 1035 1036 1037 1038
	/**
	 * Current offset of the object in GTT space.
	 *
	 * This is the same as gtt_space->start
	 */
	uint32_t gtt_offset;
1039

1040 1041
	struct intel_ring_buffer *ring;

1042
	/** Breadcrumb of last rendering to the buffer. */
1043 1044
	uint32_t last_read_seqno;
	uint32_t last_write_seqno;
1045 1046
	/** Breadcrumb of last fenced GPU access to the buffer. */
	uint32_t last_fenced_seqno;
1047

1048
	/** Current tiling stride for the object, if it's tiled. */
1049
	uint32_t stride;
1050

1051
	/** Record of address bit 17 of each page at last unbind. */
1052
	unsigned long *bit_17;
1053

J
Jesse Barnes 已提交
1054 1055 1056
	/** User space pin count and filp owning the pin */
	uint32_t user_pin_count;
	struct drm_file *pin_filp;
1057 1058 1059

	/** for phy allocated objects */
	struct drm_i915_gem_phys_object *phys_obj;
1060

1061 1062 1063 1064 1065 1066
	/**
	 * Number of crtcs where this object is currently the fb, but
	 * will be page flipped away on the next vblank.  When it
	 * reaches 0, dev_priv->pending_flip_queue will be woken up.
	 */
	atomic_t pending_flip;
1067 1068
};

1069
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1070

1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
1082 1083 1084
	/** On Which ring this request was generated */
	struct intel_ring_buffer *ring;

1085 1086 1087
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

1088 1089 1090
	/** Postion in the ringbuffer of the end of the request */
	u32 tail;

1091 1092 1093
	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

1094
	/** global list entry for this request */
1095
	struct list_head list;
1096

1097
	struct drm_i915_file_private *file_priv;
1098 1099
	/** file_priv list entry for this request */
	struct list_head client_list;
1100 1101 1102 1103
};

struct drm_i915_file_private {
	struct {
1104
		struct spinlock lock;
1105
		struct list_head request_list;
1106
	} mm;
1107
	struct idr context_idr;
1108 1109
};

1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
#define INTEL_INFO(dev)	(((struct drm_i915_private *) (dev)->dev_private)->info)

#define IS_I830(dev)		((dev)->pci_device == 0x3577)
#define IS_845G(dev)		((dev)->pci_device == 0x2562)
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
#define IS_I865G(dev)		((dev)->pci_device == 0x2572)
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
#define IS_I915GM(dev)		((dev)->pci_device == 0x2592)
#define IS_I945G(dev)		((dev)->pci_device == 0x2772)
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
#define IS_GM45(dev)		((dev)->pci_device == 0x2A42)
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
#define IS_PINEVIEW_G(dev)	((dev)->pci_device == 0xa001)
#define IS_PINEVIEW_M(dev)	((dev)->pci_device == 0xa011)
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
#define IS_IRONLAKE_D(dev)	((dev)->pci_device == 0x0042)
#define IS_IRONLAKE_M(dev)	((dev)->pci_device == 0x0046)
1130
#define IS_IVYBRIDGE(dev)	(INTEL_INFO(dev)->is_ivybridge)
1131
#define IS_VALLEYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview)
1132
#define IS_HASWELL(dev)	(INTEL_INFO(dev)->is_haswell)
1133 1134
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)

1135 1136 1137 1138 1139 1140
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
1141 1142 1143 1144 1145
#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
1146
#define IS_GEN7(dev)	(INTEL_INFO(dev)->gen == 7)
1147 1148 1149

#define HAS_BSD(dev)            (INTEL_INFO(dev)->has_bsd_ring)
#define HAS_BLT(dev)            (INTEL_INFO(dev)->has_blt_ring)
1150
#define HAS_LLC(dev)            (INTEL_INFO(dev)->has_llc)
1151 1152
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)

1153
#define HAS_HW_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 6)
1154
#define HAS_ALIASING_PPGTT(dev)	(INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1155

1156
#define HAS_OVERLAY(dev)		(INTEL_INFO(dev)->has_overlay)
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176
#define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)

/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev))
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_EDP(dev)		(IS_IRONLAKE_M(dev))
#define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)
/* dsparb controlled by hw only */
#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))

#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)

1177
#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
1178 1179

#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1180
#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1181 1182
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1183
#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
1184

1185 1186
#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)

1187
#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1188

1189 1190
#define GT_FREQUENCY_MULTIPLIER 50

1191 1192
#include "i915_trace.h"

1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213
/**
 * RC6 is a special power stage which allows the GPU to enter an very
 * low-voltage mode when idle, using down to 0V while at this stage.  This
 * stage is entered automatically when the GPU is idle when RC6 support is
 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
 *
 * There are different RC6 modes available in Intel GPU, which differentiate
 * among each other with the latency required to enter and leave RC6 and
 * voltage consumed by the GPU in different states.
 *
 * The combination of the following flags define which states GPU is allowed
 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
 * RC6pp is deepest RC6. Their support by hardware varies according to the
 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
 * which brings the most power savings; deeper states save more power, but
 * require higher latency to switch to and wake up.
 */
#define INTEL_RC6_ENABLE			(1<<0)
#define INTEL_RC6p_ENABLE			(1<<1)
#define INTEL_RC6pp_ENABLE			(1<<2)

1214
extern struct drm_ioctl_desc i915_ioctls[];
1215
extern int i915_max_ioctl;
1216 1217 1218
extern unsigned int i915_fbpercrtc __always_unused;
extern int i915_panel_ignore_lid __read_mostly;
extern unsigned int i915_powersave __read_mostly;
1219
extern int i915_semaphores __read_mostly;
1220
extern unsigned int i915_lvds_downclock __read_mostly;
1221
extern int i915_lvds_channel_mode __read_mostly;
1222
extern int i915_panel_use_ssc __read_mostly;
1223
extern int i915_vbt_sdvo_panel_type __read_mostly;
1224
extern int i915_enable_rc6 __read_mostly;
1225
extern int i915_enable_fbc __read_mostly;
1226
extern bool i915_enable_hangcheck __read_mostly;
1227
extern int i915_enable_ppgtt __read_mostly;
1228

1229 1230
extern int i915_suspend(struct drm_device *dev, pm_message_t state);
extern int i915_resume(struct drm_device *dev);
1231 1232 1233
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

L
Linus Torvalds 已提交
1234
				/* i915_dma.c */
1235
void i915_update_dri1_breadcrumb(struct drm_device *dev);
1236
extern void i915_kernel_lost_context(struct drm_device * dev);
1237
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
1238
extern int i915_driver_unload(struct drm_device *);
1239
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1240
extern void i915_driver_lastclose(struct drm_device * dev);
1241 1242
extern void i915_driver_preclose(struct drm_device *dev,
				 struct drm_file *file_priv);
1243 1244
extern void i915_driver_postclose(struct drm_device *dev,
				  struct drm_file *file_priv);
1245
extern int i915_driver_device_is_agp(struct drm_device * dev);
1246
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
1247 1248
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
1249
#endif
1250
extern int i915_emit_box(struct drm_device *dev,
1251 1252
			 struct drm_clip_rect *box,
			 int DR1, int DR4);
1253
extern int intel_gpu_reset(struct drm_device *dev);
1254
extern int i915_reset(struct drm_device *dev);
1255 1256 1257 1258 1259
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);

1260

L
Linus Torvalds 已提交
1261
/* i915_irq.c */
B
Ben Gamari 已提交
1262
void i915_hangcheck_elapsed(unsigned long data);
1263
void i915_handle_error(struct drm_device *dev, bool wedged);
L
Linus Torvalds 已提交
1264

1265
extern void intel_irq_init(struct drm_device *dev);
1266
extern void intel_gt_init(struct drm_device *dev);
1267

1268 1269
void i915_error_state_free(struct kref *error_ref);

1270 1271 1272 1273 1274 1275
void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

1276
void intel_enable_asle(struct drm_device *dev);
1277

1278 1279 1280 1281 1282 1283
#ifdef CONFIG_DEBUG_FS
extern void i915_destroy_error_state(struct drm_device *dev);
#else
#define i915_destroy_error_state(x)
#endif

1284

1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295
/* i915_gem.c */
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1296 1297
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1298 1299 1300 1301 1302 1303
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
1304 1305
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
1306 1307 1308 1309 1310 1311
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1312 1313 1314 1315
int i915_gem_get_cacheing_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file);
int i915_gem_set_cacheing_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file);
1316 1317
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
1318 1319
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
1320 1321 1322 1323 1324 1325 1326 1327
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1328 1329
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1330 1331
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1332 1333
void i915_gem_load(struct drm_device *dev);
int i915_gem_init_object(struct drm_gem_object *obj);
1334 1335
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			 const struct drm_i915_gem_object_ops *ops);
1336 1337
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size);
1338
void i915_gem_free_object(struct drm_gem_object *obj);
1339 1340
int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
				     uint32_t alignment,
1341 1342
				     bool map_and_fenceable,
				     bool nonblocking);
1343
void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
1344
int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
1345
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
1346
void i915_gem_lastclose(struct drm_device *dev);
1347

1348
int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
1349 1350 1351 1352 1353 1354 1355 1356 1357
static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
{
	struct scatterlist *sg = obj->pages->sgl;
	while (n >= SG_MAX_SINGLE_ALLOC) {
		sg = sg_chain_ptr(sg + SG_MAX_SINGLE_ALLOC - 1);
		n -= SG_MAX_SINGLE_ALLOC - 1;
	}
	return sg_page(sg+n);
}
1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368
static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages == NULL);
	obj->pages_pin_count++;
}
static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages_pin_count == 0);
	obj->pages_pin_count--;
}

1369
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1370 1371
int i915_gem_object_sync(struct drm_i915_gem_object *obj,
			 struct intel_ring_buffer *to);
1372
void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1373 1374
				    struct intel_ring_buffer *ring,
				    u32 seqno);
1375

1376 1377 1378 1379 1380 1381
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
1382
			  uint32_t handle);
1383 1384 1385 1386 1387 1388 1389 1390 1391
/**
 * Returns true if seq1 is later than seq2.
 */
static inline bool
i915_seqno_passed(uint32_t seq1, uint32_t seq2)
{
	return (int32_t)(seq1 - seq2) >= 0;
}

1392
u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
1393

1394
int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
1395
int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
1396

1397
static inline bool
1398 1399 1400 1401 1402
i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		dev_priv->fence_regs[obj->fence_reg].pin_count++;
1403 1404 1405
		return true;
	} else
		return false;
1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416
}

static inline void
i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		dev_priv->fence_regs[obj->fence_reg].pin_count--;
	}
}

1417
void i915_gem_retire_requests(struct drm_device *dev);
1418
void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1419 1420
int __must_check i915_gem_check_wedge(struct drm_i915_private *dev_priv,
				      bool interruptible);
1421

1422
void i915_gem_reset(struct drm_device *dev);
1423
void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
1424 1425 1426
int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
					    uint32_t read_domains,
					    uint32_t write_domain);
1427
int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1428
int __must_check i915_gem_init(struct drm_device *dev);
1429
int __must_check i915_gem_init_hw(struct drm_device *dev);
B
Ben Widawsky 已提交
1430
void i915_gem_l3_remap(struct drm_device *dev);
1431
void i915_gem_init_swizzling(struct drm_device *dev);
D
Daniel Vetter 已提交
1432
void i915_gem_init_ppgtt(struct drm_device *dev);
J
Jesse Barnes 已提交
1433
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1434
int __must_check i915_gpu_idle(struct drm_device *dev);
1435
int __must_check i915_gem_idle(struct drm_device *dev);
1436 1437 1438
int i915_add_request(struct intel_ring_buffer *ring,
		     struct drm_file *file,
		     struct drm_i915_gem_request *request);
1439 1440
int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
				 uint32_t seqno);
1441
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
1442 1443 1444 1445
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
				  bool write);
int __must_check
1446 1447
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
int __must_check
1448 1449
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
1450
				     struct intel_ring_buffer *pipelined);
1451
int i915_gem_attach_phys_object(struct drm_device *dev,
1452
				struct drm_i915_gem_object *obj,
1453 1454
				int id,
				int align);
1455
void i915_gem_detach_phys_object(struct drm_device *dev,
1456
				 struct drm_i915_gem_object *obj);
1457
void i915_gem_free_all_phys_object(struct drm_device *dev);
1458
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1459

1460
uint32_t
1461 1462 1463
i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
				    uint32_t size,
				    int tiling_mode);
1464

1465 1466 1467
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1468 1469 1470 1471 1472 1473
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

1474 1475 1476 1477
/* i915_gem_context.c */
void i915_gem_context_init(struct drm_device *dev);
void i915_gem_context_fini(struct drm_device *dev);
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
1478 1479
int i915_switch_context(struct intel_ring_buffer *ring,
			struct drm_file *file, int to_id);
1480 1481 1482 1483
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file);
1484

1485
/* i915_gem_gtt.c */
1486 1487
int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
1488 1489 1490 1491 1492
void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
			    struct drm_i915_gem_object *obj,
			    enum i915_cache_level cache_level);
void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_object *obj);
1493

1494
void i915_gem_restore_gtt_mappings(struct drm_device *dev);
1495 1496
int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
1497
				enum i915_cache_level cache_level);
1498
void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
1499
void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
1500 1501 1502 1503
void i915_gem_init_global_gtt(struct drm_device *dev,
			      unsigned long start,
			      unsigned long mappable_end,
			      unsigned long end);
1504

1505
/* i915_gem_evict.c */
1506
int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1507 1508
					  unsigned alignment,
					  unsigned cache_level,
1509 1510
					  bool mappable,
					  bool nonblock);
C
Chris Wilson 已提交
1511
int i915_gem_evict_everything(struct drm_device *dev);
1512

1513 1514 1515 1516
/* i915_gem_stolen.c */
int i915_gem_init_stolen(struct drm_device *dev);
void i915_gem_cleanup_stolen(struct drm_device *dev);

1517 1518
/* i915_gem_tiling.c */
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
1519 1520
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
1521 1522

/* i915_gem_debug.c */
1523
void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1524
			  const char *where, uint32_t mark);
1525 1526
#if WATCH_LISTS
int i915_verify_lists(struct drm_device *dev);
1527
#else
1528
#define i915_verify_lists(dev) 0
1529
#endif
1530 1531 1532
void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
				     int handle);
void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1533
			  const char *where, uint32_t mark);
L
Linus Torvalds 已提交
1534

1535
/* i915_debugfs.c */
1536 1537
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
1538

1539 1540 1541
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
1542 1543 1544 1545

/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
1546

B
Ben Widawsky 已提交
1547 1548 1549 1550
/* i915_sysfs.c */
void i915_setup_sysfs(struct drm_device *dev_priv);
void i915_teardown_sysfs(struct drm_device *dev_priv);

1551 1552 1553
/* intel_i2c.c */
extern int intel_setup_gmbus(struct drm_device *dev);
extern void intel_teardown_gmbus(struct drm_device *dev);
1554 1555
extern inline bool intel_gmbus_is_port_valid(unsigned port)
{
1556
	return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
1557 1558 1559 1560
}

extern struct i2c_adapter *intel_gmbus_get_adapter(
		struct drm_i915_private *dev_priv, unsigned port);
C
Chris Wilson 已提交
1561 1562
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
1563 1564 1565 1566
extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
1567 1568
extern void intel_i2c_reset(struct drm_device *dev);

1569
/* intel_opregion.c */
1570 1571 1572 1573
extern int intel_opregion_setup(struct drm_device *dev);
#ifdef CONFIG_ACPI
extern void intel_opregion_init(struct drm_device *dev);
extern void intel_opregion_fini(struct drm_device *dev);
1574 1575 1576
extern void intel_opregion_asle_intr(struct drm_device *dev);
extern void intel_opregion_gse_intr(struct drm_device *dev);
extern void intel_opregion_enable_asle(struct drm_device *dev);
1577
#else
1578 1579
static inline void intel_opregion_init(struct drm_device *dev) { return; }
static inline void intel_opregion_fini(struct drm_device *dev) { return; }
1580 1581 1582
static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
1583
#endif
1584

J
Jesse Barnes 已提交
1585 1586 1587 1588 1589 1590 1591 1592 1593
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

J
Jesse Barnes 已提交
1594
/* modesetting */
1595
extern void intel_modeset_init_hw(struct drm_device *dev);
J
Jesse Barnes 已提交
1596
extern void intel_modeset_init(struct drm_device *dev);
1597
extern void intel_modeset_gem_init(struct drm_device *dev);
J
Jesse Barnes 已提交
1598
extern void intel_modeset_cleanup(struct drm_device *dev);
1599
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
1600
extern void intel_modeset_setup_hw_state(struct drm_device *dev);
1601
extern bool intel_fbc_enabled(struct drm_device *dev);
1602
extern void intel_disable_fbc(struct drm_device *dev);
1603
extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
1604
extern void ironlake_init_pch_refclk(struct drm_device *dev);
1605
extern void gen6_set_rps(struct drm_device *dev, u8 val);
1606 1607
extern void intel_detect_pch(struct drm_device *dev);
extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
B
Ben Widawsky 已提交
1608
extern int intel_enable_rc6(const struct drm_device *dev);
1609

1610
extern bool i915_semaphore_is_enabled(struct drm_device *dev);
B
Ben Widawsky 已提交
1611 1612
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
1613

1614
/* overlay */
1615
#ifdef CONFIG_DEBUG_FS
1616 1617
extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
1618 1619 1620 1621 1622

extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
extern void intel_display_print_error_state(struct seq_file *m,
					    struct drm_device *dev,
					    struct intel_display_error_state *error);
1623
#endif
1624

B
Ben Widawsky 已提交
1625 1626 1627 1628
/* On SNB platform, before reading ring registers forcewake bit
 * must be set to prevent GT core from power down and stale values being
 * returned.
 */
1629 1630
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1631
int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
1632

B
Ben Widawsky 已提交
1633 1634 1635
int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);

1636
#define __i915_read(x, y) \
1637
	u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
1638

1639 1640 1641 1642 1643 1644 1645
__i915_read(8, b)
__i915_read(16, w)
__i915_read(32, l)
__i915_read(64, q)
#undef __i915_read

#define __i915_write(x, y) \
1646 1647
	void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);

1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663
__i915_write(8, b)
__i915_write(16, w)
__i915_write(32, l)
__i915_write(64, q)
#undef __i915_write

#define I915_READ8(reg)		i915_read8(dev_priv, (reg))
#define I915_WRITE8(reg, val)	i915_write8(dev_priv, (reg), (val))

#define I915_READ16(reg)	i915_read16(dev_priv, (reg))
#define I915_WRITE16(reg, val)	i915_write16(dev_priv, (reg), (val))
#define I915_READ16_NOTRACE(reg)	readw(dev_priv->regs + (reg))
#define I915_WRITE16_NOTRACE(reg, val)	writew(val, dev_priv->regs + (reg))

#define I915_READ(reg)		i915_read32(dev_priv, (reg))
#define I915_WRITE(reg, val)	i915_write32(dev_priv, (reg), (val))
1664 1665
#define I915_READ_NOTRACE(reg)		readl(dev_priv->regs + (reg))
#define I915_WRITE_NOTRACE(reg, val)	writel(val, dev_priv->regs + (reg))
1666 1667 1668

#define I915_WRITE64(reg, val)	i915_write64(dev_priv, (reg), (val))
#define I915_READ64(reg)	i915_read64(dev_priv, (reg))
1669 1670 1671 1672

#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

1673

L
Linus Torvalds 已提交
1674
#endif