prep.c 19.9 KB
Newer Older
1
/*
2
 * QEMU PPC PREP hardware System Emulator
3
 *
4
 * Copyright (c) 2003-2007 Jocelyn Mayer
5
 *
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
23
 */
P
Peter Maydell 已提交
24
#include "qemu/osdep.h"
25
#include "hw/hw.h"
P
Paolo Bonzini 已提交
26 27 28 29
#include "hw/timer/m48t59.h"
#include "hw/i386/pc.h"
#include "hw/char/serial.h"
#include "hw/block/fdc.h"
P
Paolo Bonzini 已提交
30
#include "net/net.h"
31
#include "sysemu/sysemu.h"
P
Paolo Bonzini 已提交
32
#include "hw/isa/isa.h"
33 34
#include "hw/pci/pci.h"
#include "hw/pci/pci_host.h"
P
Paolo Bonzini 已提交
35
#include "hw/ppc/ppc.h"
36
#include "hw/boards.h"
37
#include "qemu/error-report.h"
38
#include "qemu/log.h"
39 40
#include "hw/ide.h"
#include "hw/loader.h"
P
Paolo Bonzini 已提交
41 42
#include "hw/timer/mc146818rtc.h"
#include "hw/isa/pc87312.h"
43
#include "sysemu/block-backend.h"
44
#include "sysemu/arch_init.h"
45
#include "sysemu/qtest.h"
46
#include "exec/address-spaces.h"
47
#include "trace.h"
48
#include "elf.h"
49
#include "qemu/cutils.h"
50

51 52 53
/* SMP is not enabled, for now */
#define MAX_CPUS 1

T
ths 已提交
54 55
#define MAX_IDE_BUS 2

56
#define BIOS_SIZE (1024 * 1024)
B
bellard 已提交
57 58 59
#define BIOS_FILENAME "ppc_rom.bin"
#define KERNEL_LOAD_ADDR 0x01000000
#define INITRD_LOAD_ADDR 0x01800000
B
bellard 已提交
60 61

/* Constants for devices init */
62 63 64 65 66 67 68 69
static const int ide_iobase[2] = { 0x1f0, 0x170 };
static const int ide_iobase2[2] = { 0x3f6, 0x376 };
static const int ide_irq[2] = { 13, 13 };

#define NE2000_NB_MAX 6

static uint32_t ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360, 0x280, 0x380 };
static int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
70

B
bellard 已提交
71
/* ISA IO ports bridge */
72 73
#define PPC_IO_BASE 0x80000000

B
bellard 已提交
74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100
/* PowerPC control and status registers */
#if 0 // Not used
static struct {
    /* IDs */
    uint32_t veni_devi;
    uint32_t revi;
    /* Control and status */
    uint32_t gcsr;
    uint32_t xcfr;
    uint32_t ct32;
    uint32_t mcsr;
    /* General purpose registers */
    uint32_t gprg[6];
    /* Exceptions */
    uint32_t feen;
    uint32_t fest;
    uint32_t fema;
    uint32_t fecl;
    uint32_t eeen;
    uint32_t eest;
    uint32_t eecl;
    uint32_t eeint;
    uint32_t eemck0;
    uint32_t eemck1;
    /* Error diagnostic */
} XCSR;

101
static void PPC_XCSR_writeb (void *opaque,
A
Avi Kivity 已提交
102
                             hwaddr addr, uint32_t value)
B
bellard 已提交
103
{
104 105
    printf("%s: 0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", __func__, addr,
           value);
B
bellard 已提交
106 107
}

108
static void PPC_XCSR_writew (void *opaque,
A
Avi Kivity 已提交
109
                             hwaddr addr, uint32_t value)
110
{
111 112
    printf("%s: 0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", __func__, addr,
           value);
113 114
}

115
static void PPC_XCSR_writel (void *opaque,
A
Avi Kivity 已提交
116
                             hwaddr addr, uint32_t value)
117
{
118 119
    printf("%s: 0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", __func__, addr,
           value);
120 121
}

A
Avi Kivity 已提交
122
static uint32_t PPC_XCSR_readb (void *opaque, hwaddr addr)
B
bellard 已提交
123 124
{
    uint32_t retval = 0;
125

126 127
    printf("%s: 0x" TARGET_FMT_plx " <= %08" PRIx32 "\n", __func__, addr,
           retval);
128

B
bellard 已提交
129 130 131
    return retval;
}

A
Avi Kivity 已提交
132
static uint32_t PPC_XCSR_readw (void *opaque, hwaddr addr)
133
{
B
bellard 已提交
134 135
    uint32_t retval = 0;

136 137
    printf("%s: 0x" TARGET_FMT_plx " <= %08" PRIx32 "\n", __func__, addr,
           retval);
B
bellard 已提交
138 139

    return retval;
140 141
}

A
Avi Kivity 已提交
142
static uint32_t PPC_XCSR_readl (void *opaque, hwaddr addr)
143 144 145
{
    uint32_t retval = 0;

146 147
    printf("%s: 0x" TARGET_FMT_plx " <= %08" PRIx32 "\n", __func__, addr,
           retval);
148 149 150 151

    return retval;
}

A
Avi Kivity 已提交
152 153 154 155 156 157
static const MemoryRegionOps PPC_XCSR_ops = {
    .old_mmio = {
        .read = { PPC_XCSR_readb, PPC_XCSR_readw, PPC_XCSR_readl, },
        .write = { PPC_XCSR_writeb, PPC_XCSR_writew, PPC_XCSR_writel, },
    },
    .endianness = DEVICE_LITTLE_ENDIAN,
158 159
};

B
bellard 已提交
160
#endif
161

B
bellard 已提交
162
/* Fake super-io ports for PREP platform (Intel 82378ZB) */
A
Anthony Liguori 已提交
163
typedef struct sysctrl_t {
J
j_mayer 已提交
164
    qemu_irq reset_irq;
165
    Nvram *nvram;
B
bellard 已提交
166 167
    uint8_t state;
    uint8_t syscontrol;
B
bellard 已提交
168
    int contiguous_map;
169
    qemu_irq contiguous_map_irq;
B
bellard 已提交
170
    int endian;
A
Anthony Liguori 已提交
171
} sysctrl_t;
172

B
bellard 已提交
173 174
enum {
    STATE_HARDFILE = 0x01,
175 176
};

A
Anthony Liguori 已提交
177
static sysctrl_t *sysctrl;
178

179
static void PREP_io_800_writeb (void *opaque, uint32_t addr, uint32_t val)
180
{
A
Anthony Liguori 已提交
181
    sysctrl_t *sysctrl = opaque;
B
bellard 已提交
182

183
    trace_prep_io_800_writeb(addr - PPC_IO_BASE, val);
184 185 186 187
    switch (addr) {
    case 0x0092:
        /* Special port 92 */
        /* Check soft reset asked */
B
bellard 已提交
188
        if (val & 0x01) {
J
j_mayer 已提交
189 190 191
            qemu_irq_raise(sysctrl->reset_irq);
        } else {
            qemu_irq_lower(sysctrl->reset_irq);
192 193
        }
        /* Check LE mode */
B
bellard 已提交
194
        if (val & 0x02) {
B
bellard 已提交
195 196 197
            sysctrl->endian = 1;
        } else {
            sysctrl->endian = 0;
198 199
        }
        break;
B
bellard 已提交
200 201 202 203 204 205 206 207 208
    case 0x0800:
        /* Motorola CPU configuration register : read-only */
        break;
    case 0x0802:
        /* Motorola base module feature register : read-only */
        break;
    case 0x0803:
        /* Motorola base module status register : read-only */
        break;
209
    case 0x0808:
B
bellard 已提交
210 211 212 213 214
        /* Hardfile light register */
        if (val & 1)
            sysctrl->state |= STATE_HARDFILE;
        else
            sysctrl->state &= ~STATE_HARDFILE;
215 216 217
        break;
    case 0x0810:
        /* Password protect 1 register */
218 219 220 221
        if (sysctrl->nvram != NULL) {
            NvramClass *k = NVRAM_GET_CLASS(sysctrl->nvram);
            (k->toggle_lock)(sysctrl->nvram, 1);
        }
222 223 224
        break;
    case 0x0812:
        /* Password protect 2 register */
225 226 227 228
        if (sysctrl->nvram != NULL) {
            NvramClass *k = NVRAM_GET_CLASS(sysctrl->nvram);
            (k->toggle_lock)(sysctrl->nvram, 2);
        }
229 230
        break;
    case 0x0814:
B
bellard 已提交
231
        /* L2 invalidate register */
B
bellard 已提交
232
        //        tlb_flush(first_cpu, 1);
233 234 235
        break;
    case 0x081C:
        /* system control register */
B
bellard 已提交
236
        sysctrl->syscontrol = val & 0x0F;
237 238 239
        break;
    case 0x0850:
        /* I/O map type register */
B
bellard 已提交
240
        sysctrl->contiguous_map = val & 0x01;
241
        qemu_set_irq(sysctrl->contiguous_map_irq, sysctrl->contiguous_map);
242 243
        break;
    default:
244 245
        printf("ERROR: unaffected IO port write: %04" PRIx32
               " => %02" PRIx32"\n", addr, val);
246 247 248 249
        break;
    }
}

250
static uint32_t PREP_io_800_readb (void *opaque, uint32_t addr)
251
{
A
Anthony Liguori 已提交
252
    sysctrl_t *sysctrl = opaque;
253 254 255 256 257
    uint32_t retval = 0xFF;

    switch (addr) {
    case 0x0092:
        /* Special port 92 */
258
        retval = sysctrl->endian << 1;
B
bellard 已提交
259 260 261 262 263 264 265 266 267 268 269 270
        break;
    case 0x0800:
        /* Motorola CPU configuration register */
        retval = 0xEF; /* MPC750 */
        break;
    case 0x0802:
        /* Motorola Base module feature register */
        retval = 0xAD; /* No ESCC, PMC slot neither ethernet */
        break;
    case 0x0803:
        /* Motorola base module status register */
        retval = 0xE0; /* Standard MPC750 */
271 272 273 274 275 276 277 278
        break;
    case 0x080C:
        /* Equipment present register:
         *  no L2 cache
         *  no upgrade processor
         *  no cards in PCI slots
         *  SCSI fuse is bad
         */
B
bellard 已提交
279 280 281 282 283
        retval = 0x3C;
        break;
    case 0x0810:
        /* Motorola base module extended feature register */
        retval = 0x39; /* No USB, CF and PCI bridge. NVRAM present */
284
        break;
B
bellard 已提交
285 286 287
    case 0x0814:
        /* L2 invalidate: don't care */
        break;
288 289 290 291 292 293 294 295
    case 0x0818:
        /* Keylock */
        retval = 0x00;
        break;
    case 0x081C:
        /* system control register
         * 7 - 6 / 1 - 0: L2 cache enable
         */
B
bellard 已提交
296
        retval = sysctrl->syscontrol;
297 298 299 300 301 302 303
        break;
    case 0x0823:
        /* */
        retval = 0x03; /* no L2 cache */
        break;
    case 0x0850:
        /* I/O map type register */
B
bellard 已提交
304
        retval = sysctrl->contiguous_map;
305 306
        break;
    default:
307
        printf("ERROR: unaffected IO port: %04" PRIx32 " read\n", addr);
308 309
        break;
    }
310
    trace_prep_io_800_readb(addr - PPC_IO_BASE, retval);
311 312 313 314

    return retval;
}

B
bellard 已提交
315

B
bellard 已提交
316
#define NVRAM_SIZE        0x2000
317

318 319
static void ppc_prep_reset(void *opaque)
{
320
    PowerPCCPU *cpu = opaque;
321

322
    cpu_reset(CPU(cpu));
323 324
}

J
Jan Kiszka 已提交
325 326 327 328 329 330 331 332 333 334
static const MemoryRegionPortio prep_portio_list[] = {
    /* System control ports */
    { 0x0092, 1, 1, .read = PREP_io_800_readb, .write = PREP_io_800_writeb, },
    { 0x0800, 0x52, 1,
      .read = PREP_io_800_readb, .write = PREP_io_800_writeb, },
    /* Special port to get debug messages from Open-Firmware */
    { 0x0F00, 4, 1, .write = PPC_debug_write, },
    PORTIO_END_OF_LIST(),
};

335 336
static PortioList prep_port_list;

337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474
/*****************************************************************************/
/* NVRAM helpers */
static inline uint32_t nvram_read(Nvram *nvram, uint32_t addr)
{
    NvramClass *k = NVRAM_GET_CLASS(sysctrl->nvram);
    return (k->read)(nvram, addr);
}

static inline void nvram_write(Nvram *nvram, uint32_t addr, uint32_t val)
{
    NvramClass *k = NVRAM_GET_CLASS(sysctrl->nvram);
    (k->write)(nvram, addr, val);
}

static void NVRAM_set_byte(Nvram *nvram, uint32_t addr, uint8_t value)
{
    nvram_write(nvram, addr, value);
}

static uint8_t NVRAM_get_byte(Nvram *nvram, uint32_t addr)
{
    return nvram_read(nvram, addr);
}

static void NVRAM_set_word(Nvram *nvram, uint32_t addr, uint16_t value)
{
    nvram_write(nvram, addr, value >> 8);
    nvram_write(nvram, addr + 1, value & 0xFF);
}

static uint16_t NVRAM_get_word(Nvram *nvram, uint32_t addr)
{
    uint16_t tmp;

    tmp = nvram_read(nvram, addr) << 8;
    tmp |= nvram_read(nvram, addr + 1);

    return tmp;
}

static void NVRAM_set_lword(Nvram *nvram, uint32_t addr, uint32_t value)
{
    nvram_write(nvram, addr, value >> 24);
    nvram_write(nvram, addr + 1, (value >> 16) & 0xFF);
    nvram_write(nvram, addr + 2, (value >> 8) & 0xFF);
    nvram_write(nvram, addr + 3, value & 0xFF);
}

static void NVRAM_set_string(Nvram *nvram, uint32_t addr, const char *str,
                             uint32_t max)
{
    int i;

    for (i = 0; i < max && str[i] != '\0'; i++) {
        nvram_write(nvram, addr + i, str[i]);
    }
    nvram_write(nvram, addr + i, str[i]);
    nvram_write(nvram, addr + max - 1, '\0');
}

static uint16_t NVRAM_crc_update (uint16_t prev, uint16_t value)
{
    uint16_t tmp;
    uint16_t pd, pd1, pd2;

    tmp = prev >> 8;
    pd = prev ^ value;
    pd1 = pd & 0x000F;
    pd2 = ((pd >> 4) & 0x000F) ^ pd1;
    tmp ^= (pd1 << 3) | (pd1 << 8);
    tmp ^= pd2 | (pd2 << 7) | (pd2 << 12);

    return tmp;
}

static uint16_t NVRAM_compute_crc (Nvram *nvram, uint32_t start, uint32_t count)
{
    uint32_t i;
    uint16_t crc = 0xFFFF;
    int odd;

    odd = count & 1;
    count &= ~1;
    for (i = 0; i != count; i++) {
        crc = NVRAM_crc_update(crc, NVRAM_get_word(nvram, start + i));
    }
    if (odd) {
        crc = NVRAM_crc_update(crc, NVRAM_get_byte(nvram, start + i) << 8);
    }

    return crc;
}

#define CMDLINE_ADDR 0x017ff000

static int PPC_NVRAM_set_params (Nvram *nvram, uint16_t NVRAM_size,
                          const char *arch,
                          uint32_t RAM_size, int boot_device,
                          uint32_t kernel_image, uint32_t kernel_size,
                          const char *cmdline,
                          uint32_t initrd_image, uint32_t initrd_size,
                          uint32_t NVRAM_image,
                          int width, int height, int depth)
{
    uint16_t crc;

    /* Set parameters for Open Hack'Ware BIOS */
    NVRAM_set_string(nvram, 0x00, "QEMU_BIOS", 16);
    NVRAM_set_lword(nvram,  0x10, 0x00000002); /* structure v2 */
    NVRAM_set_word(nvram,   0x14, NVRAM_size);
    NVRAM_set_string(nvram, 0x20, arch, 16);
    NVRAM_set_lword(nvram,  0x30, RAM_size);
    NVRAM_set_byte(nvram,   0x34, boot_device);
    NVRAM_set_lword(nvram,  0x38, kernel_image);
    NVRAM_set_lword(nvram,  0x3C, kernel_size);
    if (cmdline) {
        /* XXX: put the cmdline in NVRAM too ? */
        pstrcpy_targphys("cmdline", CMDLINE_ADDR, RAM_size - CMDLINE_ADDR,
                         cmdline);
        NVRAM_set_lword(nvram,  0x40, CMDLINE_ADDR);
        NVRAM_set_lword(nvram,  0x44, strlen(cmdline));
    } else {
        NVRAM_set_lword(nvram,  0x40, 0);
        NVRAM_set_lword(nvram,  0x44, 0);
    }
    NVRAM_set_lword(nvram,  0x48, initrd_image);
    NVRAM_set_lword(nvram,  0x4C, initrd_size);
    NVRAM_set_lword(nvram,  0x50, NVRAM_image);

    NVRAM_set_word(nvram,   0x54, width);
    NVRAM_set_word(nvram,   0x56, height);
    NVRAM_set_word(nvram,   0x58, depth);
    crc = NVRAM_compute_crc(nvram, 0x00, 0xF8);
    NVRAM_set_word(nvram,   0xFC, crc);

    return 0;
}

475
/* PowerPC PREP hardware initialisation */
476
static void ppc_prep_init(MachineState *machine)
477
{
478 479 480 481 482
    ram_addr_t ram_size = machine->ram_size;
    const char *kernel_filename = machine->kernel_filename;
    const char *kernel_cmdline = machine->kernel_cmdline;
    const char *initrd_filename = machine->initrd_filename;
    const char *boot_device = machine->boot_order;
A
Avi Kivity 已提交
483
    MemoryRegion *sysmem = get_system_memory();
484
    PowerPCCPU *cpu = NULL;
A
Andreas Färber 已提交
485
    CPUPPCState *env = NULL;
486
    Nvram *m48t59;
A
Avi Kivity 已提交
487 488 489
#if 0
    MemoryRegion *xcsr = g_new(MemoryRegion, 1);
#endif
490
    int linux_boot, i, nb_nics1;
A
Avi Kivity 已提交
491
    MemoryRegion *ram = g_new(MemoryRegion, 1);
492 493
    uint32_t kernel_base, initrd_base;
    long kernel_size, initrd_size;
494 495
    DeviceState *dev;
    PCIHostState *pcihost;
B
bellard 已提交
496
    PCIBus *pci_bus;
497
    PCIDevice *pci;
498
    ISABus *isa_bus;
499
    ISADevice *isa;
500
    int ppc_boot_device;
501
    DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
B
bellard 已提交
502

503
    sysctrl = g_malloc0(sizeof(sysctrl_t));
504 505

    linux_boot = (kernel_filename != NULL);
J
j_mayer 已提交
506

B
bellard 已提交
507
    /* init CPUs */
508 509
    if (machine->cpu_model == NULL)
        machine->cpu_model = "602";
510
    for (i = 0; i < smp_cpus; i++) {
511
        cpu = cpu_ppc_init(machine->cpu_model);
512
        if (cpu == NULL) {
B
bellard 已提交
513 514 515
            fprintf(stderr, "Unable to find PowerPC CPU definition\n");
            exit(1);
        }
516 517
        env = &cpu->env;

518 519 520 521 522 523 524
        if (env->flags & POWERPC_FLAG_RTC_CLK) {
            /* POWER / PowerPC 601 RTC clock frequency is 7.8125 MHz */
            cpu_ppc_tb_init(env, 7812500UL);
        } else {
            /* Set time-base frequency to 100 Mhz */
            cpu_ppc_tb_init(env, 100UL * 1000UL * 1000UL);
        }
525
        qemu_register_reset(ppc_prep_reset, cpu);
526
    }
527 528

    /* allocate RAM */
529
    memory_region_allocate_system_memory(ram, NULL, "ppc_prep.ram", ram_size);
A
Avi Kivity 已提交
530
    memory_region_add_subregion(sysmem, 0, ram);
B
blueswir1 已提交
531

532
    if (linux_boot) {
B
bellard 已提交
533
        kernel_base = KERNEL_LOAD_ADDR;
534
        /* now we can load the kernel */
535 536
        kernel_size = load_image_targphys(kernel_filename, kernel_base,
                                          ram_size - kernel_base);
B
bellard 已提交
537
        if (kernel_size < 0) {
538
            error_report("could not load kernel '%s'", kernel_filename);
539 540 541 542
            exit(1);
        }
        /* load initrd */
        if (initrd_filename) {
B
bellard 已提交
543
            initrd_base = INITRD_LOAD_ADDR;
544 545
            initrd_size = load_image_targphys(initrd_filename, initrd_base,
                                              ram_size - initrd_base);
546
            if (initrd_size < 0) {
547 548 549
                error_report("could not load initial ram disk '%s'",
                             initrd_filename);
                exit(1);
550
            }
B
bellard 已提交
551 552 553
        } else {
            initrd_base = 0;
            initrd_size = 0;
554
        }
555
        ppc_boot_device = 'm';
556
    } else {
B
bellard 已提交
557 558 559 560
        kernel_base = 0;
        kernel_size = 0;
        initrd_base = 0;
        initrd_size = 0;
561 562
        ppc_boot_device = '\0';
        /* For now, OHW cannot boot from the network. */
J
j_mayer 已提交
563 564 565
        for (i = 0; boot_device[i] != '\0'; i++) {
            if (boot_device[i] >= 'a' && boot_device[i] <= 'f') {
                ppc_boot_device = boot_device[i];
566
                break;
J
j_mayer 已提交
567
            }
568 569 570 571 572
        }
        if (ppc_boot_device == '\0') {
            fprintf(stderr, "No valid boot device for Mac99 machine\n");
            exit(1);
        }
573 574
    }

575
    if (PPC_INPUT(env) != PPC_FLAGS_INPUT_6xx) {
576 577
        error_report("Only 6xx bus is supported on PREP machine");
        exit(1);
578
    }
579 580

    dev = qdev_create(NULL, "raven-pcihost");
581 582 583 584
    if (bios_name == NULL) {
        bios_name = BIOS_FILENAME;
    }
    qdev_prop_set_string(dev, "bios-name", bios_name);
585
    qdev_prop_set_uint32(dev, "elf-machine", PPC_ELF_MACHINE);
586
    pcihost = PCI_HOST_BRIDGE(dev);
587
    object_property_add_child(qdev_get_machine(), "raven", OBJECT(dev), NULL);
588
    qdev_init_nofail(dev);
589 590 591 592 593
    pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci.0");
    if (pci_bus == NULL) {
        fprintf(stderr, "Couldn't create PCI host controller.\n");
        exit(1);
    }
594
    sysctrl->contiguous_map_irq = qdev_get_gpio_in(dev, 0);
595

596 597
    /* PCI -> ISA bridge */
    pci = pci_create_simple(pci_bus, PCI_DEVFN(1, 0), "i82378");
598
    cpu = POWERPC_CPU(first_cpu);
599
    qdev_connect_gpio_out(&pci->qdev, 0,
600
                          cpu->env.irq_inputs[PPC6xx_INPUT_INT]);
601 602 603 604
    sysbus_connect_irq(&pcihost->busdev, 0, qdev_get_gpio_in(&pci->qdev, 9));
    sysbus_connect_irq(&pcihost->busdev, 1, qdev_get_gpio_in(&pci->qdev, 11));
    sysbus_connect_irq(&pcihost->busdev, 2, qdev_get_gpio_in(&pci->qdev, 9));
    sysbus_connect_irq(&pcihost->busdev, 3, qdev_get_gpio_in(&pci->qdev, 11));
A
Andreas Färber 已提交
605
    isa_bus = ISA_BUS(qdev_get_child_bus(DEVICE(pci), "isa.0"));
606

607 608
    /* Super I/O (parallel + serial ports) */
    isa = isa_create(isa_bus, TYPE_PC87312);
A
Andreas Färber 已提交
609 610 611
    dev = DEVICE(isa);
    qdev_prop_set_uint8(dev, "config", 13); /* fdc, ser0, ser1, par0 */
    qdev_init_nofail(dev);
612

613
    /* init basic PC hardware */
G
Gerd Hoffmann 已提交
614
    pci_vga_init(pci_bus);
615 616 617 618 619

    nb_nics1 = nb_nics;
    if (nb_nics1 > NE2000_NB_MAX)
        nb_nics1 = NE2000_NB_MAX;
    for(i = 0; i < nb_nics1; i++) {
620
        if (nd_table[i].model == NULL) {
621
	    nd_table[i].model = g_strdup("ne2k_isa");
622 623
        }
        if (strcmp(nd_table[i].model, "ne2k_isa") == 0) {
624 625
            isa_ne2000_init(isa_bus, ne2000_io[i], ne2000_irq[i],
                            &nd_table[i]);
626
        } else {
627
            pci_nic_init_nofail(&nd_table[i], pci_bus, "ne2k_pci", NULL);
628
        }
629 630
    }

631
    ide_drive_get(hd, ARRAY_SIZE(hd));
632
    for(i = 0; i < MAX_IDE_BUS; i++) {
633
        isa_ide_init(isa_bus, ide_iobase[i], ide_iobase2[i], ide_irq[i],
T
ths 已提交
634 635
                     hd[2 * i],
		     hd[2 * i + 1]);
636
    }
637
    isa_create_simple(isa_bus, "i8042");
B
Blue Swirl 已提交
638

639 640
    cpu = POWERPC_CPU(first_cpu);
    sysctrl->reset_irq = cpu->env.irq_inputs[PPC6xx_INPUT_HRESET];
J
Jan Kiszka 已提交
641

642 643
    portio_list_init(&prep_port_list, NULL, prep_portio_list, sysctrl, "prep");
    portio_list_add(&prep_port_list, isa_address_space_io(isa), 0x0);
J
Jan Kiszka 已提交
644

B
bellard 已提交
645
    /* PowerPC control and status register group */
B
bellard 已提交
646
#if 0
647
    memory_region_init_io(xcsr, NULL, &PPC_XCSR_ops, NULL, "ppc-xcsr", 0x1000);
A
Avi Kivity 已提交
648
    memory_region_add_subregion(sysmem, 0xFEFF0000, xcsr);
B
bellard 已提交
649
#endif
650

651
    if (usb_enabled()) {
652
        pci_create_simple(pci_bus, -1, "pci-ohci");
P
pbrook 已提交
653 654
    }

655
    m48t59 = m48t59_init_isa(isa_bus, 0x0074, NVRAM_SIZE, 2000, 59);
J
j_mayer 已提交
656
    if (m48t59 == NULL)
B
bellard 已提交
657
        return;
J
j_mayer 已提交
658
    sysctrl->nvram = m48t59;
B
bellard 已提交
659 660

    /* Initialise NVRAM */
661 662
    PPC_NVRAM_set_params(m48t59, NVRAM_SIZE, "PREP", ram_size,
                         ppc_boot_device,
B
bellard 已提交
663
                         kernel_base, kernel_size,
B
bellard 已提交
664
                         kernel_cmdline,
B
bellard 已提交
665 666
                         initrd_base, initrd_size,
                         /* XXX: need an option to load a NVRAM image */
B
bellard 已提交
667 668
                         0,
                         graphic_width, graphic_height, graphic_depth);
669
}
B
bellard 已提交
670

671
static void prep_machine_init(MachineClass *mc)
672
{
673 674 675 676
    mc->desc = "PowerPC PREP platform";
    mc->init = ppc_prep_init;
    mc->max_cpus = MAX_CPUS;
    mc->default_boot_order = "cad";
677 678
}

679
DEFINE_MACHINE("prep", prep_machine_init)