piix4.c 19.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 * ACPI implementation
 *
 * Copyright (c) 2006 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License version 2 as published by the Free Software Foundation.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>
17 18 19
 *
 * Contributions after 2012-01-13 are licensed under the terms of the
 * GNU GPL, version 2 or (at your option) any later version.
20
 */
21
#include "hw/hw.h"
P
Paolo Bonzini 已提交
22 23 24
#include "hw/i386/pc.h"
#include "hw/isa/apm.h"
#include "hw/i2c/pm_smbus.h"
25
#include "hw/pci/pci.h"
P
Paolo Bonzini 已提交
26
#include "hw/acpi/acpi.h"
27
#include "sysemu/sysemu.h"
28
#include "qemu/range.h"
29
#include "exec/ioport.h"
P
Paolo Bonzini 已提交
30
#include "hw/nvram/fw_cfg.h"
31
#include "exec/address-spaces.h"
M
Michael S. Tsirkin 已提交
32
#include "hw/acpi/piix4.h"
33
#include "hw/acpi/pcihp.h"
34
#include "hw/acpi/cpu_hotplug.h"
35
#include "hw/hotplug.h"
36 37
#include "hw/mem/pc-dimm.h"
#include "hw/acpi/memory_hotplug.h"
38
#include "hw/acpi/acpi_dev_interface.h"
39
#include "hw/xen/xen.h"
40 41 42

//#define DEBUG

43 44 45 46 47 48
#ifdef DEBUG
# define PIIX4_DPRINTF(format, ...)     printf(format, ## __VA_ARGS__)
#else
# define PIIX4_DPRINTF(format, ...)     do { } while (0)
#endif

49
#define GPE_BASE 0xafe0
50
#define GPE_LEN 4
51

52
struct pci_status {
53
    uint32_t up; /* deprecated, maintained for migration compatibility */
54 55 56
    uint32_t down;
};

57
typedef struct PIIX4PMState {
58 59 60
    /*< private >*/
    PCIDevice parent_obj;
    /*< public >*/
61

G
Gerd Hoffmann 已提交
62
    MemoryRegion io;
M
Michael S. Tsirkin 已提交
63 64
    uint32_t io_base;

65
    MemoryRegion io_gpe;
G
Gerd Hoffmann 已提交
66
    ACPIREGS ar;
67 68 69 70

    APMState apm;

    PMSMBus smb;
I
Isaku Yamahata 已提交
71
    uint32_t smb_io_base;
72 73 74

    qemu_irq irq;
    qemu_irq smi_irq;
75
    int smm_enabled;
76
    Notifier machine_ready;
77
    Notifier powerdown_notifier;
78

79 80 81
    AcpiPciHpState acpi_pci_hotplug;
    bool use_acpi_pci_hotplug;

82 83 84
    uint8_t disable_s3;
    uint8_t disable_s4;
    uint8_t s4_val;
85

86
    AcpiCpuHotplug gpe_cpu;
87 88

    MemHotplugState acpi_memory_hotplug;
89 90
} PIIX4PMState;

P
Peter Crosthwaite 已提交
91 92 93 94 95
#define TYPE_PIIX4_PM "PIIX4_PM"

#define PIIX4_PM(obj) \
    OBJECT_CHECK(PIIX4PMState, (obj), TYPE_PIIX4_PM)

96 97
static void piix4_acpi_system_hot_add_init(MemoryRegion *parent,
                                           PCIBus *bus, PIIX4PMState *s);
98

99 100 101
#define ACPI_ENABLE 0xf1
#define ACPI_DISABLE 0xf0

G
Gerd Hoffmann 已提交
102
static void pm_tmr_timer(ACPIREGS *ar)
103
{
G
Gerd Hoffmann 已提交
104
    PIIX4PMState *s = container_of(ar, PIIX4PMState, ar);
105
    acpi_update_sci(&s->ar, s->irq);
106 107 108 109 110
}

static void apm_ctrl_changed(uint32_t val, void *arg)
{
    PIIX4PMState *s = arg;
111
    PCIDevice *d = PCI_DEVICE(s);
112 113

    /* ACPI specs 3.0, 4.7.2.5 */
G
Gerd Hoffmann 已提交
114
    acpi_pm1_cnt_update(&s->ar, val == ACPI_ENABLE, val == ACPI_DISABLE);
115 116 117
    if (val == ACPI_ENABLE || val == ACPI_DISABLE) {
        return;
    }
118

119
    if (d->config[0x5b] & (1 << 1)) {
120 121 122 123 124 125 126 127
        if (s->smi_irq) {
            qemu_irq_raise(s->smi_irq);
        }
    }
}

static void pm_io_space_update(PIIX4PMState *s)
{
128
    PCIDevice *d = PCI_DEVICE(s);
129

M
Michael S. Tsirkin 已提交
130 131
    s->io_base = le32_to_cpu(*(uint32_t *)(d->config + 0x40));
    s->io_base &= 0xffc0;
132

G
Gerd Hoffmann 已提交
133
    memory_region_transaction_begin();
134
    memory_region_set_enabled(&s->io, d->config[0x80] & 1);
M
Michael S. Tsirkin 已提交
135
    memory_region_set_address(&s->io, s->io_base);
G
Gerd Hoffmann 已提交
136
    memory_region_transaction_commit();
137 138
}

G
Gerd Hoffmann 已提交
139 140
static void smbus_io_space_update(PIIX4PMState *s)
{
141 142 143
    PCIDevice *d = PCI_DEVICE(s);

    s->smb_io_base = le32_to_cpu(*(uint32_t *)(d->config + 0x90));
G
Gerd Hoffmann 已提交
144 145 146
    s->smb_io_base &= 0xffc0;

    memory_region_transaction_begin();
147
    memory_region_set_enabled(&s->smb.io, d->config[0xd2] & 1);
G
Gerd Hoffmann 已提交
148 149
    memory_region_set_address(&s->smb.io, s->smb_io_base);
    memory_region_transaction_commit();
150 151 152 153 154 155
}

static void pm_write_config(PCIDevice *d,
                            uint32_t address, uint32_t val, int len)
{
    pci_default_write_config(d, address, val, len);
G
Gerd Hoffmann 已提交
156 157
    if (range_covers_byte(address, len, 0x80) ||
        ranges_overlap(address, len, 0x40, 4)) {
158
        pm_io_space_update((PIIX4PMState *)d);
G
Gerd Hoffmann 已提交
159 160 161 162 163
    }
    if (range_covers_byte(address, len, 0xd2) ||
        ranges_overlap(address, len, 0x90, 4)) {
        smbus_io_space_update((PIIX4PMState *)d);
    }
164 165 166 167 168 169 170 171 172 173
}

static int vmstate_acpi_post_load(void *opaque, int version_id)
{
    PIIX4PMState *s = opaque;

    pm_io_space_update(s);
    return 0;
}

174 175 176 177 178 179
#define VMSTATE_GPE_ARRAY(_field, _state)                            \
 {                                                                   \
     .name       = (stringify(_field)),                              \
     .version_id = 0,                                                \
     .info       = &vmstate_info_uint16,                             \
     .size       = sizeof(uint16_t),                                 \
180
     .flags      = VMS_SINGLE | VMS_POINTER,                         \
181 182 183
     .offset     = vmstate_offset_pointer(_state, _field, uint8_t),  \
 }

184 185 186 187
static const VMStateDescription vmstate_gpe = {
    .name = "gpe",
    .version_id = 1,
    .minimum_version_id = 1,
188
    .fields = (VMStateField[]) {
189 190
        VMSTATE_GPE_ARRAY(sts, ACPIGPE),
        VMSTATE_GPE_ARRAY(en, ACPIGPE),
191 192 193 194 195 196 197 198
        VMSTATE_END_OF_LIST()
    }
};

static const VMStateDescription vmstate_pci_status = {
    .name = "pci_status",
    .version_id = 1,
    .minimum_version_id = 1,
199
    .fields = (VMStateField[]) {
200 201
        VMSTATE_UINT32(up, struct AcpiPciHpPciStatus),
        VMSTATE_UINT32(down, struct AcpiPciHpPciStatus),
202 203 204 205
        VMSTATE_END_OF_LIST()
    }
};

206 207 208 209 210 211
static int acpi_load_old(QEMUFile *f, void *opaque, int version_id)
{
    PIIX4PMState *s = opaque;
    int ret, i;
    uint16_t temp;

212
    ret = pci_device_load(PCI_DEVICE(s), f);
213 214 215 216 217 218 219
    if (ret < 0) {
        return ret;
    }
    qemu_get_be16s(f, &s->ar.pm1.evt.sts);
    qemu_get_be16s(f, &s->ar.pm1.evt.en);
    qemu_get_be16s(f, &s->ar.pm1.cnt.cnt);

220
    ret = vmstate_load_state(f, &vmstate_apm, &s->apm, 1);
221 222 223 224
    if (ret) {
        return ret;
    }

225
    timer_get(f, s->ar.tmr.timer);
226 227 228 229 230 231 232 233 234 235 236 237
    qemu_get_sbe64s(f, &s->ar.tmr.overflow_time);

    qemu_get_be16s(f, (uint16_t *)s->ar.gpe.sts);
    for (i = 0; i < 3; i++) {
        qemu_get_be16s(f, &temp);
    }

    qemu_get_be16s(f, (uint16_t *)s->ar.gpe.en);
    for (i = 0; i < 3; i++) {
        qemu_get_be16s(f, &temp);
    }

238 239
    ret = vmstate_load_state(f, &vmstate_pci_status,
        &s->acpi_pci_hotplug.acpi_pcihp_pci_status[ACPI_PCIHP_BSEL_DEFAULT], 1);
240 241 242
    return ret;
}

243 244 245 246 247 248 249 250 251 252 253 254
static bool vmstate_test_use_acpi_pci_hotplug(void *opaque, int version_id)
{
    PIIX4PMState *s = opaque;
    return s->use_acpi_pci_hotplug;
}

static bool vmstate_test_no_use_acpi_pci_hotplug(void *opaque, int version_id)
{
    PIIX4PMState *s = opaque;
    return !s->use_acpi_pci_hotplug;
}

255 256 257 258 259 260 261 262 263 264 265
static bool vmstate_test_use_memhp(void *opaque)
{
    PIIX4PMState *s = opaque;
    return s->acpi_memory_hotplug.is_enabled;
}

static const VMStateDescription vmstate_memhp_state = {
    .name = "piix4_pm/memhp",
    .version_id = 1,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
266
    .needed = vmstate_test_use_memhp,
267 268 269 270 271 272
    .fields      = (VMStateField[]) {
        VMSTATE_MEMORY_HOTPLUG(acpi_memory_hotplug, PIIX4PMState),
        VMSTATE_END_OF_LIST()
    }
};

273 274 275 276 277 278
/* qemu-kvm 1.2 uses version 3 but advertised as 2
 * To support incoming qemu-kvm 1.2 migration, change version_id
 * and minimum_version_id to 2 below (which breaks migration from
 * qemu 1.2).
 *
 */
279 280
static const VMStateDescription vmstate_acpi = {
    .name = "piix4_pm",
281 282
    .version_id = 3,
    .minimum_version_id = 3,
283
    .minimum_version_id_old = 1,
284
    .load_state_old = acpi_load_old,
285
    .post_load = vmstate_acpi_post_load,
286
    .fields = (VMStateField[]) {
287
        VMSTATE_PCI_DEVICE(parent_obj, PIIX4PMState),
G
Gerd Hoffmann 已提交
288 289 290
        VMSTATE_UINT16(ar.pm1.evt.sts, PIIX4PMState),
        VMSTATE_UINT16(ar.pm1.evt.en, PIIX4PMState),
        VMSTATE_UINT16(ar.pm1.cnt.cnt, PIIX4PMState),
291
        VMSTATE_STRUCT(apm, PIIX4PMState, 0, vmstate_apm, APMState),
292
        VMSTATE_TIMER_PTR(ar.tmr.timer, PIIX4PMState),
G
Gerd Hoffmann 已提交
293 294
        VMSTATE_INT64(ar.tmr.overflow_time, PIIX4PMState),
        VMSTATE_STRUCT(ar.gpe, PIIX4PMState, 2, vmstate_gpe, ACPIGPE),
295 296 297 298 299 300
        VMSTATE_STRUCT_TEST(
            acpi_pci_hotplug.acpi_pcihp_pci_status[ACPI_PCIHP_BSEL_DEFAULT],
            PIIX4PMState,
            vmstate_test_no_use_acpi_pci_hotplug,
            2, vmstate_pci_status,
            struct AcpiPciHpPciStatus),
301 302
        VMSTATE_PCI_HOTPLUG(acpi_pci_hotplug, PIIX4PMState,
                            vmstate_test_use_acpi_pci_hotplug),
303
        VMSTATE_END_OF_LIST()
304
    },
305 306 307
    .subsections = (const VMStateDescription*[]) {
         &vmstate_memhp_state,
         NULL
308 309 310 311 312 313
    }
};

static void piix4_reset(void *opaque)
{
    PIIX4PMState *s = opaque;
314 315
    PCIDevice *d = PCI_DEVICE(s);
    uint8_t *pci_conf = d->config;
316 317 318 319 320 321

    pci_conf[0x58] = 0;
    pci_conf[0x59] = 0;
    pci_conf[0x5a] = 0;
    pci_conf[0x5b] = 0;

322 323 324
    pci_conf[0x40] = 0x01; /* PM io base read only bit */
    pci_conf[0x80] = 0;

325
    if (!s->smm_enabled) {
326 327 328
        /* Mark SMM as already inited (until KVM supports SMM). */
        pci_conf[0x5B] = 0x02;
    }
M
Michael S. Tsirkin 已提交
329
    pm_io_space_update(s);
330
    acpi_pcihp_reset(&s->acpi_pci_hotplug);
331 332
}

333
static void piix4_pm_powerdown_req(Notifier *n, void *opaque)
334
{
335
    PIIX4PMState *s = container_of(n, PIIX4PMState, powerdown_notifier);
336

G
Gerd Hoffmann 已提交
337 338
    assert(s != NULL);
    acpi_pm1_evt_power_down(&s->ar);
339 340
}

341 342
static void piix4_device_plug_cb(HotplugHandler *hotplug_dev,
                                 DeviceState *dev, Error **errp)
343
{
344
    PIIX4PMState *s = PIIX4_PM(hotplug_dev);
345

346 347 348 349
    if (s->acpi_memory_hotplug.is_enabled &&
        object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
        acpi_memory_plug_cb(&s->ar, s->irq, &s->acpi_memory_hotplug, dev, errp);
    } else if (object_dynamic_cast(OBJECT(dev), TYPE_PCI_DEVICE)) {
350 351
        acpi_pcihp_device_plug_cb(&s->ar, s->irq, &s->acpi_pci_hotplug, dev,
                                  errp);
352 353
    } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
        acpi_cpu_plug_cb(&s->ar, s->irq, &s->gpe_cpu, dev, errp);
354 355 356 357
    } else {
        error_setg(errp, "acpi: device plug request for not supported device"
                   " type: %s", object_get_typename(OBJECT(dev)));
    }
358
}
359

360 361
static void piix4_device_unplug_request_cb(HotplugHandler *hotplug_dev,
                                           DeviceState *dev, Error **errp)
362 363
{
    PIIX4PMState *s = PIIX4_PM(hotplug_dev);
364

365 366 367 368 369
    if (s->acpi_memory_hotplug.is_enabled &&
        object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
        acpi_memory_unplug_request_cb(&s->ar, s->irq, &s->acpi_memory_hotplug,
                                      dev, errp);
    } else if (object_dynamic_cast(OBJECT(dev), TYPE_PCI_DEVICE)) {
370 371 372 373 374 375
        acpi_pcihp_device_unplug_cb(&s->ar, s->irq, &s->acpi_pci_hotplug, dev,
                                    errp);
    } else {
        error_setg(errp, "acpi: device unplug request for not supported device"
                   " type: %s", object_get_typename(OBJECT(dev)));
    }
376 377
}

378 379 380
static void piix4_device_unplug_cb(HotplugHandler *hotplug_dev,
                                   DeviceState *dev, Error **errp)
{
381 382 383 384 385 386 387 388 389
    PIIX4PMState *s = PIIX4_PM(hotplug_dev);

    if (s->acpi_memory_hotplug.is_enabled &&
        object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
        acpi_memory_unplug_cb(&s->acpi_memory_hotplug, dev, errp);
    } else {
        error_setg(errp, "acpi: device unplug for not supported device"
                   " type: %s", object_get_typename(OBJECT(dev)));
    }
390 391
}

392
static void piix4_update_bus_hotplug(PCIBus *pci_bus, void *opaque)
393 394
{
    PIIX4PMState *s = opaque;
395 396

    qbus_set_hotplug_handler(BUS(pci_bus), DEVICE(s), &error_abort);
397 398
}

399
static void piix4_pm_machine_ready(Notifier *n, void *opaque)
400 401
{
    PIIX4PMState *s = container_of(n, PIIX4PMState, machine_ready);
402 403
    PCIDevice *d = PCI_DEVICE(s);
    MemoryRegion *io_as = pci_address_space_io(d);
404 405
    uint8_t *pci_conf;

406
    pci_conf = d->config;
407
    pci_conf[0x5f] = 0x10 |
408
        (memory_region_present(io_as, 0x378) ? 0x80 : 0);
409
    pci_conf[0x63] = 0x60;
410 411
    pci_conf[0x67] = (memory_region_present(io_as, 0x3f8) ? 0x08 : 0) |
        (memory_region_present(io_as, 0x2f8) ? 0x90 : 0);
412 413 414

    if (s->use_acpi_pci_hotplug) {
        pci_for_each_bus(d->bus, piix4_update_bus_hotplug, s);
415 416
    } else {
        piix4_update_bus_hotplug(d->bus, s);
417
    }
418 419
}

M
Michael S. Tsirkin 已提交
420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441
static void piix4_pm_add_propeties(PIIX4PMState *s)
{
    static const uint8_t acpi_enable_cmd = ACPI_ENABLE;
    static const uint8_t acpi_disable_cmd = ACPI_DISABLE;
    static const uint32_t gpe0_blk = GPE_BASE;
    static const uint32_t gpe0_blk_len = GPE_LEN;
    static const uint16_t sci_int = 9;

    object_property_add_uint8_ptr(OBJECT(s), ACPI_PM_PROP_ACPI_ENABLE_CMD,
                                  &acpi_enable_cmd, NULL);
    object_property_add_uint8_ptr(OBJECT(s), ACPI_PM_PROP_ACPI_DISABLE_CMD,
                                  &acpi_disable_cmd, NULL);
    object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_GPE0_BLK,
                                  &gpe0_blk, NULL);
    object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_GPE0_BLK_LEN,
                                  &gpe0_blk_len, NULL);
    object_property_add_uint16_ptr(OBJECT(s), ACPI_PM_PROP_SCI_INT,
                                  &sci_int, NULL);
    object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_PM_IO_BASE,
                                  &s->io_base, NULL);
}

442
static void piix4_pm_realize(PCIDevice *dev, Error **errp)
443
{
P
Peter Crosthwaite 已提交
444
    PIIX4PMState *s = PIIX4_PM(dev);
445 446
    uint8_t *pci_conf;

447
    pci_conf = dev->config;
448 449 450 451 452 453
    pci_conf[0x06] = 0x80;
    pci_conf[0x07] = 0x02;
    pci_conf[0x09] = 0x00;
    pci_conf[0x3d] = 0x01; // interrupt pin 1

    /* APM */
J
Julien Grall 已提交
454
    apm_init(dev, &s->apm, apm_ctrl_changed, s);
455

456
    if (!s->smm_enabled) {
457 458 459 460 461 462 463
        /* Mark SMM as already inited to prevent SMM from running.  KVM does not
         * support SMM mode. */
        pci_conf[0x5B] = 0x02;
    }

    /* XXX: which specification is used ? The i82731AB has different
       mappings */
I
Isaku Yamahata 已提交
464 465
    pci_conf[0x90] = s->smb_io_base | 1;
    pci_conf[0x91] = s->smb_io_base >> 8;
466
    pci_conf[0xd2] = 0x09;
P
Peter Crosthwaite 已提交
467
    pm_smbus_init(DEVICE(dev), &s->smb);
G
Gerd Hoffmann 已提交
468
    memory_region_set_enabled(&s->smb.io, pci_conf[0xd2] & 1);
469 470
    memory_region_add_subregion(pci_address_space_io(dev),
                                s->smb_io_base, &s->smb.io);
471

472
    memory_region_init(&s->io, OBJECT(s), "piix4-pm", 64);
G
Gerd Hoffmann 已提交
473
    memory_region_set_enabled(&s->io, false);
474 475
    memory_region_add_subregion(pci_address_space_io(dev),
                                0, &s->io);
476

G
Gerd Hoffmann 已提交
477
    acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io);
G
Gerd Hoffmann 已提交
478
    acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io);
479
    acpi_pm1_cnt_init(&s->ar, &s->io, s->disable_s3, s->disable_s4, s->s4_val);
G
Gerd Hoffmann 已提交
480
    acpi_gpe_init(&s->ar, GPE_LEN);
481

482 483
    s->powerdown_notifier.notify = piix4_pm_powerdown_req;
    qemu_register_powerdown_notifier(&s->powerdown_notifier);
484

485 486
    s->machine_ready.notify = piix4_pm_machine_ready;
    qemu_add_machine_init_done_notifier(&s->machine_ready);
I
Isaku Yamahata 已提交
487
    qemu_register_reset(piix4_reset, s);
488 489

    piix4_acpi_system_hot_add_init(pci_address_space_io(dev), dev->bus, s);
I
Isaku Yamahata 已提交
490

M
Michael S. Tsirkin 已提交
491
    piix4_pm_add_propeties(s);
I
Isaku Yamahata 已提交
492 493
}

M
Michael S. Tsirkin 已提交
494 495 496 497 498 499 500 501 502 503 504
Object *piix4_pm_find(void)
{
    bool ambig;
    Object *o = object_resolve_path_type("", TYPE_PIIX4_PM, &ambig);

    if (ambig || !o) {
        return NULL;
    }
    return o;
}

A
Andreas Färber 已提交
505 506
I2CBus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
                      qemu_irq sci_irq, qemu_irq smi_irq,
507
                      int smm_enabled, DeviceState **piix4_pm)
I
Isaku Yamahata 已提交
508
{
P
Peter Crosthwaite 已提交
509
    DeviceState *dev;
I
Isaku Yamahata 已提交
510 511
    PIIX4PMState *s;

P
Peter Crosthwaite 已提交
512 513
    dev = DEVICE(pci_create(bus, devfn, TYPE_PIIX4_PM));
    qdev_prop_set_uint32(dev, "smb_io_base", smb_io_base);
514 515 516
    if (piix4_pm) {
        *piix4_pm = dev;
    }
517

P
Peter Crosthwaite 已提交
518
    s = PIIX4_PM(dev);
519 520
    s->irq = sci_irq;
    s->smi_irq = smi_irq;
521
    s->smm_enabled = smm_enabled;
522 523 524
    if (xen_enabled()) {
        s->use_acpi_pci_hotplug = false;
    }
I
Isaku Yamahata 已提交
525

P
Peter Crosthwaite 已提交
526
    qdev_init_nofail(dev);
527 528 529 530

    return s->smb.smbus;
}

531
static uint64_t gpe_readb(void *opaque, hwaddr addr, unsigned width)
532
{
533
    PIIX4PMState *s = opaque;
G
Gerd Hoffmann 已提交
534
    uint32_t val = acpi_gpe_ioport_readb(&s->ar, addr);
535

536
    PIIX4_DPRINTF("gpe read %" HWADDR_PRIx " == %" PRIu32 "\n", addr, val);
537 538 539
    return val;
}

540 541
static void gpe_writeb(void *opaque, hwaddr addr, uint64_t val,
                       unsigned width)
542
{
543 544
    PIIX4PMState *s = opaque;

G
Gerd Hoffmann 已提交
545
    acpi_gpe_ioport_writeb(&s->ar, addr, val);
546
    acpi_update_sci(&s->ar, s->irq);
547

548
    PIIX4_DPRINTF("gpe write %" HWADDR_PRIx " <== %" PRIu64 "\n", addr, val);
549 550
}

551 552 553 554 555 556 557 558 559 560
static const MemoryRegionOps piix4_gpe_ops = {
    .read = gpe_readb,
    .write = gpe_writeb,
    .valid.min_access_size = 1,
    .valid.max_access_size = 4,
    .impl.min_access_size = 1,
    .impl.max_access_size = 1,
    .endianness = DEVICE_LITTLE_ENDIAN,
};

561 562
static void piix4_acpi_system_hot_add_init(MemoryRegion *parent,
                                           PCIBus *bus, PIIX4PMState *s)
563
{
564 565
    memory_region_init_io(&s->io_gpe, OBJECT(s), &piix4_gpe_ops, s,
                          "acpi-gpe0", GPE_LEN);
566
    memory_region_add_subregion(parent, GPE_BASE, &s->io_gpe);
567

568
    acpi_pcihp_init(OBJECT(s), &s->acpi_pci_hotplug, bus, parent,
569
                    s->use_acpi_pci_hotplug);
570

571 572
    acpi_cpu_hotplug_init(parent, OBJECT(s), &s->gpe_cpu,
                          PIIX4_CPU_HOTPLUG_IO_BASE);
573 574 575 576

    if (s->acpi_memory_hotplug.is_enabled) {
        acpi_memory_hotplug_init(parent, OBJECT(s), &s->acpi_memory_hotplug);
    }
577
}
578

579 580 581 582 583 584 585
static void piix4_ospm_status(AcpiDeviceIf *adev, ACPIOSTInfoList ***list)
{
    PIIX4PMState *s = PIIX4_PM(adev);

    acpi_memory_ospm_status(&s->acpi_memory_hotplug, list);
}

586 587 588 589 590 591 592
static Property piix4_pm_properties[] = {
    DEFINE_PROP_UINT32("smb_io_base", PIIX4PMState, smb_io_base, 0),
    DEFINE_PROP_UINT8(ACPI_PM_PROP_S3_DISABLED, PIIX4PMState, disable_s3, 0),
    DEFINE_PROP_UINT8(ACPI_PM_PROP_S4_DISABLED, PIIX4PMState, disable_s4, 0),
    DEFINE_PROP_UINT8(ACPI_PM_PROP_S4_VAL, PIIX4PMState, s4_val, 2),
    DEFINE_PROP_BOOL("acpi-pci-hotplug-with-bridge-support", PIIX4PMState,
                     use_acpi_pci_hotplug, true),
593 594
    DEFINE_PROP_BOOL("memory-hotplug-support", PIIX4PMState,
                     acpi_memory_hotplug.is_enabled, true),
595 596 597 598 599 600 601
    DEFINE_PROP_END_OF_LIST(),
};

static void piix4_pm_class_init(ObjectClass *klass, void *data)
{
    DeviceClass *dc = DEVICE_CLASS(klass);
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
602
    HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(klass);
603
    AcpiDeviceIfClass *adevc = ACPI_DEVICE_IF_CLASS(klass);
604

605
    k->realize = piix4_pm_realize;
606 607 608 609 610 611 612 613 614 615 616 617 618
    k->config_write = pm_write_config;
    k->vendor_id = PCI_VENDOR_ID_INTEL;
    k->device_id = PCI_DEVICE_ID_INTEL_82371AB_3;
    k->revision = 0x03;
    k->class_id = PCI_CLASS_BRIDGE_OTHER;
    dc->desc = "PM";
    dc->vmsd = &vmstate_acpi;
    dc->props = piix4_pm_properties;
    /*
     * Reason: part of PIIX4 southbridge, needs to be wired up,
     * e.g. by mips_malta_init()
     */
    dc->cannot_instantiate_with_device_add_yet = true;
619
    dc->hotpluggable = false;
620
    hc->plug = piix4_device_plug_cb;
621
    hc->unplug_request = piix4_device_unplug_request_cb;
622
    hc->unplug = piix4_device_unplug_cb;
623
    adevc->ospm_status = piix4_ospm_status;
624 625 626 627 628 629 630
}

static const TypeInfo piix4_pm_info = {
    .name          = TYPE_PIIX4_PM,
    .parent        = TYPE_PCI_DEVICE,
    .instance_size = sizeof(PIIX4PMState),
    .class_init    = piix4_pm_class_init,
631 632
    .interfaces = (InterfaceInfo[]) {
        { TYPE_HOTPLUG_HANDLER },
633
        { TYPE_ACPI_DEVICE_IF },
634 635
        { }
    }
636 637 638 639 640 641 642 643
};

static void piix4_pm_register_types(void)
{
    type_register_static(&piix4_pm_info);
}

type_init(piix4_pm_register_types)