piix4.c 23.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 * ACPI implementation
 *
 * Copyright (c) 2006 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License version 2 as published by the Free Software Foundation.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>
17 18 19
 *
 * Contributions after 2012-01-13 are licensed under the terms of the
 * GNU GPL, version 2 or (at your option) any later version.
20
 */
21
#include "hw/hw.h"
P
Paolo Bonzini 已提交
22 23 24
#include "hw/i386/pc.h"
#include "hw/isa/apm.h"
#include "hw/i2c/pm_smbus.h"
25
#include "hw/pci/pci.h"
P
Paolo Bonzini 已提交
26
#include "hw/acpi/acpi.h"
27
#include "sysemu/sysemu.h"
28
#include "qemu/range.h"
29
#include "exec/ioport.h"
P
Paolo Bonzini 已提交
30
#include "hw/nvram/fw_cfg.h"
31
#include "exec/address-spaces.h"
M
Michael S. Tsirkin 已提交
32
#include "hw/acpi/piix4.h"
33
#include "hw/acpi/pcihp.h"
34 35 36

//#define DEBUG

37 38 39 40 41 42
#ifdef DEBUG
# define PIIX4_DPRINTF(format, ...)     printf(format, ## __VA_ARGS__)
#else
# define PIIX4_DPRINTF(format, ...)     do { } while (0)
#endif

43
#define GPE_BASE 0xafe0
44
#define GPE_LEN 4
45 46 47

#define PCI_HOTPLUG_ADDR 0xae00
#define PCI_HOTPLUG_SIZE 0x000f
48 49
#define PCI_UP_BASE 0xae00
#define PCI_DOWN_BASE 0xae04
50
#define PCI_EJ_BASE 0xae08
51
#define PCI_RMV_BASE 0xae0c
52

53 54 55
#define PIIX4_PROC_BASE 0xaf00
#define PIIX4_PROC_LEN 32

56
#define PIIX4_PCI_HOTPLUG_STATUS 2
57
#define PIIX4_CPU_HOTPLUG_STATUS 4
58

59
struct pci_status {
60
    uint32_t up; /* deprecated, maintained for migration compatibility */
61 62 63
    uint32_t down;
};

64 65 66 67
typedef struct CPUStatus {
    uint8_t sts[PIIX4_PROC_LEN];
} CPUStatus;

68
typedef struct PIIX4PMState {
69 70 71
    /*< private >*/
    PCIDevice parent_obj;
    /*< public >*/
72

G
Gerd Hoffmann 已提交
73
    MemoryRegion io;
M
Michael S. Tsirkin 已提交
74 75
    uint32_t io_base;

76
    MemoryRegion io_gpe;
77
    MemoryRegion io_cpu;
G
Gerd Hoffmann 已提交
78
    ACPIREGS ar;
79 80 81 82

    APMState apm;

    PMSMBus smb;
I
Isaku Yamahata 已提交
83
    uint32_t smb_io_base;
84 85 86 87

    qemu_irq irq;
    qemu_irq smi_irq;
    int kvm_enabled;
88
    Notifier machine_ready;
89
    Notifier powerdown_notifier;
90

91 92
    /* for legacy pci hotplug (compatible with qemu 1.6 and older) */
    MemoryRegion io_pci;
93
    struct pci_status pci0_status;
94
    uint32_t pci0_hotplug_enable;
95
    uint32_t pci0_slot_device_present;
96

97 98 99 100
    /* for new pci hotplug (with PCI2PCI bridge support) */
    AcpiPciHpState acpi_pci_hotplug;
    bool use_acpi_pci_hotplug;

101 102 103
    uint8_t disable_s3;
    uint8_t disable_s4;
    uint8_t s4_val;
104 105 106

    CPUStatus gpe_cpu;
    Notifier cpu_added_notifier;
107 108
} PIIX4PMState;

P
Peter Crosthwaite 已提交
109 110 111 112 113
#define TYPE_PIIX4_PM "PIIX4_PM"

#define PIIX4_PM(obj) \
    OBJECT_CHECK(PIIX4PMState, (obj), TYPE_PIIX4_PM)

114 115
static void piix4_acpi_system_hot_add_init(MemoryRegion *parent,
                                           PCIBus *bus, PIIX4PMState *s);
116

117 118 119
#define ACPI_ENABLE 0xf1
#define ACPI_DISABLE 0xf0

G
Gerd Hoffmann 已提交
120
static void pm_tmr_timer(ACPIREGS *ar)
121
{
G
Gerd Hoffmann 已提交
122
    PIIX4PMState *s = container_of(ar, PIIX4PMState, ar);
123
    acpi_update_sci(&s->ar, s->irq);
124 125 126 127 128
}

static void apm_ctrl_changed(uint32_t val, void *arg)
{
    PIIX4PMState *s = arg;
129
    PCIDevice *d = PCI_DEVICE(s);
130 131

    /* ACPI specs 3.0, 4.7.2.5 */
G
Gerd Hoffmann 已提交
132
    acpi_pm1_cnt_update(&s->ar, val == ACPI_ENABLE, val == ACPI_DISABLE);
133

134
    if (d->config[0x5b] & (1 << 1)) {
135 136 137 138 139 140 141 142
        if (s->smi_irq) {
            qemu_irq_raise(s->smi_irq);
        }
    }
}

static void pm_io_space_update(PIIX4PMState *s)
{
143
    PCIDevice *d = PCI_DEVICE(s);
144

M
Michael S. Tsirkin 已提交
145 146
    s->io_base = le32_to_cpu(*(uint32_t *)(d->config + 0x40));
    s->io_base &= 0xffc0;
147

G
Gerd Hoffmann 已提交
148
    memory_region_transaction_begin();
149
    memory_region_set_enabled(&s->io, d->config[0x80] & 1);
M
Michael S. Tsirkin 已提交
150
    memory_region_set_address(&s->io, s->io_base);
G
Gerd Hoffmann 已提交
151
    memory_region_transaction_commit();
152 153
}

G
Gerd Hoffmann 已提交
154 155
static void smbus_io_space_update(PIIX4PMState *s)
{
156 157 158
    PCIDevice *d = PCI_DEVICE(s);

    s->smb_io_base = le32_to_cpu(*(uint32_t *)(d->config + 0x90));
G
Gerd Hoffmann 已提交
159 160 161
    s->smb_io_base &= 0xffc0;

    memory_region_transaction_begin();
162
    memory_region_set_enabled(&s->smb.io, d->config[0xd2] & 1);
G
Gerd Hoffmann 已提交
163 164
    memory_region_set_address(&s->smb.io, s->smb_io_base);
    memory_region_transaction_commit();
165 166 167 168 169 170
}

static void pm_write_config(PCIDevice *d,
                            uint32_t address, uint32_t val, int len)
{
    pci_default_write_config(d, address, val, len);
G
Gerd Hoffmann 已提交
171 172
    if (range_covers_byte(address, len, 0x80) ||
        ranges_overlap(address, len, 0x40, 4)) {
173
        pm_io_space_update((PIIX4PMState *)d);
G
Gerd Hoffmann 已提交
174 175 176 177 178
    }
    if (range_covers_byte(address, len, 0xd2) ||
        ranges_overlap(address, len, 0x90, 4)) {
        smbus_io_space_update((PIIX4PMState *)d);
    }
179 180
}

181 182 183 184 185 186 187 188 189 190 191
static void vmstate_pci_status_pre_save(void *opaque)
{
    struct pci_status *pci0_status = opaque;
    PIIX4PMState *s = container_of(pci0_status, PIIX4PMState, pci0_status);

    /* We no longer track up, so build a safe value for migrating
     * to a version that still does... of course these might get lost
     * by an old buggy implementation, but we try. */
    pci0_status->up = s->pci0_slot_device_present & s->pci0_hotplug_enable;
}

192 193 194 195 196 197 198 199
static int vmstate_acpi_post_load(void *opaque, int version_id)
{
    PIIX4PMState *s = opaque;

    pm_io_space_update(s);
    return 0;
}

200 201 202 203 204 205
#define VMSTATE_GPE_ARRAY(_field, _state)                            \
 {                                                                   \
     .name       = (stringify(_field)),                              \
     .version_id = 0,                                                \
     .info       = &vmstate_info_uint16,                             \
     .size       = sizeof(uint16_t),                                 \
206
     .flags      = VMS_SINGLE | VMS_POINTER,                         \
207 208 209
     .offset     = vmstate_offset_pointer(_state, _field, uint8_t),  \
 }

210 211 212 213 214 215
static const VMStateDescription vmstate_gpe = {
    .name = "gpe",
    .version_id = 1,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
    .fields      = (VMStateField []) {
216 217
        VMSTATE_GPE_ARRAY(sts, ACPIGPE),
        VMSTATE_GPE_ARRAY(en, ACPIGPE),
218 219 220 221 222 223 224 225 226
        VMSTATE_END_OF_LIST()
    }
};

static const VMStateDescription vmstate_pci_status = {
    .name = "pci_status",
    .version_id = 1,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
227
    .pre_save = vmstate_pci_status_pre_save,
228 229 230 231 232 233 234
    .fields      = (VMStateField []) {
        VMSTATE_UINT32(up, struct pci_status),
        VMSTATE_UINT32(down, struct pci_status),
        VMSTATE_END_OF_LIST()
    }
};

235 236 237 238 239 240
static int acpi_load_old(QEMUFile *f, void *opaque, int version_id)
{
    PIIX4PMState *s = opaque;
    int ret, i;
    uint16_t temp;

241
    ret = pci_device_load(PCI_DEVICE(s), f);
242 243 244 245 246 247 248
    if (ret < 0) {
        return ret;
    }
    qemu_get_be16s(f, &s->ar.pm1.evt.sts);
    qemu_get_be16s(f, &s->ar.pm1.evt.en);
    qemu_get_be16s(f, &s->ar.pm1.cnt.cnt);

249
    ret = vmstate_load_state(f, &vmstate_apm, &s->apm, 1);
250 251 252 253
    if (ret) {
        return ret;
    }

254
    timer_get(f, s->ar.tmr.timer);
255 256 257 258 259 260 261 262 263 264 265 266
    qemu_get_sbe64s(f, &s->ar.tmr.overflow_time);

    qemu_get_be16s(f, (uint16_t *)s->ar.gpe.sts);
    for (i = 0; i < 3; i++) {
        qemu_get_be16s(f, &temp);
    }

    qemu_get_be16s(f, (uint16_t *)s->ar.gpe.en);
    for (i = 0; i < 3; i++) {
        qemu_get_be16s(f, &temp);
    }

267
    ret = vmstate_load_state(f, &vmstate_pci_status, &s->pci0_status, 1);
268 269 270
    return ret;
}

271 272 273 274 275 276 277 278 279 280 281 282
static bool vmstate_test_use_acpi_pci_hotplug(void *opaque, int version_id)
{
    PIIX4PMState *s = opaque;
    return s->use_acpi_pci_hotplug;
}

static bool vmstate_test_no_use_acpi_pci_hotplug(void *opaque, int version_id)
{
    PIIX4PMState *s = opaque;
    return !s->use_acpi_pci_hotplug;
}

283 284 285 286 287 288
/* qemu-kvm 1.2 uses version 3 but advertised as 2
 * To support incoming qemu-kvm 1.2 migration, change version_id
 * and minimum_version_id to 2 below (which breaks migration from
 * qemu 1.2).
 *
 */
289 290
static const VMStateDescription vmstate_acpi = {
    .name = "piix4_pm",
291 292
    .version_id = 3,
    .minimum_version_id = 3,
293
    .minimum_version_id_old = 1,
294
    .load_state_old = acpi_load_old,
295 296
    .post_load = vmstate_acpi_post_load,
    .fields      = (VMStateField []) {
297
        VMSTATE_PCI_DEVICE(parent_obj, PIIX4PMState),
G
Gerd Hoffmann 已提交
298 299 300
        VMSTATE_UINT16(ar.pm1.evt.sts, PIIX4PMState),
        VMSTATE_UINT16(ar.pm1.evt.en, PIIX4PMState),
        VMSTATE_UINT16(ar.pm1.cnt.cnt, PIIX4PMState),
301
        VMSTATE_STRUCT(apm, PIIX4PMState, 0, vmstate_apm, APMState),
G
Gerd Hoffmann 已提交
302 303 304
        VMSTATE_TIMER(ar.tmr.timer, PIIX4PMState),
        VMSTATE_INT64(ar.tmr.overflow_time, PIIX4PMState),
        VMSTATE_STRUCT(ar.gpe, PIIX4PMState, 2, vmstate_gpe, ACPIGPE),
305 306 307 308 309 310
        VMSTATE_STRUCT_TEST(pci0_status, PIIX4PMState,
                            vmstate_test_no_use_acpi_pci_hotplug,
                            2, vmstate_pci_status,
                            struct pci_status),
        VMSTATE_PCI_HOTPLUG(acpi_pci_hotplug, PIIX4PMState,
                            vmstate_test_use_acpi_pci_hotplug),
311 312 313 314
        VMSTATE_END_OF_LIST()
    }
};

315 316
static void acpi_piix_eject_slot(PIIX4PMState *s, unsigned slots)
{
A
Anthony Liguori 已提交
317
    BusChild *kid, *next;
P
Peter Crosthwaite 已提交
318
    BusState *bus = qdev_get_parent_bus(DEVICE(s));
319
    int slot = ffs(slots) - 1;
320
    bool slot_free = true;
321 322 323 324

    /* Mark request as complete */
    s->pci0_status.down &= ~(1U << slot);

A
Anthony Liguori 已提交
325 326
    QTAILQ_FOREACH_SAFE(kid, &bus->children, sibling, next) {
        DeviceState *qdev = kid->child;
327 328
        PCIDevice *dev = PCI_DEVICE(qdev);
        PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
329 330 331 332
        if (PCI_SLOT(dev->devfn) == slot) {
            if (pc->no_hotplug) {
                slot_free = false;
            } else {
333
                object_unparent(OBJECT(qdev));
334
            }
335 336
        }
    }
337 338 339
    if (slot_free) {
        s->pci0_slot_device_present &= ~(1U << slot);
    }
340 341
}

342 343
static void piix4_update_hotplug(PIIX4PMState *s)
{
P
Peter Crosthwaite 已提交
344
    BusState *bus = qdev_get_parent_bus(DEVICE(s));
A
Anthony Liguori 已提交
345
    BusChild *kid, *next;
346

347 348 349 350 351
    /* Execute any pending removes during reset */
    while (s->pci0_status.down) {
        acpi_piix_eject_slot(s, s->pci0_status.down);
    }

352
    s->pci0_hotplug_enable = ~0;
353
    s->pci0_slot_device_present = 0;
354

A
Anthony Liguori 已提交
355 356
    QTAILQ_FOREACH_SAFE(kid, &bus->children, sibling, next) {
        DeviceState *qdev = kid->child;
357 358
        PCIDevice *pdev = PCI_DEVICE(qdev);
        PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pdev);
359 360
        int slot = PCI_SLOT(pdev->devfn);

361
        if (pc->no_hotplug) {
362
            s->pci0_hotplug_enable &= ~(1U << slot);
363
        }
364 365

        s->pci0_slot_device_present |= (1U << slot);
366 367 368
    }
}

369 370 371
static void piix4_reset(void *opaque)
{
    PIIX4PMState *s = opaque;
372 373
    PCIDevice *d = PCI_DEVICE(s);
    uint8_t *pci_conf = d->config;
374 375 376 377 378 379

    pci_conf[0x58] = 0;
    pci_conf[0x59] = 0;
    pci_conf[0x5a] = 0;
    pci_conf[0x5b] = 0;

380 381 382
    pci_conf[0x40] = 0x01; /* PM io base read only bit */
    pci_conf[0x80] = 0;

383 384 385 386
    if (s->kvm_enabled) {
        /* Mark SMM as already inited (until KVM supports SMM). */
        pci_conf[0x5B] = 0x02;
    }
M
Michael S. Tsirkin 已提交
387
    pm_io_space_update(s);
388 389 390 391 392
    if (s->use_acpi_pci_hotplug) {
        acpi_pcihp_reset(&s->acpi_pci_hotplug);
    } else {
        piix4_update_hotplug(s);
    }
393 394
}

395
static void piix4_pm_powerdown_req(Notifier *n, void *opaque)
396
{
397
    PIIX4PMState *s = container_of(n, PIIX4PMState, powerdown_notifier);
398

G
Gerd Hoffmann 已提交
399 400
    assert(s != NULL);
    acpi_pm1_evt_power_down(&s->ar);
401 402
}

403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422
static int piix4_acpi_pci_hotplug(DeviceState *qdev, PCIDevice *dev,
                                  PCIHotplugState state)
{
    PIIX4PMState *s = PIIX4_PM(qdev);
    int ret = acpi_pcihp_device_hotplug(&s->acpi_pci_hotplug, dev, state);
    if (ret < 0) {
        return ret;
    }
    s->ar.gpe.sts[0] |= PIIX4_PCI_HOTPLUG_STATUS;

    acpi_update_sci(&s->ar, s->irq);
    return 0;
}

static void piix4_update_bus_hotplug(PCIBus *bus, void *opaque)
{
    PIIX4PMState *s = opaque;
    pci_bus_hotplug(bus, piix4_acpi_pci_hotplug, DEVICE(s));
}

423
static void piix4_pm_machine_ready(Notifier *n, void *opaque)
424 425
{
    PIIX4PMState *s = container_of(n, PIIX4PMState, machine_ready);
426 427
    PCIDevice *d = PCI_DEVICE(s);
    MemoryRegion *io_as = pci_address_space_io(d);
428 429
    uint8_t *pci_conf;

430
    pci_conf = d->config;
431
    pci_conf[0x5f] = 0x10 |
432
        (memory_region_present(io_as, 0x378) ? 0x80 : 0);
433
    pci_conf[0x63] = 0x60;
434 435
    pci_conf[0x67] = (memory_region_present(io_as, 0x3f8) ? 0x08 : 0) |
        (memory_region_present(io_as, 0x2f8) ? 0x90 : 0);
436 437 438 439

    if (s->use_acpi_pci_hotplug) {
        pci_for_each_bus(d->bus, piix4_update_bus_hotplug, s);
    }
440 441
}

M
Michael S. Tsirkin 已提交
442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463
static void piix4_pm_add_propeties(PIIX4PMState *s)
{
    static const uint8_t acpi_enable_cmd = ACPI_ENABLE;
    static const uint8_t acpi_disable_cmd = ACPI_DISABLE;
    static const uint32_t gpe0_blk = GPE_BASE;
    static const uint32_t gpe0_blk_len = GPE_LEN;
    static const uint16_t sci_int = 9;

    object_property_add_uint8_ptr(OBJECT(s), ACPI_PM_PROP_ACPI_ENABLE_CMD,
                                  &acpi_enable_cmd, NULL);
    object_property_add_uint8_ptr(OBJECT(s), ACPI_PM_PROP_ACPI_DISABLE_CMD,
                                  &acpi_disable_cmd, NULL);
    object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_GPE0_BLK,
                                  &gpe0_blk, NULL);
    object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_GPE0_BLK_LEN,
                                  &gpe0_blk_len, NULL);
    object_property_add_uint16_ptr(OBJECT(s), ACPI_PM_PROP_SCI_INT,
                                  &sci_int, NULL);
    object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_PM_IO_BASE,
                                  &s->io_base, NULL);
}

I
Isaku Yamahata 已提交
464
static int piix4_pm_initfn(PCIDevice *dev)
465
{
P
Peter Crosthwaite 已提交
466
    PIIX4PMState *s = PIIX4_PM(dev);
467 468
    uint8_t *pci_conf;

469
    pci_conf = dev->config;
470 471 472 473 474 475
    pci_conf[0x06] = 0x80;
    pci_conf[0x07] = 0x02;
    pci_conf[0x09] = 0x00;
    pci_conf[0x3d] = 0x01; // interrupt pin 1

    /* APM */
J
Julien Grall 已提交
476
    apm_init(dev, &s->apm, apm_ctrl_changed, s);
477 478 479 480 481 482 483 484 485

    if (s->kvm_enabled) {
        /* Mark SMM as already inited to prevent SMM from running.  KVM does not
         * support SMM mode. */
        pci_conf[0x5B] = 0x02;
    }

    /* XXX: which specification is used ? The i82731AB has different
       mappings */
I
Isaku Yamahata 已提交
486 487
    pci_conf[0x90] = s->smb_io_base | 1;
    pci_conf[0x91] = s->smb_io_base >> 8;
488
    pci_conf[0xd2] = 0x09;
P
Peter Crosthwaite 已提交
489
    pm_smbus_init(DEVICE(dev), &s->smb);
G
Gerd Hoffmann 已提交
490
    memory_region_set_enabled(&s->smb.io, pci_conf[0xd2] & 1);
491 492
    memory_region_add_subregion(pci_address_space_io(dev),
                                s->smb_io_base, &s->smb.io);
493

494
    memory_region_init(&s->io, OBJECT(s), "piix4-pm", 64);
G
Gerd Hoffmann 已提交
495
    memory_region_set_enabled(&s->io, false);
496 497
    memory_region_add_subregion(pci_address_space_io(dev),
                                0, &s->io);
498

G
Gerd Hoffmann 已提交
499
    acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io);
G
Gerd Hoffmann 已提交
500
    acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io);
501
    acpi_pm1_cnt_init(&s->ar, &s->io, s->s4_val);
G
Gerd Hoffmann 已提交
502
    acpi_gpe_init(&s->ar, GPE_LEN);
503

504 505
    s->powerdown_notifier.notify = piix4_pm_powerdown_req;
    qemu_register_powerdown_notifier(&s->powerdown_notifier);
506

507 508
    s->machine_ready.notify = piix4_pm_machine_ready;
    qemu_add_machine_init_done_notifier(&s->machine_ready);
I
Isaku Yamahata 已提交
509
    qemu_register_reset(piix4_reset, s);
510 511

    piix4_acpi_system_hot_add_init(pci_address_space_io(dev), dev->bus, s);
I
Isaku Yamahata 已提交
512

M
Michael S. Tsirkin 已提交
513
    piix4_pm_add_propeties(s);
I
Isaku Yamahata 已提交
514 515 516
    return 0;
}

M
Michael S. Tsirkin 已提交
517 518 519 520 521 522 523 524 525 526 527
Object *piix4_pm_find(void)
{
    bool ambig;
    Object *o = object_resolve_path_type("", TYPE_PIIX4_PM, &ambig);

    if (ambig || !o) {
        return NULL;
    }
    return o;
}

I
Isaku Yamahata 已提交
528
i2c_bus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
529
                       qemu_irq sci_irq, qemu_irq smi_irq,
L
Laszlo Ersek 已提交
530
                       int kvm_enabled, FWCfgState *fw_cfg)
I
Isaku Yamahata 已提交
531
{
P
Peter Crosthwaite 已提交
532
    DeviceState *dev;
I
Isaku Yamahata 已提交
533 534
    PIIX4PMState *s;

P
Peter Crosthwaite 已提交
535 536
    dev = DEVICE(pci_create(bus, devfn, TYPE_PIIX4_PM));
    qdev_prop_set_uint32(dev, "smb_io_base", smb_io_base);
537

P
Peter Crosthwaite 已提交
538
    s = PIIX4_PM(dev);
539 540
    s->irq = sci_irq;
    s->smi_irq = smi_irq;
I
Isaku Yamahata 已提交
541 542
    s->kvm_enabled = kvm_enabled;

P
Peter Crosthwaite 已提交
543
    qdev_init_nofail(dev);
544

545 546 547 548 549 550 551 552
    if (fw_cfg) {
        uint8_t suspend[6] = {128, 0, 0, 129, 128, 128};
        suspend[3] = 1 | ((!s->disable_s3) << 7);
        suspend[4] = s->s4_val | ((!s->disable_s4) << 7);

        fw_cfg_add_file(fw_cfg, "etc/system-states", g_memdup(suspend, 6), 6);
    }

553 554 555
    return s->smb.smbus;
}

556 557
static Property piix4_pm_properties[] = {
    DEFINE_PROP_UINT32("smb_io_base", PIIX4PMState, smb_io_base, 0),
558 559 560
    DEFINE_PROP_UINT8(ACPI_PM_PROP_S3_DISABLED, PIIX4PMState, disable_s3, 0),
    DEFINE_PROP_UINT8(ACPI_PM_PROP_S4_DISABLED, PIIX4PMState, disable_s4, 0),
    DEFINE_PROP_UINT8(ACPI_PM_PROP_S4_VAL, PIIX4PMState, s4_val, 2),
561 562
    DEFINE_PROP_BOOL("acpi-pci-hotplug-with-bridge-support", PIIX4PMState,
                     use_acpi_pci_hotplug, true),
563 564 565 566 567
    DEFINE_PROP_END_OF_LIST(),
};

static void piix4_pm_class_init(ObjectClass *klass, void *data)
{
568
    DeviceClass *dc = DEVICE_CLASS(klass);
569 570 571 572 573 574 575 576 577
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);

    k->no_hotplug = 1;
    k->init = piix4_pm_initfn;
    k->config_write = pm_write_config;
    k->vendor_id = PCI_VENDOR_ID_INTEL;
    k->device_id = PCI_DEVICE_ID_INTEL_82371AB_3;
    k->revision = 0x03;
    k->class_id = PCI_CLASS_BRIDGE_OTHER;
578 579 580
    dc->desc = "PM";
    dc->vmsd = &vmstate_acpi;
    dc->props = piix4_pm_properties;
581 582 583 584 585
    /*
     * Reason: part of PIIX4 southbridge, needs to be wired up,
     * e.g. by mips_malta_init()
     */
    dc->cannot_instantiate_with_device_add_yet = true;
586 587
}

588
static const TypeInfo piix4_pm_info = {
P
Peter Crosthwaite 已提交
589
    .name          = TYPE_PIIX4_PM,
590 591 592
    .parent        = TYPE_PCI_DEVICE,
    .instance_size = sizeof(PIIX4PMState),
    .class_init    = piix4_pm_class_init,
I
Isaku Yamahata 已提交
593 594
};

A
Andreas Färber 已提交
595
static void piix4_pm_register_types(void)
I
Isaku Yamahata 已提交
596
{
597
    type_register_static(&piix4_pm_info);
I
Isaku Yamahata 已提交
598 599
}

A
Andreas Färber 已提交
600
type_init(piix4_pm_register_types)
I
Isaku Yamahata 已提交
601

602
static uint64_t gpe_readb(void *opaque, hwaddr addr, unsigned width)
603
{
604
    PIIX4PMState *s = opaque;
G
Gerd Hoffmann 已提交
605
    uint32_t val = acpi_gpe_ioport_readb(&s->ar, addr);
606

607
    PIIX4_DPRINTF("gpe read %" HWADDR_PRIx " == %" PRIu32 "\n", addr, val);
608 609 610
    return val;
}

611 612
static void gpe_writeb(void *opaque, hwaddr addr, uint64_t val,
                       unsigned width)
613
{
614 615
    PIIX4PMState *s = opaque;

G
Gerd Hoffmann 已提交
616
    acpi_gpe_ioport_writeb(&s->ar, addr, val);
617
    acpi_update_sci(&s->ar, s->irq);
618

619
    PIIX4_DPRINTF("gpe write %" HWADDR_PRIx " <== %" PRIu64 "\n", addr, val);
620 621
}

622 623 624 625 626 627 628 629 630 631
static const MemoryRegionOps piix4_gpe_ops = {
    .read = gpe_readb,
    .write = gpe_writeb,
    .valid.min_access_size = 1,
    .valid.max_access_size = 4,
    .impl.min_access_size = 1,
    .impl.max_access_size = 1,
    .endianness = DEVICE_LITTLE_ENDIAN,
};

632
static uint64_t pci_read(void *opaque, hwaddr addr, unsigned int size)
633
{
634
    PIIX4PMState *s = opaque;
635 636 637 638 639 640 641
    uint32_t val = 0;

    switch (addr) {
    case PCI_UP_BASE - PCI_HOTPLUG_ADDR:
        /* Manufacture an "up" value to cause a device check on any hotplug
         * slot with a device.  Extra device checks are harmless. */
        val = s->pci0_slot_device_present & s->pci0_hotplug_enable;
642
        PIIX4_DPRINTF("pci_up_read %" PRIu32 "\n", val);
643 644 645
        break;
    case PCI_DOWN_BASE - PCI_HOTPLUG_ADDR:
        val = s->pci0_status.down;
646
        PIIX4_DPRINTF("pci_down_read %" PRIu32 "\n", val);
647 648 649
        break;
    case PCI_EJ_BASE - PCI_HOTPLUG_ADDR:
        /* No feature defined yet */
650
        PIIX4_DPRINTF("pci_features_read %" PRIu32 "\n", val);
651 652 653 654 655 656 657
        break;
    case PCI_RMV_BASE - PCI_HOTPLUG_ADDR:
        val = s->pci0_hotplug_enable;
        break;
    default:
        break;
    }
658 659

    return val;
660 661
}

662 663
static void pci_write(void *opaque, hwaddr addr, uint64_t data,
                      unsigned int size)
664
{
665 666 667
    switch (addr) {
    case PCI_EJ_BASE - PCI_HOTPLUG_ADDR:
        acpi_piix_eject_slot(opaque, (uint32_t)data);
668
        PIIX4_DPRINTF("pciej write %" HWADDR_PRIx " <== %" PRIu64 "\n",
669 670 671 672 673
                      addr, data);
        break;
    default:
        break;
    }
674 675
}

676
static const MemoryRegionOps piix4_pci_ops = {
677 678
    .read = pci_read,
    .write = pci_write,
679
    .endianness = DEVICE_LITTLE_ENDIAN,
680 681 682 683
    .valid = {
        .min_access_size = 4,
        .max_access_size = 4,
    },
684 685
};

686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732
static uint64_t cpu_status_read(void *opaque, hwaddr addr, unsigned int size)
{
    PIIX4PMState *s = opaque;
    CPUStatus *cpus = &s->gpe_cpu;
    uint64_t val = cpus->sts[addr];

    return val;
}

static void cpu_status_write(void *opaque, hwaddr addr, uint64_t data,
                             unsigned int size)
{
    /* TODO: implement VCPU removal on guest signal that CPU can be removed */
}

static const MemoryRegionOps cpu_hotplug_ops = {
    .read = cpu_status_read,
    .write = cpu_status_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
    .valid = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
};

typedef enum {
    PLUG,
    UNPLUG,
} HotplugEventType;

static void piix4_cpu_hotplug_req(PIIX4PMState *s, CPUState *cpu,
                                  HotplugEventType action)
{
    CPUStatus *g = &s->gpe_cpu;
    ACPIGPE *gpe = &s->ar.gpe;
    CPUClass *k = CPU_GET_CLASS(cpu);
    int64_t cpu_id;

    assert(s != NULL);

    *gpe->sts = *gpe->sts | PIIX4_CPU_HOTPLUG_STATUS;
    cpu_id = k->get_arch_id(CPU(cpu));
    if (action == PLUG) {
        g->sts[cpu_id / 8] |= (1 << (cpu_id % 8));
    } else {
        g->sts[cpu_id / 8] &= ~(1 << (cpu_id % 8));
    }
733
    acpi_update_sci(&s->ar, s->irq);
734 735 736 737 738 739 740 741 742
}

static void piix4_cpu_added_req(Notifier *n, void *opaque)
{
    PIIX4PMState *s = container_of(n, PIIX4PMState, cpu_added_notifier);

    piix4_cpu_hotplug_req(s, CPU(opaque), PLUG);
}

743 744
static int piix4_device_hotplug(DeviceState *qdev, PCIDevice *dev,
                                PCIHotplugState state);
745

746 747
static void piix4_acpi_system_hot_add_init(MemoryRegion *parent,
                                           PCIBus *bus, PIIX4PMState *s)
748
{
749 750
    CPUState *cpu;

751 752
    memory_region_init_io(&s->io_gpe, OBJECT(s), &piix4_gpe_ops, s,
                          "acpi-gpe0", GPE_LEN);
753
    memory_region_add_subregion(parent, GPE_BASE, &s->io_gpe);
754

755 756 757 758 759 760 761 762 763
    if (s->use_acpi_pci_hotplug) {
        acpi_pcihp_init(&s->acpi_pci_hotplug, bus, parent);
    } else {
        memory_region_init_io(&s->io_pci, OBJECT(s), &piix4_pci_ops, s,
                              "acpi-pci-hotplug", PCI_HOTPLUG_SIZE);
        memory_region_add_subregion(parent, PCI_HOTPLUG_ADDR,
                                    &s->io_pci);
        pci_bus_hotplug(bus, piix4_device_hotplug, DEVICE(s));
    }
764

765 766 767 768 769 770 771
    CPU_FOREACH(cpu) {
        CPUClass *cc = CPU_GET_CLASS(cpu);
        int64_t id = cc->get_arch_id(cpu);

        g_assert((id / 8) < PIIX4_PROC_LEN);
        s->gpe_cpu.sts[id / 8] |= (1 << (id % 8));
    }
772 773
    memory_region_init_io(&s->io_cpu, OBJECT(s), &cpu_hotplug_ops, s,
                          "acpi-cpu-hotplug", PIIX4_PROC_LEN);
774 775 776
    memory_region_add_subregion(parent, PIIX4_PROC_BASE, &s->io_cpu);
    s->cpu_added_notifier.notify = piix4_cpu_added_req;
    qemu_register_cpu_added_notifier(&s->cpu_added_notifier);
777 778
}

779
static void enable_device(PIIX4PMState *s, int slot)
780
{
G
Gerd Hoffmann 已提交
781
    s->ar.gpe.sts[0] |= PIIX4_PCI_HOTPLUG_STATUS;
782
    s->pci0_slot_device_present |= (1U << slot);
783 784
}

785
static void disable_device(PIIX4PMState *s, int slot)
786
{
G
Gerd Hoffmann 已提交
787
    s->ar.gpe.sts[0] |= PIIX4_PCI_HOTPLUG_STATUS;
788
    s->pci0_status.down |= (1U << slot);
789 790
}

791 792
static int piix4_device_hotplug(DeviceState *qdev, PCIDevice *dev,
				PCIHotplugState state)
793 794
{
    int slot = PCI_SLOT(dev->devfn);
P
Peter Crosthwaite 已提交
795
    PIIX4PMState *s = PIIX4_PM(qdev);
796

797 798 799 800
    /* Don't send event when device is enabled during qemu machine creation:
     * it is present on boot, no hotplug event is necessary. We do send an
     * event when the device is disabled later. */
    if (state == PCI_COLDPLUG_ENABLED) {
801
        s->pci0_slot_device_present |= (1U << slot);
802
        return 0;
803
    }
804

805
    if (state == PCI_HOTPLUG_ENABLED) {
806 807 808 809
        enable_device(s, slot);
    } else {
        disable_device(s, slot);
    }
810

811
    acpi_update_sci(&s->ar, s->irq);
812

813 814
    return 0;
}