piix4.c 17.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 * ACPI implementation
 *
 * Copyright (c) 2006 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License version 2 as published by the Free Software Foundation.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>
17 18 19
 *
 * Contributions after 2012-01-13 are licensed under the terms of the
 * GNU GPL, version 2 or (at your option) any later version.
20
 */
21
#include "hw/hw.h"
P
Paolo Bonzini 已提交
22 23 24
#include "hw/i386/pc.h"
#include "hw/isa/apm.h"
#include "hw/i2c/pm_smbus.h"
25
#include "hw/pci/pci.h"
P
Paolo Bonzini 已提交
26
#include "hw/acpi/acpi.h"
27
#include "sysemu/sysemu.h"
28
#include "qemu/range.h"
29
#include "exec/ioport.h"
P
Paolo Bonzini 已提交
30
#include "hw/nvram/fw_cfg.h"
31
#include "exec/address-spaces.h"
M
Michael S. Tsirkin 已提交
32
#include "hw/acpi/piix4.h"
33
#include "hw/acpi/pcihp.h"
34
#include "hw/acpi/cpu_hotplug.h"
35
#include "hw/hotplug.h"
36 37 38

//#define DEBUG

39 40 41 42 43 44
#ifdef DEBUG
# define PIIX4_DPRINTF(format, ...)     printf(format, ## __VA_ARGS__)
#else
# define PIIX4_DPRINTF(format, ...)     do { } while (0)
#endif

45
#define GPE_BASE 0xafe0
46
#define GPE_LEN 4
47

48
struct pci_status {
49
    uint32_t up; /* deprecated, maintained for migration compatibility */
50 51 52
    uint32_t down;
};

53
typedef struct PIIX4PMState {
54 55 56
    /*< private >*/
    PCIDevice parent_obj;
    /*< public >*/
57

G
Gerd Hoffmann 已提交
58
    MemoryRegion io;
M
Michael S. Tsirkin 已提交
59 60
    uint32_t io_base;

61
    MemoryRegion io_gpe;
G
Gerd Hoffmann 已提交
62
    ACPIREGS ar;
63 64 65 66

    APMState apm;

    PMSMBus smb;
I
Isaku Yamahata 已提交
67
    uint32_t smb_io_base;
68 69 70 71

    qemu_irq irq;
    qemu_irq smi_irq;
    int kvm_enabled;
72
    Notifier machine_ready;
73
    Notifier powerdown_notifier;
74

75 76 77
    AcpiPciHpState acpi_pci_hotplug;
    bool use_acpi_pci_hotplug;

78 79 80
    uint8_t disable_s3;
    uint8_t disable_s4;
    uint8_t s4_val;
81

82
    AcpiCpuHotplug gpe_cpu;
83
    Notifier cpu_added_notifier;
84 85
} PIIX4PMState;

P
Peter Crosthwaite 已提交
86 87 88 89 90
#define TYPE_PIIX4_PM "PIIX4_PM"

#define PIIX4_PM(obj) \
    OBJECT_CHECK(PIIX4PMState, (obj), TYPE_PIIX4_PM)

91 92
static void piix4_acpi_system_hot_add_init(MemoryRegion *parent,
                                           PCIBus *bus, PIIX4PMState *s);
93

94 95 96
#define ACPI_ENABLE 0xf1
#define ACPI_DISABLE 0xf0

G
Gerd Hoffmann 已提交
97
static void pm_tmr_timer(ACPIREGS *ar)
98
{
G
Gerd Hoffmann 已提交
99
    PIIX4PMState *s = container_of(ar, PIIX4PMState, ar);
100
    acpi_update_sci(&s->ar, s->irq);
101 102 103 104 105
}

static void apm_ctrl_changed(uint32_t val, void *arg)
{
    PIIX4PMState *s = arg;
106
    PCIDevice *d = PCI_DEVICE(s);
107 108

    /* ACPI specs 3.0, 4.7.2.5 */
G
Gerd Hoffmann 已提交
109
    acpi_pm1_cnt_update(&s->ar, val == ACPI_ENABLE, val == ACPI_DISABLE);
110

111
    if (d->config[0x5b] & (1 << 1)) {
112 113 114 115 116 117 118 119
        if (s->smi_irq) {
            qemu_irq_raise(s->smi_irq);
        }
    }
}

static void pm_io_space_update(PIIX4PMState *s)
{
120
    PCIDevice *d = PCI_DEVICE(s);
121

M
Michael S. Tsirkin 已提交
122 123
    s->io_base = le32_to_cpu(*(uint32_t *)(d->config + 0x40));
    s->io_base &= 0xffc0;
124

G
Gerd Hoffmann 已提交
125
    memory_region_transaction_begin();
126
    memory_region_set_enabled(&s->io, d->config[0x80] & 1);
M
Michael S. Tsirkin 已提交
127
    memory_region_set_address(&s->io, s->io_base);
G
Gerd Hoffmann 已提交
128
    memory_region_transaction_commit();
129 130
}

G
Gerd Hoffmann 已提交
131 132
static void smbus_io_space_update(PIIX4PMState *s)
{
133 134 135
    PCIDevice *d = PCI_DEVICE(s);

    s->smb_io_base = le32_to_cpu(*(uint32_t *)(d->config + 0x90));
G
Gerd Hoffmann 已提交
136 137 138
    s->smb_io_base &= 0xffc0;

    memory_region_transaction_begin();
139
    memory_region_set_enabled(&s->smb.io, d->config[0xd2] & 1);
G
Gerd Hoffmann 已提交
140 141
    memory_region_set_address(&s->smb.io, s->smb_io_base);
    memory_region_transaction_commit();
142 143 144 145 146 147
}

static void pm_write_config(PCIDevice *d,
                            uint32_t address, uint32_t val, int len)
{
    pci_default_write_config(d, address, val, len);
G
Gerd Hoffmann 已提交
148 149
    if (range_covers_byte(address, len, 0x80) ||
        ranges_overlap(address, len, 0x40, 4)) {
150
        pm_io_space_update((PIIX4PMState *)d);
G
Gerd Hoffmann 已提交
151 152 153 154 155
    }
    if (range_covers_byte(address, len, 0xd2) ||
        ranges_overlap(address, len, 0x90, 4)) {
        smbus_io_space_update((PIIX4PMState *)d);
    }
156 157 158 159 160 161 162 163 164 165
}

static int vmstate_acpi_post_load(void *opaque, int version_id)
{
    PIIX4PMState *s = opaque;

    pm_io_space_update(s);
    return 0;
}

166 167 168 169 170 171
#define VMSTATE_GPE_ARRAY(_field, _state)                            \
 {                                                                   \
     .name       = (stringify(_field)),                              \
     .version_id = 0,                                                \
     .info       = &vmstate_info_uint16,                             \
     .size       = sizeof(uint16_t),                                 \
172
     .flags      = VMS_SINGLE | VMS_POINTER,                         \
173 174 175
     .offset     = vmstate_offset_pointer(_state, _field, uint8_t),  \
 }

176 177 178 179
static const VMStateDescription vmstate_gpe = {
    .name = "gpe",
    .version_id = 1,
    .minimum_version_id = 1,
180
    .fields = (VMStateField[]) {
181 182
        VMSTATE_GPE_ARRAY(sts, ACPIGPE),
        VMSTATE_GPE_ARRAY(en, ACPIGPE),
183 184 185 186 187 188 189 190
        VMSTATE_END_OF_LIST()
    }
};

static const VMStateDescription vmstate_pci_status = {
    .name = "pci_status",
    .version_id = 1,
    .minimum_version_id = 1,
191
    .fields = (VMStateField[]) {
192 193
        VMSTATE_UINT32(up, struct AcpiPciHpPciStatus),
        VMSTATE_UINT32(down, struct AcpiPciHpPciStatus),
194 195 196 197
        VMSTATE_END_OF_LIST()
    }
};

198 199 200 201 202 203
static int acpi_load_old(QEMUFile *f, void *opaque, int version_id)
{
    PIIX4PMState *s = opaque;
    int ret, i;
    uint16_t temp;

204
    ret = pci_device_load(PCI_DEVICE(s), f);
205 206 207 208 209 210 211
    if (ret < 0) {
        return ret;
    }
    qemu_get_be16s(f, &s->ar.pm1.evt.sts);
    qemu_get_be16s(f, &s->ar.pm1.evt.en);
    qemu_get_be16s(f, &s->ar.pm1.cnt.cnt);

212
    ret = vmstate_load_state(f, &vmstate_apm, &s->apm, 1);
213 214 215 216
    if (ret) {
        return ret;
    }

217
    timer_get(f, s->ar.tmr.timer);
218 219 220 221 222 223 224 225 226 227 228 229
    qemu_get_sbe64s(f, &s->ar.tmr.overflow_time);

    qemu_get_be16s(f, (uint16_t *)s->ar.gpe.sts);
    for (i = 0; i < 3; i++) {
        qemu_get_be16s(f, &temp);
    }

    qemu_get_be16s(f, (uint16_t *)s->ar.gpe.en);
    for (i = 0; i < 3; i++) {
        qemu_get_be16s(f, &temp);
    }

230 231
    ret = vmstate_load_state(f, &vmstate_pci_status,
        &s->acpi_pci_hotplug.acpi_pcihp_pci_status[ACPI_PCIHP_BSEL_DEFAULT], 1);
232 233 234
    return ret;
}

235 236 237 238 239 240 241 242 243 244 245 246
static bool vmstate_test_use_acpi_pci_hotplug(void *opaque, int version_id)
{
    PIIX4PMState *s = opaque;
    return s->use_acpi_pci_hotplug;
}

static bool vmstate_test_no_use_acpi_pci_hotplug(void *opaque, int version_id)
{
    PIIX4PMState *s = opaque;
    return !s->use_acpi_pci_hotplug;
}

247 248 249 250 251 252
/* qemu-kvm 1.2 uses version 3 but advertised as 2
 * To support incoming qemu-kvm 1.2 migration, change version_id
 * and minimum_version_id to 2 below (which breaks migration from
 * qemu 1.2).
 *
 */
253 254
static const VMStateDescription vmstate_acpi = {
    .name = "piix4_pm",
255 256
    .version_id = 3,
    .minimum_version_id = 3,
257
    .minimum_version_id_old = 1,
258
    .load_state_old = acpi_load_old,
259
    .post_load = vmstate_acpi_post_load,
260
    .fields = (VMStateField[]) {
261
        VMSTATE_PCI_DEVICE(parent_obj, PIIX4PMState),
G
Gerd Hoffmann 已提交
262 263 264
        VMSTATE_UINT16(ar.pm1.evt.sts, PIIX4PMState),
        VMSTATE_UINT16(ar.pm1.evt.en, PIIX4PMState),
        VMSTATE_UINT16(ar.pm1.cnt.cnt, PIIX4PMState),
265
        VMSTATE_STRUCT(apm, PIIX4PMState, 0, vmstate_apm, APMState),
G
Gerd Hoffmann 已提交
266 267 268
        VMSTATE_TIMER(ar.tmr.timer, PIIX4PMState),
        VMSTATE_INT64(ar.tmr.overflow_time, PIIX4PMState),
        VMSTATE_STRUCT(ar.gpe, PIIX4PMState, 2, vmstate_gpe, ACPIGPE),
269 270 271 272 273 274
        VMSTATE_STRUCT_TEST(
            acpi_pci_hotplug.acpi_pcihp_pci_status[ACPI_PCIHP_BSEL_DEFAULT],
            PIIX4PMState,
            vmstate_test_no_use_acpi_pci_hotplug,
            2, vmstate_pci_status,
            struct AcpiPciHpPciStatus),
275 276
        VMSTATE_PCI_HOTPLUG(acpi_pci_hotplug, PIIX4PMState,
                            vmstate_test_use_acpi_pci_hotplug),
277 278 279 280 281 282 283
        VMSTATE_END_OF_LIST()
    }
};

static void piix4_reset(void *opaque)
{
    PIIX4PMState *s = opaque;
284 285
    PCIDevice *d = PCI_DEVICE(s);
    uint8_t *pci_conf = d->config;
286 287 288 289 290 291

    pci_conf[0x58] = 0;
    pci_conf[0x59] = 0;
    pci_conf[0x5a] = 0;
    pci_conf[0x5b] = 0;

292 293 294
    pci_conf[0x40] = 0x01; /* PM io base read only bit */
    pci_conf[0x80] = 0;

295 296 297 298
    if (s->kvm_enabled) {
        /* Mark SMM as already inited (until KVM supports SMM). */
        pci_conf[0x5B] = 0x02;
    }
M
Michael S. Tsirkin 已提交
299
    pm_io_space_update(s);
300
    acpi_pcihp_reset(&s->acpi_pci_hotplug);
301 302
}

303
static void piix4_pm_powerdown_req(Notifier *n, void *opaque)
304
{
305
    PIIX4PMState *s = container_of(n, PIIX4PMState, powerdown_notifier);
306

G
Gerd Hoffmann 已提交
307 308
    assert(s != NULL);
    acpi_pm1_evt_power_down(&s->ar);
309 310
}

311 312
static void piix4_pci_device_plug_cb(HotplugHandler *hotplug_dev,
                                     DeviceState *dev, Error **errp)
313
{
314 315 316
    PIIX4PMState *s = PIIX4_PM(hotplug_dev);
    acpi_pcihp_device_plug_cb(&s->ar, s->irq, &s->acpi_pci_hotplug, dev, errp);
}
317

318 319 320 321 322 323
static void piix4_pci_device_unplug_cb(HotplugHandler *hotplug_dev,
                                       DeviceState *dev, Error **errp)
{
    PIIX4PMState *s = PIIX4_PM(hotplug_dev);
    acpi_pcihp_device_unplug_cb(&s->ar, s->irq, &s->acpi_pci_hotplug, dev,
                                errp);
324 325
}

326
static void piix4_update_bus_hotplug(PCIBus *pci_bus, void *opaque)
327 328
{
    PIIX4PMState *s = opaque;
329 330

    qbus_set_hotplug_handler(BUS(pci_bus), DEVICE(s), &error_abort);
331 332
}

333
static void piix4_pm_machine_ready(Notifier *n, void *opaque)
334 335
{
    PIIX4PMState *s = container_of(n, PIIX4PMState, machine_ready);
336 337
    PCIDevice *d = PCI_DEVICE(s);
    MemoryRegion *io_as = pci_address_space_io(d);
338 339
    uint8_t *pci_conf;

340
    pci_conf = d->config;
341
    pci_conf[0x5f] = 0x10 |
342
        (memory_region_present(io_as, 0x378) ? 0x80 : 0);
343
    pci_conf[0x63] = 0x60;
344 345
    pci_conf[0x67] = (memory_region_present(io_as, 0x3f8) ? 0x08 : 0) |
        (memory_region_present(io_as, 0x2f8) ? 0x90 : 0);
346 347 348

    if (s->use_acpi_pci_hotplug) {
        pci_for_each_bus(d->bus, piix4_update_bus_hotplug, s);
349 350
    } else {
        piix4_update_bus_hotplug(d->bus, s);
351
    }
352 353
}

M
Michael S. Tsirkin 已提交
354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375
static void piix4_pm_add_propeties(PIIX4PMState *s)
{
    static const uint8_t acpi_enable_cmd = ACPI_ENABLE;
    static const uint8_t acpi_disable_cmd = ACPI_DISABLE;
    static const uint32_t gpe0_blk = GPE_BASE;
    static const uint32_t gpe0_blk_len = GPE_LEN;
    static const uint16_t sci_int = 9;

    object_property_add_uint8_ptr(OBJECT(s), ACPI_PM_PROP_ACPI_ENABLE_CMD,
                                  &acpi_enable_cmd, NULL);
    object_property_add_uint8_ptr(OBJECT(s), ACPI_PM_PROP_ACPI_DISABLE_CMD,
                                  &acpi_disable_cmd, NULL);
    object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_GPE0_BLK,
                                  &gpe0_blk, NULL);
    object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_GPE0_BLK_LEN,
                                  &gpe0_blk_len, NULL);
    object_property_add_uint16_ptr(OBJECT(s), ACPI_PM_PROP_SCI_INT,
                                  &sci_int, NULL);
    object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_PM_IO_BASE,
                                  &s->io_base, NULL);
}

I
Isaku Yamahata 已提交
376
static int piix4_pm_initfn(PCIDevice *dev)
377
{
P
Peter Crosthwaite 已提交
378
    PIIX4PMState *s = PIIX4_PM(dev);
379 380
    uint8_t *pci_conf;

381
    pci_conf = dev->config;
382 383 384 385 386 387
    pci_conf[0x06] = 0x80;
    pci_conf[0x07] = 0x02;
    pci_conf[0x09] = 0x00;
    pci_conf[0x3d] = 0x01; // interrupt pin 1

    /* APM */
J
Julien Grall 已提交
388
    apm_init(dev, &s->apm, apm_ctrl_changed, s);
389 390 391 392 393 394 395 396 397

    if (s->kvm_enabled) {
        /* Mark SMM as already inited to prevent SMM from running.  KVM does not
         * support SMM mode. */
        pci_conf[0x5B] = 0x02;
    }

    /* XXX: which specification is used ? The i82731AB has different
       mappings */
I
Isaku Yamahata 已提交
398 399
    pci_conf[0x90] = s->smb_io_base | 1;
    pci_conf[0x91] = s->smb_io_base >> 8;
400
    pci_conf[0xd2] = 0x09;
P
Peter Crosthwaite 已提交
401
    pm_smbus_init(DEVICE(dev), &s->smb);
G
Gerd Hoffmann 已提交
402
    memory_region_set_enabled(&s->smb.io, pci_conf[0xd2] & 1);
403 404
    memory_region_add_subregion(pci_address_space_io(dev),
                                s->smb_io_base, &s->smb.io);
405

406
    memory_region_init(&s->io, OBJECT(s), "piix4-pm", 64);
G
Gerd Hoffmann 已提交
407
    memory_region_set_enabled(&s->io, false);
408 409
    memory_region_add_subregion(pci_address_space_io(dev),
                                0, &s->io);
410

G
Gerd Hoffmann 已提交
411
    acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io);
G
Gerd Hoffmann 已提交
412
    acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io);
413
    acpi_pm1_cnt_init(&s->ar, &s->io, s->s4_val);
G
Gerd Hoffmann 已提交
414
    acpi_gpe_init(&s->ar, GPE_LEN);
415

416 417
    s->powerdown_notifier.notify = piix4_pm_powerdown_req;
    qemu_register_powerdown_notifier(&s->powerdown_notifier);
418

419 420
    s->machine_ready.notify = piix4_pm_machine_ready;
    qemu_add_machine_init_done_notifier(&s->machine_ready);
I
Isaku Yamahata 已提交
421
    qemu_register_reset(piix4_reset, s);
422 423

    piix4_acpi_system_hot_add_init(pci_address_space_io(dev), dev->bus, s);
I
Isaku Yamahata 已提交
424

M
Michael S. Tsirkin 已提交
425
    piix4_pm_add_propeties(s);
I
Isaku Yamahata 已提交
426 427 428
    return 0;
}

M
Michael S. Tsirkin 已提交
429 430 431 432 433 434 435 436 437 438 439
Object *piix4_pm_find(void)
{
    bool ambig;
    Object *o = object_resolve_path_type("", TYPE_PIIX4_PM, &ambig);

    if (ambig || !o) {
        return NULL;
    }
    return o;
}

A
Andreas Färber 已提交
440 441 442
I2CBus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
                      qemu_irq sci_irq, qemu_irq smi_irq,
                      int kvm_enabled, FWCfgState *fw_cfg)
I
Isaku Yamahata 已提交
443
{
P
Peter Crosthwaite 已提交
444
    DeviceState *dev;
I
Isaku Yamahata 已提交
445 446
    PIIX4PMState *s;

P
Peter Crosthwaite 已提交
447 448
    dev = DEVICE(pci_create(bus, devfn, TYPE_PIIX4_PM));
    qdev_prop_set_uint32(dev, "smb_io_base", smb_io_base);
449

P
Peter Crosthwaite 已提交
450
    s = PIIX4_PM(dev);
451 452
    s->irq = sci_irq;
    s->smi_irq = smi_irq;
I
Isaku Yamahata 已提交
453 454
    s->kvm_enabled = kvm_enabled;

P
Peter Crosthwaite 已提交
455
    qdev_init_nofail(dev);
456

457 458 459 460 461 462 463 464
    if (fw_cfg) {
        uint8_t suspend[6] = {128, 0, 0, 129, 128, 128};
        suspend[3] = 1 | ((!s->disable_s3) << 7);
        suspend[4] = s->s4_val | ((!s->disable_s4) << 7);

        fw_cfg_add_file(fw_cfg, "etc/system-states", g_memdup(suspend, 6), 6);
    }

465 466 467
    return s->smb.smbus;
}

468
static uint64_t gpe_readb(void *opaque, hwaddr addr, unsigned width)
469
{
470
    PIIX4PMState *s = opaque;
G
Gerd Hoffmann 已提交
471
    uint32_t val = acpi_gpe_ioport_readb(&s->ar, addr);
472

473
    PIIX4_DPRINTF("gpe read %" HWADDR_PRIx " == %" PRIu32 "\n", addr, val);
474 475 476
    return val;
}

477 478
static void gpe_writeb(void *opaque, hwaddr addr, uint64_t val,
                       unsigned width)
479
{
480 481
    PIIX4PMState *s = opaque;

G
Gerd Hoffmann 已提交
482
    acpi_gpe_ioport_writeb(&s->ar, addr, val);
483
    acpi_update_sci(&s->ar, s->irq);
484

485
    PIIX4_DPRINTF("gpe write %" HWADDR_PRIx " <== %" PRIu64 "\n", addr, val);
486 487
}

488 489 490 491 492 493 494 495 496 497
static const MemoryRegionOps piix4_gpe_ops = {
    .read = gpe_readb,
    .write = gpe_writeb,
    .valid.min_access_size = 1,
    .valid.max_access_size = 4,
    .impl.min_access_size = 1,
    .impl.max_access_size = 1,
    .endianness = DEVICE_LITTLE_ENDIAN,
};

498 499 500 501
static void piix4_cpu_added_req(Notifier *n, void *opaque)
{
    PIIX4PMState *s = container_of(n, PIIX4PMState, cpu_added_notifier);

502 503 504
    assert(s != NULL);
    AcpiCpuHotplug_add(&s->ar.gpe, &s->gpe_cpu, CPU(opaque));
    acpi_update_sci(&s->ar, s->irq);
505 506
}

507 508
static void piix4_acpi_system_hot_add_init(MemoryRegion *parent,
                                           PCIBus *bus, PIIX4PMState *s)
509
{
510 511
    memory_region_init_io(&s->io_gpe, OBJECT(s), &piix4_gpe_ops, s,
                          "acpi-gpe0", GPE_LEN);
512
    memory_region_add_subregion(parent, GPE_BASE, &s->io_gpe);
513

514 515
    acpi_pcihp_init(&s->acpi_pci_hotplug, bus, parent,
                    s->use_acpi_pci_hotplug);
516

517 518
    AcpiCpuHotplug_init(parent, OBJECT(s), &s->gpe_cpu,
                        PIIX4_CPU_HOTPLUG_IO_BASE);
519 520
    s->cpu_added_notifier.notify = piix4_cpu_added_req;
    qemu_register_cpu_added_notifier(&s->cpu_added_notifier);
521
}
522 523 524 525 526 527 528 529 530 531 532 533 534 535 536

static Property piix4_pm_properties[] = {
    DEFINE_PROP_UINT32("smb_io_base", PIIX4PMState, smb_io_base, 0),
    DEFINE_PROP_UINT8(ACPI_PM_PROP_S3_DISABLED, PIIX4PMState, disable_s3, 0),
    DEFINE_PROP_UINT8(ACPI_PM_PROP_S4_DISABLED, PIIX4PMState, disable_s4, 0),
    DEFINE_PROP_UINT8(ACPI_PM_PROP_S4_VAL, PIIX4PMState, s4_val, 2),
    DEFINE_PROP_BOOL("acpi-pci-hotplug-with-bridge-support", PIIX4PMState,
                     use_acpi_pci_hotplug, true),
    DEFINE_PROP_END_OF_LIST(),
};

static void piix4_pm_class_init(ObjectClass *klass, void *data)
{
    DeviceClass *dc = DEVICE_CLASS(klass);
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
537
    HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(klass);
538 539 540 541 542 543 544 545 546 547 548 549 550 551 552

    k->init = piix4_pm_initfn;
    k->config_write = pm_write_config;
    k->vendor_id = PCI_VENDOR_ID_INTEL;
    k->device_id = PCI_DEVICE_ID_INTEL_82371AB_3;
    k->revision = 0x03;
    k->class_id = PCI_CLASS_BRIDGE_OTHER;
    dc->desc = "PM";
    dc->vmsd = &vmstate_acpi;
    dc->props = piix4_pm_properties;
    /*
     * Reason: part of PIIX4 southbridge, needs to be wired up,
     * e.g. by mips_malta_init()
     */
    dc->cannot_instantiate_with_device_add_yet = true;
553
    dc->hotpluggable = false;
554 555
    hc->plug = piix4_pci_device_plug_cb;
    hc->unplug = piix4_pci_device_unplug_cb;
556 557 558 559 560 561 562
}

static const TypeInfo piix4_pm_info = {
    .name          = TYPE_PIIX4_PM,
    .parent        = TYPE_PCI_DEVICE,
    .instance_size = sizeof(PIIX4PMState),
    .class_init    = piix4_pm_class_init,
563 564 565 566
    .interfaces = (InterfaceInfo[]) {
        { TYPE_HOTPLUG_HANDLER },
        { }
    }
567 568 569 570 571 572 573 574
};

static void piix4_pm_register_types(void)
{
    type_register_static(&piix4_pm_info);
}

type_init(piix4_pm_register_types)