piix4.c 21.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 * ACPI implementation
 *
 * Copyright (c) 2006 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License version 2 as published by the Free Software Foundation.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>
17 18 19
 *
 * Contributions after 2012-01-13 are licensed under the terms of the
 * GNU GPL, version 2 or (at your option) any later version.
20
 */
21
#include "hw/hw.h"
P
Paolo Bonzini 已提交
22 23 24
#include "hw/i386/pc.h"
#include "hw/isa/apm.h"
#include "hw/i2c/pm_smbus.h"
25
#include "hw/pci/pci.h"
P
Paolo Bonzini 已提交
26
#include "hw/acpi/acpi.h"
27
#include "sysemu/sysemu.h"
28
#include "qemu/range.h"
29
#include "exec/ioport.h"
P
Paolo Bonzini 已提交
30
#include "hw/nvram/fw_cfg.h"
31
#include "exec/address-spaces.h"
32 33 34

//#define DEBUG

35 36 37 38 39 40
#ifdef DEBUG
# define PIIX4_DPRINTF(format, ...)     printf(format, ## __VA_ARGS__)
#else
# define PIIX4_DPRINTF(format, ...)     do { } while (0)
#endif

41
#define GPE_BASE 0xafe0
42
#define GPE_LEN 4
43 44 45

#define PCI_HOTPLUG_ADDR 0xae00
#define PCI_HOTPLUG_SIZE 0x000f
46 47
#define PCI_UP_BASE 0xae00
#define PCI_DOWN_BASE 0xae04
48
#define PCI_EJ_BASE 0xae08
49
#define PCI_RMV_BASE 0xae0c
50

51 52 53
#define PIIX4_PROC_BASE 0xaf00
#define PIIX4_PROC_LEN 32

54
#define PIIX4_PCI_HOTPLUG_STATUS 2
55
#define PIIX4_CPU_HOTPLUG_STATUS 4
56

57
struct pci_status {
58
    uint32_t up; /* deprecated, maintained for migration compatibility */
59 60 61
    uint32_t down;
};

62 63 64 65
typedef struct CPUStatus {
    uint8_t sts[PIIX4_PROC_LEN];
} CPUStatus;

66
typedef struct PIIX4PMState {
67 68 69
    /*< private >*/
    PCIDevice parent_obj;
    /*< public >*/
70

G
Gerd Hoffmann 已提交
71
    MemoryRegion io;
72
    MemoryRegion io_gpe;
73
    MemoryRegion io_pci;
74
    MemoryRegion io_cpu;
G
Gerd Hoffmann 已提交
75
    ACPIREGS ar;
76 77 78 79

    APMState apm;

    PMSMBus smb;
I
Isaku Yamahata 已提交
80
    uint32_t smb_io_base;
81 82 83 84

    qemu_irq irq;
    qemu_irq smi_irq;
    int kvm_enabled;
85
    Notifier machine_ready;
86
    Notifier powerdown_notifier;
87 88 89

    /* for pci hotplug */
    struct pci_status pci0_status;
90
    uint32_t pci0_hotplug_enable;
91
    uint32_t pci0_slot_device_present;
92 93 94 95

    uint8_t disable_s3;
    uint8_t disable_s4;
    uint8_t s4_val;
96 97 98

    CPUStatus gpe_cpu;
    Notifier cpu_added_notifier;
99 100
} PIIX4PMState;

P
Peter Crosthwaite 已提交
101 102 103 104 105
#define TYPE_PIIX4_PM "PIIX4_PM"

#define PIIX4_PM(obj) \
    OBJECT_CHECK(PIIX4PMState, (obj), TYPE_PIIX4_PM)

106 107
static void piix4_acpi_system_hot_add_init(MemoryRegion *parent,
                                           PCIBus *bus, PIIX4PMState *s);
108

109 110 111 112 113 114 115
#define ACPI_ENABLE 0xf1
#define ACPI_DISABLE 0xf0

static void pm_update_sci(PIIX4PMState *s)
{
    int sci_level, pmsts;

116
    pmsts = acpi_pm1_evt_get_sts(&s->ar);
G
Gerd Hoffmann 已提交
117
    sci_level = (((pmsts & s->ar.pm1.evt.en) &
118 119 120
                  (ACPI_BITMASK_RT_CLOCK_ENABLE |
                   ACPI_BITMASK_POWER_BUTTON_ENABLE |
                   ACPI_BITMASK_GLOBAL_LOCK_ENABLE |
121
                   ACPI_BITMASK_TIMER_ENABLE)) != 0) ||
122 123
        (((s->ar.gpe.sts[0] & s->ar.gpe.en[0]) &
          (PIIX4_PCI_HOTPLUG_STATUS | PIIX4_CPU_HOTPLUG_STATUS)) != 0);
124

125 126
    qemu_set_irq(s->irq, sci_level);
    /* schedule a timer interruption if needed */
G
Gerd Hoffmann 已提交
127
    acpi_pm_tmr_update(&s->ar, (s->ar.pm1.evt.en & ACPI_BITMASK_TIMER_ENABLE) &&
128
                       !(pmsts & ACPI_BITMASK_TIMER_STATUS));
129 130
}

G
Gerd Hoffmann 已提交
131
static void pm_tmr_timer(ACPIREGS *ar)
132
{
G
Gerd Hoffmann 已提交
133
    PIIX4PMState *s = container_of(ar, PIIX4PMState, ar);
134 135 136 137 138 139
    pm_update_sci(s);
}

static void apm_ctrl_changed(uint32_t val, void *arg)
{
    PIIX4PMState *s = arg;
140
    PCIDevice *d = PCI_DEVICE(s);
141 142

    /* ACPI specs 3.0, 4.7.2.5 */
G
Gerd Hoffmann 已提交
143
    acpi_pm1_cnt_update(&s->ar, val == ACPI_ENABLE, val == ACPI_DISABLE);
144

145
    if (d->config[0x5b] & (1 << 1)) {
146 147 148 149 150 151 152 153
        if (s->smi_irq) {
            qemu_irq_raise(s->smi_irq);
        }
    }
}

static void pm_io_space_update(PIIX4PMState *s)
{
154
    PCIDevice *d = PCI_DEVICE(s);
155 156
    uint32_t pm_io_base;

157
    pm_io_base = le32_to_cpu(*(uint32_t *)(d->config + 0x40));
G
Gerd Hoffmann 已提交
158
    pm_io_base &= 0xffc0;
159

G
Gerd Hoffmann 已提交
160
    memory_region_transaction_begin();
161
    memory_region_set_enabled(&s->io, d->config[0x80] & 1);
G
Gerd Hoffmann 已提交
162 163
    memory_region_set_address(&s->io, pm_io_base);
    memory_region_transaction_commit();
164 165
}

G
Gerd Hoffmann 已提交
166 167
static void smbus_io_space_update(PIIX4PMState *s)
{
168 169 170
    PCIDevice *d = PCI_DEVICE(s);

    s->smb_io_base = le32_to_cpu(*(uint32_t *)(d->config + 0x90));
G
Gerd Hoffmann 已提交
171 172 173
    s->smb_io_base &= 0xffc0;

    memory_region_transaction_begin();
174
    memory_region_set_enabled(&s->smb.io, d->config[0xd2] & 1);
G
Gerd Hoffmann 已提交
175 176
    memory_region_set_address(&s->smb.io, s->smb_io_base);
    memory_region_transaction_commit();
177 178 179 180 181 182
}

static void pm_write_config(PCIDevice *d,
                            uint32_t address, uint32_t val, int len)
{
    pci_default_write_config(d, address, val, len);
G
Gerd Hoffmann 已提交
183 184
    if (range_covers_byte(address, len, 0x80) ||
        ranges_overlap(address, len, 0x40, 4)) {
185
        pm_io_space_update((PIIX4PMState *)d);
G
Gerd Hoffmann 已提交
186 187 188 189 190
    }
    if (range_covers_byte(address, len, 0xd2) ||
        ranges_overlap(address, len, 0x90, 4)) {
        smbus_io_space_update((PIIX4PMState *)d);
    }
191 192
}

193 194 195 196 197 198 199 200 201 202 203
static void vmstate_pci_status_pre_save(void *opaque)
{
    struct pci_status *pci0_status = opaque;
    PIIX4PMState *s = container_of(pci0_status, PIIX4PMState, pci0_status);

    /* We no longer track up, so build a safe value for migrating
     * to a version that still does... of course these might get lost
     * by an old buggy implementation, but we try. */
    pci0_status->up = s->pci0_slot_device_present & s->pci0_hotplug_enable;
}

204 205 206 207 208 209 210 211
static int vmstate_acpi_post_load(void *opaque, int version_id)
{
    PIIX4PMState *s = opaque;

    pm_io_space_update(s);
    return 0;
}

212 213 214 215 216 217
#define VMSTATE_GPE_ARRAY(_field, _state)                            \
 {                                                                   \
     .name       = (stringify(_field)),                              \
     .version_id = 0,                                                \
     .info       = &vmstate_info_uint16,                             \
     .size       = sizeof(uint16_t),                                 \
218
     .flags      = VMS_SINGLE | VMS_POINTER,                         \
219 220 221
     .offset     = vmstate_offset_pointer(_state, _field, uint8_t),  \
 }

222 223 224 225 226 227
static const VMStateDescription vmstate_gpe = {
    .name = "gpe",
    .version_id = 1,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
    .fields      = (VMStateField []) {
228 229
        VMSTATE_GPE_ARRAY(sts, ACPIGPE),
        VMSTATE_GPE_ARRAY(en, ACPIGPE),
230 231 232 233 234 235 236 237 238
        VMSTATE_END_OF_LIST()
    }
};

static const VMStateDescription vmstate_pci_status = {
    .name = "pci_status",
    .version_id = 1,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
239
    .pre_save = vmstate_pci_status_pre_save,
240 241 242 243 244 245 246
    .fields      = (VMStateField []) {
        VMSTATE_UINT32(up, struct pci_status),
        VMSTATE_UINT32(down, struct pci_status),
        VMSTATE_END_OF_LIST()
    }
};

247 248 249 250 251 252
static int acpi_load_old(QEMUFile *f, void *opaque, int version_id)
{
    PIIX4PMState *s = opaque;
    int ret, i;
    uint16_t temp;

253
    ret = pci_device_load(PCI_DEVICE(s), f);
254 255 256 257 258 259 260
    if (ret < 0) {
        return ret;
    }
    qemu_get_be16s(f, &s->ar.pm1.evt.sts);
    qemu_get_be16s(f, &s->ar.pm1.evt.en);
    qemu_get_be16s(f, &s->ar.pm1.cnt.cnt);

261
    ret = vmstate_load_state(f, &vmstate_apm, &s->apm, 1);
262 263 264 265
    if (ret) {
        return ret;
    }

266
    timer_get(f, s->ar.tmr.timer);
267 268 269 270 271 272 273 274 275 276 277 278
    qemu_get_sbe64s(f, &s->ar.tmr.overflow_time);

    qemu_get_be16s(f, (uint16_t *)s->ar.gpe.sts);
    for (i = 0; i < 3; i++) {
        qemu_get_be16s(f, &temp);
    }

    qemu_get_be16s(f, (uint16_t *)s->ar.gpe.en);
    for (i = 0; i < 3; i++) {
        qemu_get_be16s(f, &temp);
    }

279
    ret = vmstate_load_state(f, &vmstate_pci_status, &s->pci0_status, 1);
280 281 282 283 284 285 286 287 288
    return ret;
}

/* qemu-kvm 1.2 uses version 3 but advertised as 2
 * To support incoming qemu-kvm 1.2 migration, change version_id
 * and minimum_version_id to 2 below (which breaks migration from
 * qemu 1.2).
 *
 */
289 290
static const VMStateDescription vmstate_acpi = {
    .name = "piix4_pm",
291 292
    .version_id = 3,
    .minimum_version_id = 3,
293
    .minimum_version_id_old = 1,
294
    .load_state_old = acpi_load_old,
295 296
    .post_load = vmstate_acpi_post_load,
    .fields      = (VMStateField []) {
297
        VMSTATE_PCI_DEVICE(parent_obj, PIIX4PMState),
G
Gerd Hoffmann 已提交
298 299 300
        VMSTATE_UINT16(ar.pm1.evt.sts, PIIX4PMState),
        VMSTATE_UINT16(ar.pm1.evt.en, PIIX4PMState),
        VMSTATE_UINT16(ar.pm1.cnt.cnt, PIIX4PMState),
301
        VMSTATE_STRUCT(apm, PIIX4PMState, 0, vmstate_apm, APMState),
G
Gerd Hoffmann 已提交
302 303 304
        VMSTATE_TIMER(ar.tmr.timer, PIIX4PMState),
        VMSTATE_INT64(ar.tmr.overflow_time, PIIX4PMState),
        VMSTATE_STRUCT(ar.gpe, PIIX4PMState, 2, vmstate_gpe, ACPIGPE),
305 306
        VMSTATE_STRUCT(pci0_status, PIIX4PMState, 2, vmstate_pci_status,
                       struct pci_status),
307 308 309 310
        VMSTATE_END_OF_LIST()
    }
};

311 312
static void acpi_piix_eject_slot(PIIX4PMState *s, unsigned slots)
{
A
Anthony Liguori 已提交
313
    BusChild *kid, *next;
P
Peter Crosthwaite 已提交
314
    BusState *bus = qdev_get_parent_bus(DEVICE(s));
315
    int slot = ffs(slots) - 1;
316
    bool slot_free = true;
317 318 319 320

    /* Mark request as complete */
    s->pci0_status.down &= ~(1U << slot);

A
Anthony Liguori 已提交
321 322
    QTAILQ_FOREACH_SAFE(kid, &bus->children, sibling, next) {
        DeviceState *qdev = kid->child;
323 324
        PCIDevice *dev = PCI_DEVICE(qdev);
        PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
325 326 327 328 329 330
        if (PCI_SLOT(dev->devfn) == slot) {
            if (pc->no_hotplug) {
                slot_free = false;
            } else {
                qdev_free(qdev);
            }
331 332
        }
    }
333 334 335
    if (slot_free) {
        s->pci0_slot_device_present &= ~(1U << slot);
    }
336 337
}

338 339
static void piix4_update_hotplug(PIIX4PMState *s)
{
P
Peter Crosthwaite 已提交
340
    BusState *bus = qdev_get_parent_bus(DEVICE(s));
A
Anthony Liguori 已提交
341
    BusChild *kid, *next;
342

343 344 345 346 347
    /* Execute any pending removes during reset */
    while (s->pci0_status.down) {
        acpi_piix_eject_slot(s, s->pci0_status.down);
    }

348
    s->pci0_hotplug_enable = ~0;
349
    s->pci0_slot_device_present = 0;
350

A
Anthony Liguori 已提交
351 352
    QTAILQ_FOREACH_SAFE(kid, &bus->children, sibling, next) {
        DeviceState *qdev = kid->child;
353 354
        PCIDevice *pdev = PCI_DEVICE(qdev);
        PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pdev);
355 356
        int slot = PCI_SLOT(pdev->devfn);

357
        if (pc->no_hotplug) {
358
            s->pci0_hotplug_enable &= ~(1U << slot);
359
        }
360 361

        s->pci0_slot_device_present |= (1U << slot);
362 363 364
    }
}

365 366 367
static void piix4_reset(void *opaque)
{
    PIIX4PMState *s = opaque;
368 369
    PCIDevice *d = PCI_DEVICE(s);
    uint8_t *pci_conf = d->config;
370 371 372 373 374 375

    pci_conf[0x58] = 0;
    pci_conf[0x59] = 0;
    pci_conf[0x5a] = 0;
    pci_conf[0x5b] = 0;

376 377 378
    pci_conf[0x40] = 0x01; /* PM io base read only bit */
    pci_conf[0x80] = 0;

379 380 381 382
    if (s->kvm_enabled) {
        /* Mark SMM as already inited (until KVM supports SMM). */
        pci_conf[0x5B] = 0x02;
    }
M
Michael S. Tsirkin 已提交
383
    pm_io_space_update(s);
384
    piix4_update_hotplug(s);
385 386
}

387
static void piix4_pm_powerdown_req(Notifier *n, void *opaque)
388
{
389
    PIIX4PMState *s = container_of(n, PIIX4PMState, powerdown_notifier);
390

G
Gerd Hoffmann 已提交
391 392
    assert(s != NULL);
    acpi_pm1_evt_power_down(&s->ar);
393 394
}

395
static void piix4_pm_machine_ready(Notifier *n, void *opaque)
396 397
{
    PIIX4PMState *s = container_of(n, PIIX4PMState, machine_ready);
398 399
    PCIDevice *d = PCI_DEVICE(s);
    MemoryRegion *io_as = pci_address_space_io(d);
400 401
    uint8_t *pci_conf;

402
    pci_conf = d->config;
403
    pci_conf[0x5f] = 0x10 |
404
        (memory_region_present(io_as, 0x378) ? 0x80 : 0);
405
    pci_conf[0x63] = 0x60;
406 407
    pci_conf[0x67] = (memory_region_present(io_as, 0x3f8) ? 0x08 : 0) |
        (memory_region_present(io_as, 0x2f8) ? 0x90 : 0);
408 409
}

I
Isaku Yamahata 已提交
410
static int piix4_pm_initfn(PCIDevice *dev)
411
{
P
Peter Crosthwaite 已提交
412
    PIIX4PMState *s = PIIX4_PM(dev);
413 414
    uint8_t *pci_conf;

415
    pci_conf = dev->config;
416 417 418 419 420 421
    pci_conf[0x06] = 0x80;
    pci_conf[0x07] = 0x02;
    pci_conf[0x09] = 0x00;
    pci_conf[0x3d] = 0x01; // interrupt pin 1

    /* APM */
J
Julien Grall 已提交
422
    apm_init(dev, &s->apm, apm_ctrl_changed, s);
423 424 425 426 427 428 429 430 431

    if (s->kvm_enabled) {
        /* Mark SMM as already inited to prevent SMM from running.  KVM does not
         * support SMM mode. */
        pci_conf[0x5B] = 0x02;
    }

    /* XXX: which specification is used ? The i82731AB has different
       mappings */
I
Isaku Yamahata 已提交
432 433
    pci_conf[0x90] = s->smb_io_base | 1;
    pci_conf[0x91] = s->smb_io_base >> 8;
434
    pci_conf[0xd2] = 0x09;
P
Peter Crosthwaite 已提交
435
    pm_smbus_init(DEVICE(dev), &s->smb);
G
Gerd Hoffmann 已提交
436
    memory_region_set_enabled(&s->smb.io, pci_conf[0xd2] & 1);
437 438
    memory_region_add_subregion(pci_address_space_io(dev),
                                s->smb_io_base, &s->smb.io);
439

440
    memory_region_init(&s->io, OBJECT(s), "piix4-pm", 64);
G
Gerd Hoffmann 已提交
441
    memory_region_set_enabled(&s->io, false);
442 443
    memory_region_add_subregion(pci_address_space_io(dev),
                                0, &s->io);
444

G
Gerd Hoffmann 已提交
445
    acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io);
G
Gerd Hoffmann 已提交
446
    acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io);
447
    acpi_pm1_cnt_init(&s->ar, &s->io, s->s4_val);
G
Gerd Hoffmann 已提交
448
    acpi_gpe_init(&s->ar, GPE_LEN);
449

450 451
    s->powerdown_notifier.notify = piix4_pm_powerdown_req;
    qemu_register_powerdown_notifier(&s->powerdown_notifier);
452

453 454
    s->machine_ready.notify = piix4_pm_machine_ready;
    qemu_add_machine_init_done_notifier(&s->machine_ready);
I
Isaku Yamahata 已提交
455
    qemu_register_reset(piix4_reset, s);
456 457

    piix4_acpi_system_hot_add_init(pci_address_space_io(dev), dev->bus, s);
I
Isaku Yamahata 已提交
458 459 460 461 462

    return 0;
}

i2c_bus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
463
                       qemu_irq sci_irq, qemu_irq smi_irq,
L
Laszlo Ersek 已提交
464
                       int kvm_enabled, FWCfgState *fw_cfg)
I
Isaku Yamahata 已提交
465
{
P
Peter Crosthwaite 已提交
466
    DeviceState *dev;
I
Isaku Yamahata 已提交
467 468
    PIIX4PMState *s;

P
Peter Crosthwaite 已提交
469 470
    dev = DEVICE(pci_create(bus, devfn, TYPE_PIIX4_PM));
    qdev_prop_set_uint32(dev, "smb_io_base", smb_io_base);
471

P
Peter Crosthwaite 已提交
472
    s = PIIX4_PM(dev);
473 474
    s->irq = sci_irq;
    s->smi_irq = smi_irq;
I
Isaku Yamahata 已提交
475 476
    s->kvm_enabled = kvm_enabled;

P
Peter Crosthwaite 已提交
477
    qdev_init_nofail(dev);
478

479 480 481 482 483 484 485 486
    if (fw_cfg) {
        uint8_t suspend[6] = {128, 0, 0, 129, 128, 128};
        suspend[3] = 1 | ((!s->disable_s3) << 7);
        suspend[4] = s->s4_val | ((!s->disable_s4) << 7);

        fw_cfg_add_file(fw_cfg, "etc/system-states", g_memdup(suspend, 6), 6);
    }

487 488 489
    return s->smb.smbus;
}

490 491
static Property piix4_pm_properties[] = {
    DEFINE_PROP_UINT32("smb_io_base", PIIX4PMState, smb_io_base, 0),
492 493 494
    DEFINE_PROP_UINT8(ACPI_PM_PROP_S3_DISABLED, PIIX4PMState, disable_s3, 0),
    DEFINE_PROP_UINT8(ACPI_PM_PROP_S4_DISABLED, PIIX4PMState, disable_s4, 0),
    DEFINE_PROP_UINT8(ACPI_PM_PROP_S4_VAL, PIIX4PMState, s4_val, 2),
495 496 497 498 499
    DEFINE_PROP_END_OF_LIST(),
};

static void piix4_pm_class_init(ObjectClass *klass, void *data)
{
500
    DeviceClass *dc = DEVICE_CLASS(klass);
501 502 503 504 505 506 507 508 509
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);

    k->no_hotplug = 1;
    k->init = piix4_pm_initfn;
    k->config_write = pm_write_config;
    k->vendor_id = PCI_VENDOR_ID_INTEL;
    k->device_id = PCI_DEVICE_ID_INTEL_82371AB_3;
    k->revision = 0x03;
    k->class_id = PCI_CLASS_BRIDGE_OTHER;
510 511 512 513
    dc->desc = "PM";
    dc->no_user = 1;
    dc->vmsd = &vmstate_acpi;
    dc->props = piix4_pm_properties;
514 515
}

516
static const TypeInfo piix4_pm_info = {
P
Peter Crosthwaite 已提交
517
    .name          = TYPE_PIIX4_PM,
518 519 520
    .parent        = TYPE_PCI_DEVICE,
    .instance_size = sizeof(PIIX4PMState),
    .class_init    = piix4_pm_class_init,
I
Isaku Yamahata 已提交
521 522
};

A
Andreas Färber 已提交
523
static void piix4_pm_register_types(void)
I
Isaku Yamahata 已提交
524
{
525
    type_register_static(&piix4_pm_info);
I
Isaku Yamahata 已提交
526 527
}

A
Andreas Färber 已提交
528
type_init(piix4_pm_register_types)
I
Isaku Yamahata 已提交
529

530
static uint64_t gpe_readb(void *opaque, hwaddr addr, unsigned width)
531
{
532
    PIIX4PMState *s = opaque;
G
Gerd Hoffmann 已提交
533
    uint32_t val = acpi_gpe_ioport_readb(&s->ar, addr);
534

535
    PIIX4_DPRINTF("gpe read %" HWADDR_PRIx " == %" PRIu32 "\n", addr, val);
536 537 538
    return val;
}

539 540
static void gpe_writeb(void *opaque, hwaddr addr, uint64_t val,
                       unsigned width)
541
{
542 543
    PIIX4PMState *s = opaque;

G
Gerd Hoffmann 已提交
544
    acpi_gpe_ioport_writeb(&s->ar, addr, val);
545
    pm_update_sci(s);
546

547
    PIIX4_DPRINTF("gpe write %" HWADDR_PRIx " <== %" PRIu64 "\n", addr, val);
548 549
}

550 551 552 553 554 555 556 557 558 559
static const MemoryRegionOps piix4_gpe_ops = {
    .read = gpe_readb,
    .write = gpe_writeb,
    .valid.min_access_size = 1,
    .valid.max_access_size = 4,
    .impl.min_access_size = 1,
    .impl.max_access_size = 1,
    .endianness = DEVICE_LITTLE_ENDIAN,
};

560
static uint64_t pci_read(void *opaque, hwaddr addr, unsigned int size)
561
{
562
    PIIX4PMState *s = opaque;
563 564 565 566 567 568 569
    uint32_t val = 0;

    switch (addr) {
    case PCI_UP_BASE - PCI_HOTPLUG_ADDR:
        /* Manufacture an "up" value to cause a device check on any hotplug
         * slot with a device.  Extra device checks are harmless. */
        val = s->pci0_slot_device_present & s->pci0_hotplug_enable;
570
        PIIX4_DPRINTF("pci_up_read %" PRIu32 "\n", val);
571 572 573
        break;
    case PCI_DOWN_BASE - PCI_HOTPLUG_ADDR:
        val = s->pci0_status.down;
574
        PIIX4_DPRINTF("pci_down_read %" PRIu32 "\n", val);
575 576 577
        break;
    case PCI_EJ_BASE - PCI_HOTPLUG_ADDR:
        /* No feature defined yet */
578
        PIIX4_DPRINTF("pci_features_read %" PRIu32 "\n", val);
579 580 581 582 583 584 585
        break;
    case PCI_RMV_BASE - PCI_HOTPLUG_ADDR:
        val = s->pci0_hotplug_enable;
        break;
    default:
        break;
    }
586 587

    return val;
588 589
}

590 591
static void pci_write(void *opaque, hwaddr addr, uint64_t data,
                      unsigned int size)
592
{
593 594 595
    switch (addr) {
    case PCI_EJ_BASE - PCI_HOTPLUG_ADDR:
        acpi_piix_eject_slot(opaque, (uint32_t)data);
596
        PIIX4_DPRINTF("pciej write %" HWADDR_PRIx " <== %" PRIu64 "\n",
597 598 599 600 601
                      addr, data);
        break;
    default:
        break;
    }
602 603
}

604
static const MemoryRegionOps piix4_pci_ops = {
605 606
    .read = pci_read,
    .write = pci_write,
607
    .endianness = DEVICE_LITTLE_ENDIAN,
608 609 610 611
    .valid = {
        .min_access_size = 4,
        .max_access_size = 4,
    },
612 613
};

614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670
static uint64_t cpu_status_read(void *opaque, hwaddr addr, unsigned int size)
{
    PIIX4PMState *s = opaque;
    CPUStatus *cpus = &s->gpe_cpu;
    uint64_t val = cpus->sts[addr];

    return val;
}

static void cpu_status_write(void *opaque, hwaddr addr, uint64_t data,
                             unsigned int size)
{
    /* TODO: implement VCPU removal on guest signal that CPU can be removed */
}

static const MemoryRegionOps cpu_hotplug_ops = {
    .read = cpu_status_read,
    .write = cpu_status_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
    .valid = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
};

typedef enum {
    PLUG,
    UNPLUG,
} HotplugEventType;

static void piix4_cpu_hotplug_req(PIIX4PMState *s, CPUState *cpu,
                                  HotplugEventType action)
{
    CPUStatus *g = &s->gpe_cpu;
    ACPIGPE *gpe = &s->ar.gpe;
    CPUClass *k = CPU_GET_CLASS(cpu);
    int64_t cpu_id;

    assert(s != NULL);

    *gpe->sts = *gpe->sts | PIIX4_CPU_HOTPLUG_STATUS;
    cpu_id = k->get_arch_id(CPU(cpu));
    if (action == PLUG) {
        g->sts[cpu_id / 8] |= (1 << (cpu_id % 8));
    } else {
        g->sts[cpu_id / 8] &= ~(1 << (cpu_id % 8));
    }
    pm_update_sci(s);
}

static void piix4_cpu_added_req(Notifier *n, void *opaque)
{
    PIIX4PMState *s = container_of(n, PIIX4PMState, cpu_added_notifier);

    piix4_cpu_hotplug_req(s, CPU(opaque), PLUG);
}

671 672
static int piix4_device_hotplug(DeviceState *qdev, PCIDevice *dev,
                                PCIHotplugState state);
673

674 675
static void piix4_acpi_system_hot_add_init(MemoryRegion *parent,
                                           PCIBus *bus, PIIX4PMState *s)
676
{
677 678
    CPUState *cpu;

679 680
    memory_region_init_io(&s->io_gpe, OBJECT(s), &piix4_gpe_ops, s,
                          "acpi-gpe0", GPE_LEN);
681
    memory_region_add_subregion(parent, GPE_BASE, &s->io_gpe);
682

683 684
    memory_region_init_io(&s->io_pci, OBJECT(s), &piix4_pci_ops, s,
                          "acpi-pci-hotplug", PCI_HOTPLUG_SIZE);
685
    memory_region_add_subregion(parent, PCI_HOTPLUG_ADDR,
686
                                &s->io_pci);
P
Peter Crosthwaite 已提交
687
    pci_bus_hotplug(bus, piix4_device_hotplug, DEVICE(s));
688

689 690 691 692 693 694 695
    CPU_FOREACH(cpu) {
        CPUClass *cc = CPU_GET_CLASS(cpu);
        int64_t id = cc->get_arch_id(cpu);

        g_assert((id / 8) < PIIX4_PROC_LEN);
        s->gpe_cpu.sts[id / 8] |= (1 << (id % 8));
    }
696 697
    memory_region_init_io(&s->io_cpu, OBJECT(s), &cpu_hotplug_ops, s,
                          "acpi-cpu-hotplug", PIIX4_PROC_LEN);
698 699 700
    memory_region_add_subregion(parent, PIIX4_PROC_BASE, &s->io_cpu);
    s->cpu_added_notifier.notify = piix4_cpu_added_req;
    qemu_register_cpu_added_notifier(&s->cpu_added_notifier);
701 702
}

703
static void enable_device(PIIX4PMState *s, int slot)
704
{
G
Gerd Hoffmann 已提交
705
    s->ar.gpe.sts[0] |= PIIX4_PCI_HOTPLUG_STATUS;
706
    s->pci0_slot_device_present |= (1U << slot);
707 708
}

709
static void disable_device(PIIX4PMState *s, int slot)
710
{
G
Gerd Hoffmann 已提交
711
    s->ar.gpe.sts[0] |= PIIX4_PCI_HOTPLUG_STATUS;
712
    s->pci0_status.down |= (1U << slot);
713 714
}

715 716
static int piix4_device_hotplug(DeviceState *qdev, PCIDevice *dev,
				PCIHotplugState state)
717 718
{
    int slot = PCI_SLOT(dev->devfn);
P
Peter Crosthwaite 已提交
719
    PIIX4PMState *s = PIIX4_PM(qdev);
720

721 722 723 724
    /* Don't send event when device is enabled during qemu machine creation:
     * it is present on boot, no hotplug event is necessary. We do send an
     * event when the device is disabled later. */
    if (state == PCI_COLDPLUG_ENABLED) {
725
        s->pci0_slot_device_present |= (1U << slot);
726
        return 0;
727
    }
728

729
    if (state == PCI_HOTPLUG_ENABLED) {
730 731 732 733
        enable_device(s, slot);
    } else {
        disable_device(s, slot);
    }
734 735 736

    pm_update_sci(s);

737 738
    return 0;
}