piix4.c 21.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 * ACPI implementation
 *
 * Copyright (c) 2006 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License version 2 as published by the Free Software Foundation.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>
17 18 19
 *
 * Contributions after 2012-01-13 are licensed under the terms of the
 * GNU GPL, version 2 or (at your option) any later version.
20
 */
21
#include "hw/hw.h"
P
Paolo Bonzini 已提交
22 23 24
#include "hw/i386/pc.h"
#include "hw/isa/apm.h"
#include "hw/i2c/pm_smbus.h"
25
#include "hw/pci/pci.h"
P
Paolo Bonzini 已提交
26
#include "hw/acpi/acpi.h"
27
#include "sysemu/sysemu.h"
28
#include "qemu/range.h"
29
#include "exec/ioport.h"
P
Paolo Bonzini 已提交
30
#include "hw/nvram/fw_cfg.h"
31
#include "exec/address-spaces.h"
M
Michael S. Tsirkin 已提交
32
#include "hw/acpi/piix4.h"
33
#include "hw/acpi/pcihp.h"
34
#include "hw/acpi/cpu_hotplug.h"
35 36 37

//#define DEBUG

38 39 40 41 42 43
#ifdef DEBUG
# define PIIX4_DPRINTF(format, ...)     printf(format, ## __VA_ARGS__)
#else
# define PIIX4_DPRINTF(format, ...)     do { } while (0)
#endif

44
#define GPE_BASE 0xafe0
45
#define GPE_LEN 4
46 47 48

#define PCI_HOTPLUG_ADDR 0xae00
#define PCI_HOTPLUG_SIZE 0x000f
49 50
#define PCI_UP_BASE 0xae00
#define PCI_DOWN_BASE 0xae04
51
#define PCI_EJ_BASE 0xae08
52
#define PCI_RMV_BASE 0xae0c
53

54 55
#define PIIX4_PCI_HOTPLUG_STATUS 2

56
struct pci_status {
57
    uint32_t up; /* deprecated, maintained for migration compatibility */
58 59 60
    uint32_t down;
};

61
typedef struct PIIX4PMState {
62 63 64
    /*< private >*/
    PCIDevice parent_obj;
    /*< public >*/
65

G
Gerd Hoffmann 已提交
66
    MemoryRegion io;
M
Michael S. Tsirkin 已提交
67 68
    uint32_t io_base;

69
    MemoryRegion io_gpe;
G
Gerd Hoffmann 已提交
70
    ACPIREGS ar;
71 72 73 74

    APMState apm;

    PMSMBus smb;
I
Isaku Yamahata 已提交
75
    uint32_t smb_io_base;
76 77 78 79

    qemu_irq irq;
    qemu_irq smi_irq;
    int kvm_enabled;
80
    Notifier machine_ready;
81
    Notifier powerdown_notifier;
82

83 84
    /* for legacy pci hotplug (compatible with qemu 1.6 and older) */
    MemoryRegion io_pci;
85
    struct pci_status pci0_status;
86
    uint32_t pci0_hotplug_enable;
87
    uint32_t pci0_slot_device_present;
88

89 90 91 92
    /* for new pci hotplug (with PCI2PCI bridge support) */
    AcpiPciHpState acpi_pci_hotplug;
    bool use_acpi_pci_hotplug;

93 94 95
    uint8_t disable_s3;
    uint8_t disable_s4;
    uint8_t s4_val;
96

97
    AcpiCpuHotplug gpe_cpu;
98
    Notifier cpu_added_notifier;
99 100
} PIIX4PMState;

P
Peter Crosthwaite 已提交
101 102 103 104 105
#define TYPE_PIIX4_PM "PIIX4_PM"

#define PIIX4_PM(obj) \
    OBJECT_CHECK(PIIX4PMState, (obj), TYPE_PIIX4_PM)

106 107
static void piix4_acpi_system_hot_add_init(MemoryRegion *parent,
                                           PCIBus *bus, PIIX4PMState *s);
108

109 110 111
#define ACPI_ENABLE 0xf1
#define ACPI_DISABLE 0xf0

G
Gerd Hoffmann 已提交
112
static void pm_tmr_timer(ACPIREGS *ar)
113
{
G
Gerd Hoffmann 已提交
114
    PIIX4PMState *s = container_of(ar, PIIX4PMState, ar);
115
    acpi_update_sci(&s->ar, s->irq);
116 117 118 119 120
}

static void apm_ctrl_changed(uint32_t val, void *arg)
{
    PIIX4PMState *s = arg;
121
    PCIDevice *d = PCI_DEVICE(s);
122 123

    /* ACPI specs 3.0, 4.7.2.5 */
G
Gerd Hoffmann 已提交
124
    acpi_pm1_cnt_update(&s->ar, val == ACPI_ENABLE, val == ACPI_DISABLE);
125

126
    if (d->config[0x5b] & (1 << 1)) {
127 128 129 130 131 132 133 134
        if (s->smi_irq) {
            qemu_irq_raise(s->smi_irq);
        }
    }
}

static void pm_io_space_update(PIIX4PMState *s)
{
135
    PCIDevice *d = PCI_DEVICE(s);
136

M
Michael S. Tsirkin 已提交
137 138
    s->io_base = le32_to_cpu(*(uint32_t *)(d->config + 0x40));
    s->io_base &= 0xffc0;
139

G
Gerd Hoffmann 已提交
140
    memory_region_transaction_begin();
141
    memory_region_set_enabled(&s->io, d->config[0x80] & 1);
M
Michael S. Tsirkin 已提交
142
    memory_region_set_address(&s->io, s->io_base);
G
Gerd Hoffmann 已提交
143
    memory_region_transaction_commit();
144 145
}

G
Gerd Hoffmann 已提交
146 147
static void smbus_io_space_update(PIIX4PMState *s)
{
148 149 150
    PCIDevice *d = PCI_DEVICE(s);

    s->smb_io_base = le32_to_cpu(*(uint32_t *)(d->config + 0x90));
G
Gerd Hoffmann 已提交
151 152 153
    s->smb_io_base &= 0xffc0;

    memory_region_transaction_begin();
154
    memory_region_set_enabled(&s->smb.io, d->config[0xd2] & 1);
G
Gerd Hoffmann 已提交
155 156
    memory_region_set_address(&s->smb.io, s->smb_io_base);
    memory_region_transaction_commit();
157 158 159 160 161 162
}

static void pm_write_config(PCIDevice *d,
                            uint32_t address, uint32_t val, int len)
{
    pci_default_write_config(d, address, val, len);
G
Gerd Hoffmann 已提交
163 164
    if (range_covers_byte(address, len, 0x80) ||
        ranges_overlap(address, len, 0x40, 4)) {
165
        pm_io_space_update((PIIX4PMState *)d);
G
Gerd Hoffmann 已提交
166 167 168 169 170
    }
    if (range_covers_byte(address, len, 0xd2) ||
        ranges_overlap(address, len, 0x90, 4)) {
        smbus_io_space_update((PIIX4PMState *)d);
    }
171 172
}

173 174 175 176 177 178 179 180 181 182 183
static void vmstate_pci_status_pre_save(void *opaque)
{
    struct pci_status *pci0_status = opaque;
    PIIX4PMState *s = container_of(pci0_status, PIIX4PMState, pci0_status);

    /* We no longer track up, so build a safe value for migrating
     * to a version that still does... of course these might get lost
     * by an old buggy implementation, but we try. */
    pci0_status->up = s->pci0_slot_device_present & s->pci0_hotplug_enable;
}

184 185 186 187 188 189 190 191
static int vmstate_acpi_post_load(void *opaque, int version_id)
{
    PIIX4PMState *s = opaque;

    pm_io_space_update(s);
    return 0;
}

192 193 194 195 196 197
#define VMSTATE_GPE_ARRAY(_field, _state)                            \
 {                                                                   \
     .name       = (stringify(_field)),                              \
     .version_id = 0,                                                \
     .info       = &vmstate_info_uint16,                             \
     .size       = sizeof(uint16_t),                                 \
198
     .flags      = VMS_SINGLE | VMS_POINTER,                         \
199 200 201
     .offset     = vmstate_offset_pointer(_state, _field, uint8_t),  \
 }

202 203 204 205 206 207
static const VMStateDescription vmstate_gpe = {
    .name = "gpe",
    .version_id = 1,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
    .fields      = (VMStateField []) {
208 209
        VMSTATE_GPE_ARRAY(sts, ACPIGPE),
        VMSTATE_GPE_ARRAY(en, ACPIGPE),
210 211 212 213 214 215 216 217 218
        VMSTATE_END_OF_LIST()
    }
};

static const VMStateDescription vmstate_pci_status = {
    .name = "pci_status",
    .version_id = 1,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
219
    .pre_save = vmstate_pci_status_pre_save,
220 221 222 223 224 225 226
    .fields      = (VMStateField []) {
        VMSTATE_UINT32(up, struct pci_status),
        VMSTATE_UINT32(down, struct pci_status),
        VMSTATE_END_OF_LIST()
    }
};

227 228 229 230 231 232
static int acpi_load_old(QEMUFile *f, void *opaque, int version_id)
{
    PIIX4PMState *s = opaque;
    int ret, i;
    uint16_t temp;

233
    ret = pci_device_load(PCI_DEVICE(s), f);
234 235 236 237 238 239 240
    if (ret < 0) {
        return ret;
    }
    qemu_get_be16s(f, &s->ar.pm1.evt.sts);
    qemu_get_be16s(f, &s->ar.pm1.evt.en);
    qemu_get_be16s(f, &s->ar.pm1.cnt.cnt);

241
    ret = vmstate_load_state(f, &vmstate_apm, &s->apm, 1);
242 243 244 245
    if (ret) {
        return ret;
    }

246
    timer_get(f, s->ar.tmr.timer);
247 248 249 250 251 252 253 254 255 256 257 258
    qemu_get_sbe64s(f, &s->ar.tmr.overflow_time);

    qemu_get_be16s(f, (uint16_t *)s->ar.gpe.sts);
    for (i = 0; i < 3; i++) {
        qemu_get_be16s(f, &temp);
    }

    qemu_get_be16s(f, (uint16_t *)s->ar.gpe.en);
    for (i = 0; i < 3; i++) {
        qemu_get_be16s(f, &temp);
    }

259
    ret = vmstate_load_state(f, &vmstate_pci_status, &s->pci0_status, 1);
260 261 262
    return ret;
}

263 264 265 266 267 268 269 270 271 272 273 274
static bool vmstate_test_use_acpi_pci_hotplug(void *opaque, int version_id)
{
    PIIX4PMState *s = opaque;
    return s->use_acpi_pci_hotplug;
}

static bool vmstate_test_no_use_acpi_pci_hotplug(void *opaque, int version_id)
{
    PIIX4PMState *s = opaque;
    return !s->use_acpi_pci_hotplug;
}

275 276 277 278 279 280
/* qemu-kvm 1.2 uses version 3 but advertised as 2
 * To support incoming qemu-kvm 1.2 migration, change version_id
 * and minimum_version_id to 2 below (which breaks migration from
 * qemu 1.2).
 *
 */
281 282
static const VMStateDescription vmstate_acpi = {
    .name = "piix4_pm",
283 284
    .version_id = 3,
    .minimum_version_id = 3,
285
    .minimum_version_id_old = 1,
286
    .load_state_old = acpi_load_old,
287 288
    .post_load = vmstate_acpi_post_load,
    .fields      = (VMStateField []) {
289
        VMSTATE_PCI_DEVICE(parent_obj, PIIX4PMState),
G
Gerd Hoffmann 已提交
290 291 292
        VMSTATE_UINT16(ar.pm1.evt.sts, PIIX4PMState),
        VMSTATE_UINT16(ar.pm1.evt.en, PIIX4PMState),
        VMSTATE_UINT16(ar.pm1.cnt.cnt, PIIX4PMState),
293
        VMSTATE_STRUCT(apm, PIIX4PMState, 0, vmstate_apm, APMState),
G
Gerd Hoffmann 已提交
294 295 296
        VMSTATE_TIMER(ar.tmr.timer, PIIX4PMState),
        VMSTATE_INT64(ar.tmr.overflow_time, PIIX4PMState),
        VMSTATE_STRUCT(ar.gpe, PIIX4PMState, 2, vmstate_gpe, ACPIGPE),
297 298 299 300 301 302
        VMSTATE_STRUCT_TEST(pci0_status, PIIX4PMState,
                            vmstate_test_no_use_acpi_pci_hotplug,
                            2, vmstate_pci_status,
                            struct pci_status),
        VMSTATE_PCI_HOTPLUG(acpi_pci_hotplug, PIIX4PMState,
                            vmstate_test_use_acpi_pci_hotplug),
303 304 305 306
        VMSTATE_END_OF_LIST()
    }
};

307 308
static void acpi_piix_eject_slot(PIIX4PMState *s, unsigned slots)
{
A
Anthony Liguori 已提交
309
    BusChild *kid, *next;
P
Peter Crosthwaite 已提交
310
    BusState *bus = qdev_get_parent_bus(DEVICE(s));
311
    int slot = ffs(slots) - 1;
312
    bool slot_free = true;
313 314 315 316

    /* Mark request as complete */
    s->pci0_status.down &= ~(1U << slot);

A
Anthony Liguori 已提交
317 318
    QTAILQ_FOREACH_SAFE(kid, &bus->children, sibling, next) {
        DeviceState *qdev = kid->child;
319 320
        PCIDevice *dev = PCI_DEVICE(qdev);
        PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
321 322 323 324
        if (PCI_SLOT(dev->devfn) == slot) {
            if (pc->no_hotplug) {
                slot_free = false;
            } else {
325
                object_unparent(OBJECT(qdev));
326
            }
327 328
        }
    }
329 330 331
    if (slot_free) {
        s->pci0_slot_device_present &= ~(1U << slot);
    }
332 333
}

334 335
static void piix4_update_hotplug(PIIX4PMState *s)
{
P
Peter Crosthwaite 已提交
336
    BusState *bus = qdev_get_parent_bus(DEVICE(s));
A
Anthony Liguori 已提交
337
    BusChild *kid, *next;
338

339 340 341 342 343
    /* Execute any pending removes during reset */
    while (s->pci0_status.down) {
        acpi_piix_eject_slot(s, s->pci0_status.down);
    }

344
    s->pci0_hotplug_enable = ~0;
345
    s->pci0_slot_device_present = 0;
346

A
Anthony Liguori 已提交
347 348
    QTAILQ_FOREACH_SAFE(kid, &bus->children, sibling, next) {
        DeviceState *qdev = kid->child;
349 350
        PCIDevice *pdev = PCI_DEVICE(qdev);
        PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(pdev);
351 352
        int slot = PCI_SLOT(pdev->devfn);

353
        if (pc->no_hotplug) {
354
            s->pci0_hotplug_enable &= ~(1U << slot);
355
        }
356 357

        s->pci0_slot_device_present |= (1U << slot);
358 359 360
    }
}

361 362 363
static void piix4_reset(void *opaque)
{
    PIIX4PMState *s = opaque;
364 365
    PCIDevice *d = PCI_DEVICE(s);
    uint8_t *pci_conf = d->config;
366 367 368 369 370 371

    pci_conf[0x58] = 0;
    pci_conf[0x59] = 0;
    pci_conf[0x5a] = 0;
    pci_conf[0x5b] = 0;

372 373 374
    pci_conf[0x40] = 0x01; /* PM io base read only bit */
    pci_conf[0x80] = 0;

375 376 377 378
    if (s->kvm_enabled) {
        /* Mark SMM as already inited (until KVM supports SMM). */
        pci_conf[0x5B] = 0x02;
    }
M
Michael S. Tsirkin 已提交
379
    pm_io_space_update(s);
380 381 382 383 384
    if (s->use_acpi_pci_hotplug) {
        acpi_pcihp_reset(&s->acpi_pci_hotplug);
    } else {
        piix4_update_hotplug(s);
    }
385 386
}

387
static void piix4_pm_powerdown_req(Notifier *n, void *opaque)
388
{
389
    PIIX4PMState *s = container_of(n, PIIX4PMState, powerdown_notifier);
390

G
Gerd Hoffmann 已提交
391 392
    assert(s != NULL);
    acpi_pm1_evt_power_down(&s->ar);
393 394
}

395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414
static int piix4_acpi_pci_hotplug(DeviceState *qdev, PCIDevice *dev,
                                  PCIHotplugState state)
{
    PIIX4PMState *s = PIIX4_PM(qdev);
    int ret = acpi_pcihp_device_hotplug(&s->acpi_pci_hotplug, dev, state);
    if (ret < 0) {
        return ret;
    }
    s->ar.gpe.sts[0] |= PIIX4_PCI_HOTPLUG_STATUS;

    acpi_update_sci(&s->ar, s->irq);
    return 0;
}

static void piix4_update_bus_hotplug(PCIBus *bus, void *opaque)
{
    PIIX4PMState *s = opaque;
    pci_bus_hotplug(bus, piix4_acpi_pci_hotplug, DEVICE(s));
}

415
static void piix4_pm_machine_ready(Notifier *n, void *opaque)
416 417
{
    PIIX4PMState *s = container_of(n, PIIX4PMState, machine_ready);
418 419
    PCIDevice *d = PCI_DEVICE(s);
    MemoryRegion *io_as = pci_address_space_io(d);
420 421
    uint8_t *pci_conf;

422
    pci_conf = d->config;
423
    pci_conf[0x5f] = 0x10 |
424
        (memory_region_present(io_as, 0x378) ? 0x80 : 0);
425
    pci_conf[0x63] = 0x60;
426 427
    pci_conf[0x67] = (memory_region_present(io_as, 0x3f8) ? 0x08 : 0) |
        (memory_region_present(io_as, 0x2f8) ? 0x90 : 0);
428 429 430 431

    if (s->use_acpi_pci_hotplug) {
        pci_for_each_bus(d->bus, piix4_update_bus_hotplug, s);
    }
432 433
}

M
Michael S. Tsirkin 已提交
434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455
static void piix4_pm_add_propeties(PIIX4PMState *s)
{
    static const uint8_t acpi_enable_cmd = ACPI_ENABLE;
    static const uint8_t acpi_disable_cmd = ACPI_DISABLE;
    static const uint32_t gpe0_blk = GPE_BASE;
    static const uint32_t gpe0_blk_len = GPE_LEN;
    static const uint16_t sci_int = 9;

    object_property_add_uint8_ptr(OBJECT(s), ACPI_PM_PROP_ACPI_ENABLE_CMD,
                                  &acpi_enable_cmd, NULL);
    object_property_add_uint8_ptr(OBJECT(s), ACPI_PM_PROP_ACPI_DISABLE_CMD,
                                  &acpi_disable_cmd, NULL);
    object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_GPE0_BLK,
                                  &gpe0_blk, NULL);
    object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_GPE0_BLK_LEN,
                                  &gpe0_blk_len, NULL);
    object_property_add_uint16_ptr(OBJECT(s), ACPI_PM_PROP_SCI_INT,
                                  &sci_int, NULL);
    object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_PM_IO_BASE,
                                  &s->io_base, NULL);
}

I
Isaku Yamahata 已提交
456
static int piix4_pm_initfn(PCIDevice *dev)
457
{
P
Peter Crosthwaite 已提交
458
    PIIX4PMState *s = PIIX4_PM(dev);
459 460
    uint8_t *pci_conf;

461
    pci_conf = dev->config;
462 463 464 465 466 467
    pci_conf[0x06] = 0x80;
    pci_conf[0x07] = 0x02;
    pci_conf[0x09] = 0x00;
    pci_conf[0x3d] = 0x01; // interrupt pin 1

    /* APM */
J
Julien Grall 已提交
468
    apm_init(dev, &s->apm, apm_ctrl_changed, s);
469 470 471 472 473 474 475 476 477

    if (s->kvm_enabled) {
        /* Mark SMM as already inited to prevent SMM from running.  KVM does not
         * support SMM mode. */
        pci_conf[0x5B] = 0x02;
    }

    /* XXX: which specification is used ? The i82731AB has different
       mappings */
I
Isaku Yamahata 已提交
478 479
    pci_conf[0x90] = s->smb_io_base | 1;
    pci_conf[0x91] = s->smb_io_base >> 8;
480
    pci_conf[0xd2] = 0x09;
P
Peter Crosthwaite 已提交
481
    pm_smbus_init(DEVICE(dev), &s->smb);
G
Gerd Hoffmann 已提交
482
    memory_region_set_enabled(&s->smb.io, pci_conf[0xd2] & 1);
483 484
    memory_region_add_subregion(pci_address_space_io(dev),
                                s->smb_io_base, &s->smb.io);
485

486
    memory_region_init(&s->io, OBJECT(s), "piix4-pm", 64);
G
Gerd Hoffmann 已提交
487
    memory_region_set_enabled(&s->io, false);
488 489
    memory_region_add_subregion(pci_address_space_io(dev),
                                0, &s->io);
490

G
Gerd Hoffmann 已提交
491
    acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io);
G
Gerd Hoffmann 已提交
492
    acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io);
493
    acpi_pm1_cnt_init(&s->ar, &s->io, s->s4_val);
G
Gerd Hoffmann 已提交
494
    acpi_gpe_init(&s->ar, GPE_LEN);
495

496 497
    s->powerdown_notifier.notify = piix4_pm_powerdown_req;
    qemu_register_powerdown_notifier(&s->powerdown_notifier);
498

499 500
    s->machine_ready.notify = piix4_pm_machine_ready;
    qemu_add_machine_init_done_notifier(&s->machine_ready);
I
Isaku Yamahata 已提交
501
    qemu_register_reset(piix4_reset, s);
502 503

    piix4_acpi_system_hot_add_init(pci_address_space_io(dev), dev->bus, s);
I
Isaku Yamahata 已提交
504

M
Michael S. Tsirkin 已提交
505
    piix4_pm_add_propeties(s);
I
Isaku Yamahata 已提交
506 507 508
    return 0;
}

M
Michael S. Tsirkin 已提交
509 510 511 512 513 514 515 516 517 518 519
Object *piix4_pm_find(void)
{
    bool ambig;
    Object *o = object_resolve_path_type("", TYPE_PIIX4_PM, &ambig);

    if (ambig || !o) {
        return NULL;
    }
    return o;
}

I
Isaku Yamahata 已提交
520
i2c_bus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
521
                       qemu_irq sci_irq, qemu_irq smi_irq,
L
Laszlo Ersek 已提交
522
                       int kvm_enabled, FWCfgState *fw_cfg)
I
Isaku Yamahata 已提交
523
{
P
Peter Crosthwaite 已提交
524
    DeviceState *dev;
I
Isaku Yamahata 已提交
525 526
    PIIX4PMState *s;

P
Peter Crosthwaite 已提交
527 528
    dev = DEVICE(pci_create(bus, devfn, TYPE_PIIX4_PM));
    qdev_prop_set_uint32(dev, "smb_io_base", smb_io_base);
529

P
Peter Crosthwaite 已提交
530
    s = PIIX4_PM(dev);
531 532
    s->irq = sci_irq;
    s->smi_irq = smi_irq;
I
Isaku Yamahata 已提交
533 534
    s->kvm_enabled = kvm_enabled;

P
Peter Crosthwaite 已提交
535
    qdev_init_nofail(dev);
536

537 538 539 540 541 542 543 544
    if (fw_cfg) {
        uint8_t suspend[6] = {128, 0, 0, 129, 128, 128};
        suspend[3] = 1 | ((!s->disable_s3) << 7);
        suspend[4] = s->s4_val | ((!s->disable_s4) << 7);

        fw_cfg_add_file(fw_cfg, "etc/system-states", g_memdup(suspend, 6), 6);
    }

545 546 547
    return s->smb.smbus;
}

548 549
static Property piix4_pm_properties[] = {
    DEFINE_PROP_UINT32("smb_io_base", PIIX4PMState, smb_io_base, 0),
550 551 552
    DEFINE_PROP_UINT8(ACPI_PM_PROP_S3_DISABLED, PIIX4PMState, disable_s3, 0),
    DEFINE_PROP_UINT8(ACPI_PM_PROP_S4_DISABLED, PIIX4PMState, disable_s4, 0),
    DEFINE_PROP_UINT8(ACPI_PM_PROP_S4_VAL, PIIX4PMState, s4_val, 2),
553 554
    DEFINE_PROP_BOOL("acpi-pci-hotplug-with-bridge-support", PIIX4PMState,
                     use_acpi_pci_hotplug, true),
555 556 557 558 559
    DEFINE_PROP_END_OF_LIST(),
};

static void piix4_pm_class_init(ObjectClass *klass, void *data)
{
560
    DeviceClass *dc = DEVICE_CLASS(klass);
561 562 563 564 565 566 567 568 569
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);

    k->no_hotplug = 1;
    k->init = piix4_pm_initfn;
    k->config_write = pm_write_config;
    k->vendor_id = PCI_VENDOR_ID_INTEL;
    k->device_id = PCI_DEVICE_ID_INTEL_82371AB_3;
    k->revision = 0x03;
    k->class_id = PCI_CLASS_BRIDGE_OTHER;
570 571 572
    dc->desc = "PM";
    dc->vmsd = &vmstate_acpi;
    dc->props = piix4_pm_properties;
573 574 575 576 577
    /*
     * Reason: part of PIIX4 southbridge, needs to be wired up,
     * e.g. by mips_malta_init()
     */
    dc->cannot_instantiate_with_device_add_yet = true;
578 579
}

580
static const TypeInfo piix4_pm_info = {
P
Peter Crosthwaite 已提交
581
    .name          = TYPE_PIIX4_PM,
582 583 584
    .parent        = TYPE_PCI_DEVICE,
    .instance_size = sizeof(PIIX4PMState),
    .class_init    = piix4_pm_class_init,
I
Isaku Yamahata 已提交
585 586
};

A
Andreas Färber 已提交
587
static void piix4_pm_register_types(void)
I
Isaku Yamahata 已提交
588
{
589
    type_register_static(&piix4_pm_info);
I
Isaku Yamahata 已提交
590 591
}

A
Andreas Färber 已提交
592
type_init(piix4_pm_register_types)
I
Isaku Yamahata 已提交
593

594
static uint64_t gpe_readb(void *opaque, hwaddr addr, unsigned width)
595
{
596
    PIIX4PMState *s = opaque;
G
Gerd Hoffmann 已提交
597
    uint32_t val = acpi_gpe_ioport_readb(&s->ar, addr);
598

599
    PIIX4_DPRINTF("gpe read %" HWADDR_PRIx " == %" PRIu32 "\n", addr, val);
600 601 602
    return val;
}

603 604
static void gpe_writeb(void *opaque, hwaddr addr, uint64_t val,
                       unsigned width)
605
{
606 607
    PIIX4PMState *s = opaque;

G
Gerd Hoffmann 已提交
608
    acpi_gpe_ioport_writeb(&s->ar, addr, val);
609
    acpi_update_sci(&s->ar, s->irq);
610

611
    PIIX4_DPRINTF("gpe write %" HWADDR_PRIx " <== %" PRIu64 "\n", addr, val);
612 613
}

614 615 616 617 618 619 620 621 622 623
static const MemoryRegionOps piix4_gpe_ops = {
    .read = gpe_readb,
    .write = gpe_writeb,
    .valid.min_access_size = 1,
    .valid.max_access_size = 4,
    .impl.min_access_size = 1,
    .impl.max_access_size = 1,
    .endianness = DEVICE_LITTLE_ENDIAN,
};

624
static uint64_t pci_read(void *opaque, hwaddr addr, unsigned int size)
625
{
626
    PIIX4PMState *s = opaque;
627 628 629 630 631 632 633
    uint32_t val = 0;

    switch (addr) {
    case PCI_UP_BASE - PCI_HOTPLUG_ADDR:
        /* Manufacture an "up" value to cause a device check on any hotplug
         * slot with a device.  Extra device checks are harmless. */
        val = s->pci0_slot_device_present & s->pci0_hotplug_enable;
634
        PIIX4_DPRINTF("pci_up_read %" PRIu32 "\n", val);
635 636 637
        break;
    case PCI_DOWN_BASE - PCI_HOTPLUG_ADDR:
        val = s->pci0_status.down;
638
        PIIX4_DPRINTF("pci_down_read %" PRIu32 "\n", val);
639 640 641
        break;
    case PCI_EJ_BASE - PCI_HOTPLUG_ADDR:
        /* No feature defined yet */
642
        PIIX4_DPRINTF("pci_features_read %" PRIu32 "\n", val);
643 644 645 646 647 648 649
        break;
    case PCI_RMV_BASE - PCI_HOTPLUG_ADDR:
        val = s->pci0_hotplug_enable;
        break;
    default:
        break;
    }
650 651

    return val;
652 653
}

654 655
static void pci_write(void *opaque, hwaddr addr, uint64_t data,
                      unsigned int size)
656
{
657 658 659
    switch (addr) {
    case PCI_EJ_BASE - PCI_HOTPLUG_ADDR:
        acpi_piix_eject_slot(opaque, (uint32_t)data);
660
        PIIX4_DPRINTF("pciej write %" HWADDR_PRIx " <== %" PRIu64 "\n",
661 662 663 664 665
                      addr, data);
        break;
    default:
        break;
    }
666 667
}

668
static const MemoryRegionOps piix4_pci_ops = {
669 670
    .read = pci_read,
    .write = pci_write,
671
    .endianness = DEVICE_LITTLE_ENDIAN,
672 673 674 675
    .valid = {
        .min_access_size = 4,
        .max_access_size = 4,
    },
676 677
};

678 679 680 681
static void piix4_cpu_added_req(Notifier *n, void *opaque)
{
    PIIX4PMState *s = container_of(n, PIIX4PMState, cpu_added_notifier);

682 683 684
    assert(s != NULL);
    AcpiCpuHotplug_add(&s->ar.gpe, &s->gpe_cpu, CPU(opaque));
    acpi_update_sci(&s->ar, s->irq);
685 686
}

687 688
static int piix4_device_hotplug(DeviceState *qdev, PCIDevice *dev,
                                PCIHotplugState state);
689

690 691
static void piix4_acpi_system_hot_add_init(MemoryRegion *parent,
                                           PCIBus *bus, PIIX4PMState *s)
692
{
693 694
    memory_region_init_io(&s->io_gpe, OBJECT(s), &piix4_gpe_ops, s,
                          "acpi-gpe0", GPE_LEN);
695
    memory_region_add_subregion(parent, GPE_BASE, &s->io_gpe);
696

697
    if (s->use_acpi_pci_hotplug) {
698 699
        acpi_pcihp_init(&s->acpi_pci_hotplug, bus, parent,
                        s->use_acpi_pci_hotplug);
700 701 702 703 704 705 706
    } else {
        memory_region_init_io(&s->io_pci, OBJECT(s), &piix4_pci_ops, s,
                              "acpi-pci-hotplug", PCI_HOTPLUG_SIZE);
        memory_region_add_subregion(parent, PCI_HOTPLUG_ADDR,
                                    &s->io_pci);
        pci_bus_hotplug(bus, piix4_device_hotplug, DEVICE(s));
    }
707

708 709
    AcpiCpuHotplug_init(parent, OBJECT(s), &s->gpe_cpu,
                        PIIX4_CPU_HOTPLUG_IO_BASE);
710 711
    s->cpu_added_notifier.notify = piix4_cpu_added_req;
    qemu_register_cpu_added_notifier(&s->cpu_added_notifier);
712 713
}

714
static void enable_device(PIIX4PMState *s, int slot)
715
{
G
Gerd Hoffmann 已提交
716
    s->ar.gpe.sts[0] |= PIIX4_PCI_HOTPLUG_STATUS;
717
    s->pci0_slot_device_present |= (1U << slot);
718 719
}

720
static void disable_device(PIIX4PMState *s, int slot)
721
{
G
Gerd Hoffmann 已提交
722
    s->ar.gpe.sts[0] |= PIIX4_PCI_HOTPLUG_STATUS;
723
    s->pci0_status.down |= (1U << slot);
724 725
}

726 727
static int piix4_device_hotplug(DeviceState *qdev, PCIDevice *dev,
				PCIHotplugState state)
728 729
{
    int slot = PCI_SLOT(dev->devfn);
P
Peter Crosthwaite 已提交
730
    PIIX4PMState *s = PIIX4_PM(qdev);
731

732 733 734 735
    /* Don't send event when device is enabled during qemu machine creation:
     * it is present on boot, no hotplug event is necessary. We do send an
     * event when the device is disabled later. */
    if (state == PCI_COLDPLUG_ENABLED) {
736
        s->pci0_slot_device_present |= (1U << slot);
737
        return 0;
738
    }
739

740
    if (state == PCI_HOTPLUG_ENABLED) {
741 742 743 744
        enable_device(s, slot);
    } else {
        disable_device(s, slot);
    }
745

746
    acpi_update_sci(&s->ar, s->irq);
747

748 749
    return 0;
}