piix4.c 16.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 * ACPI implementation
 *
 * Copyright (c) 2006 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License version 2 as published by the Free Software Foundation.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>
17 18 19
 *
 * Contributions after 2012-01-13 are licensed under the terms of the
 * GNU GPL, version 2 or (at your option) any later version.
20
 */
21
#include "hw/hw.h"
P
Paolo Bonzini 已提交
22 23 24
#include "hw/i386/pc.h"
#include "hw/isa/apm.h"
#include "hw/i2c/pm_smbus.h"
25
#include "hw/pci/pci.h"
P
Paolo Bonzini 已提交
26
#include "hw/acpi/acpi.h"
27
#include "sysemu/sysemu.h"
28
#include "qemu/range.h"
29
#include "exec/ioport.h"
P
Paolo Bonzini 已提交
30
#include "hw/nvram/fw_cfg.h"
31
#include "exec/address-spaces.h"
M
Michael S. Tsirkin 已提交
32
#include "hw/acpi/piix4.h"
33
#include "hw/acpi/pcihp.h"
34
#include "hw/acpi/cpu_hotplug.h"
35 36 37

//#define DEBUG

38 39 40 41 42 43
#ifdef DEBUG
# define PIIX4_DPRINTF(format, ...)     printf(format, ## __VA_ARGS__)
#else
# define PIIX4_DPRINTF(format, ...)     do { } while (0)
#endif

44
#define GPE_BASE 0xafe0
45
#define GPE_LEN 4
46

47 48
#define PIIX4_PCI_HOTPLUG_STATUS 2

49
struct pci_status {
50
    uint32_t up; /* deprecated, maintained for migration compatibility */
51 52 53
    uint32_t down;
};

54
typedef struct PIIX4PMState {
55 56 57
    /*< private >*/
    PCIDevice parent_obj;
    /*< public >*/
58

G
Gerd Hoffmann 已提交
59
    MemoryRegion io;
M
Michael S. Tsirkin 已提交
60 61
    uint32_t io_base;

62
    MemoryRegion io_gpe;
G
Gerd Hoffmann 已提交
63
    ACPIREGS ar;
64 65 66 67

    APMState apm;

    PMSMBus smb;
I
Isaku Yamahata 已提交
68
    uint32_t smb_io_base;
69 70 71 72

    qemu_irq irq;
    qemu_irq smi_irq;
    int kvm_enabled;
73
    Notifier machine_ready;
74
    Notifier powerdown_notifier;
75

76 77 78
    AcpiPciHpState acpi_pci_hotplug;
    bool use_acpi_pci_hotplug;

79 80 81
    uint8_t disable_s3;
    uint8_t disable_s4;
    uint8_t s4_val;
82

83
    AcpiCpuHotplug gpe_cpu;
84
    Notifier cpu_added_notifier;
85 86
} PIIX4PMState;

P
Peter Crosthwaite 已提交
87 88 89 90 91
#define TYPE_PIIX4_PM "PIIX4_PM"

#define PIIX4_PM(obj) \
    OBJECT_CHECK(PIIX4PMState, (obj), TYPE_PIIX4_PM)

92 93
static void piix4_acpi_system_hot_add_init(MemoryRegion *parent,
                                           PCIBus *bus, PIIX4PMState *s);
94

95 96 97
#define ACPI_ENABLE 0xf1
#define ACPI_DISABLE 0xf0

G
Gerd Hoffmann 已提交
98
static void pm_tmr_timer(ACPIREGS *ar)
99
{
G
Gerd Hoffmann 已提交
100
    PIIX4PMState *s = container_of(ar, PIIX4PMState, ar);
101
    acpi_update_sci(&s->ar, s->irq);
102 103 104 105 106
}

static void apm_ctrl_changed(uint32_t val, void *arg)
{
    PIIX4PMState *s = arg;
107
    PCIDevice *d = PCI_DEVICE(s);
108 109

    /* ACPI specs 3.0, 4.7.2.5 */
G
Gerd Hoffmann 已提交
110
    acpi_pm1_cnt_update(&s->ar, val == ACPI_ENABLE, val == ACPI_DISABLE);
111

112
    if (d->config[0x5b] & (1 << 1)) {
113 114 115 116 117 118 119 120
        if (s->smi_irq) {
            qemu_irq_raise(s->smi_irq);
        }
    }
}

static void pm_io_space_update(PIIX4PMState *s)
{
121
    PCIDevice *d = PCI_DEVICE(s);
122

M
Michael S. Tsirkin 已提交
123 124
    s->io_base = le32_to_cpu(*(uint32_t *)(d->config + 0x40));
    s->io_base &= 0xffc0;
125

G
Gerd Hoffmann 已提交
126
    memory_region_transaction_begin();
127
    memory_region_set_enabled(&s->io, d->config[0x80] & 1);
M
Michael S. Tsirkin 已提交
128
    memory_region_set_address(&s->io, s->io_base);
G
Gerd Hoffmann 已提交
129
    memory_region_transaction_commit();
130 131
}

G
Gerd Hoffmann 已提交
132 133
static void smbus_io_space_update(PIIX4PMState *s)
{
134 135 136
    PCIDevice *d = PCI_DEVICE(s);

    s->smb_io_base = le32_to_cpu(*(uint32_t *)(d->config + 0x90));
G
Gerd Hoffmann 已提交
137 138 139
    s->smb_io_base &= 0xffc0;

    memory_region_transaction_begin();
140
    memory_region_set_enabled(&s->smb.io, d->config[0xd2] & 1);
G
Gerd Hoffmann 已提交
141 142
    memory_region_set_address(&s->smb.io, s->smb_io_base);
    memory_region_transaction_commit();
143 144 145 146 147 148
}

static void pm_write_config(PCIDevice *d,
                            uint32_t address, uint32_t val, int len)
{
    pci_default_write_config(d, address, val, len);
G
Gerd Hoffmann 已提交
149 150
    if (range_covers_byte(address, len, 0x80) ||
        ranges_overlap(address, len, 0x40, 4)) {
151
        pm_io_space_update((PIIX4PMState *)d);
G
Gerd Hoffmann 已提交
152 153 154 155 156
    }
    if (range_covers_byte(address, len, 0xd2) ||
        ranges_overlap(address, len, 0x90, 4)) {
        smbus_io_space_update((PIIX4PMState *)d);
    }
157 158 159 160 161 162 163 164 165 166
}

static int vmstate_acpi_post_load(void *opaque, int version_id)
{
    PIIX4PMState *s = opaque;

    pm_io_space_update(s);
    return 0;
}

167 168 169 170 171 172
#define VMSTATE_GPE_ARRAY(_field, _state)                            \
 {                                                                   \
     .name       = (stringify(_field)),                              \
     .version_id = 0,                                                \
     .info       = &vmstate_info_uint16,                             \
     .size       = sizeof(uint16_t),                                 \
173
     .flags      = VMS_SINGLE | VMS_POINTER,                         \
174 175 176
     .offset     = vmstate_offset_pointer(_state, _field, uint8_t),  \
 }

177 178 179 180 181 182
static const VMStateDescription vmstate_gpe = {
    .name = "gpe",
    .version_id = 1,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
    .fields      = (VMStateField []) {
183 184
        VMSTATE_GPE_ARRAY(sts, ACPIGPE),
        VMSTATE_GPE_ARRAY(en, ACPIGPE),
185 186 187 188 189 190 191 192 193 194
        VMSTATE_END_OF_LIST()
    }
};

static const VMStateDescription vmstate_pci_status = {
    .name = "pci_status",
    .version_id = 1,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
    .fields      = (VMStateField []) {
195 196
        VMSTATE_UINT32(up, struct AcpiPciHpPciStatus),
        VMSTATE_UINT32(down, struct AcpiPciHpPciStatus),
197 198 199 200
        VMSTATE_END_OF_LIST()
    }
};

201 202 203 204 205 206
static int acpi_load_old(QEMUFile *f, void *opaque, int version_id)
{
    PIIX4PMState *s = opaque;
    int ret, i;
    uint16_t temp;

207
    ret = pci_device_load(PCI_DEVICE(s), f);
208 209 210 211 212 213 214
    if (ret < 0) {
        return ret;
    }
    qemu_get_be16s(f, &s->ar.pm1.evt.sts);
    qemu_get_be16s(f, &s->ar.pm1.evt.en);
    qemu_get_be16s(f, &s->ar.pm1.cnt.cnt);

215
    ret = vmstate_load_state(f, &vmstate_apm, &s->apm, 1);
216 217 218 219
    if (ret) {
        return ret;
    }

220
    timer_get(f, s->ar.tmr.timer);
221 222 223 224 225 226 227 228 229 230 231 232
    qemu_get_sbe64s(f, &s->ar.tmr.overflow_time);

    qemu_get_be16s(f, (uint16_t *)s->ar.gpe.sts);
    for (i = 0; i < 3; i++) {
        qemu_get_be16s(f, &temp);
    }

    qemu_get_be16s(f, (uint16_t *)s->ar.gpe.en);
    for (i = 0; i < 3; i++) {
        qemu_get_be16s(f, &temp);
    }

233 234
    ret = vmstate_load_state(f, &vmstate_pci_status,
        &s->acpi_pci_hotplug.acpi_pcihp_pci_status[ACPI_PCIHP_BSEL_DEFAULT], 1);
235 236 237
    return ret;
}

238 239 240 241 242 243 244 245 246 247 248 249
static bool vmstate_test_use_acpi_pci_hotplug(void *opaque, int version_id)
{
    PIIX4PMState *s = opaque;
    return s->use_acpi_pci_hotplug;
}

static bool vmstate_test_no_use_acpi_pci_hotplug(void *opaque, int version_id)
{
    PIIX4PMState *s = opaque;
    return !s->use_acpi_pci_hotplug;
}

250 251 252 253 254 255
/* qemu-kvm 1.2 uses version 3 but advertised as 2
 * To support incoming qemu-kvm 1.2 migration, change version_id
 * and minimum_version_id to 2 below (which breaks migration from
 * qemu 1.2).
 *
 */
256 257
static const VMStateDescription vmstate_acpi = {
    .name = "piix4_pm",
258 259
    .version_id = 3,
    .minimum_version_id = 3,
260
    .minimum_version_id_old = 1,
261
    .load_state_old = acpi_load_old,
262 263
    .post_load = vmstate_acpi_post_load,
    .fields      = (VMStateField []) {
264
        VMSTATE_PCI_DEVICE(parent_obj, PIIX4PMState),
G
Gerd Hoffmann 已提交
265 266 267
        VMSTATE_UINT16(ar.pm1.evt.sts, PIIX4PMState),
        VMSTATE_UINT16(ar.pm1.evt.en, PIIX4PMState),
        VMSTATE_UINT16(ar.pm1.cnt.cnt, PIIX4PMState),
268
        VMSTATE_STRUCT(apm, PIIX4PMState, 0, vmstate_apm, APMState),
G
Gerd Hoffmann 已提交
269 270 271
        VMSTATE_TIMER(ar.tmr.timer, PIIX4PMState),
        VMSTATE_INT64(ar.tmr.overflow_time, PIIX4PMState),
        VMSTATE_STRUCT(ar.gpe, PIIX4PMState, 2, vmstate_gpe, ACPIGPE),
272 273 274 275 276 277
        VMSTATE_STRUCT_TEST(
            acpi_pci_hotplug.acpi_pcihp_pci_status[ACPI_PCIHP_BSEL_DEFAULT],
            PIIX4PMState,
            vmstate_test_no_use_acpi_pci_hotplug,
            2, vmstate_pci_status,
            struct AcpiPciHpPciStatus),
278 279
        VMSTATE_PCI_HOTPLUG(acpi_pci_hotplug, PIIX4PMState,
                            vmstate_test_use_acpi_pci_hotplug),
280 281 282 283 284 285 286
        VMSTATE_END_OF_LIST()
    }
};

static void piix4_reset(void *opaque)
{
    PIIX4PMState *s = opaque;
287 288
    PCIDevice *d = PCI_DEVICE(s);
    uint8_t *pci_conf = d->config;
289 290 291 292 293 294

    pci_conf[0x58] = 0;
    pci_conf[0x59] = 0;
    pci_conf[0x5a] = 0;
    pci_conf[0x5b] = 0;

295 296 297
    pci_conf[0x40] = 0x01; /* PM io base read only bit */
    pci_conf[0x80] = 0;

298 299 300 301
    if (s->kvm_enabled) {
        /* Mark SMM as already inited (until KVM supports SMM). */
        pci_conf[0x5B] = 0x02;
    }
M
Michael S. Tsirkin 已提交
302
    pm_io_space_update(s);
303
    acpi_pcihp_reset(&s->acpi_pci_hotplug);
304 305
}

306
static void piix4_pm_powerdown_req(Notifier *n, void *opaque)
307
{
308
    PIIX4PMState *s = container_of(n, PIIX4PMState, powerdown_notifier);
309

G
Gerd Hoffmann 已提交
310 311
    assert(s != NULL);
    acpi_pm1_evt_power_down(&s->ar);
312 313
}

314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333
static int piix4_acpi_pci_hotplug(DeviceState *qdev, PCIDevice *dev,
                                  PCIHotplugState state)
{
    PIIX4PMState *s = PIIX4_PM(qdev);
    int ret = acpi_pcihp_device_hotplug(&s->acpi_pci_hotplug, dev, state);
    if (ret < 0) {
        return ret;
    }
    s->ar.gpe.sts[0] |= PIIX4_PCI_HOTPLUG_STATUS;

    acpi_update_sci(&s->ar, s->irq);
    return 0;
}

static void piix4_update_bus_hotplug(PCIBus *bus, void *opaque)
{
    PIIX4PMState *s = opaque;
    pci_bus_hotplug(bus, piix4_acpi_pci_hotplug, DEVICE(s));
}

334
static void piix4_pm_machine_ready(Notifier *n, void *opaque)
335 336
{
    PIIX4PMState *s = container_of(n, PIIX4PMState, machine_ready);
337 338
    PCIDevice *d = PCI_DEVICE(s);
    MemoryRegion *io_as = pci_address_space_io(d);
339 340
    uint8_t *pci_conf;

341
    pci_conf = d->config;
342
    pci_conf[0x5f] = 0x10 |
343
        (memory_region_present(io_as, 0x378) ? 0x80 : 0);
344
    pci_conf[0x63] = 0x60;
345 346
    pci_conf[0x67] = (memory_region_present(io_as, 0x3f8) ? 0x08 : 0) |
        (memory_region_present(io_as, 0x2f8) ? 0x90 : 0);
347 348 349

    if (s->use_acpi_pci_hotplug) {
        pci_for_each_bus(d->bus, piix4_update_bus_hotplug, s);
350 351
    } else {
        piix4_update_bus_hotplug(d->bus, s);
352
    }
353 354
}

M
Michael S. Tsirkin 已提交
355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376
static void piix4_pm_add_propeties(PIIX4PMState *s)
{
    static const uint8_t acpi_enable_cmd = ACPI_ENABLE;
    static const uint8_t acpi_disable_cmd = ACPI_DISABLE;
    static const uint32_t gpe0_blk = GPE_BASE;
    static const uint32_t gpe0_blk_len = GPE_LEN;
    static const uint16_t sci_int = 9;

    object_property_add_uint8_ptr(OBJECT(s), ACPI_PM_PROP_ACPI_ENABLE_CMD,
                                  &acpi_enable_cmd, NULL);
    object_property_add_uint8_ptr(OBJECT(s), ACPI_PM_PROP_ACPI_DISABLE_CMD,
                                  &acpi_disable_cmd, NULL);
    object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_GPE0_BLK,
                                  &gpe0_blk, NULL);
    object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_GPE0_BLK_LEN,
                                  &gpe0_blk_len, NULL);
    object_property_add_uint16_ptr(OBJECT(s), ACPI_PM_PROP_SCI_INT,
                                  &sci_int, NULL);
    object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_PM_IO_BASE,
                                  &s->io_base, NULL);
}

I
Isaku Yamahata 已提交
377
static int piix4_pm_initfn(PCIDevice *dev)
378
{
P
Peter Crosthwaite 已提交
379
    PIIX4PMState *s = PIIX4_PM(dev);
380 381
    uint8_t *pci_conf;

382
    pci_conf = dev->config;
383 384 385 386 387 388
    pci_conf[0x06] = 0x80;
    pci_conf[0x07] = 0x02;
    pci_conf[0x09] = 0x00;
    pci_conf[0x3d] = 0x01; // interrupt pin 1

    /* APM */
J
Julien Grall 已提交
389
    apm_init(dev, &s->apm, apm_ctrl_changed, s);
390 391 392 393 394 395 396 397 398

    if (s->kvm_enabled) {
        /* Mark SMM as already inited to prevent SMM from running.  KVM does not
         * support SMM mode. */
        pci_conf[0x5B] = 0x02;
    }

    /* XXX: which specification is used ? The i82731AB has different
       mappings */
I
Isaku Yamahata 已提交
399 400
    pci_conf[0x90] = s->smb_io_base | 1;
    pci_conf[0x91] = s->smb_io_base >> 8;
401
    pci_conf[0xd2] = 0x09;
P
Peter Crosthwaite 已提交
402
    pm_smbus_init(DEVICE(dev), &s->smb);
G
Gerd Hoffmann 已提交
403
    memory_region_set_enabled(&s->smb.io, pci_conf[0xd2] & 1);
404 405
    memory_region_add_subregion(pci_address_space_io(dev),
                                s->smb_io_base, &s->smb.io);
406

407
    memory_region_init(&s->io, OBJECT(s), "piix4-pm", 64);
G
Gerd Hoffmann 已提交
408
    memory_region_set_enabled(&s->io, false);
409 410
    memory_region_add_subregion(pci_address_space_io(dev),
                                0, &s->io);
411

G
Gerd Hoffmann 已提交
412
    acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io);
G
Gerd Hoffmann 已提交
413
    acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io);
414
    acpi_pm1_cnt_init(&s->ar, &s->io, s->s4_val);
G
Gerd Hoffmann 已提交
415
    acpi_gpe_init(&s->ar, GPE_LEN);
416

417 418
    s->powerdown_notifier.notify = piix4_pm_powerdown_req;
    qemu_register_powerdown_notifier(&s->powerdown_notifier);
419

420 421
    s->machine_ready.notify = piix4_pm_machine_ready;
    qemu_add_machine_init_done_notifier(&s->machine_ready);
I
Isaku Yamahata 已提交
422
    qemu_register_reset(piix4_reset, s);
423 424

    piix4_acpi_system_hot_add_init(pci_address_space_io(dev), dev->bus, s);
I
Isaku Yamahata 已提交
425

M
Michael S. Tsirkin 已提交
426
    piix4_pm_add_propeties(s);
I
Isaku Yamahata 已提交
427 428 429
    return 0;
}

M
Michael S. Tsirkin 已提交
430 431 432 433 434 435 436 437 438 439 440
Object *piix4_pm_find(void)
{
    bool ambig;
    Object *o = object_resolve_path_type("", TYPE_PIIX4_PM, &ambig);

    if (ambig || !o) {
        return NULL;
    }
    return o;
}

I
Isaku Yamahata 已提交
441
i2c_bus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
442
                       qemu_irq sci_irq, qemu_irq smi_irq,
L
Laszlo Ersek 已提交
443
                       int kvm_enabled, FWCfgState *fw_cfg)
I
Isaku Yamahata 已提交
444
{
P
Peter Crosthwaite 已提交
445
    DeviceState *dev;
I
Isaku Yamahata 已提交
446 447
    PIIX4PMState *s;

P
Peter Crosthwaite 已提交
448 449
    dev = DEVICE(pci_create(bus, devfn, TYPE_PIIX4_PM));
    qdev_prop_set_uint32(dev, "smb_io_base", smb_io_base);
450

P
Peter Crosthwaite 已提交
451
    s = PIIX4_PM(dev);
452 453
    s->irq = sci_irq;
    s->smi_irq = smi_irq;
I
Isaku Yamahata 已提交
454 455
    s->kvm_enabled = kvm_enabled;

P
Peter Crosthwaite 已提交
456
    qdev_init_nofail(dev);
457

458 459 460 461 462 463 464 465
    if (fw_cfg) {
        uint8_t suspend[6] = {128, 0, 0, 129, 128, 128};
        suspend[3] = 1 | ((!s->disable_s3) << 7);
        suspend[4] = s->s4_val | ((!s->disable_s4) << 7);

        fw_cfg_add_file(fw_cfg, "etc/system-states", g_memdup(suspend, 6), 6);
    }

466 467 468
    return s->smb.smbus;
}

469
static uint64_t gpe_readb(void *opaque, hwaddr addr, unsigned width)
470
{
471
    PIIX4PMState *s = opaque;
G
Gerd Hoffmann 已提交
472
    uint32_t val = acpi_gpe_ioport_readb(&s->ar, addr);
473

474
    PIIX4_DPRINTF("gpe read %" HWADDR_PRIx " == %" PRIu32 "\n", addr, val);
475 476 477
    return val;
}

478 479
static void gpe_writeb(void *opaque, hwaddr addr, uint64_t val,
                       unsigned width)
480
{
481 482
    PIIX4PMState *s = opaque;

G
Gerd Hoffmann 已提交
483
    acpi_gpe_ioport_writeb(&s->ar, addr, val);
484
    acpi_update_sci(&s->ar, s->irq);
485

486
    PIIX4_DPRINTF("gpe write %" HWADDR_PRIx " <== %" PRIu64 "\n", addr, val);
487 488
}

489 490 491 492 493 494 495 496 497 498
static const MemoryRegionOps piix4_gpe_ops = {
    .read = gpe_readb,
    .write = gpe_writeb,
    .valid.min_access_size = 1,
    .valid.max_access_size = 4,
    .impl.min_access_size = 1,
    .impl.max_access_size = 1,
    .endianness = DEVICE_LITTLE_ENDIAN,
};

499 500 501 502
static void piix4_cpu_added_req(Notifier *n, void *opaque)
{
    PIIX4PMState *s = container_of(n, PIIX4PMState, cpu_added_notifier);

503 504 505
    assert(s != NULL);
    AcpiCpuHotplug_add(&s->ar.gpe, &s->gpe_cpu, CPU(opaque));
    acpi_update_sci(&s->ar, s->irq);
506 507
}

508 509
static void piix4_acpi_system_hot_add_init(MemoryRegion *parent,
                                           PCIBus *bus, PIIX4PMState *s)
510
{
511 512
    memory_region_init_io(&s->io_gpe, OBJECT(s), &piix4_gpe_ops, s,
                          "acpi-gpe0", GPE_LEN);
513
    memory_region_add_subregion(parent, GPE_BASE, &s->io_gpe);
514

515 516
    acpi_pcihp_init(&s->acpi_pci_hotplug, bus, parent,
                    s->use_acpi_pci_hotplug);
517

518 519
    AcpiCpuHotplug_init(parent, OBJECT(s), &s->gpe_cpu,
                        PIIX4_CPU_HOTPLUG_IO_BASE);
520 521
    s->cpu_added_notifier.notify = piix4_cpu_added_req;
    qemu_register_cpu_added_notifier(&s->cpu_added_notifier);
522
}
523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568

static Property piix4_pm_properties[] = {
    DEFINE_PROP_UINT32("smb_io_base", PIIX4PMState, smb_io_base, 0),
    DEFINE_PROP_UINT8(ACPI_PM_PROP_S3_DISABLED, PIIX4PMState, disable_s3, 0),
    DEFINE_PROP_UINT8(ACPI_PM_PROP_S4_DISABLED, PIIX4PMState, disable_s4, 0),
    DEFINE_PROP_UINT8(ACPI_PM_PROP_S4_VAL, PIIX4PMState, s4_val, 2),
    DEFINE_PROP_BOOL("acpi-pci-hotplug-with-bridge-support", PIIX4PMState,
                     use_acpi_pci_hotplug, true),
    DEFINE_PROP_END_OF_LIST(),
};

static void piix4_pm_class_init(ObjectClass *klass, void *data)
{
    DeviceClass *dc = DEVICE_CLASS(klass);
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);

    k->no_hotplug = 1;
    k->init = piix4_pm_initfn;
    k->config_write = pm_write_config;
    k->vendor_id = PCI_VENDOR_ID_INTEL;
    k->device_id = PCI_DEVICE_ID_INTEL_82371AB_3;
    k->revision = 0x03;
    k->class_id = PCI_CLASS_BRIDGE_OTHER;
    dc->desc = "PM";
    dc->vmsd = &vmstate_acpi;
    dc->props = piix4_pm_properties;
    /*
     * Reason: part of PIIX4 southbridge, needs to be wired up,
     * e.g. by mips_malta_init()
     */
    dc->cannot_instantiate_with_device_add_yet = true;
}

static const TypeInfo piix4_pm_info = {
    .name          = TYPE_PIIX4_PM,
    .parent        = TYPE_PCI_DEVICE,
    .instance_size = sizeof(PIIX4PMState),
    .class_init    = piix4_pm_class_init,
};

static void piix4_pm_register_types(void)
{
    type_register_static(&piix4_pm_info);
}

type_init(piix4_pm_register_types)