prep.c 27.6 KB
Newer Older
1
/*
2
 * QEMU PPC PREP hardware System Emulator
3
 *
4
 * Copyright (c) 2003-2007 Jocelyn Mayer
5
 * Copyright (c) 2017 Hervé Poussineau
6
 *
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
24
 */
P
Peter Maydell 已提交
25
#include "qemu/osdep.h"
26
#include "cpu.h"
27
#include "hw/hw.h"
P
Paolo Bonzini 已提交
28 29 30 31
#include "hw/timer/m48t59.h"
#include "hw/i386/pc.h"
#include "hw/char/serial.h"
#include "hw/block/fdc.h"
P
Paolo Bonzini 已提交
32
#include "net/net.h"
33
#include "sysemu/sysemu.h"
P
Paolo Bonzini 已提交
34
#include "hw/isa/isa.h"
35 36
#include "hw/pci/pci.h"
#include "hw/pci/pci_host.h"
P
Paolo Bonzini 已提交
37
#include "hw/ppc/ppc.h"
38
#include "hw/boards.h"
39
#include "qemu/error-report.h"
40
#include "qemu/log.h"
41 42
#include "hw/ide.h"
#include "hw/loader.h"
P
Paolo Bonzini 已提交
43
#include "hw/timer/mc146818rtc.h"
44
#include "hw/input/i8042.h"
P
Paolo Bonzini 已提交
45
#include "hw/isa/pc87312.h"
46
#include "hw/net/ne2000-isa.h"
47
#include "sysemu/arch_init.h"
48
#include "sysemu/kvm.h"
49
#include "sysemu/qtest.h"
50
#include "exec/address-spaces.h"
51
#include "trace.h"
52
#include "elf.h"
53
#include "qemu/cutils.h"
54
#include "kvm_ppc.h"
55

56 57 58
/* SMP is not enabled, for now */
#define MAX_CPUS 1

T
ths 已提交
59 60
#define MAX_IDE_BUS 2

61 62
#define CFG_ADDR 0xf0000510

63
#define BIOS_SIZE (1024 * 1024)
B
bellard 已提交
64 65 66
#define BIOS_FILENAME "ppc_rom.bin"
#define KERNEL_LOAD_ADDR 0x01000000
#define INITRD_LOAD_ADDR 0x01800000
B
bellard 已提交
67 68

/* Constants for devices init */
69 70 71 72 73 74 75 76
static const int ide_iobase[2] = { 0x1f0, 0x170 };
static const int ide_iobase2[2] = { 0x3f6, 0x376 };
static const int ide_irq[2] = { 13, 13 };

#define NE2000_NB_MAX 6

static uint32_t ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360, 0x280, 0x380 };
static int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
77

B
bellard 已提交
78
/* ISA IO ports bridge */
79 80
#define PPC_IO_BASE 0x80000000

B
bellard 已提交
81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107
/* PowerPC control and status registers */
#if 0 // Not used
static struct {
    /* IDs */
    uint32_t veni_devi;
    uint32_t revi;
    /* Control and status */
    uint32_t gcsr;
    uint32_t xcfr;
    uint32_t ct32;
    uint32_t mcsr;
    /* General purpose registers */
    uint32_t gprg[6];
    /* Exceptions */
    uint32_t feen;
    uint32_t fest;
    uint32_t fema;
    uint32_t fecl;
    uint32_t eeen;
    uint32_t eest;
    uint32_t eecl;
    uint32_t eeint;
    uint32_t eemck0;
    uint32_t eemck1;
    /* Error diagnostic */
} XCSR;

108
static void PPC_XCSR_writeb (void *opaque,
A
Avi Kivity 已提交
109
                             hwaddr addr, uint32_t value)
B
bellard 已提交
110
{
111 112
    printf("%s: 0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", __func__, addr,
           value);
B
bellard 已提交
113 114
}

115
static void PPC_XCSR_writew (void *opaque,
A
Avi Kivity 已提交
116
                             hwaddr addr, uint32_t value)
117
{
118 119
    printf("%s: 0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", __func__, addr,
           value);
120 121
}

122
static void PPC_XCSR_writel (void *opaque,
A
Avi Kivity 已提交
123
                             hwaddr addr, uint32_t value)
124
{
125 126
    printf("%s: 0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", __func__, addr,
           value);
127 128
}

A
Avi Kivity 已提交
129
static uint32_t PPC_XCSR_readb (void *opaque, hwaddr addr)
B
bellard 已提交
130 131
{
    uint32_t retval = 0;
132

133 134
    printf("%s: 0x" TARGET_FMT_plx " <= %08" PRIx32 "\n", __func__, addr,
           retval);
135

B
bellard 已提交
136 137 138
    return retval;
}

A
Avi Kivity 已提交
139
static uint32_t PPC_XCSR_readw (void *opaque, hwaddr addr)
140
{
B
bellard 已提交
141 142
    uint32_t retval = 0;

143 144
    printf("%s: 0x" TARGET_FMT_plx " <= %08" PRIx32 "\n", __func__, addr,
           retval);
B
bellard 已提交
145 146

    return retval;
147 148
}

A
Avi Kivity 已提交
149
static uint32_t PPC_XCSR_readl (void *opaque, hwaddr addr)
150 151 152
{
    uint32_t retval = 0;

153 154
    printf("%s: 0x" TARGET_FMT_plx " <= %08" PRIx32 "\n", __func__, addr,
           retval);
155 156 157 158

    return retval;
}

A
Avi Kivity 已提交
159 160 161 162 163 164
static const MemoryRegionOps PPC_XCSR_ops = {
    .old_mmio = {
        .read = { PPC_XCSR_readb, PPC_XCSR_readw, PPC_XCSR_readl, },
        .write = { PPC_XCSR_writeb, PPC_XCSR_writew, PPC_XCSR_writel, },
    },
    .endianness = DEVICE_LITTLE_ENDIAN,
165 166
};

B
bellard 已提交
167
#endif
168

B
bellard 已提交
169
/* Fake super-io ports for PREP platform (Intel 82378ZB) */
A
Anthony Liguori 已提交
170
typedef struct sysctrl_t {
J
j_mayer 已提交
171
    qemu_irq reset_irq;
172
    Nvram *nvram;
B
bellard 已提交
173 174
    uint8_t state;
    uint8_t syscontrol;
B
bellard 已提交
175
    int contiguous_map;
176
    qemu_irq contiguous_map_irq;
B
bellard 已提交
177
    int endian;
A
Anthony Liguori 已提交
178
} sysctrl_t;
179

B
bellard 已提交
180 181
enum {
    STATE_HARDFILE = 0x01,
182 183
};

A
Anthony Liguori 已提交
184
static sysctrl_t *sysctrl;
185

186
static void PREP_io_800_writeb (void *opaque, uint32_t addr, uint32_t val)
187
{
A
Anthony Liguori 已提交
188
    sysctrl_t *sysctrl = opaque;
B
bellard 已提交
189

190
    trace_prep_io_800_writeb(addr - PPC_IO_BASE, val);
191 192 193 194
    switch (addr) {
    case 0x0092:
        /* Special port 92 */
        /* Check soft reset asked */
B
bellard 已提交
195
        if (val & 0x01) {
J
j_mayer 已提交
196 197 198
            qemu_irq_raise(sysctrl->reset_irq);
        } else {
            qemu_irq_lower(sysctrl->reset_irq);
199 200
        }
        /* Check LE mode */
B
bellard 已提交
201
        if (val & 0x02) {
B
bellard 已提交
202 203 204
            sysctrl->endian = 1;
        } else {
            sysctrl->endian = 0;
205 206
        }
        break;
B
bellard 已提交
207 208 209 210 211 212 213 214 215
    case 0x0800:
        /* Motorola CPU configuration register : read-only */
        break;
    case 0x0802:
        /* Motorola base module feature register : read-only */
        break;
    case 0x0803:
        /* Motorola base module status register : read-only */
        break;
216
    case 0x0808:
B
bellard 已提交
217 218 219 220 221
        /* Hardfile light register */
        if (val & 1)
            sysctrl->state |= STATE_HARDFILE;
        else
            sysctrl->state &= ~STATE_HARDFILE;
222 223 224
        break;
    case 0x0810:
        /* Password protect 1 register */
225 226 227 228
        if (sysctrl->nvram != NULL) {
            NvramClass *k = NVRAM_GET_CLASS(sysctrl->nvram);
            (k->toggle_lock)(sysctrl->nvram, 1);
        }
229 230 231
        break;
    case 0x0812:
        /* Password protect 2 register */
232 233 234 235
        if (sysctrl->nvram != NULL) {
            NvramClass *k = NVRAM_GET_CLASS(sysctrl->nvram);
            (k->toggle_lock)(sysctrl->nvram, 2);
        }
236 237
        break;
    case 0x0814:
B
bellard 已提交
238
        /* L2 invalidate register */
B
bellard 已提交
239
        //        tlb_flush(first_cpu, 1);
240 241 242
        break;
    case 0x081C:
        /* system control register */
B
bellard 已提交
243
        sysctrl->syscontrol = val & 0x0F;
244 245 246
        break;
    case 0x0850:
        /* I/O map type register */
B
bellard 已提交
247
        sysctrl->contiguous_map = val & 0x01;
248
        qemu_set_irq(sysctrl->contiguous_map_irq, sysctrl->contiguous_map);
249 250
        break;
    default:
251 252
        printf("ERROR: unaffected IO port write: %04" PRIx32
               " => %02" PRIx32"\n", addr, val);
253 254 255 256
        break;
    }
}

257
static uint32_t PREP_io_800_readb (void *opaque, uint32_t addr)
258
{
A
Anthony Liguori 已提交
259
    sysctrl_t *sysctrl = opaque;
260 261 262 263 264
    uint32_t retval = 0xFF;

    switch (addr) {
    case 0x0092:
        /* Special port 92 */
265
        retval = sysctrl->endian << 1;
B
bellard 已提交
266 267 268 269 270 271 272 273 274 275 276 277
        break;
    case 0x0800:
        /* Motorola CPU configuration register */
        retval = 0xEF; /* MPC750 */
        break;
    case 0x0802:
        /* Motorola Base module feature register */
        retval = 0xAD; /* No ESCC, PMC slot neither ethernet */
        break;
    case 0x0803:
        /* Motorola base module status register */
        retval = 0xE0; /* Standard MPC750 */
278 279 280 281 282 283 284 285
        break;
    case 0x080C:
        /* Equipment present register:
         *  no L2 cache
         *  no upgrade processor
         *  no cards in PCI slots
         *  SCSI fuse is bad
         */
B
bellard 已提交
286 287 288 289 290
        retval = 0x3C;
        break;
    case 0x0810:
        /* Motorola base module extended feature register */
        retval = 0x39; /* No USB, CF and PCI bridge. NVRAM present */
291
        break;
B
bellard 已提交
292 293 294
    case 0x0814:
        /* L2 invalidate: don't care */
        break;
295 296 297 298 299 300 301 302
    case 0x0818:
        /* Keylock */
        retval = 0x00;
        break;
    case 0x081C:
        /* system control register
         * 7 - 6 / 1 - 0: L2 cache enable
         */
B
bellard 已提交
303
        retval = sysctrl->syscontrol;
304 305 306 307 308 309 310
        break;
    case 0x0823:
        /* */
        retval = 0x03; /* no L2 cache */
        break;
    case 0x0850:
        /* I/O map type register */
B
bellard 已提交
311
        retval = sysctrl->contiguous_map;
312 313
        break;
    default:
314
        printf("ERROR: unaffected IO port: %04" PRIx32 " read\n", addr);
315 316
        break;
    }
317
    trace_prep_io_800_readb(addr - PPC_IO_BASE, retval);
318 319 320 321

    return retval;
}

B
bellard 已提交
322

B
bellard 已提交
323
#define NVRAM_SIZE        0x2000
324

325 326 327 328 329 330
static void fw_cfg_boot_set(void *opaque, const char *boot_device,
                            Error **errp)
{
    fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
}

331 332
static void ppc_prep_reset(void *opaque)
{
333
    PowerPCCPU *cpu = opaque;
334

335
    cpu_reset(CPU(cpu));
336 337
}

J
Jan Kiszka 已提交
338 339 340 341 342 343 344 345 346 347
static const MemoryRegionPortio prep_portio_list[] = {
    /* System control ports */
    { 0x0092, 1, 1, .read = PREP_io_800_readb, .write = PREP_io_800_writeb, },
    { 0x0800, 0x52, 1,
      .read = PREP_io_800_readb, .write = PREP_io_800_writeb, },
    /* Special port to get debug messages from Open-Firmware */
    { 0x0F00, 4, 1, .write = PPC_debug_write, },
    PORTIO_END_OF_LIST(),
};

348 349
static PortioList prep_port_list;

350 351 352 353
/*****************************************************************************/
/* NVRAM helpers */
static inline uint32_t nvram_read(Nvram *nvram, uint32_t addr)
{
354
    NvramClass *k = NVRAM_GET_CLASS(nvram);
355 356 357 358 359
    return (k->read)(nvram, addr);
}

static inline void nvram_write(Nvram *nvram, uint32_t addr, uint32_t val)
{
360
    NvramClass *k = NVRAM_GET_CLASS(nvram);
361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487
    (k->write)(nvram, addr, val);
}

static void NVRAM_set_byte(Nvram *nvram, uint32_t addr, uint8_t value)
{
    nvram_write(nvram, addr, value);
}

static uint8_t NVRAM_get_byte(Nvram *nvram, uint32_t addr)
{
    return nvram_read(nvram, addr);
}

static void NVRAM_set_word(Nvram *nvram, uint32_t addr, uint16_t value)
{
    nvram_write(nvram, addr, value >> 8);
    nvram_write(nvram, addr + 1, value & 0xFF);
}

static uint16_t NVRAM_get_word(Nvram *nvram, uint32_t addr)
{
    uint16_t tmp;

    tmp = nvram_read(nvram, addr) << 8;
    tmp |= nvram_read(nvram, addr + 1);

    return tmp;
}

static void NVRAM_set_lword(Nvram *nvram, uint32_t addr, uint32_t value)
{
    nvram_write(nvram, addr, value >> 24);
    nvram_write(nvram, addr + 1, (value >> 16) & 0xFF);
    nvram_write(nvram, addr + 2, (value >> 8) & 0xFF);
    nvram_write(nvram, addr + 3, value & 0xFF);
}

static void NVRAM_set_string(Nvram *nvram, uint32_t addr, const char *str,
                             uint32_t max)
{
    int i;

    for (i = 0; i < max && str[i] != '\0'; i++) {
        nvram_write(nvram, addr + i, str[i]);
    }
    nvram_write(nvram, addr + i, str[i]);
    nvram_write(nvram, addr + max - 1, '\0');
}

static uint16_t NVRAM_crc_update (uint16_t prev, uint16_t value)
{
    uint16_t tmp;
    uint16_t pd, pd1, pd2;

    tmp = prev >> 8;
    pd = prev ^ value;
    pd1 = pd & 0x000F;
    pd2 = ((pd >> 4) & 0x000F) ^ pd1;
    tmp ^= (pd1 << 3) | (pd1 << 8);
    tmp ^= pd2 | (pd2 << 7) | (pd2 << 12);

    return tmp;
}

static uint16_t NVRAM_compute_crc (Nvram *nvram, uint32_t start, uint32_t count)
{
    uint32_t i;
    uint16_t crc = 0xFFFF;
    int odd;

    odd = count & 1;
    count &= ~1;
    for (i = 0; i != count; i++) {
        crc = NVRAM_crc_update(crc, NVRAM_get_word(nvram, start + i));
    }
    if (odd) {
        crc = NVRAM_crc_update(crc, NVRAM_get_byte(nvram, start + i) << 8);
    }

    return crc;
}

#define CMDLINE_ADDR 0x017ff000

static int PPC_NVRAM_set_params (Nvram *nvram, uint16_t NVRAM_size,
                          const char *arch,
                          uint32_t RAM_size, int boot_device,
                          uint32_t kernel_image, uint32_t kernel_size,
                          const char *cmdline,
                          uint32_t initrd_image, uint32_t initrd_size,
                          uint32_t NVRAM_image,
                          int width, int height, int depth)
{
    uint16_t crc;

    /* Set parameters for Open Hack'Ware BIOS */
    NVRAM_set_string(nvram, 0x00, "QEMU_BIOS", 16);
    NVRAM_set_lword(nvram,  0x10, 0x00000002); /* structure v2 */
    NVRAM_set_word(nvram,   0x14, NVRAM_size);
    NVRAM_set_string(nvram, 0x20, arch, 16);
    NVRAM_set_lword(nvram,  0x30, RAM_size);
    NVRAM_set_byte(nvram,   0x34, boot_device);
    NVRAM_set_lword(nvram,  0x38, kernel_image);
    NVRAM_set_lword(nvram,  0x3C, kernel_size);
    if (cmdline) {
        /* XXX: put the cmdline in NVRAM too ? */
        pstrcpy_targphys("cmdline", CMDLINE_ADDR, RAM_size - CMDLINE_ADDR,
                         cmdline);
        NVRAM_set_lword(nvram,  0x40, CMDLINE_ADDR);
        NVRAM_set_lword(nvram,  0x44, strlen(cmdline));
    } else {
        NVRAM_set_lword(nvram,  0x40, 0);
        NVRAM_set_lword(nvram,  0x44, 0);
    }
    NVRAM_set_lword(nvram,  0x48, initrd_image);
    NVRAM_set_lword(nvram,  0x4C, initrd_size);
    NVRAM_set_lword(nvram,  0x50, NVRAM_image);

    NVRAM_set_word(nvram,   0x54, width);
    NVRAM_set_word(nvram,   0x56, height);
    NVRAM_set_word(nvram,   0x58, depth);
    crc = NVRAM_compute_crc(nvram, 0x00, 0xF8);
    NVRAM_set_word(nvram,   0xFC, crc);

    return 0;
}

488
/* PowerPC PREP hardware initialisation */
489
static void ppc_prep_init(MachineState *machine)
490
{
491 492 493 494 495
    ram_addr_t ram_size = machine->ram_size;
    const char *kernel_filename = machine->kernel_filename;
    const char *kernel_cmdline = machine->kernel_cmdline;
    const char *initrd_filename = machine->initrd_filename;
    const char *boot_device = machine->boot_order;
A
Avi Kivity 已提交
496
    MemoryRegion *sysmem = get_system_memory();
497
    PowerPCCPU *cpu = NULL;
A
Andreas Färber 已提交
498
    CPUPPCState *env = NULL;
499
    Nvram *m48t59;
A
Avi Kivity 已提交
500 501 502
#if 0
    MemoryRegion *xcsr = g_new(MemoryRegion, 1);
#endif
503
    int linux_boot, i, nb_nics1;
A
Avi Kivity 已提交
504
    MemoryRegion *ram = g_new(MemoryRegion, 1);
505 506
    uint32_t kernel_base, initrd_base;
    long kernel_size, initrd_size;
507 508
    DeviceState *dev;
    PCIHostState *pcihost;
B
bellard 已提交
509
    PCIBus *pci_bus;
510
    PCIDevice *pci;
511
    ISABus *isa_bus;
512
    ISADevice *isa;
513
    int ppc_boot_device;
514
    DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
B
bellard 已提交
515

516
    sysctrl = g_malloc0(sizeof(sysctrl_t));
517 518

    linux_boot = (kernel_filename != NULL);
J
j_mayer 已提交
519

B
bellard 已提交
520
    /* init CPUs */
521
    for (i = 0; i < smp_cpus; i++) {
522
        cpu = POWERPC_CPU(cpu_create(machine->cpu_type));
523 524
        env = &cpu->env;

525 526 527 528 529 530 531
        if (env->flags & POWERPC_FLAG_RTC_CLK) {
            /* POWER / PowerPC 601 RTC clock frequency is 7.8125 MHz */
            cpu_ppc_tb_init(env, 7812500UL);
        } else {
            /* Set time-base frequency to 100 Mhz */
            cpu_ppc_tb_init(env, 100UL * 1000UL * 1000UL);
        }
532
        qemu_register_reset(ppc_prep_reset, cpu);
533
    }
534 535

    /* allocate RAM */
536
    memory_region_allocate_system_memory(ram, NULL, "ppc_prep.ram", ram_size);
A
Avi Kivity 已提交
537
    memory_region_add_subregion(sysmem, 0, ram);
B
blueswir1 已提交
538

539
    if (linux_boot) {
B
bellard 已提交
540
        kernel_base = KERNEL_LOAD_ADDR;
541
        /* now we can load the kernel */
542 543
        kernel_size = load_image_targphys(kernel_filename, kernel_base,
                                          ram_size - kernel_base);
B
bellard 已提交
544
        if (kernel_size < 0) {
545
            error_report("could not load kernel '%s'", kernel_filename);
546 547 548 549
            exit(1);
        }
        /* load initrd */
        if (initrd_filename) {
B
bellard 已提交
550
            initrd_base = INITRD_LOAD_ADDR;
551 552
            initrd_size = load_image_targphys(initrd_filename, initrd_base,
                                              ram_size - initrd_base);
553
            if (initrd_size < 0) {
554 555 556
                error_report("could not load initial ram disk '%s'",
                             initrd_filename);
                exit(1);
557
            }
B
bellard 已提交
558 559 560
        } else {
            initrd_base = 0;
            initrd_size = 0;
561
        }
562
        ppc_boot_device = 'm';
563
    } else {
B
bellard 已提交
564 565 566 567
        kernel_base = 0;
        kernel_size = 0;
        initrd_base = 0;
        initrd_size = 0;
568 569
        ppc_boot_device = '\0';
        /* For now, OHW cannot boot from the network. */
J
j_mayer 已提交
570 571 572
        for (i = 0; boot_device[i] != '\0'; i++) {
            if (boot_device[i] >= 'a' && boot_device[i] <= 'f') {
                ppc_boot_device = boot_device[i];
573
                break;
J
j_mayer 已提交
574
            }
575 576
        }
        if (ppc_boot_device == '\0') {
577
            error_report("No valid boot device for Mac99 machine");
578 579
            exit(1);
        }
580 581
    }

582
    if (PPC_INPUT(env) != PPC_FLAGS_INPUT_6xx) {
583 584
        error_report("Only 6xx bus is supported on PREP machine");
        exit(1);
585
    }
586 587

    dev = qdev_create(NULL, "raven-pcihost");
588 589 590 591
    if (bios_name == NULL) {
        bios_name = BIOS_FILENAME;
    }
    qdev_prop_set_string(dev, "bios-name", bios_name);
592
    qdev_prop_set_uint32(dev, "elf-machine", PPC_ELF_MACHINE);
593
    pcihost = PCI_HOST_BRIDGE(dev);
594
    object_property_add_child(qdev_get_machine(), "raven", OBJECT(dev), NULL);
595
    qdev_init_nofail(dev);
596 597
    pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci.0");
    if (pci_bus == NULL) {
598
        error_report("Couldn't create PCI host controller");
599 600
        exit(1);
    }
601
    sysctrl->contiguous_map_irq = qdev_get_gpio_in(dev, 0);
602

603 604
    /* PCI -> ISA bridge */
    pci = pci_create_simple(pci_bus, PCI_DEVFN(1, 0), "i82378");
605
    cpu = POWERPC_CPU(first_cpu);
606
    qdev_connect_gpio_out(&pci->qdev, 0,
607
                          cpu->env.irq_inputs[PPC6xx_INPUT_INT]);
608 609 610 611
    sysbus_connect_irq(&pcihost->busdev, 0, qdev_get_gpio_in(&pci->qdev, 9));
    sysbus_connect_irq(&pcihost->busdev, 1, qdev_get_gpio_in(&pci->qdev, 11));
    sysbus_connect_irq(&pcihost->busdev, 2, qdev_get_gpio_in(&pci->qdev, 9));
    sysbus_connect_irq(&pcihost->busdev, 3, qdev_get_gpio_in(&pci->qdev, 11));
A
Andreas Färber 已提交
612
    isa_bus = ISA_BUS(qdev_get_child_bus(DEVICE(pci), "isa.0"));
613

614
    /* Super I/O (parallel + serial ports) */
615
    isa = isa_create(isa_bus, TYPE_PC87312_SUPERIO);
A
Andreas Färber 已提交
616 617 618
    dev = DEVICE(isa);
    qdev_prop_set_uint8(dev, "config", 13); /* fdc, ser0, ser1, par0 */
    qdev_init_nofail(dev);
619

620
    /* init basic PC hardware */
G
Gerd Hoffmann 已提交
621
    pci_vga_init(pci_bus);
622 623 624 625 626

    nb_nics1 = nb_nics;
    if (nb_nics1 > NE2000_NB_MAX)
        nb_nics1 = NE2000_NB_MAX;
    for(i = 0; i < nb_nics1; i++) {
627
        if (nd_table[i].model == NULL) {
628
	    nd_table[i].model = g_strdup("ne2k_isa");
629 630
        }
        if (strcmp(nd_table[i].model, "ne2k_isa") == 0) {
631 632
            isa_ne2000_init(isa_bus, ne2000_io[i], ne2000_irq[i],
                            &nd_table[i]);
633
        } else {
634
            pci_nic_init_nofail(&nd_table[i], pci_bus, "ne2k_pci", NULL);
635
        }
636 637
    }

638
    ide_drive_get(hd, ARRAY_SIZE(hd));
639
    for(i = 0; i < MAX_IDE_BUS; i++) {
640
        isa_ide_init(isa_bus, ide_iobase[i], ide_iobase2[i], ide_irq[i],
T
ths 已提交
641 642
                     hd[2 * i],
		     hd[2 * i + 1]);
643
    }
B
Blue Swirl 已提交
644

645 646
    cpu = POWERPC_CPU(first_cpu);
    sysctrl->reset_irq = cpu->env.irq_inputs[PPC6xx_INPUT_HRESET];
J
Jan Kiszka 已提交
647

648 649
    portio_list_init(&prep_port_list, NULL, prep_portio_list, sysctrl, "prep");
    portio_list_add(&prep_port_list, isa_address_space_io(isa), 0x0);
J
Jan Kiszka 已提交
650

B
bellard 已提交
651
    /* PowerPC control and status register group */
B
bellard 已提交
652
#if 0
653
    memory_region_init_io(xcsr, NULL, &PPC_XCSR_ops, NULL, "ppc-xcsr", 0x1000);
A
Avi Kivity 已提交
654
    memory_region_add_subregion(sysmem, 0xFEFF0000, xcsr);
B
bellard 已提交
655
#endif
656

E
Eduardo Habkost 已提交
657
    if (machine_usb(machine)) {
658
        pci_create_simple(pci_bus, -1, "pci-ohci");
P
pbrook 已提交
659 660
    }

661
    m48t59 = m48t59_init_isa(isa_bus, 0x0074, NVRAM_SIZE, 2000, 59);
J
j_mayer 已提交
662
    if (m48t59 == NULL)
B
bellard 已提交
663
        return;
J
j_mayer 已提交
664
    sysctrl->nvram = m48t59;
B
bellard 已提交
665 666

    /* Initialise NVRAM */
667 668
    PPC_NVRAM_set_params(m48t59, NVRAM_SIZE, "PREP", ram_size,
                         ppc_boot_device,
B
bellard 已提交
669
                         kernel_base, kernel_size,
B
bellard 已提交
670
                         kernel_cmdline,
B
bellard 已提交
671 672
                         initrd_base, initrd_size,
                         /* XXX: need an option to load a NVRAM image */
B
bellard 已提交
673 674
                         0,
                         graphic_width, graphic_height, graphic_depth);
675
}
B
bellard 已提交
676

677
static void prep_machine_init(MachineClass *mc)
678
{
679 680
    mc->desc = "PowerPC PREP platform";
    mc->init = ppc_prep_init;
681
    mc->block_default_type = IF_IDE;
682 683
    mc->max_cpus = MAX_CPUS;
    mc->default_boot_order = "cad";
684
    mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("602");
685 686
}

687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718
static int prep_set_cmos_checksum(DeviceState *dev, void *opaque)
{
    uint16_t checksum = *(uint16_t *)opaque;
    ISADevice *rtc;

    if (object_dynamic_cast(OBJECT(dev), "mc146818rtc")) {
        rtc = ISA_DEVICE(dev);
        rtc_set_memory(rtc, 0x2e, checksum & 0xff);
        rtc_set_memory(rtc, 0x3e, checksum & 0xff);
        rtc_set_memory(rtc, 0x2f, checksum >> 8);
        rtc_set_memory(rtc, 0x3f, checksum >> 8);
    }
    return 0;
}

static void ibm_40p_init(MachineState *machine)
{
    CPUPPCState *env = NULL;
    uint16_t cmos_checksum;
    PowerPCCPU *cpu;
    DeviceState *dev;
    SysBusDevice *pcihost;
    Nvram *m48t59 = NULL;
    PCIBus *pci_bus;
    ISABus *isa_bus;
    void *fw_cfg;
    int i;
    uint32_t kernel_base = 0, initrd_base = 0;
    long kernel_size = 0, initrd_size = 0;
    char boot_device;

    /* init CPU */
719
    cpu = POWERPC_CPU(cpu_create(machine->cpu_type));
720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788
    env = &cpu->env;
    if (PPC_INPUT(env) != PPC_FLAGS_INPUT_6xx) {
        error_report("only 6xx bus is supported on this machine");
        exit(1);
    }

    if (env->flags & POWERPC_FLAG_RTC_CLK) {
        /* POWER / PowerPC 601 RTC clock frequency is 7.8125 MHz */
        cpu_ppc_tb_init(env, 7812500UL);
    } else {
        /* Set time-base frequency to 100 Mhz */
        cpu_ppc_tb_init(env, 100UL * 1000UL * 1000UL);
    }
    qemu_register_reset(ppc_prep_reset, cpu);

    /* PCI host */
    dev = qdev_create(NULL, "raven-pcihost");
    if (!bios_name) {
        bios_name = BIOS_FILENAME;
    }
    qdev_prop_set_string(dev, "bios-name", bios_name);
    qdev_prop_set_uint32(dev, "elf-machine", PPC_ELF_MACHINE);
    pcihost = SYS_BUS_DEVICE(dev);
    object_property_add_child(qdev_get_machine(), "raven", OBJECT(dev), NULL);
    qdev_init_nofail(dev);
    pci_bus = PCI_BUS(qdev_get_child_bus(dev, "pci.0"));
    if (!pci_bus) {
        error_report("could not create PCI host controller");
        exit(1);
    }

    /* PCI -> ISA bridge */
    dev = DEVICE(pci_create_simple(pci_bus, PCI_DEVFN(11, 0), "i82378"));
    qdev_connect_gpio_out(dev, 0,
                          cpu->env.irq_inputs[PPC6xx_INPUT_INT]);
    sysbus_connect_irq(pcihost, 0, qdev_get_gpio_in(dev, 15));
    sysbus_connect_irq(pcihost, 1, qdev_get_gpio_in(dev, 13));
    sysbus_connect_irq(pcihost, 2, qdev_get_gpio_in(dev, 15));
    sysbus_connect_irq(pcihost, 3, qdev_get_gpio_in(dev, 13));
    isa_bus = ISA_BUS(qdev_get_child_bus(dev, "isa.0"));

    /* Memory controller */
    dev = DEVICE(isa_create(isa_bus, "rs6000-mc"));
    qdev_prop_set_uint32(dev, "ram-size", machine->ram_size);
    qdev_init_nofail(dev);

    /* initialize CMOS checksums */
    cmos_checksum = 0x6aa9;
    qbus_walk_children(BUS(isa_bus), prep_set_cmos_checksum, NULL, NULL, NULL,
                       &cmos_checksum);

    /* add some more devices */
    if (defaults_enabled()) {
        m48t59 = NVRAM(isa_create_simple(isa_bus, "isa-m48t59"));

        dev = DEVICE(isa_create(isa_bus, "cs4231a"));
        qdev_prop_set_uint32(dev, "iobase", 0x830);
        qdev_prop_set_uint32(dev, "irq", 10);
        qdev_init_nofail(dev);

        dev = DEVICE(isa_create(isa_bus, "pc87312"));
        qdev_prop_set_uint32(dev, "config", 12);
        qdev_init_nofail(dev);

        dev = DEVICE(isa_create(isa_bus, "prep-systemio"));
        qdev_prop_set_uint32(dev, "ibm-planar-id", 0xfc);
        qdev_prop_set_uint32(dev, "equipment", 0xc0);
        qdev_init_nofail(dev);

789
        lsi53c810_create(pci_bus, PCI_DEVFN(1, 0));
790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889

        /* XXX: s3-trio at PCI_DEVFN(2, 0) */
        pci_vga_init(pci_bus);

        for (i = 0; i < nb_nics; i++) {
            pci_nic_init_nofail(&nd_table[i], pci_bus, "pcnet",
                                i == 0 ? "3" : NULL);
        }
    }

    /* Prepare firmware configuration for OpenBIOS */
    fw_cfg = fw_cfg_init_mem(CFG_ADDR, CFG_ADDR + 2);

    if (machine->kernel_filename) {
        /* load kernel */
        kernel_base = KERNEL_LOAD_ADDR;
        kernel_size = load_image_targphys(machine->kernel_filename,
                                          kernel_base,
                                          machine->ram_size - kernel_base);
        if (kernel_size < 0) {
            error_report("could not load kernel '%s'",
                         machine->kernel_filename);
            exit(1);
        }
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_base);
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
        /* load initrd */
        if (machine->initrd_filename) {
            initrd_base = INITRD_LOAD_ADDR;
            initrd_size = load_image_targphys(machine->initrd_filename,
                                              initrd_base,
                                              machine->ram_size - initrd_base);
            if (initrd_size < 0) {
                error_report("could not load initial ram disk '%s'",
                             machine->initrd_filename);
                exit(1);
            }
            fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_base);
            fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
        }
        if (machine->kernel_cmdline && *machine->kernel_cmdline) {
            fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
            pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE,
                             machine->kernel_cmdline);
            fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA,
                              machine->kernel_cmdline);
            fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE,
                           strlen(machine->kernel_cmdline) + 1);
        }
        boot_device = 'm';
    } else {
        boot_device = machine->boot_order[0];
    }

    fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus);
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)machine->ram_size);
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, ARCH_PREP);

    fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_WIDTH, graphic_width);
    fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_HEIGHT, graphic_height);
    fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_DEPTH, graphic_depth);

    fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_IS_KVM, kvm_enabled());
    if (kvm_enabled()) {
#ifdef CONFIG_KVM
        uint8_t *hypercall;

        fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_TBFREQ, kvmppc_get_tbfreq());
        hypercall = g_malloc(16);
        kvmppc_get_hypercall(env, hypercall, 16);
        fw_cfg_add_bytes(fw_cfg, FW_CFG_PPC_KVM_HC, hypercall, 16);
        fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_KVM_PID, getpid());
#endif
    } else {
        fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_TBFREQ, NANOSECONDS_PER_SECOND);
    }
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device);
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);

    /* Prepare firmware configuration for Open Hack'Ware */
    if (m48t59) {
        PPC_NVRAM_set_params(m48t59, NVRAM_SIZE, "PREP", ram_size,
                             boot_device,
                             kernel_base, kernel_size,
                             machine->kernel_cmdline,
                             initrd_base, initrd_size,
                             /* XXX: need an option to load a NVRAM image */
                             0,
                             graphic_width, graphic_height, graphic_depth);
    }
}

static void ibm_40p_machine_init(MachineClass *mc)
{
    mc->desc = "IBM RS/6000 7020 (40p)",
    mc->init = ibm_40p_init;
    mc->max_cpus = 1;
    mc->default_ram_size = 128 * M_BYTE;
    mc->block_default_type = IF_SCSI;
    mc->default_boot_order = "c";
890
    mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("604");
891 892 893
}

DEFINE_MACHINE("40p", ibm_40p_machine_init)
894
DEFINE_MACHINE("prep", prep_machine_init)