cpu.c 98.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 *  i386 CPUID helper functions
 *
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
 */
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>

#include "cpu.h"
25
#include "sysemu/kvm.h"
26
#include "sysemu/cpus.h"
27
#include "kvm_i386.h"
28
#include "topology.h"
29

30 31
#include "qemu/option.h"
#include "qemu/config-file.h"
32
#include "qapi/qmp/qerror.h"
33

34 35
#include "qapi-types.h"
#include "qapi-visit.h"
36
#include "qapi/visitor.h"
37
#include "sysemu/arch_init.h"
38

39
#include "hw/hw.h"
S
Stefan Weil 已提交
40
#if defined(CONFIG_KVM)
41
#include <linux/kvm_para.h>
S
Stefan Weil 已提交
42
#endif
43

44
#include "sysemu/sysemu.h"
45
#include "hw/qdev-properties.h"
46
#include "hw/cpu/icc_bus.h"
47
#ifndef CONFIG_USER_ONLY
P
Paolo Bonzini 已提交
48 49
#include "hw/xen/xen.h"
#include "hw/i386/apic_internal.h"
50 51
#endif

52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163

/* Cache topology CPUID constants: */

/* CPUID Leaf 2 Descriptors */

#define CPUID_2_L1D_32KB_8WAY_64B 0x2c
#define CPUID_2_L1I_32KB_8WAY_64B 0x30
#define CPUID_2_L2_2MB_8WAY_64B   0x7d


/* CPUID Leaf 4 constants: */

/* EAX: */
#define CPUID_4_TYPE_DCACHE  1
#define CPUID_4_TYPE_ICACHE  2
#define CPUID_4_TYPE_UNIFIED 3

#define CPUID_4_LEVEL(l)          ((l) << 5)

#define CPUID_4_SELF_INIT_LEVEL (1 << 8)
#define CPUID_4_FULLY_ASSOC     (1 << 9)

/* EDX: */
#define CPUID_4_NO_INVD_SHARING (1 << 0)
#define CPUID_4_INCLUSIVE       (1 << 1)
#define CPUID_4_COMPLEX_IDX     (1 << 2)

#define ASSOC_FULL 0xFF

/* AMD associativity encoding used on CPUID Leaf 0x80000006: */
#define AMD_ENC_ASSOC(a) (a <=   1 ? a   : \
                          a ==   2 ? 0x2 : \
                          a ==   4 ? 0x4 : \
                          a ==   8 ? 0x6 : \
                          a ==  16 ? 0x8 : \
                          a ==  32 ? 0xA : \
                          a ==  48 ? 0xB : \
                          a ==  64 ? 0xC : \
                          a ==  96 ? 0xD : \
                          a == 128 ? 0xE : \
                          a == ASSOC_FULL ? 0xF : \
                          0 /* invalid value */)


/* Definitions of the hardcoded cache entries we expose: */

/* L1 data cache: */
#define L1D_LINE_SIZE         64
#define L1D_ASSOCIATIVITY      8
#define L1D_SETS              64
#define L1D_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1D_DESCRIPTOR CPUID_2_L1D_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1D_LINES_PER_TAG      1
#define L1D_SIZE_KB_AMD       64
#define L1D_ASSOCIATIVITY_AMD  2

/* L1 instruction cache: */
#define L1I_LINE_SIZE         64
#define L1I_ASSOCIATIVITY      8
#define L1I_SETS              64
#define L1I_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1I_DESCRIPTOR CPUID_2_L1I_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1I_LINES_PER_TAG      1
#define L1I_SIZE_KB_AMD       64
#define L1I_ASSOCIATIVITY_AMD  2

/* Level 2 unified cache: */
#define L2_LINE_SIZE          64
#define L2_ASSOCIATIVITY      16
#define L2_SETS             4096
#define L2_PARTITIONS          1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 4MiB */
/*FIXME: CPUID leaf 2 descriptor is inconsistent with CPUID leaf 4 */
#define L2_DESCRIPTOR CPUID_2_L2_2MB_8WAY_64B
/*FIXME: CPUID leaf 0x80000006 is inconsistent with leaves 2 & 4 */
#define L2_LINES_PER_TAG       1
#define L2_SIZE_KB_AMD       512

/* No L3 cache: */
#define L3_SIZE_KB             0 /* disabled */
#define L3_ASSOCIATIVITY       0 /* disabled */
#define L3_LINES_PER_TAG       0 /* disabled */
#define L3_LINE_SIZE           0 /* disabled */

/* TLB definitions: */

#define L1_DTLB_2M_ASSOC       1
#define L1_DTLB_2M_ENTRIES   255
#define L1_DTLB_4K_ASSOC       1
#define L1_DTLB_4K_ENTRIES   255

#define L1_ITLB_2M_ASSOC       1
#define L1_ITLB_2M_ENTRIES   255
#define L1_ITLB_4K_ASSOC       1
#define L1_ITLB_4K_ENTRIES   255

#define L2_DTLB_2M_ASSOC       0 /* disabled */
#define L2_DTLB_2M_ENTRIES     0 /* disabled */
#define L2_DTLB_4K_ASSOC       4
#define L2_DTLB_4K_ENTRIES   512

#define L2_ITLB_2M_ASSOC       0 /* disabled */
#define L2_ITLB_2M_ENTRIES     0 /* disabled */
#define L2_ITLB_4K_ASSOC       4
#define L2_ITLB_4K_ENTRIES   512



164 165 166 167 168 169 170 171 172 173 174 175
static void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1,
                                     uint32_t vendor2, uint32_t vendor3)
{
    int i;
    for (i = 0; i < 4; i++) {
        dst[i] = vendor1 >> (8 * i);
        dst[i + 4] = vendor2 >> (8 * i);
        dst[i + 8] = vendor3 >> (8 * i);
    }
    dst[CPUID_VENDOR_SZ] = '\0';
}

176 177 178 179 180 181 182 183 184 185 186 187 188 189 190
/* feature flags taken from "Intel Processor Identification and the CPUID
 * Instruction" and AMD's "CPUID Specification".  In cases of disagreement
 * between feature naming conventions, aliases may be added.
 */
static const char *feature_name[] = {
    "fpu", "vme", "de", "pse",
    "tsc", "msr", "pae", "mce",
    "cx8", "apic", NULL, "sep",
    "mtrr", "pge", "mca", "cmov",
    "pat", "pse36", "pn" /* Intel psn */, "clflush" /* Intel clfsh */,
    NULL, "ds" /* Intel dts */, "acpi", "mmx",
    "fxsr", "sse", "sse2", "ss",
    "ht" /* Intel htt */, "tm", "ia64", "pbe",
};
static const char *ext_feature_name[] = {
191
    "pni|sse3" /* Intel,AMD sse3 */, "pclmulqdq|pclmuldq", "dtes64", "monitor",
192
    "ds_cpl", "vmx", "smx", "est",
193
    "tm2", "ssse3", "cid", NULL,
194
    "fma", "cx16", "xtpr", "pdcm",
M
Mao, Junjie 已提交
195
    NULL, "pcid", "dca", "sse4.1|sse4_1",
196
    "sse4.2|sse4_2", "x2apic", "movbe", "popcnt",
197
    "tsc-deadline", "aes", "xsave", "osxsave",
198
    "avx", "f16c", "rdrand", "hypervisor",
199
};
200 201 202 203 204
/* Feature names that are already defined on feature_name[] but are set on
 * CPUID[8000_0001].EDX on AMD CPUs don't have their names on
 * ext2_feature_name[]. They are copied automatically to cpuid_ext2_features
 * if and only if CPU vendor is AMD.
 */
205
static const char *ext2_feature_name[] = {
206 207 208 209 210 211 212
    NULL /* fpu */, NULL /* vme */, NULL /* de */, NULL /* pse */,
    NULL /* tsc */, NULL /* msr */, NULL /* pae */, NULL /* mce */,
    NULL /* cx8 */ /* AMD CMPXCHG8B */, NULL /* apic */, NULL, "syscall",
    NULL /* mtrr */, NULL /* pge */, NULL /* mca */, NULL /* cmov */,
    NULL /* pat */, NULL /* pse36 */, NULL, NULL /* Linux mp */,
    "nx|xd", NULL, "mmxext", NULL /* mmx */,
    NULL /* fxsr */, "fxsr_opt|ffxsr", "pdpe1gb" /* AMD Page1GB */, "rdtscp",
213
    NULL, "lm|i64", "3dnowext", "3dnow",
214 215 216 217
};
static const char *ext3_feature_name[] = {
    "lahf_lm" /* AMD LahfSahf */, "cmp_legacy", "svm", "extapic" /* AMD ExtApicSpace */,
    "cr8legacy" /* AMD AltMovCr8 */, "abm", "sse4a", "misalignsse",
218
    "3dnowprefetch", "osvw", "ibs", "xop",
219 220 221 222
    "skinit", "wdt", NULL, "lwp",
    "fma4", "tce", NULL, "nodeid_msr",
    NULL, "tbm", "topoext", "perfctr_core",
    "perfctr_nb", NULL, NULL, NULL,
223 224 225
    NULL, NULL, NULL, NULL,
};

226 227 228 229 230 231 232 233 234 235 236
static const char *ext4_feature_name[] = {
    NULL, NULL, "xstore", "xstore-en",
    NULL, NULL, "xcrypt", "xcrypt-en",
    "ace2", "ace2-en", "phe", "phe-en",
    "pmm", "pmm-en", NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

237
static const char *kvm_feature_name[] = {
238
    "kvmclock", "kvm_nopiodelay", "kvm_mmu", "kvmclock",
239
    "kvm_asyncpf", "kvm_steal_time", "kvm_pv_eoi", "kvm_pv_unhalt",
240 241 242 243
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
244
    "kvmclock-stable-bit", NULL, NULL, NULL,
245
    NULL, NULL, NULL, NULL,
246 247
};

J
Joerg Roedel 已提交
248 249 250 251 252 253 254 255 256 257 258
static const char *svm_feature_name[] = {
    "npt", "lbrv", "svm_lock", "nrip_save",
    "tsc_scale", "vmcb_clean",  "flushbyasid", "decodeassists",
    NULL, NULL, "pause_filter", NULL,
    "pfthreshold", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

H
H. Peter Anvin 已提交
259
static const char *cpuid_7_0_ebx_feature_name[] = {
260
    "fsgsbase", "tsc_adjust", NULL, "bmi1", "hle", "avx2", NULL, "smep",
261
    "bmi2", "erms", "invpcid", "rtm", NULL, NULL, "mpx", NULL,
C
Chao Peng 已提交
262 263
    "avx512f", NULL, "rdseed", "adx", "smap", NULL, NULL, NULL,
    NULL, NULL, "avx512pf", "avx512er", "avx512cd", NULL, NULL, NULL,
H
H. Peter Anvin 已提交
264 265
};

266 267 268 269 270 271 272 273 274 275 276
static const char *cpuid_apm_edx_feature_name[] = {
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    "invtsc", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330
#define I486_FEATURES (CPUID_FP87 | CPUID_VME | CPUID_PSE)
#define PENTIUM_FEATURES (I486_FEATURES | CPUID_DE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_MMX | CPUID_APIC)
#define PENTIUM2_FEATURES (PENTIUM_FEATURES | CPUID_PAE | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_FXSR)
#define PENTIUM3_FEATURES (PENTIUM2_FEATURES | CPUID_SSE)
#define PPRO_FEATURES (CPUID_FP87 | CPUID_DE | CPUID_PSE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_PGE | CPUID_CMOV | \
          CPUID_PAT | CPUID_FXSR | CPUID_MMX | CPUID_SSE | CPUID_SSE2 | \
          CPUID_PAE | CPUID_SEP | CPUID_APIC)

#define TCG_FEATURES (CPUID_FP87 | CPUID_PSE | CPUID_TSC | CPUID_MSR | \
          CPUID_PAE | CPUID_MCE | CPUID_CX8 | CPUID_APIC | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_CLFLUSH | CPUID_ACPI | CPUID_MMX | \
          CPUID_FXSR | CPUID_SSE | CPUID_SSE2 | CPUID_SS)
          /* partly implemented:
          CPUID_MTRR, CPUID_MCA, CPUID_CLFLUSH (needed for Win64) */
          /* missing:
          CPUID_VME, CPUID_DTS, CPUID_SS, CPUID_HT, CPUID_TM, CPUID_PBE */
#define TCG_EXT_FEATURES (CPUID_EXT_SSE3 | CPUID_EXT_PCLMULQDQ | \
          CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 | CPUID_EXT_CX16 | \
          CPUID_EXT_SSE41 | CPUID_EXT_SSE42 | CPUID_EXT_POPCNT | \
          CPUID_EXT_MOVBE | CPUID_EXT_AES | CPUID_EXT_HYPERVISOR)
          /* missing:
          CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_VMX, CPUID_EXT_SMX,
          CPUID_EXT_EST, CPUID_EXT_TM2, CPUID_EXT_CID, CPUID_EXT_FMA,
          CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_PCID, CPUID_EXT_DCA,
          CPUID_EXT_X2APIC, CPUID_EXT_TSC_DEADLINE_TIMER, CPUID_EXT_XSAVE,
          CPUID_EXT_OSXSAVE, CPUID_EXT_AVX, CPUID_EXT_F16C,
          CPUID_EXT_RDRAND */

#ifdef TARGET_X86_64
#define TCG_EXT2_X86_64_FEATURES (CPUID_EXT2_SYSCALL | CPUID_EXT2_LM)
#else
#define TCG_EXT2_X86_64_FEATURES 0
#endif

#define TCG_EXT2_FEATURES ((TCG_FEATURES & CPUID_EXT2_AMD_ALIASES) | \
          CPUID_EXT2_NX | CPUID_EXT2_MMXEXT | CPUID_EXT2_RDTSCP | \
          CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_PDPE1GB | \
          TCG_EXT2_X86_64_FEATURES)
#define TCG_EXT3_FEATURES (CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM | \
          CPUID_EXT3_CR8LEG | CPUID_EXT3_ABM | CPUID_EXT3_SSE4A)
#define TCG_EXT4_FEATURES 0
#define TCG_SVM_FEATURES 0
#define TCG_KVM_FEATURES 0
#define TCG_7_0_EBX_FEATURES (CPUID_7_0_EBX_SMEP | CPUID_7_0_EBX_SMAP | \
          CPUID_7_0_EBX_BMI1 | CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ADX)
          /* missing:
          CPUID_7_0_EBX_FSGSBASE, CPUID_7_0_EBX_HLE, CPUID_7_0_EBX_AVX2,
          CPUID_7_0_EBX_ERMS, CPUID_7_0_EBX_INVPCID, CPUID_7_0_EBX_RTM,
          CPUID_7_0_EBX_RDSEED */
331
#define TCG_APM_FEATURES 0
332 333


334 335
typedef struct FeatureWordInfo {
    const char **feat_names;
336 337 338 339
    uint32_t cpuid_eax;   /* Input EAX for CPUID */
    bool cpuid_needs_ecx; /* CPUID instruction uses ECX as input */
    uint32_t cpuid_ecx;   /* Input ECX value for CPUID */
    int cpuid_reg;        /* output register (R_* constant) */
340
    uint32_t tcg_features; /* Feature flags supported by TCG */
341
    uint32_t unmigratable_flags; /* Feature flags known to be unmigratable */
342 343 344
} FeatureWordInfo;

static FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
345 346 347
    [FEAT_1_EDX] = {
        .feat_names = feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_EDX,
348
        .tcg_features = TCG_FEATURES,
349 350 351 352
    },
    [FEAT_1_ECX] = {
        .feat_names = ext_feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_ECX,
353
        .tcg_features = TCG_EXT_FEATURES,
354 355 356 357
    },
    [FEAT_8000_0001_EDX] = {
        .feat_names = ext2_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_EDX,
358
        .tcg_features = TCG_EXT2_FEATURES,
359 360 361 362
    },
    [FEAT_8000_0001_ECX] = {
        .feat_names = ext3_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_ECX,
363
        .tcg_features = TCG_EXT3_FEATURES,
364
    },
365 366 367
    [FEAT_C000_0001_EDX] = {
        .feat_names = ext4_feature_name,
        .cpuid_eax = 0xC0000001, .cpuid_reg = R_EDX,
368
        .tcg_features = TCG_EXT4_FEATURES,
369
    },
370 371 372
    [FEAT_KVM] = {
        .feat_names = kvm_feature_name,
        .cpuid_eax = KVM_CPUID_FEATURES, .cpuid_reg = R_EAX,
373
        .tcg_features = TCG_KVM_FEATURES,
374 375 376 377
    },
    [FEAT_SVM] = {
        .feat_names = svm_feature_name,
        .cpuid_eax = 0x8000000A, .cpuid_reg = R_EDX,
378
        .tcg_features = TCG_SVM_FEATURES,
379 380 381
    },
    [FEAT_7_0_EBX] = {
        .feat_names = cpuid_7_0_ebx_feature_name,
382 383 384
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_EBX,
385
        .tcg_features = TCG_7_0_EBX_FEATURES,
386
    },
387 388 389 390 391 392 393
    [FEAT_8000_0007_EDX] = {
        .feat_names = cpuid_apm_edx_feature_name,
        .cpuid_eax = 0x80000007,
        .cpuid_reg = R_EDX,
        .tcg_features = TCG_APM_FEATURES,
        .unmigratable_flags = CPUID_APM_INVTSC,
    },
394 395
};

396 397 398 399 400 401 402 403
typedef struct X86RegisterInfo32 {
    /* Name of register */
    const char *name;
    /* QAPI enum value register */
    X86CPURegister32 qapi_enum;
} X86RegisterInfo32;

#define REGISTER(reg) \
404
    [R_##reg] = { .name = #reg, .qapi_enum = X86_CPU_REGISTER32_##reg }
405
static const X86RegisterInfo32 x86_reg_info_32[CPU_NB_REGS32] = {
406 407 408 409 410 411 412 413 414 415 416
    REGISTER(EAX),
    REGISTER(ECX),
    REGISTER(EDX),
    REGISTER(EBX),
    REGISTER(ESP),
    REGISTER(EBP),
    REGISTER(ESI),
    REGISTER(EDI),
};
#undef REGISTER

417 418 419 420 421 422 423
typedef struct ExtSaveArea {
    uint32_t feature, bits;
    uint32_t offset, size;
} ExtSaveArea;

static const ExtSaveArea ext_save_areas[] = {
    [2] = { .feature = FEAT_1_ECX, .bits = CPUID_EXT_AVX,
L
Liu Jinsong 已提交
424
            .offset = 0x240, .size = 0x100 },
L
Liu Jinsong 已提交
425 426 427
    [3] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
            .offset = 0x3c0, .size = 0x40  },
    [4] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
L
Liu, Jinsong 已提交
428
            .offset = 0x400, .size = 0x40  },
C
Chao Peng 已提交
429 430 431 432 433 434
    [5] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
            .offset = 0x440, .size = 0x40 },
    [6] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
            .offset = 0x480, .size = 0x200 },
    [7] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
            .offset = 0x680, .size = 0x400 },
435
};
436

437 438
const char *get_register_name_32(unsigned int reg)
{
439
    if (reg >= CPU_NB_REGS32) {
440 441
        return NULL;
    }
442
    return x86_reg_info_32[reg].name;
443 444
}

445 446 447 448 449
/* KVM-specific features that are automatically added to all CPU models
 * when KVM is enabled.
 */
static uint32_t kvm_default_features[FEATURE_WORDS] = {
    [FEAT_KVM] = (1 << KVM_FEATURE_CLOCKSOURCE) |
450 451 452 453
        (1 << KVM_FEATURE_NOP_IO_DELAY) |
        (1 << KVM_FEATURE_CLOCKSOURCE2) |
        (1 << KVM_FEATURE_ASYNC_PF) |
        (1 << KVM_FEATURE_STEAL_TIME) |
454
        (1 << KVM_FEATURE_PV_EOI) |
455
        (1 << KVM_FEATURE_CLOCKSOURCE_STABLE_BIT),
456
    [FEAT_1_ECX] = CPUID_EXT_X2APIC,
457
};
458

459 460 461
/* Features that are not added by default to any CPU model when KVM is enabled.
 */
static uint32_t kvm_default_unset_features[FEATURE_WORDS] = {
462
    [FEAT_1_EDX] = CPUID_ACPI,
463 464 465
    [FEAT_1_ECX] = CPUID_EXT_MONITOR,
};

466
void x86_cpu_compat_kvm_no_autoenable(FeatureWord w, uint32_t features)
467
{
468
    kvm_default_features[w] &= ~features;
469 470
}

471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495
/*
 * Returns the set of feature flags that are supported and migratable by
 * QEMU, for a given FeatureWord.
 */
static uint32_t x86_cpu_get_migratable_flags(FeatureWord w)
{
    FeatureWordInfo *wi = &feature_word_info[w];
    uint32_t r = 0;
    int i;

    for (i = 0; i < 32; i++) {
        uint32_t f = 1U << i;
        /* If the feature name is unknown, it is not supported by QEMU yet */
        if (!wi->feat_names[i]) {
            continue;
        }
        /* Skip features known to QEMU, but explicitly marked as unmigratable */
        if (wi->unmigratable_flags & f) {
            continue;
        }
        r |= f;
    }
    return r;
}

496 497
void host_cpuid(uint32_t function, uint32_t count,
                uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx)
498
{
499 500 501 502 503 504 505
    uint32_t vec[4];

#ifdef __x86_64__
    asm volatile("cpuid"
                 : "=a"(vec[0]), "=b"(vec[1]),
                   "=c"(vec[2]), "=d"(vec[3])
                 : "0"(function), "c"(count) : "cc");
506
#elif defined(__i386__)
507 508 509 510 511 512 513 514 515
    asm volatile("pusha \n\t"
                 "cpuid \n\t"
                 "mov %%eax, 0(%2) \n\t"
                 "mov %%ebx, 4(%2) \n\t"
                 "mov %%ecx, 8(%2) \n\t"
                 "mov %%edx, 12(%2) \n\t"
                 "popa"
                 : : "a"(function), "c"(count), "S"(vec)
                 : "memory", "cc");
516 517
#else
    abort();
518 519
#endif

520
    if (eax)
521
        *eax = vec[0];
522
    if (ebx)
523
        *ebx = vec[1];
524
    if (ecx)
525
        *ecx = vec[2];
526
    if (edx)
527
        *edx = vec[3];
528
}
529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574

#define iswhite(c) ((c) && ((c) <= ' ' || '~' < (c)))

/* general substring compare of *[s1..e1) and *[s2..e2).  sx is start of
 * a substring.  ex if !NULL points to the first char after a substring,
 * otherwise the string is assumed to sized by a terminating nul.
 * Return lexical ordering of *s1:*s2.
 */
static int sstrcmp(const char *s1, const char *e1, const char *s2,
    const char *e2)
{
    for (;;) {
        if (!*s1 || !*s2 || *s1 != *s2)
            return (*s1 - *s2);
        ++s1, ++s2;
        if (s1 == e1 && s2 == e2)
            return (0);
        else if (s1 == e1)
            return (*s2);
        else if (s2 == e2)
            return (*s1);
    }
}

/* compare *[s..e) to *altstr.  *altstr may be a simple string or multiple
 * '|' delimited (possibly empty) strings in which case search for a match
 * within the alternatives proceeds left to right.  Return 0 for success,
 * non-zero otherwise.
 */
static int altcmp(const char *s, const char *e, const char *altstr)
{
    const char *p, *q;

    for (q = p = altstr; ; ) {
        while (*p && *p != '|')
            ++p;
        if ((q == p && !*s) || (q != p && !sstrcmp(s, e, q, p)))
            return (0);
        if (!*p)
            return (1);
        else
            q = ++p;
    }
}

/* search featureset for flag *[s..e), if found set corresponding bit in
575
 * *pval and return true, otherwise return false
576
 */
577 578
static bool lookup_feature(uint32_t *pval, const char *s, const char *e,
                           const char **featureset)
579 580 581
{
    uint32_t mask;
    const char **ppc;
582
    bool found = false;
583

584
    for (mask = 1, ppc = featureset; mask; mask <<= 1, ++ppc) {
585 586
        if (*ppc && !altcmp(s, e, *ppc)) {
            *pval |= mask;
587
            found = true;
588
        }
589 590
    }
    return found;
591 592
}

593
static void add_flagname_to_bitmaps(const char *flagname,
594 595
                                    FeatureWordArray words,
                                    Error **errp)
596
{
597 598 599 600 601 602 603 604 605
    FeatureWord w;
    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        if (wi->feat_names &&
            lookup_feature(&words[w], flagname, NULL, wi->feat_names)) {
            break;
        }
    }
    if (w == FEATURE_WORDS) {
606
        error_setg(errp, "CPU feature %s not found", flagname);
607
    }
608 609
}

610 611 612 613 614 615 616 617 618 619 620 621 622
/* CPU class name definitions: */

#define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
#define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)

/* Return type name for a given CPU model name
 * Caller is responsible for freeing the returned string.
 */
static char *x86_cpu_type_name(const char *model_name)
{
    return g_strdup_printf(X86_CPU_TYPE_NAME("%s"), model_name);
}

623 624
static ObjectClass *x86_cpu_class_by_name(const char *cpu_model)
{
625 626 627
    ObjectClass *oc;
    char *typename;

628 629 630 631
    if (cpu_model == NULL) {
        return NULL;
    }

632 633 634 635
    typename = x86_cpu_type_name(cpu_model);
    oc = object_class_by_name(typename);
    g_free(typename);
    return oc;
636 637
}

638
struct X86CPUDefinition {
639 640
    const char *name;
    uint32_t level;
641 642
    uint32_t xlevel;
    uint32_t xlevel2;
643 644
    /* vendor is zero-terminated, 12 character ASCII string */
    char vendor[CPUID_VENDOR_SZ + 1];
645 646 647
    int family;
    int model;
    int stepping;
648
    FeatureWordArray features;
649
    char model_id[48];
650
    bool cache_info_passthrough;
651
};
652

653
static X86CPUDefinition builtin_x86_defs[] = {
654 655 656
    {
        .name = "qemu64",
        .level = 4,
657
        .vendor = CPUID_VENDOR_AMD,
658
        .family = 6,
659
        .model = 6,
660
        .stepping = 3,
661
        .features[FEAT_1_EDX] =
662
            PPRO_FEATURES |
663 664
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
665
        .features[FEAT_1_ECX] =
666
            CPUID_EXT_SSE3 | CPUID_EXT_CX16 | CPUID_EXT_POPCNT,
667
        .features[FEAT_8000_0001_EDX] =
668
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
669
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
670
        .features[FEAT_8000_0001_ECX] =
671
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
672 673 674 675 676 677
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
        .xlevel = 0x8000000A,
    },
    {
        .name = "phenom",
        .level = 5,
678
        .vendor = CPUID_VENDOR_AMD,
679 680 681
        .family = 16,
        .model = 2,
        .stepping = 3,
682
        /* Missing: CPUID_HT */
683
        .features[FEAT_1_EDX] =
684
            PPRO_FEATURES |
685
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
686
            CPUID_PSE36 | CPUID_VME,
687
        .features[FEAT_1_ECX] =
688
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_CX16 |
689
            CPUID_EXT_POPCNT,
690
        .features[FEAT_8000_0001_EDX] =
691
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
692 693
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX |
            CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_MMXEXT |
694
            CPUID_EXT2_FFXSR | CPUID_EXT2_PDPE1GB | CPUID_EXT2_RDTSCP,
695 696 697 698
        /* Missing: CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS */
699
        .features[FEAT_8000_0001_ECX] =
700
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
701
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
702
        /* Missing: CPUID_SVM_LBRV */
703
        .features[FEAT_SVM] =
704
            CPUID_SVM_NPT,
705 706 707 708 709 710
        .xlevel = 0x8000001A,
        .model_id = "AMD Phenom(tm) 9550 Quad-Core Processor"
    },
    {
        .name = "core2duo",
        .level = 10,
711
        .vendor = CPUID_VENDOR_INTEL,
712 713 714
        .family = 6,
        .model = 15,
        .stepping = 11,
715
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
716
        .features[FEAT_1_EDX] =
717
            PPRO_FEATURES |
718
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
719 720
            CPUID_PSE36 | CPUID_VME | CPUID_ACPI | CPUID_SS,
        /* Missing: CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_EST,
721
         * CPUID_EXT_TM2, CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_VMX */
722
        .features[FEAT_1_ECX] =
723
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
724
            CPUID_EXT_CX16,
725
        .features[FEAT_8000_0001_EDX] =
726
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
727
        .features[FEAT_8000_0001_ECX] =
728
            CPUID_EXT3_LAHF_LM,
729 730 731 732 733 734
        .xlevel = 0x80000008,
        .model_id = "Intel(R) Core(TM)2 Duo CPU     T7700  @ 2.40GHz",
    },
    {
        .name = "kvm64",
        .level = 5,
735
        .vendor = CPUID_VENDOR_INTEL,
736 737 738 739
        .family = 15,
        .model = 6,
        .stepping = 1,
        /* Missing: CPUID_VME, CPUID_HT */
740
        .features[FEAT_1_EDX] =
741
            PPRO_FEATURES |
742 743 744
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
        /* Missing: CPUID_EXT_POPCNT, CPUID_EXT_MONITOR */
745
        .features[FEAT_1_ECX] =
746
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
747
        /* Missing: CPUID_EXT2_PDPE1GB, CPUID_EXT2_RDTSCP */
748
        .features[FEAT_8000_0001_EDX] =
749
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
750 751 752 753 754
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
        /* Missing: CPUID_EXT3_LAHF_LM, CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG, CPUID_EXT3_ABM, CPUID_EXT3_SSE4A,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS, CPUID_EXT3_SVM */
755
        .features[FEAT_8000_0001_ECX] =
756
            0,
757 758 759 760 761 762
        .xlevel = 0x80000008,
        .model_id = "Common KVM processor"
    },
    {
        .name = "qemu32",
        .level = 4,
763
        .vendor = CPUID_VENDOR_INTEL,
764
        .family = 6,
765
        .model = 6,
766
        .stepping = 3,
767
        .features[FEAT_1_EDX] =
768
            PPRO_FEATURES,
769
        .features[FEAT_1_ECX] =
770
            CPUID_EXT_SSE3 | CPUID_EXT_POPCNT,
A
Andre Przywara 已提交
771
        .xlevel = 0x80000004,
772
    },
773 774 775
    {
        .name = "kvm32",
        .level = 5,
776
        .vendor = CPUID_VENDOR_INTEL,
777 778 779
        .family = 15,
        .model = 6,
        .stepping = 1,
780
        .features[FEAT_1_EDX] =
781
            PPRO_FEATURES |
782
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_PSE36,
783
        .features[FEAT_1_ECX] =
784
            CPUID_EXT_SSE3,
785
        .features[FEAT_8000_0001_EDX] =
786
            PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES,
787
        .features[FEAT_8000_0001_ECX] =
788
            0,
789 790 791
        .xlevel = 0x80000008,
        .model_id = "Common 32-bit KVM processor"
    },
792 793 794
    {
        .name = "coreduo",
        .level = 10,
795
        .vendor = CPUID_VENDOR_INTEL,
796 797 798
        .family = 6,
        .model = 14,
        .stepping = 8,
799
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
800
        .features[FEAT_1_EDX] =
801
            PPRO_FEATURES | CPUID_VME |
802 803 804
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_ACPI |
            CPUID_SS,
        /* Missing: CPUID_EXT_EST, CPUID_EXT_TM2 , CPUID_EXT_XTPR,
805
         * CPUID_EXT_PDCM, CPUID_EXT_VMX */
806
        .features[FEAT_1_ECX] =
807
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR,
808
        .features[FEAT_8000_0001_EDX] =
809
            CPUID_EXT2_NX,
810 811 812 813 814
        .xlevel = 0x80000008,
        .model_id = "Genuine Intel(R) CPU           T2600  @ 2.16GHz",
    },
    {
        .name = "486",
A
Andre Przywara 已提交
815
        .level = 1,
816
        .vendor = CPUID_VENDOR_INTEL,
817
        .family = 4,
818
        .model = 8,
819
        .stepping = 0,
820
        .features[FEAT_1_EDX] =
821
            I486_FEATURES,
822 823 824 825 826
        .xlevel = 0,
    },
    {
        .name = "pentium",
        .level = 1,
827
        .vendor = CPUID_VENDOR_INTEL,
828 829 830
        .family = 5,
        .model = 4,
        .stepping = 3,
831
        .features[FEAT_1_EDX] =
832
            PENTIUM_FEATURES,
833 834 835 836 837
        .xlevel = 0,
    },
    {
        .name = "pentium2",
        .level = 2,
838
        .vendor = CPUID_VENDOR_INTEL,
839 840 841
        .family = 6,
        .model = 5,
        .stepping = 2,
842
        .features[FEAT_1_EDX] =
843
            PENTIUM2_FEATURES,
844 845 846 847 848
        .xlevel = 0,
    },
    {
        .name = "pentium3",
        .level = 2,
849
        .vendor = CPUID_VENDOR_INTEL,
850 851 852
        .family = 6,
        .model = 7,
        .stepping = 3,
853
        .features[FEAT_1_EDX] =
854
            PENTIUM3_FEATURES,
855 856 857 858 859
        .xlevel = 0,
    },
    {
        .name = "athlon",
        .level = 2,
860
        .vendor = CPUID_VENDOR_AMD,
861 862 863
        .family = 6,
        .model = 2,
        .stepping = 3,
864
        .features[FEAT_1_EDX] =
865
            PPRO_FEATURES | CPUID_PSE36 | CPUID_VME | CPUID_MTRR |
866
            CPUID_MCA,
867
        .features[FEAT_8000_0001_EDX] =
868
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
869
            CPUID_EXT2_MMXEXT | CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT,
870 871 872 873 874 875
        .xlevel = 0x80000008,
    },
    {
        .name = "n270",
        /* original is on level 10 */
        .level = 5,
876
        .vendor = CPUID_VENDOR_INTEL,
877 878 879
        .family = 6,
        .model = 28,
        .stepping = 2,
880
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
881
        .features[FEAT_1_EDX] =
882
            PPRO_FEATURES |
883 884
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_VME |
            CPUID_ACPI | CPUID_SS,
885
            /* Some CPUs got no CPUID_SEP */
886 887
        /* Missing: CPUID_EXT_DSCPL, CPUID_EXT_EST, CPUID_EXT_TM2,
         * CPUID_EXT_XTPR */
888
        .features[FEAT_1_ECX] =
889
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
B
Borislav Petkov 已提交
890
            CPUID_EXT_MOVBE,
891
        .features[FEAT_8000_0001_EDX] =
892
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
893
            CPUID_EXT2_NX,
894
        .features[FEAT_8000_0001_ECX] =
895
            CPUID_EXT3_LAHF_LM,
896 897 898
        .xlevel = 0x8000000A,
        .model_id = "Intel(R) Atom(TM) CPU N270   @ 1.60GHz",
    },
899 900
    {
        .name = "Conroe",
901
        .level = 4,
902
        .vendor = CPUID_VENDOR_INTEL,
903
        .family = 6,
904
        .model = 15,
905
        .stepping = 3,
906
        .features[FEAT_1_EDX] =
907
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
908 909 910 911
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
912
        .features[FEAT_1_ECX] =
913
            CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
914
        .features[FEAT_8000_0001_EDX] =
915
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
916
        .features[FEAT_8000_0001_ECX] =
917
            CPUID_EXT3_LAHF_LM,
918 919 920 921 922
        .xlevel = 0x8000000A,
        .model_id = "Intel Celeron_4x0 (Conroe/Merom Class Core 2)",
    },
    {
        .name = "Penryn",
923
        .level = 4,
924
        .vendor = CPUID_VENDOR_INTEL,
925
        .family = 6,
926
        .model = 23,
927
        .stepping = 3,
928
        .features[FEAT_1_EDX] =
929
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
930 931 932 933
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
934
        .features[FEAT_1_ECX] =
935
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
936
            CPUID_EXT_SSE3,
937
        .features[FEAT_8000_0001_EDX] =
938
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
939
        .features[FEAT_8000_0001_ECX] =
940
            CPUID_EXT3_LAHF_LM,
941 942 943 944 945
        .xlevel = 0x8000000A,
        .model_id = "Intel Core 2 Duo P9xxx (Penryn Class Core 2)",
    },
    {
        .name = "Nehalem",
946
        .level = 4,
947
        .vendor = CPUID_VENDOR_INTEL,
948
        .family = 6,
949
        .model = 26,
950
        .stepping = 3,
951
        .features[FEAT_1_EDX] =
952
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
953 954 955 956
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
957
        .features[FEAT_1_ECX] =
958
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
959
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
960
        .features[FEAT_8000_0001_EDX] =
961
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
962
        .features[FEAT_8000_0001_ECX] =
963
            CPUID_EXT3_LAHF_LM,
964 965 966 967 968 969
        .xlevel = 0x8000000A,
        .model_id = "Intel Core i7 9xx (Nehalem Class Core i7)",
    },
    {
        .name = "Westmere",
        .level = 11,
970
        .vendor = CPUID_VENDOR_INTEL,
971 972 973
        .family = 6,
        .model = 44,
        .stepping = 1,
974
        .features[FEAT_1_EDX] =
975
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
976 977 978 979
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
980
        .features[FEAT_1_ECX] =
981
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
982 983
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
984
        .features[FEAT_8000_0001_EDX] =
985
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
986
        .features[FEAT_8000_0001_ECX] =
987
            CPUID_EXT3_LAHF_LM,
988 989 990 991 992 993
        .xlevel = 0x8000000A,
        .model_id = "Westmere E56xx/L56xx/X56xx (Nehalem-C)",
    },
    {
        .name = "SandyBridge",
        .level = 0xd,
994
        .vendor = CPUID_VENDOR_INTEL,
995 996 997
        .family = 6,
        .model = 42,
        .stepping = 1,
998
        .features[FEAT_1_EDX] =
999
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1000 1001 1002 1003
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1004
        .features[FEAT_1_ECX] =
1005
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1006 1007 1008 1009
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1010
        .features[FEAT_8000_0001_EDX] =
1011
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1012
            CPUID_EXT2_SYSCALL,
1013
        .features[FEAT_8000_0001_ECX] =
1014
            CPUID_EXT3_LAHF_LM,
1015 1016 1017
        .xlevel = 0x8000000A,
        .model_id = "Intel Xeon E312xx (Sandy Bridge)",
    },
1018 1019 1020
    {
        .name = "Haswell",
        .level = 0xd,
1021
        .vendor = CPUID_VENDOR_INTEL,
1022 1023 1024
        .family = 6,
        .model = 60,
        .stepping = 1,
1025
        .features[FEAT_1_EDX] =
1026
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1027 1028 1029 1030
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1031
        .features[FEAT_1_ECX] =
1032
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1033 1034 1035 1036 1037
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID,
1038
        .features[FEAT_8000_0001_EDX] =
1039
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1040
            CPUID_EXT2_SYSCALL,
1041
        .features[FEAT_8000_0001_ECX] =
1042
            CPUID_EXT3_LAHF_LM,
1043
        .features[FEAT_7_0_EBX] =
1044
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1045 1046 1047 1048 1049 1050
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RTM,
        .xlevel = 0x8000000A,
        .model_id = "Intel Core Processor (Haswell)",
    },
1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
    {
        .name = "Broadwell",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RTM | CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
            CPUID_7_0_EBX_SMAP,
        .xlevel = 0x8000000A,
        .model_id = "Intel Core Processor (Broadwell)",
    },
1085 1086 1087
    {
        .name = "Opteron_G1",
        .level = 5,
1088
        .vendor = CPUID_VENDOR_AMD,
1089 1090 1091
        .family = 15,
        .model = 6,
        .stepping = 1,
1092
        .features[FEAT_1_EDX] =
1093
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1094 1095 1096 1097
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1098
        .features[FEAT_1_ECX] =
1099
            CPUID_EXT_SSE3,
1100
        .features[FEAT_8000_0001_EDX] =
1101
            CPUID_EXT2_LM | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
1102 1103 1104 1105 1106
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1107 1108 1109 1110 1111 1112
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 240 (Gen 1 Class Opteron)",
    },
    {
        .name = "Opteron_G2",
        .level = 5,
1113
        .vendor = CPUID_VENDOR_AMD,
1114 1115 1116
        .family = 15,
        .model = 6,
        .stepping = 1,
1117
        .features[FEAT_1_EDX] =
1118
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1119 1120 1121 1122
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1123
        .features[FEAT_1_ECX] =
1124
            CPUID_EXT_CX16 | CPUID_EXT_SSE3,
1125
        .features[FEAT_8000_0001_EDX] =
1126
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_FXSR |
1127 1128 1129 1130 1131 1132
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1133
        .features[FEAT_8000_0001_ECX] =
1134
            CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1135 1136 1137 1138 1139 1140
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 22xx (Gen 2 Class Opteron)",
    },
    {
        .name = "Opteron_G3",
        .level = 5,
1141
        .vendor = CPUID_VENDOR_AMD,
1142 1143 1144
        .family = 15,
        .model = 6,
        .stepping = 1,
1145
        .features[FEAT_1_EDX] =
1146
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1147 1148 1149 1150
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1151
        .features[FEAT_1_ECX] =
1152
            CPUID_EXT_POPCNT | CPUID_EXT_CX16 | CPUID_EXT_MONITOR |
1153
            CPUID_EXT_SSE3,
1154
        .features[FEAT_8000_0001_EDX] =
1155
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_FXSR |
1156 1157 1158 1159 1160 1161
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1162
        .features[FEAT_8000_0001_ECX] =
1163
            CPUID_EXT3_MISALIGNSSE | CPUID_EXT3_SSE4A |
1164
            CPUID_EXT3_ABM | CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1165 1166 1167 1168 1169 1170
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 23xx (Gen 3 Class Opteron)",
    },
    {
        .name = "Opteron_G4",
        .level = 0xd,
1171
        .vendor = CPUID_VENDOR_AMD,
1172 1173 1174
        .family = 21,
        .model = 1,
        .stepping = 2,
1175
        .features[FEAT_1_EDX] =
1176
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1177 1178 1179 1180
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1181
        .features[FEAT_1_ECX] =
1182
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1183 1184 1185
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1186
        .features[FEAT_8000_0001_EDX] =
1187
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP |
1188 1189 1190 1191 1192 1193
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1194
        .features[FEAT_8000_0001_ECX] =
1195
            CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1196 1197 1198
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1199 1200 1201
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 62xx class CPU",
    },
1202 1203 1204
    {
        .name = "Opteron_G5",
        .level = 0xd,
1205
        .vendor = CPUID_VENDOR_AMD,
1206 1207 1208
        .family = 21,
        .model = 2,
        .stepping = 0,
1209
        .features[FEAT_1_EDX] =
1210
            CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1211 1212 1213 1214
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1215
        .features[FEAT_1_ECX] =
1216
            CPUID_EXT_F16C | CPUID_EXT_AVX | CPUID_EXT_XSAVE |
1217 1218 1219
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_FMA |
            CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1220
        .features[FEAT_8000_0001_EDX] =
1221
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP |
1222 1223 1224 1225 1226 1227
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1228
        .features[FEAT_8000_0001_ECX] =
1229
            CPUID_EXT3_TBM | CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1230 1231 1232
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1233 1234 1235
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 63xx class CPU",
    },
1236 1237
};

1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
/**
 * x86_cpu_compat_set_features:
 * @cpu_model: CPU model name to be changed. If NULL, all CPU models are changed
 * @w: Identifies the feature word to be changed.
 * @feat_add: Feature bits to be added to feature word
 * @feat_remove: Feature bits to be removed from feature word
 *
 * Change CPU model feature bits for compatibility.
 *
 * This function may be used by machine-type compatibility functions
 * to enable or disable feature bits on specific CPU models.
 */
void x86_cpu_compat_set_features(const char *cpu_model, FeatureWord w,
                                 uint32_t feat_add, uint32_t feat_remove)
{
1253
    X86CPUDefinition *def;
1254 1255 1256 1257 1258 1259 1260 1261 1262 1263
    int i;
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        def = &builtin_x86_defs[i];
        if (!cpu_model || !strcmp(cpu_model, def->name)) {
            def->features[w] |= feat_add;
            def->features[w] &= ~feat_remove;
        }
    }
}

1264 1265 1266
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only);

1267 1268
#ifdef CONFIG_KVM

1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
static int cpu_x86_fill_model_id(char *str)
{
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;
    int i;

    for (i = 0; i < 3; i++) {
        host_cpuid(0x80000002 + i, 0, &eax, &ebx, &ecx, &edx);
        memcpy(str + i * 16 +  0, &eax, 4);
        memcpy(str + i * 16 +  4, &ebx, 4);
        memcpy(str + i * 16 +  8, &ecx, 4);
        memcpy(str + i * 16 + 12, &edx, 4);
    }
    return 0;
}

1284 1285
static X86CPUDefinition host_cpudef;

1286
static Property host_x86_cpu_properties[] = {
1287
    DEFINE_PROP_BOOL("migratable", X86CPU, migratable, true),
1288 1289 1290
    DEFINE_PROP_END_OF_LIST()
};

1291
/* class_init for the "host" CPU model
1292
 *
1293
 * This function may be called before KVM is initialized.
1294
 */
1295
static void host_x86_cpu_class_init(ObjectClass *oc, void *data)
1296
{
1297
    DeviceClass *dc = DEVICE_CLASS(oc);
1298
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
1299 1300
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;

1301
    xcc->kvm_required = true;
1302

1303
    host_cpuid(0x0, 0, &eax, &ebx, &ecx, &edx);
1304
    x86_cpu_vendor_words2str(host_cpudef.vendor, ebx, edx, ecx);
1305 1306

    host_cpuid(0x1, 0, &eax, &ebx, &ecx, &edx);
1307 1308 1309
    host_cpudef.family = ((eax >> 8) & 0x0F) + ((eax >> 20) & 0xFF);
    host_cpudef.model = ((eax >> 4) & 0x0F) | ((eax & 0xF0000) >> 12);
    host_cpudef.stepping = eax & 0x0F;
1310

1311
    cpu_x86_fill_model_id(host_cpudef.model_id);
1312

1313 1314 1315 1316 1317 1318
    xcc->cpu_def = &host_cpudef;
    host_cpudef.cache_info_passthrough = true;

    /* level, xlevel, xlevel2, and the feature words are initialized on
     * instance_init, because they require KVM to be initialized.
     */
1319 1320

    dc->props = host_x86_cpu_properties;
1321 1322 1323 1324 1325 1326 1327 1328 1329 1330
}

static void host_x86_cpu_initfn(Object *obj)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    KVMState *s = kvm_state;

    assert(kvm_enabled());

1331 1332 1333 1334 1335
    /* We can't fill the features array here because we don't know yet if
     * "migratable" is true or false.
     */
    cpu->host_features = true;

1336 1337 1338
    env->cpuid_level = kvm_arch_get_supported_cpuid(s, 0x0, 0, R_EAX);
    env->cpuid_xlevel = kvm_arch_get_supported_cpuid(s, 0x80000000, 0, R_EAX);
    env->cpuid_xlevel2 = kvm_arch_get_supported_cpuid(s, 0xC0000000, 0, R_EAX);
1339

1340
    object_property_set_bool(OBJECT(cpu), true, "pmu", &error_abort);
1341 1342
}

1343 1344 1345 1346 1347 1348 1349 1350 1351
static const TypeInfo host_x86_cpu_type_info = {
    .name = X86_CPU_TYPE_NAME("host"),
    .parent = TYPE_X86_CPU,
    .instance_init = host_x86_cpu_initfn,
    .class_init = host_x86_cpu_class_init,
};

#endif

1352
static void report_unavailable_features(FeatureWord w, uint32_t mask)
1353
{
1354
    FeatureWordInfo *f = &feature_word_info[w];
1355 1356
    int i;

1357
    for (i = 0; i < 32; ++i) {
1358
        if (1 << i & mask) {
1359
            const char *reg = get_register_name_32(f->cpuid_reg);
1360
            assert(reg);
1361
            fprintf(stderr, "warning: %s doesn't support requested feature: "
1362
                "CPUID.%02XH:%s%s%s [bit %d]\n",
1363
                kvm_enabled() ? "host" : "TCG",
1364 1365 1366
                f->cpuid_eax, reg,
                f->feat_names[i] ? "." : "",
                f->feat_names[i] ? f->feat_names[i] : "", i);
1367
        }
1368
    }
1369 1370
}

1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
static void x86_cpuid_version_get_family(Object *obj, Visitor *v, void *opaque,
                                         const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 8) & 0xf;
    if (value == 0xf) {
        value += (env->cpuid_version >> 20) & 0xff;
    }
    visit_type_int(v, &value, name, errp);
}

1385 1386
static void x86_cpuid_version_set_family(Object *obj, Visitor *v, void *opaque,
                                         const char *name, Error **errp)
1387
{
1388 1389 1390 1391
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff + 0xf;
1392
    Error *local_err = NULL;
1393 1394
    int64_t value;

1395 1396 1397
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1398 1399 1400 1401 1402 1403 1404 1405
        return;
    }
    if (value < min || value > max) {
        error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                  name ? name : "null", value, min, max);
        return;
    }

1406
    env->cpuid_version &= ~0xff00f00;
1407 1408
    if (value > 0x0f) {
        env->cpuid_version |= 0xf00 | ((value - 0x0f) << 20);
1409
    } else {
1410
        env->cpuid_version |= value << 8;
1411 1412 1413
    }
}

1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425
static void x86_cpuid_version_get_model(Object *obj, Visitor *v, void *opaque,
                                        const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 4) & 0xf;
    value |= ((env->cpuid_version >> 16) & 0xf) << 4;
    visit_type_int(v, &value, name, errp);
}

1426 1427
static void x86_cpuid_version_set_model(Object *obj, Visitor *v, void *opaque,
                                        const char *name, Error **errp)
1428
{
1429 1430 1431 1432
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff;
1433
    Error *local_err = NULL;
1434 1435
    int64_t value;

1436 1437 1438
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1439 1440 1441 1442 1443 1444 1445 1446
        return;
    }
    if (value < min || value > max) {
        error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                  name ? name : "null", value, min, max);
        return;
    }

1447
    env->cpuid_version &= ~0xf00f0;
1448
    env->cpuid_version |= ((value & 0xf) << 4) | ((value >> 4) << 16);
1449 1450
}

1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462
static void x86_cpuid_version_get_stepping(Object *obj, Visitor *v,
                                           void *opaque, const char *name,
                                           Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = env->cpuid_version & 0xf;
    visit_type_int(v, &value, name, errp);
}

1463 1464 1465
static void x86_cpuid_version_set_stepping(Object *obj, Visitor *v,
                                           void *opaque, const char *name,
                                           Error **errp)
1466
{
1467 1468 1469 1470
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xf;
1471
    Error *local_err = NULL;
1472 1473
    int64_t value;

1474 1475 1476
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1477 1478 1479 1480 1481 1482 1483 1484
        return;
    }
    if (value < min || value > max) {
        error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                  name ? name : "null", value, min, max);
        return;
    }

1485
    env->cpuid_version &= ~0xf;
1486
    env->cpuid_version |= value & 0xf;
1487 1488
}

1489 1490 1491 1492 1493
static void x86_cpuid_get_level(Object *obj, Visitor *v, void *opaque,
                                const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);

1494
    visit_type_uint32(v, &cpu->env.cpuid_level, name, errp);
1495 1496 1497 1498 1499 1500 1501
}

static void x86_cpuid_set_level(Object *obj, Visitor *v, void *opaque,
                                const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);

1502
    visit_type_uint32(v, &cpu->env.cpuid_level, name, errp);
1503 1504
}

1505 1506 1507 1508 1509
static void x86_cpuid_get_xlevel(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);

1510
    visit_type_uint32(v, &cpu->env.cpuid_xlevel, name, errp);
1511 1512 1513 1514 1515 1516 1517
}

static void x86_cpuid_set_xlevel(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);

1518
    visit_type_uint32(v, &cpu->env.cpuid_xlevel, name, errp);
1519 1520
}

1521 1522 1523 1524 1525 1526
static char *x86_cpuid_get_vendor(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;

1527
    value = (char *)g_malloc(CPUID_VENDOR_SZ + 1);
1528 1529
    x86_cpu_vendor_words2str(value, env->cpuid_vendor1, env->cpuid_vendor2,
                             env->cpuid_vendor3);
1530 1531 1532 1533 1534 1535 1536 1537 1538 1539
    return value;
}

static void x86_cpuid_set_vendor(Object *obj, const char *value,
                                 Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int i;

1540
    if (strlen(value) != CPUID_VENDOR_SZ) {
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555
        error_set(errp, QERR_PROPERTY_VALUE_BAD, "",
                  "vendor", value);
        return;
    }

    env->cpuid_vendor1 = 0;
    env->cpuid_vendor2 = 0;
    env->cpuid_vendor3 = 0;
    for (i = 0; i < 4; i++) {
        env->cpuid_vendor1 |= ((uint8_t)value[i    ]) << (8 * i);
        env->cpuid_vendor2 |= ((uint8_t)value[i + 4]) << (8 * i);
        env->cpuid_vendor3 |= ((uint8_t)value[i + 8]) << (8 * i);
    }
}

1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
static char *x86_cpuid_get_model_id(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;
    int i;

    value = g_malloc(48 + 1);
    for (i = 0; i < 48; i++) {
        value[i] = env->cpuid_model[i >> 2] >> (8 * (i & 3));
    }
    value[48] = '\0';
    return value;
}

1571 1572
static void x86_cpuid_set_model_id(Object *obj, const char *model_id,
                                   Error **errp)
1573
{
1574 1575
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
1576 1577 1578 1579 1580 1581
    int c, len, i;

    if (model_id == NULL) {
        model_id = "";
    }
    len = strlen(model_id);
1582
    memset(env->cpuid_model, 0, 48);
1583 1584 1585 1586 1587 1588 1589 1590 1591 1592
    for (i = 0; i < 48; i++) {
        if (i >= len) {
            c = '\0';
        } else {
            c = (uint8_t)model_id[i];
        }
        env->cpuid_model[i >> 2] |= c << (8 * (i & 3));
    }
}

1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607
static void x86_cpuid_get_tsc_freq(Object *obj, Visitor *v, void *opaque,
                                   const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value;

    value = cpu->env.tsc_khz * 1000;
    visit_type_int(v, &value, name, errp);
}

static void x86_cpuid_set_tsc_freq(Object *obj, Visitor *v, void *opaque,
                                   const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    const int64_t min = 0;
1608
    const int64_t max = INT64_MAX;
1609
    Error *local_err = NULL;
1610 1611
    int64_t value;

1612 1613 1614
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625
        return;
    }
    if (value < min || value > max) {
        error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                  name ? name : "null", value, min, max);
        return;
    }

    cpu->env.tsc_khz = value / 1000;
}

1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638
static void x86_cpuid_get_apic_id(Object *obj, Visitor *v, void *opaque,
                                  const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value = cpu->env.cpuid_apic_id;

    visit_type_int(v, &value, name, errp);
}

static void x86_cpuid_set_apic_id(Object *obj, Visitor *v, void *opaque,
                                  const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
1639
    DeviceState *dev = DEVICE(obj);
1640 1641 1642 1643 1644
    const int64_t min = 0;
    const int64_t max = UINT32_MAX;
    Error *error = NULL;
    int64_t value;

1645 1646 1647 1648 1649 1650
    if (dev->realized) {
        error_setg(errp, "Attempt to set property '%s' on '%s' after "
                   "it was realized", name, object_get_typename(obj));
        return;
    }

1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669
    visit_type_int(v, &value, name, &error);
    if (error) {
        error_propagate(errp, error);
        return;
    }
    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")" ,
                   object_get_typename(obj), name, value, min, max);
        return;
    }

    if ((value != cpu->env.cpuid_apic_id) && cpu_exists(value)) {
        error_setg(errp, "CPU with APIC ID %" PRIi64 " exists", value);
        return;
    }
    cpu->env.cpuid_apic_id = value;
}

1670
/* Generic getter for "feature-words" and "filtered-features" properties */
1671 1672 1673
static void x86_cpu_get_feature_words(Object *obj, Visitor *v, void *opaque,
                                      const char *name, Error **errp)
{
1674
    uint32_t *array = (uint32_t *)opaque;
1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
    FeatureWord w;
    Error *err = NULL;
    X86CPUFeatureWordInfo word_infos[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList list_entries[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList *list = NULL;

    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        X86CPUFeatureWordInfo *qwi = &word_infos[w];
        qwi->cpuid_input_eax = wi->cpuid_eax;
        qwi->has_cpuid_input_ecx = wi->cpuid_needs_ecx;
        qwi->cpuid_input_ecx = wi->cpuid_ecx;
        qwi->cpuid_register = x86_reg_info_32[wi->cpuid_reg].qapi_enum;
1688
        qwi->features = array[w];
1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699

        /* List will be in reverse order, but order shouldn't matter */
        list_entries[w].next = list;
        list_entries[w].value = &word_infos[w];
        list = &list_entries[w];
    }

    visit_type_X86CPUFeatureWordInfoList(v, &list, "feature-words", &err);
    error_propagate(errp, err);
}

1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725
static void x86_get_hv_spinlocks(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value = cpu->hyperv_spinlock_attempts;

    visit_type_int(v, &value, name, errp);
}

static void x86_set_hv_spinlocks(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    const int64_t min = 0xFFF;
    const int64_t max = UINT_MAX;
    X86CPU *cpu = X86_CPU(obj);
    Error *err = NULL;
    int64_t value;

    visit_type_int(v, &value, name, &err);
    if (err) {
        error_propagate(errp, err);
        return;
    }

    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
1726 1727 1728
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")",
                   object_get_typename(obj), name ? name : "null",
                   value, min, max);
1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739
        return;
    }
    cpu->hyperv_spinlock_attempts = value;
}

static PropertyInfo qdev_prop_spinlocks = {
    .name  = "int",
    .get   = x86_get_hv_spinlocks,
    .set   = x86_set_hv_spinlocks,
};

1740 1741 1742 1743 1744 1745 1746 1747 1748 1749
/* Convert all '_' in a feature string option name to '-', to make feature
 * name conform to QOM property naming rule, which uses '-' instead of '_'.
 */
static inline void feat2prop(char *s)
{
    while ((s = strchr(s, '_'))) {
        *s = '-';
    }
}

1750 1751
/* Parse "+feature,-feature,feature=foo" CPU feature string
 */
1752 1753
static void x86_cpu_parse_featurestr(CPUState *cs, char *features,
                                     Error **errp)
1754
{
1755
    X86CPU *cpu = X86_CPU(cs);
1756
    char *featurestr; /* Single 'key=value" string being parsed */
1757
    FeatureWord w;
1758
    /* Features to be added */
1759
    FeatureWordArray plus_features = { 0 };
1760
    /* Features to be removed */
1761
    FeatureWordArray minus_features = { 0 };
1762
    uint32_t numvalue;
1763
    CPUX86State *env = &cpu->env;
1764
    Error *local_err = NULL;
1765 1766

    featurestr = features ? strtok(features, ",") : NULL;
1767 1768 1769 1770

    while (featurestr) {
        char *val;
        if (featurestr[0] == '+') {
1771
            add_flagname_to_bitmaps(featurestr + 1, plus_features, &local_err);
1772
        } else if (featurestr[0] == '-') {
1773
            add_flagname_to_bitmaps(featurestr + 1, minus_features, &local_err);
1774 1775
        } else if ((val = strchr(featurestr, '='))) {
            *val = 0; val++;
1776
            feat2prop(featurestr);
1777
            if (!strcmp(featurestr, "xlevel")) {
1778
                char *err;
1779 1780
                char num[32];

1781 1782
                numvalue = strtoul(val, &err, 0);
                if (!*val || *err) {
1783 1784
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1785 1786
                }
                if (numvalue < 0x80000000) {
1787 1788
                    error_report("xlevel value shall always be >= 0x80000000"
                                 ", fixup will be removed in future versions");
A
Aurelien Jarno 已提交
1789
                    numvalue += 0x80000000;
1790
                }
1791
                snprintf(num, sizeof(num), "%" PRIu32, numvalue);
1792
                object_property_parse(OBJECT(cpu), num, featurestr, &local_err);
1793
            } else if (!strcmp(featurestr, "tsc-freq")) {
1794 1795
                int64_t tsc_freq;
                char *err;
1796
                char num[32];
1797 1798 1799

                tsc_freq = strtosz_suffix_unit(val, &err,
                                               STRTOSZ_DEFSUFFIX_B, 1000);
1800
                if (tsc_freq < 0 || *err) {
1801 1802
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1803
                }
1804
                snprintf(num, sizeof(num), "%" PRId64, tsc_freq);
1805 1806
                object_property_parse(OBJECT(cpu), num, "tsc-frequency",
                                      &local_err);
1807
            } else if (!strcmp(featurestr, "hv-spinlocks")) {
1808
                char *err;
1809
                const int min = 0xFFF;
1810
                char num[32];
1811 1812
                numvalue = strtoul(val, &err, 0);
                if (!*val || *err) {
1813 1814
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1815
                }
1816
                if (numvalue < min) {
1817
                    error_report("hv-spinlocks value shall always be >= 0x%x"
1818 1819
                                 ", fixup will be removed in future versions",
                                 min);
1820 1821
                    numvalue = min;
                }
1822
                snprintf(num, sizeof(num), "%" PRId32, numvalue);
1823
                object_property_parse(OBJECT(cpu), num, featurestr, &local_err);
1824
            } else {
1825
                object_property_parse(OBJECT(cpu), val, featurestr, &local_err);
1826 1827
            }
        } else {
1828
            feat2prop(featurestr);
1829
            object_property_parse(OBJECT(cpu), "on", featurestr, &local_err);
1830
        }
1831 1832
        if (local_err) {
            error_propagate(errp, local_err);
1833
            return;
1834 1835 1836
        }
        featurestr = strtok(NULL, ",");
    }
1837

1838 1839 1840 1841 1842 1843 1844
    if (cpu->host_features) {
        for (w = 0; w < FEATURE_WORDS; w++) {
            env->features[w] =
                x86_cpu_get_supported_feature_word(w, cpu->migratable);
        }
    }

1845 1846 1847 1848
    for (w = 0; w < FEATURE_WORDS; w++) {
        env->features[w] |= plus_features[w];
        env->features[w] &= ~minus_features[w];
    }
1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880
}

/* generate a composite string into buf of all cpuid names in featureset
 * selected by fbits.  indicate truncation at bufsize in the event of overflow.
 * if flags, suppress names undefined in featureset.
 */
static void listflags(char *buf, int bufsize, uint32_t fbits,
    const char **featureset, uint32_t flags)
{
    const char **p = &featureset[31];
    char *q, *b, bit;
    int nc;

    b = 4 <= bufsize ? buf + (bufsize -= 3) - 1 : NULL;
    *buf = '\0';
    for (q = buf, bit = 31; fbits && bufsize; --p, fbits &= ~(1 << bit), --bit)
        if (fbits & 1 << bit && (*p || !flags)) {
            if (*p)
                nc = snprintf(q, bufsize, "%s%s", q == buf ? "" : " ", *p);
            else
                nc = snprintf(q, bufsize, "%s[%d]", q == buf ? "" : " ", bit);
            if (bufsize <= nc) {
                if (b) {
                    memcpy(b, "...", sizeof("..."));
                }
                return;
            }
            q += nc;
            bufsize -= nc;
        }
}

P
Peter Maydell 已提交
1881 1882
/* generate CPU information. */
void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf)
1883
{
1884
    X86CPUDefinition *def;
1885
    char buf[256];
1886
    int i;
1887

1888 1889
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        def = &builtin_x86_defs[i];
1890
        snprintf(buf, sizeof(buf), "%s", def->name);
1891
        (*cpu_fprintf)(f, "x86 %16s  %-48s\n", buf, def->model_id);
1892
    }
1893 1894 1895 1896 1897 1898
#ifdef CONFIG_KVM
    (*cpu_fprintf)(f, "x86 %16s  %-48s\n", "host",
                   "KVM processor with all supported host features "
                   "(only available in KVM mode)");
#endif

1899
    (*cpu_fprintf)(f, "\nRecognized CPUID flags:\n");
1900 1901 1902 1903 1904 1905
    for (i = 0; i < ARRAY_SIZE(feature_word_info); i++) {
        FeatureWordInfo *fw = &feature_word_info[i];

        listflags(buf, sizeof(buf), (uint32_t)~0, fw->feat_names, 1);
        (*cpu_fprintf)(f, "  %s\n", buf);
    }
1906 1907
}

1908
CpuDefinitionInfoList *arch_query_cpu_definitions(Error **errp)
1909 1910
{
    CpuDefinitionInfoList *cpu_list = NULL;
1911
    X86CPUDefinition *def;
1912
    int i;
1913

1914
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
1915 1916 1917
        CpuDefinitionInfoList *entry;
        CpuDefinitionInfo *info;

1918
        def = &builtin_x86_defs[i];
1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930
        info = g_malloc0(sizeof(*info));
        info->name = g_strdup(def->name);

        entry = g_malloc0(sizeof(*entry));
        entry->value = info;
        entry->next = cpu_list;
        cpu_list = entry;
    }

    return cpu_list;
}

1931 1932
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only)
1933 1934
{
    FeatureWordInfo *wi = &feature_word_info[w];
1935
    uint32_t r;
1936

1937
    if (kvm_enabled()) {
1938 1939 1940
        r = kvm_arch_get_supported_cpuid(kvm_state, wi->cpuid_eax,
                                                    wi->cpuid_ecx,
                                                    wi->cpuid_reg);
1941
    } else if (tcg_enabled()) {
1942
        r = wi->tcg_features;
1943 1944 1945
    } else {
        return ~0;
    }
1946 1947 1948 1949
    if (migratable_only) {
        r &= x86_cpu_get_migratable_flags(w);
    }
    return r;
1950 1951
}

1952 1953 1954 1955 1956
/*
 * Filters CPU feature words based on host availability of each feature.
 *
 * Returns: 0 if all flags are supported by the host, non-zero otherwise.
 */
1957
static int x86_cpu_filter_features(X86CPU *cpu)
1958 1959
{
    CPUX86State *env = &cpu->env;
1960
    FeatureWord w;
1961 1962
    int rv = 0;

1963
    for (w = 0; w < FEATURE_WORDS; w++) {
1964 1965
        uint32_t host_feat =
            x86_cpu_get_supported_feature_word(w, cpu->migratable);
1966 1967 1968
        uint32_t requested_features = env->features[w];
        env->features[w] &= host_feat;
        cpu->filtered_features[w] = requested_features & ~env->features[w];
1969 1970
        if (cpu->filtered_features[w]) {
            if (cpu->check_cpuid || cpu->enforce_cpuid) {
1971
                report_unavailable_features(w, cpu->filtered_features[w]);
1972 1973 1974
            }
            rv = 1;
        }
1975
    }
1976 1977

    return rv;
1978 1979
}

1980
/* Load data from X86CPUDefinition
1981
 */
1982
static void x86_cpu_load_def(X86CPU *cpu, X86CPUDefinition *def, Error **errp)
1983
{
1984
    CPUX86State *env = &cpu->env;
1985 1986
    const char *vendor;
    char host_vendor[CPUID_VENDOR_SZ + 1];
1987
    FeatureWord w;
1988

1989 1990 1991 1992 1993
    object_property_set_int(OBJECT(cpu), def->level, "level", errp);
    object_property_set_int(OBJECT(cpu), def->family, "family", errp);
    object_property_set_int(OBJECT(cpu), def->model, "model", errp);
    object_property_set_int(OBJECT(cpu), def->stepping, "stepping", errp);
    object_property_set_int(OBJECT(cpu), def->xlevel, "xlevel", errp);
1994
    env->cpuid_xlevel2 = def->xlevel2;
1995
    cpu->cache_info_passthrough = def->cache_info_passthrough;
1996
    object_property_set_str(OBJECT(cpu), def->model_id, "model-id", errp);
1997 1998 1999
    for (w = 0; w < FEATURE_WORDS; w++) {
        env->features[w] = def->features[w];
    }
2000

2001
    /* Special cases not set in the X86CPUDefinition structs: */
2002
    if (kvm_enabled()) {
2003 2004 2005
        FeatureWord w;
        for (w = 0; w < FEATURE_WORDS; w++) {
            env->features[w] |= kvm_default_features[w];
2006
            env->features[w] &= ~kvm_default_unset_features[w];
2007
        }
2008
    }
2009

2010
    env->features[FEAT_1_ECX] |= CPUID_EXT_HYPERVISOR;
2011 2012 2013 2014 2015 2016 2017 2018

    /* sysenter isn't supported in compatibility mode on AMD,
     * syscall isn't supported in compatibility mode on Intel.
     * Normally we advertise the actual CPU vendor, but you can
     * override this using the 'vendor' property if you want to use
     * KVM's sysenter/syscall emulation in compatibility mode and
     * when doing cross vendor migration
     */
2019
    vendor = def->vendor;
2020 2021 2022 2023 2024 2025 2026 2027 2028
    if (kvm_enabled()) {
        uint32_t  ebx = 0, ecx = 0, edx = 0;
        host_cpuid(0, 0, NULL, &ebx, &ecx, &edx);
        x86_cpu_vendor_words2str(host_vendor, ebx, edx, ecx);
        vendor = host_vendor;
    }

    object_property_set_str(OBJECT(cpu), vendor, "vendor", errp);

2029 2030
}

2031 2032
X86CPU *cpu_x86_create(const char *cpu_model, DeviceState *icc_bridge,
                       Error **errp)
2033
{
2034
    X86CPU *cpu = NULL;
2035
    X86CPUClass *xcc;
2036
    ObjectClass *oc;
2037 2038
    gchar **model_pieces;
    char *name, *features;
2039 2040
    Error *error = NULL;

2041 2042 2043 2044 2045 2046 2047 2048
    model_pieces = g_strsplit(cpu_model, ",", 2);
    if (!model_pieces[0]) {
        error_setg(&error, "Invalid/empty CPU model name");
        goto out;
    }
    name = model_pieces[0];
    features = model_pieces[1];

2049 2050 2051 2052 2053
    oc = x86_cpu_class_by_name(name);
    if (oc == NULL) {
        error_setg(&error, "Unable to find CPU definition: %s", name);
        goto out;
    }
2054 2055 2056 2057
    xcc = X86_CPU_CLASS(oc);

    if (xcc->kvm_required && !kvm_enabled()) {
        error_setg(&error, "CPU model '%s' requires KVM", name);
2058 2059 2060
        goto out;
    }

2061 2062
    cpu = X86_CPU(object_new(object_class_get_name(oc)));

2063 2064 2065 2066 2067 2068 2069 2070
#ifndef CONFIG_USER_ONLY
    if (icc_bridge == NULL) {
        error_setg(&error, "Invalid icc-bridge value");
        goto out;
    }
    qdev_set_parent_bus(DEVICE(cpu), qdev_get_child_bus(icc_bridge, "icc"));
    object_unref(OBJECT(cpu));
#endif
2071

2072
    x86_cpu_parse_featurestr(CPU(cpu), features, &error);
2073 2074
    if (error) {
        goto out;
2075 2076
    }

2077
out:
2078 2079
    if (error != NULL) {
        error_propagate(errp, error);
2080 2081 2082 2083
        if (cpu) {
            object_unref(OBJECT(cpu));
            cpu = NULL;
        }
2084
    }
2085 2086 2087 2088 2089 2090 2091 2092 2093
    g_strfreev(model_pieces);
    return cpu;
}

X86CPU *cpu_x86_init(const char *cpu_model)
{
    Error *error = NULL;
    X86CPU *cpu;

2094
    cpu = cpu_x86_create(cpu_model, NULL, &error);
2095
    if (error) {
2096 2097 2098
        goto out;
    }

2099 2100
    object_property_set_bool(OBJECT(cpu), true, "realized", &error);

2101 2102
out:
    if (error) {
2103
        error_report("%s", error_get_pretty(error));
2104
        error_free(error);
2105 2106 2107 2108
        if (cpu != NULL) {
            object_unref(OBJECT(cpu));
            cpu = NULL;
        }
2109 2110 2111 2112
    }
    return cpu;
}

2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134
static void x86_cpu_cpudef_class_init(ObjectClass *oc, void *data)
{
    X86CPUDefinition *cpudef = data;
    X86CPUClass *xcc = X86_CPU_CLASS(oc);

    xcc->cpu_def = cpudef;
}

static void x86_register_cpudef_type(X86CPUDefinition *def)
{
    char *typename = x86_cpu_type_name(def->name);
    TypeInfo ti = {
        .name = typename,
        .parent = TYPE_X86_CPU,
        .class_init = x86_cpu_cpudef_class_init,
        .class_data = def,
    };

    type_register(&ti);
    g_free(typename);
}

2135 2136
#if !defined(CONFIG_USER_ONLY)

2137 2138
void cpu_clear_apic_feature(CPUX86State *env)
{
2139
    env->features[FEAT_1_EDX] &= ~CPUID_APIC;
2140 2141
}

2142 2143
#endif /* !CONFIG_USER_ONLY */

2144
/* Initialize list of CPU models, filling some non-static fields if necessary
2145 2146 2147
 */
void x86_cpudef_setup(void)
{
2148 2149
    int i, j;
    static const char *model_with_versions[] = { "qemu32", "qemu64", "athlon" };
2150 2151

    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); ++i) {
2152
        X86CPUDefinition *def = &builtin_x86_defs[i];
2153 2154

        /* Look for specific "cpudef" models that */
2155
        /* have the QEMU version in .model_id */
2156
        for (j = 0; j < ARRAY_SIZE(model_with_versions); j++) {
2157 2158 2159 2160 2161
            if (strcmp(model_with_versions[j], def->name) == 0) {
                pstrcpy(def->model_id, sizeof(def->model_id),
                        "QEMU Virtual CPU version ");
                pstrcat(def->model_id, sizeof(def->model_id),
                        qemu_get_version());
2162 2163 2164
                break;
            }
        }
2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179
    }
}

static void get_cpuid_vendor(CPUX86State *env, uint32_t *ebx,
                             uint32_t *ecx, uint32_t *edx)
{
    *ebx = env->cpuid_vendor1;
    *edx = env->cpuid_vendor2;
    *ecx = env->cpuid_vendor3;
}

void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
                   uint32_t *eax, uint32_t *ebx,
                   uint32_t *ecx, uint32_t *edx)
{
2180 2181 2182
    X86CPU *cpu = x86_env_get_cpu(env);
    CPUState *cs = CPU(cpu);

2183 2184
    /* test if maximum index reached */
    if (index & 0x80000000) {
2185 2186 2187 2188 2189 2190 2191 2192 2193
        if (index > env->cpuid_xlevel) {
            if (env->cpuid_xlevel2 > 0) {
                /* Handle the Centaur's CPUID instruction. */
                if (index > env->cpuid_xlevel2) {
                    index = env->cpuid_xlevel2;
                } else if (index < 0xC0000000) {
                    index = env->cpuid_xlevel;
                }
            } else {
2194 2195 2196 2197 2198
                /* Intel documentation states that invalid EAX input will
                 * return the same information as EAX=cpuid_level
                 * (Intel SDM Vol. 2A - Instruction Set Reference - CPUID)
                 */
                index =  env->cpuid_level;
2199 2200
            }
        }
2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213
    } else {
        if (index > env->cpuid_level)
            index = env->cpuid_level;
    }

    switch(index) {
    case 0:
        *eax = env->cpuid_level;
        get_cpuid_vendor(env, ebx, ecx, edx);
        break;
    case 1:
        *eax = env->cpuid_version;
        *ebx = (env->cpuid_apic_id << 24) | 8 << 8; /* CLFLUSH size in quad words, Linux wants it. */
2214 2215
        *ecx = env->features[FEAT_1_ECX];
        *edx = env->features[FEAT_1_EDX];
2216 2217
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ebx |= (cs->nr_cores * cs->nr_threads) << 16;
2218 2219 2220 2221 2222
            *edx |= 1 << 28;    /* HTT bit */
        }
        break;
    case 2:
        /* cache info: needed for Pentium Pro compatibility */
2223 2224 2225 2226
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2227
        *eax = 1; /* Number of CPUID[EAX=2] calls required */
2228 2229
        *ebx = 0;
        *ecx = 0;
2230 2231 2232
        *edx = (L1D_DESCRIPTOR << 16) | \
               (L1I_DESCRIPTOR <<  8) | \
               (L2_DESCRIPTOR);
2233 2234 2235
        break;
    case 4:
        /* cache info: needed for Core compatibility */
2236 2237
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, count, eax, ebx, ecx, edx);
2238
            *eax &= ~0xFC000000;
2239
        } else {
A
Aurelien Jarno 已提交
2240
            *eax = 0;
2241
            switch (count) {
2242
            case 0: /* L1 dcache info */
2243 2244 2245 2246 2247 2248 2249 2250
                *eax |= CPUID_4_TYPE_DCACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1D_LINE_SIZE - 1) | \
                       ((L1D_PARTITIONS - 1) << 12) | \
                       ((L1D_ASSOCIATIVITY - 1) << 22);
                *ecx = L1D_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2251 2252
                break;
            case 1: /* L1 icache info */
2253 2254 2255 2256 2257 2258 2259 2260
                *eax |= CPUID_4_TYPE_ICACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1I_LINE_SIZE - 1) | \
                       ((L1I_PARTITIONS - 1) << 12) | \
                       ((L1I_ASSOCIATIVITY - 1) << 22);
                *ecx = L1I_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2261 2262
                break;
            case 2: /* L2 cache info */
2263 2264 2265
                *eax |= CPUID_4_TYPE_UNIFIED | \
                        CPUID_4_LEVEL(2) | \
                        CPUID_4_SELF_INIT_LEVEL;
2266 2267
                if (cs->nr_threads > 1) {
                    *eax |= (cs->nr_threads - 1) << 14;
2268
                }
2269 2270 2271 2272 2273
                *ebx = (L2_LINE_SIZE - 1) | \
                       ((L2_PARTITIONS - 1) << 12) | \
                       ((L2_ASSOCIATIVITY - 1) << 22);
                *ecx = L2_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2274 2275 2276 2277 2278 2279 2280
                break;
            default: /* end of info */
                *eax = 0;
                *ebx = 0;
                *ecx = 0;
                *edx = 0;
                break;
2281 2282 2283 2284 2285 2286
            }
        }

        /* QEMU gives out its own APIC IDs, never pass down bits 31..26.  */
        if ((*eax & 31) && cs->nr_cores > 1) {
            *eax |= (cs->nr_cores - 1) << 26;
2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302
        }
        break;
    case 5:
        /* mwait info: needed for Core compatibility */
        *eax = 0; /* Smallest monitor-line size in bytes */
        *ebx = 0; /* Largest monitor-line size in bytes */
        *ecx = CPUID_MWAIT_EMX | CPUID_MWAIT_IBE;
        *edx = 0;
        break;
    case 6:
        /* Thermal and Power Leaf */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
Y
Yang, Wei Y 已提交
2303
    case 7:
2304 2305 2306
        /* Structured Extended Feature Flags Enumeration Leaf */
        if (count == 0) {
            *eax = 0; /* Maximum ECX value for sub-leaves */
2307
            *ebx = env->features[FEAT_7_0_EBX]; /* Feature flags */
2308 2309
            *ecx = 0; /* Reserved */
            *edx = 0; /* Reserved */
Y
Yang, Wei Y 已提交
2310 2311 2312 2313 2314 2315 2316
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
        break;
2317 2318 2319 2320 2321 2322 2323 2324 2325
    case 9:
        /* Direct Cache Access Information Leaf */
        *eax = 0; /* Bits 0-31 in DCA_CAP MSR */
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xA:
        /* Architectural Performance Monitoring Leaf */
2326
        if (kvm_enabled() && cpu->enable_pmu) {
2327
            KVMState *s = cs->kvm_state;
2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338

            *eax = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EAX);
            *ebx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EBX);
            *ecx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_ECX);
            *edx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EDX);
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2339
        break;
2340 2341 2342 2343 2344
    case 0xD: {
        KVMState *s = cs->kvm_state;
        uint64_t kvm_mask;
        int i;

S
Sheng Yang 已提交
2345
        /* Processor Extended State */
2346 2347 2348 2349 2350
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        if (!(env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE) || !kvm_enabled()) {
S
Sheng Yang 已提交
2351 2352
            break;
        }
2353 2354 2355
        kvm_mask =
            kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EAX) |
            ((uint64_t)kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EDX) << 32);
2356

2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378
        if (count == 0) {
            *ecx = 0x240;
            for (i = 2; i < ARRAY_SIZE(ext_save_areas); i++) {
                const ExtSaveArea *esa = &ext_save_areas[i];
                if ((env->features[esa->feature] & esa->bits) == esa->bits &&
                    (kvm_mask & (1 << i)) != 0) {
                    if (i < 32) {
                        *eax |= 1 << i;
                    } else {
                        *edx |= 1 << (i - 32);
                    }
                    *ecx = MAX(*ecx, esa->offset + esa->size);
                }
            }
            *eax |= kvm_mask & (XSTATE_FP | XSTATE_SSE);
            *ebx = *ecx;
        } else if (count == 1) {
            *eax = kvm_arch_get_supported_cpuid(s, 0xd, 1, R_EAX);
        } else if (count < ARRAY_SIZE(ext_save_areas)) {
            const ExtSaveArea *esa = &ext_save_areas[count];
            if ((env->features[esa->feature] & esa->bits) == esa->bits &&
                (kvm_mask & (1 << count)) != 0) {
L
Liu Jinsong 已提交
2379 2380
                *eax = esa->size;
                *ebx = esa->offset;
2381
            }
S
Sheng Yang 已提交
2382 2383
        }
        break;
2384
    }
2385 2386 2387 2388 2389 2390 2391 2392 2393
    case 0x80000000:
        *eax = env->cpuid_xlevel;
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
        break;
    case 0x80000001:
        *eax = env->cpuid_version;
        *ebx = 0;
2394 2395
        *ecx = env->features[FEAT_8000_0001_ECX];
        *edx = env->features[FEAT_8000_0001_EDX];
2396 2397 2398 2399 2400

        /* The Linux kernel checks for the CMPLegacy bit and
         * discards multiple thread information if it is set.
         * So dont set it here for Intel to make Linux guests happy.
         */
2401
        if (cs->nr_cores * cs->nr_threads > 1) {
2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420
            uint32_t tebx, tecx, tedx;
            get_cpuid_vendor(env, &tebx, &tecx, &tedx);
            if (tebx != CPUID_VENDOR_INTEL_1 ||
                tedx != CPUID_VENDOR_INTEL_2 ||
                tecx != CPUID_VENDOR_INTEL_3) {
                *ecx |= 1 << 1;    /* CmpLegacy bit */
            }
        }
        break;
    case 0x80000002:
    case 0x80000003:
    case 0x80000004:
        *eax = env->cpuid_model[(index - 0x80000002) * 4 + 0];
        *ebx = env->cpuid_model[(index - 0x80000002) * 4 + 1];
        *ecx = env->cpuid_model[(index - 0x80000002) * 4 + 2];
        *edx = env->cpuid_model[(index - 0x80000002) * 4 + 3];
        break;
    case 0x80000005:
        /* cache info (L1 cache) */
2421 2422 2423 2424
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2425 2426 2427 2428 2429 2430 2431 2432
        *eax = (L1_DTLB_2M_ASSOC << 24) | (L1_DTLB_2M_ENTRIES << 16) | \
               (L1_ITLB_2M_ASSOC <<  8) | (L1_ITLB_2M_ENTRIES);
        *ebx = (L1_DTLB_4K_ASSOC << 24) | (L1_DTLB_4K_ENTRIES << 16) | \
               (L1_ITLB_4K_ASSOC <<  8) | (L1_ITLB_4K_ENTRIES);
        *ecx = (L1D_SIZE_KB_AMD << 24) | (L1D_ASSOCIATIVITY_AMD << 16) | \
               (L1D_LINES_PER_TAG << 8) | (L1D_LINE_SIZE);
        *edx = (L1I_SIZE_KB_AMD << 24) | (L1I_ASSOCIATIVITY_AMD << 16) | \
               (L1I_LINES_PER_TAG << 8) | (L1I_LINE_SIZE);
2433 2434 2435
        break;
    case 0x80000006:
        /* cache info (L2 cache) */
2436 2437 2438 2439
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453
        *eax = (AMD_ENC_ASSOC(L2_DTLB_2M_ASSOC) << 28) | \
               (L2_DTLB_2M_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_2M_ASSOC) << 12) | \
               (L2_ITLB_2M_ENTRIES);
        *ebx = (AMD_ENC_ASSOC(L2_DTLB_4K_ASSOC) << 28) | \
               (L2_DTLB_4K_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_4K_ASSOC) << 12) | \
               (L2_ITLB_4K_ENTRIES);
        *ecx = (L2_SIZE_KB_AMD << 16) | \
               (AMD_ENC_ASSOC(L2_ASSOCIATIVITY) << 12) | \
               (L2_LINES_PER_TAG << 8) | (L2_LINE_SIZE);
        *edx = ((L3_SIZE_KB/512) << 18) | \
               (AMD_ENC_ASSOC(L3_ASSOCIATIVITY) << 12) | \
               (L3_LINES_PER_TAG << 8) | (L3_LINE_SIZE);
2454
        break;
2455 2456 2457 2458 2459 2460
    case 0x80000007:
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = env->features[FEAT_8000_0007_EDX];
        break;
2461 2462 2463
    case 0x80000008:
        /* virtual & phys address size in low 2 bytes. */
/* XXX: This value must match the one used in the MMU code. */
2464
        if (env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_LM) {
2465 2466
            /* 64 bit processor */
/* XXX: The physical address space is limited to 42 bits in exec.c. */
2467
            *eax = 0x00003028; /* 48 bits virtual, 40 bits physical */
2468
        } else {
2469
            if (env->features[FEAT_1_EDX] & CPUID_PSE36) {
2470
                *eax = 0x00000024; /* 36 bits physical */
2471
            } else {
2472
                *eax = 0x00000020; /* 32 bits physical */
2473
            }
2474 2475 2476 2477
        }
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2478 2479
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ecx |= (cs->nr_cores * cs->nr_threads) - 1;
2480 2481 2482
        }
        break;
    case 0x8000000A:
2483
        if (env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM) {
2484 2485 2486
            *eax = 0x00000001; /* SVM Revision */
            *ebx = 0x00000010; /* nr of ASIDs */
            *ecx = 0;
2487
            *edx = env->features[FEAT_SVM]; /* optional features */
2488 2489 2490 2491 2492 2493
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2494
        break;
2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505
    case 0xC0000000:
        *eax = env->cpuid_xlevel2;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xC0000001:
        /* Support for VIA CPU's CPUID instruction */
        *eax = env->cpuid_version;
        *ebx = 0;
        *ecx = 0;
2506
        *edx = env->features[FEAT_C000_0001_EDX];
2507 2508 2509 2510 2511 2512 2513 2514 2515 2516
        break;
    case 0xC0000002:
    case 0xC0000003:
    case 0xC0000004:
        /* Reserved for the future, and now filled with zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
2517 2518 2519 2520 2521 2522 2523 2524 2525
    default:
        /* reserved values: zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    }
}
A
Andreas Färber 已提交
2526 2527 2528 2529 2530 2531 2532

/* CPUClass::reset() */
static void x86_cpu_reset(CPUState *s)
{
    X86CPU *cpu = X86_CPU(s);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(cpu);
    CPUX86State *env = &cpu->env;
A
Andreas Färber 已提交
2533 2534
    int i;

A
Andreas Färber 已提交
2535 2536
    xcc->parent_reset(s);

2537
    memset(env, 0, offsetof(CPUX86State, cpuid_level));
A
Andreas Färber 已提交
2538

2539
    tlb_flush(s, 1);
A
Andreas Färber 已提交
2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588

    env->old_exception = -1;

    /* init to reset state */

#ifdef CONFIG_SOFTMMU
    env->hflags |= HF_SOFTMMU_MASK;
#endif
    env->hflags2 |= HF2_GIF_MASK;

    cpu_x86_update_cr0(env, 0x60000010);
    env->a20_mask = ~0x0;
    env->smbase = 0x30000;

    env->idt.limit = 0xffff;
    env->gdt.limit = 0xffff;
    env->ldt.limit = 0xffff;
    env->ldt.flags = DESC_P_MASK | (2 << DESC_TYPE_SHIFT);
    env->tr.limit = 0xffff;
    env->tr.flags = DESC_P_MASK | (11 << DESC_TYPE_SHIFT);

    cpu_x86_load_seg_cache(env, R_CS, 0xf000, 0xffff0000, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_CS_MASK |
                           DESC_R_MASK | DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_SS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);

    env->eip = 0xfff0;
    env->regs[R_EDX] = env->cpuid_version;

    env->eflags = 0x2;

    /* FPU init */
    for (i = 0; i < 8; i++) {
        env->fptags[i] = 1;
    }
2589
    cpu_set_fpuc(env, 0x37f);
A
Andreas Färber 已提交
2590 2591

    env->mxcsr = 0x1f80;
2592
    env->xstate_bv = XSTATE_FP | XSTATE_SSE;
A
Andreas Färber 已提交
2593 2594 2595 2596 2597 2598 2599

    env->pat = 0x0007040600070406ULL;
    env->msr_ia32_misc_enable = MSR_IA32_MISC_ENABLE_DEFAULT;

    memset(env->dr, 0, sizeof(env->dr));
    env->dr[6] = DR6_FIXED_1;
    env->dr[7] = DR7_FIXED_1;
2600
    cpu_breakpoint_remove_all(s, BP_CPU);
2601
    cpu_watchpoint_remove_all(s, BP_CPU);
2602

2603
    env->xcr0 = 1;
2604

A
Alex Williamson 已提交
2605 2606 2607 2608 2609 2610 2611 2612 2613 2614
    /*
     * SDM 11.11.5 requires:
     *  - IA32_MTRR_DEF_TYPE MSR.E = 0
     *  - IA32_MTRR_PHYSMASKn.V = 0
     * All other bits are undefined.  For simplification, zero it all.
     */
    env->mtrr_deftype = 0;
    memset(env->mtrr_var, 0, sizeof(env->mtrr_var));
    memset(env->mtrr_fixed, 0, sizeof(env->mtrr_fixed));

2615 2616
#if !defined(CONFIG_USER_ONLY)
    /* We hard-wire the BSP to the first CPU. */
2617
    if (s->cpu_index == 0) {
2618
        apic_designate_bsp(cpu->apic_state);
2619 2620
    }

2621
    s->halted = !cpu_is_bsp(cpu);
2622 2623 2624 2625

    if (kvm_enabled()) {
        kvm_arch_reset_vcpu(cpu);
    }
2626
#endif
A
Andreas Färber 已提交
2627 2628
}

2629 2630 2631
#ifndef CONFIG_USER_ONLY
bool cpu_is_bsp(X86CPU *cpu)
{
2632
    return cpu_get_apic_base(cpu->apic_state) & MSR_IA32_APICBASE_BSP;
2633
}
2634 2635 2636 2637 2638 2639 2640

/* TODO: remove me, when reset over QOM tree is implemented */
static void x86_cpu_machine_reset_cb(void *opaque)
{
    X86CPU *cpu = opaque;
    cpu_reset(CPU(cpu));
}
2641 2642
#endif

A
Andreas Färber 已提交
2643 2644 2645 2646 2647 2648
static void mce_init(X86CPU *cpu)
{
    CPUX86State *cenv = &cpu->env;
    unsigned int bank;

    if (((cenv->cpuid_version >> 8) & 0xf) >= 6
2649
        && (cenv->features[FEAT_1_EDX] & (CPUID_MCE | CPUID_MCA)) ==
A
Andreas Färber 已提交
2650 2651 2652 2653 2654 2655 2656 2657 2658
            (CPUID_MCE | CPUID_MCA)) {
        cenv->mcg_cap = MCE_CAP_DEF | MCE_BANKS_DEF;
        cenv->mcg_ctl = ~(uint64_t)0;
        for (bank = 0; bank < MCE_BANKS_DEF; bank++) {
            cenv->mce_banks[bank * 4] = ~(uint64_t)0;
        }
    }
}

2659
#ifndef CONFIG_USER_ONLY
2660
static void x86_cpu_apic_create(X86CPU *cpu, Error **errp)
2661 2662
{
    CPUX86State *env = &cpu->env;
2663
    DeviceState *dev = DEVICE(cpu);
2664
    APICCommonState *apic;
2665 2666 2667 2668 2669 2670 2671 2672
    const char *apic_type = "apic";

    if (kvm_irqchip_in_kernel()) {
        apic_type = "kvm-apic";
    } else if (xen_enabled()) {
        apic_type = "xen-apic";
    }

2673 2674
    cpu->apic_state = qdev_try_create(qdev_get_parent_bus(dev), apic_type);
    if (cpu->apic_state == NULL) {
2675 2676 2677 2678 2679
        error_setg(errp, "APIC device '%s' could not be created", apic_type);
        return;
    }

    object_property_add_child(OBJECT(cpu), "apic",
2680 2681
                              OBJECT(cpu->apic_state), NULL);
    qdev_prop_set_uint8(cpu->apic_state, "id", env->cpuid_apic_id);
2682
    /* TODO: convert to link<> */
2683
    apic = APIC_COMMON(cpu->apic_state);
2684
    apic->cpu = cpu;
2685 2686 2687 2688
}

static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
2689
    if (cpu->apic_state == NULL) {
2690 2691
        return;
    }
2692

2693
    if (qdev_init(cpu->apic_state)) {
2694
        error_setg(errp, "APIC device '%s' could not be initialized",
2695
                   object_get_typename(OBJECT(cpu->apic_state)));
2696 2697 2698
        return;
    }
}
2699 2700 2701 2702
#else
static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
}
2703 2704
#endif

2705 2706 2707 2708 2709 2710 2711

#define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \
                           (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \
                           (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3)
#define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \
                         (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \
                         (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3)
2712
static void x86_cpu_realizefn(DeviceState *dev, Error **errp)
A
Andreas Färber 已提交
2713
{
2714
    CPUState *cs = CPU(dev);
2715 2716
    X86CPU *cpu = X86_CPU(dev);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(dev);
2717
    CPUX86State *env = &cpu->env;
2718
    Error *local_err = NULL;
2719
    static bool ht_warned;
2720

2721
    if (env->features[FEAT_7_0_EBX] && env->cpuid_level < 7) {
2722 2723
        env->cpuid_level = 7;
    }
A
Andreas Färber 已提交
2724

2725 2726 2727
    /* On AMD CPUs, some CPUID[8000_0001].EDX bits must match the bits on
     * CPUID[1].EDX.
     */
2728
    if (IS_AMD_CPU(env)) {
2729 2730
        env->features[FEAT_8000_0001_EDX] &= ~CPUID_EXT2_AMD_ALIASES;
        env->features[FEAT_8000_0001_EDX] |= (env->features[FEAT_1_EDX]
2731 2732 2733
           & CPUID_EXT2_AMD_ALIASES);
    }

2734 2735 2736 2737 2738 2739 2740

    if (x86_cpu_filter_features(cpu) && cpu->enforce_cpuid) {
        error_setg(&local_err,
                   kvm_enabled() ?
                       "Host doesn't support requested features" :
                       "TCG doesn't support requested features");
        goto out;
2741 2742
    }

2743 2744
#ifndef CONFIG_USER_ONLY
    qemu_register_reset(x86_cpu_machine_reset_cb, cpu);
2745

2746
    if (cpu->env.features[FEAT_1_EDX] & CPUID_APIC || smp_cpus > 1) {
2747
        x86_cpu_apic_create(cpu, &local_err);
2748
        if (local_err != NULL) {
2749
            goto out;
2750 2751
        }
    }
2752 2753
#endif

A
Andreas Färber 已提交
2754
    mce_init(cpu);
2755
    qemu_init_vcpu(cs);
2756

2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770
    /* Only Intel CPUs support hyperthreading. Even though QEMU fixes this
     * issue by adjusting CPUID_0000_0001_EBX and CPUID_8000_0008_ECX
     * based on inputs (sockets,cores,threads), it is still better to gives
     * users a warning.
     *
     * NOTE: the following code has to follow qemu_init_vcpu(). Otherwise
     * cs->nr_threads hasn't be populated yet and the checking is incorrect.
     */
    if (!IS_INTEL_CPU(env) && cs->nr_threads > 1 && !ht_warned) {
        error_report("AMD CPU doesn't support hyperthreading. Please configure"
                     " -smp options properly.");
        ht_warned = true;
    }

2771 2772 2773 2774
    x86_cpu_apic_realize(cpu, &local_err);
    if (local_err != NULL) {
        goto out;
    }
2775
    cpu_reset(cs);
2776

2777 2778 2779 2780 2781 2782
    xcc->parent_realize(dev, &local_err);
out:
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
A
Andreas Färber 已提交
2783 2784
}

2785 2786 2787 2788 2789 2790 2791 2792
/* Enables contiguous-apic-ID mode, for compatibility */
static bool compat_apic_id_mode;

void enable_compat_apic_id_mode(void)
{
    compat_apic_id_mode = true;
}

2793 2794 2795 2796 2797 2798 2799 2800 2801
/* Calculates initial APIC ID for a specific CPU index
 *
 * Currently we need to be able to calculate the APIC ID from the CPU index
 * alone (without requiring a CPU object), as the QEMU<->Seabios interfaces have
 * no concept of "CPU index", and the NUMA tables on fw_cfg need the APIC ID of
 * all CPUs up to max_cpus.
 */
uint32_t x86_cpu_apic_id_from_index(unsigned int cpu_index)
{
2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815
    uint32_t correct_id;
    static bool warned;

    correct_id = x86_apicid_from_cpu_idx(smp_cores, smp_threads, cpu_index);
    if (compat_apic_id_mode) {
        if (cpu_index != correct_id && !warned) {
            error_report("APIC IDs set in compatibility mode, "
                         "CPU topology won't match the configuration");
            warned = true;
        }
        return cpu_index;
    } else {
        return correct_id;
    }
2816 2817
}

A
Andreas Färber 已提交
2818 2819
static void x86_cpu_initfn(Object *obj)
{
2820
    CPUState *cs = CPU(obj);
A
Andreas Färber 已提交
2821
    X86CPU *cpu = X86_CPU(obj);
2822
    X86CPUClass *xcc = X86_CPU_GET_CLASS(obj);
A
Andreas Färber 已提交
2823
    CPUX86State *env = &cpu->env;
2824
    static int inited;
A
Andreas Färber 已提交
2825

2826
    cs->env_ptr = env;
A
Andreas Färber 已提交
2827
    cpu_exec_init(env);
2828 2829

    object_property_add(obj, "family", "int",
2830
                        x86_cpuid_version_get_family,
2831
                        x86_cpuid_version_set_family, NULL, NULL, NULL);
2832
    object_property_add(obj, "model", "int",
2833
                        x86_cpuid_version_get_model,
2834
                        x86_cpuid_version_set_model, NULL, NULL, NULL);
2835
    object_property_add(obj, "stepping", "int",
2836
                        x86_cpuid_version_get_stepping,
2837
                        x86_cpuid_version_set_stepping, NULL, NULL, NULL);
2838 2839 2840
    object_property_add(obj, "level", "int",
                        x86_cpuid_get_level,
                        x86_cpuid_set_level, NULL, NULL, NULL);
2841 2842 2843
    object_property_add(obj, "xlevel", "int",
                        x86_cpuid_get_xlevel,
                        x86_cpuid_set_xlevel, NULL, NULL, NULL);
2844 2845 2846
    object_property_add_str(obj, "vendor",
                            x86_cpuid_get_vendor,
                            x86_cpuid_set_vendor, NULL);
2847
    object_property_add_str(obj, "model-id",
2848
                            x86_cpuid_get_model_id,
2849
                            x86_cpuid_set_model_id, NULL);
2850 2851 2852
    object_property_add(obj, "tsc-frequency", "int",
                        x86_cpuid_get_tsc_freq,
                        x86_cpuid_set_tsc_freq, NULL, NULL, NULL);
2853 2854 2855
    object_property_add(obj, "apic-id", "int",
                        x86_cpuid_get_apic_id,
                        x86_cpuid_set_apic_id, NULL, NULL, NULL);
2856 2857
    object_property_add(obj, "feature-words", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
2858 2859 2860 2861
                        NULL, NULL, (void *)env->features, NULL);
    object_property_add(obj, "filtered-features", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
                        NULL, NULL, (void *)cpu->filtered_features, NULL);
2862

2863
    cpu->hyperv_spinlock_attempts = HYPERV_SPINLOCK_NEVER_RETRY;
2864
    env->cpuid_apic_id = x86_cpu_apic_id_from_index(cs->cpu_index);
2865

2866 2867
    x86_cpu_load_def(cpu, xcc->cpu_def, &error_abort);

2868 2869 2870 2871 2872
    /* init various static tables used in TCG mode */
    if (tcg_enabled() && !inited) {
        inited = 1;
        optimize_flags_init();
    }
A
Andreas Färber 已提交
2873 2874
}

2875 2876 2877 2878 2879 2880 2881 2882
static int64_t x86_cpu_get_arch_id(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

    return env->cpuid_apic_id;
}

2883 2884 2885 2886 2887 2888 2889
static bool x86_cpu_get_paging_enabled(const CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

    return cpu->env.cr[0] & CR0_PG_MASK;
}

2890 2891 2892 2893 2894 2895 2896
static void x86_cpu_set_pc(CPUState *cs, vaddr value)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = value;
}

2897 2898 2899 2900 2901 2902 2903
static void x86_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = tb->pc - tb->cs_base;
}

2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917
static bool x86_cpu_has_work(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

    return ((cs->interrupt_request & (CPU_INTERRUPT_HARD |
                                      CPU_INTERRUPT_POLL)) &&
            (env->eflags & IF_MASK)) ||
           (cs->interrupt_request & (CPU_INTERRUPT_NMI |
                                     CPU_INTERRUPT_INIT |
                                     CPU_INTERRUPT_SIPI |
                                     CPU_INTERRUPT_MCE));
}

2918 2919
static Property x86_cpu_properties[] = {
    DEFINE_PROP_BOOL("pmu", X86CPU, enable_pmu, false),
2920
    { .name  = "hv-spinlocks", .info  = &qdev_prop_spinlocks },
2921
    DEFINE_PROP_BOOL("hv-relaxed", X86CPU, hyperv_relaxed_timing, false),
2922
    DEFINE_PROP_BOOL("hv-vapic", X86CPU, hyperv_vapic, false),
2923
    DEFINE_PROP_BOOL("hv-time", X86CPU, hyperv_time, false),
2924 2925
    DEFINE_PROP_BOOL("check", X86CPU, check_cpuid, false),
    DEFINE_PROP_BOOL("enforce", X86CPU, enforce_cpuid, false),
2926
    DEFINE_PROP_BOOL("kvm", X86CPU, expose_kvm, true),
2927 2928 2929
    DEFINE_PROP_END_OF_LIST()
};

A
Andreas Färber 已提交
2930 2931 2932 2933
static void x86_cpu_common_class_init(ObjectClass *oc, void *data)
{
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
    CPUClass *cc = CPU_CLASS(oc);
2934 2935 2936 2937
    DeviceClass *dc = DEVICE_CLASS(oc);

    xcc->parent_realize = dc->realize;
    dc->realize = x86_cpu_realizefn;
2938
    dc->bus_type = TYPE_ICC_BUS;
2939
    dc->props = x86_cpu_properties;
A
Andreas Färber 已提交
2940 2941 2942

    xcc->parent_reset = cc->reset;
    cc->reset = x86_cpu_reset;
2943
    cc->reset_dump_flags = CPU_DUMP_FPU | CPU_DUMP_CCOP;
2944

2945
    cc->class_by_name = x86_cpu_class_by_name;
2946
    cc->parse_features = x86_cpu_parse_featurestr;
2947
    cc->has_work = x86_cpu_has_work;
2948
    cc->do_interrupt = x86_cpu_do_interrupt;
2949
    cc->cpu_exec_interrupt = x86_cpu_exec_interrupt;
2950
    cc->dump_state = x86_cpu_dump_state;
2951
    cc->set_pc = x86_cpu_set_pc;
2952
    cc->synchronize_from_tb = x86_cpu_synchronize_from_tb;
2953 2954
    cc->gdb_read_register = x86_cpu_gdb_read_register;
    cc->gdb_write_register = x86_cpu_gdb_write_register;
2955 2956
    cc->get_arch_id = x86_cpu_get_arch_id;
    cc->get_paging_enabled = x86_cpu_get_paging_enabled;
2957 2958 2959
#ifdef CONFIG_USER_ONLY
    cc->handle_mmu_fault = x86_cpu_handle_mmu_fault;
#else
2960
    cc->get_memory_mapping = x86_cpu_get_memory_mapping;
2961
    cc->get_phys_page_debug = x86_cpu_get_phys_page_debug;
2962 2963 2964 2965
    cc->write_elf64_note = x86_cpu_write_elf64_note;
    cc->write_elf64_qemunote = x86_cpu_write_elf64_qemunote;
    cc->write_elf32_note = x86_cpu_write_elf32_note;
    cc->write_elf32_qemunote = x86_cpu_write_elf32_qemunote;
2966
    cc->vmsd = &vmstate_x86_cpu;
2967
#endif
2968
    cc->gdb_num_core_regs = CPU_NB_REGS * 2 + 25;
2969 2970 2971
#ifndef CONFIG_USER_ONLY
    cc->debug_excp_handler = breakpoint_handler;
#endif
2972 2973
    cc->cpu_exec_enter = x86_cpu_exec_enter;
    cc->cpu_exec_exit = x86_cpu_exec_exit;
A
Andreas Färber 已提交
2974 2975 2976 2977 2978 2979
}

static const TypeInfo x86_cpu_type_info = {
    .name = TYPE_X86_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(X86CPU),
A
Andreas Färber 已提交
2980
    .instance_init = x86_cpu_initfn,
2981
    .abstract = true,
A
Andreas Färber 已提交
2982 2983 2984 2985 2986 2987
    .class_size = sizeof(X86CPUClass),
    .class_init = x86_cpu_common_class_init,
};

static void x86_cpu_register_types(void)
{
2988 2989
    int i;

A
Andreas Färber 已提交
2990
    type_register_static(&x86_cpu_type_info);
2991 2992 2993 2994 2995 2996
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        x86_register_cpudef_type(&builtin_x86_defs[i]);
    }
#ifdef CONFIG_KVM
    type_register_static(&host_x86_cpu_type_info);
#endif
A
Andreas Färber 已提交
2997 2998 2999
}

type_init(x86_cpu_register_types)