sun4m.c 54.1 KB
Newer Older
1
/*
B
blueswir1 已提交
2
 * QEMU Sun4m & Sun4d & Sun4c System Emulator
3
 *
B
bellard 已提交
4
 * Copyright (c) 2003-2005 Fabrice Bellard
5
 *
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
P
Paul Brook 已提交
24
#include "sysbus.h"
P
pbrook 已提交
25 26 27 28 29 30 31 32
#include "qemu-timer.h"
#include "sun4m.h"
#include "nvram.h"
#include "sparc32_dma.h"
#include "fdc.h"
#include "sysemu.h"
#include "net.h"
#include "boards.h"
B
blueswir1 已提交
33
#include "firmware_abi.h"
G
Gerd Hoffmann 已提交
34
#include "esp.h"
B
blueswir1 已提交
35 36
#include "pc.h"
#include "isa.h"
37
#include "fw_cfg.h"
38
#include "escc.h"
39
#include "empty_slot.h"
40
#include "qdev-addr.h"
B
Blue Swirl 已提交
41 42
#include "loader.h"
#include "elf.h"
B
blueswir1 已提交
43

44
//#define DEBUG_IRQ
45

46 47 48 49
/*
 * Sun4m architecture was used in the following machines:
 *
 * SPARCserver 6xxMP/xx
B
blueswir1 已提交
50 51
 * SPARCclassic (SPARCclassic Server)(SPARCstation LC) (4/15),
 * SPARCclassic X (4/10)
52 53 54 55 56 57 58
 * SPARCstation LX/ZX (4/30)
 * SPARCstation Voyager
 * SPARCstation 10/xx, SPARCserver 10/xx
 * SPARCstation 5, SPARCserver 5
 * SPARCstation 20/xx, SPARCserver 20
 * SPARCstation 4
 *
59 60 61 62 63
 * Sun4d architecture was used in the following machines:
 *
 * SPARCcenter 2000
 * SPARCserver 1000
 *
B
blueswir1 已提交
64 65 66 67 68 69 70
 * Sun4c architecture was used in the following machines:
 * SPARCstation 1/1+, SPARCserver 1/1+
 * SPARCstation SLC
 * SPARCstation IPC
 * SPARCstation ELC
 * SPARCstation IPX
 *
71 72 73
 * See for example: http://www.sunhelp.org/faq/sunref1.html
 */

74
#ifdef DEBUG_IRQ
75 76
#define DPRINTF(fmt, ...)                                       \
    do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
77
#else
78
#define DPRINTF(fmt, ...)
79 80
#endif

81
#define KERNEL_LOAD_ADDR     0x00004000
B
bellard 已提交
82
#define CMDLINE_ADDR         0x007ff000
B
bellard 已提交
83
#define INITRD_LOAD_ADDR     0x00800000
84
#define PROM_SIZE_MAX        (1024 * 1024)
B
blueswir1 已提交
85
#define PROM_VADDR           0xffd00000
B
blueswir1 已提交
86
#define PROM_FILENAME        "openbios-sparc32"
87
#define CFG_ADDR             0xd00000510ULL
88
#define FW_CFG_SUN4M_DEPTH   (FW_CFG_ARCH_LOCAL + 0x00)
89

B
bellard 已提交
90
#define MAX_CPUS 16
91
#define MAX_PILS 16
92

93 94
#define ESCC_CLOCK 4915200

95
struct sun4m_hwdef {
A
Anthony Liguori 已提交
96 97 98
    target_phys_addr_t iommu_base, slavio_base;
    target_phys_addr_t intctl_base, counter_base, nvram_base, ms_kb_base;
    target_phys_addr_t serial_base, fd_base;
A
Artyom Tarasenko 已提交
99
    target_phys_addr_t afx_base, idreg_base, dma_base, esp_base, le_base;
A
Anthony Liguori 已提交
100 101
    target_phys_addr_t tcx_base, cs_base, apc_base, aux1_base, aux2_base;
    target_phys_addr_t ecc_base;
102
    uint32_t ecc_version;
103 104
    uint8_t nvram_machine_id;
    uint16_t machine_id;
105
    uint32_t iommu_version;
106 107
    uint64_t max_mem;
    const char * const default_cpu_model;
108 109
};

110 111 112
#define MAX_IOUNITS 5

struct sun4d_hwdef {
A
Anthony Liguori 已提交
113 114 115 116 117 118 119
    target_phys_addr_t iounit_bases[MAX_IOUNITS], slavio_base;
    target_phys_addr_t counter_base, nvram_base, ms_kb_base;
    target_phys_addr_t serial_base;
    target_phys_addr_t espdma_base, esp_base;
    target_phys_addr_t ledma_base, le_base;
    target_phys_addr_t tcx_base;
    target_phys_addr_t sbi_base;
120 121
    uint8_t nvram_machine_id;
    uint16_t machine_id;
122 123 124 125 126
    uint32_t iounit_version;
    uint64_t max_mem;
    const char * const default_cpu_model;
};

127
struct sun4c_hwdef {
A
Anthony Liguori 已提交
128 129 130 131 132
    target_phys_addr_t iommu_base, slavio_base;
    target_phys_addr_t intctl_base, counter_base, nvram_base, ms_kb_base;
    target_phys_addr_t serial_base, fd_base;
    target_phys_addr_t idreg_base, dma_base, esp_base, le_base;
    target_phys_addr_t tcx_base, aux1_base;
133 134 135 136 137 138 139
    uint8_t nvram_machine_id;
    uint16_t machine_id;
    uint32_t iommu_version;
    uint64_t max_mem;
    const char * const default_cpu_model;
};

B
bellard 已提交
140 141 142 143 144 145 146 147 148 149 150 151 152 153 154
int DMA_get_channel_mode (int nchan)
{
    return 0;
}
int DMA_read_memory (int nchan, void *buf, int pos, int size)
{
    return 0;
}
int DMA_write_memory (int nchan, void *buf, int pos, int size)
{
    return 0;
}
void DMA_hold_DREQ (int nchan) {}
void DMA_release_DREQ (int nchan) {}
void DMA_schedule(int nchan) {}
B
Blue Swirl 已提交
155 156 157 158 159

void DMA_init(int high_page_enable, qemu_irq *cpu_request_exit)
{
}

B
bellard 已提交
160 161 162 163 164 165
void DMA_register_channel (int nchan,
                           DMA_transfer_handler transfer_handler,
                           void *opaque)
{
}

166
static int fw_cfg_boot_set(void *opaque, const char *boot_device)
B
blueswir1 已提交
167
{
168
    fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
B
blueswir1 已提交
169 170 171
    return 0;
}

172 173 174
static void nvram_init(M48t59State *nvram, uint8_t *macaddr,
                       const char *cmdline, const char *boot_devices,
                       ram_addr_t RAM_size, uint32_t kernel_size,
B
blueswir1 已提交
175
                       int width, int height, int depth,
176
                       int nvram_machine_id, const char *arch)
B
bellard 已提交
177
{
B
blueswir1 已提交
178
    unsigned int i;
B
blueswir1 已提交
179
    uint32_t start, end;
B
blueswir1 已提交
180 181 182 183
    uint8_t image[0x1ff0];
    struct OpenBIOS_nvpart_v1 *part_header;

    memset(image, '\0', sizeof(image));
B
bellard 已提交
184

185
    start = 0;
B
bellard 已提交
186

B
blueswir1 已提交
187 188
    // OpenBIOS nvram variables
    // Variable partition
B
blueswir1 已提交
189 190
    part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
    part_header->signature = OPENBIOS_PART_SYSTEM;
B
blueswir1 已提交
191
    pstrcpy(part_header->name, sizeof(part_header->name), "system");
B
blueswir1 已提交
192

B
blueswir1 已提交
193
    end = start + sizeof(struct OpenBIOS_nvpart_v1);
B
blueswir1 已提交
194
    for (i = 0; i < nb_prom_envs; i++)
B
blueswir1 已提交
195 196 197 198
        end = OpenBIOS_set_var(image, end, prom_envs[i]);

    // End marker
    image[end++] = '\0';
B
blueswir1 已提交
199 200

    end = start + ((end - start + 15) & ~15);
B
blueswir1 已提交
201
    OpenBIOS_finish_partition(part_header, end - start);
B
blueswir1 已提交
202 203 204

    // free partition
    start = end;
B
blueswir1 已提交
205 206
    part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
    part_header->signature = OPENBIOS_PART_FREE;
B
blueswir1 已提交
207
    pstrcpy(part_header->name, sizeof(part_header->name), "free");
B
blueswir1 已提交
208 209

    end = 0x1fd0;
B
blueswir1 已提交
210 211
    OpenBIOS_finish_partition(part_header, end - start);

212 213
    Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr,
                    nvram_machine_id);
B
blueswir1 已提交
214 215 216

    for (i = 0; i < sizeof(image); i++)
        m48t59_write(nvram, i, image[i]);
B
bellard 已提交
217 218
}

219
static DeviceState *slavio_intctl;
B
bellard 已提交
220

A
aliguori 已提交
221
void pic_info(Monitor *mon)
B
bellard 已提交
222
{
223
    if (slavio_intctl)
A
aliguori 已提交
224
        slavio_pic_info(mon, slavio_intctl);
B
bellard 已提交
225 226
}

A
aliguori 已提交
227
void irq_info(Monitor *mon)
B
bellard 已提交
228
{
229
    if (slavio_intctl)
A
aliguori 已提交
230
        slavio_irq_info(mon, slavio_intctl);
B
bellard 已提交
231 232
}

B
blueswir1 已提交
233 234 235 236 237 238 239 240 241 242 243
void cpu_check_irqs(CPUState *env)
{
    if (env->pil_in && (env->interrupt_index == 0 ||
                        (env->interrupt_index & ~15) == TT_EXTINT)) {
        unsigned int i;

        for (i = 15; i > 0; i--) {
            if (env->pil_in & (1 << i)) {
                int old_interrupt = env->interrupt_index;

                env->interrupt_index = TT_EXTINT | i;
244 245
                if (old_interrupt != env->interrupt_index) {
                    DPRINTF("Set CPU IRQ %d\n", i);
B
blueswir1 已提交
246
                    cpu_interrupt(env, CPU_INTERRUPT_HARD);
247
                }
B
blueswir1 已提交
248 249 250 251
                break;
            }
        }
    } else if (!env->pil_in && (env->interrupt_index & ~15) == TT_EXTINT) {
252
        DPRINTF("Reset CPU IRQ %d\n", env->interrupt_index & 15);
B
blueswir1 已提交
253 254 255 256 257
        env->interrupt_index = 0;
        cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
    }
}

258 259 260 261 262 263 264
static void cpu_set_irq(void *opaque, int irq, int level)
{
    CPUState *env = opaque;

    if (level) {
        DPRINTF("Raise CPU IRQ %d\n", irq);
        env->halted = 0;
B
blueswir1 已提交
265 266
        env->pil_in |= 1 << irq;
        cpu_check_irqs(env);
267 268
    } else {
        DPRINTF("Lower CPU IRQ %d\n", irq);
B
blueswir1 已提交
269 270
        env->pil_in &= ~(1 << irq);
        cpu_check_irqs(env);
271 272 273 274 275 276 277
    }
}

static void dummy_cpu_set_irq(void *opaque, int irq, int level)
{
}

B
bellard 已提交
278 279 280
static void main_cpu_reset(void *opaque)
{
    CPUState *env = opaque;
281 282 283 284 285 286 287 288 289

    cpu_reset(env);
    env->halted = 0;
}

static void secondary_cpu_reset(void *opaque)
{
    CPUState *env = opaque;

B
bellard 已提交
290
    cpu_reset(env);
291
    env->halted = 1;
B
bellard 已提交
292 293
}

B
blueswir1 已提交
294 295 296 297 298 299
static void cpu_halt_signal(void *opaque, int irq, int level)
{
    if (level && cpu_single_env)
        cpu_interrupt(cpu_single_env, CPU_INTERRUPT_HALT);
}

300 301 302 303 304
static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
{
    return addr - 0xf0000000ULL;
}

305
static unsigned long sun4m_load_kernel(const char *kernel_filename,
306
                                       const char *initrd_filename,
A
Anthony Liguori 已提交
307
                                       ram_addr_t RAM_size)
308 309 310 311
{
    int linux_boot;
    unsigned int i;
    long initrd_size, kernel_size;
312
    uint8_t *ptr;
313 314 315 316 317

    linux_boot = (kernel_filename != NULL);

    kernel_size = 0;
    if (linux_boot) {
B
Blue Swirl 已提交
318 319 320 321 322 323 324
        int bswap_needed;

#ifdef BSWAP_NEEDED
        bswap_needed = 1;
#else
        bswap_needed = 0;
#endif
325 326
        kernel_size = load_elf(kernel_filename, translate_kernel_address, NULL,
                               NULL, NULL, NULL, 1, ELF_MACHINE, 0);
327
        if (kernel_size < 0)
328
            kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
B
Blue Swirl 已提交
329 330
                                    RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
                                    TARGET_PAGE_SIZE);
331
        if (kernel_size < 0)
332 333 334
            kernel_size = load_image_targphys(kernel_filename,
                                              KERNEL_LOAD_ADDR,
                                              RAM_size - KERNEL_LOAD_ADDR);
335 336 337 338 339 340 341 342 343
        if (kernel_size < 0) {
            fprintf(stderr, "qemu: could not load kernel '%s'\n",
                    kernel_filename);
            exit(1);
        }

        /* load initrd */
        initrd_size = 0;
        if (initrd_filename) {
344 345 346
            initrd_size = load_image_targphys(initrd_filename,
                                              INITRD_LOAD_ADDR,
                                              RAM_size - INITRD_LOAD_ADDR);
347 348 349 350 351 352 353 354
            if (initrd_size < 0) {
                fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
                        initrd_filename);
                exit(1);
            }
        }
        if (initrd_size > 0) {
            for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
355 356 357 358
                ptr = rom_ptr(KERNEL_LOAD_ADDR + i);
                if (ldl_p(ptr) == 0x48647253) { // HdrS
                    stl_p(ptr + 16, INITRD_LOAD_ADDR);
                    stl_p(ptr + 20, initrd_size);
359 360 361 362 363 364 365 366
                    break;
                }
            }
        }
    }
    return kernel_size;
}

A
Anthony Liguori 已提交
367
static void *iommu_init(target_phys_addr_t addr, uint32_t version, qemu_irq irq)
368 369 370 371 372 373
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "iommu");
    qdev_prop_set_uint32(dev, "version", version);
M
Markus Armbruster 已提交
374
    qdev_init_nofail(dev);
375 376 377 378 379 380 381
    s = sysbus_from_qdev(dev);
    sysbus_connect_irq(s, 0, irq);
    sysbus_mmio_map(s, 0, addr);

    return s;
}

A
Anthony Liguori 已提交
382
static void *sparc32_dma_init(target_phys_addr_t daddr, qemu_irq parent_irq,
383 384 385 386 387 388 389
                              void *iommu, qemu_irq *dev_irq)
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "sparc32_dma");
    qdev_prop_set_ptr(dev, "iommu_opaque", iommu);
M
Markus Armbruster 已提交
390
    qdev_init_nofail(dev);
391 392 393 394 395 396 397 398
    s = sysbus_from_qdev(dev);
    sysbus_connect_irq(s, 0, parent_irq);
    *dev_irq = qdev_get_gpio_in(dev, 0);
    sysbus_mmio_map(s, 0, daddr);

    return s;
}

A
Anthony Liguori 已提交
399
static void lance_init(NICInfo *nd, target_phys_addr_t leaddr,
400
                       void *dma_opaque, qemu_irq irq)
P
Paul Brook 已提交
401 402 403
{
    DeviceState *dev;
    SysBusDevice *s;
404
    qemu_irq reset;
P
Paul Brook 已提交
405 406 407 408

    qemu_check_nic_model(&nd_table[0], "lance");

    dev = qdev_create(NULL, "lance");
409
    qdev_set_nic_properties(dev, nd);
B
Blue Swirl 已提交
410
    qdev_prop_set_ptr(dev, "dma", dma_opaque);
M
Markus Armbruster 已提交
411
    qdev_init_nofail(dev);
P
Paul Brook 已提交
412 413 414
    s = sysbus_from_qdev(dev);
    sysbus_mmio_map(s, 0, leaddr);
    sysbus_connect_irq(s, 0, irq);
415 416
    reset = qdev_get_gpio_in(dev, 0);
    qdev_connect_gpio_out(dma_opaque, 0, reset);
P
Paul Brook 已提交
417 418
}

A
Anthony Liguori 已提交
419 420
static DeviceState *slavio_intctl_init(target_phys_addr_t addr,
                                       target_phys_addr_t addrg,
B
Blue Swirl 已提交
421
                                       qemu_irq **parent_irq)
422 423 424 425 426 427
{
    DeviceState *dev;
    SysBusDevice *s;
    unsigned int i, j;

    dev = qdev_create(NULL, "slavio_intctl");
M
Markus Armbruster 已提交
428
    qdev_init_nofail(dev);
429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447

    s = sysbus_from_qdev(dev);

    for (i = 0; i < MAX_CPUS; i++) {
        for (j = 0; j < MAX_PILS; j++) {
            sysbus_connect_irq(s, i * MAX_PILS + j, parent_irq[i][j]);
        }
    }
    sysbus_mmio_map(s, 0, addrg);
    for (i = 0; i < MAX_CPUS; i++) {
        sysbus_mmio_map(s, i + 1, addr + i * TARGET_PAGE_SIZE);
    }

    return dev;
}

#define SYS_TIMER_OFFSET      0x10000ULL
#define CPU_TIMER_OFFSET(cpu) (0x1000ULL * cpu)

A
Anthony Liguori 已提交
448
static void slavio_timer_init_all(target_phys_addr_t addr, qemu_irq master_irq,
449 450 451 452 453 454 455 456
                                  qemu_irq *cpu_irqs, unsigned int num_cpus)
{
    DeviceState *dev;
    SysBusDevice *s;
    unsigned int i;

    dev = qdev_create(NULL, "slavio_timer");
    qdev_prop_set_uint32(dev, "num_cpus", num_cpus);
M
Markus Armbruster 已提交
457
    qdev_init_nofail(dev);
458 459 460 461 462
    s = sysbus_from_qdev(dev);
    sysbus_connect_irq(s, 0, master_irq);
    sysbus_mmio_map(s, 0, addr + SYS_TIMER_OFFSET);

    for (i = 0; i < MAX_CPUS; i++) {
A
Anthony Liguori 已提交
463
        sysbus_mmio_map(s, i + 1, addr + (target_phys_addr_t)CPU_TIMER_OFFSET(i));
464 465 466 467 468 469 470 471 472 473
        sysbus_connect_irq(s, i + 1, cpu_irqs[i]);
    }
}

#define MISC_LEDS 0x01600000
#define MISC_CFG  0x01800000
#define MISC_DIAG 0x01a00000
#define MISC_MDM  0x01b00000
#define MISC_SYS  0x01f00000

A
Anthony Liguori 已提交
474 475 476
static void slavio_misc_init(target_phys_addr_t base,
                             target_phys_addr_t aux1_base,
                             target_phys_addr_t aux2_base, qemu_irq irq,
477
                             qemu_irq fdc_tc)
478 479 480 481 482
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "slavio_misc");
M
Markus Armbruster 已提交
483
    qdev_init_nofail(dev);
484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509
    s = sysbus_from_qdev(dev);
    if (base) {
        /* 8 bit registers */
        /* Slavio control */
        sysbus_mmio_map(s, 0, base + MISC_CFG);
        /* Diagnostics */
        sysbus_mmio_map(s, 1, base + MISC_DIAG);
        /* Modem control */
        sysbus_mmio_map(s, 2, base + MISC_MDM);
        /* 16 bit registers */
        /* ss600mp diag LEDs */
        sysbus_mmio_map(s, 3, base + MISC_LEDS);
        /* 32 bit registers */
        /* System control */
        sysbus_mmio_map(s, 4, base + MISC_SYS);
    }
    if (aux1_base) {
        /* AUX 1 (Misc System Functions) */
        sysbus_mmio_map(s, 5, aux1_base);
    }
    if (aux2_base) {
        /* AUX 2 (Software Powerdown Control) */
        sysbus_mmio_map(s, 6, aux2_base);
    }
    sysbus_connect_irq(s, 0, irq);
    sysbus_connect_irq(s, 1, fdc_tc);
B
Blue Swirl 已提交
510
    qemu_system_powerdown = qdev_get_gpio_in(dev, 0);
511 512
}

A
Anthony Liguori 已提交
513
static void ecc_init(target_phys_addr_t base, qemu_irq irq, uint32_t version)
514 515 516 517 518 519
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "eccmemctl");
    qdev_prop_set_uint32(dev, "version", version);
M
Markus Armbruster 已提交
520
    qdev_init_nofail(dev);
521 522 523 524 525 526 527 528
    s = sysbus_from_qdev(dev);
    sysbus_connect_irq(s, 0, irq);
    sysbus_mmio_map(s, 0, base);
    if (version == 0) { // SS-600MP only
        sysbus_mmio_map(s, 1, base + 0x1000);
    }
}

A
Anthony Liguori 已提交
529
static void apc_init(target_phys_addr_t power_base, qemu_irq cpu_halt)
530 531 532 533 534
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "apc");
M
Markus Armbruster 已提交
535
    qdev_init_nofail(dev);
536 537 538 539 540 541
    s = sysbus_from_qdev(dev);
    /* Power management (APC) XXX: not a Slavio device */
    sysbus_mmio_map(s, 0, power_base);
    sysbus_connect_irq(s, 0, cpu_halt);
}

A
Anthony Liguori 已提交
542
static void tcx_init(target_phys_addr_t addr, int vram_size, int width,
543 544 545 546 547 548 549 550 551 552 553
                     int height, int depth)
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "SUNW,tcx");
    qdev_prop_set_taddr(dev, "addr", addr);
    qdev_prop_set_uint32(dev, "vram_size", vram_size);
    qdev_prop_set_uint16(dev, "width", width);
    qdev_prop_set_uint16(dev, "height", height);
    qdev_prop_set_uint16(dev, "depth", depth);
M
Markus Armbruster 已提交
554
    qdev_init_nofail(dev);
555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574
    s = sysbus_from_qdev(dev);
    /* 8-bit plane */
    sysbus_mmio_map(s, 0, addr + 0x00800000ULL);
    /* DAC */
    sysbus_mmio_map(s, 1, addr + 0x00200000ULL);
    /* TEC (dummy) */
    sysbus_mmio_map(s, 2, addr + 0x00700000ULL);
    /* THC 24 bit: NetBSD writes here even with 8-bit display: dummy */
    sysbus_mmio_map(s, 3, addr + 0x00301000ULL);
    if (depth == 24) {
        /* 24-bit plane */
        sysbus_mmio_map(s, 4, addr + 0x02000000ULL);
        /* Control plane */
        sysbus_mmio_map(s, 5, addr + 0x0a000000ULL);
    } else {
        /* THC 8 bit (dummy) */
        sysbus_mmio_map(s, 4, addr + 0x00300000ULL);
    }
}

B
Blue Swirl 已提交
575 576 577
/* NCR89C100/MACIO Internal ID register */
static const uint8_t idreg_data[] = { 0xfe, 0x81, 0x01, 0x03 };

A
Anthony Liguori 已提交
578
static void idreg_init(target_phys_addr_t addr)
B
Blue Swirl 已提交
579 580 581 582 583
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "macio_idreg");
M
Markus Armbruster 已提交
584
    qdev_init_nofail(dev);
B
Blue Swirl 已提交
585 586 587 588 589 590
    s = sysbus_from_qdev(dev);

    sysbus_mmio_map(s, 0, addr);
    cpu_physical_memory_write_rom(addr, idreg_data, sizeof(idreg_data));
}

591
static int idreg_init1(SysBusDevice *dev)
B
Blue Swirl 已提交
592
{
A
Anthony Liguori 已提交
593
    ram_addr_t idreg_offset;
B
Blue Swirl 已提交
594 595 596

    idreg_offset = qemu_ram_alloc(sizeof(idreg_data));
    sysbus_init_mmio(dev, sizeof(idreg_data), idreg_offset | IO_MEM_ROM);
597
    return 0;
B
Blue Swirl 已提交
598 599 600 601 602 603 604 605 606 607 608 609 610 611 612
}

static SysBusDeviceInfo idreg_info = {
    .init = idreg_init1,
    .qdev.name  = "macio_idreg",
    .qdev.size  = sizeof(SysBusDevice),
};

static void idreg_register_devices(void)
{
    sysbus_register_withprop(&idreg_info);
}

device_init(idreg_register_devices);

A
Artyom Tarasenko 已提交
613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647
/* SS-5 TCX AFX register */
static void afx_init(target_phys_addr_t addr)
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "tcx_afx");
    qdev_init_nofail(dev);
    s = sysbus_from_qdev(dev);

    sysbus_mmio_map(s, 0, addr);
}

static int afx_init1(SysBusDevice *dev)
{
    ram_addr_t afx_offset;

    afx_offset = qemu_ram_alloc(4);
    sysbus_init_mmio(dev, 4, afx_offset | IO_MEM_RAM);
    return 0;
}

static SysBusDeviceInfo afx_info = {
    .init = afx_init1,
    .qdev.name  = "tcx_afx",
    .qdev.size  = sizeof(SysBusDevice),
};

static void afx_register_devices(void)
{
    sysbus_register_withprop(&afx_info);
}

device_init(afx_register_devices);

B
Blue Swirl 已提交
648
/* Boot PROM (OpenBIOS) */
649 650 651 652 653 654
static uint64_t translate_prom_address(void *opaque, uint64_t addr)
{
    target_phys_addr_t *base_addr = (target_phys_addr_t *)opaque;
    return addr + *base_addr - PROM_VADDR;
}

A
Anthony Liguori 已提交
655
static void prom_init(target_phys_addr_t addr, const char *bios_name)
B
Blue Swirl 已提交
656 657 658 659 660 661 662
{
    DeviceState *dev;
    SysBusDevice *s;
    char *filename;
    int ret;

    dev = qdev_create(NULL, "openprom");
M
Markus Armbruster 已提交
663
    qdev_init_nofail(dev);
B
Blue Swirl 已提交
664 665 666 667 668 669 670 671 672 673
    s = sysbus_from_qdev(dev);

    sysbus_mmio_map(s, 0, addr);

    /* load boot prom */
    if (bios_name == NULL) {
        bios_name = PROM_FILENAME;
    }
    filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
    if (filename) {
674 675
        ret = load_elf(filename, translate_prom_address, &addr, NULL,
                       NULL, NULL, 1, ELF_MACHINE, 0);
B
Blue Swirl 已提交
676 677 678 679 680 681 682 683 684 685 686 687 688
        if (ret < 0 || ret > PROM_SIZE_MAX) {
            ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
        }
        qemu_free(filename);
    } else {
        ret = -1;
    }
    if (ret < 0 || ret > PROM_SIZE_MAX) {
        fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name);
        exit(1);
    }
}

689
static int prom_init1(SysBusDevice *dev)
B
Blue Swirl 已提交
690
{
A
Anthony Liguori 已提交
691
    ram_addr_t prom_offset;
B
Blue Swirl 已提交
692 693 694

    prom_offset = qemu_ram_alloc(PROM_SIZE_MAX);
    sysbus_init_mmio(dev, PROM_SIZE_MAX, prom_offset | IO_MEM_ROM);
695
    return 0;
B
Blue Swirl 已提交
696 697 698 699 700 701
}

static SysBusDeviceInfo prom_info = {
    .init = prom_init1,
    .qdev.name  = "openprom",
    .qdev.size  = sizeof(SysBusDevice),
G
Gerd Hoffmann 已提交
702 703
    .qdev.props = (Property[]) {
        {/* end of property list */}
B
Blue Swirl 已提交
704 705 706 707 708 709 710 711 712 713
    }
};

static void prom_register_devices(void)
{
    sysbus_register_withprop(&prom_info);
}

device_init(prom_register_devices);

G
Gerd Hoffmann 已提交
714 715 716
typedef struct RamDevice
{
    SysBusDevice busdev;
717
    uint64_t size;
G
Gerd Hoffmann 已提交
718 719
} RamDevice;

B
Blue Swirl 已提交
720
/* System RAM */
721
static int ram_init1(SysBusDevice *dev)
B
Blue Swirl 已提交
722
{
A
Anthony Liguori 已提交
723
    ram_addr_t RAM_size, ram_offset;
G
Gerd Hoffmann 已提交
724
    RamDevice *d = FROM_SYSBUS(RamDevice, dev);
B
Blue Swirl 已提交
725

G
Gerd Hoffmann 已提交
726
    RAM_size = d->size;
B
Blue Swirl 已提交
727 728 729

    ram_offset = qemu_ram_alloc(RAM_size);
    sysbus_init_mmio(dev, RAM_size, ram_offset);
730
    return 0;
B
Blue Swirl 已提交
731 732
}

A
Anthony Liguori 已提交
733
static void ram_init(target_phys_addr_t addr, ram_addr_t RAM_size,
B
Blue Swirl 已提交
734 735 736 737
                     uint64_t max_mem)
{
    DeviceState *dev;
    SysBusDevice *s;
G
Gerd Hoffmann 已提交
738
    RamDevice *d;
B
Blue Swirl 已提交
739 740 741 742 743 744 745 746 747 748 749 750

    /* allocate RAM */
    if ((uint64_t)RAM_size > max_mem) {
        fprintf(stderr,
                "qemu: Too much memory for this machine: %d, maximum %d\n",
                (unsigned int)(RAM_size / (1024 * 1024)),
                (unsigned int)(max_mem / (1024 * 1024)));
        exit(1);
    }
    dev = qdev_create(NULL, "memory");
    s = sysbus_from_qdev(dev);

G
Gerd Hoffmann 已提交
751 752
    d = FROM_SYSBUS(RamDevice, s);
    d->size = RAM_size;
M
Markus Armbruster 已提交
753
    qdev_init_nofail(dev);
G
Gerd Hoffmann 已提交
754

B
Blue Swirl 已提交
755 756 757 758 759 760
    sysbus_mmio_map(s, 0, addr);
}

static SysBusDeviceInfo ram_info = {
    .init = ram_init1,
    .qdev.name  = "memory",
G
Gerd Hoffmann 已提交
761 762
    .qdev.size  = sizeof(RamDevice),
    .qdev.props = (Property[]) {
763 764
        DEFINE_PROP_UINT64("size", RamDevice, size, 0),
        DEFINE_PROP_END_OF_LIST(),
B
Blue Swirl 已提交
765 766 767 768 769 770 771 772 773 774
    }
};

static void ram_register_devices(void)
{
    sysbus_register_withprop(&ram_info);
}

device_init(ram_register_devices);

775 776
static void cpu_devinit(const char *cpu_model, unsigned int id,
                        uint64_t prom_addr, qemu_irq **cpu_irqs)
B
Blue Swirl 已提交
777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796
{
    CPUState *env;

    env = cpu_init(cpu_model);
    if (!env) {
        fprintf(stderr, "qemu: Unable to find Sparc CPU definition\n");
        exit(1);
    }

    cpu_sparc_set_id(env, id);
    if (id == 0) {
        qemu_register_reset(main_cpu_reset, env);
    } else {
        qemu_register_reset(secondary_cpu_reset, env);
        env->halted = 1;
    }
    *cpu_irqs = qemu_allocate_irqs(cpu_set_irq, env, MAX_PILS);
    env->prom_addr = prom_addr;
}

A
Anthony Liguori 已提交
797
static void sun4m_hw_init(const struct sun4m_hwdef *hwdef, ram_addr_t RAM_size,
798
                          const char *boot_device,
799
                          const char *kernel_filename,
800 801
                          const char *kernel_cmdline,
                          const char *initrd_filename, const char *cpu_model)
802
{
B
bellard 已提交
803
    unsigned int i;
P
Paul Brook 已提交
804
    void *iommu, *espdma, *ledma, *nvram;
805
    qemu_irq *cpu_irqs[MAX_CPUS], slavio_irq[32], slavio_cpu_irq[MAX_CPUS],
806
        espdma_irq, ledma_irq;
807
    qemu_irq esp_reset;
808
    qemu_irq fdc_tc;
B
blueswir1 已提交
809
    qemu_irq *cpu_halt;
B
blueswir1 已提交
810
    unsigned long kernel_size;
G
Gerd Hoffmann 已提交
811
    DriveInfo *fd[MAX_FD];
812
    void *fw_cfg;
813

B
bellard 已提交
814
    /* init CPUs */
815 816
    if (!cpu_model)
        cpu_model = hwdef->default_cpu_model;
817

B
bellard 已提交
818
    for(i = 0; i < smp_cpus; i++) {
819
        cpu_devinit(cpu_model, i, hwdef->slavio_base, &cpu_irqs[i]);
B
bellard 已提交
820
    }
821 822 823 824

    for (i = smp_cpus; i < MAX_CPUS; i++)
        cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);

825 826

    /* set up devices */
B
Blue Swirl 已提交
827
    ram_init(0, RAM_size, hwdef->max_mem);
828 829 830 831
    /* models without ECC don't trap when missing ram is accessed */
    if (!hwdef->ecc_base) {
        empty_slot_init(RAM_size, hwdef->max_mem - RAM_size);
    }
B
Blue Swirl 已提交
832

B
Blue Swirl 已提交
833 834
    prom_init(hwdef->slavio_base, bios_name);

835 836
    slavio_intctl = slavio_intctl_init(hwdef->intctl_base,
                                       hwdef->intctl_base + 0x10000ULL,
B
Blue Swirl 已提交
837
                                       cpu_irqs);
838 839

    for (i = 0; i < 32; i++) {
840
        slavio_irq[i] = qdev_get_gpio_in(slavio_intctl, i);
841 842
    }
    for (i = 0; i < MAX_CPUS; i++) {
843
        slavio_cpu_irq[i] = qdev_get_gpio_in(slavio_intctl, 32 + i);
844
    }
845

846
    if (hwdef->idreg_base) {
B
Blue Swirl 已提交
847
        idreg_init(hwdef->idreg_base);
B
blueswir1 已提交
848 849
    }

A
Artyom Tarasenko 已提交
850 851 852 853
    if (hwdef->afx_base) {
        afx_init(hwdef->afx_base);
    }

854
    iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version,
855
                       slavio_irq[30]);
856

857
    espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[18],
858
                              iommu, &espdma_irq);
859

B
blueswir1 已提交
860
    ledma = sparc32_dma_init(hwdef->dma_base + 16ULL,
861
                             slavio_irq[16], iommu, &ledma_irq);
B
bellard 已提交
862

B
blueswir1 已提交
863 864 865 866
    if (graphic_depth != 8 && graphic_depth != 24) {
        fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
        exit (1);
    }
867
    tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height,
868
             graphic_depth);
869

870
    lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq);
871

872
    nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, 0x2000, 8);
B
blueswir1 已提交
873

874
    slavio_timer_init_all(hwdef->counter_base, slavio_irq[19], slavio_cpu_irq, smp_cpus);
B
blueswir1 已提交
875

876
    slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[14],
877
                              display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1);
B
bellard 已提交
878 879
    // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
    // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
880
    escc_init(hwdef->serial_base, slavio_irq[15], slavio_irq[15],
A
aurel32 已提交
881
              serial_hds[0], serial_hds[1], ESCC_CLOCK, 1);
B
blueswir1 已提交
882

B
blueswir1 已提交
883
    cpu_halt = qemu_allocate_irqs(cpu_halt_signal, NULL, 1);
884 885 886
    slavio_misc_init(hwdef->slavio_base, hwdef->aux1_base, hwdef->aux2_base,
                     slavio_irq[30], fdc_tc);

887 888 889
    if (hwdef->apc_base) {
        apc_init(hwdef->apc_base, cpu_halt[0]);
    }
B
blueswir1 已提交
890

891
    if (hwdef->fd_base) {
T
ths 已提交
892
        /* there is zero or one floppy drive */
893
        memset(fd, 0, sizeof(fd));
G
Gerd Hoffmann 已提交
894
        fd[0] = drive_get(IF_FLOPPY, 0, 0);
895
        sun4m_fdctrl_init(slavio_irq[22], hwdef->fd_base, fd,
896
                          &fdc_tc);
T
ths 已提交
897 898 899 900 901 902 903
    }

    if (drive_get_max_bus(IF_SCSI) > 0) {
        fprintf(stderr, "qemu: too many SCSI bus\n");
        exit(1);
    }

904
    esp_reset = qdev_get_gpio_in(espdma, 0);
P
Paul Brook 已提交
905 906
    esp_init(hwdef->esp_base, 2,
             espdma_memory_read, espdma_memory_write,
907 908
             espdma, espdma_irq, &esp_reset);

909

B
Blue Swirl 已提交
910 911
    if (hwdef->cs_base) {
        sysbus_create_simple("SUNW,CS4231", hwdef->cs_base,
912
                             slavio_irq[5]);
B
Blue Swirl 已提交
913
    }
914

915 916
    kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
                                    RAM_size);
917 918

    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
919
               boot_device, RAM_size, kernel_size, graphic_width,
920 921
               graphic_height, graphic_depth, hwdef->nvram_machine_id,
               "Sun4m");
922

923
    if (hwdef->ecc_base)
924
        ecc_init(hwdef->ecc_base, slavio_irq[28],
925
                 hwdef->ecc_version);
926 927 928

    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
929 930
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
931
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
932 933 934 935
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
    if (kernel_cmdline) {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
936
        pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
937 938 939
        fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
                         (uint8_t*)strdup(kernel_cmdline),
                         strlen(kernel_cmdline) + 1);
940 941 942 943 944 945 946
    } else {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
    }
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]);
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
947 948
}

949 950 951 952 953 954 955 956 957 958 959 960 961 962 963
enum {
    ss2_id = 0,
    ss5_id = 32,
    vger_id,
    lx_id,
    ss4_id,
    scls_id,
    sbook_id,
    ss10_id = 64,
    ss20_id,
    ss600mp_id,
    ss1000_id = 96,
    ss2000_id,
};

964
static const struct sun4m_hwdef sun4m_hwdefs[] = {
965 966 967 968 969
    /* SS-5 */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .cs_base      = 0x6c000000,
B
blueswir1 已提交
970
        .slavio_base  = 0x70000000,
971 972 973 974 975 976
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
B
blueswir1 已提交
977
        .idreg_base   = 0x78000000,
978 979 980
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
981
        .apc_base     = 0x6a000000,
A
Artyom Tarasenko 已提交
982
        .afx_base     = 0x6e000000,
983 984
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
985 986
        .nvram_machine_id = 0x80,
        .machine_id = ss5_id,
987
        .iommu_version = 0x05000000,
988 989
        .max_mem = 0x10000000,
        .default_cpu_model = "Fujitsu MB86904",
B
blueswir1 已提交
990 991 992
    },
    /* SS-10 */
    {
993 994 995 996 997 998 999 1000 1001
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .fd_base      = 0xff1700000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
B
blueswir1 已提交
1002
        .idreg_base   = 0xef0000000ULL,
1003 1004 1005
        .dma_base     = 0xef0400000ULL,
        .esp_base     = 0xef0800000ULL,
        .le_base      = 0xef0c00000ULL,
1006
        .apc_base     = 0xefa000000ULL, // XXX should not exist
1007 1008
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL,
1009 1010
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x10000000, // version 0, implementation 1
1011 1012
        .nvram_machine_id = 0x72,
        .machine_id = ss10_id,
1013
        .iommu_version = 0x03000000,
B
blueswir1 已提交
1014
        .max_mem = 0xf00000000ULL,
1015
        .default_cpu_model = "TI SuperSparc II",
1016
    },
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
    /* SS-600MP */
    {
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
        .dma_base     = 0xef0081000ULL,
        .esp_base     = 0xef0080000ULL,
        .le_base      = 0xef0060000ULL,
1030
        .apc_base     = 0xefa000000ULL, // XXX should not exist
1031 1032
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL, // XXX should not exist
1033 1034
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x00000000, // version 0, implementation 0
1035 1036
        .nvram_machine_id = 0x71,
        .machine_id = ss600mp_id,
1037
        .iommu_version = 0x01000000,
B
blueswir1 已提交
1038
        .max_mem = 0xf00000000ULL,
1039
        .default_cpu_model = "TI SuperSparc II",
1040
    },
1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051
    /* SS-20 */
    {
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .fd_base      = 0xff1700000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
B
blueswir1 已提交
1052
        .idreg_base   = 0xef0000000ULL,
1053 1054 1055
        .dma_base     = 0xef0400000ULL,
        .esp_base     = 0xef0800000ULL,
        .le_base      = 0xef0c00000ULL,
1056
        .apc_base     = 0xefa000000ULL, // XXX should not exist
B
blueswir1 已提交
1057 1058
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL,
1059 1060
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x20000000, // version 0, implementation 2
1061 1062
        .nvram_machine_id = 0x72,
        .machine_id = ss20_id,
1063
        .iommu_version = 0x13000000,
B
blueswir1 已提交
1064
        .max_mem = 0xf00000000ULL,
1065 1066
        .default_cpu_model = "TI SuperSparc II",
    },
B
blueswir1 已提交
1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
    /* Voyager */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x71300000, // pmc
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1085 1086
        .nvram_machine_id = 0x80,
        .machine_id = vger_id,
B
blueswir1 已提交
1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "Fujitsu MB86904",
    },
    /* LX */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1108 1109
        .nvram_machine_id = 0x80,
        .machine_id = lx_id,
B
blueswir1 已提交
1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
        .iommu_version = 0x04000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "TI MicroSparc I",
    },
    /* SS-4 */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .cs_base      = 0x6c000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1133 1134
        .nvram_machine_id = 0x80,
        .machine_id = ss4_id,
B
blueswir1 已提交
1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "Fujitsu MB86904",
    },
    /* SPARCClassic */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1157 1158
        .nvram_machine_id = 0x80,
        .machine_id = scls_id,
B
blueswir1 已提交
1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "TI MicroSparc I",
    },
    /* SPARCbook */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000, // XXX
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1181 1182
        .nvram_machine_id = 0x80,
        .machine_id = sbook_id,
B
blueswir1 已提交
1183 1184 1185 1186
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "TI MicroSparc I",
    },
1187 1188 1189
};

/* SPARCstation 5 hardware initialisation */
A
Anthony Liguori 已提交
1190
static void ss5_init(ram_addr_t RAM_size,
1191
                     const char *boot_device,
1192 1193
                     const char *kernel_filename, const char *kernel_cmdline,
                     const char *initrd_filename, const char *cpu_model)
1194
{
1195
    sun4m_hw_init(&sun4m_hwdefs[0], RAM_size, boot_device, kernel_filename,
1196
                  kernel_cmdline, initrd_filename, cpu_model);
1197
}
B
bellard 已提交
1198

B
blueswir1 已提交
1199
/* SPARCstation 10 hardware initialisation */
A
Anthony Liguori 已提交
1200
static void ss10_init(ram_addr_t RAM_size,
1201
                      const char *boot_device,
1202 1203
                      const char *kernel_filename, const char *kernel_cmdline,
                      const char *initrd_filename, const char *cpu_model)
B
blueswir1 已提交
1204
{
1205
    sun4m_hw_init(&sun4m_hwdefs[1], RAM_size, boot_device, kernel_filename,
1206
                  kernel_cmdline, initrd_filename, cpu_model);
B
blueswir1 已提交
1207 1208
}

1209
/* SPARCserver 600MP hardware initialisation */
A
Anthony Liguori 已提交
1210
static void ss600mp_init(ram_addr_t RAM_size,
1211
                         const char *boot_device,
B
blueswir1 已提交
1212 1213
                         const char *kernel_filename,
                         const char *kernel_cmdline,
1214 1215
                         const char *initrd_filename, const char *cpu_model)
{
1216
    sun4m_hw_init(&sun4m_hwdefs[2], RAM_size, boot_device, kernel_filename,
1217
                  kernel_cmdline, initrd_filename, cpu_model);
1218 1219
}

1220
/* SPARCstation 20 hardware initialisation */
A
Anthony Liguori 已提交
1221
static void ss20_init(ram_addr_t RAM_size,
1222
                      const char *boot_device,
1223 1224 1225
                      const char *kernel_filename, const char *kernel_cmdline,
                      const char *initrd_filename, const char *cpu_model)
{
1226
    sun4m_hw_init(&sun4m_hwdefs[3], RAM_size, boot_device, kernel_filename,
B
blueswir1 已提交
1227 1228 1229
                  kernel_cmdline, initrd_filename, cpu_model);
}

B
blueswir1 已提交
1230
/* SPARCstation Voyager hardware initialisation */
A
Anthony Liguori 已提交
1231
static void vger_init(ram_addr_t RAM_size,
1232
                      const char *boot_device,
B
blueswir1 已提交
1233 1234 1235
                      const char *kernel_filename, const char *kernel_cmdline,
                      const char *initrd_filename, const char *cpu_model)
{
1236
    sun4m_hw_init(&sun4m_hwdefs[4], RAM_size, boot_device, kernel_filename,
B
blueswir1 已提交
1237 1238 1239 1240
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCstation LX hardware initialisation */
A
Anthony Liguori 已提交
1241
static void ss_lx_init(ram_addr_t RAM_size,
1242
                       const char *boot_device,
B
blueswir1 已提交
1243 1244 1245
                       const char *kernel_filename, const char *kernel_cmdline,
                       const char *initrd_filename, const char *cpu_model)
{
1246
    sun4m_hw_init(&sun4m_hwdefs[5], RAM_size, boot_device, kernel_filename,
B
blueswir1 已提交
1247 1248 1249 1250
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCstation 4 hardware initialisation */
A
Anthony Liguori 已提交
1251
static void ss4_init(ram_addr_t RAM_size,
1252
                     const char *boot_device,
B
blueswir1 已提交
1253 1254 1255
                     const char *kernel_filename, const char *kernel_cmdline,
                     const char *initrd_filename, const char *cpu_model)
{
1256
    sun4m_hw_init(&sun4m_hwdefs[6], RAM_size, boot_device, kernel_filename,
B
blueswir1 已提交
1257 1258 1259 1260
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCClassic hardware initialisation */
A
Anthony Liguori 已提交
1261
static void scls_init(ram_addr_t RAM_size,
1262
                      const char *boot_device,
B
blueswir1 已提交
1263 1264 1265
                      const char *kernel_filename, const char *kernel_cmdline,
                      const char *initrd_filename, const char *cpu_model)
{
1266
    sun4m_hw_init(&sun4m_hwdefs[7], RAM_size, boot_device, kernel_filename,
B
blueswir1 已提交
1267 1268 1269 1270
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCbook hardware initialisation */
A
Anthony Liguori 已提交
1271
static void sbook_init(ram_addr_t RAM_size,
1272
                       const char *boot_device,
B
blueswir1 已提交
1273 1274 1275
                       const char *kernel_filename, const char *kernel_cmdline,
                       const char *initrd_filename, const char *cpu_model)
{
1276
    sun4m_hw_init(&sun4m_hwdefs[8], RAM_size, boot_device, kernel_filename,
B
blueswir1 已提交
1277 1278 1279
                  kernel_cmdline, initrd_filename, cpu_model);
}

1280
static QEMUMachine ss5_machine = {
B
blueswir1 已提交
1281 1282 1283
    .name = "SS-5",
    .desc = "Sun4m platform, SPARCstation 5",
    .init = ss5_init,
1284
    .use_scsi = 1,
1285
    .is_default = 1,
B
bellard 已提交
1286
};
B
blueswir1 已提交
1287

1288
static QEMUMachine ss10_machine = {
B
blueswir1 已提交
1289 1290 1291
    .name = "SS-10",
    .desc = "Sun4m platform, SPARCstation 10",
    .init = ss10_init,
1292
    .use_scsi = 1,
B
blueswir1 已提交
1293
    .max_cpus = 4,
B
blueswir1 已提交
1294
};
1295

1296
static QEMUMachine ss600mp_machine = {
B
blueswir1 已提交
1297 1298 1299
    .name = "SS-600MP",
    .desc = "Sun4m platform, SPARCserver 600MP",
    .init = ss600mp_init,
1300
    .use_scsi = 1,
B
blueswir1 已提交
1301
    .max_cpus = 4,
1302
};
1303

1304
static QEMUMachine ss20_machine = {
B
blueswir1 已提交
1305 1306 1307
    .name = "SS-20",
    .desc = "Sun4m platform, SPARCstation 20",
    .init = ss20_init,
1308
    .use_scsi = 1,
B
blueswir1 已提交
1309
    .max_cpus = 4,
1310 1311
};

1312
static QEMUMachine voyager_machine = {
B
blueswir1 已提交
1313 1314 1315
    .name = "Voyager",
    .desc = "Sun4m platform, SPARCstation Voyager",
    .init = vger_init,
1316
    .use_scsi = 1,
B
blueswir1 已提交
1317 1318
};

1319
static QEMUMachine ss_lx_machine = {
B
blueswir1 已提交
1320 1321 1322
    .name = "LX",
    .desc = "Sun4m platform, SPARCstation LX",
    .init = ss_lx_init,
1323
    .use_scsi = 1,
B
blueswir1 已提交
1324 1325
};

1326
static QEMUMachine ss4_machine = {
B
blueswir1 已提交
1327 1328 1329
    .name = "SS-4",
    .desc = "Sun4m platform, SPARCstation 4",
    .init = ss4_init,
1330
    .use_scsi = 1,
B
blueswir1 已提交
1331 1332
};

1333
static QEMUMachine scls_machine = {
B
blueswir1 已提交
1334 1335 1336
    .name = "SPARCClassic",
    .desc = "Sun4m platform, SPARCClassic",
    .init = scls_init,
1337
    .use_scsi = 1,
B
blueswir1 已提交
1338 1339
};

1340
static QEMUMachine sbook_machine = {
B
blueswir1 已提交
1341 1342 1343
    .name = "SPARCbook",
    .desc = "Sun4m platform, SPARCbook",
    .init = sbook_init,
1344
    .use_scsi = 1,
B
blueswir1 已提交
1345 1346
};

1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367
static const struct sun4d_hwdef sun4d_hwdefs[] = {
    /* SS-1000 */
    {
        .iounit_bases   = {
            0xfe0200000ULL,
            0xfe1200000ULL,
            0xfe2200000ULL,
            0xfe3200000ULL,
            -1,
        },
        .tcx_base     = 0x820000000ULL,
        .slavio_base  = 0xf00000000ULL,
        .ms_kb_base   = 0xf00240000ULL,
        .serial_base  = 0xf00200000ULL,
        .nvram_base   = 0xf00280000ULL,
        .counter_base = 0xf00300000ULL,
        .espdma_base  = 0x800081000ULL,
        .esp_base     = 0x800080000ULL,
        .ledma_base   = 0x800040000ULL,
        .le_base      = 0x800060000ULL,
        .sbi_base     = 0xf02800000ULL,
1368 1369
        .nvram_machine_id = 0x80,
        .machine_id = ss1000_id,
1370
        .iounit_version = 0x03000000,
B
blueswir1 已提交
1371
        .max_mem = 0xf00000000ULL,
1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393
        .default_cpu_model = "TI SuperSparc II",
    },
    /* SS-2000 */
    {
        .iounit_bases   = {
            0xfe0200000ULL,
            0xfe1200000ULL,
            0xfe2200000ULL,
            0xfe3200000ULL,
            0xfe4200000ULL,
        },
        .tcx_base     = 0x820000000ULL,
        .slavio_base  = 0xf00000000ULL,
        .ms_kb_base   = 0xf00240000ULL,
        .serial_base  = 0xf00200000ULL,
        .nvram_base   = 0xf00280000ULL,
        .counter_base = 0xf00300000ULL,
        .espdma_base  = 0x800081000ULL,
        .esp_base     = 0x800080000ULL,
        .ledma_base   = 0x800040000ULL,
        .le_base      = 0x800060000ULL,
        .sbi_base     = 0xf02800000ULL,
1394 1395
        .nvram_machine_id = 0x80,
        .machine_id = ss2000_id,
1396
        .iounit_version = 0x03000000,
B
blueswir1 已提交
1397
        .max_mem = 0xf00000000ULL,
1398 1399 1400 1401
        .default_cpu_model = "TI SuperSparc II",
    },
};

A
Anthony Liguori 已提交
1402
static DeviceState *sbi_init(target_phys_addr_t addr, qemu_irq **parent_irq)
1403 1404 1405 1406 1407 1408
{
    DeviceState *dev;
    SysBusDevice *s;
    unsigned int i;

    dev = qdev_create(NULL, "sbi");
M
Markus Armbruster 已提交
1409
    qdev_init_nofail(dev);
1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421

    s = sysbus_from_qdev(dev);

    for (i = 0; i < MAX_CPUS; i++) {
        sysbus_connect_irq(s, i, *parent_irq[i]);
    }

    sysbus_mmio_map(s, 0, addr);

    return dev;
}

A
Anthony Liguori 已提交
1422
static void sun4d_hw_init(const struct sun4d_hwdef *hwdef, ram_addr_t RAM_size,
1423
                          const char *boot_device,
1424
                          const char *kernel_filename,
1425 1426 1427 1428
                          const char *kernel_cmdline,
                          const char *initrd_filename, const char *cpu_model)
{
    unsigned int i;
B
Blue Swirl 已提交
1429 1430
    void *iounits[MAX_IOUNITS], *espdma, *ledma, *nvram;
    qemu_irq *cpu_irqs[MAX_CPUS], sbi_irq[32], sbi_cpu_irq[MAX_CPUS],
1431
        espdma_irq, ledma_irq;
1432
    qemu_irq esp_reset;
B
blueswir1 已提交
1433
    unsigned long kernel_size;
1434
    void *fw_cfg;
B
Blue Swirl 已提交
1435
    DeviceState *dev;
1436 1437 1438 1439 1440

    /* init CPUs */
    if (!cpu_model)
        cpu_model = hwdef->default_cpu_model;

B
Blue Swirl 已提交
1441
    for(i = 0; i < smp_cpus; i++) {
1442
        cpu_devinit(cpu_model, i, hwdef->slavio_base, &cpu_irqs[i]);
1443 1444 1445 1446 1447 1448
    }

    for (i = smp_cpus; i < MAX_CPUS; i++)
        cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);

    /* set up devices */
B
Blue Swirl 已提交
1449 1450
    ram_init(0, RAM_size, hwdef->max_mem);

B
Blue Swirl 已提交
1451 1452
    prom_init(hwdef->slavio_base, bios_name);

B
Blue Swirl 已提交
1453 1454 1455 1456 1457 1458 1459 1460
    dev = sbi_init(hwdef->sbi_base, cpu_irqs);

    for (i = 0; i < 32; i++) {
        sbi_irq[i] = qdev_get_gpio_in(dev, i);
    }
    for (i = 0; i < MAX_CPUS; i++) {
        sbi_cpu_irq[i] = qdev_get_gpio_in(dev, 32 + i);
    }
1461 1462

    for (i = 0; i < MAX_IOUNITS; i++)
A
Anthony Liguori 已提交
1463
        if (hwdef->iounit_bases[i] != (target_phys_addr_t)-1)
1464 1465
            iounits[i] = iommu_init(hwdef->iounit_bases[i],
                                    hwdef->iounit_version,
1466
                                    sbi_irq[0]);
1467

1468
    espdma = sparc32_dma_init(hwdef->espdma_base, sbi_irq[3],
1469
                              iounits[0], &espdma_irq);
1470

1471
    ledma = sparc32_dma_init(hwdef->ledma_base, sbi_irq[4],
1472
                             iounits[0], &ledma_irq);
1473 1474 1475 1476 1477

    if (graphic_depth != 8 && graphic_depth != 24) {
        fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
        exit (1);
    }
1478
    tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height,
1479
             graphic_depth);
1480

1481
    lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq);
1482

1483
    nvram = m48t59_init(sbi_irq[0], hwdef->nvram_base, 0, 0x2000, 8);
1484

1485
    slavio_timer_init_all(hwdef->counter_base, sbi_irq[10], sbi_cpu_irq, smp_cpus);
1486

1487
    slavio_serial_ms_kbd_init(hwdef->ms_kb_base, sbi_irq[12],
1488
                              display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1);
1489 1490
    // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
    // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
1491
    escc_init(hwdef->serial_base, sbi_irq[12], sbi_irq[12],
A
aurel32 已提交
1492
              serial_hds[0], serial_hds[1], ESCC_CLOCK, 1);
1493 1494 1495 1496 1497 1498

    if (drive_get_max_bus(IF_SCSI) > 0) {
        fprintf(stderr, "qemu: too many SCSI bus\n");
        exit(1);
    }

1499
    esp_reset = qdev_get_gpio_in(espdma, 0);
P
Paul Brook 已提交
1500 1501
    esp_init(hwdef->esp_base, 2,
             espdma_memory_read, espdma_memory_write,
1502
             espdma, espdma_irq, &esp_reset);
1503

1504 1505
    kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
                                    RAM_size);
1506 1507 1508

    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
               boot_device, RAM_size, kernel_size, graphic_width,
1509 1510
               graphic_height, graphic_depth, hwdef->nvram_machine_id,
               "Sun4d");
1511 1512 1513

    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
1514 1515
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
1516 1517 1518 1519 1520
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
    if (kernel_cmdline) {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
1521
        pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
1522 1523 1524
        fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
                         (uint8_t*)strdup(kernel_cmdline),
                         strlen(kernel_cmdline) + 1);
1525 1526 1527 1528 1529 1530 1531
    } else {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
    }
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]);
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
1532 1533 1534
}

/* SPARCserver 1000 hardware initialisation */
A
Anthony Liguori 已提交
1535
static void ss1000_init(ram_addr_t RAM_size,
1536
                        const char *boot_device,
1537 1538 1539
                        const char *kernel_filename, const char *kernel_cmdline,
                        const char *initrd_filename, const char *cpu_model)
{
1540
    sun4d_hw_init(&sun4d_hwdefs[0], RAM_size, boot_device, kernel_filename,
1541 1542 1543 1544
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCcenter 2000 hardware initialisation */
A
Anthony Liguori 已提交
1545
static void ss2000_init(ram_addr_t RAM_size,
1546
                        const char *boot_device,
1547 1548 1549
                        const char *kernel_filename, const char *kernel_cmdline,
                        const char *initrd_filename, const char *cpu_model)
{
1550
    sun4d_hw_init(&sun4d_hwdefs[1], RAM_size, boot_device, kernel_filename,
1551 1552 1553
                  kernel_cmdline, initrd_filename, cpu_model);
}

1554
static QEMUMachine ss1000_machine = {
B
blueswir1 已提交
1555 1556 1557
    .name = "SS-1000",
    .desc = "Sun4d platform, SPARCserver 1000",
    .init = ss1000_init,
1558
    .use_scsi = 1,
B
blueswir1 已提交
1559
    .max_cpus = 8,
1560 1561
};

1562
static QEMUMachine ss2000_machine = {
B
blueswir1 已提交
1563 1564 1565
    .name = "SS-2000",
    .desc = "Sun4d platform, SPARCcenter 2000",
    .init = ss2000_init,
1566
    .use_scsi = 1,
B
blueswir1 已提交
1567
    .max_cpus = 20,
1568
};
1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592

static const struct sun4c_hwdef sun4c_hwdefs[] = {
    /* SS-2 */
    {
        .iommu_base   = 0xf8000000,
        .tcx_base     = 0xfe000000,
        .slavio_base  = 0xf6000000,
        .intctl_base  = 0xf5000000,
        .counter_base = 0xf3000000,
        .ms_kb_base   = 0xf0000000,
        .serial_base  = 0xf1000000,
        .nvram_base   = 0xf2000000,
        .fd_base      = 0xf7200000,
        .dma_base     = 0xf8400000,
        .esp_base     = 0xf8800000,
        .le_base      = 0xf8c00000,
        .aux1_base    = 0xf7400003,
        .nvram_machine_id = 0x55,
        .machine_id = ss2_id,
        .max_mem = 0x10000000,
        .default_cpu_model = "Cypress CY7C601",
    },
};

A
Anthony Liguori 已提交
1593
static DeviceState *sun4c_intctl_init(target_phys_addr_t addr,
1594 1595 1596 1597 1598 1599 1600
                                      qemu_irq *parent_irq)
{
    DeviceState *dev;
    SysBusDevice *s;
    unsigned int i;

    dev = qdev_create(NULL, "sun4c_intctl");
M
Markus Armbruster 已提交
1601
    qdev_init_nofail(dev);
1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612

    s = sysbus_from_qdev(dev);

    for (i = 0; i < MAX_PILS; i++) {
        sysbus_connect_irq(s, i, parent_irq[i]);
    }
    sysbus_mmio_map(s, 0, addr);

    return dev;
}

A
Anthony Liguori 已提交
1613
static void sun4c_hw_init(const struct sun4c_hwdef *hwdef, ram_addr_t RAM_size,
1614
                          const char *boot_device,
1615
                          const char *kernel_filename,
1616 1617 1618
                          const char *kernel_cmdline,
                          const char *initrd_filename, const char *cpu_model)
{
P
Paul Brook 已提交
1619
    void *iommu, *espdma, *ledma, *nvram;
1620
    qemu_irq *cpu_irqs, slavio_irq[8], espdma_irq, ledma_irq;
1621
    qemu_irq esp_reset;
1622
    qemu_irq fdc_tc;
B
blueswir1 已提交
1623
    unsigned long kernel_size;
G
Gerd Hoffmann 已提交
1624
    DriveInfo *fd[MAX_FD];
1625
    void *fw_cfg;
1626 1627
    DeviceState *dev;
    unsigned int i;
1628 1629 1630 1631 1632

    /* init CPU */
    if (!cpu_model)
        cpu_model = hwdef->default_cpu_model;

1633
    cpu_devinit(cpu_model, 0, hwdef->slavio_base, &cpu_irqs);
1634 1635

    /* set up devices */
B
Blue Swirl 已提交
1636 1637
    ram_init(0, RAM_size, hwdef->max_mem);

B
Blue Swirl 已提交
1638 1639
    prom_init(hwdef->slavio_base, bios_name);

1640 1641 1642 1643 1644
    dev = sun4c_intctl_init(hwdef->intctl_base, cpu_irqs);

    for (i = 0; i < 8; i++) {
        slavio_irq[i] = qdev_get_gpio_in(dev, i);
    }
1645 1646

    iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version,
1647
                       slavio_irq[1]);
1648

1649
    espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[2],
1650
                              iommu, &espdma_irq);
1651 1652

    ledma = sparc32_dma_init(hwdef->dma_base + 16ULL,
1653
                             slavio_irq[3], iommu, &ledma_irq);
1654 1655 1656 1657 1658

    if (graphic_depth != 8 && graphic_depth != 24) {
        fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
        exit (1);
    }
1659
    tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height,
1660
             graphic_depth);
1661

1662
    lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq);
1663

1664
    nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, 0x800, 2);
1665

1666
    slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[1],
1667
                              display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1);
1668 1669
    // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
    // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
1670 1671
    escc_init(hwdef->serial_base, slavio_irq[1],
              slavio_irq[1], serial_hds[0], serial_hds[1],
A
aurel32 已提交
1672
              ESCC_CLOCK, 1);
1673

1674
    slavio_misc_init(0, hwdef->aux1_base, 0, slavio_irq[1], fdc_tc);
1675

A
Anthony Liguori 已提交
1676
    if (hwdef->fd_base != (target_phys_addr_t)-1) {
1677
        /* there is zero or one floppy drive */
1678
        memset(fd, 0, sizeof(fd));
G
Gerd Hoffmann 已提交
1679
        fd[0] = drive_get(IF_FLOPPY, 0, 0);
1680
        sun4m_fdctrl_init(slavio_irq[1], hwdef->fd_base, fd,
1681
                          &fdc_tc);
1682 1683 1684 1685 1686 1687 1688
    }

    if (drive_get_max_bus(IF_SCSI) > 0) {
        fprintf(stderr, "qemu: too many SCSI bus\n");
        exit(1);
    }

1689
    esp_reset = qdev_get_gpio_in(espdma, 0);
P
Paul Brook 已提交
1690 1691
    esp_init(hwdef->esp_base, 2,
             espdma_memory_read, espdma_memory_write,
1692
             espdma, espdma_irq, &esp_reset);
1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705

    kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
                                    RAM_size);

    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
               boot_device, RAM_size, kernel_size, graphic_width,
               graphic_height, graphic_depth, hwdef->nvram_machine_id,
               "Sun4c");

    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
1706 1707 1708 1709 1710
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
    if (kernel_cmdline) {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
1711
        pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
1712 1713 1714
        fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
                         (uint8_t*)strdup(kernel_cmdline),
                         strlen(kernel_cmdline) + 1);
1715 1716 1717 1718 1719 1720 1721
    } else {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
    }
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]);
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
1722 1723 1724
}

/* SPARCstation 2 hardware initialisation */
A
Anthony Liguori 已提交
1725
static void ss2_init(ram_addr_t RAM_size,
1726
                     const char *boot_device,
1727 1728 1729
                     const char *kernel_filename, const char *kernel_cmdline,
                     const char *initrd_filename, const char *cpu_model)
{
1730
    sun4c_hw_init(&sun4c_hwdefs[0], RAM_size, boot_device, kernel_filename,
1731 1732 1733
                  kernel_cmdline, initrd_filename, cpu_model);
}

1734
static QEMUMachine ss2_machine = {
1735 1736 1737 1738 1739
    .name = "SS-2",
    .desc = "Sun4c platform, SPARCstation 2",
    .init = ss2_init,
    .use_scsi = 1,
};
1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757

static void ss2_machine_init(void)
{
    qemu_register_machine(&ss5_machine);
    qemu_register_machine(&ss10_machine);
    qemu_register_machine(&ss600mp_machine);
    qemu_register_machine(&ss20_machine);
    qemu_register_machine(&voyager_machine);
    qemu_register_machine(&ss_lx_machine);
    qemu_register_machine(&ss4_machine);
    qemu_register_machine(&scls_machine);
    qemu_register_machine(&sbook_machine);
    qemu_register_machine(&ss1000_machine);
    qemu_register_machine(&ss2000_machine);
    qemu_register_machine(&ss2_machine);
}

machine_init(ss2_machine_init);