sun4m.c 53.7 KB
Newer Older
1
/*
B
blueswir1 已提交
2
 * QEMU Sun4m & Sun4d & Sun4c System Emulator
3
 *
B
bellard 已提交
4
 * Copyright (c) 2003-2005 Fabrice Bellard
5
 *
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
P
Paul Brook 已提交
24
#include "sysbus.h"
P
pbrook 已提交
25 26 27 28 29 30 31 32
#include "qemu-timer.h"
#include "sun4m.h"
#include "nvram.h"
#include "sparc32_dma.h"
#include "fdc.h"
#include "sysemu.h"
#include "net.h"
#include "boards.h"
B
blueswir1 已提交
33
#include "firmware_abi.h"
G
Gerd Hoffmann 已提交
34
#include "esp.h"
B
blueswir1 已提交
35 36
#include "pc.h"
#include "isa.h"
37
#include "fw_cfg.h"
38
#include "escc.h"
39
#include "qdev-addr.h"
B
Blue Swirl 已提交
40 41
#include "loader.h"
#include "elf.h"
B
blueswir1 已提交
42

43
//#define DEBUG_IRQ
44

45 46 47 48
/*
 * Sun4m architecture was used in the following machines:
 *
 * SPARCserver 6xxMP/xx
B
blueswir1 已提交
49 50
 * SPARCclassic (SPARCclassic Server)(SPARCstation LC) (4/15),
 * SPARCclassic X (4/10)
51 52 53 54 55 56 57
 * SPARCstation LX/ZX (4/30)
 * SPARCstation Voyager
 * SPARCstation 10/xx, SPARCserver 10/xx
 * SPARCstation 5, SPARCserver 5
 * SPARCstation 20/xx, SPARCserver 20
 * SPARCstation 4
 *
58 59 60 61 62
 * Sun4d architecture was used in the following machines:
 *
 * SPARCcenter 2000
 * SPARCserver 1000
 *
B
blueswir1 已提交
63 64 65 66 67 68 69
 * Sun4c architecture was used in the following machines:
 * SPARCstation 1/1+, SPARCserver 1/1+
 * SPARCstation SLC
 * SPARCstation IPC
 * SPARCstation ELC
 * SPARCstation IPX
 *
70 71 72
 * See for example: http://www.sunhelp.org/faq/sunref1.html
 */

73
#ifdef DEBUG_IRQ
74 75
#define DPRINTF(fmt, ...)                                       \
    do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
76
#else
77
#define DPRINTF(fmt, ...)
78 79
#endif

80
#define KERNEL_LOAD_ADDR     0x00004000
B
bellard 已提交
81
#define CMDLINE_ADDR         0x007ff000
B
bellard 已提交
82
#define INITRD_LOAD_ADDR     0x00800000
83
#define PROM_SIZE_MAX        (1024 * 1024)
B
blueswir1 已提交
84
#define PROM_VADDR           0xffd00000
B
blueswir1 已提交
85
#define PROM_FILENAME        "openbios-sparc32"
86
#define CFG_ADDR             0xd00000510ULL
87
#define FW_CFG_SUN4M_DEPTH   (FW_CFG_ARCH_LOCAL + 0x00)
88

B
bellard 已提交
89
#define MAX_CPUS 16
90
#define MAX_PILS 16
91

92 93
#define ESCC_CLOCK 4915200

94
struct sun4m_hwdef {
A
Anthony Liguori 已提交
95 96 97
    target_phys_addr_t iommu_base, slavio_base;
    target_phys_addr_t intctl_base, counter_base, nvram_base, ms_kb_base;
    target_phys_addr_t serial_base, fd_base;
A
Artyom Tarasenko 已提交
98
    target_phys_addr_t afx_base, idreg_base, dma_base, esp_base, le_base;
A
Anthony Liguori 已提交
99 100
    target_phys_addr_t tcx_base, cs_base, apc_base, aux1_base, aux2_base;
    target_phys_addr_t ecc_base;
101
    uint32_t ecc_version;
102 103
    uint8_t nvram_machine_id;
    uint16_t machine_id;
104
    uint32_t iommu_version;
105 106
    uint64_t max_mem;
    const char * const default_cpu_model;
107 108
};

109 110 111
#define MAX_IOUNITS 5

struct sun4d_hwdef {
A
Anthony Liguori 已提交
112 113 114 115 116 117 118
    target_phys_addr_t iounit_bases[MAX_IOUNITS], slavio_base;
    target_phys_addr_t counter_base, nvram_base, ms_kb_base;
    target_phys_addr_t serial_base;
    target_phys_addr_t espdma_base, esp_base;
    target_phys_addr_t ledma_base, le_base;
    target_phys_addr_t tcx_base;
    target_phys_addr_t sbi_base;
119 120
    uint8_t nvram_machine_id;
    uint16_t machine_id;
121 122 123 124 125
    uint32_t iounit_version;
    uint64_t max_mem;
    const char * const default_cpu_model;
};

126
struct sun4c_hwdef {
A
Anthony Liguori 已提交
127 128 129 130 131
    target_phys_addr_t iommu_base, slavio_base;
    target_phys_addr_t intctl_base, counter_base, nvram_base, ms_kb_base;
    target_phys_addr_t serial_base, fd_base;
    target_phys_addr_t idreg_base, dma_base, esp_base, le_base;
    target_phys_addr_t tcx_base, aux1_base;
132 133 134 135 136 137 138
    uint8_t nvram_machine_id;
    uint16_t machine_id;
    uint32_t iommu_version;
    uint64_t max_mem;
    const char * const default_cpu_model;
};

B
bellard 已提交
139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
int DMA_get_channel_mode (int nchan)
{
    return 0;
}
int DMA_read_memory (int nchan, void *buf, int pos, int size)
{
    return 0;
}
int DMA_write_memory (int nchan, void *buf, int pos, int size)
{
    return 0;
}
void DMA_hold_DREQ (int nchan) {}
void DMA_release_DREQ (int nchan) {}
void DMA_schedule(int nchan) {}
void DMA_init (int high_page_enable) {}
void DMA_register_channel (int nchan,
                           DMA_transfer_handler transfer_handler,
                           void *opaque)
{
}

161
static int fw_cfg_boot_set(void *opaque, const char *boot_device)
B
blueswir1 已提交
162
{
163
    fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
B
blueswir1 已提交
164 165 166
    return 0;
}

A
Anthony Liguori 已提交
167 168
static void nvram_init(m48t59_t *nvram, uint8_t *macaddr, const char *cmdline,
                       const char *boot_devices, ram_addr_t RAM_size,
B
blueswir1 已提交
169 170
                       uint32_t kernel_size,
                       int width, int height, int depth,
171
                       int nvram_machine_id, const char *arch)
B
bellard 已提交
172
{
B
blueswir1 已提交
173
    unsigned int i;
B
blueswir1 已提交
174
    uint32_t start, end;
B
blueswir1 已提交
175 176 177 178
    uint8_t image[0x1ff0];
    struct OpenBIOS_nvpart_v1 *part_header;

    memset(image, '\0', sizeof(image));
B
bellard 已提交
179

180
    start = 0;
B
bellard 已提交
181

B
blueswir1 已提交
182 183
    // OpenBIOS nvram variables
    // Variable partition
B
blueswir1 已提交
184 185
    part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
    part_header->signature = OPENBIOS_PART_SYSTEM;
B
blueswir1 已提交
186
    pstrcpy(part_header->name, sizeof(part_header->name), "system");
B
blueswir1 已提交
187

B
blueswir1 已提交
188
    end = start + sizeof(struct OpenBIOS_nvpart_v1);
B
blueswir1 已提交
189
    for (i = 0; i < nb_prom_envs; i++)
B
blueswir1 已提交
190 191 192 193
        end = OpenBIOS_set_var(image, end, prom_envs[i]);

    // End marker
    image[end++] = '\0';
B
blueswir1 已提交
194 195

    end = start + ((end - start + 15) & ~15);
B
blueswir1 已提交
196
    OpenBIOS_finish_partition(part_header, end - start);
B
blueswir1 已提交
197 198 199

    // free partition
    start = end;
B
blueswir1 已提交
200 201
    part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
    part_header->signature = OPENBIOS_PART_FREE;
B
blueswir1 已提交
202
    pstrcpy(part_header->name, sizeof(part_header->name), "free");
B
blueswir1 已提交
203 204

    end = 0x1fd0;
B
blueswir1 已提交
205 206
    OpenBIOS_finish_partition(part_header, end - start);

207 208
    Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr,
                    nvram_machine_id);
B
blueswir1 已提交
209 210 211

    for (i = 0; i < sizeof(image); i++)
        m48t59_write(nvram, i, image[i]);
B
bellard 已提交
212 213
}

214
static DeviceState *slavio_intctl;
B
bellard 已提交
215

A
aliguori 已提交
216
void pic_info(Monitor *mon)
B
bellard 已提交
217
{
218
    if (slavio_intctl)
A
aliguori 已提交
219
        slavio_pic_info(mon, slavio_intctl);
B
bellard 已提交
220 221
}

A
aliguori 已提交
222
void irq_info(Monitor *mon)
B
bellard 已提交
223
{
224
    if (slavio_intctl)
A
aliguori 已提交
225
        slavio_irq_info(mon, slavio_intctl);
B
bellard 已提交
226 227
}

B
blueswir1 已提交
228 229 230 231 232 233 234 235 236 237 238
void cpu_check_irqs(CPUState *env)
{
    if (env->pil_in && (env->interrupt_index == 0 ||
                        (env->interrupt_index & ~15) == TT_EXTINT)) {
        unsigned int i;

        for (i = 15; i > 0; i--) {
            if (env->pil_in & (1 << i)) {
                int old_interrupt = env->interrupt_index;

                env->interrupt_index = TT_EXTINT | i;
239 240
                if (old_interrupt != env->interrupt_index) {
                    DPRINTF("Set CPU IRQ %d\n", i);
B
blueswir1 已提交
241
                    cpu_interrupt(env, CPU_INTERRUPT_HARD);
242
                }
B
blueswir1 已提交
243 244 245 246
                break;
            }
        }
    } else if (!env->pil_in && (env->interrupt_index & ~15) == TT_EXTINT) {
247
        DPRINTF("Reset CPU IRQ %d\n", env->interrupt_index & 15);
B
blueswir1 已提交
248 249 250 251 252
        env->interrupt_index = 0;
        cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
    }
}

253 254 255 256 257 258 259
static void cpu_set_irq(void *opaque, int irq, int level)
{
    CPUState *env = opaque;

    if (level) {
        DPRINTF("Raise CPU IRQ %d\n", irq);
        env->halted = 0;
B
blueswir1 已提交
260 261
        env->pil_in |= 1 << irq;
        cpu_check_irqs(env);
262 263
    } else {
        DPRINTF("Lower CPU IRQ %d\n", irq);
B
blueswir1 已提交
264 265
        env->pil_in &= ~(1 << irq);
        cpu_check_irqs(env);
266 267 268 269 270 271 272
    }
}

static void dummy_cpu_set_irq(void *opaque, int irq, int level)
{
}

B
bellard 已提交
273 274 275
static void main_cpu_reset(void *opaque)
{
    CPUState *env = opaque;
276 277 278 279 280 281 282 283 284

    cpu_reset(env);
    env->halted = 0;
}

static void secondary_cpu_reset(void *opaque)
{
    CPUState *env = opaque;

B
bellard 已提交
285
    cpu_reset(env);
286
    env->halted = 1;
B
bellard 已提交
287 288
}

B
blueswir1 已提交
289 290 291 292 293 294
static void cpu_halt_signal(void *opaque, int irq, int level)
{
    if (level && cpu_single_env)
        cpu_interrupt(cpu_single_env, CPU_INTERRUPT_HALT);
}

295
static unsigned long sun4m_load_kernel(const char *kernel_filename,
296
                                       const char *initrd_filename,
A
Anthony Liguori 已提交
297
                                       ram_addr_t RAM_size)
298 299 300 301
{
    int linux_boot;
    unsigned int i;
    long initrd_size, kernel_size;
302
    uint8_t *ptr;
303 304 305 306 307

    linux_boot = (kernel_filename != NULL);

    kernel_size = 0;
    if (linux_boot) {
B
Blue Swirl 已提交
308 309 310 311 312 313 314
        int bswap_needed;

#ifdef BSWAP_NEEDED
        bswap_needed = 1;
#else
        bswap_needed = 0;
#endif
315
        kernel_size = load_elf(kernel_filename, -0xf0000000ULL, NULL, NULL,
B
Blue Swirl 已提交
316
                               NULL, 1, ELF_MACHINE, 0);
317
        if (kernel_size < 0)
318
            kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
B
Blue Swirl 已提交
319 320
                                    RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
                                    TARGET_PAGE_SIZE);
321
        if (kernel_size < 0)
322 323 324
            kernel_size = load_image_targphys(kernel_filename,
                                              KERNEL_LOAD_ADDR,
                                              RAM_size - KERNEL_LOAD_ADDR);
325 326 327 328 329 330 331 332 333
        if (kernel_size < 0) {
            fprintf(stderr, "qemu: could not load kernel '%s'\n",
                    kernel_filename);
            exit(1);
        }

        /* load initrd */
        initrd_size = 0;
        if (initrd_filename) {
334 335 336
            initrd_size = load_image_targphys(initrd_filename,
                                              INITRD_LOAD_ADDR,
                                              RAM_size - INITRD_LOAD_ADDR);
337 338 339 340 341 342 343 344
            if (initrd_size < 0) {
                fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
                        initrd_filename);
                exit(1);
            }
        }
        if (initrd_size > 0) {
            for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
345 346 347 348
                ptr = rom_ptr(KERNEL_LOAD_ADDR + i);
                if (ldl_p(ptr) == 0x48647253) { // HdrS
                    stl_p(ptr + 16, INITRD_LOAD_ADDR);
                    stl_p(ptr + 20, initrd_size);
349 350 351 352 353 354 355 356
                    break;
                }
            }
        }
    }
    return kernel_size;
}

A
Anthony Liguori 已提交
357
static void *iommu_init(target_phys_addr_t addr, uint32_t version, qemu_irq irq)
358 359 360 361 362 363
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "iommu");
    qdev_prop_set_uint32(dev, "version", version);
M
Markus Armbruster 已提交
364
    qdev_init_nofail(dev);
365 366 367 368 369 370 371
    s = sysbus_from_qdev(dev);
    sysbus_connect_irq(s, 0, irq);
    sysbus_mmio_map(s, 0, addr);

    return s;
}

A
Anthony Liguori 已提交
372
static void *sparc32_dma_init(target_phys_addr_t daddr, qemu_irq parent_irq,
373 374 375 376 377 378 379
                              void *iommu, qemu_irq *dev_irq)
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "sparc32_dma");
    qdev_prop_set_ptr(dev, "iommu_opaque", iommu);
M
Markus Armbruster 已提交
380
    qdev_init_nofail(dev);
381 382 383 384 385 386 387 388
    s = sysbus_from_qdev(dev);
    sysbus_connect_irq(s, 0, parent_irq);
    *dev_irq = qdev_get_gpio_in(dev, 0);
    sysbus_mmio_map(s, 0, daddr);

    return s;
}

A
Anthony Liguori 已提交
389
static void lance_init(NICInfo *nd, target_phys_addr_t leaddr,
390
                       void *dma_opaque, qemu_irq irq)
P
Paul Brook 已提交
391 392 393
{
    DeviceState *dev;
    SysBusDevice *s;
394
    qemu_irq reset;
P
Paul Brook 已提交
395 396 397 398

    qemu_check_nic_model(&nd_table[0], "lance");

    dev = qdev_create(NULL, "lance");
399
    qdev_set_nic_properties(dev, nd);
B
Blue Swirl 已提交
400
    qdev_prop_set_ptr(dev, "dma", dma_opaque);
M
Markus Armbruster 已提交
401
    qdev_init_nofail(dev);
P
Paul Brook 已提交
402 403 404
    s = sysbus_from_qdev(dev);
    sysbus_mmio_map(s, 0, leaddr);
    sysbus_connect_irq(s, 0, irq);
405 406
    reset = qdev_get_gpio_in(dev, 0);
    qdev_connect_gpio_out(dma_opaque, 0, reset);
P
Paul Brook 已提交
407 408
}

A
Anthony Liguori 已提交
409 410
static DeviceState *slavio_intctl_init(target_phys_addr_t addr,
                                       target_phys_addr_t addrg,
B
Blue Swirl 已提交
411
                                       qemu_irq **parent_irq)
412 413 414 415 416 417
{
    DeviceState *dev;
    SysBusDevice *s;
    unsigned int i, j;

    dev = qdev_create(NULL, "slavio_intctl");
M
Markus Armbruster 已提交
418
    qdev_init_nofail(dev);
419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437

    s = sysbus_from_qdev(dev);

    for (i = 0; i < MAX_CPUS; i++) {
        for (j = 0; j < MAX_PILS; j++) {
            sysbus_connect_irq(s, i * MAX_PILS + j, parent_irq[i][j]);
        }
    }
    sysbus_mmio_map(s, 0, addrg);
    for (i = 0; i < MAX_CPUS; i++) {
        sysbus_mmio_map(s, i + 1, addr + i * TARGET_PAGE_SIZE);
    }

    return dev;
}

#define SYS_TIMER_OFFSET      0x10000ULL
#define CPU_TIMER_OFFSET(cpu) (0x1000ULL * cpu)

A
Anthony Liguori 已提交
438
static void slavio_timer_init_all(target_phys_addr_t addr, qemu_irq master_irq,
439 440 441 442 443 444 445 446
                                  qemu_irq *cpu_irqs, unsigned int num_cpus)
{
    DeviceState *dev;
    SysBusDevice *s;
    unsigned int i;

    dev = qdev_create(NULL, "slavio_timer");
    qdev_prop_set_uint32(dev, "num_cpus", num_cpus);
M
Markus Armbruster 已提交
447
    qdev_init_nofail(dev);
448 449 450 451 452
    s = sysbus_from_qdev(dev);
    sysbus_connect_irq(s, 0, master_irq);
    sysbus_mmio_map(s, 0, addr + SYS_TIMER_OFFSET);

    for (i = 0; i < MAX_CPUS; i++) {
A
Anthony Liguori 已提交
453
        sysbus_mmio_map(s, i + 1, addr + (target_phys_addr_t)CPU_TIMER_OFFSET(i));
454 455 456 457 458 459 460 461 462 463
        sysbus_connect_irq(s, i + 1, cpu_irqs[i]);
    }
}

#define MISC_LEDS 0x01600000
#define MISC_CFG  0x01800000
#define MISC_DIAG 0x01a00000
#define MISC_MDM  0x01b00000
#define MISC_SYS  0x01f00000

A
Anthony Liguori 已提交
464 465 466
static void slavio_misc_init(target_phys_addr_t base,
                             target_phys_addr_t aux1_base,
                             target_phys_addr_t aux2_base, qemu_irq irq,
467
                             qemu_irq fdc_tc)
468 469 470 471 472
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "slavio_misc");
M
Markus Armbruster 已提交
473
    qdev_init_nofail(dev);
474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499
    s = sysbus_from_qdev(dev);
    if (base) {
        /* 8 bit registers */
        /* Slavio control */
        sysbus_mmio_map(s, 0, base + MISC_CFG);
        /* Diagnostics */
        sysbus_mmio_map(s, 1, base + MISC_DIAG);
        /* Modem control */
        sysbus_mmio_map(s, 2, base + MISC_MDM);
        /* 16 bit registers */
        /* ss600mp diag LEDs */
        sysbus_mmio_map(s, 3, base + MISC_LEDS);
        /* 32 bit registers */
        /* System control */
        sysbus_mmio_map(s, 4, base + MISC_SYS);
    }
    if (aux1_base) {
        /* AUX 1 (Misc System Functions) */
        sysbus_mmio_map(s, 5, aux1_base);
    }
    if (aux2_base) {
        /* AUX 2 (Software Powerdown Control) */
        sysbus_mmio_map(s, 6, aux2_base);
    }
    sysbus_connect_irq(s, 0, irq);
    sysbus_connect_irq(s, 1, fdc_tc);
B
Blue Swirl 已提交
500
    qemu_system_powerdown = qdev_get_gpio_in(dev, 0);
501 502
}

A
Anthony Liguori 已提交
503
static void ecc_init(target_phys_addr_t base, qemu_irq irq, uint32_t version)
504 505 506 507 508 509
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "eccmemctl");
    qdev_prop_set_uint32(dev, "version", version);
M
Markus Armbruster 已提交
510
    qdev_init_nofail(dev);
511 512 513 514 515 516 517 518
    s = sysbus_from_qdev(dev);
    sysbus_connect_irq(s, 0, irq);
    sysbus_mmio_map(s, 0, base);
    if (version == 0) { // SS-600MP only
        sysbus_mmio_map(s, 1, base + 0x1000);
    }
}

A
Anthony Liguori 已提交
519
static void apc_init(target_phys_addr_t power_base, qemu_irq cpu_halt)
520 521 522 523 524
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "apc");
M
Markus Armbruster 已提交
525
    qdev_init_nofail(dev);
526 527 528 529 530 531
    s = sysbus_from_qdev(dev);
    /* Power management (APC) XXX: not a Slavio device */
    sysbus_mmio_map(s, 0, power_base);
    sysbus_connect_irq(s, 0, cpu_halt);
}

A
Anthony Liguori 已提交
532
static void tcx_init(target_phys_addr_t addr, int vram_size, int width,
533 534 535 536 537 538 539 540 541 542 543
                     int height, int depth)
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "SUNW,tcx");
    qdev_prop_set_taddr(dev, "addr", addr);
    qdev_prop_set_uint32(dev, "vram_size", vram_size);
    qdev_prop_set_uint16(dev, "width", width);
    qdev_prop_set_uint16(dev, "height", height);
    qdev_prop_set_uint16(dev, "depth", depth);
M
Markus Armbruster 已提交
544
    qdev_init_nofail(dev);
545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564
    s = sysbus_from_qdev(dev);
    /* 8-bit plane */
    sysbus_mmio_map(s, 0, addr + 0x00800000ULL);
    /* DAC */
    sysbus_mmio_map(s, 1, addr + 0x00200000ULL);
    /* TEC (dummy) */
    sysbus_mmio_map(s, 2, addr + 0x00700000ULL);
    /* THC 24 bit: NetBSD writes here even with 8-bit display: dummy */
    sysbus_mmio_map(s, 3, addr + 0x00301000ULL);
    if (depth == 24) {
        /* 24-bit plane */
        sysbus_mmio_map(s, 4, addr + 0x02000000ULL);
        /* Control plane */
        sysbus_mmio_map(s, 5, addr + 0x0a000000ULL);
    } else {
        /* THC 8 bit (dummy) */
        sysbus_mmio_map(s, 4, addr + 0x00300000ULL);
    }
}

B
Blue Swirl 已提交
565 566 567
/* NCR89C100/MACIO Internal ID register */
static const uint8_t idreg_data[] = { 0xfe, 0x81, 0x01, 0x03 };

A
Anthony Liguori 已提交
568
static void idreg_init(target_phys_addr_t addr)
B
Blue Swirl 已提交
569 570 571 572 573
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "macio_idreg");
M
Markus Armbruster 已提交
574
    qdev_init_nofail(dev);
B
Blue Swirl 已提交
575 576 577 578 579 580
    s = sysbus_from_qdev(dev);

    sysbus_mmio_map(s, 0, addr);
    cpu_physical_memory_write_rom(addr, idreg_data, sizeof(idreg_data));
}

581
static int idreg_init1(SysBusDevice *dev)
B
Blue Swirl 已提交
582
{
A
Anthony Liguori 已提交
583
    ram_addr_t idreg_offset;
B
Blue Swirl 已提交
584 585 586

    idreg_offset = qemu_ram_alloc(sizeof(idreg_data));
    sysbus_init_mmio(dev, sizeof(idreg_data), idreg_offset | IO_MEM_ROM);
587
    return 0;
B
Blue Swirl 已提交
588 589 590 591 592 593 594 595 596 597 598 599 600 601 602
}

static SysBusDeviceInfo idreg_info = {
    .init = idreg_init1,
    .qdev.name  = "macio_idreg",
    .qdev.size  = sizeof(SysBusDevice),
};

static void idreg_register_devices(void)
{
    sysbus_register_withprop(&idreg_info);
}

device_init(idreg_register_devices);

A
Artyom Tarasenko 已提交
603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637
/* SS-5 TCX AFX register */
static void afx_init(target_phys_addr_t addr)
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "tcx_afx");
    qdev_init_nofail(dev);
    s = sysbus_from_qdev(dev);

    sysbus_mmio_map(s, 0, addr);
}

static int afx_init1(SysBusDevice *dev)
{
    ram_addr_t afx_offset;

    afx_offset = qemu_ram_alloc(4);
    sysbus_init_mmio(dev, 4, afx_offset | IO_MEM_RAM);
    return 0;
}

static SysBusDeviceInfo afx_info = {
    .init = afx_init1,
    .qdev.name  = "tcx_afx",
    .qdev.size  = sizeof(SysBusDevice),
};

static void afx_register_devices(void)
{
    sysbus_register_withprop(&afx_info);
}

device_init(afx_register_devices);

B
Blue Swirl 已提交
638
/* Boot PROM (OpenBIOS) */
A
Anthony Liguori 已提交
639
static void prom_init(target_phys_addr_t addr, const char *bios_name)
B
Blue Swirl 已提交
640 641 642 643 644 645 646
{
    DeviceState *dev;
    SysBusDevice *s;
    char *filename;
    int ret;

    dev = qdev_create(NULL, "openprom");
M
Markus Armbruster 已提交
647
    qdev_init_nofail(dev);
B
Blue Swirl 已提交
648 649 650 651 652 653 654 655 656 657
    s = sysbus_from_qdev(dev);

    sysbus_mmio_map(s, 0, addr);

    /* load boot prom */
    if (bios_name == NULL) {
        bios_name = PROM_FILENAME;
    }
    filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
    if (filename) {
B
Blue Swirl 已提交
658 659
        ret = load_elf(filename, addr - PROM_VADDR, NULL, NULL, NULL,
                       1, ELF_MACHINE, 0);
B
Blue Swirl 已提交
660 661 662 663 664 665 666 667 668 669 670 671 672
        if (ret < 0 || ret > PROM_SIZE_MAX) {
            ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
        }
        qemu_free(filename);
    } else {
        ret = -1;
    }
    if (ret < 0 || ret > PROM_SIZE_MAX) {
        fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name);
        exit(1);
    }
}

673
static int prom_init1(SysBusDevice *dev)
B
Blue Swirl 已提交
674
{
A
Anthony Liguori 已提交
675
    ram_addr_t prom_offset;
B
Blue Swirl 已提交
676 677 678

    prom_offset = qemu_ram_alloc(PROM_SIZE_MAX);
    sysbus_init_mmio(dev, PROM_SIZE_MAX, prom_offset | IO_MEM_ROM);
679
    return 0;
B
Blue Swirl 已提交
680 681 682 683 684 685
}

static SysBusDeviceInfo prom_info = {
    .init = prom_init1,
    .qdev.name  = "openprom",
    .qdev.size  = sizeof(SysBusDevice),
G
Gerd Hoffmann 已提交
686 687
    .qdev.props = (Property[]) {
        {/* end of property list */}
B
Blue Swirl 已提交
688 689 690 691 692 693 694 695 696 697
    }
};

static void prom_register_devices(void)
{
    sysbus_register_withprop(&prom_info);
}

device_init(prom_register_devices);

G
Gerd Hoffmann 已提交
698 699 700
typedef struct RamDevice
{
    SysBusDevice busdev;
701
    uint64_t size;
G
Gerd Hoffmann 已提交
702 703
} RamDevice;

B
Blue Swirl 已提交
704
/* System RAM */
705
static int ram_init1(SysBusDevice *dev)
B
Blue Swirl 已提交
706
{
A
Anthony Liguori 已提交
707
    ram_addr_t RAM_size, ram_offset;
G
Gerd Hoffmann 已提交
708
    RamDevice *d = FROM_SYSBUS(RamDevice, dev);
B
Blue Swirl 已提交
709

G
Gerd Hoffmann 已提交
710
    RAM_size = d->size;
B
Blue Swirl 已提交
711 712 713

    ram_offset = qemu_ram_alloc(RAM_size);
    sysbus_init_mmio(dev, RAM_size, ram_offset);
714
    return 0;
B
Blue Swirl 已提交
715 716
}

A
Anthony Liguori 已提交
717
static void ram_init(target_phys_addr_t addr, ram_addr_t RAM_size,
B
Blue Swirl 已提交
718 719 720 721
                     uint64_t max_mem)
{
    DeviceState *dev;
    SysBusDevice *s;
G
Gerd Hoffmann 已提交
722
    RamDevice *d;
B
Blue Swirl 已提交
723 724 725 726 727 728 729 730 731 732 733 734

    /* allocate RAM */
    if ((uint64_t)RAM_size > max_mem) {
        fprintf(stderr,
                "qemu: Too much memory for this machine: %d, maximum %d\n",
                (unsigned int)(RAM_size / (1024 * 1024)),
                (unsigned int)(max_mem / (1024 * 1024)));
        exit(1);
    }
    dev = qdev_create(NULL, "memory");
    s = sysbus_from_qdev(dev);

G
Gerd Hoffmann 已提交
735 736
    d = FROM_SYSBUS(RamDevice, s);
    d->size = RAM_size;
M
Markus Armbruster 已提交
737
    qdev_init_nofail(dev);
G
Gerd Hoffmann 已提交
738

B
Blue Swirl 已提交
739 740 741 742 743 744
    sysbus_mmio_map(s, 0, addr);
}

static SysBusDeviceInfo ram_info = {
    .init = ram_init1,
    .qdev.name  = "memory",
G
Gerd Hoffmann 已提交
745 746
    .qdev.size  = sizeof(RamDevice),
    .qdev.props = (Property[]) {
747 748
        DEFINE_PROP_UINT64("size", RamDevice, size, 0),
        DEFINE_PROP_END_OF_LIST(),
B
Blue Swirl 已提交
749 750 751 752 753 754 755 756 757 758
    }
};

static void ram_register_devices(void)
{
    sysbus_register_withprop(&ram_info);
}

device_init(ram_register_devices);

B
Blue Swirl 已提交
759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782
static CPUState *cpu_devinit(const char *cpu_model, unsigned int id,
                             uint64_t prom_addr, qemu_irq **cpu_irqs)
{
    CPUState *env;

    env = cpu_init(cpu_model);
    if (!env) {
        fprintf(stderr, "qemu: Unable to find Sparc CPU definition\n");
        exit(1);
    }

    cpu_sparc_set_id(env, id);
    if (id == 0) {
        qemu_register_reset(main_cpu_reset, env);
    } else {
        qemu_register_reset(secondary_cpu_reset, env);
        env->halted = 1;
    }
    *cpu_irqs = qemu_allocate_irqs(cpu_set_irq, env, MAX_PILS);
    env->prom_addr = prom_addr;

    return env;
}

A
Anthony Liguori 已提交
783
static void sun4m_hw_init(const struct sun4m_hwdef *hwdef, ram_addr_t RAM_size,
784
                          const char *boot_device,
785
                          const char *kernel_filename,
786 787
                          const char *kernel_cmdline,
                          const char *initrd_filename, const char *cpu_model)
788
{
B
Blue Swirl 已提交
789
    CPUState *envs[MAX_CPUS];
B
bellard 已提交
790
    unsigned int i;
P
Paul Brook 已提交
791
    void *iommu, *espdma, *ledma, *nvram;
792
    qemu_irq *cpu_irqs[MAX_CPUS], slavio_irq[32], slavio_cpu_irq[MAX_CPUS],
793
        espdma_irq, ledma_irq;
794
    qemu_irq esp_reset;
795
    qemu_irq fdc_tc;
B
blueswir1 已提交
796
    qemu_irq *cpu_halt;
B
blueswir1 已提交
797
    unsigned long kernel_size;
G
Gerd Hoffmann 已提交
798
    DriveInfo *fd[MAX_FD];
799
    void *fw_cfg;
800

B
bellard 已提交
801
    /* init CPUs */
802 803
    if (!cpu_model)
        cpu_model = hwdef->default_cpu_model;
804

B
bellard 已提交
805
    for(i = 0; i < smp_cpus; i++) {
B
Blue Swirl 已提交
806
        envs[i] = cpu_devinit(cpu_model, i, hwdef->slavio_base, &cpu_irqs[i]);
B
bellard 已提交
807
    }
808 809 810 811

    for (i = smp_cpus; i < MAX_CPUS; i++)
        cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);

812 813

    /* set up devices */
B
Blue Swirl 已提交
814 815
    ram_init(0, RAM_size, hwdef->max_mem);

B
Blue Swirl 已提交
816 817
    prom_init(hwdef->slavio_base, bios_name);

818 819
    slavio_intctl = slavio_intctl_init(hwdef->intctl_base,
                                       hwdef->intctl_base + 0x10000ULL,
B
Blue Swirl 已提交
820
                                       cpu_irqs);
821 822

    for (i = 0; i < 32; i++) {
823
        slavio_irq[i] = qdev_get_gpio_in(slavio_intctl, i);
824 825
    }
    for (i = 0; i < MAX_CPUS; i++) {
826
        slavio_cpu_irq[i] = qdev_get_gpio_in(slavio_intctl, 32 + i);
827
    }
828

829
    if (hwdef->idreg_base) {
B
Blue Swirl 已提交
830
        idreg_init(hwdef->idreg_base);
B
blueswir1 已提交
831 832
    }

A
Artyom Tarasenko 已提交
833 834 835 836
    if (hwdef->afx_base) {
        afx_init(hwdef->afx_base);
    }

837
    iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version,
838
                       slavio_irq[30]);
839

840
    espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[18],
841
                              iommu, &espdma_irq);
842

B
blueswir1 已提交
843
    ledma = sparc32_dma_init(hwdef->dma_base + 16ULL,
844
                             slavio_irq[16], iommu, &ledma_irq);
B
bellard 已提交
845

B
blueswir1 已提交
846 847 848 849
    if (graphic_depth != 8 && graphic_depth != 24) {
        fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
        exit (1);
    }
850
    tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height,
851
             graphic_depth);
852

853
    lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq);
854

855
    nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, 0x2000, 8);
B
blueswir1 已提交
856

857
    slavio_timer_init_all(hwdef->counter_base, slavio_irq[19], slavio_cpu_irq, smp_cpus);
B
blueswir1 已提交
858

859
    slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[14],
860
                              display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1);
B
bellard 已提交
861 862
    // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
    // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
863
    escc_init(hwdef->serial_base, slavio_irq[15], slavio_irq[15],
A
aurel32 已提交
864
              serial_hds[0], serial_hds[1], ESCC_CLOCK, 1);
B
blueswir1 已提交
865

B
blueswir1 已提交
866
    cpu_halt = qemu_allocate_irqs(cpu_halt_signal, NULL, 1);
867 868 869
    slavio_misc_init(hwdef->slavio_base, hwdef->aux1_base, hwdef->aux2_base,
                     slavio_irq[30], fdc_tc);

870 871 872
    if (hwdef->apc_base) {
        apc_init(hwdef->apc_base, cpu_halt[0]);
    }
B
blueswir1 已提交
873

874
    if (hwdef->fd_base) {
T
ths 已提交
875
        /* there is zero or one floppy drive */
876
        memset(fd, 0, sizeof(fd));
G
Gerd Hoffmann 已提交
877
        fd[0] = drive_get(IF_FLOPPY, 0, 0);
878
        sun4m_fdctrl_init(slavio_irq[22], hwdef->fd_base, fd,
879
                          &fdc_tc);
T
ths 已提交
880 881 882 883 884 885 886
    }

    if (drive_get_max_bus(IF_SCSI) > 0) {
        fprintf(stderr, "qemu: too many SCSI bus\n");
        exit(1);
    }

887
    esp_reset = qdev_get_gpio_in(espdma, 0);
P
Paul Brook 已提交
888 889
    esp_init(hwdef->esp_base, 2,
             espdma_memory_read, espdma_memory_write,
890 891
             espdma, espdma_irq, &esp_reset);

892

B
Blue Swirl 已提交
893 894
    if (hwdef->cs_base) {
        sysbus_create_simple("SUNW,CS4231", hwdef->cs_base,
895
                             slavio_irq[5]);
B
Blue Swirl 已提交
896
    }
897

898 899
    kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
                                    RAM_size);
900 901

    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
902
               boot_device, RAM_size, kernel_size, graphic_width,
903 904
               graphic_height, graphic_depth, hwdef->nvram_machine_id,
               "Sun4m");
905

906
    if (hwdef->ecc_base)
907
        ecc_init(hwdef->ecc_base, slavio_irq[28],
908
                 hwdef->ecc_version);
909 910 911

    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
912 913
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
914
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
915 916 917 918
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
    if (kernel_cmdline) {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
919
        pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
920 921 922
        fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
                         (uint8_t*)strdup(kernel_cmdline),
                         strlen(kernel_cmdline) + 1);
923 924 925 926 927 928 929
    } else {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
    }
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]);
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
930 931
}

932 933 934 935 936 937 938 939 940 941 942 943 944 945 946
enum {
    ss2_id = 0,
    ss5_id = 32,
    vger_id,
    lx_id,
    ss4_id,
    scls_id,
    sbook_id,
    ss10_id = 64,
    ss20_id,
    ss600mp_id,
    ss1000_id = 96,
    ss2000_id,
};

947
static const struct sun4m_hwdef sun4m_hwdefs[] = {
948 949 950 951 952
    /* SS-5 */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .cs_base      = 0x6c000000,
B
blueswir1 已提交
953
        .slavio_base  = 0x70000000,
954 955 956 957 958 959
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
B
blueswir1 已提交
960
        .idreg_base   = 0x78000000,
961 962 963
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
964
        .apc_base     = 0x6a000000,
A
Artyom Tarasenko 已提交
965
        .afx_base     = 0x6e000000,
966 967
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
968 969
        .nvram_machine_id = 0x80,
        .machine_id = ss5_id,
970
        .iommu_version = 0x05000000,
971 972
        .max_mem = 0x10000000,
        .default_cpu_model = "Fujitsu MB86904",
B
blueswir1 已提交
973 974 975
    },
    /* SS-10 */
    {
976 977 978 979 980 981 982 983 984
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .fd_base      = 0xff1700000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
B
blueswir1 已提交
985
        .idreg_base   = 0xef0000000ULL,
986 987 988
        .dma_base     = 0xef0400000ULL,
        .esp_base     = 0xef0800000ULL,
        .le_base      = 0xef0c00000ULL,
989
        .apc_base     = 0xefa000000ULL, // XXX should not exist
990 991
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL,
992 993
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x10000000, // version 0, implementation 1
994 995
        .nvram_machine_id = 0x72,
        .machine_id = ss10_id,
996
        .iommu_version = 0x03000000,
B
blueswir1 已提交
997
        .max_mem = 0xf00000000ULL,
998
        .default_cpu_model = "TI SuperSparc II",
999
    },
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
    /* SS-600MP */
    {
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
        .dma_base     = 0xef0081000ULL,
        .esp_base     = 0xef0080000ULL,
        .le_base      = 0xef0060000ULL,
1013
        .apc_base     = 0xefa000000ULL, // XXX should not exist
1014 1015
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL, // XXX should not exist
1016 1017
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x00000000, // version 0, implementation 0
1018 1019
        .nvram_machine_id = 0x71,
        .machine_id = ss600mp_id,
1020
        .iommu_version = 0x01000000,
B
blueswir1 已提交
1021
        .max_mem = 0xf00000000ULL,
1022
        .default_cpu_model = "TI SuperSparc II",
1023
    },
1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
    /* SS-20 */
    {
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .fd_base      = 0xff1700000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
B
blueswir1 已提交
1035
        .idreg_base   = 0xef0000000ULL,
1036 1037 1038
        .dma_base     = 0xef0400000ULL,
        .esp_base     = 0xef0800000ULL,
        .le_base      = 0xef0c00000ULL,
1039
        .apc_base     = 0xefa000000ULL, // XXX should not exist
B
blueswir1 已提交
1040 1041
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL,
1042 1043
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x20000000, // version 0, implementation 2
1044 1045
        .nvram_machine_id = 0x72,
        .machine_id = ss20_id,
1046
        .iommu_version = 0x13000000,
B
blueswir1 已提交
1047
        .max_mem = 0xf00000000ULL,
1048 1049
        .default_cpu_model = "TI SuperSparc II",
    },
B
blueswir1 已提交
1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
    /* Voyager */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x71300000, // pmc
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1068 1069
        .nvram_machine_id = 0x80,
        .machine_id = vger_id,
B
blueswir1 已提交
1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "Fujitsu MB86904",
    },
    /* LX */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1091 1092
        .nvram_machine_id = 0x80,
        .machine_id = lx_id,
B
blueswir1 已提交
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115
        .iommu_version = 0x04000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "TI MicroSparc I",
    },
    /* SS-4 */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .cs_base      = 0x6c000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1116 1117
        .nvram_machine_id = 0x80,
        .machine_id = ss4_id,
B
blueswir1 已提交
1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "Fujitsu MB86904",
    },
    /* SPARCClassic */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1140 1141
        .nvram_machine_id = 0x80,
        .machine_id = scls_id,
B
blueswir1 已提交
1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "TI MicroSparc I",
    },
    /* SPARCbook */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000, // XXX
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1164 1165
        .nvram_machine_id = 0x80,
        .machine_id = sbook_id,
B
blueswir1 已提交
1166 1167 1168 1169
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "TI MicroSparc I",
    },
1170 1171 1172
};

/* SPARCstation 5 hardware initialisation */
A
Anthony Liguori 已提交
1173
static void ss5_init(ram_addr_t RAM_size,
1174
                     const char *boot_device,
1175 1176
                     const char *kernel_filename, const char *kernel_cmdline,
                     const char *initrd_filename, const char *cpu_model)
1177
{
1178
    sun4m_hw_init(&sun4m_hwdefs[0], RAM_size, boot_device, kernel_filename,
1179
                  kernel_cmdline, initrd_filename, cpu_model);
1180
}
B
bellard 已提交
1181

B
blueswir1 已提交
1182
/* SPARCstation 10 hardware initialisation */
A
Anthony Liguori 已提交
1183
static void ss10_init(ram_addr_t RAM_size,
1184
                      const char *boot_device,
1185 1186
                      const char *kernel_filename, const char *kernel_cmdline,
                      const char *initrd_filename, const char *cpu_model)
B
blueswir1 已提交
1187
{
1188
    sun4m_hw_init(&sun4m_hwdefs[1], RAM_size, boot_device, kernel_filename,
1189
                  kernel_cmdline, initrd_filename, cpu_model);
B
blueswir1 已提交
1190 1191
}

1192
/* SPARCserver 600MP hardware initialisation */
A
Anthony Liguori 已提交
1193
static void ss600mp_init(ram_addr_t RAM_size,
1194
                         const char *boot_device,
B
blueswir1 已提交
1195 1196
                         const char *kernel_filename,
                         const char *kernel_cmdline,
1197 1198
                         const char *initrd_filename, const char *cpu_model)
{
1199
    sun4m_hw_init(&sun4m_hwdefs[2], RAM_size, boot_device, kernel_filename,
1200
                  kernel_cmdline, initrd_filename, cpu_model);
1201 1202
}

1203
/* SPARCstation 20 hardware initialisation */
A
Anthony Liguori 已提交
1204
static void ss20_init(ram_addr_t RAM_size,
1205
                      const char *boot_device,
1206 1207 1208
                      const char *kernel_filename, const char *kernel_cmdline,
                      const char *initrd_filename, const char *cpu_model)
{
1209
    sun4m_hw_init(&sun4m_hwdefs[3], RAM_size, boot_device, kernel_filename,
B
blueswir1 已提交
1210 1211 1212
                  kernel_cmdline, initrd_filename, cpu_model);
}

B
blueswir1 已提交
1213
/* SPARCstation Voyager hardware initialisation */
A
Anthony Liguori 已提交
1214
static void vger_init(ram_addr_t RAM_size,
1215
                      const char *boot_device,
B
blueswir1 已提交
1216 1217 1218
                      const char *kernel_filename, const char *kernel_cmdline,
                      const char *initrd_filename, const char *cpu_model)
{
1219
    sun4m_hw_init(&sun4m_hwdefs[4], RAM_size, boot_device, kernel_filename,
B
blueswir1 已提交
1220 1221 1222 1223
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCstation LX hardware initialisation */
A
Anthony Liguori 已提交
1224
static void ss_lx_init(ram_addr_t RAM_size,
1225
                       const char *boot_device,
B
blueswir1 已提交
1226 1227 1228
                       const char *kernel_filename, const char *kernel_cmdline,
                       const char *initrd_filename, const char *cpu_model)
{
1229
    sun4m_hw_init(&sun4m_hwdefs[5], RAM_size, boot_device, kernel_filename,
B
blueswir1 已提交
1230 1231 1232 1233
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCstation 4 hardware initialisation */
A
Anthony Liguori 已提交
1234
static void ss4_init(ram_addr_t RAM_size,
1235
                     const char *boot_device,
B
blueswir1 已提交
1236 1237 1238
                     const char *kernel_filename, const char *kernel_cmdline,
                     const char *initrd_filename, const char *cpu_model)
{
1239
    sun4m_hw_init(&sun4m_hwdefs[6], RAM_size, boot_device, kernel_filename,
B
blueswir1 已提交
1240 1241 1242 1243
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCClassic hardware initialisation */
A
Anthony Liguori 已提交
1244
static void scls_init(ram_addr_t RAM_size,
1245
                      const char *boot_device,
B
blueswir1 已提交
1246 1247 1248
                      const char *kernel_filename, const char *kernel_cmdline,
                      const char *initrd_filename, const char *cpu_model)
{
1249
    sun4m_hw_init(&sun4m_hwdefs[7], RAM_size, boot_device, kernel_filename,
B
blueswir1 已提交
1250 1251 1252 1253
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCbook hardware initialisation */
A
Anthony Liguori 已提交
1254
static void sbook_init(ram_addr_t RAM_size,
1255
                       const char *boot_device,
B
blueswir1 已提交
1256 1257 1258
                       const char *kernel_filename, const char *kernel_cmdline,
                       const char *initrd_filename, const char *cpu_model)
{
1259
    sun4m_hw_init(&sun4m_hwdefs[8], RAM_size, boot_device, kernel_filename,
B
blueswir1 已提交
1260 1261 1262
                  kernel_cmdline, initrd_filename, cpu_model);
}

1263
static QEMUMachine ss5_machine = {
B
blueswir1 已提交
1264 1265 1266
    .name = "SS-5",
    .desc = "Sun4m platform, SPARCstation 5",
    .init = ss5_init,
1267
    .use_scsi = 1,
1268
    .is_default = 1,
B
bellard 已提交
1269
};
B
blueswir1 已提交
1270

1271
static QEMUMachine ss10_machine = {
B
blueswir1 已提交
1272 1273 1274
    .name = "SS-10",
    .desc = "Sun4m platform, SPARCstation 10",
    .init = ss10_init,
1275
    .use_scsi = 1,
B
blueswir1 已提交
1276
    .max_cpus = 4,
B
blueswir1 已提交
1277
};
1278

1279
static QEMUMachine ss600mp_machine = {
B
blueswir1 已提交
1280 1281 1282
    .name = "SS-600MP",
    .desc = "Sun4m platform, SPARCserver 600MP",
    .init = ss600mp_init,
1283
    .use_scsi = 1,
B
blueswir1 已提交
1284
    .max_cpus = 4,
1285
};
1286

1287
static QEMUMachine ss20_machine = {
B
blueswir1 已提交
1288 1289 1290
    .name = "SS-20",
    .desc = "Sun4m platform, SPARCstation 20",
    .init = ss20_init,
1291
    .use_scsi = 1,
B
blueswir1 已提交
1292
    .max_cpus = 4,
1293 1294
};

1295
static QEMUMachine voyager_machine = {
B
blueswir1 已提交
1296 1297 1298
    .name = "Voyager",
    .desc = "Sun4m platform, SPARCstation Voyager",
    .init = vger_init,
1299
    .use_scsi = 1,
B
blueswir1 已提交
1300 1301
};

1302
static QEMUMachine ss_lx_machine = {
B
blueswir1 已提交
1303 1304 1305
    .name = "LX",
    .desc = "Sun4m platform, SPARCstation LX",
    .init = ss_lx_init,
1306
    .use_scsi = 1,
B
blueswir1 已提交
1307 1308
};

1309
static QEMUMachine ss4_machine = {
B
blueswir1 已提交
1310 1311 1312
    .name = "SS-4",
    .desc = "Sun4m platform, SPARCstation 4",
    .init = ss4_init,
1313
    .use_scsi = 1,
B
blueswir1 已提交
1314 1315
};

1316
static QEMUMachine scls_machine = {
B
blueswir1 已提交
1317 1318 1319
    .name = "SPARCClassic",
    .desc = "Sun4m platform, SPARCClassic",
    .init = scls_init,
1320
    .use_scsi = 1,
B
blueswir1 已提交
1321 1322
};

1323
static QEMUMachine sbook_machine = {
B
blueswir1 已提交
1324 1325 1326
    .name = "SPARCbook",
    .desc = "Sun4m platform, SPARCbook",
    .init = sbook_init,
1327
    .use_scsi = 1,
B
blueswir1 已提交
1328 1329
};

1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350
static const struct sun4d_hwdef sun4d_hwdefs[] = {
    /* SS-1000 */
    {
        .iounit_bases   = {
            0xfe0200000ULL,
            0xfe1200000ULL,
            0xfe2200000ULL,
            0xfe3200000ULL,
            -1,
        },
        .tcx_base     = 0x820000000ULL,
        .slavio_base  = 0xf00000000ULL,
        .ms_kb_base   = 0xf00240000ULL,
        .serial_base  = 0xf00200000ULL,
        .nvram_base   = 0xf00280000ULL,
        .counter_base = 0xf00300000ULL,
        .espdma_base  = 0x800081000ULL,
        .esp_base     = 0x800080000ULL,
        .ledma_base   = 0x800040000ULL,
        .le_base      = 0x800060000ULL,
        .sbi_base     = 0xf02800000ULL,
1351 1352
        .nvram_machine_id = 0x80,
        .machine_id = ss1000_id,
1353
        .iounit_version = 0x03000000,
B
blueswir1 已提交
1354
        .max_mem = 0xf00000000ULL,
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
        .default_cpu_model = "TI SuperSparc II",
    },
    /* SS-2000 */
    {
        .iounit_bases   = {
            0xfe0200000ULL,
            0xfe1200000ULL,
            0xfe2200000ULL,
            0xfe3200000ULL,
            0xfe4200000ULL,
        },
        .tcx_base     = 0x820000000ULL,
        .slavio_base  = 0xf00000000ULL,
        .ms_kb_base   = 0xf00240000ULL,
        .serial_base  = 0xf00200000ULL,
        .nvram_base   = 0xf00280000ULL,
        .counter_base = 0xf00300000ULL,
        .espdma_base  = 0x800081000ULL,
        .esp_base     = 0x800080000ULL,
        .ledma_base   = 0x800040000ULL,
        .le_base      = 0x800060000ULL,
        .sbi_base     = 0xf02800000ULL,
1377 1378
        .nvram_machine_id = 0x80,
        .machine_id = ss2000_id,
1379
        .iounit_version = 0x03000000,
B
blueswir1 已提交
1380
        .max_mem = 0xf00000000ULL,
1381 1382 1383 1384
        .default_cpu_model = "TI SuperSparc II",
    },
};

A
Anthony Liguori 已提交
1385
static DeviceState *sbi_init(target_phys_addr_t addr, qemu_irq **parent_irq)
1386 1387 1388 1389 1390 1391
{
    DeviceState *dev;
    SysBusDevice *s;
    unsigned int i;

    dev = qdev_create(NULL, "sbi");
M
Markus Armbruster 已提交
1392
    qdev_init_nofail(dev);
1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404

    s = sysbus_from_qdev(dev);

    for (i = 0; i < MAX_CPUS; i++) {
        sysbus_connect_irq(s, i, *parent_irq[i]);
    }

    sysbus_mmio_map(s, 0, addr);

    return dev;
}

A
Anthony Liguori 已提交
1405
static void sun4d_hw_init(const struct sun4d_hwdef *hwdef, ram_addr_t RAM_size,
1406
                          const char *boot_device,
1407
                          const char *kernel_filename,
1408 1409 1410
                          const char *kernel_cmdline,
                          const char *initrd_filename, const char *cpu_model)
{
B
Blue Swirl 已提交
1411
    CPUState *envs[MAX_CPUS];
1412
    unsigned int i;
B
Blue Swirl 已提交
1413 1414
    void *iounits[MAX_IOUNITS], *espdma, *ledma, *nvram;
    qemu_irq *cpu_irqs[MAX_CPUS], sbi_irq[32], sbi_cpu_irq[MAX_CPUS],
1415
        espdma_irq, ledma_irq;
1416
    qemu_irq esp_reset;
B
blueswir1 已提交
1417
    unsigned long kernel_size;
1418
    void *fw_cfg;
B
Blue Swirl 已提交
1419
    DeviceState *dev;
1420 1421 1422 1423 1424

    /* init CPUs */
    if (!cpu_model)
        cpu_model = hwdef->default_cpu_model;

B
Blue Swirl 已提交
1425 1426
    for(i = 0; i < smp_cpus; i++) {
        envs[i] = cpu_devinit(cpu_model, i, hwdef->slavio_base, &cpu_irqs[i]);
1427 1428 1429 1430 1431 1432
    }

    for (i = smp_cpus; i < MAX_CPUS; i++)
        cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);

    /* set up devices */
B
Blue Swirl 已提交
1433 1434
    ram_init(0, RAM_size, hwdef->max_mem);

B
Blue Swirl 已提交
1435 1436
    prom_init(hwdef->slavio_base, bios_name);

B
Blue Swirl 已提交
1437 1438 1439 1440 1441 1442 1443 1444
    dev = sbi_init(hwdef->sbi_base, cpu_irqs);

    for (i = 0; i < 32; i++) {
        sbi_irq[i] = qdev_get_gpio_in(dev, i);
    }
    for (i = 0; i < MAX_CPUS; i++) {
        sbi_cpu_irq[i] = qdev_get_gpio_in(dev, 32 + i);
    }
1445 1446

    for (i = 0; i < MAX_IOUNITS; i++)
A
Anthony Liguori 已提交
1447
        if (hwdef->iounit_bases[i] != (target_phys_addr_t)-1)
1448 1449
            iounits[i] = iommu_init(hwdef->iounit_bases[i],
                                    hwdef->iounit_version,
1450
                                    sbi_irq[0]);
1451

1452
    espdma = sparc32_dma_init(hwdef->espdma_base, sbi_irq[3],
1453
                              iounits[0], &espdma_irq);
1454

1455
    ledma = sparc32_dma_init(hwdef->ledma_base, sbi_irq[4],
1456
                             iounits[0], &ledma_irq);
1457 1458 1459 1460 1461

    if (graphic_depth != 8 && graphic_depth != 24) {
        fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
        exit (1);
    }
1462
    tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height,
1463
             graphic_depth);
1464

1465
    lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq);
1466

1467
    nvram = m48t59_init(sbi_irq[0], hwdef->nvram_base, 0, 0x2000, 8);
1468

1469
    slavio_timer_init_all(hwdef->counter_base, sbi_irq[10], sbi_cpu_irq, smp_cpus);
1470

1471
    slavio_serial_ms_kbd_init(hwdef->ms_kb_base, sbi_irq[12],
1472
                              display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1);
1473 1474
    // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
    // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
1475
    escc_init(hwdef->serial_base, sbi_irq[12], sbi_irq[12],
A
aurel32 已提交
1476
              serial_hds[0], serial_hds[1], ESCC_CLOCK, 1);
1477 1478 1479 1480 1481 1482

    if (drive_get_max_bus(IF_SCSI) > 0) {
        fprintf(stderr, "qemu: too many SCSI bus\n");
        exit(1);
    }

1483
    esp_reset = qdev_get_gpio_in(espdma, 0);
P
Paul Brook 已提交
1484 1485
    esp_init(hwdef->esp_base, 2,
             espdma_memory_read, espdma_memory_write,
1486
             espdma, espdma_irq, &esp_reset);
1487

1488 1489
    kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
                                    RAM_size);
1490 1491 1492

    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
               boot_device, RAM_size, kernel_size, graphic_width,
1493 1494
               graphic_height, graphic_depth, hwdef->nvram_machine_id,
               "Sun4d");
1495 1496 1497

    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
1498 1499
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
1500 1501 1502 1503 1504
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
    if (kernel_cmdline) {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
1505
        pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
1506 1507 1508
        fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
                         (uint8_t*)strdup(kernel_cmdline),
                         strlen(kernel_cmdline) + 1);
1509 1510 1511 1512 1513 1514 1515
    } else {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
    }
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]);
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
1516 1517 1518
}

/* SPARCserver 1000 hardware initialisation */
A
Anthony Liguori 已提交
1519
static void ss1000_init(ram_addr_t RAM_size,
1520
                        const char *boot_device,
1521 1522 1523
                        const char *kernel_filename, const char *kernel_cmdline,
                        const char *initrd_filename, const char *cpu_model)
{
1524
    sun4d_hw_init(&sun4d_hwdefs[0], RAM_size, boot_device, kernel_filename,
1525 1526 1527 1528
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCcenter 2000 hardware initialisation */
A
Anthony Liguori 已提交
1529
static void ss2000_init(ram_addr_t RAM_size,
1530
                        const char *boot_device,
1531 1532 1533
                        const char *kernel_filename, const char *kernel_cmdline,
                        const char *initrd_filename, const char *cpu_model)
{
1534
    sun4d_hw_init(&sun4d_hwdefs[1], RAM_size, boot_device, kernel_filename,
1535 1536 1537
                  kernel_cmdline, initrd_filename, cpu_model);
}

1538
static QEMUMachine ss1000_machine = {
B
blueswir1 已提交
1539 1540 1541
    .name = "SS-1000",
    .desc = "Sun4d platform, SPARCserver 1000",
    .init = ss1000_init,
1542
    .use_scsi = 1,
B
blueswir1 已提交
1543
    .max_cpus = 8,
1544 1545
};

1546
static QEMUMachine ss2000_machine = {
B
blueswir1 已提交
1547 1548 1549
    .name = "SS-2000",
    .desc = "Sun4d platform, SPARCcenter 2000",
    .init = ss2000_init,
1550
    .use_scsi = 1,
B
blueswir1 已提交
1551
    .max_cpus = 20,
1552
};
1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576

static const struct sun4c_hwdef sun4c_hwdefs[] = {
    /* SS-2 */
    {
        .iommu_base   = 0xf8000000,
        .tcx_base     = 0xfe000000,
        .slavio_base  = 0xf6000000,
        .intctl_base  = 0xf5000000,
        .counter_base = 0xf3000000,
        .ms_kb_base   = 0xf0000000,
        .serial_base  = 0xf1000000,
        .nvram_base   = 0xf2000000,
        .fd_base      = 0xf7200000,
        .dma_base     = 0xf8400000,
        .esp_base     = 0xf8800000,
        .le_base      = 0xf8c00000,
        .aux1_base    = 0xf7400003,
        .nvram_machine_id = 0x55,
        .machine_id = ss2_id,
        .max_mem = 0x10000000,
        .default_cpu_model = "Cypress CY7C601",
    },
};

A
Anthony Liguori 已提交
1577
static DeviceState *sun4c_intctl_init(target_phys_addr_t addr,
1578 1579 1580 1581 1582 1583 1584
                                      qemu_irq *parent_irq)
{
    DeviceState *dev;
    SysBusDevice *s;
    unsigned int i;

    dev = qdev_create(NULL, "sun4c_intctl");
M
Markus Armbruster 已提交
1585
    qdev_init_nofail(dev);
1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596

    s = sysbus_from_qdev(dev);

    for (i = 0; i < MAX_PILS; i++) {
        sysbus_connect_irq(s, i, parent_irq[i]);
    }
    sysbus_mmio_map(s, 0, addr);

    return dev;
}

A
Anthony Liguori 已提交
1597
static void sun4c_hw_init(const struct sun4c_hwdef *hwdef, ram_addr_t RAM_size,
1598
                          const char *boot_device,
1599
                          const char *kernel_filename,
1600 1601 1602 1603
                          const char *kernel_cmdline,
                          const char *initrd_filename, const char *cpu_model)
{
    CPUState *env;
P
Paul Brook 已提交
1604
    void *iommu, *espdma, *ledma, *nvram;
1605
    qemu_irq *cpu_irqs, slavio_irq[8], espdma_irq, ledma_irq;
1606
    qemu_irq esp_reset;
1607
    qemu_irq fdc_tc;
B
blueswir1 已提交
1608
    unsigned long kernel_size;
G
Gerd Hoffmann 已提交
1609
    DriveInfo *fd[MAX_FD];
1610
    void *fw_cfg;
1611 1612
    DeviceState *dev;
    unsigned int i;
1613 1614 1615 1616 1617

    /* init CPU */
    if (!cpu_model)
        cpu_model = hwdef->default_cpu_model;

B
Blue Swirl 已提交
1618
    env = cpu_devinit(cpu_model, 0, hwdef->slavio_base, &cpu_irqs);
1619 1620

    /* set up devices */
B
Blue Swirl 已提交
1621 1622
    ram_init(0, RAM_size, hwdef->max_mem);

B
Blue Swirl 已提交
1623 1624
    prom_init(hwdef->slavio_base, bios_name);

1625 1626 1627 1628 1629
    dev = sun4c_intctl_init(hwdef->intctl_base, cpu_irqs);

    for (i = 0; i < 8; i++) {
        slavio_irq[i] = qdev_get_gpio_in(dev, i);
    }
1630 1631

    iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version,
1632
                       slavio_irq[1]);
1633

1634
    espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[2],
1635
                              iommu, &espdma_irq);
1636 1637

    ledma = sparc32_dma_init(hwdef->dma_base + 16ULL,
1638
                             slavio_irq[3], iommu, &ledma_irq);
1639 1640 1641 1642 1643

    if (graphic_depth != 8 && graphic_depth != 24) {
        fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
        exit (1);
    }
1644
    tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height,
1645
             graphic_depth);
1646

1647
    lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq);
1648

1649
    nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, 0x800, 2);
1650

1651
    slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[1],
1652
                              display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1);
1653 1654
    // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
    // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
1655 1656
    escc_init(hwdef->serial_base, slavio_irq[1],
              slavio_irq[1], serial_hds[0], serial_hds[1],
A
aurel32 已提交
1657
              ESCC_CLOCK, 1);
1658

1659
    slavio_misc_init(0, hwdef->aux1_base, 0, slavio_irq[1], fdc_tc);
1660

A
Anthony Liguori 已提交
1661
    if (hwdef->fd_base != (target_phys_addr_t)-1) {
1662
        /* there is zero or one floppy drive */
1663
        memset(fd, 0, sizeof(fd));
G
Gerd Hoffmann 已提交
1664
        fd[0] = drive_get(IF_FLOPPY, 0, 0);
1665
        sun4m_fdctrl_init(slavio_irq[1], hwdef->fd_base, fd,
1666
                          &fdc_tc);
1667 1668 1669 1670 1671 1672 1673
    }

    if (drive_get_max_bus(IF_SCSI) > 0) {
        fprintf(stderr, "qemu: too many SCSI bus\n");
        exit(1);
    }

1674
    esp_reset = qdev_get_gpio_in(espdma, 0);
P
Paul Brook 已提交
1675 1676
    esp_init(hwdef->esp_base, 2,
             espdma_memory_read, espdma_memory_write,
1677
             espdma, espdma_irq, &esp_reset);
1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690

    kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
                                    RAM_size);

    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
               boot_device, RAM_size, kernel_size, graphic_width,
               graphic_height, graphic_depth, hwdef->nvram_machine_id,
               "Sun4c");

    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
1691 1692 1693 1694 1695
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
    if (kernel_cmdline) {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
1696
        pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
1697 1698 1699
        fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
                         (uint8_t*)strdup(kernel_cmdline),
                         strlen(kernel_cmdline) + 1);
1700 1701 1702 1703 1704 1705 1706
    } else {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
    }
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]);
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
1707 1708 1709
}

/* SPARCstation 2 hardware initialisation */
A
Anthony Liguori 已提交
1710
static void ss2_init(ram_addr_t RAM_size,
1711
                     const char *boot_device,
1712 1713 1714
                     const char *kernel_filename, const char *kernel_cmdline,
                     const char *initrd_filename, const char *cpu_model)
{
1715
    sun4c_hw_init(&sun4c_hwdefs[0], RAM_size, boot_device, kernel_filename,
1716 1717 1718
                  kernel_cmdline, initrd_filename, cpu_model);
}

1719
static QEMUMachine ss2_machine = {
1720 1721 1722 1723 1724
    .name = "SS-2",
    .desc = "Sun4c platform, SPARCstation 2",
    .init = ss2_init,
    .use_scsi = 1,
};
1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742

static void ss2_machine_init(void)
{
    qemu_register_machine(&ss5_machine);
    qemu_register_machine(&ss10_machine);
    qemu_register_machine(&ss600mp_machine);
    qemu_register_machine(&ss20_machine);
    qemu_register_machine(&voyager_machine);
    qemu_register_machine(&ss_lx_machine);
    qemu_register_machine(&ss4_machine);
    qemu_register_machine(&scls_machine);
    qemu_register_machine(&sbook_machine);
    qemu_register_machine(&ss1000_machine);
    qemu_register_machine(&ss2000_machine);
    qemu_register_machine(&ss2_machine);
}

machine_init(ss2_machine_init);