sun4m.c 52.3 KB
Newer Older
1
/*
B
blueswir1 已提交
2
 * QEMU Sun4m & Sun4d & Sun4c System Emulator
3
 *
B
bellard 已提交
4
 * Copyright (c) 2003-2005 Fabrice Bellard
5
 *
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
P
Paul Brook 已提交
24
#include "sysbus.h"
P
pbrook 已提交
25 26 27 28 29 30 31 32
#include "qemu-timer.h"
#include "sun4m.h"
#include "nvram.h"
#include "sparc32_dma.h"
#include "fdc.h"
#include "sysemu.h"
#include "net.h"
#include "boards.h"
B
blueswir1 已提交
33
#include "firmware_abi.h"
34
#include "scsi.h"
B
blueswir1 已提交
35 36
#include "pc.h"
#include "isa.h"
37
#include "fw_cfg.h"
38
#include "escc.h"
39
#include "qdev-addr.h"
B
Blue Swirl 已提交
40 41
#include "loader.h"
#include "elf.h"
B
blueswir1 已提交
42

43
//#define DEBUG_IRQ
44

45 46 47 48
/*
 * Sun4m architecture was used in the following machines:
 *
 * SPARCserver 6xxMP/xx
B
blueswir1 已提交
49 50
 * SPARCclassic (SPARCclassic Server)(SPARCstation LC) (4/15),
 * SPARCclassic X (4/10)
51 52 53 54 55 56 57
 * SPARCstation LX/ZX (4/30)
 * SPARCstation Voyager
 * SPARCstation 10/xx, SPARCserver 10/xx
 * SPARCstation 5, SPARCserver 5
 * SPARCstation 20/xx, SPARCserver 20
 * SPARCstation 4
 *
58 59 60 61 62
 * Sun4d architecture was used in the following machines:
 *
 * SPARCcenter 2000
 * SPARCserver 1000
 *
B
blueswir1 已提交
63 64 65 66 67 68 69
 * Sun4c architecture was used in the following machines:
 * SPARCstation 1/1+, SPARCserver 1/1+
 * SPARCstation SLC
 * SPARCstation IPC
 * SPARCstation ELC
 * SPARCstation IPX
 *
70 71 72
 * See for example: http://www.sunhelp.org/faq/sunref1.html
 */

73
#ifdef DEBUG_IRQ
74 75
#define DPRINTF(fmt, ...)                                       \
    do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
76
#else
77
#define DPRINTF(fmt, ...)
78 79
#endif

80
#define KERNEL_LOAD_ADDR     0x00004000
B
bellard 已提交
81
#define CMDLINE_ADDR         0x007ff000
B
bellard 已提交
82
#define INITRD_LOAD_ADDR     0x00800000
83
#define PROM_SIZE_MAX        (1024 * 1024)
B
blueswir1 已提交
84
#define PROM_VADDR           0xffd00000
B
blueswir1 已提交
85
#define PROM_FILENAME        "openbios-sparc32"
86
#define CFG_ADDR             0xd00000510ULL
87
#define FW_CFG_SUN4M_DEPTH   (FW_CFG_ARCH_LOCAL + 0x00)
88

B
bellard 已提交
89
#define MAX_CPUS 16
90
#define MAX_PILS 16
91

92 93
#define ESCC_CLOCK 4915200

94
struct sun4m_hwdef {
A
Anthony Liguori 已提交
95 96 97 98 99 100
    target_phys_addr_t iommu_base, slavio_base;
    target_phys_addr_t intctl_base, counter_base, nvram_base, ms_kb_base;
    target_phys_addr_t serial_base, fd_base;
    target_phys_addr_t idreg_base, dma_base, esp_base, le_base;
    target_phys_addr_t tcx_base, cs_base, apc_base, aux1_base, aux2_base;
    target_phys_addr_t ecc_base;
101
    uint32_t ecc_version;
102 103
    uint8_t nvram_machine_id;
    uint16_t machine_id;
104
    uint32_t iommu_version;
105 106
    uint64_t max_mem;
    const char * const default_cpu_model;
107 108
};

109 110 111
#define MAX_IOUNITS 5

struct sun4d_hwdef {
A
Anthony Liguori 已提交
112 113 114 115 116 117 118
    target_phys_addr_t iounit_bases[MAX_IOUNITS], slavio_base;
    target_phys_addr_t counter_base, nvram_base, ms_kb_base;
    target_phys_addr_t serial_base;
    target_phys_addr_t espdma_base, esp_base;
    target_phys_addr_t ledma_base, le_base;
    target_phys_addr_t tcx_base;
    target_phys_addr_t sbi_base;
119 120
    uint8_t nvram_machine_id;
    uint16_t machine_id;
121 122 123 124 125
    uint32_t iounit_version;
    uint64_t max_mem;
    const char * const default_cpu_model;
};

126
struct sun4c_hwdef {
A
Anthony Liguori 已提交
127 128 129 130 131
    target_phys_addr_t iommu_base, slavio_base;
    target_phys_addr_t intctl_base, counter_base, nvram_base, ms_kb_base;
    target_phys_addr_t serial_base, fd_base;
    target_phys_addr_t idreg_base, dma_base, esp_base, le_base;
    target_phys_addr_t tcx_base, aux1_base;
132 133 134 135 136 137 138
    uint8_t nvram_machine_id;
    uint16_t machine_id;
    uint32_t iommu_version;
    uint64_t max_mem;
    const char * const default_cpu_model;
};

B
bellard 已提交
139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
int DMA_get_channel_mode (int nchan)
{
    return 0;
}
int DMA_read_memory (int nchan, void *buf, int pos, int size)
{
    return 0;
}
int DMA_write_memory (int nchan, void *buf, int pos, int size)
{
    return 0;
}
void DMA_hold_DREQ (int nchan) {}
void DMA_release_DREQ (int nchan) {}
void DMA_schedule(int nchan) {}
void DMA_init (int high_page_enable) {}
void DMA_register_channel (int nchan,
                           DMA_transfer_handler transfer_handler,
                           void *opaque)
{
}

161
static int fw_cfg_boot_set(void *opaque, const char *boot_device)
B
blueswir1 已提交
162
{
163
    fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
B
blueswir1 已提交
164 165 166
    return 0;
}

A
Anthony Liguori 已提交
167 168
static void nvram_init(m48t59_t *nvram, uint8_t *macaddr, const char *cmdline,
                       const char *boot_devices, ram_addr_t RAM_size,
B
blueswir1 已提交
169 170
                       uint32_t kernel_size,
                       int width, int height, int depth,
171
                       int nvram_machine_id, const char *arch)
B
bellard 已提交
172
{
B
blueswir1 已提交
173
    unsigned int i;
B
blueswir1 已提交
174
    uint32_t start, end;
B
blueswir1 已提交
175 176 177 178
    uint8_t image[0x1ff0];
    struct OpenBIOS_nvpart_v1 *part_header;

    memset(image, '\0', sizeof(image));
B
bellard 已提交
179

180
    start = 0;
B
bellard 已提交
181

B
blueswir1 已提交
182 183
    // OpenBIOS nvram variables
    // Variable partition
B
blueswir1 已提交
184 185
    part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
    part_header->signature = OPENBIOS_PART_SYSTEM;
B
blueswir1 已提交
186
    pstrcpy(part_header->name, sizeof(part_header->name), "system");
B
blueswir1 已提交
187

B
blueswir1 已提交
188
    end = start + sizeof(struct OpenBIOS_nvpart_v1);
B
blueswir1 已提交
189
    for (i = 0; i < nb_prom_envs; i++)
B
blueswir1 已提交
190 191 192 193
        end = OpenBIOS_set_var(image, end, prom_envs[i]);

    // End marker
    image[end++] = '\0';
B
blueswir1 已提交
194 195

    end = start + ((end - start + 15) & ~15);
B
blueswir1 已提交
196
    OpenBIOS_finish_partition(part_header, end - start);
B
blueswir1 已提交
197 198 199

    // free partition
    start = end;
B
blueswir1 已提交
200 201
    part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
    part_header->signature = OPENBIOS_PART_FREE;
B
blueswir1 已提交
202
    pstrcpy(part_header->name, sizeof(part_header->name), "free");
B
blueswir1 已提交
203 204

    end = 0x1fd0;
B
blueswir1 已提交
205 206
    OpenBIOS_finish_partition(part_header, end - start);

207 208
    Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr,
                    nvram_machine_id);
B
blueswir1 已提交
209 210 211

    for (i = 0; i < sizeof(image); i++)
        m48t59_write(nvram, i, image[i]);
B
bellard 已提交
212 213
}

214
static DeviceState *slavio_intctl;
B
bellard 已提交
215

A
aliguori 已提交
216
void pic_info(Monitor *mon)
B
bellard 已提交
217
{
218
    if (slavio_intctl)
A
aliguori 已提交
219
        slavio_pic_info(mon, slavio_intctl);
B
bellard 已提交
220 221
}

A
aliguori 已提交
222
void irq_info(Monitor *mon)
B
bellard 已提交
223
{
224
    if (slavio_intctl)
A
aliguori 已提交
225
        slavio_irq_info(mon, slavio_intctl);
B
bellard 已提交
226 227
}

B
blueswir1 已提交
228 229 230 231 232 233 234 235 236 237 238
void cpu_check_irqs(CPUState *env)
{
    if (env->pil_in && (env->interrupt_index == 0 ||
                        (env->interrupt_index & ~15) == TT_EXTINT)) {
        unsigned int i;

        for (i = 15; i > 0; i--) {
            if (env->pil_in & (1 << i)) {
                int old_interrupt = env->interrupt_index;

                env->interrupt_index = TT_EXTINT | i;
239 240
                if (old_interrupt != env->interrupt_index) {
                    DPRINTF("Set CPU IRQ %d\n", i);
B
blueswir1 已提交
241
                    cpu_interrupt(env, CPU_INTERRUPT_HARD);
242
                }
B
blueswir1 已提交
243 244 245 246
                break;
            }
        }
    } else if (!env->pil_in && (env->interrupt_index & ~15) == TT_EXTINT) {
247
        DPRINTF("Reset CPU IRQ %d\n", env->interrupt_index & 15);
B
blueswir1 已提交
248 249 250 251 252
        env->interrupt_index = 0;
        cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
    }
}

253 254 255 256 257 258 259
static void cpu_set_irq(void *opaque, int irq, int level)
{
    CPUState *env = opaque;

    if (level) {
        DPRINTF("Raise CPU IRQ %d\n", irq);
        env->halted = 0;
B
blueswir1 已提交
260 261
        env->pil_in |= 1 << irq;
        cpu_check_irqs(env);
262 263
    } else {
        DPRINTF("Lower CPU IRQ %d\n", irq);
B
blueswir1 已提交
264 265
        env->pil_in &= ~(1 << irq);
        cpu_check_irqs(env);
266 267 268 269 270 271 272
    }
}

static void dummy_cpu_set_irq(void *opaque, int irq, int level)
{
}

B
bellard 已提交
273 274 275
static void main_cpu_reset(void *opaque)
{
    CPUState *env = opaque;
276 277 278 279 280 281 282 283 284

    cpu_reset(env);
    env->halted = 0;
}

static void secondary_cpu_reset(void *opaque)
{
    CPUState *env = opaque;

B
bellard 已提交
285
    cpu_reset(env);
286
    env->halted = 1;
B
bellard 已提交
287 288
}

B
blueswir1 已提交
289 290 291 292 293 294
static void cpu_halt_signal(void *opaque, int irq, int level)
{
    if (level && cpu_single_env)
        cpu_interrupt(cpu_single_env, CPU_INTERRUPT_HALT);
}

295
static unsigned long sun4m_load_kernel(const char *kernel_filename,
296
                                       const char *initrd_filename,
A
Anthony Liguori 已提交
297
                                       ram_addr_t RAM_size)
298 299 300 301 302 303 304 305 306
{
    int linux_boot;
    unsigned int i;
    long initrd_size, kernel_size;

    linux_boot = (kernel_filename != NULL);

    kernel_size = 0;
    if (linux_boot) {
B
Blue Swirl 已提交
307 308 309 310 311 312 313
        int bswap_needed;

#ifdef BSWAP_NEEDED
        bswap_needed = 1;
#else
        bswap_needed = 0;
#endif
314
        kernel_size = load_elf(kernel_filename, -0xf0000000ULL, NULL, NULL,
B
Blue Swirl 已提交
315
                               NULL, 1, ELF_MACHINE, 0);
316
        if (kernel_size < 0)
317
            kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
B
Blue Swirl 已提交
318 319
                                    RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
                                    TARGET_PAGE_SIZE);
320
        if (kernel_size < 0)
321 322 323
            kernel_size = load_image_targphys(kernel_filename,
                                              KERNEL_LOAD_ADDR,
                                              RAM_size - KERNEL_LOAD_ADDR);
324 325 326 327 328 329 330 331 332
        if (kernel_size < 0) {
            fprintf(stderr, "qemu: could not load kernel '%s'\n",
                    kernel_filename);
            exit(1);
        }

        /* load initrd */
        initrd_size = 0;
        if (initrd_filename) {
333 334 335
            initrd_size = load_image_targphys(initrd_filename,
                                              INITRD_LOAD_ADDR,
                                              RAM_size - INITRD_LOAD_ADDR);
336 337 338 339 340 341 342 343
            if (initrd_size < 0) {
                fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
                        initrd_filename);
                exit(1);
            }
        }
        if (initrd_size > 0) {
            for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
344 345 346
                if (ldl_phys(KERNEL_LOAD_ADDR + i) == 0x48647253) { // HdrS
                    stl_phys(KERNEL_LOAD_ADDR + i + 16, INITRD_LOAD_ADDR);
                    stl_phys(KERNEL_LOAD_ADDR + i + 20, initrd_size);
347 348 349 350 351 352 353 354
                    break;
                }
            }
        }
    }
    return kernel_size;
}

A
Anthony Liguori 已提交
355
static void *iommu_init(target_phys_addr_t addr, uint32_t version, qemu_irq irq)
356 357 358 359 360 361
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "iommu");
    qdev_prop_set_uint32(dev, "version", version);
M
Markus Armbruster 已提交
362
    qdev_init_nofail(dev);
363 364 365 366 367 368 369
    s = sysbus_from_qdev(dev);
    sysbus_connect_irq(s, 0, irq);
    sysbus_mmio_map(s, 0, addr);

    return s;
}

A
Anthony Liguori 已提交
370
static void *sparc32_dma_init(target_phys_addr_t daddr, qemu_irq parent_irq,
371 372 373 374 375 376 377
                              void *iommu, qemu_irq *dev_irq)
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "sparc32_dma");
    qdev_prop_set_ptr(dev, "iommu_opaque", iommu);
M
Markus Armbruster 已提交
378
    qdev_init_nofail(dev);
379 380 381 382 383 384 385 386
    s = sysbus_from_qdev(dev);
    sysbus_connect_irq(s, 0, parent_irq);
    *dev_irq = qdev_get_gpio_in(dev, 0);
    sysbus_mmio_map(s, 0, daddr);

    return s;
}

A
Anthony Liguori 已提交
387
static void lance_init(NICInfo *nd, target_phys_addr_t leaddr,
388
                       void *dma_opaque, qemu_irq irq)
P
Paul Brook 已提交
389 390 391
{
    DeviceState *dev;
    SysBusDevice *s;
392
    qemu_irq reset;
P
Paul Brook 已提交
393 394 395 396

    qemu_check_nic_model(&nd_table[0], "lance");

    dev = qdev_create(NULL, "lance");
G
Gerd Hoffmann 已提交
397
    dev->nd = nd;
B
Blue Swirl 已提交
398
    qdev_prop_set_ptr(dev, "dma", dma_opaque);
M
Markus Armbruster 已提交
399
    qdev_init_nofail(dev);
P
Paul Brook 已提交
400 401 402
    s = sysbus_from_qdev(dev);
    sysbus_mmio_map(s, 0, leaddr);
    sysbus_connect_irq(s, 0, irq);
403 404
    reset = qdev_get_gpio_in(dev, 0);
    qdev_connect_gpio_out(dma_opaque, 0, reset);
P
Paul Brook 已提交
405 406
}

A
Anthony Liguori 已提交
407 408
static DeviceState *slavio_intctl_init(target_phys_addr_t addr,
                                       target_phys_addr_t addrg,
B
Blue Swirl 已提交
409
                                       qemu_irq **parent_irq)
410 411 412 413 414 415
{
    DeviceState *dev;
    SysBusDevice *s;
    unsigned int i, j;

    dev = qdev_create(NULL, "slavio_intctl");
M
Markus Armbruster 已提交
416
    qdev_init_nofail(dev);
417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435

    s = sysbus_from_qdev(dev);

    for (i = 0; i < MAX_CPUS; i++) {
        for (j = 0; j < MAX_PILS; j++) {
            sysbus_connect_irq(s, i * MAX_PILS + j, parent_irq[i][j]);
        }
    }
    sysbus_mmio_map(s, 0, addrg);
    for (i = 0; i < MAX_CPUS; i++) {
        sysbus_mmio_map(s, i + 1, addr + i * TARGET_PAGE_SIZE);
    }

    return dev;
}

#define SYS_TIMER_OFFSET      0x10000ULL
#define CPU_TIMER_OFFSET(cpu) (0x1000ULL * cpu)

A
Anthony Liguori 已提交
436
static void slavio_timer_init_all(target_phys_addr_t addr, qemu_irq master_irq,
437 438 439 440 441 442 443 444
                                  qemu_irq *cpu_irqs, unsigned int num_cpus)
{
    DeviceState *dev;
    SysBusDevice *s;
    unsigned int i;

    dev = qdev_create(NULL, "slavio_timer");
    qdev_prop_set_uint32(dev, "num_cpus", num_cpus);
M
Markus Armbruster 已提交
445
    qdev_init_nofail(dev);
446 447 448 449 450
    s = sysbus_from_qdev(dev);
    sysbus_connect_irq(s, 0, master_irq);
    sysbus_mmio_map(s, 0, addr + SYS_TIMER_OFFSET);

    for (i = 0; i < MAX_CPUS; i++) {
A
Anthony Liguori 已提交
451
        sysbus_mmio_map(s, i + 1, addr + (target_phys_addr_t)CPU_TIMER_OFFSET(i));
452 453 454 455 456 457 458 459 460 461
        sysbus_connect_irq(s, i + 1, cpu_irqs[i]);
    }
}

#define MISC_LEDS 0x01600000
#define MISC_CFG  0x01800000
#define MISC_DIAG 0x01a00000
#define MISC_MDM  0x01b00000
#define MISC_SYS  0x01f00000

A
Anthony Liguori 已提交
462 463 464
static void slavio_misc_init(target_phys_addr_t base,
                             target_phys_addr_t aux1_base,
                             target_phys_addr_t aux2_base, qemu_irq irq,
465
                             qemu_irq fdc_tc)
466 467 468 469 470
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "slavio_misc");
M
Markus Armbruster 已提交
471
    qdev_init_nofail(dev);
472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497
    s = sysbus_from_qdev(dev);
    if (base) {
        /* 8 bit registers */
        /* Slavio control */
        sysbus_mmio_map(s, 0, base + MISC_CFG);
        /* Diagnostics */
        sysbus_mmio_map(s, 1, base + MISC_DIAG);
        /* Modem control */
        sysbus_mmio_map(s, 2, base + MISC_MDM);
        /* 16 bit registers */
        /* ss600mp diag LEDs */
        sysbus_mmio_map(s, 3, base + MISC_LEDS);
        /* 32 bit registers */
        /* System control */
        sysbus_mmio_map(s, 4, base + MISC_SYS);
    }
    if (aux1_base) {
        /* AUX 1 (Misc System Functions) */
        sysbus_mmio_map(s, 5, aux1_base);
    }
    if (aux2_base) {
        /* AUX 2 (Software Powerdown Control) */
        sysbus_mmio_map(s, 6, aux2_base);
    }
    sysbus_connect_irq(s, 0, irq);
    sysbus_connect_irq(s, 1, fdc_tc);
B
Blue Swirl 已提交
498
    qemu_system_powerdown = qdev_get_gpio_in(dev, 0);
499 500
}

A
Anthony Liguori 已提交
501
static void ecc_init(target_phys_addr_t base, qemu_irq irq, uint32_t version)
502 503 504 505 506 507
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "eccmemctl");
    qdev_prop_set_uint32(dev, "version", version);
M
Markus Armbruster 已提交
508
    qdev_init_nofail(dev);
509 510 511 512 513 514 515 516
    s = sysbus_from_qdev(dev);
    sysbus_connect_irq(s, 0, irq);
    sysbus_mmio_map(s, 0, base);
    if (version == 0) { // SS-600MP only
        sysbus_mmio_map(s, 1, base + 0x1000);
    }
}

A
Anthony Liguori 已提交
517
static void apc_init(target_phys_addr_t power_base, qemu_irq cpu_halt)
518 519 520 521 522
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "apc");
M
Markus Armbruster 已提交
523
    qdev_init_nofail(dev);
524 525 526 527 528 529
    s = sysbus_from_qdev(dev);
    /* Power management (APC) XXX: not a Slavio device */
    sysbus_mmio_map(s, 0, power_base);
    sysbus_connect_irq(s, 0, cpu_halt);
}

A
Anthony Liguori 已提交
530
static void tcx_init(target_phys_addr_t addr, int vram_size, int width,
531 532 533 534 535 536 537 538 539 540 541
                     int height, int depth)
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "SUNW,tcx");
    qdev_prop_set_taddr(dev, "addr", addr);
    qdev_prop_set_uint32(dev, "vram_size", vram_size);
    qdev_prop_set_uint16(dev, "width", width);
    qdev_prop_set_uint16(dev, "height", height);
    qdev_prop_set_uint16(dev, "depth", depth);
M
Markus Armbruster 已提交
542
    qdev_init_nofail(dev);
543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562
    s = sysbus_from_qdev(dev);
    /* 8-bit plane */
    sysbus_mmio_map(s, 0, addr + 0x00800000ULL);
    /* DAC */
    sysbus_mmio_map(s, 1, addr + 0x00200000ULL);
    /* TEC (dummy) */
    sysbus_mmio_map(s, 2, addr + 0x00700000ULL);
    /* THC 24 bit: NetBSD writes here even with 8-bit display: dummy */
    sysbus_mmio_map(s, 3, addr + 0x00301000ULL);
    if (depth == 24) {
        /* 24-bit plane */
        sysbus_mmio_map(s, 4, addr + 0x02000000ULL);
        /* Control plane */
        sysbus_mmio_map(s, 5, addr + 0x0a000000ULL);
    } else {
        /* THC 8 bit (dummy) */
        sysbus_mmio_map(s, 4, addr + 0x00300000ULL);
    }
}

B
Blue Swirl 已提交
563 564 565
/* NCR89C100/MACIO Internal ID register */
static const uint8_t idreg_data[] = { 0xfe, 0x81, 0x01, 0x03 };

A
Anthony Liguori 已提交
566
static void idreg_init(target_phys_addr_t addr)
B
Blue Swirl 已提交
567 568 569 570 571
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "macio_idreg");
M
Markus Armbruster 已提交
572
    qdev_init_nofail(dev);
B
Blue Swirl 已提交
573 574 575 576 577 578
    s = sysbus_from_qdev(dev);

    sysbus_mmio_map(s, 0, addr);
    cpu_physical_memory_write_rom(addr, idreg_data, sizeof(idreg_data));
}

579
static int idreg_init1(SysBusDevice *dev)
B
Blue Swirl 已提交
580
{
A
Anthony Liguori 已提交
581
    ram_addr_t idreg_offset;
B
Blue Swirl 已提交
582 583 584

    idreg_offset = qemu_ram_alloc(sizeof(idreg_data));
    sysbus_init_mmio(dev, sizeof(idreg_data), idreg_offset | IO_MEM_ROM);
585
    return 0;
B
Blue Swirl 已提交
586 587 588 589 590 591 592 593 594 595 596 597 598 599 600
}

static SysBusDeviceInfo idreg_info = {
    .init = idreg_init1,
    .qdev.name  = "macio_idreg",
    .qdev.size  = sizeof(SysBusDevice),
};

static void idreg_register_devices(void)
{
    sysbus_register_withprop(&idreg_info);
}

device_init(idreg_register_devices);

B
Blue Swirl 已提交
601
/* Boot PROM (OpenBIOS) */
A
Anthony Liguori 已提交
602
static void prom_init(target_phys_addr_t addr, const char *bios_name)
B
Blue Swirl 已提交
603 604 605 606 607 608 609
{
    DeviceState *dev;
    SysBusDevice *s;
    char *filename;
    int ret;

    dev = qdev_create(NULL, "openprom");
M
Markus Armbruster 已提交
610
    qdev_init_nofail(dev);
B
Blue Swirl 已提交
611 612 613 614 615 616 617 618 619 620
    s = sysbus_from_qdev(dev);

    sysbus_mmio_map(s, 0, addr);

    /* load boot prom */
    if (bios_name == NULL) {
        bios_name = PROM_FILENAME;
    }
    filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
    if (filename) {
B
Blue Swirl 已提交
621 622
        ret = load_elf(filename, addr - PROM_VADDR, NULL, NULL, NULL,
                       1, ELF_MACHINE, 0);
B
Blue Swirl 已提交
623 624 625 626 627 628 629 630 631 632 633 634 635
        if (ret < 0 || ret > PROM_SIZE_MAX) {
            ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
        }
        qemu_free(filename);
    } else {
        ret = -1;
    }
    if (ret < 0 || ret > PROM_SIZE_MAX) {
        fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name);
        exit(1);
    }
}

636
static int prom_init1(SysBusDevice *dev)
B
Blue Swirl 已提交
637
{
A
Anthony Liguori 已提交
638
    ram_addr_t prom_offset;
B
Blue Swirl 已提交
639 640 641

    prom_offset = qemu_ram_alloc(PROM_SIZE_MAX);
    sysbus_init_mmio(dev, PROM_SIZE_MAX, prom_offset | IO_MEM_ROM);
642
    return 0;
B
Blue Swirl 已提交
643 644 645 646 647 648
}

static SysBusDeviceInfo prom_info = {
    .init = prom_init1,
    .qdev.name  = "openprom",
    .qdev.size  = sizeof(SysBusDevice),
G
Gerd Hoffmann 已提交
649 650
    .qdev.props = (Property[]) {
        {/* end of property list */}
B
Blue Swirl 已提交
651 652 653 654 655 656 657 658 659 660
    }
};

static void prom_register_devices(void)
{
    sysbus_register_withprop(&prom_info);
}

device_init(prom_register_devices);

G
Gerd Hoffmann 已提交
661 662 663
typedef struct RamDevice
{
    SysBusDevice busdev;
664
    uint64_t size;
G
Gerd Hoffmann 已提交
665 666
} RamDevice;

B
Blue Swirl 已提交
667
/* System RAM */
668
static int ram_init1(SysBusDevice *dev)
B
Blue Swirl 已提交
669
{
A
Anthony Liguori 已提交
670
    ram_addr_t RAM_size, ram_offset;
G
Gerd Hoffmann 已提交
671
    RamDevice *d = FROM_SYSBUS(RamDevice, dev);
B
Blue Swirl 已提交
672

G
Gerd Hoffmann 已提交
673
    RAM_size = d->size;
B
Blue Swirl 已提交
674 675 676

    ram_offset = qemu_ram_alloc(RAM_size);
    sysbus_init_mmio(dev, RAM_size, ram_offset);
677
    return 0;
B
Blue Swirl 已提交
678 679
}

A
Anthony Liguori 已提交
680
static void ram_init(target_phys_addr_t addr, ram_addr_t RAM_size,
B
Blue Swirl 已提交
681 682 683 684
                     uint64_t max_mem)
{
    DeviceState *dev;
    SysBusDevice *s;
G
Gerd Hoffmann 已提交
685
    RamDevice *d;
B
Blue Swirl 已提交
686 687 688 689 690 691 692 693 694 695 696 697

    /* allocate RAM */
    if ((uint64_t)RAM_size > max_mem) {
        fprintf(stderr,
                "qemu: Too much memory for this machine: %d, maximum %d\n",
                (unsigned int)(RAM_size / (1024 * 1024)),
                (unsigned int)(max_mem / (1024 * 1024)));
        exit(1);
    }
    dev = qdev_create(NULL, "memory");
    s = sysbus_from_qdev(dev);

G
Gerd Hoffmann 已提交
698 699
    d = FROM_SYSBUS(RamDevice, s);
    d->size = RAM_size;
M
Markus Armbruster 已提交
700
    qdev_init_nofail(dev);
G
Gerd Hoffmann 已提交
701

B
Blue Swirl 已提交
702 703 704 705 706 707
    sysbus_mmio_map(s, 0, addr);
}

static SysBusDeviceInfo ram_info = {
    .init = ram_init1,
    .qdev.name  = "memory",
G
Gerd Hoffmann 已提交
708 709
    .qdev.size  = sizeof(RamDevice),
    .qdev.props = (Property[]) {
710 711
        DEFINE_PROP_UINT64("size", RamDevice, size, 0),
        DEFINE_PROP_END_OF_LIST(),
B
Blue Swirl 已提交
712 713 714 715 716 717 718 719 720 721
    }
};

static void ram_register_devices(void)
{
    sysbus_register_withprop(&ram_info);
}

device_init(ram_register_devices);

B
Blue Swirl 已提交
722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745
static CPUState *cpu_devinit(const char *cpu_model, unsigned int id,
                             uint64_t prom_addr, qemu_irq **cpu_irqs)
{
    CPUState *env;

    env = cpu_init(cpu_model);
    if (!env) {
        fprintf(stderr, "qemu: Unable to find Sparc CPU definition\n");
        exit(1);
    }

    cpu_sparc_set_id(env, id);
    if (id == 0) {
        qemu_register_reset(main_cpu_reset, env);
    } else {
        qemu_register_reset(secondary_cpu_reset, env);
        env->halted = 1;
    }
    *cpu_irqs = qemu_allocate_irqs(cpu_set_irq, env, MAX_PILS);
    env->prom_addr = prom_addr;

    return env;
}

A
Anthony Liguori 已提交
746
static void sun4m_hw_init(const struct sun4m_hwdef *hwdef, ram_addr_t RAM_size,
747
                          const char *boot_device,
748
                          const char *kernel_filename,
749 750
                          const char *kernel_cmdline,
                          const char *initrd_filename, const char *cpu_model)
751
{
B
Blue Swirl 已提交
752
    CPUState *envs[MAX_CPUS];
B
bellard 已提交
753
    unsigned int i;
P
Paul Brook 已提交
754
    void *iommu, *espdma, *ledma, *nvram;
755
    qemu_irq *cpu_irqs[MAX_CPUS], slavio_irq[32], slavio_cpu_irq[MAX_CPUS],
756
        espdma_irq, ledma_irq;
757
    qemu_irq esp_reset;
758
    qemu_irq fdc_tc;
B
blueswir1 已提交
759
    qemu_irq *cpu_halt;
B
blueswir1 已提交
760
    unsigned long kernel_size;
G
Gerd Hoffmann 已提交
761
    DriveInfo *fd[MAX_FD];
762
    void *fw_cfg;
763

B
bellard 已提交
764
    /* init CPUs */
765 766
    if (!cpu_model)
        cpu_model = hwdef->default_cpu_model;
767

B
bellard 已提交
768
    for(i = 0; i < smp_cpus; i++) {
B
Blue Swirl 已提交
769
        envs[i] = cpu_devinit(cpu_model, i, hwdef->slavio_base, &cpu_irqs[i]);
B
bellard 已提交
770
    }
771 772 773 774

    for (i = smp_cpus; i < MAX_CPUS; i++)
        cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);

775 776

    /* set up devices */
B
Blue Swirl 已提交
777 778
    ram_init(0, RAM_size, hwdef->max_mem);

B
Blue Swirl 已提交
779 780
    prom_init(hwdef->slavio_base, bios_name);

781 782
    slavio_intctl = slavio_intctl_init(hwdef->intctl_base,
                                       hwdef->intctl_base + 0x10000ULL,
B
Blue Swirl 已提交
783
                                       cpu_irqs);
784 785

    for (i = 0; i < 32; i++) {
786
        slavio_irq[i] = qdev_get_gpio_in(slavio_intctl, i);
787 788
    }
    for (i = 0; i < MAX_CPUS; i++) {
789
        slavio_cpu_irq[i] = qdev_get_gpio_in(slavio_intctl, 32 + i);
790
    }
791

792
    if (hwdef->idreg_base) {
B
Blue Swirl 已提交
793
        idreg_init(hwdef->idreg_base);
B
blueswir1 已提交
794 795
    }

796
    iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version,
797
                       slavio_irq[30]);
798

799
    espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[18],
800
                              iommu, &espdma_irq);
801

B
blueswir1 已提交
802
    ledma = sparc32_dma_init(hwdef->dma_base + 16ULL,
803
                             slavio_irq[16], iommu, &ledma_irq);
B
bellard 已提交
804

B
blueswir1 已提交
805 806 807 808
    if (graphic_depth != 8 && graphic_depth != 24) {
        fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
        exit (1);
    }
809
    tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height,
810
             graphic_depth);
811

812
    lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq);
813

814
    nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, 0x2000, 8);
B
blueswir1 已提交
815

816
    slavio_timer_init_all(hwdef->counter_base, slavio_irq[19], slavio_cpu_irq, smp_cpus);
B
blueswir1 已提交
817

818
    slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[14],
819
                              display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1);
B
bellard 已提交
820 821
    // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
    // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
822
    escc_init(hwdef->serial_base, slavio_irq[15], slavio_irq[15],
A
aurel32 已提交
823
              serial_hds[0], serial_hds[1], ESCC_CLOCK, 1);
B
blueswir1 已提交
824

B
blueswir1 已提交
825
    cpu_halt = qemu_allocate_irqs(cpu_halt_signal, NULL, 1);
826 827 828
    slavio_misc_init(hwdef->slavio_base, hwdef->aux1_base, hwdef->aux2_base,
                     slavio_irq[30], fdc_tc);

829 830 831
    if (hwdef->apc_base) {
        apc_init(hwdef->apc_base, cpu_halt[0]);
    }
B
blueswir1 已提交
832

833
    if (hwdef->fd_base) {
T
ths 已提交
834
        /* there is zero or one floppy drive */
835
        memset(fd, 0, sizeof(fd));
G
Gerd Hoffmann 已提交
836
        fd[0] = drive_get(IF_FLOPPY, 0, 0);
837
        sun4m_fdctrl_init(slavio_irq[22], hwdef->fd_base, fd,
838
                          &fdc_tc);
T
ths 已提交
839 840 841 842 843 844 845
    }

    if (drive_get_max_bus(IF_SCSI) > 0) {
        fprintf(stderr, "qemu: too many SCSI bus\n");
        exit(1);
    }

846
    esp_reset = qdev_get_gpio_in(espdma, 0);
P
Paul Brook 已提交
847 848
    esp_init(hwdef->esp_base, 2,
             espdma_memory_read, espdma_memory_write,
849 850
             espdma, espdma_irq, &esp_reset);

851

B
Blue Swirl 已提交
852 853
    if (hwdef->cs_base) {
        sysbus_create_simple("SUNW,CS4231", hwdef->cs_base,
854
                             slavio_irq[5]);
B
Blue Swirl 已提交
855
    }
856

857 858
    kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
                                    RAM_size);
859 860

    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
861
               boot_device, RAM_size, kernel_size, graphic_width,
862 863
               graphic_height, graphic_depth, hwdef->nvram_machine_id,
               "Sun4m");
864

865
    if (hwdef->ecc_base)
866
        ecc_init(hwdef->ecc_base, slavio_irq[28],
867
                 hwdef->ecc_version);
868 869 870

    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
871 872
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
873
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
874 875 876 877 878 879 880 881 882 883 884 885
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
    if (kernel_cmdline) {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
        pstrcpy_targphys(CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
    } else {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
    }
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]);
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
886 887
}

888 889 890 891 892 893 894 895 896 897 898 899 900 901 902
enum {
    ss2_id = 0,
    ss5_id = 32,
    vger_id,
    lx_id,
    ss4_id,
    scls_id,
    sbook_id,
    ss10_id = 64,
    ss20_id,
    ss600mp_id,
    ss1000_id = 96,
    ss2000_id,
};

903
static const struct sun4m_hwdef sun4m_hwdefs[] = {
904 905 906 907 908
    /* SS-5 */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .cs_base      = 0x6c000000,
B
blueswir1 已提交
909
        .slavio_base  = 0x70000000,
910 911 912 913 914 915
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
B
blueswir1 已提交
916
        .idreg_base   = 0x78000000,
917 918 919
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
920
        .apc_base     = 0x6a000000,
921 922
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
923 924
        .nvram_machine_id = 0x80,
        .machine_id = ss5_id,
925
        .iommu_version = 0x05000000,
926 927
        .max_mem = 0x10000000,
        .default_cpu_model = "Fujitsu MB86904",
B
blueswir1 已提交
928 929 930
    },
    /* SS-10 */
    {
931 932 933 934 935 936 937 938 939
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .fd_base      = 0xff1700000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
B
blueswir1 已提交
940
        .idreg_base   = 0xef0000000ULL,
941 942 943
        .dma_base     = 0xef0400000ULL,
        .esp_base     = 0xef0800000ULL,
        .le_base      = 0xef0c00000ULL,
944
        .apc_base     = 0xefa000000ULL, // XXX should not exist
945 946
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL,
947 948
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x10000000, // version 0, implementation 1
949 950
        .nvram_machine_id = 0x72,
        .machine_id = ss10_id,
951
        .iommu_version = 0x03000000,
B
blueswir1 已提交
952
        .max_mem = 0xf00000000ULL,
953
        .default_cpu_model = "TI SuperSparc II",
954
    },
955 956 957 958 959 960 961 962 963 964 965 966 967
    /* SS-600MP */
    {
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
        .dma_base     = 0xef0081000ULL,
        .esp_base     = 0xef0080000ULL,
        .le_base      = 0xef0060000ULL,
968
        .apc_base     = 0xefa000000ULL, // XXX should not exist
969 970
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL, // XXX should not exist
971 972
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x00000000, // version 0, implementation 0
973 974
        .nvram_machine_id = 0x71,
        .machine_id = ss600mp_id,
975
        .iommu_version = 0x01000000,
B
blueswir1 已提交
976
        .max_mem = 0xf00000000ULL,
977
        .default_cpu_model = "TI SuperSparc II",
978
    },
979 980 981 982 983 984 985 986 987 988 989
    /* SS-20 */
    {
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .fd_base      = 0xff1700000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
B
blueswir1 已提交
990
        .idreg_base   = 0xef0000000ULL,
991 992 993
        .dma_base     = 0xef0400000ULL,
        .esp_base     = 0xef0800000ULL,
        .le_base      = 0xef0c00000ULL,
994
        .apc_base     = 0xefa000000ULL, // XXX should not exist
B
blueswir1 已提交
995 996
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL,
997 998
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x20000000, // version 0, implementation 2
999 1000
        .nvram_machine_id = 0x72,
        .machine_id = ss20_id,
1001
        .iommu_version = 0x13000000,
B
blueswir1 已提交
1002
        .max_mem = 0xf00000000ULL,
1003 1004
        .default_cpu_model = "TI SuperSparc II",
    },
B
blueswir1 已提交
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022
    /* Voyager */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x71300000, // pmc
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1023 1024
        .nvram_machine_id = 0x80,
        .machine_id = vger_id,
B
blueswir1 已提交
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "Fujitsu MB86904",
    },
    /* LX */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1046 1047
        .nvram_machine_id = 0x80,
        .machine_id = lx_id,
B
blueswir1 已提交
1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
        .iommu_version = 0x04000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "TI MicroSparc I",
    },
    /* SS-4 */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .cs_base      = 0x6c000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1071 1072
        .nvram_machine_id = 0x80,
        .machine_id = ss4_id,
B
blueswir1 已提交
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "Fujitsu MB86904",
    },
    /* SPARCClassic */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1095 1096
        .nvram_machine_id = 0x80,
        .machine_id = scls_id,
B
blueswir1 已提交
1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "TI MicroSparc I",
    },
    /* SPARCbook */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000, // XXX
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1119 1120
        .nvram_machine_id = 0x80,
        .machine_id = sbook_id,
B
blueswir1 已提交
1121 1122 1123 1124
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "TI MicroSparc I",
    },
1125 1126 1127
};

/* SPARCstation 5 hardware initialisation */
A
Anthony Liguori 已提交
1128
static void ss5_init(ram_addr_t RAM_size,
1129
                     const char *boot_device,
1130 1131
                     const char *kernel_filename, const char *kernel_cmdline,
                     const char *initrd_filename, const char *cpu_model)
1132
{
1133
    sun4m_hw_init(&sun4m_hwdefs[0], RAM_size, boot_device, kernel_filename,
1134
                  kernel_cmdline, initrd_filename, cpu_model);
1135
}
B
bellard 已提交
1136

B
blueswir1 已提交
1137
/* SPARCstation 10 hardware initialisation */
A
Anthony Liguori 已提交
1138
static void ss10_init(ram_addr_t RAM_size,
1139
                      const char *boot_device,
1140 1141
                      const char *kernel_filename, const char *kernel_cmdline,
                      const char *initrd_filename, const char *cpu_model)
B
blueswir1 已提交
1142
{
1143
    sun4m_hw_init(&sun4m_hwdefs[1], RAM_size, boot_device, kernel_filename,
1144
                  kernel_cmdline, initrd_filename, cpu_model);
B
blueswir1 已提交
1145 1146
}

1147
/* SPARCserver 600MP hardware initialisation */
A
Anthony Liguori 已提交
1148
static void ss600mp_init(ram_addr_t RAM_size,
1149
                         const char *boot_device,
B
blueswir1 已提交
1150 1151
                         const char *kernel_filename,
                         const char *kernel_cmdline,
1152 1153
                         const char *initrd_filename, const char *cpu_model)
{
1154
    sun4m_hw_init(&sun4m_hwdefs[2], RAM_size, boot_device, kernel_filename,
1155
                  kernel_cmdline, initrd_filename, cpu_model);
1156 1157
}

1158
/* SPARCstation 20 hardware initialisation */
A
Anthony Liguori 已提交
1159
static void ss20_init(ram_addr_t RAM_size,
1160
                      const char *boot_device,
1161 1162 1163
                      const char *kernel_filename, const char *kernel_cmdline,
                      const char *initrd_filename, const char *cpu_model)
{
1164
    sun4m_hw_init(&sun4m_hwdefs[3], RAM_size, boot_device, kernel_filename,
B
blueswir1 已提交
1165 1166 1167
                  kernel_cmdline, initrd_filename, cpu_model);
}

B
blueswir1 已提交
1168
/* SPARCstation Voyager hardware initialisation */
A
Anthony Liguori 已提交
1169
static void vger_init(ram_addr_t RAM_size,
1170
                      const char *boot_device,
B
blueswir1 已提交
1171 1172 1173
                      const char *kernel_filename, const char *kernel_cmdline,
                      const char *initrd_filename, const char *cpu_model)
{
1174
    sun4m_hw_init(&sun4m_hwdefs[4], RAM_size, boot_device, kernel_filename,
B
blueswir1 已提交
1175 1176 1177 1178
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCstation LX hardware initialisation */
A
Anthony Liguori 已提交
1179
static void ss_lx_init(ram_addr_t RAM_size,
1180
                       const char *boot_device,
B
blueswir1 已提交
1181 1182 1183
                       const char *kernel_filename, const char *kernel_cmdline,
                       const char *initrd_filename, const char *cpu_model)
{
1184
    sun4m_hw_init(&sun4m_hwdefs[5], RAM_size, boot_device, kernel_filename,
B
blueswir1 已提交
1185 1186 1187 1188
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCstation 4 hardware initialisation */
A
Anthony Liguori 已提交
1189
static void ss4_init(ram_addr_t RAM_size,
1190
                     const char *boot_device,
B
blueswir1 已提交
1191 1192 1193
                     const char *kernel_filename, const char *kernel_cmdline,
                     const char *initrd_filename, const char *cpu_model)
{
1194
    sun4m_hw_init(&sun4m_hwdefs[6], RAM_size, boot_device, kernel_filename,
B
blueswir1 已提交
1195 1196 1197 1198
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCClassic hardware initialisation */
A
Anthony Liguori 已提交
1199
static void scls_init(ram_addr_t RAM_size,
1200
                      const char *boot_device,
B
blueswir1 已提交
1201 1202 1203
                      const char *kernel_filename, const char *kernel_cmdline,
                      const char *initrd_filename, const char *cpu_model)
{
1204
    sun4m_hw_init(&sun4m_hwdefs[7], RAM_size, boot_device, kernel_filename,
B
blueswir1 已提交
1205 1206 1207 1208
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCbook hardware initialisation */
A
Anthony Liguori 已提交
1209
static void sbook_init(ram_addr_t RAM_size,
1210
                       const char *boot_device,
B
blueswir1 已提交
1211 1212 1213
                       const char *kernel_filename, const char *kernel_cmdline,
                       const char *initrd_filename, const char *cpu_model)
{
1214
    sun4m_hw_init(&sun4m_hwdefs[8], RAM_size, boot_device, kernel_filename,
B
blueswir1 已提交
1215 1216 1217
                  kernel_cmdline, initrd_filename, cpu_model);
}

1218
static QEMUMachine ss5_machine = {
B
blueswir1 已提交
1219 1220 1221
    .name = "SS-5",
    .desc = "Sun4m platform, SPARCstation 5",
    .init = ss5_init,
1222
    .use_scsi = 1,
1223
    .is_default = 1,
B
bellard 已提交
1224
};
B
blueswir1 已提交
1225

1226
static QEMUMachine ss10_machine = {
B
blueswir1 已提交
1227 1228 1229
    .name = "SS-10",
    .desc = "Sun4m platform, SPARCstation 10",
    .init = ss10_init,
1230
    .use_scsi = 1,
B
blueswir1 已提交
1231
    .max_cpus = 4,
B
blueswir1 已提交
1232
};
1233

1234
static QEMUMachine ss600mp_machine = {
B
blueswir1 已提交
1235 1236 1237
    .name = "SS-600MP",
    .desc = "Sun4m platform, SPARCserver 600MP",
    .init = ss600mp_init,
1238
    .use_scsi = 1,
B
blueswir1 已提交
1239
    .max_cpus = 4,
1240
};
1241

1242
static QEMUMachine ss20_machine = {
B
blueswir1 已提交
1243 1244 1245
    .name = "SS-20",
    .desc = "Sun4m platform, SPARCstation 20",
    .init = ss20_init,
1246
    .use_scsi = 1,
B
blueswir1 已提交
1247
    .max_cpus = 4,
1248 1249
};

1250
static QEMUMachine voyager_machine = {
B
blueswir1 已提交
1251 1252 1253
    .name = "Voyager",
    .desc = "Sun4m platform, SPARCstation Voyager",
    .init = vger_init,
1254
    .use_scsi = 1,
B
blueswir1 已提交
1255 1256
};

1257
static QEMUMachine ss_lx_machine = {
B
blueswir1 已提交
1258 1259 1260
    .name = "LX",
    .desc = "Sun4m platform, SPARCstation LX",
    .init = ss_lx_init,
1261
    .use_scsi = 1,
B
blueswir1 已提交
1262 1263
};

1264
static QEMUMachine ss4_machine = {
B
blueswir1 已提交
1265 1266 1267
    .name = "SS-4",
    .desc = "Sun4m platform, SPARCstation 4",
    .init = ss4_init,
1268
    .use_scsi = 1,
B
blueswir1 已提交
1269 1270
};

1271
static QEMUMachine scls_machine = {
B
blueswir1 已提交
1272 1273 1274
    .name = "SPARCClassic",
    .desc = "Sun4m platform, SPARCClassic",
    .init = scls_init,
1275
    .use_scsi = 1,
B
blueswir1 已提交
1276 1277
};

1278
static QEMUMachine sbook_machine = {
B
blueswir1 已提交
1279 1280 1281
    .name = "SPARCbook",
    .desc = "Sun4m platform, SPARCbook",
    .init = sbook_init,
1282
    .use_scsi = 1,
B
blueswir1 已提交
1283 1284
};

1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305
static const struct sun4d_hwdef sun4d_hwdefs[] = {
    /* SS-1000 */
    {
        .iounit_bases   = {
            0xfe0200000ULL,
            0xfe1200000ULL,
            0xfe2200000ULL,
            0xfe3200000ULL,
            -1,
        },
        .tcx_base     = 0x820000000ULL,
        .slavio_base  = 0xf00000000ULL,
        .ms_kb_base   = 0xf00240000ULL,
        .serial_base  = 0xf00200000ULL,
        .nvram_base   = 0xf00280000ULL,
        .counter_base = 0xf00300000ULL,
        .espdma_base  = 0x800081000ULL,
        .esp_base     = 0x800080000ULL,
        .ledma_base   = 0x800040000ULL,
        .le_base      = 0x800060000ULL,
        .sbi_base     = 0xf02800000ULL,
1306 1307
        .nvram_machine_id = 0x80,
        .machine_id = ss1000_id,
1308
        .iounit_version = 0x03000000,
B
blueswir1 已提交
1309
        .max_mem = 0xf00000000ULL,
1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331
        .default_cpu_model = "TI SuperSparc II",
    },
    /* SS-2000 */
    {
        .iounit_bases   = {
            0xfe0200000ULL,
            0xfe1200000ULL,
            0xfe2200000ULL,
            0xfe3200000ULL,
            0xfe4200000ULL,
        },
        .tcx_base     = 0x820000000ULL,
        .slavio_base  = 0xf00000000ULL,
        .ms_kb_base   = 0xf00240000ULL,
        .serial_base  = 0xf00200000ULL,
        .nvram_base   = 0xf00280000ULL,
        .counter_base = 0xf00300000ULL,
        .espdma_base  = 0x800081000ULL,
        .esp_base     = 0x800080000ULL,
        .ledma_base   = 0x800040000ULL,
        .le_base      = 0x800060000ULL,
        .sbi_base     = 0xf02800000ULL,
1332 1333
        .nvram_machine_id = 0x80,
        .machine_id = ss2000_id,
1334
        .iounit_version = 0x03000000,
B
blueswir1 已提交
1335
        .max_mem = 0xf00000000ULL,
1336 1337 1338 1339
        .default_cpu_model = "TI SuperSparc II",
    },
};

A
Anthony Liguori 已提交
1340
static DeviceState *sbi_init(target_phys_addr_t addr, qemu_irq **parent_irq)
1341 1342 1343 1344 1345 1346
{
    DeviceState *dev;
    SysBusDevice *s;
    unsigned int i;

    dev = qdev_create(NULL, "sbi");
M
Markus Armbruster 已提交
1347
    qdev_init_nofail(dev);
1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359

    s = sysbus_from_qdev(dev);

    for (i = 0; i < MAX_CPUS; i++) {
        sysbus_connect_irq(s, i, *parent_irq[i]);
    }

    sysbus_mmio_map(s, 0, addr);

    return dev;
}

A
Anthony Liguori 已提交
1360
static void sun4d_hw_init(const struct sun4d_hwdef *hwdef, ram_addr_t RAM_size,
1361
                          const char *boot_device,
1362
                          const char *kernel_filename,
1363 1364 1365
                          const char *kernel_cmdline,
                          const char *initrd_filename, const char *cpu_model)
{
B
Blue Swirl 已提交
1366
    CPUState *envs[MAX_CPUS];
1367
    unsigned int i;
B
Blue Swirl 已提交
1368 1369
    void *iounits[MAX_IOUNITS], *espdma, *ledma, *nvram;
    qemu_irq *cpu_irqs[MAX_CPUS], sbi_irq[32], sbi_cpu_irq[MAX_CPUS],
1370
        espdma_irq, ledma_irq;
1371
    qemu_irq esp_reset;
B
blueswir1 已提交
1372
    unsigned long kernel_size;
1373
    void *fw_cfg;
B
Blue Swirl 已提交
1374
    DeviceState *dev;
1375 1376 1377 1378 1379

    /* init CPUs */
    if (!cpu_model)
        cpu_model = hwdef->default_cpu_model;

B
Blue Swirl 已提交
1380 1381
    for(i = 0; i < smp_cpus; i++) {
        envs[i] = cpu_devinit(cpu_model, i, hwdef->slavio_base, &cpu_irqs[i]);
1382 1383 1384 1385 1386 1387
    }

    for (i = smp_cpus; i < MAX_CPUS; i++)
        cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);

    /* set up devices */
B
Blue Swirl 已提交
1388 1389
    ram_init(0, RAM_size, hwdef->max_mem);

B
Blue Swirl 已提交
1390 1391
    prom_init(hwdef->slavio_base, bios_name);

B
Blue Swirl 已提交
1392 1393 1394 1395 1396 1397 1398 1399
    dev = sbi_init(hwdef->sbi_base, cpu_irqs);

    for (i = 0; i < 32; i++) {
        sbi_irq[i] = qdev_get_gpio_in(dev, i);
    }
    for (i = 0; i < MAX_CPUS; i++) {
        sbi_cpu_irq[i] = qdev_get_gpio_in(dev, 32 + i);
    }
1400 1401

    for (i = 0; i < MAX_IOUNITS; i++)
A
Anthony Liguori 已提交
1402
        if (hwdef->iounit_bases[i] != (target_phys_addr_t)-1)
1403 1404
            iounits[i] = iommu_init(hwdef->iounit_bases[i],
                                    hwdef->iounit_version,
1405
                                    sbi_irq[0]);
1406

1407
    espdma = sparc32_dma_init(hwdef->espdma_base, sbi_irq[3],
1408
                              iounits[0], &espdma_irq);
1409

1410
    ledma = sparc32_dma_init(hwdef->ledma_base, sbi_irq[4],
1411
                             iounits[0], &ledma_irq);
1412 1413 1414 1415 1416

    if (graphic_depth != 8 && graphic_depth != 24) {
        fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
        exit (1);
    }
1417
    tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height,
1418
             graphic_depth);
1419

1420
    lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq);
1421

1422
    nvram = m48t59_init(sbi_irq[0], hwdef->nvram_base, 0, 0x2000, 8);
1423

1424
    slavio_timer_init_all(hwdef->counter_base, sbi_irq[10], sbi_cpu_irq, smp_cpus);
1425

1426
    slavio_serial_ms_kbd_init(hwdef->ms_kb_base, sbi_irq[12],
1427
                              display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1);
1428 1429
    // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
    // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
1430
    escc_init(hwdef->serial_base, sbi_irq[12], sbi_irq[12],
A
aurel32 已提交
1431
              serial_hds[0], serial_hds[1], ESCC_CLOCK, 1);
1432 1433 1434 1435 1436 1437

    if (drive_get_max_bus(IF_SCSI) > 0) {
        fprintf(stderr, "qemu: too many SCSI bus\n");
        exit(1);
    }

1438
    esp_reset = qdev_get_gpio_in(espdma, 0);
P
Paul Brook 已提交
1439 1440
    esp_init(hwdef->esp_base, 2,
             espdma_memory_read, espdma_memory_write,
1441
             espdma, espdma_irq, &esp_reset);
1442

1443 1444
    kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
                                    RAM_size);
1445 1446 1447

    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
               boot_device, RAM_size, kernel_size, graphic_width,
1448 1449
               graphic_height, graphic_depth, hwdef->nvram_machine_id,
               "Sun4d");
1450 1451 1452

    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
1453 1454
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
    if (kernel_cmdline) {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
        pstrcpy_targphys(CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
    } else {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
    }
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]);
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
1468 1469 1470
}

/* SPARCserver 1000 hardware initialisation */
A
Anthony Liguori 已提交
1471
static void ss1000_init(ram_addr_t RAM_size,
1472
                        const char *boot_device,
1473 1474 1475
                        const char *kernel_filename, const char *kernel_cmdline,
                        const char *initrd_filename, const char *cpu_model)
{
1476
    sun4d_hw_init(&sun4d_hwdefs[0], RAM_size, boot_device, kernel_filename,
1477 1478 1479 1480
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCcenter 2000 hardware initialisation */
A
Anthony Liguori 已提交
1481
static void ss2000_init(ram_addr_t RAM_size,
1482
                        const char *boot_device,
1483 1484 1485
                        const char *kernel_filename, const char *kernel_cmdline,
                        const char *initrd_filename, const char *cpu_model)
{
1486
    sun4d_hw_init(&sun4d_hwdefs[1], RAM_size, boot_device, kernel_filename,
1487 1488 1489
                  kernel_cmdline, initrd_filename, cpu_model);
}

1490
static QEMUMachine ss1000_machine = {
B
blueswir1 已提交
1491 1492 1493
    .name = "SS-1000",
    .desc = "Sun4d platform, SPARCserver 1000",
    .init = ss1000_init,
1494
    .use_scsi = 1,
B
blueswir1 已提交
1495
    .max_cpus = 8,
1496 1497
};

1498
static QEMUMachine ss2000_machine = {
B
blueswir1 已提交
1499 1500 1501
    .name = "SS-2000",
    .desc = "Sun4d platform, SPARCcenter 2000",
    .init = ss2000_init,
1502
    .use_scsi = 1,
B
blueswir1 已提交
1503
    .max_cpus = 20,
1504
};
1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528

static const struct sun4c_hwdef sun4c_hwdefs[] = {
    /* SS-2 */
    {
        .iommu_base   = 0xf8000000,
        .tcx_base     = 0xfe000000,
        .slavio_base  = 0xf6000000,
        .intctl_base  = 0xf5000000,
        .counter_base = 0xf3000000,
        .ms_kb_base   = 0xf0000000,
        .serial_base  = 0xf1000000,
        .nvram_base   = 0xf2000000,
        .fd_base      = 0xf7200000,
        .dma_base     = 0xf8400000,
        .esp_base     = 0xf8800000,
        .le_base      = 0xf8c00000,
        .aux1_base    = 0xf7400003,
        .nvram_machine_id = 0x55,
        .machine_id = ss2_id,
        .max_mem = 0x10000000,
        .default_cpu_model = "Cypress CY7C601",
    },
};

A
Anthony Liguori 已提交
1529
static DeviceState *sun4c_intctl_init(target_phys_addr_t addr,
1530 1531 1532 1533 1534 1535 1536
                                      qemu_irq *parent_irq)
{
    DeviceState *dev;
    SysBusDevice *s;
    unsigned int i;

    dev = qdev_create(NULL, "sun4c_intctl");
M
Markus Armbruster 已提交
1537
    qdev_init_nofail(dev);
1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548

    s = sysbus_from_qdev(dev);

    for (i = 0; i < MAX_PILS; i++) {
        sysbus_connect_irq(s, i, parent_irq[i]);
    }
    sysbus_mmio_map(s, 0, addr);

    return dev;
}

A
Anthony Liguori 已提交
1549
static void sun4c_hw_init(const struct sun4c_hwdef *hwdef, ram_addr_t RAM_size,
1550
                          const char *boot_device,
1551
                          const char *kernel_filename,
1552 1553 1554 1555
                          const char *kernel_cmdline,
                          const char *initrd_filename, const char *cpu_model)
{
    CPUState *env;
P
Paul Brook 已提交
1556
    void *iommu, *espdma, *ledma, *nvram;
1557
    qemu_irq *cpu_irqs, slavio_irq[8], espdma_irq, ledma_irq;
1558
    qemu_irq esp_reset;
1559
    qemu_irq fdc_tc;
B
blueswir1 已提交
1560
    unsigned long kernel_size;
G
Gerd Hoffmann 已提交
1561
    DriveInfo *fd[MAX_FD];
1562
    void *fw_cfg;
1563 1564
    DeviceState *dev;
    unsigned int i;
1565 1566 1567 1568 1569

    /* init CPU */
    if (!cpu_model)
        cpu_model = hwdef->default_cpu_model;

B
Blue Swirl 已提交
1570
    env = cpu_devinit(cpu_model, 0, hwdef->slavio_base, &cpu_irqs);
1571 1572

    /* set up devices */
B
Blue Swirl 已提交
1573 1574
    ram_init(0, RAM_size, hwdef->max_mem);

B
Blue Swirl 已提交
1575 1576
    prom_init(hwdef->slavio_base, bios_name);

1577 1578 1579 1580 1581
    dev = sun4c_intctl_init(hwdef->intctl_base, cpu_irqs);

    for (i = 0; i < 8; i++) {
        slavio_irq[i] = qdev_get_gpio_in(dev, i);
    }
1582 1583

    iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version,
1584
                       slavio_irq[1]);
1585

1586
    espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[2],
1587
                              iommu, &espdma_irq);
1588 1589

    ledma = sparc32_dma_init(hwdef->dma_base + 16ULL,
1590
                             slavio_irq[3], iommu, &ledma_irq);
1591 1592 1593 1594 1595

    if (graphic_depth != 8 && graphic_depth != 24) {
        fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
        exit (1);
    }
1596
    tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height,
1597
             graphic_depth);
1598

1599
    lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq);
1600

1601
    nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, 0x800, 2);
1602

1603
    slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[1],
1604
                              display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1);
1605 1606
    // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
    // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
1607 1608
    escc_init(hwdef->serial_base, slavio_irq[1],
              slavio_irq[1], serial_hds[0], serial_hds[1],
A
aurel32 已提交
1609
              ESCC_CLOCK, 1);
1610

1611
    slavio_misc_init(0, hwdef->aux1_base, 0, slavio_irq[1], fdc_tc);
1612

A
Anthony Liguori 已提交
1613
    if (hwdef->fd_base != (target_phys_addr_t)-1) {
1614
        /* there is zero or one floppy drive */
1615
        memset(fd, 0, sizeof(fd));
G
Gerd Hoffmann 已提交
1616
        fd[0] = drive_get(IF_FLOPPY, 0, 0);
1617
        sun4m_fdctrl_init(slavio_irq[1], hwdef->fd_base, fd,
1618
                          &fdc_tc);
1619 1620 1621 1622 1623 1624 1625
    }

    if (drive_get_max_bus(IF_SCSI) > 0) {
        fprintf(stderr, "qemu: too many SCSI bus\n");
        exit(1);
    }

1626
    esp_reset = qdev_get_gpio_in(espdma, 0);
P
Paul Brook 已提交
1627 1628
    esp_init(hwdef->esp_base, 2,
             espdma_memory_read, espdma_memory_write,
1629
             espdma, espdma_irq, &esp_reset);
1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642

    kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
                                    RAM_size);

    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
               boot_device, RAM_size, kernel_size, graphic_width,
               graphic_height, graphic_depth, hwdef->nvram_machine_id,
               "Sun4c");

    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
    if (kernel_cmdline) {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
        pstrcpy_targphys(CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
    } else {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
    }
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]);
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
1656 1657 1658
}

/* SPARCstation 2 hardware initialisation */
A
Anthony Liguori 已提交
1659
static void ss2_init(ram_addr_t RAM_size,
1660
                     const char *boot_device,
1661 1662 1663
                     const char *kernel_filename, const char *kernel_cmdline,
                     const char *initrd_filename, const char *cpu_model)
{
1664
    sun4c_hw_init(&sun4c_hwdefs[0], RAM_size, boot_device, kernel_filename,
1665 1666 1667
                  kernel_cmdline, initrd_filename, cpu_model);
}

1668
static QEMUMachine ss2_machine = {
1669 1670 1671 1672 1673
    .name = "SS-2",
    .desc = "Sun4c platform, SPARCstation 2",
    .init = ss2_init,
    .use_scsi = 1,
};
1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691

static void ss2_machine_init(void)
{
    qemu_register_machine(&ss5_machine);
    qemu_register_machine(&ss10_machine);
    qemu_register_machine(&ss600mp_machine);
    qemu_register_machine(&ss20_machine);
    qemu_register_machine(&voyager_machine);
    qemu_register_machine(&ss_lx_machine);
    qemu_register_machine(&ss4_machine);
    qemu_register_machine(&scls_machine);
    qemu_register_machine(&sbook_machine);
    qemu_register_machine(&ss1000_machine);
    qemu_register_machine(&ss2000_machine);
    qemu_register_machine(&ss2_machine);
}

machine_init(ss2_machine_init);