sun4m.c 54.0 KB
Newer Older
1
/*
B
blueswir1 已提交
2
 * QEMU Sun4m & Sun4d & Sun4c System Emulator
3
 *
B
bellard 已提交
4
 * Copyright (c) 2003-2005 Fabrice Bellard
5
 *
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
P
Paul Brook 已提交
24
#include "sysbus.h"
P
pbrook 已提交
25 26 27 28 29 30 31 32
#include "qemu-timer.h"
#include "sun4m.h"
#include "nvram.h"
#include "sparc32_dma.h"
#include "fdc.h"
#include "sysemu.h"
#include "net.h"
#include "boards.h"
B
blueswir1 已提交
33
#include "firmware_abi.h"
G
Gerd Hoffmann 已提交
34
#include "esp.h"
B
blueswir1 已提交
35 36
#include "pc.h"
#include "isa.h"
37
#include "fw_cfg.h"
38
#include "escc.h"
39
#include "empty_slot.h"
40
#include "qdev-addr.h"
B
Blue Swirl 已提交
41 42
#include "loader.h"
#include "elf.h"
B
blueswir1 已提交
43

44
//#define DEBUG_IRQ
45

46 47 48 49
/*
 * Sun4m architecture was used in the following machines:
 *
 * SPARCserver 6xxMP/xx
B
blueswir1 已提交
50 51
 * SPARCclassic (SPARCclassic Server)(SPARCstation LC) (4/15),
 * SPARCclassic X (4/10)
52 53 54 55 56 57 58
 * SPARCstation LX/ZX (4/30)
 * SPARCstation Voyager
 * SPARCstation 10/xx, SPARCserver 10/xx
 * SPARCstation 5, SPARCserver 5
 * SPARCstation 20/xx, SPARCserver 20
 * SPARCstation 4
 *
59 60 61 62 63
 * Sun4d architecture was used in the following machines:
 *
 * SPARCcenter 2000
 * SPARCserver 1000
 *
B
blueswir1 已提交
64 65 66 67 68 69 70
 * Sun4c architecture was used in the following machines:
 * SPARCstation 1/1+, SPARCserver 1/1+
 * SPARCstation SLC
 * SPARCstation IPC
 * SPARCstation ELC
 * SPARCstation IPX
 *
71 72 73
 * See for example: http://www.sunhelp.org/faq/sunref1.html
 */

74
#ifdef DEBUG_IRQ
75 76
#define DPRINTF(fmt, ...)                                       \
    do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
77
#else
78
#define DPRINTF(fmt, ...)
79 80
#endif

81
#define KERNEL_LOAD_ADDR     0x00004000
B
bellard 已提交
82
#define CMDLINE_ADDR         0x007ff000
B
bellard 已提交
83
#define INITRD_LOAD_ADDR     0x00800000
84
#define PROM_SIZE_MAX        (1024 * 1024)
B
blueswir1 已提交
85
#define PROM_VADDR           0xffd00000
B
blueswir1 已提交
86
#define PROM_FILENAME        "openbios-sparc32"
87
#define CFG_ADDR             0xd00000510ULL
88
#define FW_CFG_SUN4M_DEPTH   (FW_CFG_ARCH_LOCAL + 0x00)
89

B
bellard 已提交
90
#define MAX_CPUS 16
91
#define MAX_PILS 16
92

93 94
#define ESCC_CLOCK 4915200

95
struct sun4m_hwdef {
A
Anthony Liguori 已提交
96 97 98
    target_phys_addr_t iommu_base, slavio_base;
    target_phys_addr_t intctl_base, counter_base, nvram_base, ms_kb_base;
    target_phys_addr_t serial_base, fd_base;
A
Artyom Tarasenko 已提交
99
    target_phys_addr_t afx_base, idreg_base, dma_base, esp_base, le_base;
A
Anthony Liguori 已提交
100 101
    target_phys_addr_t tcx_base, cs_base, apc_base, aux1_base, aux2_base;
    target_phys_addr_t ecc_base;
102
    uint32_t ecc_version;
103 104
    uint8_t nvram_machine_id;
    uint16_t machine_id;
105
    uint32_t iommu_version;
106 107
    uint64_t max_mem;
    const char * const default_cpu_model;
108 109
};

110 111 112
#define MAX_IOUNITS 5

struct sun4d_hwdef {
A
Anthony Liguori 已提交
113 114 115 116 117 118 119
    target_phys_addr_t iounit_bases[MAX_IOUNITS], slavio_base;
    target_phys_addr_t counter_base, nvram_base, ms_kb_base;
    target_phys_addr_t serial_base;
    target_phys_addr_t espdma_base, esp_base;
    target_phys_addr_t ledma_base, le_base;
    target_phys_addr_t tcx_base;
    target_phys_addr_t sbi_base;
120 121
    uint8_t nvram_machine_id;
    uint16_t machine_id;
122 123 124 125 126
    uint32_t iounit_version;
    uint64_t max_mem;
    const char * const default_cpu_model;
};

127
struct sun4c_hwdef {
A
Anthony Liguori 已提交
128 129 130 131 132
    target_phys_addr_t iommu_base, slavio_base;
    target_phys_addr_t intctl_base, counter_base, nvram_base, ms_kb_base;
    target_phys_addr_t serial_base, fd_base;
    target_phys_addr_t idreg_base, dma_base, esp_base, le_base;
    target_phys_addr_t tcx_base, aux1_base;
133 134 135 136 137 138 139
    uint8_t nvram_machine_id;
    uint16_t machine_id;
    uint32_t iommu_version;
    uint64_t max_mem;
    const char * const default_cpu_model;
};

B
bellard 已提交
140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161
int DMA_get_channel_mode (int nchan)
{
    return 0;
}
int DMA_read_memory (int nchan, void *buf, int pos, int size)
{
    return 0;
}
int DMA_write_memory (int nchan, void *buf, int pos, int size)
{
    return 0;
}
void DMA_hold_DREQ (int nchan) {}
void DMA_release_DREQ (int nchan) {}
void DMA_schedule(int nchan) {}
void DMA_init (int high_page_enable) {}
void DMA_register_channel (int nchan,
                           DMA_transfer_handler transfer_handler,
                           void *opaque)
{
}

162
static int fw_cfg_boot_set(void *opaque, const char *boot_device)
B
blueswir1 已提交
163
{
164
    fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
B
blueswir1 已提交
165 166 167
    return 0;
}

168 169 170
static void nvram_init(M48t59State *nvram, uint8_t *macaddr,
                       const char *cmdline, const char *boot_devices,
                       ram_addr_t RAM_size, uint32_t kernel_size,
B
blueswir1 已提交
171
                       int width, int height, int depth,
172
                       int nvram_machine_id, const char *arch)
B
bellard 已提交
173
{
B
blueswir1 已提交
174
    unsigned int i;
B
blueswir1 已提交
175
    uint32_t start, end;
B
blueswir1 已提交
176 177 178 179
    uint8_t image[0x1ff0];
    struct OpenBIOS_nvpart_v1 *part_header;

    memset(image, '\0', sizeof(image));
B
bellard 已提交
180

181
    start = 0;
B
bellard 已提交
182

B
blueswir1 已提交
183 184
    // OpenBIOS nvram variables
    // Variable partition
B
blueswir1 已提交
185 186
    part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
    part_header->signature = OPENBIOS_PART_SYSTEM;
B
blueswir1 已提交
187
    pstrcpy(part_header->name, sizeof(part_header->name), "system");
B
blueswir1 已提交
188

B
blueswir1 已提交
189
    end = start + sizeof(struct OpenBIOS_nvpart_v1);
B
blueswir1 已提交
190
    for (i = 0; i < nb_prom_envs; i++)
B
blueswir1 已提交
191 192 193 194
        end = OpenBIOS_set_var(image, end, prom_envs[i]);

    // End marker
    image[end++] = '\0';
B
blueswir1 已提交
195 196

    end = start + ((end - start + 15) & ~15);
B
blueswir1 已提交
197
    OpenBIOS_finish_partition(part_header, end - start);
B
blueswir1 已提交
198 199 200

    // free partition
    start = end;
B
blueswir1 已提交
201 202
    part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
    part_header->signature = OPENBIOS_PART_FREE;
B
blueswir1 已提交
203
    pstrcpy(part_header->name, sizeof(part_header->name), "free");
B
blueswir1 已提交
204 205

    end = 0x1fd0;
B
blueswir1 已提交
206 207
    OpenBIOS_finish_partition(part_header, end - start);

208 209
    Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr,
                    nvram_machine_id);
B
blueswir1 已提交
210 211 212

    for (i = 0; i < sizeof(image); i++)
        m48t59_write(nvram, i, image[i]);
B
bellard 已提交
213 214
}

215
static DeviceState *slavio_intctl;
B
bellard 已提交
216

A
aliguori 已提交
217
void pic_info(Monitor *mon)
B
bellard 已提交
218
{
219
    if (slavio_intctl)
A
aliguori 已提交
220
        slavio_pic_info(mon, slavio_intctl);
B
bellard 已提交
221 222
}

A
aliguori 已提交
223
void irq_info(Monitor *mon)
B
bellard 已提交
224
{
225
    if (slavio_intctl)
A
aliguori 已提交
226
        slavio_irq_info(mon, slavio_intctl);
B
bellard 已提交
227 228
}

B
blueswir1 已提交
229 230 231 232 233 234 235 236 237 238 239
void cpu_check_irqs(CPUState *env)
{
    if (env->pil_in && (env->interrupt_index == 0 ||
                        (env->interrupt_index & ~15) == TT_EXTINT)) {
        unsigned int i;

        for (i = 15; i > 0; i--) {
            if (env->pil_in & (1 << i)) {
                int old_interrupt = env->interrupt_index;

                env->interrupt_index = TT_EXTINT | i;
240 241
                if (old_interrupt != env->interrupt_index) {
                    DPRINTF("Set CPU IRQ %d\n", i);
B
blueswir1 已提交
242
                    cpu_interrupt(env, CPU_INTERRUPT_HARD);
243
                }
B
blueswir1 已提交
244 245 246 247
                break;
            }
        }
    } else if (!env->pil_in && (env->interrupt_index & ~15) == TT_EXTINT) {
248
        DPRINTF("Reset CPU IRQ %d\n", env->interrupt_index & 15);
B
blueswir1 已提交
249 250 251 252 253
        env->interrupt_index = 0;
        cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
    }
}

254 255 256 257 258 259 260
static void cpu_set_irq(void *opaque, int irq, int level)
{
    CPUState *env = opaque;

    if (level) {
        DPRINTF("Raise CPU IRQ %d\n", irq);
        env->halted = 0;
B
blueswir1 已提交
261 262
        env->pil_in |= 1 << irq;
        cpu_check_irqs(env);
263 264
    } else {
        DPRINTF("Lower CPU IRQ %d\n", irq);
B
blueswir1 已提交
265 266
        env->pil_in &= ~(1 << irq);
        cpu_check_irqs(env);
267 268 269 270 271 272 273
    }
}

static void dummy_cpu_set_irq(void *opaque, int irq, int level)
{
}

B
bellard 已提交
274 275 276
static void main_cpu_reset(void *opaque)
{
    CPUState *env = opaque;
277 278 279 280 281 282 283 284 285

    cpu_reset(env);
    env->halted = 0;
}

static void secondary_cpu_reset(void *opaque)
{
    CPUState *env = opaque;

B
bellard 已提交
286
    cpu_reset(env);
287
    env->halted = 1;
B
bellard 已提交
288 289
}

B
blueswir1 已提交
290 291 292 293 294 295
static void cpu_halt_signal(void *opaque, int irq, int level)
{
    if (level && cpu_single_env)
        cpu_interrupt(cpu_single_env, CPU_INTERRUPT_HALT);
}

296 297 298 299 300
static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
{
    return addr - 0xf0000000ULL;
}

301
static unsigned long sun4m_load_kernel(const char *kernel_filename,
302
                                       const char *initrd_filename,
A
Anthony Liguori 已提交
303
                                       ram_addr_t RAM_size)
304 305 306 307
{
    int linux_boot;
    unsigned int i;
    long initrd_size, kernel_size;
308
    uint8_t *ptr;
309 310 311 312 313

    linux_boot = (kernel_filename != NULL);

    kernel_size = 0;
    if (linux_boot) {
B
Blue Swirl 已提交
314 315 316 317 318 319 320
        int bswap_needed;

#ifdef BSWAP_NEEDED
        bswap_needed = 1;
#else
        bswap_needed = 0;
#endif
321 322
        kernel_size = load_elf(kernel_filename, translate_kernel_address, NULL,
                               NULL, NULL, NULL, 1, ELF_MACHINE, 0);
323
        if (kernel_size < 0)
324
            kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
B
Blue Swirl 已提交
325 326
                                    RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
                                    TARGET_PAGE_SIZE);
327
        if (kernel_size < 0)
328 329 330
            kernel_size = load_image_targphys(kernel_filename,
                                              KERNEL_LOAD_ADDR,
                                              RAM_size - KERNEL_LOAD_ADDR);
331 332 333 334 335 336 337 338 339
        if (kernel_size < 0) {
            fprintf(stderr, "qemu: could not load kernel '%s'\n",
                    kernel_filename);
            exit(1);
        }

        /* load initrd */
        initrd_size = 0;
        if (initrd_filename) {
340 341 342
            initrd_size = load_image_targphys(initrd_filename,
                                              INITRD_LOAD_ADDR,
                                              RAM_size - INITRD_LOAD_ADDR);
343 344 345 346 347 348 349 350
            if (initrd_size < 0) {
                fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
                        initrd_filename);
                exit(1);
            }
        }
        if (initrd_size > 0) {
            for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
351 352 353 354
                ptr = rom_ptr(KERNEL_LOAD_ADDR + i);
                if (ldl_p(ptr) == 0x48647253) { // HdrS
                    stl_p(ptr + 16, INITRD_LOAD_ADDR);
                    stl_p(ptr + 20, initrd_size);
355 356 357 358 359 360 361 362
                    break;
                }
            }
        }
    }
    return kernel_size;
}

A
Anthony Liguori 已提交
363
static void *iommu_init(target_phys_addr_t addr, uint32_t version, qemu_irq irq)
364 365 366 367 368 369
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "iommu");
    qdev_prop_set_uint32(dev, "version", version);
M
Markus Armbruster 已提交
370
    qdev_init_nofail(dev);
371 372 373 374 375 376 377
    s = sysbus_from_qdev(dev);
    sysbus_connect_irq(s, 0, irq);
    sysbus_mmio_map(s, 0, addr);

    return s;
}

A
Anthony Liguori 已提交
378
static void *sparc32_dma_init(target_phys_addr_t daddr, qemu_irq parent_irq,
379 380 381 382 383 384 385
                              void *iommu, qemu_irq *dev_irq)
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "sparc32_dma");
    qdev_prop_set_ptr(dev, "iommu_opaque", iommu);
M
Markus Armbruster 已提交
386
    qdev_init_nofail(dev);
387 388 389 390 391 392 393 394
    s = sysbus_from_qdev(dev);
    sysbus_connect_irq(s, 0, parent_irq);
    *dev_irq = qdev_get_gpio_in(dev, 0);
    sysbus_mmio_map(s, 0, daddr);

    return s;
}

A
Anthony Liguori 已提交
395
static void lance_init(NICInfo *nd, target_phys_addr_t leaddr,
396
                       void *dma_opaque, qemu_irq irq)
P
Paul Brook 已提交
397 398 399
{
    DeviceState *dev;
    SysBusDevice *s;
400
    qemu_irq reset;
P
Paul Brook 已提交
401 402 403 404

    qemu_check_nic_model(&nd_table[0], "lance");

    dev = qdev_create(NULL, "lance");
405
    qdev_set_nic_properties(dev, nd);
B
Blue Swirl 已提交
406
    qdev_prop_set_ptr(dev, "dma", dma_opaque);
M
Markus Armbruster 已提交
407
    qdev_init_nofail(dev);
P
Paul Brook 已提交
408 409 410
    s = sysbus_from_qdev(dev);
    sysbus_mmio_map(s, 0, leaddr);
    sysbus_connect_irq(s, 0, irq);
411 412
    reset = qdev_get_gpio_in(dev, 0);
    qdev_connect_gpio_out(dma_opaque, 0, reset);
P
Paul Brook 已提交
413 414
}

A
Anthony Liguori 已提交
415 416
static DeviceState *slavio_intctl_init(target_phys_addr_t addr,
                                       target_phys_addr_t addrg,
B
Blue Swirl 已提交
417
                                       qemu_irq **parent_irq)
418 419 420 421 422 423
{
    DeviceState *dev;
    SysBusDevice *s;
    unsigned int i, j;

    dev = qdev_create(NULL, "slavio_intctl");
M
Markus Armbruster 已提交
424
    qdev_init_nofail(dev);
425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443

    s = sysbus_from_qdev(dev);

    for (i = 0; i < MAX_CPUS; i++) {
        for (j = 0; j < MAX_PILS; j++) {
            sysbus_connect_irq(s, i * MAX_PILS + j, parent_irq[i][j]);
        }
    }
    sysbus_mmio_map(s, 0, addrg);
    for (i = 0; i < MAX_CPUS; i++) {
        sysbus_mmio_map(s, i + 1, addr + i * TARGET_PAGE_SIZE);
    }

    return dev;
}

#define SYS_TIMER_OFFSET      0x10000ULL
#define CPU_TIMER_OFFSET(cpu) (0x1000ULL * cpu)

A
Anthony Liguori 已提交
444
static void slavio_timer_init_all(target_phys_addr_t addr, qemu_irq master_irq,
445 446 447 448 449 450 451 452
                                  qemu_irq *cpu_irqs, unsigned int num_cpus)
{
    DeviceState *dev;
    SysBusDevice *s;
    unsigned int i;

    dev = qdev_create(NULL, "slavio_timer");
    qdev_prop_set_uint32(dev, "num_cpus", num_cpus);
M
Markus Armbruster 已提交
453
    qdev_init_nofail(dev);
454 455 456 457 458
    s = sysbus_from_qdev(dev);
    sysbus_connect_irq(s, 0, master_irq);
    sysbus_mmio_map(s, 0, addr + SYS_TIMER_OFFSET);

    for (i = 0; i < MAX_CPUS; i++) {
A
Anthony Liguori 已提交
459
        sysbus_mmio_map(s, i + 1, addr + (target_phys_addr_t)CPU_TIMER_OFFSET(i));
460 461 462 463 464 465 466 467 468 469
        sysbus_connect_irq(s, i + 1, cpu_irqs[i]);
    }
}

#define MISC_LEDS 0x01600000
#define MISC_CFG  0x01800000
#define MISC_DIAG 0x01a00000
#define MISC_MDM  0x01b00000
#define MISC_SYS  0x01f00000

A
Anthony Liguori 已提交
470 471 472
static void slavio_misc_init(target_phys_addr_t base,
                             target_phys_addr_t aux1_base,
                             target_phys_addr_t aux2_base, qemu_irq irq,
473
                             qemu_irq fdc_tc)
474 475 476 477 478
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "slavio_misc");
M
Markus Armbruster 已提交
479
    qdev_init_nofail(dev);
480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505
    s = sysbus_from_qdev(dev);
    if (base) {
        /* 8 bit registers */
        /* Slavio control */
        sysbus_mmio_map(s, 0, base + MISC_CFG);
        /* Diagnostics */
        sysbus_mmio_map(s, 1, base + MISC_DIAG);
        /* Modem control */
        sysbus_mmio_map(s, 2, base + MISC_MDM);
        /* 16 bit registers */
        /* ss600mp diag LEDs */
        sysbus_mmio_map(s, 3, base + MISC_LEDS);
        /* 32 bit registers */
        /* System control */
        sysbus_mmio_map(s, 4, base + MISC_SYS);
    }
    if (aux1_base) {
        /* AUX 1 (Misc System Functions) */
        sysbus_mmio_map(s, 5, aux1_base);
    }
    if (aux2_base) {
        /* AUX 2 (Software Powerdown Control) */
        sysbus_mmio_map(s, 6, aux2_base);
    }
    sysbus_connect_irq(s, 0, irq);
    sysbus_connect_irq(s, 1, fdc_tc);
B
Blue Swirl 已提交
506
    qemu_system_powerdown = qdev_get_gpio_in(dev, 0);
507 508
}

A
Anthony Liguori 已提交
509
static void ecc_init(target_phys_addr_t base, qemu_irq irq, uint32_t version)
510 511 512 513 514 515
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "eccmemctl");
    qdev_prop_set_uint32(dev, "version", version);
M
Markus Armbruster 已提交
516
    qdev_init_nofail(dev);
517 518 519 520 521 522 523 524
    s = sysbus_from_qdev(dev);
    sysbus_connect_irq(s, 0, irq);
    sysbus_mmio_map(s, 0, base);
    if (version == 0) { // SS-600MP only
        sysbus_mmio_map(s, 1, base + 0x1000);
    }
}

A
Anthony Liguori 已提交
525
static void apc_init(target_phys_addr_t power_base, qemu_irq cpu_halt)
526 527 528 529 530
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "apc");
M
Markus Armbruster 已提交
531
    qdev_init_nofail(dev);
532 533 534 535 536 537
    s = sysbus_from_qdev(dev);
    /* Power management (APC) XXX: not a Slavio device */
    sysbus_mmio_map(s, 0, power_base);
    sysbus_connect_irq(s, 0, cpu_halt);
}

A
Anthony Liguori 已提交
538
static void tcx_init(target_phys_addr_t addr, int vram_size, int width,
539 540 541 542 543 544 545 546 547 548 549
                     int height, int depth)
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "SUNW,tcx");
    qdev_prop_set_taddr(dev, "addr", addr);
    qdev_prop_set_uint32(dev, "vram_size", vram_size);
    qdev_prop_set_uint16(dev, "width", width);
    qdev_prop_set_uint16(dev, "height", height);
    qdev_prop_set_uint16(dev, "depth", depth);
M
Markus Armbruster 已提交
550
    qdev_init_nofail(dev);
551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570
    s = sysbus_from_qdev(dev);
    /* 8-bit plane */
    sysbus_mmio_map(s, 0, addr + 0x00800000ULL);
    /* DAC */
    sysbus_mmio_map(s, 1, addr + 0x00200000ULL);
    /* TEC (dummy) */
    sysbus_mmio_map(s, 2, addr + 0x00700000ULL);
    /* THC 24 bit: NetBSD writes here even with 8-bit display: dummy */
    sysbus_mmio_map(s, 3, addr + 0x00301000ULL);
    if (depth == 24) {
        /* 24-bit plane */
        sysbus_mmio_map(s, 4, addr + 0x02000000ULL);
        /* Control plane */
        sysbus_mmio_map(s, 5, addr + 0x0a000000ULL);
    } else {
        /* THC 8 bit (dummy) */
        sysbus_mmio_map(s, 4, addr + 0x00300000ULL);
    }
}

B
Blue Swirl 已提交
571 572 573
/* NCR89C100/MACIO Internal ID register */
static const uint8_t idreg_data[] = { 0xfe, 0x81, 0x01, 0x03 };

A
Anthony Liguori 已提交
574
static void idreg_init(target_phys_addr_t addr)
B
Blue Swirl 已提交
575 576 577 578 579
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "macio_idreg");
M
Markus Armbruster 已提交
580
    qdev_init_nofail(dev);
B
Blue Swirl 已提交
581 582 583 584 585 586
    s = sysbus_from_qdev(dev);

    sysbus_mmio_map(s, 0, addr);
    cpu_physical_memory_write_rom(addr, idreg_data, sizeof(idreg_data));
}

587
static int idreg_init1(SysBusDevice *dev)
B
Blue Swirl 已提交
588
{
A
Anthony Liguori 已提交
589
    ram_addr_t idreg_offset;
B
Blue Swirl 已提交
590 591 592

    idreg_offset = qemu_ram_alloc(sizeof(idreg_data));
    sysbus_init_mmio(dev, sizeof(idreg_data), idreg_offset | IO_MEM_ROM);
593
    return 0;
B
Blue Swirl 已提交
594 595 596 597 598 599 600 601 602 603 604 605 606 607 608
}

static SysBusDeviceInfo idreg_info = {
    .init = idreg_init1,
    .qdev.name  = "macio_idreg",
    .qdev.size  = sizeof(SysBusDevice),
};

static void idreg_register_devices(void)
{
    sysbus_register_withprop(&idreg_info);
}

device_init(idreg_register_devices);

A
Artyom Tarasenko 已提交
609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643
/* SS-5 TCX AFX register */
static void afx_init(target_phys_addr_t addr)
{
    DeviceState *dev;
    SysBusDevice *s;

    dev = qdev_create(NULL, "tcx_afx");
    qdev_init_nofail(dev);
    s = sysbus_from_qdev(dev);

    sysbus_mmio_map(s, 0, addr);
}

static int afx_init1(SysBusDevice *dev)
{
    ram_addr_t afx_offset;

    afx_offset = qemu_ram_alloc(4);
    sysbus_init_mmio(dev, 4, afx_offset | IO_MEM_RAM);
    return 0;
}

static SysBusDeviceInfo afx_info = {
    .init = afx_init1,
    .qdev.name  = "tcx_afx",
    .qdev.size  = sizeof(SysBusDevice),
};

static void afx_register_devices(void)
{
    sysbus_register_withprop(&afx_info);
}

device_init(afx_register_devices);

B
Blue Swirl 已提交
644
/* Boot PROM (OpenBIOS) */
645 646 647 648 649 650
static uint64_t translate_prom_address(void *opaque, uint64_t addr)
{
    target_phys_addr_t *base_addr = (target_phys_addr_t *)opaque;
    return addr + *base_addr - PROM_VADDR;
}

A
Anthony Liguori 已提交
651
static void prom_init(target_phys_addr_t addr, const char *bios_name)
B
Blue Swirl 已提交
652 653 654 655 656 657 658
{
    DeviceState *dev;
    SysBusDevice *s;
    char *filename;
    int ret;

    dev = qdev_create(NULL, "openprom");
M
Markus Armbruster 已提交
659
    qdev_init_nofail(dev);
B
Blue Swirl 已提交
660 661 662 663 664 665 666 667 668 669
    s = sysbus_from_qdev(dev);

    sysbus_mmio_map(s, 0, addr);

    /* load boot prom */
    if (bios_name == NULL) {
        bios_name = PROM_FILENAME;
    }
    filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
    if (filename) {
670 671
        ret = load_elf(filename, translate_prom_address, &addr, NULL,
                       NULL, NULL, 1, ELF_MACHINE, 0);
B
Blue Swirl 已提交
672 673 674 675 676 677 678 679 680 681 682 683 684
        if (ret < 0 || ret > PROM_SIZE_MAX) {
            ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
        }
        qemu_free(filename);
    } else {
        ret = -1;
    }
    if (ret < 0 || ret > PROM_SIZE_MAX) {
        fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name);
        exit(1);
    }
}

685
static int prom_init1(SysBusDevice *dev)
B
Blue Swirl 已提交
686
{
A
Anthony Liguori 已提交
687
    ram_addr_t prom_offset;
B
Blue Swirl 已提交
688 689 690

    prom_offset = qemu_ram_alloc(PROM_SIZE_MAX);
    sysbus_init_mmio(dev, PROM_SIZE_MAX, prom_offset | IO_MEM_ROM);
691
    return 0;
B
Blue Swirl 已提交
692 693 694 695 696 697
}

static SysBusDeviceInfo prom_info = {
    .init = prom_init1,
    .qdev.name  = "openprom",
    .qdev.size  = sizeof(SysBusDevice),
G
Gerd Hoffmann 已提交
698 699
    .qdev.props = (Property[]) {
        {/* end of property list */}
B
Blue Swirl 已提交
700 701 702 703 704 705 706 707 708 709
    }
};

static void prom_register_devices(void)
{
    sysbus_register_withprop(&prom_info);
}

device_init(prom_register_devices);

G
Gerd Hoffmann 已提交
710 711 712
typedef struct RamDevice
{
    SysBusDevice busdev;
713
    uint64_t size;
G
Gerd Hoffmann 已提交
714 715
} RamDevice;

B
Blue Swirl 已提交
716
/* System RAM */
717
static int ram_init1(SysBusDevice *dev)
B
Blue Swirl 已提交
718
{
A
Anthony Liguori 已提交
719
    ram_addr_t RAM_size, ram_offset;
G
Gerd Hoffmann 已提交
720
    RamDevice *d = FROM_SYSBUS(RamDevice, dev);
B
Blue Swirl 已提交
721

G
Gerd Hoffmann 已提交
722
    RAM_size = d->size;
B
Blue Swirl 已提交
723 724 725

    ram_offset = qemu_ram_alloc(RAM_size);
    sysbus_init_mmio(dev, RAM_size, ram_offset);
726
    return 0;
B
Blue Swirl 已提交
727 728
}

A
Anthony Liguori 已提交
729
static void ram_init(target_phys_addr_t addr, ram_addr_t RAM_size,
B
Blue Swirl 已提交
730 731 732 733
                     uint64_t max_mem)
{
    DeviceState *dev;
    SysBusDevice *s;
G
Gerd Hoffmann 已提交
734
    RamDevice *d;
B
Blue Swirl 已提交
735 736 737 738 739 740 741 742 743 744 745 746

    /* allocate RAM */
    if ((uint64_t)RAM_size > max_mem) {
        fprintf(stderr,
                "qemu: Too much memory for this machine: %d, maximum %d\n",
                (unsigned int)(RAM_size / (1024 * 1024)),
                (unsigned int)(max_mem / (1024 * 1024)));
        exit(1);
    }
    dev = qdev_create(NULL, "memory");
    s = sysbus_from_qdev(dev);

G
Gerd Hoffmann 已提交
747 748
    d = FROM_SYSBUS(RamDevice, s);
    d->size = RAM_size;
M
Markus Armbruster 已提交
749
    qdev_init_nofail(dev);
G
Gerd Hoffmann 已提交
750

B
Blue Swirl 已提交
751 752 753 754 755 756
    sysbus_mmio_map(s, 0, addr);
}

static SysBusDeviceInfo ram_info = {
    .init = ram_init1,
    .qdev.name  = "memory",
G
Gerd Hoffmann 已提交
757 758
    .qdev.size  = sizeof(RamDevice),
    .qdev.props = (Property[]) {
759 760
        DEFINE_PROP_UINT64("size", RamDevice, size, 0),
        DEFINE_PROP_END_OF_LIST(),
B
Blue Swirl 已提交
761 762 763 764 765 766 767 768 769 770
    }
};

static void ram_register_devices(void)
{
    sysbus_register_withprop(&ram_info);
}

device_init(ram_register_devices);

771 772
static void cpu_devinit(const char *cpu_model, unsigned int id,
                        uint64_t prom_addr, qemu_irq **cpu_irqs)
B
Blue Swirl 已提交
773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792
{
    CPUState *env;

    env = cpu_init(cpu_model);
    if (!env) {
        fprintf(stderr, "qemu: Unable to find Sparc CPU definition\n");
        exit(1);
    }

    cpu_sparc_set_id(env, id);
    if (id == 0) {
        qemu_register_reset(main_cpu_reset, env);
    } else {
        qemu_register_reset(secondary_cpu_reset, env);
        env->halted = 1;
    }
    *cpu_irqs = qemu_allocate_irqs(cpu_set_irq, env, MAX_PILS);
    env->prom_addr = prom_addr;
}

A
Anthony Liguori 已提交
793
static void sun4m_hw_init(const struct sun4m_hwdef *hwdef, ram_addr_t RAM_size,
794
                          const char *boot_device,
795
                          const char *kernel_filename,
796 797
                          const char *kernel_cmdline,
                          const char *initrd_filename, const char *cpu_model)
798
{
B
bellard 已提交
799
    unsigned int i;
P
Paul Brook 已提交
800
    void *iommu, *espdma, *ledma, *nvram;
801
    qemu_irq *cpu_irqs[MAX_CPUS], slavio_irq[32], slavio_cpu_irq[MAX_CPUS],
802
        espdma_irq, ledma_irq;
803
    qemu_irq esp_reset;
804
    qemu_irq fdc_tc;
B
blueswir1 已提交
805
    qemu_irq *cpu_halt;
B
blueswir1 已提交
806
    unsigned long kernel_size;
G
Gerd Hoffmann 已提交
807
    DriveInfo *fd[MAX_FD];
808
    void *fw_cfg;
809

B
bellard 已提交
810
    /* init CPUs */
811 812
    if (!cpu_model)
        cpu_model = hwdef->default_cpu_model;
813

B
bellard 已提交
814
    for(i = 0; i < smp_cpus; i++) {
815
        cpu_devinit(cpu_model, i, hwdef->slavio_base, &cpu_irqs[i]);
B
bellard 已提交
816
    }
817 818 819 820

    for (i = smp_cpus; i < MAX_CPUS; i++)
        cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);

821 822

    /* set up devices */
B
Blue Swirl 已提交
823
    ram_init(0, RAM_size, hwdef->max_mem);
824 825 826 827
    /* models without ECC don't trap when missing ram is accessed */
    if (!hwdef->ecc_base) {
        empty_slot_init(RAM_size, hwdef->max_mem - RAM_size);
    }
B
Blue Swirl 已提交
828

B
Blue Swirl 已提交
829 830
    prom_init(hwdef->slavio_base, bios_name);

831 832
    slavio_intctl = slavio_intctl_init(hwdef->intctl_base,
                                       hwdef->intctl_base + 0x10000ULL,
B
Blue Swirl 已提交
833
                                       cpu_irqs);
834 835

    for (i = 0; i < 32; i++) {
836
        slavio_irq[i] = qdev_get_gpio_in(slavio_intctl, i);
837 838
    }
    for (i = 0; i < MAX_CPUS; i++) {
839
        slavio_cpu_irq[i] = qdev_get_gpio_in(slavio_intctl, 32 + i);
840
    }
841

842
    if (hwdef->idreg_base) {
B
Blue Swirl 已提交
843
        idreg_init(hwdef->idreg_base);
B
blueswir1 已提交
844 845
    }

A
Artyom Tarasenko 已提交
846 847 848 849
    if (hwdef->afx_base) {
        afx_init(hwdef->afx_base);
    }

850
    iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version,
851
                       slavio_irq[30]);
852

853
    espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[18],
854
                              iommu, &espdma_irq);
855

B
blueswir1 已提交
856
    ledma = sparc32_dma_init(hwdef->dma_base + 16ULL,
857
                             slavio_irq[16], iommu, &ledma_irq);
B
bellard 已提交
858

B
blueswir1 已提交
859 860 861 862
    if (graphic_depth != 8 && graphic_depth != 24) {
        fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
        exit (1);
    }
863
    tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height,
864
             graphic_depth);
865

866
    lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq);
867

868
    nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, 0x2000, 8);
B
blueswir1 已提交
869

870
    slavio_timer_init_all(hwdef->counter_base, slavio_irq[19], slavio_cpu_irq, smp_cpus);
B
blueswir1 已提交
871

872
    slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[14],
873
                              display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1);
B
bellard 已提交
874 875
    // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
    // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
876
    escc_init(hwdef->serial_base, slavio_irq[15], slavio_irq[15],
A
aurel32 已提交
877
              serial_hds[0], serial_hds[1], ESCC_CLOCK, 1);
B
blueswir1 已提交
878

B
blueswir1 已提交
879
    cpu_halt = qemu_allocate_irqs(cpu_halt_signal, NULL, 1);
880 881 882
    slavio_misc_init(hwdef->slavio_base, hwdef->aux1_base, hwdef->aux2_base,
                     slavio_irq[30], fdc_tc);

883 884 885
    if (hwdef->apc_base) {
        apc_init(hwdef->apc_base, cpu_halt[0]);
    }
B
blueswir1 已提交
886

887
    if (hwdef->fd_base) {
T
ths 已提交
888
        /* there is zero or one floppy drive */
889
        memset(fd, 0, sizeof(fd));
G
Gerd Hoffmann 已提交
890
        fd[0] = drive_get(IF_FLOPPY, 0, 0);
891
        sun4m_fdctrl_init(slavio_irq[22], hwdef->fd_base, fd,
892
                          &fdc_tc);
T
ths 已提交
893 894 895 896 897 898 899
    }

    if (drive_get_max_bus(IF_SCSI) > 0) {
        fprintf(stderr, "qemu: too many SCSI bus\n");
        exit(1);
    }

900
    esp_reset = qdev_get_gpio_in(espdma, 0);
P
Paul Brook 已提交
901 902
    esp_init(hwdef->esp_base, 2,
             espdma_memory_read, espdma_memory_write,
903 904
             espdma, espdma_irq, &esp_reset);

905

B
Blue Swirl 已提交
906 907
    if (hwdef->cs_base) {
        sysbus_create_simple("SUNW,CS4231", hwdef->cs_base,
908
                             slavio_irq[5]);
B
Blue Swirl 已提交
909
    }
910

911 912
    kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
                                    RAM_size);
913 914

    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
915
               boot_device, RAM_size, kernel_size, graphic_width,
916 917
               graphic_height, graphic_depth, hwdef->nvram_machine_id,
               "Sun4m");
918

919
    if (hwdef->ecc_base)
920
        ecc_init(hwdef->ecc_base, slavio_irq[28],
921
                 hwdef->ecc_version);
922 923 924

    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
925 926
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
927
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
928 929 930 931
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
    if (kernel_cmdline) {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
932
        pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
933 934 935
        fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
                         (uint8_t*)strdup(kernel_cmdline),
                         strlen(kernel_cmdline) + 1);
936 937 938 939 940 941 942
    } else {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
    }
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]);
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
943 944
}

945 946 947 948 949 950 951 952 953 954 955 956 957 958 959
enum {
    ss2_id = 0,
    ss5_id = 32,
    vger_id,
    lx_id,
    ss4_id,
    scls_id,
    sbook_id,
    ss10_id = 64,
    ss20_id,
    ss600mp_id,
    ss1000_id = 96,
    ss2000_id,
};

960
static const struct sun4m_hwdef sun4m_hwdefs[] = {
961 962 963 964 965
    /* SS-5 */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .cs_base      = 0x6c000000,
B
blueswir1 已提交
966
        .slavio_base  = 0x70000000,
967 968 969 970 971 972
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
B
blueswir1 已提交
973
        .idreg_base   = 0x78000000,
974 975 976
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
977
        .apc_base     = 0x6a000000,
A
Artyom Tarasenko 已提交
978
        .afx_base     = 0x6e000000,
979 980
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
981 982
        .nvram_machine_id = 0x80,
        .machine_id = ss5_id,
983
        .iommu_version = 0x05000000,
984 985
        .max_mem = 0x10000000,
        .default_cpu_model = "Fujitsu MB86904",
B
blueswir1 已提交
986 987 988
    },
    /* SS-10 */
    {
989 990 991 992 993 994 995 996 997
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .fd_base      = 0xff1700000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
B
blueswir1 已提交
998
        .idreg_base   = 0xef0000000ULL,
999 1000 1001
        .dma_base     = 0xef0400000ULL,
        .esp_base     = 0xef0800000ULL,
        .le_base      = 0xef0c00000ULL,
1002
        .apc_base     = 0xefa000000ULL, // XXX should not exist
1003 1004
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL,
1005 1006
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x10000000, // version 0, implementation 1
1007 1008
        .nvram_machine_id = 0x72,
        .machine_id = ss10_id,
1009
        .iommu_version = 0x03000000,
B
blueswir1 已提交
1010
        .max_mem = 0xf00000000ULL,
1011
        .default_cpu_model = "TI SuperSparc II",
1012
    },
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
    /* SS-600MP */
    {
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
        .dma_base     = 0xef0081000ULL,
        .esp_base     = 0xef0080000ULL,
        .le_base      = 0xef0060000ULL,
1026
        .apc_base     = 0xefa000000ULL, // XXX should not exist
1027 1028
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL, // XXX should not exist
1029 1030
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x00000000, // version 0, implementation 0
1031 1032
        .nvram_machine_id = 0x71,
        .machine_id = ss600mp_id,
1033
        .iommu_version = 0x01000000,
B
blueswir1 已提交
1034
        .max_mem = 0xf00000000ULL,
1035
        .default_cpu_model = "TI SuperSparc II",
1036
    },
1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
    /* SS-20 */
    {
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .fd_base      = 0xff1700000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
B
blueswir1 已提交
1048
        .idreg_base   = 0xef0000000ULL,
1049 1050 1051
        .dma_base     = 0xef0400000ULL,
        .esp_base     = 0xef0800000ULL,
        .le_base      = 0xef0c00000ULL,
1052
        .apc_base     = 0xefa000000ULL, // XXX should not exist
B
blueswir1 已提交
1053 1054
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL,
1055 1056
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x20000000, // version 0, implementation 2
1057 1058
        .nvram_machine_id = 0x72,
        .machine_id = ss20_id,
1059
        .iommu_version = 0x13000000,
B
blueswir1 已提交
1060
        .max_mem = 0xf00000000ULL,
1061 1062
        .default_cpu_model = "TI SuperSparc II",
    },
B
blueswir1 已提交
1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080
    /* Voyager */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x71300000, // pmc
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1081 1082
        .nvram_machine_id = 0x80,
        .machine_id = vger_id,
B
blueswir1 已提交
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "Fujitsu MB86904",
    },
    /* LX */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1104 1105
        .nvram_machine_id = 0x80,
        .machine_id = lx_id,
B
blueswir1 已提交
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
        .iommu_version = 0x04000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "TI MicroSparc I",
    },
    /* SS-4 */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .cs_base      = 0x6c000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1129 1130
        .nvram_machine_id = 0x80,
        .machine_id = ss4_id,
B
blueswir1 已提交
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "Fujitsu MB86904",
    },
    /* SPARCClassic */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1153 1154
        .nvram_machine_id = 0x80,
        .machine_id = scls_id,
B
blueswir1 已提交
1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "TI MicroSparc I",
    },
    /* SPARCbook */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000, // XXX
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
1177 1178
        .nvram_machine_id = 0x80,
        .machine_id = sbook_id,
B
blueswir1 已提交
1179 1180 1181 1182
        .iommu_version = 0x05000000,
        .max_mem = 0x10000000,
        .default_cpu_model = "TI MicroSparc I",
    },
1183 1184 1185
};

/* SPARCstation 5 hardware initialisation */
A
Anthony Liguori 已提交
1186
static void ss5_init(ram_addr_t RAM_size,
1187
                     const char *boot_device,
1188 1189
                     const char *kernel_filename, const char *kernel_cmdline,
                     const char *initrd_filename, const char *cpu_model)
1190
{
1191
    sun4m_hw_init(&sun4m_hwdefs[0], RAM_size, boot_device, kernel_filename,
1192
                  kernel_cmdline, initrd_filename, cpu_model);
1193
}
B
bellard 已提交
1194

B
blueswir1 已提交
1195
/* SPARCstation 10 hardware initialisation */
A
Anthony Liguori 已提交
1196
static void ss10_init(ram_addr_t RAM_size,
1197
                      const char *boot_device,
1198 1199
                      const char *kernel_filename, const char *kernel_cmdline,
                      const char *initrd_filename, const char *cpu_model)
B
blueswir1 已提交
1200
{
1201
    sun4m_hw_init(&sun4m_hwdefs[1], RAM_size, boot_device, kernel_filename,
1202
                  kernel_cmdline, initrd_filename, cpu_model);
B
blueswir1 已提交
1203 1204
}

1205
/* SPARCserver 600MP hardware initialisation */
A
Anthony Liguori 已提交
1206
static void ss600mp_init(ram_addr_t RAM_size,
1207
                         const char *boot_device,
B
blueswir1 已提交
1208 1209
                         const char *kernel_filename,
                         const char *kernel_cmdline,
1210 1211
                         const char *initrd_filename, const char *cpu_model)
{
1212
    sun4m_hw_init(&sun4m_hwdefs[2], RAM_size, boot_device, kernel_filename,
1213
                  kernel_cmdline, initrd_filename, cpu_model);
1214 1215
}

1216
/* SPARCstation 20 hardware initialisation */
A
Anthony Liguori 已提交
1217
static void ss20_init(ram_addr_t RAM_size,
1218
                      const char *boot_device,
1219 1220 1221
                      const char *kernel_filename, const char *kernel_cmdline,
                      const char *initrd_filename, const char *cpu_model)
{
1222
    sun4m_hw_init(&sun4m_hwdefs[3], RAM_size, boot_device, kernel_filename,
B
blueswir1 已提交
1223 1224 1225
                  kernel_cmdline, initrd_filename, cpu_model);
}

B
blueswir1 已提交
1226
/* SPARCstation Voyager hardware initialisation */
A
Anthony Liguori 已提交
1227
static void vger_init(ram_addr_t RAM_size,
1228
                      const char *boot_device,
B
blueswir1 已提交
1229 1230 1231
                      const char *kernel_filename, const char *kernel_cmdline,
                      const char *initrd_filename, const char *cpu_model)
{
1232
    sun4m_hw_init(&sun4m_hwdefs[4], RAM_size, boot_device, kernel_filename,
B
blueswir1 已提交
1233 1234 1235 1236
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCstation LX hardware initialisation */
A
Anthony Liguori 已提交
1237
static void ss_lx_init(ram_addr_t RAM_size,
1238
                       const char *boot_device,
B
blueswir1 已提交
1239 1240 1241
                       const char *kernel_filename, const char *kernel_cmdline,
                       const char *initrd_filename, const char *cpu_model)
{
1242
    sun4m_hw_init(&sun4m_hwdefs[5], RAM_size, boot_device, kernel_filename,
B
blueswir1 已提交
1243 1244 1245 1246
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCstation 4 hardware initialisation */
A
Anthony Liguori 已提交
1247
static void ss4_init(ram_addr_t RAM_size,
1248
                     const char *boot_device,
B
blueswir1 已提交
1249 1250 1251
                     const char *kernel_filename, const char *kernel_cmdline,
                     const char *initrd_filename, const char *cpu_model)
{
1252
    sun4m_hw_init(&sun4m_hwdefs[6], RAM_size, boot_device, kernel_filename,
B
blueswir1 已提交
1253 1254 1255 1256
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCClassic hardware initialisation */
A
Anthony Liguori 已提交
1257
static void scls_init(ram_addr_t RAM_size,
1258
                      const char *boot_device,
B
blueswir1 已提交
1259 1260 1261
                      const char *kernel_filename, const char *kernel_cmdline,
                      const char *initrd_filename, const char *cpu_model)
{
1262
    sun4m_hw_init(&sun4m_hwdefs[7], RAM_size, boot_device, kernel_filename,
B
blueswir1 已提交
1263 1264 1265 1266
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCbook hardware initialisation */
A
Anthony Liguori 已提交
1267
static void sbook_init(ram_addr_t RAM_size,
1268
                       const char *boot_device,
B
blueswir1 已提交
1269 1270 1271
                       const char *kernel_filename, const char *kernel_cmdline,
                       const char *initrd_filename, const char *cpu_model)
{
1272
    sun4m_hw_init(&sun4m_hwdefs[8], RAM_size, boot_device, kernel_filename,
B
blueswir1 已提交
1273 1274 1275
                  kernel_cmdline, initrd_filename, cpu_model);
}

1276
static QEMUMachine ss5_machine = {
B
blueswir1 已提交
1277 1278 1279
    .name = "SS-5",
    .desc = "Sun4m platform, SPARCstation 5",
    .init = ss5_init,
1280
    .use_scsi = 1,
1281
    .is_default = 1,
B
bellard 已提交
1282
};
B
blueswir1 已提交
1283

1284
static QEMUMachine ss10_machine = {
B
blueswir1 已提交
1285 1286 1287
    .name = "SS-10",
    .desc = "Sun4m platform, SPARCstation 10",
    .init = ss10_init,
1288
    .use_scsi = 1,
B
blueswir1 已提交
1289
    .max_cpus = 4,
B
blueswir1 已提交
1290
};
1291

1292
static QEMUMachine ss600mp_machine = {
B
blueswir1 已提交
1293 1294 1295
    .name = "SS-600MP",
    .desc = "Sun4m platform, SPARCserver 600MP",
    .init = ss600mp_init,
1296
    .use_scsi = 1,
B
blueswir1 已提交
1297
    .max_cpus = 4,
1298
};
1299

1300
static QEMUMachine ss20_machine = {
B
blueswir1 已提交
1301 1302 1303
    .name = "SS-20",
    .desc = "Sun4m platform, SPARCstation 20",
    .init = ss20_init,
1304
    .use_scsi = 1,
B
blueswir1 已提交
1305
    .max_cpus = 4,
1306 1307
};

1308
static QEMUMachine voyager_machine = {
B
blueswir1 已提交
1309 1310 1311
    .name = "Voyager",
    .desc = "Sun4m platform, SPARCstation Voyager",
    .init = vger_init,
1312
    .use_scsi = 1,
B
blueswir1 已提交
1313 1314
};

1315
static QEMUMachine ss_lx_machine = {
B
blueswir1 已提交
1316 1317 1318
    .name = "LX",
    .desc = "Sun4m platform, SPARCstation LX",
    .init = ss_lx_init,
1319
    .use_scsi = 1,
B
blueswir1 已提交
1320 1321
};

1322
static QEMUMachine ss4_machine = {
B
blueswir1 已提交
1323 1324 1325
    .name = "SS-4",
    .desc = "Sun4m platform, SPARCstation 4",
    .init = ss4_init,
1326
    .use_scsi = 1,
B
blueswir1 已提交
1327 1328
};

1329
static QEMUMachine scls_machine = {
B
blueswir1 已提交
1330 1331 1332
    .name = "SPARCClassic",
    .desc = "Sun4m platform, SPARCClassic",
    .init = scls_init,
1333
    .use_scsi = 1,
B
blueswir1 已提交
1334 1335
};

1336
static QEMUMachine sbook_machine = {
B
blueswir1 已提交
1337 1338 1339
    .name = "SPARCbook",
    .desc = "Sun4m platform, SPARCbook",
    .init = sbook_init,
1340
    .use_scsi = 1,
B
blueswir1 已提交
1341 1342
};

1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363
static const struct sun4d_hwdef sun4d_hwdefs[] = {
    /* SS-1000 */
    {
        .iounit_bases   = {
            0xfe0200000ULL,
            0xfe1200000ULL,
            0xfe2200000ULL,
            0xfe3200000ULL,
            -1,
        },
        .tcx_base     = 0x820000000ULL,
        .slavio_base  = 0xf00000000ULL,
        .ms_kb_base   = 0xf00240000ULL,
        .serial_base  = 0xf00200000ULL,
        .nvram_base   = 0xf00280000ULL,
        .counter_base = 0xf00300000ULL,
        .espdma_base  = 0x800081000ULL,
        .esp_base     = 0x800080000ULL,
        .ledma_base   = 0x800040000ULL,
        .le_base      = 0x800060000ULL,
        .sbi_base     = 0xf02800000ULL,
1364 1365
        .nvram_machine_id = 0x80,
        .machine_id = ss1000_id,
1366
        .iounit_version = 0x03000000,
B
blueswir1 已提交
1367
        .max_mem = 0xf00000000ULL,
1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
        .default_cpu_model = "TI SuperSparc II",
    },
    /* SS-2000 */
    {
        .iounit_bases   = {
            0xfe0200000ULL,
            0xfe1200000ULL,
            0xfe2200000ULL,
            0xfe3200000ULL,
            0xfe4200000ULL,
        },
        .tcx_base     = 0x820000000ULL,
        .slavio_base  = 0xf00000000ULL,
        .ms_kb_base   = 0xf00240000ULL,
        .serial_base  = 0xf00200000ULL,
        .nvram_base   = 0xf00280000ULL,
        .counter_base = 0xf00300000ULL,
        .espdma_base  = 0x800081000ULL,
        .esp_base     = 0x800080000ULL,
        .ledma_base   = 0x800040000ULL,
        .le_base      = 0x800060000ULL,
        .sbi_base     = 0xf02800000ULL,
1390 1391
        .nvram_machine_id = 0x80,
        .machine_id = ss2000_id,
1392
        .iounit_version = 0x03000000,
B
blueswir1 已提交
1393
        .max_mem = 0xf00000000ULL,
1394 1395 1396 1397
        .default_cpu_model = "TI SuperSparc II",
    },
};

A
Anthony Liguori 已提交
1398
static DeviceState *sbi_init(target_phys_addr_t addr, qemu_irq **parent_irq)
1399 1400 1401 1402 1403 1404
{
    DeviceState *dev;
    SysBusDevice *s;
    unsigned int i;

    dev = qdev_create(NULL, "sbi");
M
Markus Armbruster 已提交
1405
    qdev_init_nofail(dev);
1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417

    s = sysbus_from_qdev(dev);

    for (i = 0; i < MAX_CPUS; i++) {
        sysbus_connect_irq(s, i, *parent_irq[i]);
    }

    sysbus_mmio_map(s, 0, addr);

    return dev;
}

A
Anthony Liguori 已提交
1418
static void sun4d_hw_init(const struct sun4d_hwdef *hwdef, ram_addr_t RAM_size,
1419
                          const char *boot_device,
1420
                          const char *kernel_filename,
1421 1422 1423 1424
                          const char *kernel_cmdline,
                          const char *initrd_filename, const char *cpu_model)
{
    unsigned int i;
B
Blue Swirl 已提交
1425 1426
    void *iounits[MAX_IOUNITS], *espdma, *ledma, *nvram;
    qemu_irq *cpu_irqs[MAX_CPUS], sbi_irq[32], sbi_cpu_irq[MAX_CPUS],
1427
        espdma_irq, ledma_irq;
1428
    qemu_irq esp_reset;
B
blueswir1 已提交
1429
    unsigned long kernel_size;
1430
    void *fw_cfg;
B
Blue Swirl 已提交
1431
    DeviceState *dev;
1432 1433 1434 1435 1436

    /* init CPUs */
    if (!cpu_model)
        cpu_model = hwdef->default_cpu_model;

B
Blue Swirl 已提交
1437
    for(i = 0; i < smp_cpus; i++) {
1438
        cpu_devinit(cpu_model, i, hwdef->slavio_base, &cpu_irqs[i]);
1439 1440 1441 1442 1443 1444
    }

    for (i = smp_cpus; i < MAX_CPUS; i++)
        cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);

    /* set up devices */
B
Blue Swirl 已提交
1445 1446
    ram_init(0, RAM_size, hwdef->max_mem);

B
Blue Swirl 已提交
1447 1448
    prom_init(hwdef->slavio_base, bios_name);

B
Blue Swirl 已提交
1449 1450 1451 1452 1453 1454 1455 1456
    dev = sbi_init(hwdef->sbi_base, cpu_irqs);

    for (i = 0; i < 32; i++) {
        sbi_irq[i] = qdev_get_gpio_in(dev, i);
    }
    for (i = 0; i < MAX_CPUS; i++) {
        sbi_cpu_irq[i] = qdev_get_gpio_in(dev, 32 + i);
    }
1457 1458

    for (i = 0; i < MAX_IOUNITS; i++)
A
Anthony Liguori 已提交
1459
        if (hwdef->iounit_bases[i] != (target_phys_addr_t)-1)
1460 1461
            iounits[i] = iommu_init(hwdef->iounit_bases[i],
                                    hwdef->iounit_version,
1462
                                    sbi_irq[0]);
1463

1464
    espdma = sparc32_dma_init(hwdef->espdma_base, sbi_irq[3],
1465
                              iounits[0], &espdma_irq);
1466

1467
    ledma = sparc32_dma_init(hwdef->ledma_base, sbi_irq[4],
1468
                             iounits[0], &ledma_irq);
1469 1470 1471 1472 1473

    if (graphic_depth != 8 && graphic_depth != 24) {
        fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
        exit (1);
    }
1474
    tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height,
1475
             graphic_depth);
1476

1477
    lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq);
1478

1479
    nvram = m48t59_init(sbi_irq[0], hwdef->nvram_base, 0, 0x2000, 8);
1480

1481
    slavio_timer_init_all(hwdef->counter_base, sbi_irq[10], sbi_cpu_irq, smp_cpus);
1482

1483
    slavio_serial_ms_kbd_init(hwdef->ms_kb_base, sbi_irq[12],
1484
                              display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1);
1485 1486
    // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
    // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
1487
    escc_init(hwdef->serial_base, sbi_irq[12], sbi_irq[12],
A
aurel32 已提交
1488
              serial_hds[0], serial_hds[1], ESCC_CLOCK, 1);
1489 1490 1491 1492 1493 1494

    if (drive_get_max_bus(IF_SCSI) > 0) {
        fprintf(stderr, "qemu: too many SCSI bus\n");
        exit(1);
    }

1495
    esp_reset = qdev_get_gpio_in(espdma, 0);
P
Paul Brook 已提交
1496 1497
    esp_init(hwdef->esp_base, 2,
             espdma_memory_read, espdma_memory_write,
1498
             espdma, espdma_irq, &esp_reset);
1499

1500 1501
    kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
                                    RAM_size);
1502 1503 1504

    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
               boot_device, RAM_size, kernel_size, graphic_width,
1505 1506
               graphic_height, graphic_depth, hwdef->nvram_machine_id,
               "Sun4d");
1507 1508 1509

    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
1510 1511
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
1512 1513 1514 1515 1516
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
    if (kernel_cmdline) {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
1517
        pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
1518 1519 1520
        fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
                         (uint8_t*)strdup(kernel_cmdline),
                         strlen(kernel_cmdline) + 1);
1521 1522 1523 1524 1525 1526 1527
    } else {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
    }
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]);
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
1528 1529 1530
}

/* SPARCserver 1000 hardware initialisation */
A
Anthony Liguori 已提交
1531
static void ss1000_init(ram_addr_t RAM_size,
1532
                        const char *boot_device,
1533 1534 1535
                        const char *kernel_filename, const char *kernel_cmdline,
                        const char *initrd_filename, const char *cpu_model)
{
1536
    sun4d_hw_init(&sun4d_hwdefs[0], RAM_size, boot_device, kernel_filename,
1537 1538 1539 1540
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCcenter 2000 hardware initialisation */
A
Anthony Liguori 已提交
1541
static void ss2000_init(ram_addr_t RAM_size,
1542
                        const char *boot_device,
1543 1544 1545
                        const char *kernel_filename, const char *kernel_cmdline,
                        const char *initrd_filename, const char *cpu_model)
{
1546
    sun4d_hw_init(&sun4d_hwdefs[1], RAM_size, boot_device, kernel_filename,
1547 1548 1549
                  kernel_cmdline, initrd_filename, cpu_model);
}

1550
static QEMUMachine ss1000_machine = {
B
blueswir1 已提交
1551 1552 1553
    .name = "SS-1000",
    .desc = "Sun4d platform, SPARCserver 1000",
    .init = ss1000_init,
1554
    .use_scsi = 1,
B
blueswir1 已提交
1555
    .max_cpus = 8,
1556 1557
};

1558
static QEMUMachine ss2000_machine = {
B
blueswir1 已提交
1559 1560 1561
    .name = "SS-2000",
    .desc = "Sun4d platform, SPARCcenter 2000",
    .init = ss2000_init,
1562
    .use_scsi = 1,
B
blueswir1 已提交
1563
    .max_cpus = 20,
1564
};
1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588

static const struct sun4c_hwdef sun4c_hwdefs[] = {
    /* SS-2 */
    {
        .iommu_base   = 0xf8000000,
        .tcx_base     = 0xfe000000,
        .slavio_base  = 0xf6000000,
        .intctl_base  = 0xf5000000,
        .counter_base = 0xf3000000,
        .ms_kb_base   = 0xf0000000,
        .serial_base  = 0xf1000000,
        .nvram_base   = 0xf2000000,
        .fd_base      = 0xf7200000,
        .dma_base     = 0xf8400000,
        .esp_base     = 0xf8800000,
        .le_base      = 0xf8c00000,
        .aux1_base    = 0xf7400003,
        .nvram_machine_id = 0x55,
        .machine_id = ss2_id,
        .max_mem = 0x10000000,
        .default_cpu_model = "Cypress CY7C601",
    },
};

A
Anthony Liguori 已提交
1589
static DeviceState *sun4c_intctl_init(target_phys_addr_t addr,
1590 1591 1592 1593 1594 1595 1596
                                      qemu_irq *parent_irq)
{
    DeviceState *dev;
    SysBusDevice *s;
    unsigned int i;

    dev = qdev_create(NULL, "sun4c_intctl");
M
Markus Armbruster 已提交
1597
    qdev_init_nofail(dev);
1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608

    s = sysbus_from_qdev(dev);

    for (i = 0; i < MAX_PILS; i++) {
        sysbus_connect_irq(s, i, parent_irq[i]);
    }
    sysbus_mmio_map(s, 0, addr);

    return dev;
}

A
Anthony Liguori 已提交
1609
static void sun4c_hw_init(const struct sun4c_hwdef *hwdef, ram_addr_t RAM_size,
1610
                          const char *boot_device,
1611
                          const char *kernel_filename,
1612 1613 1614
                          const char *kernel_cmdline,
                          const char *initrd_filename, const char *cpu_model)
{
P
Paul Brook 已提交
1615
    void *iommu, *espdma, *ledma, *nvram;
1616
    qemu_irq *cpu_irqs, slavio_irq[8], espdma_irq, ledma_irq;
1617
    qemu_irq esp_reset;
1618
    qemu_irq fdc_tc;
B
blueswir1 已提交
1619
    unsigned long kernel_size;
G
Gerd Hoffmann 已提交
1620
    DriveInfo *fd[MAX_FD];
1621
    void *fw_cfg;
1622 1623
    DeviceState *dev;
    unsigned int i;
1624 1625 1626 1627 1628

    /* init CPU */
    if (!cpu_model)
        cpu_model = hwdef->default_cpu_model;

1629
    cpu_devinit(cpu_model, 0, hwdef->slavio_base, &cpu_irqs);
1630 1631

    /* set up devices */
B
Blue Swirl 已提交
1632 1633
    ram_init(0, RAM_size, hwdef->max_mem);

B
Blue Swirl 已提交
1634 1635
    prom_init(hwdef->slavio_base, bios_name);

1636 1637 1638 1639 1640
    dev = sun4c_intctl_init(hwdef->intctl_base, cpu_irqs);

    for (i = 0; i < 8; i++) {
        slavio_irq[i] = qdev_get_gpio_in(dev, i);
    }
1641 1642

    iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version,
1643
                       slavio_irq[1]);
1644

1645
    espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[2],
1646
                              iommu, &espdma_irq);
1647 1648

    ledma = sparc32_dma_init(hwdef->dma_base + 16ULL,
1649
                             slavio_irq[3], iommu, &ledma_irq);
1650 1651 1652 1653 1654

    if (graphic_depth != 8 && graphic_depth != 24) {
        fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
        exit (1);
    }
1655
    tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height,
1656
             graphic_depth);
1657

1658
    lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq);
1659

1660
    nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, 0x800, 2);
1661

1662
    slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[1],
1663
                              display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1);
1664 1665
    // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
    // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
1666 1667
    escc_init(hwdef->serial_base, slavio_irq[1],
              slavio_irq[1], serial_hds[0], serial_hds[1],
A
aurel32 已提交
1668
              ESCC_CLOCK, 1);
1669

1670
    slavio_misc_init(0, hwdef->aux1_base, 0, slavio_irq[1], fdc_tc);
1671

A
Anthony Liguori 已提交
1672
    if (hwdef->fd_base != (target_phys_addr_t)-1) {
1673
        /* there is zero or one floppy drive */
1674
        memset(fd, 0, sizeof(fd));
G
Gerd Hoffmann 已提交
1675
        fd[0] = drive_get(IF_FLOPPY, 0, 0);
1676
        sun4m_fdctrl_init(slavio_irq[1], hwdef->fd_base, fd,
1677
                          &fdc_tc);
1678 1679 1680 1681 1682 1683 1684
    }

    if (drive_get_max_bus(IF_SCSI) > 0) {
        fprintf(stderr, "qemu: too many SCSI bus\n");
        exit(1);
    }

1685
    esp_reset = qdev_get_gpio_in(espdma, 0);
P
Paul Brook 已提交
1686 1687
    esp_init(hwdef->esp_base, 2,
             espdma_memory_read, espdma_memory_write,
1688
             espdma, espdma_irq, &esp_reset);
1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701

    kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
                                    RAM_size);

    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
               boot_device, RAM_size, kernel_size, graphic_width,
               graphic_height, graphic_depth, hwdef->nvram_machine_id,
               "Sun4c");

    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
1702 1703 1704 1705 1706
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
    if (kernel_cmdline) {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
1707
        pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
1708 1709 1710
        fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
                         (uint8_t*)strdup(kernel_cmdline),
                         strlen(kernel_cmdline) + 1);
1711 1712 1713 1714 1715 1716 1717
    } else {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
    }
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]);
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
1718 1719 1720
}

/* SPARCstation 2 hardware initialisation */
A
Anthony Liguori 已提交
1721
static void ss2_init(ram_addr_t RAM_size,
1722
                     const char *boot_device,
1723 1724 1725
                     const char *kernel_filename, const char *kernel_cmdline,
                     const char *initrd_filename, const char *cpu_model)
{
1726
    sun4c_hw_init(&sun4c_hwdefs[0], RAM_size, boot_device, kernel_filename,
1727 1728 1729
                  kernel_cmdline, initrd_filename, cpu_model);
}

1730
static QEMUMachine ss2_machine = {
1731 1732 1733 1734 1735
    .name = "SS-2",
    .desc = "Sun4c platform, SPARCstation 2",
    .init = ss2_init,
    .use_scsi = 1,
};
1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753

static void ss2_machine_init(void)
{
    qemu_register_machine(&ss5_machine);
    qemu_register_machine(&ss10_machine);
    qemu_register_machine(&ss600mp_machine);
    qemu_register_machine(&ss20_machine);
    qemu_register_machine(&voyager_machine);
    qemu_register_machine(&ss_lx_machine);
    qemu_register_machine(&ss4_machine);
    qemu_register_machine(&scls_machine);
    qemu_register_machine(&sbook_machine);
    qemu_register_machine(&ss1000_machine);
    qemu_register_machine(&ss2000_machine);
    qemu_register_machine(&ss2_machine);
}

machine_init(ss2_machine_init);