translate.c 271.0 KB
Newer Older
B
bellard 已提交
1 2
/*
 *  i386 translation
3
 *
B
bellard 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
B
bellard 已提交
18 19 20 21 22 23 24 25
 */
#include <stdarg.h>
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>
#include <signal.h>

26
#include "qemu/host-utils.h"
B
bellard 已提交
27
#include "cpu.h"
28
#include "disas/disas.h"
B
bellard 已提交
29
#include "tcg-op.h"
B
bellard 已提交
30

P
pbrook 已提交
31 32 33 34
#include "helper.h"
#define GEN_HELPER 1
#include "helper.h"

B
bellard 已提交
35 36 37 38 39
#define PREFIX_REPZ   0x01
#define PREFIX_REPNZ  0x02
#define PREFIX_LOCK   0x04
#define PREFIX_DATA   0x08
#define PREFIX_ADR    0x10
40
#define PREFIX_VEX    0x20
B
bellard 已提交
41

B
bellard 已提交
42 43 44 45 46 47 48 49 50 51
#ifdef TARGET_X86_64
#define CODE64(s) ((s)->code64)
#define REX_X(s) ((s)->rex_x)
#define REX_B(s) ((s)->rex_b)
#else
#define CODE64(s) 0
#define REX_X(s) 0
#define REX_B(s) 0
#endif

52 53 54 55 56 57 58 59
#ifdef TARGET_X86_64
# define ctztl  ctz64
# define clztl  clz64
#else
# define ctztl  ctz32
# define clztl  clz32
#endif

B
bellard 已提交
60 61 62
//#define MACRO_TEST   1

/* global register indexes */
P
pbrook 已提交
63
static TCGv_ptr cpu_env;
64
static TCGv cpu_A0;
65
static TCGv cpu_cc_dst, cpu_cc_src, cpu_cc_src2, cpu_cc_srcT;
P
pbrook 已提交
66
static TCGv_i32 cpu_cc_op;
67
static TCGv cpu_regs[CPU_NB_REGS];
68
/* local temps */
P
Paolo Bonzini 已提交
69
static TCGv cpu_T[2];
B
bellard 已提交
70
/* local register indexes (only used inside old micro ops) */
P
pbrook 已提交
71 72 73 74
static TCGv cpu_tmp0, cpu_tmp4;
static TCGv_ptr cpu_ptr0, cpu_ptr1;
static TCGv_i32 cpu_tmp2_i32, cpu_tmp3_i32;
static TCGv_i64 cpu_tmp1_i64;
B
bellard 已提交
75

76 77
static uint8_t gen_opc_cc_op[OPC_BUF_SIZE];

78
#include "exec/gen-icount.h"
P
pbrook 已提交
79

B
bellard 已提交
80 81
#ifdef TARGET_X86_64
static int x86_64_hregs;
B
bellard 已提交
82 83
#endif

B
bellard 已提交
84 85 86 87
typedef struct DisasContext {
    /* current insn context */
    int override; /* -1 if no override */
    int prefix;
88
    TCGMemOp aflag;
89
    TCGMemOp dflag;
B
bellard 已提交
90
    target_ulong pc; /* pc = eip + cs_base */
B
bellard 已提交
91 92 93
    int is_jmp; /* 1 = means jump (stop translation), 2 means CPU
                   static state change (stop translation) */
    /* current block context */
B
bellard 已提交
94
    target_ulong cs_base; /* base of CS segment */
B
bellard 已提交
95 96
    int pe;     /* protected mode */
    int code32; /* 32 bit code segment */
B
bellard 已提交
97 98 99 100 101
#ifdef TARGET_X86_64
    int lma;    /* long mode active */
    int code64; /* 64 bit code segment */
    int rex_x, rex_b;
#endif
102 103
    int vex_l;  /* vex vector length */
    int vex_v;  /* vex vvvv register, without 1's compliment.  */
B
bellard 已提交
104
    int ss32;   /* 32 bit stack segment */
105
    CCOp cc_op;  /* current CC operation */
106
    bool cc_op_dirty;
B
bellard 已提交
107 108 109 110 111 112
    int addseg; /* non zero if either DS/ES/SS have a non zero base */
    int f_st;   /* currently unused */
    int vm86;   /* vm86 mode */
    int cpl;
    int iopl;
    int tf;     /* TF cpu flag */
113
    int singlestep_enabled; /* "hardware" single step enabled */
B
bellard 已提交
114 115
    int jmp_opt; /* use direct block chaining for direct jumps */
    int mem_index; /* select memory access functions */
116
    uint64_t flags; /* all execution flags */
B
bellard 已提交
117 118
    struct TranslationBlock *tb;
    int popl_esp_hack; /* for correct popl with esp base handling */
B
bellard 已提交
119 120
    int rip_offset; /* only used in x86_64, but left for simplicity */
    int cpuid_features;
B
bellard 已提交
121
    int cpuid_ext_features;
122
    int cpuid_ext2_features;
B
bellard 已提交
123
    int cpuid_ext3_features;
H
H. Peter Anvin 已提交
124
    int cpuid_7_0_ebx_features;
B
bellard 已提交
125 126 127
} DisasContext;

static void gen_eob(DisasContext *s);
B
bellard 已提交
128 129
static void gen_jmp(DisasContext *s, target_ulong eip);
static void gen_jmp_tb(DisasContext *s, target_ulong eip, int tb_num);
130
static void gen_op(DisasContext *s1, int op, TCGMemOp ot, int d);
B
bellard 已提交
131 132 133

/* i386 arith/logic operations */
enum {
134 135 136
    OP_ADDL,
    OP_ORL,
    OP_ADCL,
B
bellard 已提交
137
    OP_SBBL,
138 139 140
    OP_ANDL,
    OP_SUBL,
    OP_XORL,
B
bellard 已提交
141 142 143 144 145
    OP_CMPL,
};

/* i386 shift ops */
enum {
146 147 148 149 150 151
    OP_ROL,
    OP_ROR,
    OP_RCL,
    OP_RCR,
    OP_SHL,
    OP_SHR,
B
bellard 已提交
152 153 154 155
    OP_SHL1, /* undocumented */
    OP_SAR = 7,
};

156 157 158 159 160 161 162 163 164 165 166
enum {
    JCC_O,
    JCC_B,
    JCC_Z,
    JCC_BE,
    JCC_S,
    JCC_P,
    JCC_L,
    JCC_LE,
};

B
bellard 已提交
167 168 169 170 171 172 173 174 175 176
enum {
    /* I386 int registers */
    OR_EAX,   /* MUST be even numbered */
    OR_ECX,
    OR_EDX,
    OR_EBX,
    OR_ESP,
    OR_EBP,
    OR_ESI,
    OR_EDI,
B
bellard 已提交
177 178

    OR_TMP0 = 16,    /* temporary operand register */
B
bellard 已提交
179 180 181 182
    OR_TMP1,
    OR_A0, /* temporary register used when doing address evaluation */
};

183
enum {
184 185
    USES_CC_DST  = 1,
    USES_CC_SRC  = 2,
186 187
    USES_CC_SRC2 = 4,
    USES_CC_SRCT = 8,
188 189 190 191
};

/* Bit set if the global variable is live after setting CC_OP to X.  */
static const uint8_t cc_op_live[CC_OP_NB] = {
192
    [CC_OP_DYNAMIC] = USES_CC_DST | USES_CC_SRC | USES_CC_SRC2,
193 194 195
    [CC_OP_EFLAGS] = USES_CC_SRC,
    [CC_OP_MULB ... CC_OP_MULQ] = USES_CC_DST | USES_CC_SRC,
    [CC_OP_ADDB ... CC_OP_ADDQ] = USES_CC_DST | USES_CC_SRC,
196
    [CC_OP_ADCB ... CC_OP_ADCQ] = USES_CC_DST | USES_CC_SRC | USES_CC_SRC2,
197
    [CC_OP_SUBB ... CC_OP_SUBQ] = USES_CC_DST | USES_CC_SRC | USES_CC_SRCT,
198
    [CC_OP_SBBB ... CC_OP_SBBQ] = USES_CC_DST | USES_CC_SRC | USES_CC_SRC2,
199 200 201 202 203
    [CC_OP_LOGICB ... CC_OP_LOGICQ] = USES_CC_DST,
    [CC_OP_INCB ... CC_OP_INCQ] = USES_CC_DST | USES_CC_SRC,
    [CC_OP_DECB ... CC_OP_DECQ] = USES_CC_DST | USES_CC_SRC,
    [CC_OP_SHLB ... CC_OP_SHLQ] = USES_CC_DST | USES_CC_SRC,
    [CC_OP_SARB ... CC_OP_SARQ] = USES_CC_DST | USES_CC_SRC,
204
    [CC_OP_BMILGB ... CC_OP_BMILGQ] = USES_CC_DST | USES_CC_SRC,
205 206 207
    [CC_OP_ADCX] = USES_CC_DST | USES_CC_SRC,
    [CC_OP_ADOX] = USES_CC_SRC | USES_CC_SRC2,
    [CC_OP_ADCOX] = USES_CC_DST | USES_CC_SRC | USES_CC_SRC2,
R
Richard Henderson 已提交
208
    [CC_OP_CLR] = 0,
209 210
};

211
static void set_cc_op(DisasContext *s, CCOp op)
212
{
213 214 215 216 217 218 219 220 221 222
    int dead;

    if (s->cc_op == op) {
        return;
    }

    /* Discard CC computation that will no longer be used.  */
    dead = cc_op_live[s->cc_op] & ~cc_op_live[op];
    if (dead & USES_CC_DST) {
        tcg_gen_discard_tl(cpu_cc_dst);
223
    }
224 225 226
    if (dead & USES_CC_SRC) {
        tcg_gen_discard_tl(cpu_cc_src);
    }
227 228 229
    if (dead & USES_CC_SRC2) {
        tcg_gen_discard_tl(cpu_cc_src2);
    }
230 231 232
    if (dead & USES_CC_SRCT) {
        tcg_gen_discard_tl(cpu_cc_srcT);
    }
233

234 235 236 237 238 239 240 241 242 243 244
    if (op == CC_OP_DYNAMIC) {
        /* The DYNAMIC setting is translator only, and should never be
           stored.  Thus we always consider it clean.  */
        s->cc_op_dirty = false;
    } else {
        /* Discard any computed CC_OP value (see shifts).  */
        if (s->cc_op == CC_OP_DYNAMIC) {
            tcg_gen_discard_i32(cpu_cc_op);
        }
        s->cc_op_dirty = true;
    }
245
    s->cc_op = op;
246 247 248 249 250
}

static void gen_update_cc_op(DisasContext *s)
{
    if (s->cc_op_dirty) {
251
        tcg_gen_movi_i32(cpu_cc_op, s->cc_op);
252 253
        s->cc_op_dirty = false;
    }
254 255
}

B
bellard 已提交
256 257 258 259 260 261 262 263 264 265
#ifdef TARGET_X86_64

#define NB_OP_SIZES 4

#else /* !TARGET_X86_64 */

#define NB_OP_SIZES 3

#endif /* !TARGET_X86_64 */

266
#if defined(HOST_WORDS_BIGENDIAN)
B
bellard 已提交
267 268 269 270 271
#define REG_B_OFFSET (sizeof(target_ulong) - 1)
#define REG_H_OFFSET (sizeof(target_ulong) - 2)
#define REG_W_OFFSET (sizeof(target_ulong) - 2)
#define REG_L_OFFSET (sizeof(target_ulong) - 4)
#define REG_LH_OFFSET (sizeof(target_ulong) - 8)
B
bellard 已提交
272
#else
B
bellard 已提交
273 274 275 276 277
#define REG_B_OFFSET 0
#define REG_H_OFFSET 1
#define REG_W_OFFSET 0
#define REG_L_OFFSET 0
#define REG_LH_OFFSET 4
B
bellard 已提交
278
#endif
B
bellard 已提交
279

280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298
/* In instruction encodings for byte register accesses the
 * register number usually indicates "low 8 bits of register N";
 * however there are some special cases where N 4..7 indicates
 * [AH, CH, DH, BH], ie "bits 15..8 of register N-4". Return
 * true for this special case, false otherwise.
 */
static inline bool byte_reg_is_xH(int reg)
{
    if (reg < 4) {
        return false;
    }
#ifdef TARGET_X86_64
    if (reg >= 8 || x86_64_hregs) {
        return false;
    }
#endif
    return true;
}

299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332
/* Select the size of a push/pop operation.  */
static inline TCGMemOp mo_pushpop(DisasContext *s, TCGMemOp ot)
{
    if (CODE64(s)) {
        return ot == MO_16 ? MO_16 : MO_64;
    } else {
        return ot;
    }
}

/* Select only size 64 else 32.  Used for SSE operand sizes.  */
static inline TCGMemOp mo_64_32(TCGMemOp ot)
{
#ifdef TARGET_X86_64
    return ot == MO_64 ? MO_64 : MO_32;
#else
    return MO_32;
#endif
}

/* Select size 8 if lsb of B is clear, else OT.  Used for decoding
   byte vs word opcodes.  */
static inline TCGMemOp mo_b_d(int b, TCGMemOp ot)
{
    return b & 1 ? ot : MO_8;
}

/* Select size 8 if lsb of B is clear, else OT capped at 32.
   Used for decoding operand size of port opcodes.  */
static inline TCGMemOp mo_b_d32(int b, TCGMemOp ot)
{
    return b & 1 ? (ot == MO_16 ? MO_16 : MO_32) : MO_8;
}

333
static void gen_op_mov_reg_v(TCGMemOp ot, int reg, TCGv t0)
B
bellard 已提交
334 335
{
    switch(ot) {
336
    case MO_8:
337
        if (!byte_reg_is_xH(reg)) {
338
            tcg_gen_deposit_tl(cpu_regs[reg], cpu_regs[reg], t0, 0, 8);
B
bellard 已提交
339
        } else {
340
            tcg_gen_deposit_tl(cpu_regs[reg - 4], cpu_regs[reg - 4], t0, 8, 8);
B
bellard 已提交
341 342
        }
        break;
343
    case MO_16:
344
        tcg_gen_deposit_tl(cpu_regs[reg], cpu_regs[reg], t0, 0, 16);
B
bellard 已提交
345
        break;
346
    case MO_32:
347 348 349
        /* For x86_64, this sets the higher half of register to zero.
           For i386, this is equivalent to a mov. */
        tcg_gen_ext32u_tl(cpu_regs[reg], t0);
B
bellard 已提交
350
        break;
351
#ifdef TARGET_X86_64
352
    case MO_64:
353
        tcg_gen_mov_tl(cpu_regs[reg], t0);
B
bellard 已提交
354
        break;
B
bellard 已提交
355
#endif
356 357
    default:
        tcg_abort();
B
bellard 已提交
358 359
    }
}
B
bellard 已提交
360

361
static inline void gen_op_mov_v_reg(TCGMemOp ot, TCGv t0, int reg)
B
bellard 已提交
362
{
363
    if (ot == MO_8 && byte_reg_is_xH(reg)) {
364 365 366
        tcg_gen_shri_tl(t0, cpu_regs[reg - 4], 8);
        tcg_gen_ext8u_tl(t0, t0);
    } else {
367
        tcg_gen_mov_tl(t0, cpu_regs[reg]);
B
bellard 已提交
368 369 370 371 372
    }
}

static inline void gen_op_movl_A0_reg(int reg)
{
373
    tcg_gen_mov_tl(cpu_A0, cpu_regs[reg]);
B
bellard 已提交
374 375 376 377 378
}

static inline void gen_op_addl_A0_im(int32_t val)
{
    tcg_gen_addi_tl(cpu_A0, cpu_A0, val);
B
bellard 已提交
379
#ifdef TARGET_X86_64
B
bellard 已提交
380
    tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
B
bellard 已提交
381
#endif
B
bellard 已提交
382
}
B
bellard 已提交
383

B
bellard 已提交
384
#ifdef TARGET_X86_64
B
bellard 已提交
385 386 387 388
static inline void gen_op_addq_A0_im(int64_t val)
{
    tcg_gen_addi_tl(cpu_A0, cpu_A0, val);
}
B
bellard 已提交
389
#endif
B
bellard 已提交
390 391 392 393 394 395 396 397 398 399
    
static void gen_add_A0_im(DisasContext *s, int val)
{
#ifdef TARGET_X86_64
    if (CODE64(s))
        gen_op_addq_A0_im(val);
    else
#endif
        gen_op_addl_A0_im(val);
}
B
bellard 已提交
400

401
static inline void gen_op_jmp_v(TCGv dest)
B
bellard 已提交
402
{
403
    tcg_gen_st_tl(dest, cpu_env, offsetof(CPUX86State, eip));
B
bellard 已提交
404 405
}

406
static inline void gen_op_add_reg_im(TCGMemOp size, int reg, int32_t val)
B
bellard 已提交
407
{
408 409
    tcg_gen_addi_tl(cpu_tmp0, cpu_regs[reg], val);
    gen_op_mov_reg_v(size, reg, cpu_tmp0);
B
bellard 已提交
410 411
}

412
static inline void gen_op_add_reg_T0(TCGMemOp size, int reg)
B
bellard 已提交
413
{
414 415
    tcg_gen_add_tl(cpu_tmp0, cpu_regs[reg], cpu_T[0]);
    gen_op_mov_reg_v(size, reg, cpu_tmp0);
416
}
B
bellard 已提交
417 418 419

static inline void gen_op_addl_A0_reg_sN(int shift, int reg)
{
420 421
    tcg_gen_mov_tl(cpu_tmp0, cpu_regs[reg]);
    if (shift != 0)
B
bellard 已提交
422 423
        tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, shift);
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
424 425 426
    /* For x86_64, this sets the higher half of register to zero.
       For i386, this is equivalent to a nop. */
    tcg_gen_ext32u_tl(cpu_A0, cpu_A0);
B
bellard 已提交
427
}
B
bellard 已提交
428

B
bellard 已提交
429 430
static inline void gen_op_movl_A0_seg(int reg)
{
431
    tcg_gen_ld32u_tl(cpu_A0, cpu_env, offsetof(CPUX86State, segs[reg].base) + REG_L_OFFSET);
B
bellard 已提交
432
}
B
bellard 已提交
433

434
static inline void gen_op_addl_A0_seg(DisasContext *s, int reg)
B
bellard 已提交
435
{
436
    tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUX86State, segs[reg].base));
B
bellard 已提交
437
#ifdef TARGET_X86_64
438 439 440 441 442 443 444 445 446
    if (CODE64(s)) {
        tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
        tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
    } else {
        tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
        tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
    }
#else
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
B
bellard 已提交
447 448
#endif
}
B
bellard 已提交
449

B
bellard 已提交
450
#ifdef TARGET_X86_64
B
bellard 已提交
451 452
static inline void gen_op_movq_A0_seg(int reg)
{
453
    tcg_gen_ld_tl(cpu_A0, cpu_env, offsetof(CPUX86State, segs[reg].base));
B
bellard 已提交
454
}
B
bellard 已提交
455

B
bellard 已提交
456 457
static inline void gen_op_addq_A0_seg(int reg)
{
458
    tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUX86State, segs[reg].base));
B
bellard 已提交
459 460 461 462 463
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
}

static inline void gen_op_movq_A0_reg(int reg)
{
464
    tcg_gen_mov_tl(cpu_A0, cpu_regs[reg]);
B
bellard 已提交
465 466 467 468
}

static inline void gen_op_addq_A0_reg_sN(int shift, int reg)
{
469 470
    tcg_gen_mov_tl(cpu_tmp0, cpu_regs[reg]);
    if (shift != 0)
B
bellard 已提交
471 472 473
        tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, shift);
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
}
B
bellard 已提交
474 475
#endif

476
static inline void gen_op_ld_v(DisasContext *s, int idx, TCGv t0, TCGv a0)
B
bellard 已提交
477
{
478
    tcg_gen_qemu_ld_tl(t0, a0, s->mem_index, idx | MO_LE);
B
bellard 已提交
479
}
B
bellard 已提交
480

481
static inline void gen_op_st_v(DisasContext *s, int idx, TCGv t0, TCGv a0)
B
bellard 已提交
482
{
483
    tcg_gen_qemu_st_tl(t0, a0, s->mem_index, idx | MO_LE);
B
bellard 已提交
484
}
485

486 487 488
static inline void gen_op_st_rm_T0_A0(DisasContext *s, int idx, int d)
{
    if (d == OR_TMP0) {
489
        gen_op_st_v(s, idx, cpu_T[0], cpu_A0);
490
    } else {
491
        gen_op_mov_reg_v(idx, d, cpu_T[0]);
492 493 494
    }
}

B
bellard 已提交
495 496
static inline void gen_jmp_im(target_ulong pc)
{
B
bellard 已提交
497
    tcg_gen_movi_tl(cpu_tmp0, pc);
498
    gen_op_jmp_v(cpu_tmp0);
B
bellard 已提交
499 500
}

B
bellard 已提交
501 502 503 504 505
static inline void gen_string_movl_A0_ESI(DisasContext *s)
{
    int override;

    override = s->override;
506
    switch (s->aflag) {
B
bellard 已提交
507
#ifdef TARGET_X86_64
508
    case MO_64:
B
bellard 已提交
509
        if (override >= 0) {
B
bellard 已提交
510 511
            gen_op_movq_A0_seg(override);
            gen_op_addq_A0_reg_sN(0, R_ESI);
B
bellard 已提交
512
        } else {
B
bellard 已提交
513
            gen_op_movq_A0_reg(R_ESI);
B
bellard 已提交
514
        }
515
        break;
B
bellard 已提交
516
#endif
517
    case MO_32:
B
bellard 已提交
518 519 520 521
        /* 32 bit address */
        if (s->addseg && override < 0)
            override = R_DS;
        if (override >= 0) {
B
bellard 已提交
522 523
            gen_op_movl_A0_seg(override);
            gen_op_addl_A0_reg_sN(0, R_ESI);
B
bellard 已提交
524
        } else {
B
bellard 已提交
525
            gen_op_movl_A0_reg(R_ESI);
B
bellard 已提交
526
        }
527 528
        break;
    case MO_16:
B
bellard 已提交
529 530 531
        /* 16 address, always override */
        if (override < 0)
            override = R_DS;
532
        tcg_gen_ext16u_tl(cpu_A0, cpu_regs[R_ESI]);
533
        gen_op_addl_A0_seg(s, override);
534 535 536
        break;
    default:
        tcg_abort();
B
bellard 已提交
537 538 539 540 541
    }
}

static inline void gen_string_movl_A0_EDI(DisasContext *s)
{
542
    switch (s->aflag) {
B
bellard 已提交
543
#ifdef TARGET_X86_64
544
    case MO_64:
B
bellard 已提交
545
        gen_op_movq_A0_reg(R_EDI);
546
        break;
B
bellard 已提交
547
#endif
548
    case MO_32:
B
bellard 已提交
549
        if (s->addseg) {
B
bellard 已提交
550 551
            gen_op_movl_A0_seg(R_ES);
            gen_op_addl_A0_reg_sN(0, R_EDI);
B
bellard 已提交
552
        } else {
B
bellard 已提交
553
            gen_op_movl_A0_reg(R_EDI);
B
bellard 已提交
554
        }
555 556
        break;
    case MO_16:
557
        tcg_gen_ext16u_tl(cpu_A0, cpu_regs[R_EDI]);
558
        gen_op_addl_A0_seg(s, R_ES);
559 560 561
        break;
    default:
        tcg_abort();
B
bellard 已提交
562 563 564
    }
}

565
static inline void gen_op_movl_T0_Dshift(TCGMemOp ot)
566
{
567
    tcg_gen_ld32s_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, df));
568
    tcg_gen_shli_tl(cpu_T[0], cpu_T[0], ot);
B
bellard 已提交
569 570
};

571
static TCGv gen_ext_tl(TCGv dst, TCGv src, TCGMemOp size, bool sign)
572
{
573
    switch (size) {
574
    case MO_8:
575 576 577 578 579 580
        if (sign) {
            tcg_gen_ext8s_tl(dst, src);
        } else {
            tcg_gen_ext8u_tl(dst, src);
        }
        return dst;
581
    case MO_16:
582 583 584 585 586 587 588
        if (sign) {
            tcg_gen_ext16s_tl(dst, src);
        } else {
            tcg_gen_ext16u_tl(dst, src);
        }
        return dst;
#ifdef TARGET_X86_64
589
    case MO_32:
590 591 592 593 594 595 596
        if (sign) {
            tcg_gen_ext32s_tl(dst, src);
        } else {
            tcg_gen_ext32u_tl(dst, src);
        }
        return dst;
#endif
597
    default:
598
        return src;
599 600
    }
}
601

602
static void gen_extu(TCGMemOp ot, TCGv reg)
603 604 605 606
{
    gen_ext_tl(reg, reg, ot, false);
}

607
static void gen_exts(TCGMemOp ot, TCGv reg)
608
{
609
    gen_ext_tl(reg, reg, ot, true);
610
}
B
bellard 已提交
611

612
static inline void gen_op_jnz_ecx(TCGMemOp size, int label1)
613
{
614
    tcg_gen_mov_tl(cpu_tmp0, cpu_regs[R_ECX]);
615
    gen_extu(size, cpu_tmp0);
P
pbrook 已提交
616
    tcg_gen_brcondi_tl(TCG_COND_NE, cpu_tmp0, 0, label1);
617 618
}

619
static inline void gen_op_jz_ecx(TCGMemOp size, int label1)
620
{
621
    tcg_gen_mov_tl(cpu_tmp0, cpu_regs[R_ECX]);
622
    gen_extu(size, cpu_tmp0);
P
pbrook 已提交
623
    tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_tmp0, 0, label1);
624
}
B
bellard 已提交
625

626
static void gen_helper_in_func(TCGMemOp ot, TCGv v, TCGv_i32 n)
P
pbrook 已提交
627 628
{
    switch (ot) {
629
    case MO_8:
630 631
        gen_helper_inb(v, n);
        break;
632
    case MO_16:
633 634
        gen_helper_inw(v, n);
        break;
635
    case MO_32:
636 637
        gen_helper_inl(v, n);
        break;
638 639
    default:
        tcg_abort();
P
pbrook 已提交
640 641
    }
}
B
bellard 已提交
642

643
static void gen_helper_out_func(TCGMemOp ot, TCGv_i32 v, TCGv_i32 n)
P
pbrook 已提交
644 645
{
    switch (ot) {
646
    case MO_8:
647 648
        gen_helper_outb(v, n);
        break;
649
    case MO_16:
650 651
        gen_helper_outw(v, n);
        break;
652
    case MO_32:
653 654
        gen_helper_outl(v, n);
        break;
655 656
    default:
        tcg_abort();
P
pbrook 已提交
657 658
    }
}
659

660
static void gen_check_io(DisasContext *s, TCGMemOp ot, target_ulong cur_eip,
661
                         uint32_t svm_flags)
662
{
663 664 665 666
    int state_saved;
    target_ulong next_eip;

    state_saved = 0;
667
    if (s->pe && (s->cpl > s->iopl || s->vm86)) {
668
        gen_update_cc_op(s);
B
bellard 已提交
669
        gen_jmp_im(cur_eip);
670
        state_saved = 1;
671
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
P
pbrook 已提交
672
        switch (ot) {
673
        case MO_8:
B
Blue Swirl 已提交
674 675
            gen_helper_check_iob(cpu_env, cpu_tmp2_i32);
            break;
676
        case MO_16:
B
Blue Swirl 已提交
677 678
            gen_helper_check_iow(cpu_env, cpu_tmp2_i32);
            break;
679
        case MO_32:
B
Blue Swirl 已提交
680 681
            gen_helper_check_iol(cpu_env, cpu_tmp2_i32);
            break;
682 683
        default:
            tcg_abort();
P
pbrook 已提交
684
        }
685
    }
B
bellard 已提交
686
    if(s->flags & HF_SVMI_MASK) {
687
        if (!state_saved) {
688
            gen_update_cc_op(s);
689 690 691 692
            gen_jmp_im(cur_eip);
        }
        svm_flags |= (1 << (4 + ot));
        next_eip = s->pc - s->cs_base;
693
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
B
Blue Swirl 已提交
694 695
        gen_helper_svm_check_io(cpu_env, cpu_tmp2_i32,
                                tcg_const_i32(svm_flags),
P
pbrook 已提交
696
                                tcg_const_i32(next_eip - cur_eip));
697 698 699
    }
}

700
static inline void gen_movs(DisasContext *s, TCGMemOp ot)
B
bellard 已提交
701 702
{
    gen_string_movl_A0_ESI(s);
703
    gen_op_ld_v(s, ot, cpu_T[0], cpu_A0);
B
bellard 已提交
704
    gen_string_movl_A0_EDI(s);
705
    gen_op_st_v(s, ot, cpu_T[0], cpu_A0);
706
    gen_op_movl_T0_Dshift(ot);
707 708
    gen_op_add_reg_T0(s->aflag, R_ESI);
    gen_op_add_reg_T0(s->aflag, R_EDI);
B
bellard 已提交
709 710
}

711 712 713 714 715 716 717 718 719 720 721
static void gen_op_update1_cc(void)
{
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
}

static void gen_op_update2_cc(void)
{
    tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
}

722 723 724 725 726 727 728
static void gen_op_update3_cc(TCGv reg)
{
    tcg_gen_mov_tl(cpu_cc_src2, reg);
    tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
}

729 730 731 732 733 734 735 736
static inline void gen_op_testl_T0_T1_cc(void)
{
    tcg_gen_and_tl(cpu_cc_dst, cpu_T[0], cpu_T[1]);
}

static void gen_op_update_neg_cc(void)
{
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
737 738
    tcg_gen_neg_tl(cpu_cc_src, cpu_T[0]);
    tcg_gen_movi_tl(cpu_cc_srcT, 0);
739 740
}

741 742
/* compute all eflags to cc_src */
static void gen_compute_eflags(DisasContext *s)
743
{
744
    TCGv zero, dst, src1, src2;
745 746
    int live, dead;

747 748 749
    if (s->cc_op == CC_OP_EFLAGS) {
        return;
    }
R
Richard Henderson 已提交
750 751 752 753 754
    if (s->cc_op == CC_OP_CLR) {
        tcg_gen_movi_tl(cpu_cc_src, CC_Z);
        set_cc_op(s, CC_OP_EFLAGS);
        return;
    }
755 756 757 758

    TCGV_UNUSED(zero);
    dst = cpu_cc_dst;
    src1 = cpu_cc_src;
759
    src2 = cpu_cc_src2;
760 761 762

    /* Take care to not read values that are not live.  */
    live = cc_op_live[s->cc_op] & ~USES_CC_SRCT;
763
    dead = live ^ (USES_CC_DST | USES_CC_SRC | USES_CC_SRC2);
764 765 766 767 768 769 770 771
    if (dead) {
        zero = tcg_const_tl(0);
        if (dead & USES_CC_DST) {
            dst = zero;
        }
        if (dead & USES_CC_SRC) {
            src1 = zero;
        }
772 773 774
        if (dead & USES_CC_SRC2) {
            src2 = zero;
        }
775 776
    }

777
    gen_update_cc_op(s);
778
    gen_helper_cc_compute_all(cpu_cc_src, dst, src1, src2, cpu_cc_op);
779
    set_cc_op(s, CC_OP_EFLAGS);
780 781 782 783

    if (dead) {
        tcg_temp_free(zero);
    }
784 785
}

786 787 788 789 790 791 792 793 794 795
typedef struct CCPrepare {
    TCGCond cond;
    TCGv reg;
    TCGv reg2;
    target_ulong imm;
    target_ulong mask;
    bool use_reg2;
    bool no_setcond;
} CCPrepare;

796
/* compute eflags.C to reg */
797
static CCPrepare gen_prepare_eflags_c(DisasContext *s, TCGv reg)
798 799
{
    TCGv t0, t1;
800
    int size, shift;
801 802 803

    switch (s->cc_op) {
    case CC_OP_SUBB ... CC_OP_SUBQ:
804
        /* (DATA_TYPE)CC_SRCT < (DATA_TYPE)CC_SRC */
805 806 807 808
        size = s->cc_op - CC_OP_SUBB;
        t1 = gen_ext_tl(cpu_tmp0, cpu_cc_src, size, false);
        /* If no temporary was used, be careful not to alias t1 and t0.  */
        t0 = TCGV_EQUAL(t1, cpu_cc_src) ? cpu_tmp0 : reg;
809
        tcg_gen_mov_tl(t0, cpu_cc_srcT);
810 811 812 813 814 815 816 817 818
        gen_extu(size, t0);
        goto add_sub;

    case CC_OP_ADDB ... CC_OP_ADDQ:
        /* (DATA_TYPE)CC_DST < (DATA_TYPE)CC_SRC */
        size = s->cc_op - CC_OP_ADDB;
        t1 = gen_ext_tl(cpu_tmp0, cpu_cc_src, size, false);
        t0 = gen_ext_tl(reg, cpu_cc_dst, size, false);
    add_sub:
819 820
        return (CCPrepare) { .cond = TCG_COND_LTU, .reg = t0,
                             .reg2 = t1, .mask = -1, .use_reg2 = true };
821 822

    case CC_OP_LOGICB ... CC_OP_LOGICQ:
R
Richard Henderson 已提交
823
    case CC_OP_CLR:
824
        return (CCPrepare) { .cond = TCG_COND_NEVER, .mask = -1 };
825 826 827

    case CC_OP_INCB ... CC_OP_INCQ:
    case CC_OP_DECB ... CC_OP_DECQ:
828 829
        return (CCPrepare) { .cond = TCG_COND_NE, .reg = cpu_cc_src,
                             .mask = -1, .no_setcond = true };
830 831 832 833

    case CC_OP_SHLB ... CC_OP_SHLQ:
        /* (CC_SRC >> (DATA_BITS - 1)) & 1 */
        size = s->cc_op - CC_OP_SHLB;
834 835 836
        shift = (8 << size) - 1;
        return (CCPrepare) { .cond = TCG_COND_NE, .reg = cpu_cc_src,
                             .mask = (target_ulong)1 << shift };
837 838

    case CC_OP_MULB ... CC_OP_MULQ:
839 840
        return (CCPrepare) { .cond = TCG_COND_NE,
                             .reg = cpu_cc_src, .mask = -1 };
841

842 843 844 845 846
    case CC_OP_BMILGB ... CC_OP_BMILGQ:
        size = s->cc_op - CC_OP_BMILGB;
        t0 = gen_ext_tl(reg, cpu_cc_src, size, false);
        return (CCPrepare) { .cond = TCG_COND_EQ, .reg = t0, .mask = -1 };

847 848 849 850 851
    case CC_OP_ADCX:
    case CC_OP_ADCOX:
        return (CCPrepare) { .cond = TCG_COND_NE, .reg = cpu_cc_dst,
                             .mask = -1, .no_setcond = true };

852 853 854
    case CC_OP_EFLAGS:
    case CC_OP_SARB ... CC_OP_SARQ:
        /* CC_SRC & 1 */
855 856
        return (CCPrepare) { .cond = TCG_COND_NE,
                             .reg = cpu_cc_src, .mask = CC_C };
857 858 859 860 861

    default:
       /* The need to compute only C from CC_OP_DYNAMIC is important
          in efficiently implementing e.g. INC at the start of a TB.  */
       gen_update_cc_op(s);
862 863
       gen_helper_cc_compute_c(reg, cpu_cc_dst, cpu_cc_src,
                               cpu_cc_src2, cpu_cc_op);
864 865
       return (CCPrepare) { .cond = TCG_COND_NE, .reg = reg,
                            .mask = -1, .no_setcond = true };
866 867 868
    }
}

869
/* compute eflags.P to reg */
870
static CCPrepare gen_prepare_eflags_p(DisasContext *s, TCGv reg)
871
{
872
    gen_compute_eflags(s);
873 874
    return (CCPrepare) { .cond = TCG_COND_NE, .reg = cpu_cc_src,
                         .mask = CC_P };
875 876 877
}

/* compute eflags.S to reg */
878
static CCPrepare gen_prepare_eflags_s(DisasContext *s, TCGv reg)
879
{
880 881 882 883 884
    switch (s->cc_op) {
    case CC_OP_DYNAMIC:
        gen_compute_eflags(s);
        /* FALLTHRU */
    case CC_OP_EFLAGS:
885 886 887
    case CC_OP_ADCX:
    case CC_OP_ADOX:
    case CC_OP_ADCOX:
888 889
        return (CCPrepare) { .cond = TCG_COND_NE, .reg = cpu_cc_src,
                             .mask = CC_S };
R
Richard Henderson 已提交
890 891
    case CC_OP_CLR:
        return (CCPrepare) { .cond = TCG_COND_NEVER, .mask = -1 };
892 893
    default:
        {
894
            TCGMemOp size = (s->cc_op - CC_OP_ADDB) & 3;
895
            TCGv t0 = gen_ext_tl(reg, cpu_cc_dst, size, true);
896
            return (CCPrepare) { .cond = TCG_COND_LT, .reg = t0, .mask = -1 };
897 898
        }
    }
899 900 901
}

/* compute eflags.O to reg */
902
static CCPrepare gen_prepare_eflags_o(DisasContext *s, TCGv reg)
903
{
904 905 906 907 908
    switch (s->cc_op) {
    case CC_OP_ADOX:
    case CC_OP_ADCOX:
        return (CCPrepare) { .cond = TCG_COND_NE, .reg = cpu_cc_src2,
                             .mask = -1, .no_setcond = true };
R
Richard Henderson 已提交
909 910
    case CC_OP_CLR:
        return (CCPrepare) { .cond = TCG_COND_NEVER, .mask = -1 };
911 912 913 914 915
    default:
        gen_compute_eflags(s);
        return (CCPrepare) { .cond = TCG_COND_NE, .reg = cpu_cc_src,
                             .mask = CC_O };
    }
916 917 918
}

/* compute eflags.Z to reg */
919
static CCPrepare gen_prepare_eflags_z(DisasContext *s, TCGv reg)
920
{
921 922 923 924 925
    switch (s->cc_op) {
    case CC_OP_DYNAMIC:
        gen_compute_eflags(s);
        /* FALLTHRU */
    case CC_OP_EFLAGS:
926 927 928
    case CC_OP_ADCX:
    case CC_OP_ADOX:
    case CC_OP_ADCOX:
929 930
        return (CCPrepare) { .cond = TCG_COND_NE, .reg = cpu_cc_src,
                             .mask = CC_Z };
R
Richard Henderson 已提交
931 932
    case CC_OP_CLR:
        return (CCPrepare) { .cond = TCG_COND_ALWAYS, .mask = -1 };
933 934
    default:
        {
935
            TCGMemOp size = (s->cc_op - CC_OP_ADDB) & 3;
936
            TCGv t0 = gen_ext_tl(reg, cpu_cc_dst, size, false);
937
            return (CCPrepare) { .cond = TCG_COND_EQ, .reg = t0, .mask = -1 };
938
        }
939 940 941
    }
}

942 943
/* perform a conditional store into register 'reg' according to jump opcode
   value 'b'. In the fast case, T0 is guaranted not to be used. */
944
static CCPrepare gen_prepare_cc(DisasContext *s, int b, TCGv reg)
945
{
946 947
    int inv, jcc_op, cond;
    TCGMemOp size;
948
    CCPrepare cc;
949 950 951
    TCGv t0;

    inv = b & 1;
952
    jcc_op = (b >> 1) & 7;
953 954

    switch (s->cc_op) {
955 956
    case CC_OP_SUBB ... CC_OP_SUBQ:
        /* We optimize relational operators for the cmp/jcc case.  */
957 958 959
        size = s->cc_op - CC_OP_SUBB;
        switch (jcc_op) {
        case JCC_BE:
960
            tcg_gen_mov_tl(cpu_tmp4, cpu_cc_srcT);
961 962
            gen_extu(size, cpu_tmp4);
            t0 = gen_ext_tl(cpu_tmp0, cpu_cc_src, size, false);
963 964
            cc = (CCPrepare) { .cond = TCG_COND_LEU, .reg = cpu_tmp4,
                               .reg2 = t0, .mask = -1, .use_reg2 = true };
965
            break;
966

967
        case JCC_L:
968
            cond = TCG_COND_LT;
969 970
            goto fast_jcc_l;
        case JCC_LE:
971
            cond = TCG_COND_LE;
972
        fast_jcc_l:
973
            tcg_gen_mov_tl(cpu_tmp4, cpu_cc_srcT);
974 975
            gen_exts(size, cpu_tmp4);
            t0 = gen_ext_tl(cpu_tmp0, cpu_cc_src, size, true);
976 977
            cc = (CCPrepare) { .cond = cond, .reg = cpu_tmp4,
                               .reg2 = t0, .mask = -1, .use_reg2 = true };
978
            break;
979

980
        default:
981
            goto slow_jcc;
982
        }
983
        break;
984

985 986
    default:
    slow_jcc:
987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030
        /* This actually generates good code for JC, JZ and JS.  */
        switch (jcc_op) {
        case JCC_O:
            cc = gen_prepare_eflags_o(s, reg);
            break;
        case JCC_B:
            cc = gen_prepare_eflags_c(s, reg);
            break;
        case JCC_Z:
            cc = gen_prepare_eflags_z(s, reg);
            break;
        case JCC_BE:
            gen_compute_eflags(s);
            cc = (CCPrepare) { .cond = TCG_COND_NE, .reg = cpu_cc_src,
                               .mask = CC_Z | CC_C };
            break;
        case JCC_S:
            cc = gen_prepare_eflags_s(s, reg);
            break;
        case JCC_P:
            cc = gen_prepare_eflags_p(s, reg);
            break;
        case JCC_L:
            gen_compute_eflags(s);
            if (TCGV_EQUAL(reg, cpu_cc_src)) {
                reg = cpu_tmp0;
            }
            tcg_gen_shri_tl(reg, cpu_cc_src, 4); /* CC_O -> CC_S */
            tcg_gen_xor_tl(reg, reg, cpu_cc_src);
            cc = (CCPrepare) { .cond = TCG_COND_NE, .reg = reg,
                               .mask = CC_S };
            break;
        default:
        case JCC_LE:
            gen_compute_eflags(s);
            if (TCGV_EQUAL(reg, cpu_cc_src)) {
                reg = cpu_tmp0;
            }
            tcg_gen_shri_tl(reg, cpu_cc_src, 4); /* CC_O -> CC_S */
            tcg_gen_xor_tl(reg, reg, cpu_cc_src);
            cc = (CCPrepare) { .cond = TCG_COND_NE, .reg = reg,
                               .mask = CC_S | CC_Z };
            break;
        }
1031
        break;
1032
    }
1033 1034 1035 1036 1037

    if (inv) {
        cc.cond = tcg_invert_cond(cc.cond);
    }
    return cc;
1038 1039
}

1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
static void gen_setcc1(DisasContext *s, int b, TCGv reg)
{
    CCPrepare cc = gen_prepare_cc(s, b, reg);

    if (cc.no_setcond) {
        if (cc.cond == TCG_COND_EQ) {
            tcg_gen_xori_tl(reg, cc.reg, 1);
        } else {
            tcg_gen_mov_tl(reg, cc.reg);
        }
        return;
    }

    if (cc.cond == TCG_COND_NE && !cc.use_reg2 && cc.imm == 0 &&
        cc.mask != 0 && (cc.mask & (cc.mask - 1)) == 0) {
        tcg_gen_shri_tl(reg, cc.reg, ctztl(cc.mask));
        tcg_gen_andi_tl(reg, reg, 1);
        return;
    }
    if (cc.mask != -1) {
        tcg_gen_andi_tl(reg, cc.reg, cc.mask);
        cc.reg = reg;
    }
    if (cc.use_reg2) {
        tcg_gen_setcond_tl(cc.cond, reg, cc.reg, cc.reg2);
    } else {
        tcg_gen_setcondi_tl(cc.cond, reg, cc.reg, cc.imm);
    }
}

static inline void gen_compute_eflags_c(DisasContext *s, TCGv reg)
{
    gen_setcc1(s, JCC_B << 1, reg);
}
1074

1075 1076
/* generate a conditional jump to label 'l1' according to jump opcode
   value 'b'. In the fast case, T0 is guaranted not to be used. */
1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
static inline void gen_jcc1_noeob(DisasContext *s, int b, int l1)
{
    CCPrepare cc = gen_prepare_cc(s, b, cpu_T[0]);

    if (cc.mask != -1) {
        tcg_gen_andi_tl(cpu_T[0], cc.reg, cc.mask);
        cc.reg = cpu_T[0];
    }
    if (cc.use_reg2) {
        tcg_gen_brcond_tl(cc.cond, cc.reg, cc.reg2, l1);
    } else {
        tcg_gen_brcondi_tl(cc.cond, cc.reg, cc.imm, l1);
    }
}

/* Generate a conditional jump to label 'l1' according to jump opcode
   value 'b'. In the fast case, T0 is guaranted not to be used.
   A translation block must end soon.  */
1095
static inline void gen_jcc1(DisasContext *s, int b, int l1)
1096
{
1097
    CCPrepare cc = gen_prepare_cc(s, b, cpu_T[0]);
1098

1099
    gen_update_cc_op(s);
1100 1101 1102 1103
    if (cc.mask != -1) {
        tcg_gen_andi_tl(cpu_T[0], cc.reg, cc.mask);
        cc.reg = cpu_T[0];
    }
1104
    set_cc_op(s, CC_OP_DYNAMIC);
1105 1106 1107 1108
    if (cc.use_reg2) {
        tcg_gen_brcond_tl(cc.cond, cc.reg, cc.reg2, l1);
    } else {
        tcg_gen_brcondi_tl(cc.cond, cc.reg, cc.imm, l1);
1109 1110 1111
    }
}

B
bellard 已提交
1112 1113 1114
/* XXX: does not work with gdbstub "ice" single step - not a
   serious problem */
static int gen_jz_ecx_string(DisasContext *s, target_ulong next_eip)
B
bellard 已提交
1115
{
B
bellard 已提交
1116 1117 1118 1119
    int l1, l2;

    l1 = gen_new_label();
    l2 = gen_new_label();
1120
    gen_op_jnz_ecx(s->aflag, l1);
B
bellard 已提交
1121 1122 1123 1124
    gen_set_label(l2);
    gen_jmp_tb(s, next_eip, 1);
    gen_set_label(l1);
    return l2;
B
bellard 已提交
1125 1126
}

1127
static inline void gen_stos(DisasContext *s, TCGMemOp ot)
B
bellard 已提交
1128
{
1129
    gen_op_mov_v_reg(MO_32, cpu_T[0], R_EAX);
B
bellard 已提交
1130
    gen_string_movl_A0_EDI(s);
1131
    gen_op_st_v(s, ot, cpu_T[0], cpu_A0);
1132
    gen_op_movl_T0_Dshift(ot);
1133
    gen_op_add_reg_T0(s->aflag, R_EDI);
B
bellard 已提交
1134 1135
}

1136
static inline void gen_lods(DisasContext *s, TCGMemOp ot)
B
bellard 已提交
1137 1138
{
    gen_string_movl_A0_ESI(s);
1139
    gen_op_ld_v(s, ot, cpu_T[0], cpu_A0);
1140
    gen_op_mov_reg_v(ot, R_EAX, cpu_T[0]);
1141
    gen_op_movl_T0_Dshift(ot);
1142
    gen_op_add_reg_T0(s->aflag, R_ESI);
B
bellard 已提交
1143 1144
}

1145
static inline void gen_scas(DisasContext *s, TCGMemOp ot)
B
bellard 已提交
1146 1147
{
    gen_string_movl_A0_EDI(s);
1148
    gen_op_ld_v(s, ot, cpu_T[1], cpu_A0);
1149
    gen_op(s, OP_CMPL, ot, R_EAX);
1150
    gen_op_movl_T0_Dshift(ot);
1151
    gen_op_add_reg_T0(s->aflag, R_EDI);
B
bellard 已提交
1152 1153
}

1154
static inline void gen_cmps(DisasContext *s, TCGMemOp ot)
B
bellard 已提交
1155 1156
{
    gen_string_movl_A0_EDI(s);
1157
    gen_op_ld_v(s, ot, cpu_T[1], cpu_A0);
1158 1159
    gen_string_movl_A0_ESI(s);
    gen_op(s, OP_CMPL, ot, OR_TMP0);
1160
    gen_op_movl_T0_Dshift(ot);
1161 1162
    gen_op_add_reg_T0(s->aflag, R_ESI);
    gen_op_add_reg_T0(s->aflag, R_EDI);
B
bellard 已提交
1163 1164
}

1165
static inline void gen_ins(DisasContext *s, TCGMemOp ot)
B
bellard 已提交
1166
{
P
pbrook 已提交
1167 1168
    if (use_icount)
        gen_io_start();
B
bellard 已提交
1169
    gen_string_movl_A0_EDI(s);
1170 1171
    /* Note: we must do this dummy write first to be restartable in
       case of page fault. */
1172
    tcg_gen_movi_tl(cpu_T[0], 0);
1173
    gen_op_st_v(s, ot, cpu_T[0], cpu_A0);
1174
    tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_regs[R_EDX]);
1175
    tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
P
pbrook 已提交
1176
    gen_helper_in_func(ot, cpu_T[0], cpu_tmp2_i32);
1177
    gen_op_st_v(s, ot, cpu_T[0], cpu_A0);
1178
    gen_op_movl_T0_Dshift(ot);
1179
    gen_op_add_reg_T0(s->aflag, R_EDI);
P
pbrook 已提交
1180 1181
    if (use_icount)
        gen_io_end();
B
bellard 已提交
1182 1183
}

1184
static inline void gen_outs(DisasContext *s, TCGMemOp ot)
B
bellard 已提交
1185
{
P
pbrook 已提交
1186 1187
    if (use_icount)
        gen_io_start();
B
bellard 已提交
1188
    gen_string_movl_A0_ESI(s);
1189
    gen_op_ld_v(s, ot, cpu_T[0], cpu_A0);
1190

1191
    tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_regs[R_EDX]);
1192 1193
    tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
    tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[0]);
P
pbrook 已提交
1194
    gen_helper_out_func(ot, cpu_tmp2_i32, cpu_tmp3_i32);
1195

1196
    gen_op_movl_T0_Dshift(ot);
1197
    gen_op_add_reg_T0(s->aflag, R_ESI);
P
pbrook 已提交
1198 1199
    if (use_icount)
        gen_io_end();
B
bellard 已提交
1200 1201 1202 1203 1204
}

/* same method as Valgrind : we generate jumps to current or next
   instruction */
#define GEN_REPZ(op)                                                          \
1205
static inline void gen_repz_ ## op(DisasContext *s, TCGMemOp ot,              \
B
bellard 已提交
1206
                                 target_ulong cur_eip, target_ulong next_eip) \
B
bellard 已提交
1207
{                                                                             \
B
bellard 已提交
1208
    int l2;\
B
bellard 已提交
1209
    gen_update_cc_op(s);                                                      \
B
bellard 已提交
1210
    l2 = gen_jz_ecx_string(s, next_eip);                                      \
B
bellard 已提交
1211
    gen_ ## op(s, ot);                                                        \
1212
    gen_op_add_reg_im(s->aflag, R_ECX, -1);                                   \
B
bellard 已提交
1213 1214 1215
    /* a loop would cause two single step exceptions if ECX = 1               \
       before rep string_insn */                                              \
    if (!s->jmp_opt)                                                          \
1216
        gen_op_jz_ecx(s->aflag, l2);                                          \
B
bellard 已提交
1217 1218 1219 1220
    gen_jmp(s, cur_eip);                                                      \
}

#define GEN_REPZ2(op)                                                         \
1221
static inline void gen_repz_ ## op(DisasContext *s, TCGMemOp ot,              \
B
bellard 已提交
1222 1223
                                   target_ulong cur_eip,                      \
                                   target_ulong next_eip,                     \
B
bellard 已提交
1224 1225
                                   int nz)                                    \
{                                                                             \
B
bellard 已提交
1226
    int l2;\
B
bellard 已提交
1227
    gen_update_cc_op(s);                                                      \
B
bellard 已提交
1228
    l2 = gen_jz_ecx_string(s, next_eip);                                      \
B
bellard 已提交
1229
    gen_ ## op(s, ot);                                                        \
1230
    gen_op_add_reg_im(s->aflag, R_ECX, -1);                                   \
1231
    gen_update_cc_op(s);                                                      \
1232
    gen_jcc1(s, (JCC_Z << 1) | (nz ^ 1), l2);                                 \
B
bellard 已提交
1233
    if (!s->jmp_opt)                                                          \
1234
        gen_op_jz_ecx(s->aflag, l2);                                          \
B
bellard 已提交
1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
    gen_jmp(s, cur_eip);                                                      \
}

GEN_REPZ(movs)
GEN_REPZ(stos)
GEN_REPZ(lods)
GEN_REPZ(ins)
GEN_REPZ(outs)
GEN_REPZ2(scas)
GEN_REPZ2(cmps)

P
pbrook 已提交
1246 1247 1248
static void gen_helper_fp_arith_ST0_FT0(int op)
{
    switch (op) {
B
Blue Swirl 已提交
1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272
    case 0:
        gen_helper_fadd_ST0_FT0(cpu_env);
        break;
    case 1:
        gen_helper_fmul_ST0_FT0(cpu_env);
        break;
    case 2:
        gen_helper_fcom_ST0_FT0(cpu_env);
        break;
    case 3:
        gen_helper_fcom_ST0_FT0(cpu_env);
        break;
    case 4:
        gen_helper_fsub_ST0_FT0(cpu_env);
        break;
    case 5:
        gen_helper_fsubr_ST0_FT0(cpu_env);
        break;
    case 6:
        gen_helper_fdiv_ST0_FT0(cpu_env);
        break;
    case 7:
        gen_helper_fdivr_ST0_FT0(cpu_env);
        break;
P
pbrook 已提交
1273 1274
    }
}
B
bellard 已提交
1275 1276

/* NOTE the exception in "r" op ordering */
P
pbrook 已提交
1277 1278 1279 1280
static void gen_helper_fp_arith_STN_ST0(int op, int opreg)
{
    TCGv_i32 tmp = tcg_const_i32(opreg);
    switch (op) {
B
Blue Swirl 已提交
1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298
    case 0:
        gen_helper_fadd_STN_ST0(cpu_env, tmp);
        break;
    case 1:
        gen_helper_fmul_STN_ST0(cpu_env, tmp);
        break;
    case 4:
        gen_helper_fsubr_STN_ST0(cpu_env, tmp);
        break;
    case 5:
        gen_helper_fsub_STN_ST0(cpu_env, tmp);
        break;
    case 6:
        gen_helper_fdivr_STN_ST0(cpu_env, tmp);
        break;
    case 7:
        gen_helper_fdiv_STN_ST0(cpu_env, tmp);
        break;
P
pbrook 已提交
1299 1300
    }
}
B
bellard 已提交
1301 1302

/* if d == OR_TMP0, it means memory operand (address in A0) */
1303
static void gen_op(DisasContext *s1, int op, TCGMemOp ot, int d)
B
bellard 已提交
1304 1305
{
    if (d != OR_TMP0) {
1306
        gen_op_mov_v_reg(ot, cpu_T[0], d);
B
bellard 已提交
1307
    } else {
1308
        gen_op_ld_v(s1, ot, cpu_T[0], cpu_A0);
B
bellard 已提交
1309 1310 1311
    }
    switch(op) {
    case OP_ADCL:
1312
        gen_compute_eflags_c(s1, cpu_tmp4);
B
bellard 已提交
1313 1314
        tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
        tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_tmp4);
1315
        gen_op_st_rm_T0_A0(s1, ot, d);
1316 1317
        gen_op_update3_cc(cpu_tmp4);
        set_cc_op(s1, CC_OP_ADCB + ot);
B
bellard 已提交
1318
        break;
B
bellard 已提交
1319
    case OP_SBBL:
1320
        gen_compute_eflags_c(s1, cpu_tmp4);
B
bellard 已提交
1321 1322
        tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
        tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_tmp4);
1323
        gen_op_st_rm_T0_A0(s1, ot, d);
1324 1325
        gen_op_update3_cc(cpu_tmp4);
        set_cc_op(s1, CC_OP_SBBB + ot);
B
bellard 已提交
1326
        break;
B
bellard 已提交
1327
    case OP_ADDL:
1328
        tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1329
        gen_op_st_rm_T0_A0(s1, ot, d);
B
bellard 已提交
1330
        gen_op_update2_cc();
1331
        set_cc_op(s1, CC_OP_ADDB + ot);
B
bellard 已提交
1332 1333
        break;
    case OP_SUBL:
1334
        tcg_gen_mov_tl(cpu_cc_srcT, cpu_T[0]);
B
bellard 已提交
1335
        tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1336
        gen_op_st_rm_T0_A0(s1, ot, d);
B
bellard 已提交
1337
        gen_op_update2_cc();
1338
        set_cc_op(s1, CC_OP_SUBB + ot);
B
bellard 已提交
1339 1340 1341
        break;
    default:
    case OP_ANDL:
B
bellard 已提交
1342
        tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1343
        gen_op_st_rm_T0_A0(s1, ot, d);
B
bellard 已提交
1344
        gen_op_update1_cc();
1345
        set_cc_op(s1, CC_OP_LOGICB + ot);
B
bellard 已提交
1346
        break;
B
bellard 已提交
1347
    case OP_ORL:
B
bellard 已提交
1348
        tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1349
        gen_op_st_rm_T0_A0(s1, ot, d);
B
bellard 已提交
1350
        gen_op_update1_cc();
1351
        set_cc_op(s1, CC_OP_LOGICB + ot);
B
bellard 已提交
1352
        break;
B
bellard 已提交
1353
    case OP_XORL:
B
bellard 已提交
1354
        tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1355
        gen_op_st_rm_T0_A0(s1, ot, d);
B
bellard 已提交
1356
        gen_op_update1_cc();
1357
        set_cc_op(s1, CC_OP_LOGICB + ot);
B
bellard 已提交
1358 1359
        break;
    case OP_CMPL:
1360
        tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
1361
        tcg_gen_mov_tl(cpu_cc_srcT, cpu_T[0]);
1362
        tcg_gen_sub_tl(cpu_cc_dst, cpu_T[0], cpu_T[1]);
1363
        set_cc_op(s1, CC_OP_SUBB + ot);
B
bellard 已提交
1364 1365
        break;
    }
1366 1367
}

B
bellard 已提交
1368
/* if d == OR_TMP0, it means memory operand (address in A0) */
1369
static void gen_inc(DisasContext *s1, TCGMemOp ot, int d, int c)
B
bellard 已提交
1370
{
1371
    if (d != OR_TMP0) {
1372
        gen_op_mov_v_reg(ot, cpu_T[0], d);
1373 1374 1375
    } else {
        gen_op_ld_v(s1, ot, cpu_T[0], cpu_A0);
    }
1376
    gen_compute_eflags_c(s1, cpu_cc_src);
B
bellard 已提交
1377
    if (c > 0) {
1378
        tcg_gen_addi_tl(cpu_T[0], cpu_T[0], 1);
1379
        set_cc_op(s1, CC_OP_INCB + ot);
B
bellard 已提交
1380
    } else {
1381
        tcg_gen_addi_tl(cpu_T[0], cpu_T[0], -1);
1382
        set_cc_op(s1, CC_OP_DECB + ot);
B
bellard 已提交
1383
    }
1384
    gen_op_st_rm_T0_A0(s1, ot, d);
B
bellard 已提交
1385
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
B
bellard 已提交
1386 1387
}

1388 1389
static void gen_shift_flags(DisasContext *s, TCGMemOp ot, TCGv result,
                            TCGv shm1, TCGv count, bool is_right)
1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
{
    TCGv_i32 z32, s32, oldop;
    TCGv z_tl;

    /* Store the results into the CC variables.  If we know that the
       variable must be dead, store unconditionally.  Otherwise we'll
       need to not disrupt the current contents.  */
    z_tl = tcg_const_tl(0);
    if (cc_op_live[s->cc_op] & USES_CC_DST) {
        tcg_gen_movcond_tl(TCG_COND_NE, cpu_cc_dst, count, z_tl,
                           result, cpu_cc_dst);
    } else {
        tcg_gen_mov_tl(cpu_cc_dst, result);
    }
    if (cc_op_live[s->cc_op] & USES_CC_SRC) {
        tcg_gen_movcond_tl(TCG_COND_NE, cpu_cc_src, count, z_tl,
                           shm1, cpu_cc_src);
    } else {
        tcg_gen_mov_tl(cpu_cc_src, shm1);
    }
    tcg_temp_free(z_tl);

    /* Get the two potential CC_OP values into temporaries.  */
    tcg_gen_movi_i32(cpu_tmp2_i32, (is_right ? CC_OP_SARB : CC_OP_SHLB) + ot);
    if (s->cc_op == CC_OP_DYNAMIC) {
        oldop = cpu_cc_op;
    } else {
        tcg_gen_movi_i32(cpu_tmp3_i32, s->cc_op);
        oldop = cpu_tmp3_i32;
    }

    /* Conditionally store the CC_OP value.  */
    z32 = tcg_const_i32(0);
    s32 = tcg_temp_new_i32();
    tcg_gen_trunc_tl_i32(s32, count);
    tcg_gen_movcond_i32(TCG_COND_NE, cpu_cc_op, s32, z32, cpu_tmp2_i32, oldop);
    tcg_temp_free_i32(z32);
    tcg_temp_free_i32(s32);

    /* The CC_OP value is no longer predictable.  */
    set_cc_op(s, CC_OP_DYNAMIC);
}

1433
static void gen_shift_rm_T1(DisasContext *s, TCGMemOp ot, int op1,
1434
                            int is_right, int is_arith)
B
bellard 已提交
1435
{
1436
    target_ulong mask = (ot == MO_64 ? 0x3f : 0x1f);
1437

1438
    /* load */
1439
    if (op1 == OR_TMP0) {
1440
        gen_op_ld_v(s, ot, cpu_T[0], cpu_A0);
1441
    } else {
1442
        gen_op_mov_v_reg(ot, cpu_T[0], op1);
1443
    }
1444

1445 1446
    tcg_gen_andi_tl(cpu_T[1], cpu_T[1], mask);
    tcg_gen_subi_tl(cpu_tmp0, cpu_T[1], 1);
1447 1448 1449

    if (is_right) {
        if (is_arith) {
B
bellard 已提交
1450
            gen_exts(ot, cpu_T[0]);
1451 1452
            tcg_gen_sar_tl(cpu_tmp0, cpu_T[0], cpu_tmp0);
            tcg_gen_sar_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1453
        } else {
B
bellard 已提交
1454
            gen_extu(ot, cpu_T[0]);
1455 1456
            tcg_gen_shr_tl(cpu_tmp0, cpu_T[0], cpu_tmp0);
            tcg_gen_shr_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1457 1458
        }
    } else {
1459 1460
        tcg_gen_shl_tl(cpu_tmp0, cpu_T[0], cpu_tmp0);
        tcg_gen_shl_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1461 1462 1463
    }

    /* store */
1464
    gen_op_st_rm_T0_A0(s, ot, op1);
1465

1466
    gen_shift_flags(s, ot, cpu_T[0], cpu_tmp0, cpu_T[1], is_right);
1467 1468
}

1469
static void gen_shift_rm_im(DisasContext *s, TCGMemOp ot, int op1, int op2,
B
bellard 已提交
1470 1471
                            int is_right, int is_arith)
{
1472
    int mask = (ot == MO_64 ? 0x3f : 0x1f);
B
bellard 已提交
1473 1474 1475

    /* load */
    if (op1 == OR_TMP0)
1476
        gen_op_ld_v(s, ot, cpu_T[0], cpu_A0);
B
bellard 已提交
1477
    else
1478
        gen_op_mov_v_reg(ot, cpu_T[0], op1);
B
bellard 已提交
1479 1480 1481 1482 1483 1484

    op2 &= mask;
    if (op2 != 0) {
        if (is_right) {
            if (is_arith) {
                gen_exts(ot, cpu_T[0]);
B
bellard 已提交
1485
                tcg_gen_sari_tl(cpu_tmp4, cpu_T[0], op2 - 1);
B
bellard 已提交
1486 1487 1488
                tcg_gen_sari_tl(cpu_T[0], cpu_T[0], op2);
            } else {
                gen_extu(ot, cpu_T[0]);
B
bellard 已提交
1489
                tcg_gen_shri_tl(cpu_tmp4, cpu_T[0], op2 - 1);
B
bellard 已提交
1490 1491 1492
                tcg_gen_shri_tl(cpu_T[0], cpu_T[0], op2);
            }
        } else {
B
bellard 已提交
1493
            tcg_gen_shli_tl(cpu_tmp4, cpu_T[0], op2 - 1);
B
bellard 已提交
1494 1495 1496 1497 1498
            tcg_gen_shli_tl(cpu_T[0], cpu_T[0], op2);
        }
    }

    /* store */
1499 1500
    gen_op_st_rm_T0_A0(s, ot, op1);

B
bellard 已提交
1501 1502
    /* update eflags if non zero shift */
    if (op2 != 0) {
B
bellard 已提交
1503
        tcg_gen_mov_tl(cpu_cc_src, cpu_tmp4);
B
bellard 已提交
1504
        tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
1505
        set_cc_op(s, (is_right ? CC_OP_SARB : CC_OP_SHLB) + ot);
B
bellard 已提交
1506 1507 1508
    }
}

1509 1510 1511 1512 1513 1514 1515 1516
static inline void tcg_gen_lshift(TCGv ret, TCGv arg1, target_long arg2)
{
    if (arg2 >= 0)
        tcg_gen_shli_tl(ret, arg1, arg2);
    else
        tcg_gen_shri_tl(ret, arg1, -arg2);
}

1517
static void gen_rot_rm_T1(DisasContext *s, TCGMemOp ot, int op1, int is_right)
1518
{
1519
    target_ulong mask = (ot == MO_64 ? 0x3f : 0x1f);
1520
    TCGv_i32 t0, t1;
1521 1522

    /* load */
1523
    if (op1 == OR_TMP0) {
1524
        gen_op_ld_v(s, ot, cpu_T[0], cpu_A0);
1525
    } else {
1526
        gen_op_mov_v_reg(ot, cpu_T[0], op1);
1527
    }
1528

1529
    tcg_gen_andi_tl(cpu_T[1], cpu_T[1], mask);
1530

1531
    switch (ot) {
1532
    case MO_8:
1533 1534 1535 1536
        /* Replicate the 8-bit input so that a 32-bit rotate works.  */
        tcg_gen_ext8u_tl(cpu_T[0], cpu_T[0]);
        tcg_gen_muli_tl(cpu_T[0], cpu_T[0], 0x01010101);
        goto do_long;
1537
    case MO_16:
1538 1539 1540 1541 1542
        /* Replicate the 16-bit input so that a 32-bit rotate works.  */
        tcg_gen_deposit_tl(cpu_T[0], cpu_T[0], cpu_T[0], 16, 16);
        goto do_long;
    do_long:
#ifdef TARGET_X86_64
1543
    case MO_32:
1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
        tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[1]);
        if (is_right) {
            tcg_gen_rotr_i32(cpu_tmp2_i32, cpu_tmp2_i32, cpu_tmp3_i32);
        } else {
            tcg_gen_rotl_i32(cpu_tmp2_i32, cpu_tmp2_i32, cpu_tmp3_i32);
        }
        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
        break;
#endif
    default:
        if (is_right) {
            tcg_gen_rotr_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
        } else {
            tcg_gen_rotl_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
        }
        break;
1561 1562 1563
    }

    /* store */
1564
    gen_op_st_rm_T0_A0(s, ot, op1);
1565

1566 1567
    /* We'll need the flags computed into CC_SRC.  */
    gen_compute_eflags(s);
1568

1569 1570 1571 1572
    /* The value that was "rotated out" is now present at the other end
       of the word.  Compute C into CC_DST and O into CC_SRC2.  Note that
       since we've computed the flags into CC_SRC, these variables are
       currently dead.  */
1573
    if (is_right) {
1574 1575
        tcg_gen_shri_tl(cpu_cc_src2, cpu_T[0], mask - 1);
        tcg_gen_shri_tl(cpu_cc_dst, cpu_T[0], mask);
P
Pavel Dovgaluk 已提交
1576
        tcg_gen_andi_tl(cpu_cc_dst, cpu_cc_dst, 1);
1577 1578 1579
    } else {
        tcg_gen_shri_tl(cpu_cc_src2, cpu_T[0], mask);
        tcg_gen_andi_tl(cpu_cc_dst, cpu_T[0], 1);
1580
    }
1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599
    tcg_gen_andi_tl(cpu_cc_src2, cpu_cc_src2, 1);
    tcg_gen_xor_tl(cpu_cc_src2, cpu_cc_src2, cpu_cc_dst);

    /* Now conditionally store the new CC_OP value.  If the shift count
       is 0 we keep the CC_OP_EFLAGS setting so that only CC_SRC is live.
       Otherwise reuse CC_OP_ADCOX which have the C and O flags split out
       exactly as we computed above.  */
    t0 = tcg_const_i32(0);
    t1 = tcg_temp_new_i32();
    tcg_gen_trunc_tl_i32(t1, cpu_T[1]);
    tcg_gen_movi_i32(cpu_tmp2_i32, CC_OP_ADCOX); 
    tcg_gen_movi_i32(cpu_tmp3_i32, CC_OP_EFLAGS);
    tcg_gen_movcond_i32(TCG_COND_NE, cpu_cc_op, t1, t0,
                        cpu_tmp2_i32, cpu_tmp3_i32);
    tcg_temp_free_i32(t0);
    tcg_temp_free_i32(t1);

    /* The CC_OP value is no longer predictable.  */ 
    set_cc_op(s, CC_OP_DYNAMIC);
1600 1601
}

1602
static void gen_rot_rm_im(DisasContext *s, TCGMemOp ot, int op1, int op2,
M
malc 已提交
1603 1604
                          int is_right)
{
1605
    int mask = (ot == MO_64 ? 0x3f : 0x1f);
1606
    int shift;
M
malc 已提交
1607 1608 1609

    /* load */
    if (op1 == OR_TMP0) {
1610
        gen_op_ld_v(s, ot, cpu_T[0], cpu_A0);
M
malc 已提交
1611
    } else {
1612
        gen_op_mov_v_reg(ot, cpu_T[0], op1);
M
malc 已提交
1613 1614 1615 1616
    }

    op2 &= mask;
    if (op2 != 0) {
1617 1618
        switch (ot) {
#ifdef TARGET_X86_64
1619
        case MO_32:
1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635
            tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
            if (is_right) {
                tcg_gen_rotri_i32(cpu_tmp2_i32, cpu_tmp2_i32, op2);
            } else {
                tcg_gen_rotli_i32(cpu_tmp2_i32, cpu_tmp2_i32, op2);
            }
            tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
            break;
#endif
        default:
            if (is_right) {
                tcg_gen_rotri_tl(cpu_T[0], cpu_T[0], op2);
            } else {
                tcg_gen_rotli_tl(cpu_T[0], cpu_T[0], op2);
            }
            break;
1636
        case MO_8:
1637 1638
            mask = 7;
            goto do_shifts;
1639
        case MO_16:
1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650
            mask = 15;
        do_shifts:
            shift = op2 & mask;
            if (is_right) {
                shift = mask + 1 - shift;
            }
            gen_extu(ot, cpu_T[0]);
            tcg_gen_shli_tl(cpu_tmp0, cpu_T[0], shift);
            tcg_gen_shri_tl(cpu_T[0], cpu_T[0], mask + 1 - shift);
            tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
            break;
M
malc 已提交
1651 1652 1653 1654
        }
    }

    /* store */
1655
    gen_op_st_rm_T0_A0(s, ot, op1);
M
malc 已提交
1656 1657

    if (op2 != 0) {
1658
        /* Compute the flags into CC_SRC.  */
1659
        gen_compute_eflags(s);
1660

1661 1662 1663 1664
        /* The value that was "rotated out" is now present at the other end
           of the word.  Compute C into CC_DST and O into CC_SRC2.  Note that
           since we've computed the flags into CC_SRC, these variables are
           currently dead.  */
M
malc 已提交
1665
        if (is_right) {
1666 1667
            tcg_gen_shri_tl(cpu_cc_src2, cpu_T[0], mask - 1);
            tcg_gen_shri_tl(cpu_cc_dst, cpu_T[0], mask);
1668
            tcg_gen_andi_tl(cpu_cc_dst, cpu_cc_dst, 1);
1669 1670 1671
        } else {
            tcg_gen_shri_tl(cpu_cc_src2, cpu_T[0], mask);
            tcg_gen_andi_tl(cpu_cc_dst, cpu_T[0], 1);
M
malc 已提交
1672
        }
1673 1674 1675
        tcg_gen_andi_tl(cpu_cc_src2, cpu_cc_src2, 1);
        tcg_gen_xor_tl(cpu_cc_src2, cpu_cc_src2, cpu_cc_dst);
        set_cc_op(s, CC_OP_ADCOX);
M
malc 已提交
1676 1677 1678
    }
}

1679
/* XXX: add faster immediate = 1 case */
1680
static void gen_rotc_rm_T1(DisasContext *s, TCGMemOp ot, int op1,
1681 1682
                           int is_right)
{
1683
    gen_compute_eflags(s);
1684
    assert(s->cc_op == CC_OP_EFLAGS);
1685 1686 1687

    /* load */
    if (op1 == OR_TMP0)
1688
        gen_op_ld_v(s, ot, cpu_T[0], cpu_A0);
1689
    else
1690
        gen_op_mov_v_reg(ot, cpu_T[0], op1);
1691
    
P
pbrook 已提交
1692 1693
    if (is_right) {
        switch (ot) {
1694
        case MO_8:
1695 1696
            gen_helper_rcrb(cpu_T[0], cpu_env, cpu_T[0], cpu_T[1]);
            break;
1697
        case MO_16:
1698 1699
            gen_helper_rcrw(cpu_T[0], cpu_env, cpu_T[0], cpu_T[1]);
            break;
1700
        case MO_32:
1701 1702
            gen_helper_rcrl(cpu_T[0], cpu_env, cpu_T[0], cpu_T[1]);
            break;
P
pbrook 已提交
1703
#ifdef TARGET_X86_64
1704
        case MO_64:
1705 1706
            gen_helper_rcrq(cpu_T[0], cpu_env, cpu_T[0], cpu_T[1]);
            break;
P
pbrook 已提交
1707
#endif
1708 1709
        default:
            tcg_abort();
P
pbrook 已提交
1710 1711 1712
        }
    } else {
        switch (ot) {
1713
        case MO_8:
1714 1715
            gen_helper_rclb(cpu_T[0], cpu_env, cpu_T[0], cpu_T[1]);
            break;
1716
        case MO_16:
1717 1718
            gen_helper_rclw(cpu_T[0], cpu_env, cpu_T[0], cpu_T[1]);
            break;
1719
        case MO_32:
1720 1721
            gen_helper_rcll(cpu_T[0], cpu_env, cpu_T[0], cpu_T[1]);
            break;
P
pbrook 已提交
1722
#ifdef TARGET_X86_64
1723
        case MO_64:
1724 1725
            gen_helper_rclq(cpu_T[0], cpu_env, cpu_T[0], cpu_T[1]);
            break;
P
pbrook 已提交
1726
#endif
1727 1728
        default:
            tcg_abort();
P
pbrook 已提交
1729 1730
        }
    }
1731
    /* store */
1732
    gen_op_st_rm_T0_A0(s, ot, op1);
1733 1734 1735
}

/* XXX: add faster immediate case */
1736
static void gen_shiftd_rm_T1(DisasContext *s, TCGMemOp ot, int op1,
1737
                             bool is_right, TCGv count_in)
1738
{
1739
    target_ulong mask = (ot == MO_64 ? 63 : 31);
1740
    TCGv count;
1741 1742

    /* load */
1743
    if (op1 == OR_TMP0) {
1744
        gen_op_ld_v(s, ot, cpu_T[0], cpu_A0);
1745
    } else {
1746
        gen_op_mov_v_reg(ot, cpu_T[0], op1);
1747
    }
1748

1749 1750
    count = tcg_temp_new();
    tcg_gen_andi_tl(count, count_in, mask);
1751

1752
    switch (ot) {
1753
    case MO_16:
1754 1755 1756
        /* Note: we implement the Intel behaviour for shift count > 16.
           This means "shrdw C, B, A" shifts A:B:A >> C.  Build the B:A
           portion by constructing it as a 32-bit value.  */
1757
        if (is_right) {
1758 1759 1760
            tcg_gen_deposit_tl(cpu_tmp0, cpu_T[0], cpu_T[1], 16, 16);
            tcg_gen_mov_tl(cpu_T[1], cpu_T[0]);
            tcg_gen_mov_tl(cpu_T[0], cpu_tmp0);
1761
        } else {
1762
            tcg_gen_deposit_tl(cpu_T[1], cpu_T[0], cpu_T[1], 16, 16);
1763
        }
1764 1765
        /* FALLTHRU */
#ifdef TARGET_X86_64
1766
    case MO_32:
1767 1768
        /* Concatenate the two 32-bit values and use a 64-bit shift.  */
        tcg_gen_subi_tl(cpu_tmp0, count, 1);
1769
        if (is_right) {
1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785
            tcg_gen_concat_tl_i64(cpu_T[0], cpu_T[0], cpu_T[1]);
            tcg_gen_shr_i64(cpu_tmp0, cpu_T[0], cpu_tmp0);
            tcg_gen_shr_i64(cpu_T[0], cpu_T[0], count);
        } else {
            tcg_gen_concat_tl_i64(cpu_T[0], cpu_T[1], cpu_T[0]);
            tcg_gen_shl_i64(cpu_tmp0, cpu_T[0], cpu_tmp0);
            tcg_gen_shl_i64(cpu_T[0], cpu_T[0], count);
            tcg_gen_shri_i64(cpu_tmp0, cpu_tmp0, 32);
            tcg_gen_shri_i64(cpu_T[0], cpu_T[0], 32);
        }
        break;
#endif
    default:
        tcg_gen_subi_tl(cpu_tmp0, count, 1);
        if (is_right) {
            tcg_gen_shr_tl(cpu_tmp0, cpu_T[0], cpu_tmp0);
1786

1787 1788 1789
            tcg_gen_subfi_tl(cpu_tmp4, mask + 1, count);
            tcg_gen_shr_tl(cpu_T[0], cpu_T[0], count);
            tcg_gen_shl_tl(cpu_T[1], cpu_T[1], cpu_tmp4);
1790
        } else {
1791
            tcg_gen_shl_tl(cpu_tmp0, cpu_T[0], cpu_tmp0);
1792
            if (ot == MO_16) {
1793 1794 1795 1796 1797 1798 1799 1800 1801
                /* Only needed if count > 16, for Intel behaviour.  */
                tcg_gen_subfi_tl(cpu_tmp4, 33, count);
                tcg_gen_shr_tl(cpu_tmp4, cpu_T[1], cpu_tmp4);
                tcg_gen_or_tl(cpu_tmp0, cpu_tmp0, cpu_tmp4);
            }

            tcg_gen_subfi_tl(cpu_tmp4, mask + 1, count);
            tcg_gen_shl_tl(cpu_T[0], cpu_T[0], count);
            tcg_gen_shr_tl(cpu_T[1], cpu_T[1], cpu_tmp4);
1802
        }
1803 1804 1805 1806 1807
        tcg_gen_movi_tl(cpu_tmp4, 0);
        tcg_gen_movcond_tl(TCG_COND_EQ, cpu_T[1], count, cpu_tmp4,
                           cpu_tmp4, cpu_T[1]);
        tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
        break;
1808 1809 1810
    }

    /* store */
1811
    gen_op_st_rm_T0_A0(s, ot, op1);
1812

1813 1814
    gen_shift_flags(s, ot, cpu_T[0], cpu_tmp0, count, is_right);
    tcg_temp_free(count);
1815 1816
}

1817
static void gen_shift(DisasContext *s1, int op, TCGMemOp ot, int d, int s)
1818 1819
{
    if (s != OR_TMP1)
1820
        gen_op_mov_v_reg(ot, cpu_T[1], s);
1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844
    switch(op) {
    case OP_ROL:
        gen_rot_rm_T1(s1, ot, d, 0);
        break;
    case OP_ROR:
        gen_rot_rm_T1(s1, ot, d, 1);
        break;
    case OP_SHL:
    case OP_SHL1:
        gen_shift_rm_T1(s1, ot, d, 0, 0);
        break;
    case OP_SHR:
        gen_shift_rm_T1(s1, ot, d, 1, 0);
        break;
    case OP_SAR:
        gen_shift_rm_T1(s1, ot, d, 1, 1);
        break;
    case OP_RCL:
        gen_rotc_rm_T1(s1, ot, d, 0);
        break;
    case OP_RCR:
        gen_rotc_rm_T1(s1, ot, d, 1);
        break;
    }
B
bellard 已提交
1845 1846
}

1847
static void gen_shifti(DisasContext *s1, int op, TCGMemOp ot, int d, int c)
B
bellard 已提交
1848
{
B
bellard 已提交
1849
    switch(op) {
M
malc 已提交
1850 1851 1852 1853 1854 1855
    case OP_ROL:
        gen_rot_rm_im(s1, ot, d, c, 0);
        break;
    case OP_ROR:
        gen_rot_rm_im(s1, ot, d, c, 1);
        break;
B
bellard 已提交
1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867
    case OP_SHL:
    case OP_SHL1:
        gen_shift_rm_im(s1, ot, d, c, 0, 0);
        break;
    case OP_SHR:
        gen_shift_rm_im(s1, ot, d, c, 1, 0);
        break;
    case OP_SAR:
        gen_shift_rm_im(s1, ot, d, c, 1, 1);
        break;
    default:
        /* currently not optimized */
1868
        tcg_gen_movi_tl(cpu_T[1], c);
B
bellard 已提交
1869 1870 1871
        gen_shift(s1, op, ot, d, OR_TMP1);
        break;
    }
B
bellard 已提交
1872 1873
}

1874
static void gen_lea_modrm(CPUX86State *env, DisasContext *s, int modrm)
B
bellard 已提交
1875
{
B
bellard 已提交
1876
    target_long disp;
B
bellard 已提交
1877
    int havesib;
B
bellard 已提交
1878
    int base;
B
bellard 已提交
1879 1880 1881
    int index;
    int scale;
    int mod, rm, code, override, must_add_seg;
1882
    TCGv sum;
B
bellard 已提交
1883 1884 1885 1886 1887 1888 1889 1890

    override = s->override;
    must_add_seg = s->addseg;
    if (override >= 0)
        must_add_seg = 1;
    mod = (modrm >> 6) & 3;
    rm = modrm & 7;

1891 1892 1893
    switch (s->aflag) {
    case MO_64:
    case MO_32:
B
bellard 已提交
1894 1895
        havesib = 0;
        base = rm;
1896
        index = -1;
B
bellard 已提交
1897
        scale = 0;
1898

B
bellard 已提交
1899 1900
        if (base == 4) {
            havesib = 1;
1901
            code = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
1902
            scale = (code >> 6) & 3;
B
bellard 已提交
1903
            index = ((code >> 3) & 7) | REX_X(s);
1904 1905 1906
            if (index == 4) {
                index = -1;  /* no index */
            }
B
bellard 已提交
1907
            base = (code & 7);
B
bellard 已提交
1908
        }
B
bellard 已提交
1909
        base |= REX_B(s);
B
bellard 已提交
1910 1911 1912

        switch (mod) {
        case 0:
B
bellard 已提交
1913
            if ((base & 7) == 5) {
B
bellard 已提交
1914
                base = -1;
1915
                disp = (int32_t)cpu_ldl_code(env, s->pc);
B
bellard 已提交
1916
                s->pc += 4;
B
bellard 已提交
1917 1918 1919
                if (CODE64(s) && !havesib) {
                    disp += s->pc + s->rip_offset;
                }
B
bellard 已提交
1920 1921 1922 1923 1924
            } else {
                disp = 0;
            }
            break;
        case 1:
1925
            disp = (int8_t)cpu_ldub_code(env, s->pc++);
B
bellard 已提交
1926 1927 1928
            break;
        default:
        case 2:
1929
            disp = (int32_t)cpu_ldl_code(env, s->pc);
B
bellard 已提交
1930 1931 1932
            s->pc += 4;
            break;
        }
1933

1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946
        /* For correct popl handling with esp.  */
        if (base == R_ESP && s->popl_esp_hack) {
            disp += s->popl_esp_hack;
        }

        /* Compute the address, with a minimum number of TCG ops.  */
        TCGV_UNUSED(sum);
        if (index >= 0) {
            if (scale == 0) {
                sum = cpu_regs[index];
            } else {
                tcg_gen_shli_tl(cpu_A0, cpu_regs[index], scale);
                sum = cpu_A0;
B
bellard 已提交
1947
            }
1948 1949 1950
            if (base >= 0) {
                tcg_gen_add_tl(cpu_A0, sum, cpu_regs[base]);
                sum = cpu_A0;
B
bellard 已提交
1951
            }
1952 1953
        } else if (base >= 0) {
            sum = cpu_regs[base];
B
bellard 已提交
1954
        }
1955 1956 1957 1958
        if (TCGV_IS_UNUSED(sum)) {
            tcg_gen_movi_tl(cpu_A0, disp);
        } else {
            tcg_gen_addi_tl(cpu_A0, sum, disp);
B
bellard 已提交
1959
        }
1960

B
bellard 已提交
1961 1962
        if (must_add_seg) {
            if (override < 0) {
1963
                if (base == R_EBP || base == R_ESP) {
B
bellard 已提交
1964
                    override = R_SS;
1965
                } else {
B
bellard 已提交
1966
                    override = R_DS;
1967
                }
B
bellard 已提交
1968
            }
1969 1970 1971 1972

            tcg_gen_ld_tl(cpu_tmp0, cpu_env,
                          offsetof(CPUX86State, segs[override].base));
            if (CODE64(s)) {
1973
                if (s->aflag == MO_32) {
1974 1975 1976
                    tcg_gen_ext32u_tl(cpu_A0, cpu_A0);
                }
                tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
1977
                return;
B
bellard 已提交
1978
            }
1979 1980 1981 1982

            tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
        }

1983
        if (s->aflag == MO_32) {
1984
            tcg_gen_ext32u_tl(cpu_A0, cpu_A0);
B
bellard 已提交
1985
        }
1986 1987 1988
        break;

    case MO_16:
B
bellard 已提交
1989 1990 1991
        switch (mod) {
        case 0:
            if (rm == 6) {
1992
                disp = cpu_lduw_code(env, s->pc);
B
bellard 已提交
1993
                s->pc += 2;
1994
                tcg_gen_movi_tl(cpu_A0, disp);
B
bellard 已提交
1995 1996 1997 1998 1999 2000 2001
                rm = 0; /* avoid SS override */
                goto no_rm;
            } else {
                disp = 0;
            }
            break;
        case 1:
2002
            disp = (int8_t)cpu_ldub_code(env, s->pc++);
B
bellard 已提交
2003 2004 2005
            break;
        default:
        case 2:
2006
            disp = (int16_t)cpu_lduw_code(env, s->pc);
B
bellard 已提交
2007 2008 2009
            s->pc += 2;
            break;
        }
2010 2011 2012

        sum = cpu_A0;
        switch (rm) {
B
bellard 已提交
2013
        case 0:
2014
            tcg_gen_add_tl(cpu_A0, cpu_regs[R_EBX], cpu_regs[R_ESI]);
B
bellard 已提交
2015 2016
            break;
        case 1:
2017
            tcg_gen_add_tl(cpu_A0, cpu_regs[R_EBX], cpu_regs[R_EDI]);
B
bellard 已提交
2018 2019
            break;
        case 2:
2020
            tcg_gen_add_tl(cpu_A0, cpu_regs[R_EBP], cpu_regs[R_ESI]);
B
bellard 已提交
2021 2022
            break;
        case 3:
2023
            tcg_gen_add_tl(cpu_A0, cpu_regs[R_EBP], cpu_regs[R_EDI]);
B
bellard 已提交
2024 2025
            break;
        case 4:
2026
            sum = cpu_regs[R_ESI];
B
bellard 已提交
2027 2028
            break;
        case 5:
2029
            sum = cpu_regs[R_EDI];
B
bellard 已提交
2030 2031
            break;
        case 6:
2032
            sum = cpu_regs[R_EBP];
B
bellard 已提交
2033 2034 2035
            break;
        default:
        case 7:
2036
            sum = cpu_regs[R_EBX];
B
bellard 已提交
2037 2038
            break;
        }
2039
        tcg_gen_addi_tl(cpu_A0, sum, disp);
2040
        tcg_gen_ext16u_tl(cpu_A0, cpu_A0);
B
bellard 已提交
2041 2042 2043
    no_rm:
        if (must_add_seg) {
            if (override < 0) {
2044
                if (rm == 2 || rm == 3 || rm == 6) {
B
bellard 已提交
2045
                    override = R_SS;
2046
                } else {
B
bellard 已提交
2047
                    override = R_DS;
2048
                }
B
bellard 已提交
2049
            }
2050
            gen_op_addl_A0_seg(s, override);
B
bellard 已提交
2051
        }
2052 2053 2054 2055
        break;

    default:
        tcg_abort();
B
bellard 已提交
2056 2057 2058
    }
}

2059
static void gen_nop_modrm(CPUX86State *env, DisasContext *s, int modrm)
B
bellard 已提交
2060 2061 2062 2063 2064 2065 2066 2067
{
    int mod, rm, base, code;

    mod = (modrm >> 6) & 3;
    if (mod == 3)
        return;
    rm = modrm & 7;

2068 2069 2070
    switch (s->aflag) {
    case MO_64:
    case MO_32:
B
bellard 已提交
2071
        base = rm;
2072

B
bellard 已提交
2073
        if (base == 4) {
2074
            code = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
2075 2076
            base = (code & 7);
        }
2077

B
bellard 已提交
2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091
        switch (mod) {
        case 0:
            if (base == 5) {
                s->pc += 4;
            }
            break;
        case 1:
            s->pc++;
            break;
        default:
        case 2:
            s->pc += 4;
            break;
        }
2092 2093 2094
        break;

    case MO_16:
B
bellard 已提交
2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108
        switch (mod) {
        case 0:
            if (rm == 6) {
                s->pc += 2;
            }
            break;
        case 1:
            s->pc++;
            break;
        default:
        case 2:
            s->pc += 2;
            break;
        }
2109 2110 2111 2112
        break;

    default:
        tcg_abort();
B
bellard 已提交
2113 2114 2115
    }
}

B
bellard 已提交
2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126
/* used for LEA and MOV AX, mem */
static void gen_add_A0_ds_seg(DisasContext *s)
{
    int override, must_add_seg;
    must_add_seg = s->addseg;
    override = R_DS;
    if (s->override >= 0) {
        override = s->override;
        must_add_seg = 1;
    }
    if (must_add_seg) {
2127 2128
#ifdef TARGET_X86_64
        if (CODE64(s)) {
B
bellard 已提交
2129
            gen_op_addq_A0_seg(override);
2130
        } else
2131 2132
#endif
        {
2133
            gen_op_addl_A0_seg(s, override);
2134
        }
B
bellard 已提交
2135 2136 2137
    }
}

B
balrog 已提交
2138
/* generate modrm memory load or store of 'reg'. TMP0 is used if reg ==
B
bellard 已提交
2139
   OR_TMP0 */
2140
static void gen_ldst_modrm(CPUX86State *env, DisasContext *s, int modrm,
2141
                           TCGMemOp ot, int reg, int is_store)
B
bellard 已提交
2142
{
2143
    int mod, rm;
B
bellard 已提交
2144 2145

    mod = (modrm >> 6) & 3;
B
bellard 已提交
2146
    rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
2147 2148 2149
    if (mod == 3) {
        if (is_store) {
            if (reg != OR_TMP0)
2150
                gen_op_mov_v_reg(ot, cpu_T[0], reg);
2151
            gen_op_mov_reg_v(ot, rm, cpu_T[0]);
B
bellard 已提交
2152
        } else {
2153
            gen_op_mov_v_reg(ot, cpu_T[0], rm);
B
bellard 已提交
2154
            if (reg != OR_TMP0)
2155
                gen_op_mov_reg_v(ot, reg, cpu_T[0]);
B
bellard 已提交
2156 2157
        }
    } else {
2158
        gen_lea_modrm(env, s, modrm);
B
bellard 已提交
2159 2160
        if (is_store) {
            if (reg != OR_TMP0)
2161
                gen_op_mov_v_reg(ot, cpu_T[0], reg);
2162
            gen_op_st_v(s, ot, cpu_T[0], cpu_A0);
B
bellard 已提交
2163
        } else {
2164
            gen_op_ld_v(s, ot, cpu_T[0], cpu_A0);
B
bellard 已提交
2165
            if (reg != OR_TMP0)
2166
                gen_op_mov_reg_v(ot, reg, cpu_T[0]);
B
bellard 已提交
2167 2168 2169 2170
        }
    }
}

2171
static inline uint32_t insn_get(CPUX86State *env, DisasContext *s, TCGMemOp ot)
B
bellard 已提交
2172 2173 2174
{
    uint32_t ret;

2175
    switch (ot) {
2176
    case MO_8:
2177
        ret = cpu_ldub_code(env, s->pc);
B
bellard 已提交
2178 2179
        s->pc++;
        break;
2180
    case MO_16:
2181
        ret = cpu_lduw_code(env, s->pc);
B
bellard 已提交
2182 2183
        s->pc += 2;
        break;
2184
    case MO_32:
2185 2186 2187
#ifdef TARGET_X86_64
    case MO_64:
#endif
2188
        ret = cpu_ldl_code(env, s->pc);
B
bellard 已提交
2189 2190
        s->pc += 4;
        break;
2191 2192
    default:
        tcg_abort();
B
bellard 已提交
2193 2194 2195 2196
    }
    return ret;
}

2197
static inline int insn_const_size(TCGMemOp ot)
B
bellard 已提交
2198
{
2199
    if (ot <= MO_32) {
B
bellard 已提交
2200
        return 1 << ot;
2201
    } else {
B
bellard 已提交
2202
        return 4;
2203
    }
B
bellard 已提交
2204 2205
}

2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216
static inline void gen_goto_tb(DisasContext *s, int tb_num, target_ulong eip)
{
    TranslationBlock *tb;
    target_ulong pc;

    pc = s->cs_base + eip;
    tb = s->tb;
    /* NOTE: we handle the case where the TB spans two pages here */
    if ((pc & TARGET_PAGE_MASK) == (tb->pc & TARGET_PAGE_MASK) ||
        (pc & TARGET_PAGE_MASK) == ((s->pc - 1) & TARGET_PAGE_MASK))  {
        /* jump to same page: we can use a direct jump */
B
bellard 已提交
2217
        tcg_gen_goto_tb(tb_num);
2218
        gen_jmp_im(eip);
2219
        tcg_gen_exit_tb((uintptr_t)tb + tb_num);
2220 2221 2222 2223 2224 2225 2226
    } else {
        /* jump to another page: currently not optimized */
        gen_jmp_im(eip);
        gen_eob(s);
    }
}

2227
static inline void gen_jcc(DisasContext *s, int b,
B
bellard 已提交
2228
                           target_ulong val, target_ulong next_eip)
B
bellard 已提交
2229
{
2230
    int l1, l2;
2231

B
bellard 已提交
2232
    if (s->jmp_opt) {
B
bellard 已提交
2233
        l1 = gen_new_label();
2234
        gen_jcc1(s, b, l1);
2235

2236
        gen_goto_tb(s, 0, next_eip);
B
bellard 已提交
2237 2238

        gen_set_label(l1);
2239
        gen_goto_tb(s, 1, val);
J
Jun Koi 已提交
2240
        s->is_jmp = DISAS_TB_JUMP;
B
bellard 已提交
2241
    } else {
B
bellard 已提交
2242 2243
        l1 = gen_new_label();
        l2 = gen_new_label();
2244
        gen_jcc1(s, b, l1);
2245

B
bellard 已提交
2246
        gen_jmp_im(next_eip);
2247 2248
        tcg_gen_br(l2);

B
bellard 已提交
2249 2250 2251
        gen_set_label(l1);
        gen_jmp_im(val);
        gen_set_label(l2);
B
bellard 已提交
2252 2253 2254 2255
        gen_eob(s);
    }
}

2256
static void gen_cmovcc1(CPUX86State *env, DisasContext *s, TCGMemOp ot, int b,
2257 2258
                        int modrm, int reg)
{
2259
    CCPrepare cc;
2260

2261
    gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
2262

2263 2264 2265 2266 2267 2268 2269 2270
    cc = gen_prepare_cc(s, b, cpu_T[1]);
    if (cc.mask != -1) {
        TCGv t0 = tcg_temp_new();
        tcg_gen_andi_tl(t0, cc.reg, cc.mask);
        cc.reg = t0;
    }
    if (!cc.use_reg2) {
        cc.reg2 = tcg_const_tl(cc.imm);
2271 2272
    }

2273 2274
    tcg_gen_movcond_tl(cc.cond, cpu_T[0], cc.reg, cc.reg2,
                       cpu_T[0], cpu_regs[reg]);
2275
    gen_op_mov_reg_v(ot, reg, cpu_T[0]);
2276 2277 2278 2279 2280 2281 2282

    if (cc.mask != -1) {
        tcg_temp_free(cc.reg);
    }
    if (!cc.use_reg2) {
        tcg_temp_free(cc.reg2);
    }
2283 2284
}

2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300
static inline void gen_op_movl_T0_seg(int seg_reg)
{
    tcg_gen_ld32u_tl(cpu_T[0], cpu_env, 
                     offsetof(CPUX86State,segs[seg_reg].selector));
}

static inline void gen_op_movl_seg_T0_vm(int seg_reg)
{
    tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xffff);
    tcg_gen_st32_tl(cpu_T[0], cpu_env, 
                    offsetof(CPUX86State,segs[seg_reg].selector));
    tcg_gen_shli_tl(cpu_T[0], cpu_T[0], 4);
    tcg_gen_st_tl(cpu_T[0], cpu_env, 
                  offsetof(CPUX86State,segs[seg_reg].base));
}

B
bellard 已提交
2301 2302
/* move T0 to seg_reg and compute if the CPU state may change. Never
   call this function with seg_reg == R_CS */
B
bellard 已提交
2303
static void gen_movl_seg_T0(DisasContext *s, int seg_reg, target_ulong cur_eip)
B
bellard 已提交
2304
{
2305 2306
    if (s->pe && !s->vm86) {
        /* XXX: optimize by finding processor state dynamically */
2307
        gen_update_cc_op(s);
B
bellard 已提交
2308
        gen_jmp_im(cur_eip);
2309
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
2310
        gen_helper_load_seg(cpu_env, tcg_const_i32(seg_reg), cpu_tmp2_i32);
B
bellard 已提交
2311 2312 2313 2314 2315
        /* abort translation because the addseg value may change or
           because ss32 may change. For R_SS, translation must always
           stop as a special handling must be done to disable hardware
           interrupts for the next instruction */
        if (seg_reg == R_SS || (s->code32 && seg_reg < R_FS))
J
Jun Koi 已提交
2316
            s->is_jmp = DISAS_TB_JUMP;
2317
    } else {
2318
        gen_op_movl_seg_T0_vm(seg_reg);
B
bellard 已提交
2319
        if (seg_reg == R_SS)
J
Jun Koi 已提交
2320
            s->is_jmp = DISAS_TB_JUMP;
2321
    }
B
bellard 已提交
2322 2323
}

T
ths 已提交
2324 2325 2326 2327 2328
static inline int svm_is_rep(int prefixes)
{
    return ((prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) ? 8 : 0);
}

B
bellard 已提交
2329
static inline void
T
ths 已提交
2330
gen_svm_check_intercept_param(DisasContext *s, target_ulong pc_start,
2331
                              uint32_t type, uint64_t param)
T
ths 已提交
2332
{
B
bellard 已提交
2333 2334 2335
    /* no SVM activated; fast case */
    if (likely(!(s->flags & HF_SVMI_MASK)))
        return;
2336
    gen_update_cc_op(s);
B
bellard 已提交
2337
    gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
2338
    gen_helper_svm_check_intercept_param(cpu_env, tcg_const_i32(type),
P
pbrook 已提交
2339
                                         tcg_const_i64(param));
T
ths 已提交
2340 2341
}

B
bellard 已提交
2342
static inline void
T
ths 已提交
2343 2344
gen_svm_check_intercept(DisasContext *s, target_ulong pc_start, uint64_t type)
{
B
bellard 已提交
2345
    gen_svm_check_intercept_param(s, pc_start, type, 0);
T
ths 已提交
2346 2347
}

2348 2349
static inline void gen_stack_update(DisasContext *s, int addend)
{
B
bellard 已提交
2350 2351
#ifdef TARGET_X86_64
    if (CODE64(s)) {
2352
        gen_op_add_reg_im(MO_64, R_ESP, addend);
B
bellard 已提交
2353 2354
    } else
#endif
2355
    if (s->ss32) {
2356
        gen_op_add_reg_im(MO_32, R_ESP, addend);
2357
    } else {
2358
        gen_op_add_reg_im(MO_16, R_ESP, addend);
2359 2360 2361
    }
}

2362 2363
/* Generate a push. It depends on ss32, addseg and dflag.  */
static void gen_push_v(DisasContext *s, TCGv val)
B
bellard 已提交
2364
{
2365 2366 2367 2368 2369
    TCGMemOp a_ot, d_ot = mo_pushpop(s, s->dflag);
    int size = 1 << d_ot;
    TCGv new_esp = cpu_A0;

    tcg_gen_subi_tl(cpu_A0, cpu_regs[R_ESP], size);
B
bellard 已提交
2370

B
bellard 已提交
2371
    if (CODE64(s)) {
2372 2373 2374 2375 2376 2377
        a_ot = MO_64;
    } else if (s->ss32) {
        a_ot = MO_32;
        if (s->addseg) {
            new_esp = cpu_tmp4;
            tcg_gen_mov_tl(new_esp, cpu_A0);
2378
            gen_op_addl_A0_seg(s, R_SS);
2379 2380
        } else {
            tcg_gen_ext32u_tl(cpu_A0, cpu_A0);
B
bellard 已提交
2381
        }
2382 2383 2384 2385 2386 2387
    } else {
        a_ot = MO_16;
        new_esp = cpu_tmp4;
        tcg_gen_ext16u_tl(cpu_A0, cpu_A0);
        tcg_gen_mov_tl(new_esp, cpu_A0);
        gen_op_addl_A0_seg(s, R_SS);
B
bellard 已提交
2388
    }
2389 2390 2391

    gen_op_st_v(s, d_ot, val, cpu_A0);
    gen_op_mov_reg_v(a_ot, R_ESP, new_esp);
B
bellard 已提交
2392 2393
}

2394
/* two step pop is necessary for precise exceptions */
2395
static TCGMemOp gen_pop_T0(DisasContext *s)
B
bellard 已提交
2396
{
2397 2398 2399
    TCGMemOp d_ot = mo_pushpop(s, s->dflag);
    TCGv addr = cpu_A0;

B
bellard 已提交
2400
    if (CODE64(s)) {
2401 2402 2403 2404 2405 2406 2407 2408 2409
        addr = cpu_regs[R_ESP];
    } else if (!s->ss32) {
        tcg_gen_ext16u_tl(cpu_A0, cpu_regs[R_ESP]);
        gen_op_addl_A0_seg(s, R_SS);
    } else if (s->addseg) {
        tcg_gen_mov_tl(cpu_A0, cpu_regs[R_ESP]);
        gen_op_addl_A0_seg(s, R_SS);
    } else {
        tcg_gen_ext32u_tl(cpu_A0, cpu_regs[R_ESP]);
B
bellard 已提交
2410
    }
2411 2412 2413

    gen_op_ld_v(s, d_ot, cpu_T[0], addr);
    return d_ot;
B
bellard 已提交
2414 2415
}

2416
static void gen_pop_update(DisasContext *s, TCGMemOp ot)
B
bellard 已提交
2417
{
2418
    gen_stack_update(s, 1 << ot);
B
bellard 已提交
2419 2420 2421 2422
}

static void gen_stack_A0(DisasContext *s)
{
B
bellard 已提交
2423
    gen_op_movl_A0_reg(R_ESP);
B
bellard 已提交
2424
    if (!s->ss32)
2425
        tcg_gen_ext16u_tl(cpu_A0, cpu_A0);
2426
    tcg_gen_mov_tl(cpu_T[1], cpu_A0);
B
bellard 已提交
2427
    if (s->addseg)
2428
        gen_op_addl_A0_seg(s, R_SS);
B
bellard 已提交
2429 2430 2431 2432 2433 2434
}

/* NOTE: wrap around in 16 bit not fully handled */
static void gen_pusha(DisasContext *s)
{
    int i;
B
bellard 已提交
2435
    gen_op_movl_A0_reg(R_ESP);
2436
    gen_op_addl_A0_im(-8 << s->dflag);
B
bellard 已提交
2437
    if (!s->ss32)
2438
        tcg_gen_ext16u_tl(cpu_A0, cpu_A0);
2439
    tcg_gen_mov_tl(cpu_T[1], cpu_A0);
B
bellard 已提交
2440
    if (s->addseg)
2441
        gen_op_addl_A0_seg(s, R_SS);
B
bellard 已提交
2442
    for(i = 0;i < 8; i++) {
2443
        gen_op_mov_v_reg(MO_32, cpu_T[0], 7 - i);
2444 2445
        gen_op_st_v(s, s->dflag, cpu_T[0], cpu_A0);
        gen_op_addl_A0_im(1 << s->dflag);
B
bellard 已提交
2446
    }
2447
    gen_op_mov_reg_v(MO_16 + s->ss32, R_ESP, cpu_T[1]);
B
bellard 已提交
2448 2449 2450 2451 2452 2453
}

/* NOTE: wrap around in 16 bit not fully handled */
static void gen_popa(DisasContext *s)
{
    int i;
B
bellard 已提交
2454
    gen_op_movl_A0_reg(R_ESP);
B
bellard 已提交
2455
    if (!s->ss32)
2456
        tcg_gen_ext16u_tl(cpu_A0, cpu_A0);
2457
    tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2458
    tcg_gen_addi_tl(cpu_T[1], cpu_T[1], 8 << s->dflag);
B
bellard 已提交
2459
    if (s->addseg)
2460
        gen_op_addl_A0_seg(s, R_SS);
B
bellard 已提交
2461 2462 2463
    for(i = 0;i < 8; i++) {
        /* ESP is not reloaded */
        if (i != 3) {
2464
            gen_op_ld_v(s, s->dflag, cpu_T[0], cpu_A0);
2465
            gen_op_mov_reg_v(s->dflag, 7 - i, cpu_T[0]);
B
bellard 已提交
2466
        }
2467
        gen_op_addl_A0_im(1 << s->dflag);
B
bellard 已提交
2468
    }
2469
    gen_op_mov_reg_v(MO_16 + s->ss32, R_ESP, cpu_T[1]);
B
bellard 已提交
2470 2471 2472 2473
}

static void gen_enter(DisasContext *s, int esp_addend, int level)
{
2474 2475
    TCGMemOp ot = mo_pushpop(s, s->dflag);
    int opsize = 1 << ot;
B
bellard 已提交
2476 2477

    level &= 0x1f;
2478 2479
#ifdef TARGET_X86_64
    if (CODE64(s)) {
B
bellard 已提交
2480
        gen_op_movl_A0_reg(R_ESP);
2481
        gen_op_addq_A0_im(-opsize);
2482
        tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2483 2484

        /* push bp */
2485
        gen_op_mov_v_reg(MO_32, cpu_T[0], R_EBP);
2486
        gen_op_st_v(s, ot, cpu_T[0], cpu_A0);
2487
        if (level) {
B
bellard 已提交
2488
            /* XXX: must save state */
2489
            gen_helper_enter64_level(cpu_env, tcg_const_i32(level),
2490
                                     tcg_const_i32((ot == MO_64)),
P
pbrook 已提交
2491
                                     cpu_T[1]);
2492
        }
2493
        gen_op_mov_reg_v(ot, R_EBP, cpu_T[1]);
2494
        tcg_gen_addi_tl(cpu_T[1], cpu_T[1], -esp_addend + (-opsize * level));
2495
        gen_op_mov_reg_v(MO_64, R_ESP, cpu_T[1]);
2496
    } else
2497 2498
#endif
    {
B
bellard 已提交
2499
        gen_op_movl_A0_reg(R_ESP);
2500 2501
        gen_op_addl_A0_im(-opsize);
        if (!s->ss32)
2502
            tcg_gen_ext16u_tl(cpu_A0, cpu_A0);
2503
        tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2504
        if (s->addseg)
2505
            gen_op_addl_A0_seg(s, R_SS);
2506
        /* push bp */
2507
        gen_op_mov_v_reg(MO_32, cpu_T[0], R_EBP);
2508
        gen_op_st_v(s, ot, cpu_T[0], cpu_A0);
2509
        if (level) {
B
bellard 已提交
2510
            /* XXX: must save state */
2511
            gen_helper_enter_level(cpu_env, tcg_const_i32(level),
2512
                                   tcg_const_i32(s->dflag - 1),
P
pbrook 已提交
2513
                                   cpu_T[1]);
2514
        }
2515
        gen_op_mov_reg_v(ot, R_EBP, cpu_T[1]);
2516
        tcg_gen_addi_tl(cpu_T[1], cpu_T[1], -esp_addend + (-opsize * level));
2517
        gen_op_mov_reg_v(MO_16 + s->ss32, R_ESP, cpu_T[1]);
B
bellard 已提交
2518 2519 2520
    }
}

B
bellard 已提交
2521
static void gen_exception(DisasContext *s, int trapno, target_ulong cur_eip)
B
bellard 已提交
2522
{
2523
    gen_update_cc_op(s);
B
bellard 已提交
2524
    gen_jmp_im(cur_eip);
B
Blue Swirl 已提交
2525
    gen_helper_raise_exception(cpu_env, tcg_const_i32(trapno));
J
Jun Koi 已提交
2526
    s->is_jmp = DISAS_TB_JUMP;
B
bellard 已提交
2527 2528 2529
}

/* an interrupt is different from an exception because of the
B
blueswir1 已提交
2530
   privilege checks */
2531
static void gen_interrupt(DisasContext *s, int intno,
B
bellard 已提交
2532
                          target_ulong cur_eip, target_ulong next_eip)
B
bellard 已提交
2533
{
2534
    gen_update_cc_op(s);
B
bellard 已提交
2535
    gen_jmp_im(cur_eip);
B
Blue Swirl 已提交
2536
    gen_helper_raise_interrupt(cpu_env, tcg_const_i32(intno),
P
pbrook 已提交
2537
                               tcg_const_i32(next_eip - cur_eip));
J
Jun Koi 已提交
2538
    s->is_jmp = DISAS_TB_JUMP;
B
bellard 已提交
2539 2540
}

B
bellard 已提交
2541
static void gen_debug(DisasContext *s, target_ulong cur_eip)
B
bellard 已提交
2542
{
2543
    gen_update_cc_op(s);
B
bellard 已提交
2544
    gen_jmp_im(cur_eip);
B
Blue Swirl 已提交
2545
    gen_helper_debug(cpu_env);
J
Jun Koi 已提交
2546
    s->is_jmp = DISAS_TB_JUMP;
B
bellard 已提交
2547 2548 2549 2550 2551 2552
}

/* generate a generic end of block. Trace exception is also generated
   if needed */
static void gen_eob(DisasContext *s)
{
2553
    gen_update_cc_op(s);
2554
    if (s->tb->flags & HF_INHIBIT_IRQ_MASK) {
2555
        gen_helper_reset_inhibit_irq(cpu_env);
2556
    }
J
Jan Kiszka 已提交
2557
    if (s->tb->flags & HF_RF_MASK) {
2558
        gen_helper_reset_rf(cpu_env);
J
Jan Kiszka 已提交
2559
    }
2560
    if (s->singlestep_enabled) {
B
Blue Swirl 已提交
2561
        gen_helper_debug(cpu_env);
2562
    } else if (s->tf) {
B
Blue Swirl 已提交
2563
        gen_helper_single_step(cpu_env);
B
bellard 已提交
2564
    } else {
B
bellard 已提交
2565
        tcg_gen_exit_tb(0);
B
bellard 已提交
2566
    }
J
Jun Koi 已提交
2567
    s->is_jmp = DISAS_TB_JUMP;
B
bellard 已提交
2568 2569 2570 2571
}

/* generate a jump to eip. No segment change must happen before as a
   direct call to the next block may occur */
B
bellard 已提交
2572
static void gen_jmp_tb(DisasContext *s, target_ulong eip, int tb_num)
B
bellard 已提交
2573
{
2574 2575
    gen_update_cc_op(s);
    set_cc_op(s, CC_OP_DYNAMIC);
B
bellard 已提交
2576
    if (s->jmp_opt) {
2577
        gen_goto_tb(s, tb_num, eip);
J
Jun Koi 已提交
2578
        s->is_jmp = DISAS_TB_JUMP;
B
bellard 已提交
2579
    } else {
B
bellard 已提交
2580
        gen_jmp_im(eip);
B
bellard 已提交
2581 2582 2583 2584
        gen_eob(s);
    }
}

B
bellard 已提交
2585 2586 2587 2588 2589
static void gen_jmp(DisasContext *s, target_ulong eip)
{
    gen_jmp_tb(s, eip, 0);
}

2590
static inline void gen_ldq_env_A0(DisasContext *s, int offset)
B
bellard 已提交
2591
{
2592
    tcg_gen_qemu_ld_i64(cpu_tmp1_i64, cpu_A0, s->mem_index, MO_LEQ);
2593
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset);
B
bellard 已提交
2594
}
B
bellard 已提交
2595

2596
static inline void gen_stq_env_A0(DisasContext *s, int offset)
B
bellard 已提交
2597
{
2598
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset);
2599
    tcg_gen_qemu_st_i64(cpu_tmp1_i64, cpu_A0, s->mem_index, MO_LEQ);
B
bellard 已提交
2600
}
B
bellard 已提交
2601

2602
static inline void gen_ldo_env_A0(DisasContext *s, int offset)
B
bellard 已提交
2603
{
2604
    int mem_index = s->mem_index;
2605
    tcg_gen_qemu_ld_i64(cpu_tmp1_i64, cpu_A0, mem_index, MO_LEQ);
2606
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(0)));
B
bellard 已提交
2607
    tcg_gen_addi_tl(cpu_tmp0, cpu_A0, 8);
2608
    tcg_gen_qemu_ld_i64(cpu_tmp1_i64, cpu_tmp0, mem_index, MO_LEQ);
2609
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(1)));
B
bellard 已提交
2610
}
B
bellard 已提交
2611

2612
static inline void gen_sto_env_A0(DisasContext *s, int offset)
B
bellard 已提交
2613
{
2614
    int mem_index = s->mem_index;
2615
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(0)));
2616
    tcg_gen_qemu_st_i64(cpu_tmp1_i64, cpu_A0, mem_index, MO_LEQ);
B
bellard 已提交
2617
    tcg_gen_addi_tl(cpu_tmp0, cpu_A0, 8);
2618
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(1)));
2619
    tcg_gen_qemu_st_i64(cpu_tmp1_i64, cpu_tmp0, mem_index, MO_LEQ);
B
bellard 已提交
2620
}
B
bellard 已提交
2621

B
bellard 已提交
2622 2623
static inline void gen_op_movo(int d_offset, int s_offset)
{
2624 2625 2626 2627
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset);
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset);
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset + 8);
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset + 8);
B
bellard 已提交
2628 2629 2630 2631
}

static inline void gen_op_movq(int d_offset, int s_offset)
{
2632 2633
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset);
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset);
B
bellard 已提交
2634 2635 2636 2637
}

static inline void gen_op_movl(int d_offset, int s_offset)
{
2638 2639
    tcg_gen_ld_i32(cpu_tmp2_i32, cpu_env, s_offset);
    tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, d_offset);
B
bellard 已提交
2640 2641 2642 2643
}

static inline void gen_op_movq_env_0(int d_offset)
{
2644 2645
    tcg_gen_movi_i64(cpu_tmp1_i64, 0);
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset);
B
bellard 已提交
2646
}
B
bellard 已提交
2647

B
Blue Swirl 已提交
2648 2649 2650 2651 2652 2653 2654
typedef void (*SSEFunc_i_ep)(TCGv_i32 val, TCGv_ptr env, TCGv_ptr reg);
typedef void (*SSEFunc_l_ep)(TCGv_i64 val, TCGv_ptr env, TCGv_ptr reg);
typedef void (*SSEFunc_0_epi)(TCGv_ptr env, TCGv_ptr reg, TCGv_i32 val);
typedef void (*SSEFunc_0_epl)(TCGv_ptr env, TCGv_ptr reg, TCGv_i64 val);
typedef void (*SSEFunc_0_epp)(TCGv_ptr env, TCGv_ptr reg_a, TCGv_ptr reg_b);
typedef void (*SSEFunc_0_eppi)(TCGv_ptr env, TCGv_ptr reg_a, TCGv_ptr reg_b,
                               TCGv_i32 val);
B
Blue Swirl 已提交
2655
typedef void (*SSEFunc_0_ppi)(TCGv_ptr reg_a, TCGv_ptr reg_b, TCGv_i32 val);
B
Blue Swirl 已提交
2656 2657
typedef void (*SSEFunc_0_eppt)(TCGv_ptr env, TCGv_ptr reg_a, TCGv_ptr reg_b,
                               TCGv val);
B
Blue Swirl 已提交
2658

B
bellard 已提交
2659 2660
#define SSE_SPECIAL ((void *)1)
#define SSE_DUMMY ((void *)2)
B
bellard 已提交
2661

P
pbrook 已提交
2662 2663 2664
#define MMX_OP2(x) { gen_helper_ ## x ## _mmx, gen_helper_ ## x ## _xmm }
#define SSE_FOP(x) { gen_helper_ ## x ## ps, gen_helper_ ## x ## pd, \
                     gen_helper_ ## x ## ss, gen_helper_ ## x ## sd, }
B
bellard 已提交
2665

B
Blue Swirl 已提交
2666
static const SSEFunc_0_epp sse_op_table1[256][4] = {
A
aurel32 已提交
2667 2668 2669
    /* 3DNow! extensions */
    [0x0e] = { SSE_DUMMY }, /* femms */
    [0x0f] = { SSE_DUMMY }, /* pf... */
B
bellard 已提交
2670 2671 2672
    /* pure SSE operations */
    [0x10] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movups, movupd, movss, movsd */
    [0x11] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movups, movupd, movss, movsd */
B
bellard 已提交
2673
    [0x12] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movlps, movlpd, movsldup, movddup */
B
bellard 已提交
2674
    [0x13] = { SSE_SPECIAL, SSE_SPECIAL },  /* movlps, movlpd */
P
pbrook 已提交
2675 2676
    [0x14] = { gen_helper_punpckldq_xmm, gen_helper_punpcklqdq_xmm },
    [0x15] = { gen_helper_punpckhdq_xmm, gen_helper_punpckhqdq_xmm },
B
bellard 已提交
2677 2678 2679 2680 2681 2682
    [0x16] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL },  /* movhps, movhpd, movshdup */
    [0x17] = { SSE_SPECIAL, SSE_SPECIAL },  /* movhps, movhpd */

    [0x28] = { SSE_SPECIAL, SSE_SPECIAL },  /* movaps, movapd */
    [0x29] = { SSE_SPECIAL, SSE_SPECIAL },  /* movaps, movapd */
    [0x2a] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvtpi2ps, cvtpi2pd, cvtsi2ss, cvtsi2sd */
2683
    [0x2b] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movntps, movntpd, movntss, movntsd */
B
bellard 已提交
2684 2685
    [0x2c] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvttps2pi, cvttpd2pi, cvttsd2si, cvttss2si */
    [0x2d] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvtps2pi, cvtpd2pi, cvtsd2si, cvtss2si */
P
pbrook 已提交
2686 2687
    [0x2e] = { gen_helper_ucomiss, gen_helper_ucomisd },
    [0x2f] = { gen_helper_comiss, gen_helper_comisd },
B
bellard 已提交
2688 2689
    [0x50] = { SSE_SPECIAL, SSE_SPECIAL }, /* movmskps, movmskpd */
    [0x51] = SSE_FOP(sqrt),
P
pbrook 已提交
2690 2691 2692 2693 2694 2695
    [0x52] = { gen_helper_rsqrtps, NULL, gen_helper_rsqrtss, NULL },
    [0x53] = { gen_helper_rcpps, NULL, gen_helper_rcpss, NULL },
    [0x54] = { gen_helper_pand_xmm, gen_helper_pand_xmm }, /* andps, andpd */
    [0x55] = { gen_helper_pandn_xmm, gen_helper_pandn_xmm }, /* andnps, andnpd */
    [0x56] = { gen_helper_por_xmm, gen_helper_por_xmm }, /* orps, orpd */
    [0x57] = { gen_helper_pxor_xmm, gen_helper_pxor_xmm }, /* xorps, xorpd */
B
bellard 已提交
2696 2697
    [0x58] = SSE_FOP(add),
    [0x59] = SSE_FOP(mul),
P
pbrook 已提交
2698 2699 2700
    [0x5a] = { gen_helper_cvtps2pd, gen_helper_cvtpd2ps,
               gen_helper_cvtss2sd, gen_helper_cvtsd2ss },
    [0x5b] = { gen_helper_cvtdq2ps, gen_helper_cvtps2dq, gen_helper_cvttps2dq },
B
bellard 已提交
2701 2702 2703 2704 2705 2706
    [0x5c] = SSE_FOP(sub),
    [0x5d] = SSE_FOP(min),
    [0x5e] = SSE_FOP(div),
    [0x5f] = SSE_FOP(max),

    [0xc2] = SSE_FOP(cmpeq),
B
Blue Swirl 已提交
2707 2708
    [0xc6] = { (SSEFunc_0_epp)gen_helper_shufps,
               (SSEFunc_0_epp)gen_helper_shufpd }, /* XXX: casts */
B
bellard 已提交
2709

R
Richard Henderson 已提交
2710 2711 2712
    /* SSSE3, SSE4, MOVBE, CRC32, BMI1, BMI2, ADX.  */
    [0x38] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL },
    [0x3a] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL },
B
balrog 已提交
2713

B
bellard 已提交
2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726
    /* MMX ops and their SSE extensions */
    [0x60] = MMX_OP2(punpcklbw),
    [0x61] = MMX_OP2(punpcklwd),
    [0x62] = MMX_OP2(punpckldq),
    [0x63] = MMX_OP2(packsswb),
    [0x64] = MMX_OP2(pcmpgtb),
    [0x65] = MMX_OP2(pcmpgtw),
    [0x66] = MMX_OP2(pcmpgtl),
    [0x67] = MMX_OP2(packuswb),
    [0x68] = MMX_OP2(punpckhbw),
    [0x69] = MMX_OP2(punpckhwd),
    [0x6a] = MMX_OP2(punpckhdq),
    [0x6b] = MMX_OP2(packssdw),
P
pbrook 已提交
2727 2728
    [0x6c] = { NULL, gen_helper_punpcklqdq_xmm },
    [0x6d] = { NULL, gen_helper_punpckhqdq_xmm },
B
bellard 已提交
2729 2730
    [0x6e] = { SSE_SPECIAL, SSE_SPECIAL }, /* movd mm, ea */
    [0x6f] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movq, movdqa, , movqdu */
B
Blue Swirl 已提交
2731 2732 2733 2734
    [0x70] = { (SSEFunc_0_epp)gen_helper_pshufw_mmx,
               (SSEFunc_0_epp)gen_helper_pshufd_xmm,
               (SSEFunc_0_epp)gen_helper_pshufhw_xmm,
               (SSEFunc_0_epp)gen_helper_pshuflw_xmm }, /* XXX: casts */
B
bellard 已提交
2735 2736 2737 2738 2739 2740
    [0x71] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftw */
    [0x72] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftd */
    [0x73] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftq */
    [0x74] = MMX_OP2(pcmpeqb),
    [0x75] = MMX_OP2(pcmpeqw),
    [0x76] = MMX_OP2(pcmpeql),
A
aurel32 已提交
2741
    [0x77] = { SSE_DUMMY }, /* emms */
2742 2743
    [0x78] = { NULL, SSE_SPECIAL, NULL, SSE_SPECIAL }, /* extrq_i, insertq_i */
    [0x79] = { NULL, gen_helper_extrq_r, NULL, gen_helper_insertq_r },
P
pbrook 已提交
2744 2745
    [0x7c] = { NULL, gen_helper_haddpd, NULL, gen_helper_haddps },
    [0x7d] = { NULL, gen_helper_hsubpd, NULL, gen_helper_hsubps },
B
bellard 已提交
2746 2747 2748 2749
    [0x7e] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movd, movd, , movq */
    [0x7f] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movq, movdqa, movdqu */
    [0xc4] = { SSE_SPECIAL, SSE_SPECIAL }, /* pinsrw */
    [0xc5] = { SSE_SPECIAL, SSE_SPECIAL }, /* pextrw */
P
pbrook 已提交
2750
    [0xd0] = { NULL, gen_helper_addsubpd, NULL, gen_helper_addsubps },
B
bellard 已提交
2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771
    [0xd1] = MMX_OP2(psrlw),
    [0xd2] = MMX_OP2(psrld),
    [0xd3] = MMX_OP2(psrlq),
    [0xd4] = MMX_OP2(paddq),
    [0xd5] = MMX_OP2(pmullw),
    [0xd6] = { NULL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL },
    [0xd7] = { SSE_SPECIAL, SSE_SPECIAL }, /* pmovmskb */
    [0xd8] = MMX_OP2(psubusb),
    [0xd9] = MMX_OP2(psubusw),
    [0xda] = MMX_OP2(pminub),
    [0xdb] = MMX_OP2(pand),
    [0xdc] = MMX_OP2(paddusb),
    [0xdd] = MMX_OP2(paddusw),
    [0xde] = MMX_OP2(pmaxub),
    [0xdf] = MMX_OP2(pandn),
    [0xe0] = MMX_OP2(pavgb),
    [0xe1] = MMX_OP2(psraw),
    [0xe2] = MMX_OP2(psrad),
    [0xe3] = MMX_OP2(pavgw),
    [0xe4] = MMX_OP2(pmulhuw),
    [0xe5] = MMX_OP2(pmulhw),
P
pbrook 已提交
2772
    [0xe6] = { NULL, gen_helper_cvttpd2dq, gen_helper_cvtdq2pd, gen_helper_cvtpd2dq },
B
bellard 已提交
2773 2774 2775 2776 2777 2778 2779 2780 2781
    [0xe7] = { SSE_SPECIAL , SSE_SPECIAL },  /* movntq, movntq */
    [0xe8] = MMX_OP2(psubsb),
    [0xe9] = MMX_OP2(psubsw),
    [0xea] = MMX_OP2(pminsw),
    [0xeb] = MMX_OP2(por),
    [0xec] = MMX_OP2(paddsb),
    [0xed] = MMX_OP2(paddsw),
    [0xee] = MMX_OP2(pmaxsw),
    [0xef] = MMX_OP2(pxor),
B
bellard 已提交
2782
    [0xf0] = { NULL, NULL, NULL, SSE_SPECIAL }, /* lddqu */
B
bellard 已提交
2783 2784 2785 2786 2787 2788
    [0xf1] = MMX_OP2(psllw),
    [0xf2] = MMX_OP2(pslld),
    [0xf3] = MMX_OP2(psllq),
    [0xf4] = MMX_OP2(pmuludq),
    [0xf5] = MMX_OP2(pmaddwd),
    [0xf6] = MMX_OP2(psadbw),
B
Blue Swirl 已提交
2789 2790
    [0xf7] = { (SSEFunc_0_epp)gen_helper_maskmov_mmx,
               (SSEFunc_0_epp)gen_helper_maskmov_xmm }, /* XXX: casts */
B
bellard 已提交
2791 2792 2793 2794 2795 2796 2797 2798 2799
    [0xf8] = MMX_OP2(psubb),
    [0xf9] = MMX_OP2(psubw),
    [0xfa] = MMX_OP2(psubl),
    [0xfb] = MMX_OP2(psubq),
    [0xfc] = MMX_OP2(paddb),
    [0xfd] = MMX_OP2(paddw),
    [0xfe] = MMX_OP2(paddl),
};

B
Blue Swirl 已提交
2800
static const SSEFunc_0_epp sse_op_table2[3 * 8][2] = {
B
bellard 已提交
2801 2802 2803 2804 2805 2806 2807
    [0 + 2] = MMX_OP2(psrlw),
    [0 + 4] = MMX_OP2(psraw),
    [0 + 6] = MMX_OP2(psllw),
    [8 + 2] = MMX_OP2(psrld),
    [8 + 4] = MMX_OP2(psrad),
    [8 + 6] = MMX_OP2(pslld),
    [16 + 2] = MMX_OP2(psrlq),
P
pbrook 已提交
2808
    [16 + 3] = { NULL, gen_helper_psrldq_xmm },
B
bellard 已提交
2809
    [16 + 6] = MMX_OP2(psllq),
P
pbrook 已提交
2810
    [16 + 7] = { NULL, gen_helper_pslldq_xmm },
B
bellard 已提交
2811 2812
};

B
Blue Swirl 已提交
2813
static const SSEFunc_0_epi sse_op_table3ai[] = {
P
pbrook 已提交
2814
    gen_helper_cvtsi2ss,
2815
    gen_helper_cvtsi2sd
B
Blue Swirl 已提交
2816
};
P
pbrook 已提交
2817

2818
#ifdef TARGET_X86_64
B
Blue Swirl 已提交
2819
static const SSEFunc_0_epl sse_op_table3aq[] = {
2820 2821 2822 2823 2824
    gen_helper_cvtsq2ss,
    gen_helper_cvtsq2sd
};
#endif

B
Blue Swirl 已提交
2825
static const SSEFunc_i_ep sse_op_table3bi[] = {
P
pbrook 已提交
2826 2827
    gen_helper_cvttss2si,
    gen_helper_cvtss2si,
2828
    gen_helper_cvttsd2si,
2829
    gen_helper_cvtsd2si
B
bellard 已提交
2830
};
2831

2832
#ifdef TARGET_X86_64
B
Blue Swirl 已提交
2833
static const SSEFunc_l_ep sse_op_table3bq[] = {
2834 2835
    gen_helper_cvttss2sq,
    gen_helper_cvtss2sq,
2836
    gen_helper_cvttsd2sq,
2837 2838 2839 2840
    gen_helper_cvtsd2sq
};
#endif

B
Blue Swirl 已提交
2841
static const SSEFunc_0_epp sse_op_table4[8][4] = {
B
bellard 已提交
2842 2843 2844 2845 2846 2847 2848 2849 2850
    SSE_FOP(cmpeq),
    SSE_FOP(cmplt),
    SSE_FOP(cmple),
    SSE_FOP(cmpunord),
    SSE_FOP(cmpneq),
    SSE_FOP(cmpnlt),
    SSE_FOP(cmpnle),
    SSE_FOP(cmpord),
};
2851

B
Blue Swirl 已提交
2852
static const SSEFunc_0_epp sse_op_table5[256] = {
P
pbrook 已提交
2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876
    [0x0c] = gen_helper_pi2fw,
    [0x0d] = gen_helper_pi2fd,
    [0x1c] = gen_helper_pf2iw,
    [0x1d] = gen_helper_pf2id,
    [0x8a] = gen_helper_pfnacc,
    [0x8e] = gen_helper_pfpnacc,
    [0x90] = gen_helper_pfcmpge,
    [0x94] = gen_helper_pfmin,
    [0x96] = gen_helper_pfrcp,
    [0x97] = gen_helper_pfrsqrt,
    [0x9a] = gen_helper_pfsub,
    [0x9e] = gen_helper_pfadd,
    [0xa0] = gen_helper_pfcmpgt,
    [0xa4] = gen_helper_pfmax,
    [0xa6] = gen_helper_movq, /* pfrcpit1; no need to actually increase precision */
    [0xa7] = gen_helper_movq, /* pfrsqit1 */
    [0xaa] = gen_helper_pfsubr,
    [0xae] = gen_helper_pfacc,
    [0xb0] = gen_helper_pfcmpeq,
    [0xb4] = gen_helper_pfmul,
    [0xb6] = gen_helper_movq, /* pfrcpit2 */
    [0xb7] = gen_helper_pmulhrw_mmx,
    [0xbb] = gen_helper_pswapd,
    [0xbf] = gen_helper_pavgb_mmx /* pavgusb */
A
aurel32 已提交
2877 2878
};

B
Blue Swirl 已提交
2879 2880
struct SSEOpHelper_epp {
    SSEFunc_0_epp op[2];
B
Blue Swirl 已提交
2881 2882 2883
    uint32_t ext_mask;
};

B
Blue Swirl 已提交
2884 2885
struct SSEOpHelper_eppi {
    SSEFunc_0_eppi op[2];
B
Blue Swirl 已提交
2886
    uint32_t ext_mask;
B
balrog 已提交
2887
};
B
Blue Swirl 已提交
2888

B
balrog 已提交
2889
#define SSSE3_OP(x) { MMX_OP2(x), CPUID_EXT_SSSE3 }
P
pbrook 已提交
2890 2891
#define SSE41_OP(x) { { NULL, gen_helper_ ## x ## _xmm }, CPUID_EXT_SSE41 }
#define SSE42_OP(x) { { NULL, gen_helper_ ## x ## _xmm }, CPUID_EXT_SSE42 }
B
balrog 已提交
2892
#define SSE41_SPECIAL { { NULL, SSE_SPECIAL }, CPUID_EXT_SSE41 }
2893 2894
#define PCLMULQDQ_OP(x) { { NULL, gen_helper_ ## x ## _xmm }, \
        CPUID_EXT_PCLMULQDQ }
2895
#define AESNI_OP(x) { { NULL, gen_helper_ ## x ## _xmm }, CPUID_EXT_AES }
B
Blue Swirl 已提交
2896

B
Blue Swirl 已提交
2897
static const struct SSEOpHelper_epp sse_op_table6[256] = {
B
balrog 已提交
2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943
    [0x00] = SSSE3_OP(pshufb),
    [0x01] = SSSE3_OP(phaddw),
    [0x02] = SSSE3_OP(phaddd),
    [0x03] = SSSE3_OP(phaddsw),
    [0x04] = SSSE3_OP(pmaddubsw),
    [0x05] = SSSE3_OP(phsubw),
    [0x06] = SSSE3_OP(phsubd),
    [0x07] = SSSE3_OP(phsubsw),
    [0x08] = SSSE3_OP(psignb),
    [0x09] = SSSE3_OP(psignw),
    [0x0a] = SSSE3_OP(psignd),
    [0x0b] = SSSE3_OP(pmulhrsw),
    [0x10] = SSE41_OP(pblendvb),
    [0x14] = SSE41_OP(blendvps),
    [0x15] = SSE41_OP(blendvpd),
    [0x17] = SSE41_OP(ptest),
    [0x1c] = SSSE3_OP(pabsb),
    [0x1d] = SSSE3_OP(pabsw),
    [0x1e] = SSSE3_OP(pabsd),
    [0x20] = SSE41_OP(pmovsxbw),
    [0x21] = SSE41_OP(pmovsxbd),
    [0x22] = SSE41_OP(pmovsxbq),
    [0x23] = SSE41_OP(pmovsxwd),
    [0x24] = SSE41_OP(pmovsxwq),
    [0x25] = SSE41_OP(pmovsxdq),
    [0x28] = SSE41_OP(pmuldq),
    [0x29] = SSE41_OP(pcmpeqq),
    [0x2a] = SSE41_SPECIAL, /* movntqda */
    [0x2b] = SSE41_OP(packusdw),
    [0x30] = SSE41_OP(pmovzxbw),
    [0x31] = SSE41_OP(pmovzxbd),
    [0x32] = SSE41_OP(pmovzxbq),
    [0x33] = SSE41_OP(pmovzxwd),
    [0x34] = SSE41_OP(pmovzxwq),
    [0x35] = SSE41_OP(pmovzxdq),
    [0x37] = SSE42_OP(pcmpgtq),
    [0x38] = SSE41_OP(pminsb),
    [0x39] = SSE41_OP(pminsd),
    [0x3a] = SSE41_OP(pminuw),
    [0x3b] = SSE41_OP(pminud),
    [0x3c] = SSE41_OP(pmaxsb),
    [0x3d] = SSE41_OP(pmaxsd),
    [0x3e] = SSE41_OP(pmaxuw),
    [0x3f] = SSE41_OP(pmaxud),
    [0x40] = SSE41_OP(pmulld),
    [0x41] = SSE41_OP(phminposuw),
2944 2945 2946 2947 2948
    [0xdb] = AESNI_OP(aesimc),
    [0xdc] = AESNI_OP(aesenc),
    [0xdd] = AESNI_OP(aesenclast),
    [0xde] = AESNI_OP(aesdec),
    [0xdf] = AESNI_OP(aesdeclast),
B
balrog 已提交
2949 2950
};

B
Blue Swirl 已提交
2951
static const struct SSEOpHelper_eppi sse_op_table7[256] = {
B
balrog 已提交
2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969
    [0x08] = SSE41_OP(roundps),
    [0x09] = SSE41_OP(roundpd),
    [0x0a] = SSE41_OP(roundss),
    [0x0b] = SSE41_OP(roundsd),
    [0x0c] = SSE41_OP(blendps),
    [0x0d] = SSE41_OP(blendpd),
    [0x0e] = SSE41_OP(pblendw),
    [0x0f] = SSSE3_OP(palignr),
    [0x14] = SSE41_SPECIAL, /* pextrb */
    [0x15] = SSE41_SPECIAL, /* pextrw */
    [0x16] = SSE41_SPECIAL, /* pextrd/pextrq */
    [0x17] = SSE41_SPECIAL, /* extractps */
    [0x20] = SSE41_SPECIAL, /* pinsrb */
    [0x21] = SSE41_SPECIAL, /* insertps */
    [0x22] = SSE41_SPECIAL, /* pinsrd/pinsrq */
    [0x40] = SSE41_OP(dpps),
    [0x41] = SSE41_OP(dppd),
    [0x42] = SSE41_OP(mpsadbw),
2970
    [0x44] = PCLMULQDQ_OP(pclmulqdq),
B
balrog 已提交
2971 2972 2973 2974
    [0x60] = SSE42_OP(pcmpestrm),
    [0x61] = SSE42_OP(pcmpestri),
    [0x62] = SSE42_OP(pcmpistrm),
    [0x63] = SSE42_OP(pcmpistri),
2975
    [0xdf] = AESNI_OP(aeskeygenassist),
B
balrog 已提交
2976 2977
};

2978 2979
static void gen_sse(CPUX86State *env, DisasContext *s, int b,
                    target_ulong pc_start, int rex_r)
B
bellard 已提交
2980
{
2981
    int b1, op1_offset, op2_offset, is_xmm, val;
2982
    int modrm, mod, rm, reg;
B
Blue Swirl 已提交
2983 2984
    SSEFunc_0_epp sse_fn_epp;
    SSEFunc_0_eppi sse_fn_eppi;
B
Blue Swirl 已提交
2985
    SSEFunc_0_ppi sse_fn_ppi;
B
Blue Swirl 已提交
2986
    SSEFunc_0_eppt sse_fn_eppt;
2987
    TCGMemOp ot;
B
bellard 已提交
2988 2989

    b &= 0xff;
2990
    if (s->prefix & PREFIX_DATA)
B
bellard 已提交
2991
        b1 = 1;
2992
    else if (s->prefix & PREFIX_REPZ)
B
bellard 已提交
2993
        b1 = 2;
2994
    else if (s->prefix & PREFIX_REPNZ)
B
bellard 已提交
2995 2996 2997
        b1 = 3;
    else
        b1 = 0;
B
Blue Swirl 已提交
2998 2999
    sse_fn_epp = sse_op_table1[b][b1];
    if (!sse_fn_epp) {
B
bellard 已提交
3000
        goto illegal_op;
B
Blue Swirl 已提交
3001
    }
A
aurel32 已提交
3002
    if ((b <= 0x5f && b >= 0x10) || b == 0xc6 || b == 0xc2) {
B
bellard 已提交
3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022
        is_xmm = 1;
    } else {
        if (b1 == 0) {
            /* MMX case */
            is_xmm = 0;
        } else {
            is_xmm = 1;
        }
    }
    /* simple MMX/SSE operation */
    if (s->flags & HF_TS_MASK) {
        gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
        return;
    }
    if (s->flags & HF_EM_MASK) {
    illegal_op:
        gen_exception(s, EXCP06_ILLOP, pc_start - s->cs_base);
        return;
    }
    if (is_xmm && !(s->flags & HF_OSFXSR_MASK))
B
balrog 已提交
3023 3024
        if ((b != 0x38 && b != 0x3a) || (s->prefix & PREFIX_DATA))
            goto illegal_op;
3025 3026 3027 3028
    if (b == 0x0e) {
        if (!(s->cpuid_ext2_features & CPUID_EXT2_3DNOW))
            goto illegal_op;
        /* femms */
B
Blue Swirl 已提交
3029
        gen_helper_emms(cpu_env);
3030 3031 3032 3033
        return;
    }
    if (b == 0x77) {
        /* emms */
B
Blue Swirl 已提交
3034
        gen_helper_emms(cpu_env);
B
bellard 已提交
3035 3036 3037 3038 3039
        return;
    }
    /* prepare MMX state (XXX: optimize by storing fptt and fptags in
       the static cpu state) */
    if (!is_xmm) {
B
Blue Swirl 已提交
3040
        gen_helper_enter_mmx(cpu_env);
B
bellard 已提交
3041 3042
    }

3043
    modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
3044 3045 3046 3047
    reg = ((modrm >> 3) & 7);
    if (is_xmm)
        reg |= rex_r;
    mod = (modrm >> 6) & 3;
B
Blue Swirl 已提交
3048
    if (sse_fn_epp == SSE_SPECIAL) {
B
bellard 已提交
3049 3050 3051
        b |= (b1 << 8);
        switch(b) {
        case 0x0e7: /* movntq */
3052
            if (mod == 3)
B
bellard 已提交
3053
                goto illegal_op;
3054
            gen_lea_modrm(env, s, modrm);
3055
            gen_stq_env_A0(s, offsetof(CPUX86State, fpregs[reg].mmx));
B
bellard 已提交
3056 3057 3058 3059
            break;
        case 0x1e7: /* movntdq */
        case 0x02b: /* movntps */
        case 0x12b: /* movntps */
3060 3061
            if (mod == 3)
                goto illegal_op;
3062
            gen_lea_modrm(env, s, modrm);
3063
            gen_sto_env_A0(s, offsetof(CPUX86State, xmm_regs[reg]));
3064
            break;
B
bellard 已提交
3065 3066
        case 0x3f0: /* lddqu */
            if (mod == 3)
B
bellard 已提交
3067
                goto illegal_op;
3068
            gen_lea_modrm(env, s, modrm);
3069
            gen_ldo_env_A0(s, offsetof(CPUX86State, xmm_regs[reg]));
B
bellard 已提交
3070
            break;
3071 3072 3073 3074
        case 0x22b: /* movntss */
        case 0x32b: /* movntsd */
            if (mod == 3)
                goto illegal_op;
3075
            gen_lea_modrm(env, s, modrm);
3076
            if (b1 & 1) {
3077
                gen_stq_env_A0(s, offsetof(CPUX86State, xmm_regs[reg]));
3078 3079 3080
            } else {
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
                    xmm_regs[reg].XMM_L(0)));
3081
                gen_op_st_v(s, MO_32, cpu_T[0], cpu_A0);
3082 3083
            }
            break;
B
bellard 已提交
3084
        case 0x6e: /* movd mm, ea */
B
bellard 已提交
3085
#ifdef TARGET_X86_64
3086
            if (s->dflag == MO_64) {
3087
                gen_ldst_modrm(env, s, modrm, MO_64, OR_TMP0, 0);
B
bellard 已提交
3088
                tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,fpregs[reg].mmx));
3089
            } else
B
bellard 已提交
3090 3091
#endif
            {
3092
                gen_ldst_modrm(env, s, modrm, MO_32, OR_TMP0, 0);
B
bellard 已提交
3093 3094
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
                                 offsetof(CPUX86State,fpregs[reg].mmx));
P
pbrook 已提交
3095 3096
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
                gen_helper_movl_mm_T0_mmx(cpu_ptr0, cpu_tmp2_i32);
B
bellard 已提交
3097
            }
B
bellard 已提交
3098 3099
            break;
        case 0x16e: /* movd xmm, ea */
B
bellard 已提交
3100
#ifdef TARGET_X86_64
3101
            if (s->dflag == MO_64) {
3102
                gen_ldst_modrm(env, s, modrm, MO_64, OR_TMP0, 0);
B
bellard 已提交
3103 3104
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
                                 offsetof(CPUX86State,xmm_regs[reg]));
P
pbrook 已提交
3105
                gen_helper_movq_mm_T0_xmm(cpu_ptr0, cpu_T[0]);
3106
            } else
B
bellard 已提交
3107 3108
#endif
            {
3109
                gen_ldst_modrm(env, s, modrm, MO_32, OR_TMP0, 0);
B
bellard 已提交
3110 3111
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
                                 offsetof(CPUX86State,xmm_regs[reg]));
3112
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
P
pbrook 已提交
3113
                gen_helper_movl_mm_T0_xmm(cpu_ptr0, cpu_tmp2_i32);
B
bellard 已提交
3114
            }
B
bellard 已提交
3115 3116 3117
            break;
        case 0x6f: /* movq mm, ea */
            if (mod != 3) {
3118
                gen_lea_modrm(env, s, modrm);
3119
                gen_ldq_env_A0(s, offsetof(CPUX86State, fpregs[reg].mmx));
B
bellard 已提交
3120 3121
            } else {
                rm = (modrm & 7);
3122
                tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env,
B
bellard 已提交
3123
                               offsetof(CPUX86State,fpregs[rm].mmx));
3124
                tcg_gen_st_i64(cpu_tmp1_i64, cpu_env,
B
bellard 已提交
3125
                               offsetof(CPUX86State,fpregs[reg].mmx));
B
bellard 已提交
3126 3127 3128 3129 3130 3131 3132 3133 3134
            }
            break;
        case 0x010: /* movups */
        case 0x110: /* movupd */
        case 0x028: /* movaps */
        case 0x128: /* movapd */
        case 0x16f: /* movdqa xmm, ea */
        case 0x26f: /* movdqu xmm, ea */
            if (mod != 3) {
3135
                gen_lea_modrm(env, s, modrm);
3136
                gen_ldo_env_A0(s, offsetof(CPUX86State, xmm_regs[reg]));
B
bellard 已提交
3137 3138 3139 3140 3141 3142 3143 3144
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movo(offsetof(CPUX86State,xmm_regs[reg]),
                            offsetof(CPUX86State,xmm_regs[rm]));
            }
            break;
        case 0x210: /* movss xmm, ea */
            if (mod != 3) {
3145
                gen_lea_modrm(env, s, modrm);
3146
                gen_op_ld_v(s, MO_32, cpu_T[0], cpu_A0);
B
bellard 已提交
3147
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3148
                tcg_gen_movi_tl(cpu_T[0], 0);
B
bellard 已提交
3149 3150 3151
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)));
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)));
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)));
B
bellard 已提交
3152 3153 3154 3155 3156 3157 3158 3159
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)));
            }
            break;
        case 0x310: /* movsd xmm, ea */
            if (mod != 3) {
3160
                gen_lea_modrm(env, s, modrm);
3161 3162
                gen_ldq_env_A0(s, offsetof(CPUX86State,
                                           xmm_regs[reg].XMM_Q(0)));
3163
                tcg_gen_movi_tl(cpu_T[0], 0);
B
bellard 已提交
3164 3165
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)));
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)));
B
bellard 已提交
3166 3167 3168 3169 3170 3171 3172 3173 3174
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
            }
            break;
        case 0x012: /* movlps */
        case 0x112: /* movlpd */
            if (mod != 3) {
3175
                gen_lea_modrm(env, s, modrm);
3176 3177
                gen_ldq_env_A0(s, offsetof(CPUX86State,
                                           xmm_regs[reg].XMM_Q(0)));
B
bellard 已提交
3178 3179 3180 3181 3182 3183 3184
            } else {
                /* movhlps */
                rm = (modrm & 7) | REX_B(s);
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(1)));
            }
            break;
B
bellard 已提交
3185 3186
        case 0x212: /* movsldup */
            if (mod != 3) {
3187
                gen_lea_modrm(env, s, modrm);
3188
                gen_ldo_env_A0(s, offsetof(CPUX86State, xmm_regs[reg]));
B
bellard 已提交
3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)));
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(2)));
            }
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)),
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)),
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)));
            break;
        case 0x312: /* movddup */
            if (mod != 3) {
3203
                gen_lea_modrm(env, s, modrm);
3204 3205
                gen_ldq_env_A0(s, offsetof(CPUX86State,
                                           xmm_regs[reg].XMM_Q(0)));
B
bellard 已提交
3206 3207 3208 3209 3210 3211
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
            }
            gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)),
B
bellard 已提交
3212
                        offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
B
bellard 已提交
3213
            break;
B
bellard 已提交
3214 3215 3216
        case 0x016: /* movhps */
        case 0x116: /* movhpd */
            if (mod != 3) {
3217
                gen_lea_modrm(env, s, modrm);
3218 3219
                gen_ldq_env_A0(s, offsetof(CPUX86State,
                                           xmm_regs[reg].XMM_Q(1)));
B
bellard 已提交
3220 3221 3222 3223 3224 3225 3226 3227 3228
            } else {
                /* movlhps */
                rm = (modrm & 7) | REX_B(s);
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
            }
            break;
        case 0x216: /* movshdup */
            if (mod != 3) {
3229
                gen_lea_modrm(env, s, modrm);
3230
                gen_ldo_env_A0(s, offsetof(CPUX86State, xmm_regs[reg]));
B
bellard 已提交
3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(1)));
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(3)));
            }
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)),
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)));
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)),
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)));
            break;
3243 3244 3245 3246 3247 3248 3249
        case 0x178:
        case 0x378:
            {
                int bit_index, field_length;

                if (b1 == 1 && reg != 0)
                    goto illegal_op;
3250 3251
                field_length = cpu_ldub_code(env, s->pc++) & 0x3F;
                bit_index = cpu_ldub_code(env, s->pc++) & 0x3F;
3252 3253 3254
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env,
                    offsetof(CPUX86State,xmm_regs[reg]));
                if (b1 == 1)
B
Blue Swirl 已提交
3255 3256 3257
                    gen_helper_extrq_i(cpu_env, cpu_ptr0,
                                       tcg_const_i32(bit_index),
                                       tcg_const_i32(field_length));
3258
                else
B
Blue Swirl 已提交
3259 3260 3261
                    gen_helper_insertq_i(cpu_env, cpu_ptr0,
                                         tcg_const_i32(bit_index),
                                         tcg_const_i32(field_length));
3262 3263
            }
            break;
B
bellard 已提交
3264
        case 0x7e: /* movd ea, mm */
B
bellard 已提交
3265
#ifdef TARGET_X86_64
3266
            if (s->dflag == MO_64) {
B
bellard 已提交
3267 3268
                tcg_gen_ld_i64(cpu_T[0], cpu_env, 
                               offsetof(CPUX86State,fpregs[reg].mmx));
3269
                gen_ldst_modrm(env, s, modrm, MO_64, OR_TMP0, 1);
3270
            } else
B
bellard 已提交
3271 3272
#endif
            {
B
bellard 已提交
3273 3274
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, 
                                 offsetof(CPUX86State,fpregs[reg].mmx.MMX_L(0)));
3275
                gen_ldst_modrm(env, s, modrm, MO_32, OR_TMP0, 1);
B
bellard 已提交
3276
            }
B
bellard 已提交
3277 3278
            break;
        case 0x17e: /* movd ea, xmm */
B
bellard 已提交
3279
#ifdef TARGET_X86_64
3280
            if (s->dflag == MO_64) {
B
bellard 已提交
3281 3282
                tcg_gen_ld_i64(cpu_T[0], cpu_env, 
                               offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3283
                gen_ldst_modrm(env, s, modrm, MO_64, OR_TMP0, 1);
3284
            } else
B
bellard 已提交
3285 3286
#endif
            {
B
bellard 已提交
3287 3288
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, 
                                 offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3289
                gen_ldst_modrm(env, s, modrm, MO_32, OR_TMP0, 1);
B
bellard 已提交
3290
            }
B
bellard 已提交
3291 3292 3293
            break;
        case 0x27e: /* movq xmm, ea */
            if (mod != 3) {
3294
                gen_lea_modrm(env, s, modrm);
3295 3296
                gen_ldq_env_A0(s, offsetof(CPUX86State,
                                           xmm_regs[reg].XMM_Q(0)));
B
bellard 已提交
3297 3298 3299 3300 3301 3302 3303 3304 3305
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
            }
            gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
            break;
        case 0x7f: /* movq ea, mm */
            if (mod != 3) {
3306
                gen_lea_modrm(env, s, modrm);
3307
                gen_stq_env_A0(s, offsetof(CPUX86State, fpregs[reg].mmx));
B
bellard 已提交
3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320
            } else {
                rm = (modrm & 7);
                gen_op_movq(offsetof(CPUX86State,fpregs[rm].mmx),
                            offsetof(CPUX86State,fpregs[reg].mmx));
            }
            break;
        case 0x011: /* movups */
        case 0x111: /* movupd */
        case 0x029: /* movaps */
        case 0x129: /* movapd */
        case 0x17f: /* movdqa ea, xmm */
        case 0x27f: /* movdqu ea, xmm */
            if (mod != 3) {
3321
                gen_lea_modrm(env, s, modrm);
3322
                gen_sto_env_A0(s, offsetof(CPUX86State, xmm_regs[reg]));
B
bellard 已提交
3323 3324 3325 3326 3327 3328 3329 3330
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movo(offsetof(CPUX86State,xmm_regs[rm]),
                            offsetof(CPUX86State,xmm_regs[reg]));
            }
            break;
        case 0x211: /* movss ea, xmm */
            if (mod != 3) {
3331
                gen_lea_modrm(env, s, modrm);
B
bellard 已提交
3332
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3333
                gen_op_st_v(s, MO_32, cpu_T[0], cpu_A0);
B
bellard 已提交
3334 3335 3336 3337 3338 3339 3340 3341
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movl(offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)),
                            offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
            }
            break;
        case 0x311: /* movsd ea, xmm */
            if (mod != 3) {
3342
                gen_lea_modrm(env, s, modrm);
3343 3344
                gen_stq_env_A0(s, offsetof(CPUX86State,
                                           xmm_regs[reg].XMM_Q(0)));
B
bellard 已提交
3345 3346 3347 3348 3349 3350 3351 3352 3353
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movq(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)),
                            offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
            }
            break;
        case 0x013: /* movlps */
        case 0x113: /* movlpd */
            if (mod != 3) {
3354
                gen_lea_modrm(env, s, modrm);
3355 3356
                gen_stq_env_A0(s, offsetof(CPUX86State,
                                           xmm_regs[reg].XMM_Q(0)));
B
bellard 已提交
3357 3358 3359 3360 3361 3362 3363
            } else {
                goto illegal_op;
            }
            break;
        case 0x017: /* movhps */
        case 0x117: /* movhpd */
            if (mod != 3) {
3364
                gen_lea_modrm(env, s, modrm);
3365 3366
                gen_stq_env_A0(s, offsetof(CPUX86State,
                                           xmm_regs[reg].XMM_Q(1)));
B
bellard 已提交
3367 3368 3369 3370 3371 3372 3373 3374 3375 3376
            } else {
                goto illegal_op;
            }
            break;
        case 0x71: /* shift mm, im */
        case 0x72:
        case 0x73:
        case 0x171: /* shift xmm, im */
        case 0x172:
        case 0x173:
3377 3378 3379
            if (b1 >= 2) {
	        goto illegal_op;
            }
3380
            val = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
3381
            if (is_xmm) {
3382
                tcg_gen_movi_tl(cpu_T[0], val);
B
bellard 已提交
3383
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(0)));
3384
                tcg_gen_movi_tl(cpu_T[0], 0);
B
bellard 已提交
3385
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(1)));
B
bellard 已提交
3386 3387
                op1_offset = offsetof(CPUX86State,xmm_t0);
            } else {
3388
                tcg_gen_movi_tl(cpu_T[0], val);
B
bellard 已提交
3389
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,mmx_t0.MMX_L(0)));
3390
                tcg_gen_movi_tl(cpu_T[0], 0);
B
bellard 已提交
3391
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,mmx_t0.MMX_L(1)));
B
bellard 已提交
3392 3393
                op1_offset = offsetof(CPUX86State,mmx_t0);
            }
B
Blue Swirl 已提交
3394 3395 3396
            sse_fn_epp = sse_op_table2[((b - 1) & 3) * 8 +
                                       (((modrm >> 3)) & 7)][b1];
            if (!sse_fn_epp) {
B
bellard 已提交
3397
                goto illegal_op;
B
Blue Swirl 已提交
3398
            }
B
bellard 已提交
3399 3400 3401 3402 3403 3404 3405
            if (is_xmm) {
                rm = (modrm & 7) | REX_B(s);
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
            } else {
                rm = (modrm & 7);
                op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
            }
B
bellard 已提交
3406 3407
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op2_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op1_offset);
B
Blue Swirl 已提交
3408
            sse_fn_epp(cpu_env, cpu_ptr0, cpu_ptr1);
B
bellard 已提交
3409 3410 3411
            break;
        case 0x050: /* movmskps */
            rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
3412 3413
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
                             offsetof(CPUX86State,xmm_regs[rm]));
B
Blue Swirl 已提交
3414
            gen_helper_movmskps(cpu_tmp2_i32, cpu_env, cpu_ptr0);
3415
            tcg_gen_extu_i32_tl(cpu_regs[reg], cpu_tmp2_i32);
B
bellard 已提交
3416 3417 3418
            break;
        case 0x150: /* movmskpd */
            rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
3419 3420
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
                             offsetof(CPUX86State,xmm_regs[rm]));
B
Blue Swirl 已提交
3421
            gen_helper_movmskpd(cpu_tmp2_i32, cpu_env, cpu_ptr0);
3422
            tcg_gen_extu_i32_tl(cpu_regs[reg], cpu_tmp2_i32);
B
bellard 已提交
3423 3424 3425
            break;
        case 0x02a: /* cvtpi2ps */
        case 0x12a: /* cvtpi2pd */
B
Blue Swirl 已提交
3426
            gen_helper_enter_mmx(cpu_env);
B
bellard 已提交
3427
            if (mod != 3) {
3428
                gen_lea_modrm(env, s, modrm);
B
bellard 已提交
3429
                op2_offset = offsetof(CPUX86State,mmx_t0);
3430
                gen_ldq_env_A0(s, op2_offset);
B
bellard 已提交
3431 3432 3433 3434 3435
            } else {
                rm = (modrm & 7);
                op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
            }
            op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
B
bellard 已提交
3436 3437
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
B
bellard 已提交
3438 3439
            switch(b >> 8) {
            case 0x0:
B
Blue Swirl 已提交
3440
                gen_helper_cvtpi2ps(cpu_env, cpu_ptr0, cpu_ptr1);
B
bellard 已提交
3441 3442 3443
                break;
            default:
            case 0x1:
B
Blue Swirl 已提交
3444
                gen_helper_cvtpi2pd(cpu_env, cpu_ptr0, cpu_ptr1);
B
bellard 已提交
3445 3446 3447 3448 3449
                break;
            }
            break;
        case 0x22a: /* cvtsi2ss */
        case 0x32a: /* cvtsi2sd */
3450
            ot = mo_64_32(s->dflag);
3451
            gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
B
bellard 已提交
3452
            op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
B
bellard 已提交
3453
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3454
            if (ot == MO_32) {
B
Blue Swirl 已提交
3455
                SSEFunc_0_epi sse_fn_epi = sse_op_table3ai[(b >> 8) & 1];
B
bellard 已提交
3456
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
B
Blue Swirl 已提交
3457
                sse_fn_epi(cpu_env, cpu_ptr0, cpu_tmp2_i32);
B
bellard 已提交
3458
            } else {
3459
#ifdef TARGET_X86_64
B
Blue Swirl 已提交
3460 3461
                SSEFunc_0_epl sse_fn_epl = sse_op_table3aq[(b >> 8) & 1];
                sse_fn_epl(cpu_env, cpu_ptr0, cpu_T[0]);
3462 3463 3464
#else
                goto illegal_op;
#endif
B
bellard 已提交
3465
            }
B
bellard 已提交
3466 3467 3468 3469 3470
            break;
        case 0x02c: /* cvttps2pi */
        case 0x12c: /* cvttpd2pi */
        case 0x02d: /* cvtps2pi */
        case 0x12d: /* cvtpd2pi */
B
Blue Swirl 已提交
3471
            gen_helper_enter_mmx(cpu_env);
B
bellard 已提交
3472
            if (mod != 3) {
3473
                gen_lea_modrm(env, s, modrm);
B
bellard 已提交
3474
                op2_offset = offsetof(CPUX86State,xmm_t0);
3475
                gen_ldo_env_A0(s, op2_offset);
B
bellard 已提交
3476 3477 3478 3479 3480
            } else {
                rm = (modrm & 7) | REX_B(s);
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
            }
            op1_offset = offsetof(CPUX86State,fpregs[reg & 7].mmx);
B
bellard 已提交
3481 3482
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
B
bellard 已提交
3483 3484
            switch(b) {
            case 0x02c:
B
Blue Swirl 已提交
3485
                gen_helper_cvttps2pi(cpu_env, cpu_ptr0, cpu_ptr1);
B
bellard 已提交
3486 3487
                break;
            case 0x12c:
B
Blue Swirl 已提交
3488
                gen_helper_cvttpd2pi(cpu_env, cpu_ptr0, cpu_ptr1);
B
bellard 已提交
3489 3490
                break;
            case 0x02d:
B
Blue Swirl 已提交
3491
                gen_helper_cvtps2pi(cpu_env, cpu_ptr0, cpu_ptr1);
B
bellard 已提交
3492 3493
                break;
            case 0x12d:
B
Blue Swirl 已提交
3494
                gen_helper_cvtpd2pi(cpu_env, cpu_ptr0, cpu_ptr1);
B
bellard 已提交
3495 3496 3497 3498 3499 3500 3501
                break;
            }
            break;
        case 0x22c: /* cvttss2si */
        case 0x32c: /* cvttsd2si */
        case 0x22d: /* cvtss2si */
        case 0x32d: /* cvtsd2si */
3502
            ot = mo_64_32(s->dflag);
B
bellard 已提交
3503
            if (mod != 3) {
3504
                gen_lea_modrm(env, s, modrm);
B
bellard 已提交
3505
                if ((b >> 8) & 1) {
3506
                    gen_ldq_env_A0(s, offsetof(CPUX86State, xmm_t0.XMM_Q(0)));
B
bellard 已提交
3507
                } else {
3508
                    gen_op_ld_v(s, MO_32, cpu_T[0], cpu_A0);
B
bellard 已提交
3509
                    tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(0)));
B
bellard 已提交
3510 3511 3512 3513 3514 3515
                }
                op2_offset = offsetof(CPUX86State,xmm_t0);
            } else {
                rm = (modrm & 7) | REX_B(s);
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
            }
B
bellard 已提交
3516
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op2_offset);
3517
            if (ot == MO_32) {
B
Blue Swirl 已提交
3518
                SSEFunc_i_ep sse_fn_i_ep =
3519
                    sse_op_table3bi[((b >> 7) & 2) | (b & 1)];
B
Blue Swirl 已提交
3520
                sse_fn_i_ep(cpu_tmp2_i32, cpu_env, cpu_ptr0);
3521
                tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
B
bellard 已提交
3522
            } else {
3523
#ifdef TARGET_X86_64
B
Blue Swirl 已提交
3524
                SSEFunc_l_ep sse_fn_l_ep =
3525
                    sse_op_table3bq[((b >> 7) & 2) | (b & 1)];
B
Blue Swirl 已提交
3526
                sse_fn_l_ep(cpu_T[0], cpu_env, cpu_ptr0);
3527 3528 3529
#else
                goto illegal_op;
#endif
B
bellard 已提交
3530
            }
3531
            gen_op_mov_reg_v(ot, reg, cpu_T[0]);
B
bellard 已提交
3532 3533
            break;
        case 0xc4: /* pinsrw */
3534
        case 0x1c4:
B
bellard 已提交
3535
            s->rip_offset = 1;
3536
            gen_ldst_modrm(env, s, modrm, MO_16, OR_TMP0, 0);
3537
            val = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
3538 3539
            if (b1) {
                val &= 7;
B
bellard 已提交
3540 3541
                tcg_gen_st16_tl(cpu_T[0], cpu_env,
                                offsetof(CPUX86State,xmm_regs[reg].XMM_W(val)));
B
bellard 已提交
3542 3543
            } else {
                val &= 3;
B
bellard 已提交
3544 3545
                tcg_gen_st16_tl(cpu_T[0], cpu_env,
                                offsetof(CPUX86State,fpregs[reg].mmx.MMX_W(val)));
B
bellard 已提交
3546 3547 3548
            }
            break;
        case 0xc5: /* pextrw */
3549
        case 0x1c5:
B
bellard 已提交
3550 3551
            if (mod != 3)
                goto illegal_op;
3552
            ot = mo_64_32(s->dflag);
3553
            val = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
3554 3555 3556
            if (b1) {
                val &= 7;
                rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
3557 3558
                tcg_gen_ld16u_tl(cpu_T[0], cpu_env,
                                 offsetof(CPUX86State,xmm_regs[rm].XMM_W(val)));
B
bellard 已提交
3559 3560 3561
            } else {
                val &= 3;
                rm = (modrm & 7);
B
bellard 已提交
3562 3563
                tcg_gen_ld16u_tl(cpu_T[0], cpu_env,
                                offsetof(CPUX86State,fpregs[rm].mmx.MMX_W(val)));
B
bellard 已提交
3564 3565
            }
            reg = ((modrm >> 3) & 7) | rex_r;
3566
            gen_op_mov_reg_v(ot, reg, cpu_T[0]);
B
bellard 已提交
3567 3568 3569
            break;
        case 0x1d6: /* movq ea, xmm */
            if (mod != 3) {
3570
                gen_lea_modrm(env, s, modrm);
3571 3572
                gen_stq_env_A0(s, offsetof(CPUX86State,
                                           xmm_regs[reg].XMM_Q(0)));
B
bellard 已提交
3573 3574 3575 3576 3577 3578 3579 3580
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movq(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)),
                            offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
                gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(1)));
            }
            break;
        case 0x2d6: /* movq2dq */
B
Blue Swirl 已提交
3581
            gen_helper_enter_mmx(cpu_env);
3582 3583 3584 3585
            rm = (modrm & 7);
            gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
                        offsetof(CPUX86State,fpregs[rm].mmx));
            gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
B
bellard 已提交
3586 3587
            break;
        case 0x3d6: /* movdq2q */
B
Blue Swirl 已提交
3588
            gen_helper_enter_mmx(cpu_env);
3589 3590 3591
            rm = (modrm & 7) | REX_B(s);
            gen_op_movq(offsetof(CPUX86State,fpregs[reg & 7].mmx),
                        offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
B
bellard 已提交
3592 3593 3594 3595 3596 3597 3598
            break;
        case 0xd7: /* pmovmskb */
        case 0x1d7:
            if (mod != 3)
                goto illegal_op;
            if (b1) {
                rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
3599
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, offsetof(CPUX86State,xmm_regs[rm]));
B
Blue Swirl 已提交
3600
                gen_helper_pmovmskb_xmm(cpu_tmp2_i32, cpu_env, cpu_ptr0);
B
bellard 已提交
3601 3602
            } else {
                rm = (modrm & 7);
B
bellard 已提交
3603
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, offsetof(CPUX86State,fpregs[rm].mmx));
B
Blue Swirl 已提交
3604
                gen_helper_pmovmskb_mmx(cpu_tmp2_i32, cpu_env, cpu_ptr0);
B
bellard 已提交
3605 3606
            }
            reg = ((modrm >> 3) & 7) | rex_r;
3607
            tcg_gen_extu_i32_tl(cpu_regs[reg], cpu_tmp2_i32);
B
bellard 已提交
3608
            break;
R
Richard Henderson 已提交
3609

B
balrog 已提交
3610
        case 0x138:
3611
        case 0x038:
B
balrog 已提交
3612
            b = modrm;
R
Richard Henderson 已提交
3613 3614 3615
            if ((b & 0xf0) == 0xf0) {
                goto do_0f_38_fx;
            }
3616
            modrm = cpu_ldub_code(env, s->pc++);
B
balrog 已提交
3617 3618 3619
            rm = modrm & 7;
            reg = ((modrm >> 3) & 7) | rex_r;
            mod = (modrm >> 6) & 3;
3620 3621 3622
            if (b1 >= 2) {
                goto illegal_op;
            }
B
balrog 已提交
3623

B
Blue Swirl 已提交
3624 3625
            sse_fn_epp = sse_op_table6[b].op[b1];
            if (!sse_fn_epp) {
B
balrog 已提交
3626
                goto illegal_op;
B
Blue Swirl 已提交
3627
            }
B
balrog 已提交
3628 3629
            if (!(s->cpuid_ext_features & sse_op_table6[b].ext_mask))
                goto illegal_op;
B
balrog 已提交
3630 3631 3632 3633 3634 3635 3636

            if (b1) {
                op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
                if (mod == 3) {
                    op2_offset = offsetof(CPUX86State,xmm_regs[rm | REX_B(s)]);
                } else {
                    op2_offset = offsetof(CPUX86State,xmm_t0);
3637
                    gen_lea_modrm(env, s, modrm);
B
balrog 已提交
3638 3639 3640 3641
                    switch (b) {
                    case 0x20: case 0x30: /* pmovsxbw, pmovzxbw */
                    case 0x23: case 0x33: /* pmovsxwd, pmovzxwd */
                    case 0x25: case 0x35: /* pmovsxdq, pmovzxdq */
3642
                        gen_ldq_env_A0(s, op2_offset +
B
balrog 已提交
3643 3644 3645 3646
                                        offsetof(XMMReg, XMM_Q(0)));
                        break;
                    case 0x21: case 0x31: /* pmovsxbd, pmovzxbd */
                    case 0x24: case 0x34: /* pmovsxwq, pmovzxwq */
3647 3648
                        tcg_gen_qemu_ld_i32(cpu_tmp2_i32, cpu_A0,
                                            s->mem_index, MO_LEUL);
B
balrog 已提交
3649 3650 3651 3652
                        tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, op2_offset +
                                        offsetof(XMMReg, XMM_L(0)));
                        break;
                    case 0x22: case 0x32: /* pmovsxbq, pmovzxbq */
3653 3654
                        tcg_gen_qemu_ld_tl(cpu_tmp0, cpu_A0,
                                           s->mem_index, MO_LEUW);
B
balrog 已提交
3655 3656 3657 3658
                        tcg_gen_st16_tl(cpu_tmp0, cpu_env, op2_offset +
                                        offsetof(XMMReg, XMM_W(0)));
                        break;
                    case 0x2a:            /* movntqda */
3659
                        gen_ldo_env_A0(s, op1_offset);
B
balrog 已提交
3660 3661
                        return;
                    default:
3662
                        gen_ldo_env_A0(s, op2_offset);
B
balrog 已提交
3663
                    }
B
balrog 已提交
3664 3665 3666 3667 3668 3669 3670
                }
            } else {
                op1_offset = offsetof(CPUX86State,fpregs[reg].mmx);
                if (mod == 3) {
                    op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
                } else {
                    op2_offset = offsetof(CPUX86State,mmx_t0);
3671
                    gen_lea_modrm(env, s, modrm);
3672
                    gen_ldq_env_A0(s, op2_offset);
B
balrog 已提交
3673 3674
                }
            }
B
Blue Swirl 已提交
3675
            if (sse_fn_epp == SSE_SPECIAL) {
B
balrog 已提交
3676
                goto illegal_op;
B
Blue Swirl 已提交
3677
            }
B
balrog 已提交
3678

B
balrog 已提交
3679 3680
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
B
Blue Swirl 已提交
3681
            sse_fn_epp(cpu_env, cpu_ptr0, cpu_ptr1);
B
balrog 已提交
3682

3683 3684 3685
            if (b == 0x17) {
                set_cc_op(s, CC_OP_EFLAGS);
            }
B
balrog 已提交
3686
            break;
R
Richard Henderson 已提交
3687 3688 3689 3690 3691 3692

        case 0x238:
        case 0x338:
        do_0f_38_fx:
            /* Various integer extensions at 0f 38 f[0-f].  */
            b = modrm | (b1 << 8);
3693
            modrm = cpu_ldub_code(env, s->pc++);
B
balrog 已提交
3694 3695
            reg = ((modrm >> 3) & 7) | rex_r;

R
Richard Henderson 已提交
3696 3697 3698 3699 3700 3701 3702 3703
            switch (b) {
            case 0x3f0: /* crc32 Gd,Eb */
            case 0x3f1: /* crc32 Gd,Ey */
            do_crc32:
                if (!(s->cpuid_ext_features & CPUID_EXT_SSE42)) {
                    goto illegal_op;
                }
                if ((b & 0xff) == 0xf0) {
3704
                    ot = MO_8;
3705
                } else if (s->dflag != MO_64) {
3706
                    ot = (s->prefix & PREFIX_DATA ? MO_16 : MO_32);
R
Richard Henderson 已提交
3707
                } else {
3708
                    ot = MO_64;
R
Richard Henderson 已提交
3709
                }
B
balrog 已提交
3710

3711
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_regs[reg]);
R
Richard Henderson 已提交
3712 3713 3714
                gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                gen_helper_crc32(cpu_T[0], cpu_tmp2_i32,
                                 cpu_T[0], tcg_const_i32(8 << ot));
B
balrog 已提交
3715

3716
                ot = mo_64_32(s->dflag);
3717
                gen_op_mov_reg_v(ot, reg, cpu_T[0]);
R
Richard Henderson 已提交
3718
                break;
B
balrog 已提交
3719

R
Richard Henderson 已提交
3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733
            case 0x1f0: /* crc32 or movbe */
            case 0x1f1:
                /* For these insns, the f3 prefix is supposed to have priority
                   over the 66 prefix, but that's not what we implement above
                   setting b1.  */
                if (s->prefix & PREFIX_REPNZ) {
                    goto do_crc32;
                }
                /* FALLTHRU */
            case 0x0f0: /* movbe Gy,My */
            case 0x0f1: /* movbe My,Gy */
                if (!(s->cpuid_ext_features & CPUID_EXT_MOVBE)) {
                    goto illegal_op;
                }
3734
                if (s->dflag != MO_64) {
3735
                    ot = (s->prefix & PREFIX_DATA ? MO_16 : MO_32);
R
Richard Henderson 已提交
3736
                } else {
3737
                    ot = MO_64;
R
Richard Henderson 已提交
3738 3739
                }

3740
                gen_lea_modrm(env, s, modrm);
R
Richard Henderson 已提交
3741
                if ((b & 1) == 0) {
3742 3743
                    tcg_gen_qemu_ld_tl(cpu_T[0], cpu_A0,
                                       s->mem_index, ot | MO_BE);
3744
                    gen_op_mov_reg_v(ot, reg, cpu_T[0]);
R
Richard Henderson 已提交
3745
                } else {
3746 3747
                    tcg_gen_qemu_st_tl(cpu_regs[reg], cpu_A0,
                                       s->mem_index, ot | MO_BE);
R
Richard Henderson 已提交
3748 3749 3750
                }
                break;

R
Richard Henderson 已提交
3751 3752 3753 3754 3755 3756
            case 0x0f2: /* andn Gy, By, Ey */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI1)
                    || !(s->prefix & PREFIX_VEX)
                    || s->vex_l != 0) {
                    goto illegal_op;
                }
3757
                ot = mo_64_32(s->dflag);
R
Richard Henderson 已提交
3758 3759
                gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                tcg_gen_andc_tl(cpu_T[0], cpu_regs[s->vex_v], cpu_T[0]);
3760
                gen_op_mov_reg_v(ot, reg, cpu_T[0]);
R
Richard Henderson 已提交
3761 3762 3763 3764
                gen_op_update1_cc();
                set_cc_op(s, CC_OP_LOGICB + ot);
                break;

R
Richard Henderson 已提交
3765 3766 3767 3768 3769 3770
            case 0x0f7: /* bextr Gy, Ey, By */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI1)
                    || !(s->prefix & PREFIX_VEX)
                    || s->vex_l != 0) {
                    goto illegal_op;
                }
3771
                ot = mo_64_32(s->dflag);
R
Richard Henderson 已提交
3772 3773 3774 3775 3776 3777 3778 3779 3780
                {
                    TCGv bound, zero;

                    gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                    /* Extract START, and shift the operand.
                       Shifts larger than operand size get zeros.  */
                    tcg_gen_ext8u_tl(cpu_A0, cpu_regs[s->vex_v]);
                    tcg_gen_shr_tl(cpu_T[0], cpu_T[0], cpu_A0);

3781
                    bound = tcg_const_tl(ot == MO_64 ? 63 : 31);
R
Richard Henderson 已提交
3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798
                    zero = tcg_const_tl(0);
                    tcg_gen_movcond_tl(TCG_COND_LEU, cpu_T[0], cpu_A0, bound,
                                       cpu_T[0], zero);
                    tcg_temp_free(zero);

                    /* Extract the LEN into a mask.  Lengths larger than
                       operand size get all ones.  */
                    tcg_gen_shri_tl(cpu_A0, cpu_regs[s->vex_v], 8);
                    tcg_gen_ext8u_tl(cpu_A0, cpu_A0);
                    tcg_gen_movcond_tl(TCG_COND_LEU, cpu_A0, cpu_A0, bound,
                                       cpu_A0, bound);
                    tcg_temp_free(bound);
                    tcg_gen_movi_tl(cpu_T[1], 1);
                    tcg_gen_shl_tl(cpu_T[1], cpu_T[1], cpu_A0);
                    tcg_gen_subi_tl(cpu_T[1], cpu_T[1], 1);
                    tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_T[1]);

3799
                    gen_op_mov_reg_v(ot, reg, cpu_T[0]);
R
Richard Henderson 已提交
3800 3801 3802 3803 3804
                    gen_op_update1_cc();
                    set_cc_op(s, CC_OP_LOGICB + ot);
                }
                break;

R
Richard Henderson 已提交
3805 3806 3807 3808 3809 3810
            case 0x0f5: /* bzhi Gy, Ey, By */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI2)
                    || !(s->prefix & PREFIX_VEX)
                    || s->vex_l != 0) {
                    goto illegal_op;
                }
3811
                ot = mo_64_32(s->dflag);
R
Richard Henderson 已提交
3812 3813 3814
                gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                tcg_gen_ext8u_tl(cpu_T[1], cpu_regs[s->vex_v]);
                {
3815
                    TCGv bound = tcg_const_tl(ot == MO_64 ? 63 : 31);
R
Richard Henderson 已提交
3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826
                    /* Note that since we're using BMILG (in order to get O
                       cleared) we need to store the inverse into C.  */
                    tcg_gen_setcond_tl(TCG_COND_LT, cpu_cc_src,
                                       cpu_T[1], bound);
                    tcg_gen_movcond_tl(TCG_COND_GT, cpu_T[1], cpu_T[1],
                                       bound, bound, cpu_T[1]);
                    tcg_temp_free(bound);
                }
                tcg_gen_movi_tl(cpu_A0, -1);
                tcg_gen_shl_tl(cpu_A0, cpu_A0, cpu_T[1]);
                tcg_gen_andc_tl(cpu_T[0], cpu_T[0], cpu_A0);
3827
                gen_op_mov_reg_v(ot, reg, cpu_T[0]);
R
Richard Henderson 已提交
3828 3829 3830 3831
                gen_op_update1_cc();
                set_cc_op(s, CC_OP_BMILGB + ot);
                break;

R
Richard Henderson 已提交
3832 3833 3834 3835 3836 3837
            case 0x3f6: /* mulx By, Gy, rdx, Ey */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI2)
                    || !(s->prefix & PREFIX_VEX)
                    || s->vex_l != 0) {
                    goto illegal_op;
                }
3838
                ot = mo_64_32(s->dflag);
R
Richard Henderson 已提交
3839 3840 3841
                gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                switch (ot) {
                default:
3842 3843 3844 3845 3846 3847
                    tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
                    tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_regs[R_EDX]);
                    tcg_gen_mulu2_i32(cpu_tmp2_i32, cpu_tmp3_i32,
                                      cpu_tmp2_i32, cpu_tmp3_i32);
                    tcg_gen_extu_i32_tl(cpu_regs[s->vex_v], cpu_tmp2_i32);
                    tcg_gen_extu_i32_tl(cpu_regs[reg], cpu_tmp3_i32);
R
Richard Henderson 已提交
3848 3849
                    break;
#ifdef TARGET_X86_64
3850
                case MO_64:
3851 3852
                    tcg_gen_mulu2_i64(cpu_regs[s->vex_v], cpu_regs[reg],
                                      cpu_T[0], cpu_regs[R_EDX]);
R
Richard Henderson 已提交
3853 3854 3855 3856 3857
                    break;
#endif
                }
                break;

3858 3859 3860 3861 3862 3863
            case 0x3f5: /* pdep Gy, By, Ey */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI2)
                    || !(s->prefix & PREFIX_VEX)
                    || s->vex_l != 0) {
                    goto illegal_op;
                }
3864
                ot = mo_64_32(s->dflag);
3865 3866 3867
                gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                /* Note that by zero-extending the mask operand, we
                   automatically handle zero-extending the result.  */
3868
                if (ot == MO_64) {
3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881
                    tcg_gen_mov_tl(cpu_T[1], cpu_regs[s->vex_v]);
                } else {
                    tcg_gen_ext32u_tl(cpu_T[1], cpu_regs[s->vex_v]);
                }
                gen_helper_pdep(cpu_regs[reg], cpu_T[0], cpu_T[1]);
                break;

            case 0x2f5: /* pext Gy, By, Ey */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI2)
                    || !(s->prefix & PREFIX_VEX)
                    || s->vex_l != 0) {
                    goto illegal_op;
                }
3882
                ot = mo_64_32(s->dflag);
3883 3884 3885
                gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                /* Note that by zero-extending the mask operand, we
                   automatically handle zero-extending the result.  */
3886
                if (ot == MO_64) {
3887 3888 3889 3890 3891 3892 3893
                    tcg_gen_mov_tl(cpu_T[1], cpu_regs[s->vex_v]);
                } else {
                    tcg_gen_ext32u_tl(cpu_T[1], cpu_regs[s->vex_v]);
                }
                gen_helper_pext(cpu_regs[reg], cpu_T[0], cpu_T[1]);
                break;

3894 3895 3896 3897 3898
            case 0x1f6: /* adcx Gy, Ey */
            case 0x2f6: /* adox Gy, Ey */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_ADX)) {
                    goto illegal_op;
                } else {
3899
                    TCGv carry_in, carry_out, zero;
3900 3901
                    int end_op;

3902
                    ot = mo_64_32(s->dflag);
3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929
                    gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);

                    /* Re-use the carry-out from a previous round.  */
                    TCGV_UNUSED(carry_in);
                    carry_out = (b == 0x1f6 ? cpu_cc_dst : cpu_cc_src2);
                    switch (s->cc_op) {
                    case CC_OP_ADCX:
                        if (b == 0x1f6) {
                            carry_in = cpu_cc_dst;
                            end_op = CC_OP_ADCX;
                        } else {
                            end_op = CC_OP_ADCOX;
                        }
                        break;
                    case CC_OP_ADOX:
                        if (b == 0x1f6) {
                            end_op = CC_OP_ADCOX;
                        } else {
                            carry_in = cpu_cc_src2;
                            end_op = CC_OP_ADOX;
                        }
                        break;
                    case CC_OP_ADCOX:
                        end_op = CC_OP_ADCOX;
                        carry_in = carry_out;
                        break;
                    default:
3930
                        end_op = (b == 0x1f6 ? CC_OP_ADCX : CC_OP_ADOX);
3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945
                        break;
                    }
                    /* If we can't reuse carry-out, get it out of EFLAGS.  */
                    if (TCGV_IS_UNUSED(carry_in)) {
                        if (s->cc_op != CC_OP_ADCX && s->cc_op != CC_OP_ADOX) {
                            gen_compute_eflags(s);
                        }
                        carry_in = cpu_tmp0;
                        tcg_gen_shri_tl(carry_in, cpu_cc_src,
                                        ctz32(b == 0x1f6 ? CC_C : CC_O));
                        tcg_gen_andi_tl(carry_in, carry_in, 1);
                    }

                    switch (ot) {
#ifdef TARGET_X86_64
3946
                    case MO_32:
3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958
                        /* If we know TL is 64-bit, and we want a 32-bit
                           result, just do everything in 64-bit arithmetic.  */
                        tcg_gen_ext32u_i64(cpu_regs[reg], cpu_regs[reg]);
                        tcg_gen_ext32u_i64(cpu_T[0], cpu_T[0]);
                        tcg_gen_add_i64(cpu_T[0], cpu_T[0], cpu_regs[reg]);
                        tcg_gen_add_i64(cpu_T[0], cpu_T[0], carry_in);
                        tcg_gen_ext32u_i64(cpu_regs[reg], cpu_T[0]);
                        tcg_gen_shri_i64(carry_out, cpu_T[0], 32);
                        break;
#endif
                    default:
                        /* Otherwise compute the carry-out in two steps.  */
3959 3960 3961 3962 3963 3964 3965 3966
                        zero = tcg_const_tl(0);
                        tcg_gen_add2_tl(cpu_T[0], carry_out,
                                        cpu_T[0], zero,
                                        carry_in, zero);
                        tcg_gen_add2_tl(cpu_regs[reg], carry_out,
                                        cpu_regs[reg], carry_out,
                                        cpu_T[0], zero);
                        tcg_temp_free(zero);
3967 3968 3969 3970 3971 3972
                        break;
                    }
                    set_cc_op(s, end_op);
                }
                break;

3973 3974 3975 3976 3977 3978 3979 3980
            case 0x1f7: /* shlx Gy, Ey, By */
            case 0x2f7: /* sarx Gy, Ey, By */
            case 0x3f7: /* shrx Gy, Ey, By */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI2)
                    || !(s->prefix & PREFIX_VEX)
                    || s->vex_l != 0) {
                    goto illegal_op;
                }
3981
                ot = mo_64_32(s->dflag);
3982
                gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
3983
                if (ot == MO_64) {
3984 3985 3986 3987 3988 3989 3990
                    tcg_gen_andi_tl(cpu_T[1], cpu_regs[s->vex_v], 63);
                } else {
                    tcg_gen_andi_tl(cpu_T[1], cpu_regs[s->vex_v], 31);
                }
                if (b == 0x1f7) {
                    tcg_gen_shl_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
                } else if (b == 0x2f7) {
3991
                    if (ot != MO_64) {
3992 3993 3994 3995
                        tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
                    }
                    tcg_gen_sar_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
                } else {
3996
                    if (ot != MO_64) {
3997 3998 3999 4000
                        tcg_gen_ext32u_tl(cpu_T[0], cpu_T[0]);
                    }
                    tcg_gen_shr_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
                }
4001
                gen_op_mov_reg_v(ot, reg, cpu_T[0]);
4002 4003
                break;

4004 4005 4006 4007 4008 4009 4010 4011 4012
            case 0x0f3:
            case 0x1f3:
            case 0x2f3:
            case 0x3f3: /* Group 17 */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI1)
                    || !(s->prefix & PREFIX_VEX)
                    || s->vex_l != 0) {
                    goto illegal_op;
                }
4013
                ot = mo_64_32(s->dflag);
4014 4015 4016 4017 4018 4019
                gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);

                switch (reg & 7) {
                case 1: /* blsr By,Ey */
                    tcg_gen_neg_tl(cpu_T[1], cpu_T[0]);
                    tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4020
                    gen_op_mov_reg_v(ot, s->vex_v, cpu_T[0]);
4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045
                    gen_op_update2_cc();
                    set_cc_op(s, CC_OP_BMILGB + ot);
                    break;

                case 2: /* blsmsk By,Ey */
                    tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
                    tcg_gen_subi_tl(cpu_T[0], cpu_T[0], 1);
                    tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_cc_src);
                    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
                    set_cc_op(s, CC_OP_BMILGB + ot);
                    break;

                case 3: /* blsi By, Ey */
                    tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
                    tcg_gen_subi_tl(cpu_T[0], cpu_T[0], 1);
                    tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_cc_src);
                    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
                    set_cc_op(s, CC_OP_BMILGB + ot);
                    break;

                default:
                    goto illegal_op;
                }
                break;

R
Richard Henderson 已提交
4046 4047 4048
            default:
                goto illegal_op;
            }
B
balrog 已提交
4049
            break;
R
Richard Henderson 已提交
4050

B
balrog 已提交
4051 4052
        case 0x03a:
        case 0x13a:
B
balrog 已提交
4053
            b = modrm;
4054
            modrm = cpu_ldub_code(env, s->pc++);
B
balrog 已提交
4055 4056 4057
            rm = modrm & 7;
            reg = ((modrm >> 3) & 7) | rex_r;
            mod = (modrm >> 6) & 3;
4058 4059 4060
            if (b1 >= 2) {
                goto illegal_op;
            }
B
balrog 已提交
4061

B
Blue Swirl 已提交
4062 4063
            sse_fn_eppi = sse_op_table7[b].op[b1];
            if (!sse_fn_eppi) {
B
balrog 已提交
4064
                goto illegal_op;
B
Blue Swirl 已提交
4065
            }
B
balrog 已提交
4066 4067 4068
            if (!(s->cpuid_ext_features & sse_op_table7[b].ext_mask))
                goto illegal_op;

B
Blue Swirl 已提交
4069
            if (sse_fn_eppi == SSE_SPECIAL) {
4070
                ot = mo_64_32(s->dflag);
B
balrog 已提交
4071 4072
                rm = (modrm & 7) | REX_B(s);
                if (mod != 3)
4073
                    gen_lea_modrm(env, s, modrm);
B
balrog 已提交
4074
                reg = ((modrm >> 3) & 7) | rex_r;
4075
                val = cpu_ldub_code(env, s->pc++);
B
balrog 已提交
4076 4077 4078 4079
                switch (b) {
                case 0x14: /* pextrb */
                    tcg_gen_ld8u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
                                            xmm_regs[reg].XMM_B(val & 15)));
4080
                    if (mod == 3) {
4081
                        gen_op_mov_reg_v(ot, rm, cpu_T[0]);
4082 4083 4084 4085
                    } else {
                        tcg_gen_qemu_st_tl(cpu_T[0], cpu_A0,
                                           s->mem_index, MO_UB);
                    }
B
balrog 已提交
4086 4087 4088 4089
                    break;
                case 0x15: /* pextrw */
                    tcg_gen_ld16u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
                                            xmm_regs[reg].XMM_W(val & 7)));
4090
                    if (mod == 3) {
4091
                        gen_op_mov_reg_v(ot, rm, cpu_T[0]);
4092 4093 4094 4095
                    } else {
                        tcg_gen_qemu_st_tl(cpu_T[0], cpu_A0,
                                           s->mem_index, MO_LEUW);
                    }
B
balrog 已提交
4096 4097
                    break;
                case 0x16:
4098
                    if (ot == MO_32) { /* pextrd */
B
balrog 已提交
4099 4100 4101
                        tcg_gen_ld_i32(cpu_tmp2_i32, cpu_env,
                                        offsetof(CPUX86State,
                                                xmm_regs[reg].XMM_L(val & 3)));
4102
                        if (mod == 3) {
4103
                            tcg_gen_extu_i32_tl(cpu_regs[rm], cpu_tmp2_i32);
4104
                        } else {
4105 4106
                            tcg_gen_qemu_st_i32(cpu_tmp2_i32, cpu_A0,
                                                s->mem_index, MO_LEUL);
4107
                        }
B
balrog 已提交
4108
                    } else { /* pextrq */
P
pbrook 已提交
4109
#ifdef TARGET_X86_64
B
balrog 已提交
4110 4111 4112
                        tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env,
                                        offsetof(CPUX86State,
                                                xmm_regs[reg].XMM_Q(val & 1)));
4113
                        if (mod == 3) {
4114
                            tcg_gen_mov_i64(cpu_regs[rm], cpu_tmp1_i64);
4115 4116 4117 4118
                        } else {
                            tcg_gen_qemu_st_i64(cpu_tmp1_i64, cpu_A0,
                                                s->mem_index, MO_LEQ);
                        }
P
pbrook 已提交
4119 4120 4121
#else
                        goto illegal_op;
#endif
B
balrog 已提交
4122 4123 4124 4125 4126
                    }
                    break;
                case 0x17: /* extractps */
                    tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
                                            xmm_regs[reg].XMM_L(val & 3)));
4127
                    if (mod == 3) {
4128
                        gen_op_mov_reg_v(ot, rm, cpu_T[0]);
4129 4130 4131 4132
                    } else {
                        tcg_gen_qemu_st_tl(cpu_T[0], cpu_A0,
                                           s->mem_index, MO_LEUL);
                    }
B
balrog 已提交
4133 4134
                    break;
                case 0x20: /* pinsrb */
4135
                    if (mod == 3) {
4136
                        gen_op_mov_v_reg(MO_32, cpu_T[0], rm);
4137 4138 4139 4140
                    } else {
                        tcg_gen_qemu_ld_tl(cpu_T[0], cpu_A0,
                                           s->mem_index, MO_UB);
                    }
4141
                    tcg_gen_st8_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
B
balrog 已提交
4142 4143 4144
                                            xmm_regs[reg].XMM_B(val & 15)));
                    break;
                case 0x21: /* insertps */
P
pbrook 已提交
4145
                    if (mod == 3) {
B
balrog 已提交
4146 4147 4148
                        tcg_gen_ld_i32(cpu_tmp2_i32, cpu_env,
                                        offsetof(CPUX86State,xmm_regs[rm]
                                                .XMM_L((val >> 6) & 3)));
P
pbrook 已提交
4149
                    } else {
4150 4151
                        tcg_gen_qemu_ld_i32(cpu_tmp2_i32, cpu_A0,
                                            s->mem_index, MO_LEUL);
P
pbrook 已提交
4152
                    }
B
balrog 已提交
4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173
                    tcg_gen_st_i32(cpu_tmp2_i32, cpu_env,
                                    offsetof(CPUX86State,xmm_regs[reg]
                                            .XMM_L((val >> 4) & 3)));
                    if ((val >> 0) & 1)
                        tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
                                        cpu_env, offsetof(CPUX86State,
                                                xmm_regs[reg].XMM_L(0)));
                    if ((val >> 1) & 1)
                        tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
                                        cpu_env, offsetof(CPUX86State,
                                                xmm_regs[reg].XMM_L(1)));
                    if ((val >> 2) & 1)
                        tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
                                        cpu_env, offsetof(CPUX86State,
                                                xmm_regs[reg].XMM_L(2)));
                    if ((val >> 3) & 1)
                        tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
                                        cpu_env, offsetof(CPUX86State,
                                                xmm_regs[reg].XMM_L(3)));
                    break;
                case 0x22:
4174
                    if (ot == MO_32) { /* pinsrd */
4175
                        if (mod == 3) {
4176
                            tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_regs[rm]);
4177
                        } else {
4178 4179
                            tcg_gen_qemu_ld_i32(cpu_tmp2_i32, cpu_A0,
                                                s->mem_index, MO_LEUL);
4180
                        }
B
balrog 已提交
4181 4182 4183 4184
                        tcg_gen_st_i32(cpu_tmp2_i32, cpu_env,
                                        offsetof(CPUX86State,
                                                xmm_regs[reg].XMM_L(val & 3)));
                    } else { /* pinsrq */
P
pbrook 已提交
4185
#ifdef TARGET_X86_64
4186
                        if (mod == 3) {
B
balrog 已提交
4187
                            gen_op_mov_v_reg(ot, cpu_tmp1_i64, rm);
4188 4189 4190 4191
                        } else {
                            tcg_gen_qemu_ld_i64(cpu_tmp1_i64, cpu_A0,
                                                s->mem_index, MO_LEQ);
                        }
B
balrog 已提交
4192 4193 4194
                        tcg_gen_st_i64(cpu_tmp1_i64, cpu_env,
                                        offsetof(CPUX86State,
                                                xmm_regs[reg].XMM_Q(val & 1)));
P
pbrook 已提交
4195 4196 4197
#else
                        goto illegal_op;
#endif
B
balrog 已提交
4198 4199 4200 4201 4202
                    }
                    break;
                }
                return;
            }
B
balrog 已提交
4203 4204 4205 4206 4207 4208 4209

            if (b1) {
                op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
                if (mod == 3) {
                    op2_offset = offsetof(CPUX86State,xmm_regs[rm | REX_B(s)]);
                } else {
                    op2_offset = offsetof(CPUX86State,xmm_t0);
4210
                    gen_lea_modrm(env, s, modrm);
4211
                    gen_ldo_env_A0(s, op2_offset);
B
balrog 已提交
4212 4213 4214 4215 4216 4217 4218
                }
            } else {
                op1_offset = offsetof(CPUX86State,fpregs[reg].mmx);
                if (mod == 3) {
                    op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
                } else {
                    op2_offset = offsetof(CPUX86State,mmx_t0);
4219
                    gen_lea_modrm(env, s, modrm);
4220
                    gen_ldq_env_A0(s, op2_offset);
B
balrog 已提交
4221 4222
                }
            }
4223
            val = cpu_ldub_code(env, s->pc++);
B
balrog 已提交
4224

B
balrog 已提交
4225
            if ((b & 0xfc) == 0x60) { /* pcmpXstrX */
4226
                set_cc_op(s, CC_OP_EFLAGS);
B
balrog 已提交
4227

4228
                if (s->dflag == MO_64) {
B
balrog 已提交
4229 4230
                    /* The helper must use entire 64-bit gp registers */
                    val |= 1 << 8;
4231
                }
B
balrog 已提交
4232 4233
            }

B
balrog 已提交
4234 4235
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
B
Blue Swirl 已提交
4236
            sse_fn_eppi(cpu_env, cpu_ptr0, cpu_ptr1, tcg_const_i32(val));
B
balrog 已提交
4237
            break;
R
Richard Henderson 已提交
4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251

        case 0x33a:
            /* Various integer extensions at 0f 3a f[0-f].  */
            b = modrm | (b1 << 8);
            modrm = cpu_ldub_code(env, s->pc++);
            reg = ((modrm >> 3) & 7) | rex_r;

            switch (b) {
            case 0x3f0: /* rorx Gy,Ey, Ib */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI2)
                    || !(s->prefix & PREFIX_VEX)
                    || s->vex_l != 0) {
                    goto illegal_op;
                }
4252
                ot = mo_64_32(s->dflag);
R
Richard Henderson 已提交
4253 4254
                gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                b = cpu_ldub_code(env, s->pc++);
4255
                if (ot == MO_64) {
R
Richard Henderson 已提交
4256 4257 4258 4259 4260 4261
                    tcg_gen_rotri_tl(cpu_T[0], cpu_T[0], b & 63);
                } else {
                    tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
                    tcg_gen_rotri_i32(cpu_tmp2_i32, cpu_tmp2_i32, b & 31);
                    tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
                }
4262
                gen_op_mov_reg_v(ot, reg, cpu_T[0]);
R
Richard Henderson 已提交
4263 4264 4265 4266 4267 4268 4269
                break;

            default:
                goto illegal_op;
            }
            break;

B
bellard 已提交
4270 4271 4272 4273 4274
        default:
            goto illegal_op;
        }
    } else {
        /* generic MMX or SSE operation */
B
bellard 已提交
4275 4276 4277 4278 4279 4280 4281 4282
        switch(b) {
        case 0x70: /* pshufx insn */
        case 0xc6: /* pshufx insn */
        case 0xc2: /* compare insns */
            s->rip_offset = 1;
            break;
        default:
            break;
B
bellard 已提交
4283 4284 4285 4286
        }
        if (is_xmm) {
            op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
            if (mod != 3) {
4287
                gen_lea_modrm(env, s, modrm);
B
bellard 已提交
4288
                op2_offset = offsetof(CPUX86State,xmm_t0);
4289
                if (b1 >= 2 && ((b >= 0x50 && b <= 0x5f && b != 0x5b) ||
B
bellard 已提交
4290 4291 4292 4293
                                b == 0xc2)) {
                    /* specific case for SSE single instructions */
                    if (b1 == 2) {
                        /* 32 bit access */
4294
                        gen_op_ld_v(s, MO_32, cpu_T[0], cpu_A0);
B
bellard 已提交
4295
                        tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(0)));
B
bellard 已提交
4296 4297
                    } else {
                        /* 64 bit access */
4298 4299
                        gen_ldq_env_A0(s, offsetof(CPUX86State,
                                                   xmm_t0.XMM_D(0)));
B
bellard 已提交
4300 4301
                    }
                } else {
4302
                    gen_ldo_env_A0(s, op2_offset);
B
bellard 已提交
4303 4304 4305 4306 4307 4308 4309 4310
                }
            } else {
                rm = (modrm & 7) | REX_B(s);
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
            }
        } else {
            op1_offset = offsetof(CPUX86State,fpregs[reg].mmx);
            if (mod != 3) {
4311
                gen_lea_modrm(env, s, modrm);
B
bellard 已提交
4312
                op2_offset = offsetof(CPUX86State,mmx_t0);
4313
                gen_ldq_env_A0(s, op2_offset);
B
bellard 已提交
4314 4315 4316 4317 4318 4319
            } else {
                rm = (modrm & 7);
                op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
            }
        }
        switch(b) {
A
aurel32 已提交
4320
        case 0x0f: /* 3DNow! data insns */
4321 4322
            if (!(s->cpuid_ext2_features & CPUID_EXT2_3DNOW))
                goto illegal_op;
4323
            val = cpu_ldub_code(env, s->pc++);
B
Blue Swirl 已提交
4324 4325
            sse_fn_epp = sse_op_table5[val];
            if (!sse_fn_epp) {
A
aurel32 已提交
4326
                goto illegal_op;
B
Blue Swirl 已提交
4327
            }
B
bellard 已提交
4328 4329
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
B
Blue Swirl 已提交
4330
            sse_fn_epp(cpu_env, cpu_ptr0, cpu_ptr1);
A
aurel32 已提交
4331
            break;
B
bellard 已提交
4332 4333
        case 0x70: /* pshufx insn */
        case 0xc6: /* pshufx insn */
4334
            val = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
4335 4336
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
B
Blue Swirl 已提交
4337
            /* XXX: introduce a new table? */
B
Blue Swirl 已提交
4338
            sse_fn_ppi = (SSEFunc_0_ppi)sse_fn_epp;
B
Blue Swirl 已提交
4339
            sse_fn_ppi(cpu_ptr0, cpu_ptr1, tcg_const_i32(val));
B
bellard 已提交
4340 4341 4342
            break;
        case 0xc2:
            /* compare insns */
4343
            val = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
4344 4345
            if (val >= 8)
                goto illegal_op;
B
Blue Swirl 已提交
4346
            sse_fn_epp = sse_op_table4[val][b1];
B
Blue Swirl 已提交
4347

B
bellard 已提交
4348 4349
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
B
Blue Swirl 已提交
4350
            sse_fn_epp(cpu_env, cpu_ptr0, cpu_ptr1);
B
bellard 已提交
4351
            break;
4352 4353 4354 4355
        case 0xf7:
            /* maskmov : we must prepare A0 */
            if (mod != 3)
                goto illegal_op;
4356 4357
            tcg_gen_mov_tl(cpu_A0, cpu_regs[R_EDI]);
            gen_extu(s->aflag, cpu_A0);
4358 4359 4360 4361
            gen_add_A0_ds_seg(s);

            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
B
Blue Swirl 已提交
4362
            /* XXX: introduce a new table? */
B
Blue Swirl 已提交
4363 4364
            sse_fn_eppt = (SSEFunc_0_eppt)sse_fn_epp;
            sse_fn_eppt(cpu_env, cpu_ptr0, cpu_ptr1, cpu_A0);
4365
            break;
B
bellard 已提交
4366
        default:
B
bellard 已提交
4367 4368
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
B
Blue Swirl 已提交
4369
            sse_fn_epp(cpu_env, cpu_ptr0, cpu_ptr1);
B
bellard 已提交
4370 4371 4372
            break;
        }
        if (b == 0x2e || b == 0x2f) {
4373
            set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
4374 4375 4376 4377
        }
    }
}

B
bellard 已提交
4378 4379
/* convert one instruction. s->is_jmp is set if the translation must
   be stopped. Return the next pc value */
4380 4381
static target_ulong disas_insn(CPUX86State *env, DisasContext *s,
                               target_ulong pc_start)
B
bellard 已提交
4382
{
4383
    int b, prefixes;
4384
    int shift;
4385
    TCGMemOp ot, aflag, dflag;
4386
    int modrm, reg, rm, mod, op, opreg, val;
B
bellard 已提交
4387 4388
    target_ulong next_eip, tval;
    int rex_w, rex_r;
B
bellard 已提交
4389

4390
    if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP | CPU_LOG_TB_OP_OPT))) {
4391
        tcg_gen_debug_insn_start(pc_start);
4392
    }
B
bellard 已提交
4393 4394 4395
    s->pc = pc_start;
    prefixes = 0;
    s->override = -1;
B
bellard 已提交
4396 4397 4398 4399 4400
    rex_w = -1;
    rex_r = 0;
#ifdef TARGET_X86_64
    s->rex_x = 0;
    s->rex_b = 0;
4401
    x86_64_hregs = 0;
B
bellard 已提交
4402 4403
#endif
    s->rip_offset = 0; /* for relative ip address */
4404 4405
    s->vex_l = 0;
    s->vex_v = 0;
B
bellard 已提交
4406
 next_byte:
4407
    b = cpu_ldub_code(env, s->pc);
B
bellard 已提交
4408
    s->pc++;
4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443
    /* Collect prefixes.  */
    switch (b) {
    case 0xf3:
        prefixes |= PREFIX_REPZ;
        goto next_byte;
    case 0xf2:
        prefixes |= PREFIX_REPNZ;
        goto next_byte;
    case 0xf0:
        prefixes |= PREFIX_LOCK;
        goto next_byte;
    case 0x2e:
        s->override = R_CS;
        goto next_byte;
    case 0x36:
        s->override = R_SS;
        goto next_byte;
    case 0x3e:
        s->override = R_DS;
        goto next_byte;
    case 0x26:
        s->override = R_ES;
        goto next_byte;
    case 0x64:
        s->override = R_FS;
        goto next_byte;
    case 0x65:
        s->override = R_GS;
        goto next_byte;
    case 0x66:
        prefixes |= PREFIX_DATA;
        goto next_byte;
    case 0x67:
        prefixes |= PREFIX_ADR;
        goto next_byte;
B
bellard 已提交
4444
#ifdef TARGET_X86_64
4445 4446
    case 0x40 ... 0x4f:
        if (CODE64(s)) {
B
bellard 已提交
4447 4448 4449 4450 4451 4452 4453 4454
            /* REX prefix */
            rex_w = (b >> 3) & 1;
            rex_r = (b & 0x4) << 1;
            s->rex_x = (b & 0x2) << 2;
            REX_B(s) = (b & 0x1) << 3;
            x86_64_hregs = 1; /* select uniform byte register addressing */
            goto next_byte;
        }
4455 4456
        break;
#endif
4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473
    case 0xc5: /* 2-byte VEX */
    case 0xc4: /* 3-byte VEX */
        /* VEX prefixes cannot be used except in 32-bit mode.
           Otherwise the instruction is LES or LDS.  */
        if (s->code32 && !s->vm86) {
            static const int pp_prefix[4] = {
                0, PREFIX_DATA, PREFIX_REPZ, PREFIX_REPNZ
            };
            int vex3, vex2 = cpu_ldub_code(env, s->pc);

            if (!CODE64(s) && (vex2 & 0xc0) != 0xc0) {
                /* 4.1.4.6: In 32-bit mode, bits [7:6] must be 11b,
                   otherwise the instruction is LES or LDS.  */
                break;
            }
            s->pc++;

P
Peter Maydell 已提交
4474
            /* 4.1.1-4.1.3: No preceding lock, 66, f2, f3, or rex prefixes. */
4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513
            if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ
                            | PREFIX_LOCK | PREFIX_DATA)) {
                goto illegal_op;
            }
#ifdef TARGET_X86_64
            if (x86_64_hregs) {
                goto illegal_op;
            }
#endif
            rex_r = (~vex2 >> 4) & 8;
            if (b == 0xc5) {
                vex3 = vex2;
                b = cpu_ldub_code(env, s->pc++);
            } else {
#ifdef TARGET_X86_64
                s->rex_x = (~vex2 >> 3) & 8;
                s->rex_b = (~vex2 >> 2) & 8;
#endif
                vex3 = cpu_ldub_code(env, s->pc++);
                rex_w = (vex3 >> 7) & 1;
                switch (vex2 & 0x1f) {
                case 0x01: /* Implied 0f leading opcode bytes.  */
                    b = cpu_ldub_code(env, s->pc++) | 0x100;
                    break;
                case 0x02: /* Implied 0f 38 leading opcode bytes.  */
                    b = 0x138;
                    break;
                case 0x03: /* Implied 0f 3a leading opcode bytes.  */
                    b = 0x13a;
                    break;
                default:   /* Reserved for future use.  */
                    goto illegal_op;
                }
            }
            s->vex_v = (~vex3 >> 3) & 0xf;
            s->vex_l = (vex3 >> 2) & 1;
            prefixes |= pp_prefix[vex3 & 3] | PREFIX_VEX;
        }
        break;
4514 4515 4516 4517
    }

    /* Post-process prefixes.  */
    if (CODE64(s)) {
4518 4519 4520
        /* In 64-bit mode, the default data size is 32-bit.  Select 64-bit
           data with rex_w, and 16-bit data with 0x66; rex_w takes precedence
           over 0x66 if both are present.  */
4521
        dflag = (rex_w > 0 ? MO_64 : prefixes & PREFIX_DATA ? MO_16 : MO_32);
4522
        /* In 64-bit mode, 0x67 selects 32-bit addressing.  */
4523
        aflag = (prefixes & PREFIX_ADR ? MO_32 : MO_64);
4524 4525
    } else {
        /* In 16/32-bit mode, 0x66 selects the opposite data size.  */
4526 4527 4528 4529
        if (s->code32 ^ ((prefixes & PREFIX_DATA) != 0)) {
            dflag = MO_32;
        } else {
            dflag = MO_16;
B
bellard 已提交
4530
        }
4531
        /* In 16/32-bit mode, 0x67 selects the opposite addressing.  */
4532 4533 4534 4535
        if (s->code32 ^ ((prefixes & PREFIX_ADR) != 0)) {
            aflag = MO_32;
        }  else {
            aflag = MO_16;
B
bellard 已提交
4536
        }
B
bellard 已提交
4537 4538 4539 4540 4541 4542 4543 4544
    }

    s->prefix = prefixes;
    s->aflag = aflag;
    s->dflag = dflag;

    /* lock generation */
    if (prefixes & PREFIX_LOCK)
P
pbrook 已提交
4545
        gen_helper_lock();
B
bellard 已提交
4546 4547 4548 4549 4550 4551 4552

    /* now check op code */
 reswitch:
    switch(b) {
    case 0x0f:
        /**************************/
        /* extended op code */
4553
        b = cpu_ldub_code(env, s->pc++) | 0x100;
B
bellard 已提交
4554
        goto reswitch;
4555

B
bellard 已提交
4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570
        /**************************/
        /* arith & logic */
    case 0x00 ... 0x05:
    case 0x08 ... 0x0d:
    case 0x10 ... 0x15:
    case 0x18 ... 0x1d:
    case 0x20 ... 0x25:
    case 0x28 ... 0x2d:
    case 0x30 ... 0x35:
    case 0x38 ... 0x3d:
        {
            int op, f, val;
            op = (b >> 3) & 7;
            f = (b >> 1) & 3;

4571
            ot = mo_b_d(b, dflag);
4572

B
bellard 已提交
4573 4574
            switch(f) {
            case 0: /* OP Ev, Gv */
4575
                modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
4576
                reg = ((modrm >> 3) & 7) | rex_r;
B
bellard 已提交
4577
                mod = (modrm >> 6) & 3;
B
bellard 已提交
4578
                rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
4579
                if (mod != 3) {
4580
                    gen_lea_modrm(env, s, modrm);
B
bellard 已提交
4581 4582 4583 4584
                    opreg = OR_TMP0;
                } else if (op == OP_XORL && rm == reg) {
                xor_zero:
                    /* xor reg, reg optimisation */
R
Richard Henderson 已提交
4585
                    set_cc_op(s, CC_OP_CLR);
4586
                    tcg_gen_movi_tl(cpu_T[0], 0);
4587
                    gen_op_mov_reg_v(ot, reg, cpu_T[0]);
B
bellard 已提交
4588 4589 4590 4591
                    break;
                } else {
                    opreg = rm;
                }
4592
                gen_op_mov_v_reg(ot, cpu_T[1], reg);
B
bellard 已提交
4593 4594 4595
                gen_op(s, op, ot, opreg);
                break;
            case 1: /* OP Gv, Ev */
4596
                modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
4597
                mod = (modrm >> 6) & 3;
B
bellard 已提交
4598 4599
                reg = ((modrm >> 3) & 7) | rex_r;
                rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
4600
                if (mod != 3) {
4601
                    gen_lea_modrm(env, s, modrm);
4602
                    gen_op_ld_v(s, ot, cpu_T[1], cpu_A0);
B
bellard 已提交
4603 4604 4605
                } else if (op == OP_XORL && rm == reg) {
                    goto xor_zero;
                } else {
4606
                    gen_op_mov_v_reg(ot, cpu_T[1], rm);
B
bellard 已提交
4607 4608 4609 4610
                }
                gen_op(s, op, ot, reg);
                break;
            case 2: /* OP A, Iv */
4611
                val = insn_get(env, s, ot);
4612
                tcg_gen_movi_tl(cpu_T[1], val);
B
bellard 已提交
4613 4614 4615 4616 4617 4618
                gen_op(s, op, ot, OR_EAX);
                break;
            }
        }
        break;

4619 4620 4621
    case 0x82:
        if (CODE64(s))
            goto illegal_op;
B
bellard 已提交
4622 4623 4624 4625 4626 4627
    case 0x80: /* GRP1 */
    case 0x81:
    case 0x83:
        {
            int val;

4628
            ot = mo_b_d(b, dflag);
4629

4630
            modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
4631
            mod = (modrm >> 6) & 3;
B
bellard 已提交
4632
            rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
4633
            op = (modrm >> 3) & 7;
4634

B
bellard 已提交
4635
            if (mod != 3) {
B
bellard 已提交
4636 4637 4638 4639
                if (b == 0x83)
                    s->rip_offset = 1;
                else
                    s->rip_offset = insn_const_size(ot);
4640
                gen_lea_modrm(env, s, modrm);
B
bellard 已提交
4641 4642
                opreg = OR_TMP0;
            } else {
B
bellard 已提交
4643
                opreg = rm;
B
bellard 已提交
4644 4645 4646 4647 4648 4649
            }

            switch(b) {
            default:
            case 0x80:
            case 0x81:
4650
            case 0x82:
4651
                val = insn_get(env, s, ot);
B
bellard 已提交
4652 4653
                break;
            case 0x83:
4654
                val = (int8_t)insn_get(env, s, MO_8);
B
bellard 已提交
4655 4656
                break;
            }
4657
            tcg_gen_movi_tl(cpu_T[1], val);
B
bellard 已提交
4658 4659 4660 4661 4662 4663 4664
            gen_op(s, op, ot, opreg);
        }
        break;

        /**************************/
        /* inc, dec, and other misc arith */
    case 0x40 ... 0x47: /* inc Gv */
4665
        ot = dflag;
B
bellard 已提交
4666 4667 4668
        gen_inc(s, ot, OR_EAX + (b & 7), 1);
        break;
    case 0x48 ... 0x4f: /* dec Gv */
4669
        ot = dflag;
B
bellard 已提交
4670 4671 4672 4673
        gen_inc(s, ot, OR_EAX + (b & 7), -1);
        break;
    case 0xf6: /* GRP3 */
    case 0xf7:
4674
        ot = mo_b_d(b, dflag);
B
bellard 已提交
4675

4676
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
4677
        mod = (modrm >> 6) & 3;
B
bellard 已提交
4678
        rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
4679 4680
        op = (modrm >> 3) & 7;
        if (mod != 3) {
B
bellard 已提交
4681 4682
            if (op == 0)
                s->rip_offset = insn_const_size(ot);
4683
            gen_lea_modrm(env, s, modrm);
4684
            gen_op_ld_v(s, ot, cpu_T[0], cpu_A0);
B
bellard 已提交
4685
        } else {
4686
            gen_op_mov_v_reg(ot, cpu_T[0], rm);
B
bellard 已提交
4687 4688 4689 4690
        }

        switch(op) {
        case 0: /* test */
4691
            val = insn_get(env, s, ot);
4692
            tcg_gen_movi_tl(cpu_T[1], val);
B
bellard 已提交
4693
            gen_op_testl_T0_T1_cc();
4694
            set_cc_op(s, CC_OP_LOGICB + ot);
B
bellard 已提交
4695 4696
            break;
        case 2: /* not */
4697
            tcg_gen_not_tl(cpu_T[0], cpu_T[0]);
B
bellard 已提交
4698
            if (mod != 3) {
4699
                gen_op_st_v(s, ot, cpu_T[0], cpu_A0);
B
bellard 已提交
4700
            } else {
4701
                gen_op_mov_reg_v(ot, rm, cpu_T[0]);
B
bellard 已提交
4702 4703 4704
            }
            break;
        case 3: /* neg */
4705
            tcg_gen_neg_tl(cpu_T[0], cpu_T[0]);
B
bellard 已提交
4706
            if (mod != 3) {
4707
                gen_op_st_v(s, ot, cpu_T[0], cpu_A0);
B
bellard 已提交
4708
            } else {
4709
                gen_op_mov_reg_v(ot, rm, cpu_T[0]);
B
bellard 已提交
4710 4711
            }
            gen_op_update_neg_cc();
4712
            set_cc_op(s, CC_OP_SUBB + ot);
B
bellard 已提交
4713 4714 4715
            break;
        case 4: /* mul */
            switch(ot) {
4716
            case MO_8:
4717
                gen_op_mov_v_reg(MO_8, cpu_T[1], R_EAX);
B
bellard 已提交
4718 4719 4720 4721
                tcg_gen_ext8u_tl(cpu_T[0], cpu_T[0]);
                tcg_gen_ext8u_tl(cpu_T[1], cpu_T[1]);
                /* XXX: use 32 bit mul which could be faster */
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4722
                gen_op_mov_reg_v(MO_16, R_EAX, cpu_T[0]);
B
bellard 已提交
4723 4724
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
                tcg_gen_andi_tl(cpu_cc_src, cpu_T[0], 0xff00);
4725
                set_cc_op(s, CC_OP_MULB);
B
bellard 已提交
4726
                break;
4727
            case MO_16:
4728
                gen_op_mov_v_reg(MO_16, cpu_T[1], R_EAX);
B
bellard 已提交
4729 4730 4731 4732
                tcg_gen_ext16u_tl(cpu_T[0], cpu_T[0]);
                tcg_gen_ext16u_tl(cpu_T[1], cpu_T[1]);
                /* XXX: use 32 bit mul which could be faster */
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4733
                gen_op_mov_reg_v(MO_16, R_EAX, cpu_T[0]);
B
bellard 已提交
4734 4735
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
                tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 16);
4736
                gen_op_mov_reg_v(MO_16, R_EDX, cpu_T[0]);
B
bellard 已提交
4737
                tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
4738
                set_cc_op(s, CC_OP_MULW);
B
bellard 已提交
4739 4740
                break;
            default:
4741
            case MO_32:
4742 4743 4744 4745 4746 4747 4748 4749
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
                tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_regs[R_EAX]);
                tcg_gen_mulu2_i32(cpu_tmp2_i32, cpu_tmp3_i32,
                                  cpu_tmp2_i32, cpu_tmp3_i32);
                tcg_gen_extu_i32_tl(cpu_regs[R_EAX], cpu_tmp2_i32);
                tcg_gen_extu_i32_tl(cpu_regs[R_EDX], cpu_tmp3_i32);
                tcg_gen_mov_tl(cpu_cc_dst, cpu_regs[R_EAX]);
                tcg_gen_mov_tl(cpu_cc_src, cpu_regs[R_EDX]);
4750
                set_cc_op(s, CC_OP_MULL);
B
bellard 已提交
4751
                break;
B
bellard 已提交
4752
#ifdef TARGET_X86_64
4753
            case MO_64:
4754 4755 4756 4757
                tcg_gen_mulu2_i64(cpu_regs[R_EAX], cpu_regs[R_EDX],
                                  cpu_T[0], cpu_regs[R_EAX]);
                tcg_gen_mov_tl(cpu_cc_dst, cpu_regs[R_EAX]);
                tcg_gen_mov_tl(cpu_cc_src, cpu_regs[R_EDX]);
4758
                set_cc_op(s, CC_OP_MULQ);
B
bellard 已提交
4759 4760
                break;
#endif
B
bellard 已提交
4761 4762 4763 4764
            }
            break;
        case 5: /* imul */
            switch(ot) {
4765
            case MO_8:
4766
                gen_op_mov_v_reg(MO_8, cpu_T[1], R_EAX);
B
bellard 已提交
4767 4768 4769 4770
                tcg_gen_ext8s_tl(cpu_T[0], cpu_T[0]);
                tcg_gen_ext8s_tl(cpu_T[1], cpu_T[1]);
                /* XXX: use 32 bit mul which could be faster */
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4771
                gen_op_mov_reg_v(MO_16, R_EAX, cpu_T[0]);
B
bellard 已提交
4772 4773 4774
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
                tcg_gen_ext8s_tl(cpu_tmp0, cpu_T[0]);
                tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4775
                set_cc_op(s, CC_OP_MULB);
B
bellard 已提交
4776
                break;
4777
            case MO_16:
4778
                gen_op_mov_v_reg(MO_16, cpu_T[1], R_EAX);
B
bellard 已提交
4779 4780 4781 4782
                tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
                tcg_gen_ext16s_tl(cpu_T[1], cpu_T[1]);
                /* XXX: use 32 bit mul which could be faster */
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4783
                gen_op_mov_reg_v(MO_16, R_EAX, cpu_T[0]);
B
bellard 已提交
4784 4785 4786 4787
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
                tcg_gen_ext16s_tl(cpu_tmp0, cpu_T[0]);
                tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
                tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 16);
4788
                gen_op_mov_reg_v(MO_16, R_EDX, cpu_T[0]);
4789
                set_cc_op(s, CC_OP_MULW);
B
bellard 已提交
4790 4791
                break;
            default:
4792
            case MO_32:
4793 4794 4795 4796 4797 4798 4799 4800 4801 4802
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
                tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_regs[R_EAX]);
                tcg_gen_muls2_i32(cpu_tmp2_i32, cpu_tmp3_i32,
                                  cpu_tmp2_i32, cpu_tmp3_i32);
                tcg_gen_extu_i32_tl(cpu_regs[R_EAX], cpu_tmp2_i32);
                tcg_gen_extu_i32_tl(cpu_regs[R_EDX], cpu_tmp3_i32);
                tcg_gen_sari_i32(cpu_tmp2_i32, cpu_tmp2_i32, 31);
                tcg_gen_mov_tl(cpu_cc_dst, cpu_regs[R_EAX]);
                tcg_gen_sub_i32(cpu_tmp2_i32, cpu_tmp2_i32, cpu_tmp3_i32);
                tcg_gen_extu_i32_tl(cpu_cc_src, cpu_tmp2_i32);
4803
                set_cc_op(s, CC_OP_MULL);
B
bellard 已提交
4804
                break;
B
bellard 已提交
4805
#ifdef TARGET_X86_64
4806
            case MO_64:
4807 4808 4809 4810 4811
                tcg_gen_muls2_i64(cpu_regs[R_EAX], cpu_regs[R_EDX],
                                  cpu_T[0], cpu_regs[R_EAX]);
                tcg_gen_mov_tl(cpu_cc_dst, cpu_regs[R_EAX]);
                tcg_gen_sari_tl(cpu_cc_src, cpu_regs[R_EAX], 63);
                tcg_gen_sub_tl(cpu_cc_src, cpu_cc_src, cpu_regs[R_EDX]);
4812
                set_cc_op(s, CC_OP_MULQ);
B
bellard 已提交
4813 4814
                break;
#endif
B
bellard 已提交
4815 4816 4817 4818
            }
            break;
        case 6: /* div */
            switch(ot) {
4819
            case MO_8:
B
bellard 已提交
4820
                gen_jmp_im(pc_start - s->cs_base);
4821
                gen_helper_divb_AL(cpu_env, cpu_T[0]);
B
bellard 已提交
4822
                break;
4823
            case MO_16:
B
bellard 已提交
4824
                gen_jmp_im(pc_start - s->cs_base);
4825
                gen_helper_divw_AX(cpu_env, cpu_T[0]);
B
bellard 已提交
4826 4827
                break;
            default:
4828
            case MO_32:
B
bellard 已提交
4829
                gen_jmp_im(pc_start - s->cs_base);
4830
                gen_helper_divl_EAX(cpu_env, cpu_T[0]);
B
bellard 已提交
4831 4832
                break;
#ifdef TARGET_X86_64
4833
            case MO_64:
B
bellard 已提交
4834
                gen_jmp_im(pc_start - s->cs_base);
4835
                gen_helper_divq_EAX(cpu_env, cpu_T[0]);
B
bellard 已提交
4836
                break;
B
bellard 已提交
4837
#endif
B
bellard 已提交
4838 4839 4840 4841
            }
            break;
        case 7: /* idiv */
            switch(ot) {
4842
            case MO_8:
B
bellard 已提交
4843
                gen_jmp_im(pc_start - s->cs_base);
4844
                gen_helper_idivb_AL(cpu_env, cpu_T[0]);
B
bellard 已提交
4845
                break;
4846
            case MO_16:
B
bellard 已提交
4847
                gen_jmp_im(pc_start - s->cs_base);
4848
                gen_helper_idivw_AX(cpu_env, cpu_T[0]);
B
bellard 已提交
4849 4850
                break;
            default:
4851
            case MO_32:
B
bellard 已提交
4852
                gen_jmp_im(pc_start - s->cs_base);
4853
                gen_helper_idivl_EAX(cpu_env, cpu_T[0]);
B
bellard 已提交
4854 4855
                break;
#ifdef TARGET_X86_64
4856
            case MO_64:
B
bellard 已提交
4857
                gen_jmp_im(pc_start - s->cs_base);
4858
                gen_helper_idivq_EAX(cpu_env, cpu_T[0]);
B
bellard 已提交
4859
                break;
B
bellard 已提交
4860
#endif
B
bellard 已提交
4861 4862 4863 4864 4865 4866 4867 4868 4869
            }
            break;
        default:
            goto illegal_op;
        }
        break;

    case 0xfe: /* GRP4 */
    case 0xff: /* GRP5 */
4870
        ot = mo_b_d(b, dflag);
B
bellard 已提交
4871

4872
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
4873
        mod = (modrm >> 6) & 3;
B
bellard 已提交
4874
        rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
4875 4876 4877 4878
        op = (modrm >> 3) & 7;
        if (op >= 2 && b == 0xfe) {
            goto illegal_op;
        }
B
bellard 已提交
4879
        if (CODE64(s)) {
4880
            if (op == 2 || op == 4) {
B
bellard 已提交
4881
                /* operand size for jumps is 64 bit */
4882
                ot = MO_64;
4883
            } else if (op == 3 || op == 5) {
4884
                ot = dflag != MO_16 ? MO_32 + (rex_w == 1) : MO_16;
B
bellard 已提交
4885 4886
            } else if (op == 6) {
                /* default push size is 64 bit */
4887
                ot = mo_pushpop(s, dflag);
B
bellard 已提交
4888 4889
            }
        }
B
bellard 已提交
4890
        if (mod != 3) {
4891
            gen_lea_modrm(env, s, modrm);
B
bellard 已提交
4892
            if (op >= 2 && op != 3 && op != 5)
4893
                gen_op_ld_v(s, ot, cpu_T[0], cpu_A0);
B
bellard 已提交
4894
        } else {
4895
            gen_op_mov_v_reg(ot, cpu_T[0], rm);
B
bellard 已提交
4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913
        }

        switch(op) {
        case 0: /* inc Ev */
            if (mod != 3)
                opreg = OR_TMP0;
            else
                opreg = rm;
            gen_inc(s, ot, opreg, 1);
            break;
        case 1: /* dec Ev */
            if (mod != 3)
                opreg = OR_TMP0;
            else
                opreg = rm;
            gen_inc(s, ot, opreg, -1);
            break;
        case 2: /* call Ev */
4914
            /* XXX: optimize if memory (no 'and' is necessary) */
4915
            if (dflag == MO_16) {
4916 4917
                tcg_gen_ext16u_tl(cpu_T[0], cpu_T[0]);
            }
B
bellard 已提交
4918
            next_eip = s->pc - s->cs_base;
4919
            tcg_gen_movi_tl(cpu_T[1], next_eip);
4920
            gen_push_v(s, cpu_T[1]);
4921
            gen_op_jmp_v(cpu_T[0]);
B
bellard 已提交
4922 4923
            gen_eob(s);
            break;
B
bellard 已提交
4924
        case 3: /* lcall Ev */
4925
            gen_op_ld_v(s, ot, cpu_T[1], cpu_A0);
4926
            gen_add_A0_im(s, 1 << ot);
4927
            gen_op_ld_v(s, MO_16, cpu_T[0], cpu_A0);
B
bellard 已提交
4928 4929
        do_lcall:
            if (s->pe && !s->vm86) {
4930
                gen_update_cc_op(s);
B
bellard 已提交
4931
                gen_jmp_im(pc_start - s->cs_base);
4932
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
4933
                gen_helper_lcall_protected(cpu_env, cpu_tmp2_i32, cpu_T[1],
4934
                                           tcg_const_i32(dflag - 1),
P
pbrook 已提交
4935
                                           tcg_const_i32(s->pc - pc_start));
B
bellard 已提交
4936
            } else {
4937
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
4938
                gen_helper_lcall_real(cpu_env, cpu_tmp2_i32, cpu_T[1],
4939
                                      tcg_const_i32(dflag - 1),
P
pbrook 已提交
4940
                                      tcg_const_i32(s->pc - s->cs_base));
B
bellard 已提交
4941 4942 4943 4944
            }
            gen_eob(s);
            break;
        case 4: /* jmp Ev */
4945
            if (dflag == MO_16) {
4946 4947
                tcg_gen_ext16u_tl(cpu_T[0], cpu_T[0]);
            }
4948
            gen_op_jmp_v(cpu_T[0]);
B
bellard 已提交
4949 4950 4951
            gen_eob(s);
            break;
        case 5: /* ljmp Ev */
4952
            gen_op_ld_v(s, ot, cpu_T[1], cpu_A0);
4953
            gen_add_A0_im(s, 1 << ot);
4954
            gen_op_ld_v(s, MO_16, cpu_T[0], cpu_A0);
B
bellard 已提交
4955 4956
        do_ljmp:
            if (s->pe && !s->vm86) {
4957
                gen_update_cc_op(s);
B
bellard 已提交
4958
                gen_jmp_im(pc_start - s->cs_base);
4959
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
4960
                gen_helper_ljmp_protected(cpu_env, cpu_tmp2_i32, cpu_T[1],
P
pbrook 已提交
4961
                                          tcg_const_i32(s->pc - pc_start));
B
bellard 已提交
4962
            } else {
4963
                gen_op_movl_seg_T0_vm(R_CS);
R
Richard Henderson 已提交
4964
                gen_op_jmp_v(cpu_T[1]);
B
bellard 已提交
4965 4966 4967 4968
            }
            gen_eob(s);
            break;
        case 6: /* push Ev */
4969
            gen_push_v(s, cpu_T[0]);
B
bellard 已提交
4970 4971 4972 4973 4974 4975 4976
            break;
        default:
            goto illegal_op;
        }
        break;

    case 0x84: /* test Ev, Gv */
4977
    case 0x85:
4978
        ot = mo_b_d(b, dflag);
B
bellard 已提交
4979

4980
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
4981
        reg = ((modrm >> 3) & 7) | rex_r;
4982

4983
        gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
4984
        gen_op_mov_v_reg(ot, cpu_T[1], reg);
B
bellard 已提交
4985
        gen_op_testl_T0_T1_cc();
4986
        set_cc_op(s, CC_OP_LOGICB + ot);
B
bellard 已提交
4987
        break;
4988

B
bellard 已提交
4989 4990
    case 0xa8: /* test eAX, Iv */
    case 0xa9:
4991
        ot = mo_b_d(b, dflag);
4992
        val = insn_get(env, s, ot);
B
bellard 已提交
4993

4994
        gen_op_mov_v_reg(ot, cpu_T[0], OR_EAX);
4995
        tcg_gen_movi_tl(cpu_T[1], val);
B
bellard 已提交
4996
        gen_op_testl_T0_T1_cc();
4997
        set_cc_op(s, CC_OP_LOGICB + ot);
B
bellard 已提交
4998
        break;
4999

B
bellard 已提交
5000
    case 0x98: /* CWDE/CBW */
5001
        switch (dflag) {
B
bellard 已提交
5002
#ifdef TARGET_X86_64
5003
        case MO_64:
5004
            gen_op_mov_v_reg(MO_32, cpu_T[0], R_EAX);
B
bellard 已提交
5005
            tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
5006
            gen_op_mov_reg_v(MO_64, R_EAX, cpu_T[0]);
5007
            break;
B
bellard 已提交
5008
#endif
5009
        case MO_32:
5010
            gen_op_mov_v_reg(MO_16, cpu_T[0], R_EAX);
B
bellard 已提交
5011
            tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
5012
            gen_op_mov_reg_v(MO_32, R_EAX, cpu_T[0]);
5013 5014
            break;
        case MO_16:
5015
            gen_op_mov_v_reg(MO_8, cpu_T[0], R_EAX);
B
bellard 已提交
5016
            tcg_gen_ext8s_tl(cpu_T[0], cpu_T[0]);
5017
            gen_op_mov_reg_v(MO_16, R_EAX, cpu_T[0]);
5018 5019 5020
            break;
        default:
            tcg_abort();
B
bellard 已提交
5021
        }
B
bellard 已提交
5022 5023
        break;
    case 0x99: /* CDQ/CWD */
5024
        switch (dflag) {
B
bellard 已提交
5025
#ifdef TARGET_X86_64
5026
        case MO_64:
5027
            gen_op_mov_v_reg(MO_64, cpu_T[0], R_EAX);
B
bellard 已提交
5028
            tcg_gen_sari_tl(cpu_T[0], cpu_T[0], 63);
5029
            gen_op_mov_reg_v(MO_64, R_EDX, cpu_T[0]);
5030
            break;
B
bellard 已提交
5031
#endif
5032
        case MO_32:
5033
            gen_op_mov_v_reg(MO_32, cpu_T[0], R_EAX);
B
bellard 已提交
5034 5035
            tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
            tcg_gen_sari_tl(cpu_T[0], cpu_T[0], 31);
5036
            gen_op_mov_reg_v(MO_32, R_EDX, cpu_T[0]);
5037 5038
            break;
        case MO_16:
5039
            gen_op_mov_v_reg(MO_16, cpu_T[0], R_EAX);
B
bellard 已提交
5040 5041
            tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
            tcg_gen_sari_tl(cpu_T[0], cpu_T[0], 15);
5042
            gen_op_mov_reg_v(MO_16, R_EDX, cpu_T[0]);
5043 5044 5045
            break;
        default:
            tcg_abort();
B
bellard 已提交
5046
        }
B
bellard 已提交
5047 5048 5049 5050
        break;
    case 0x1af: /* imul Gv, Ev */
    case 0x69: /* imul Gv, Ev, I */
    case 0x6b:
5051
        ot = dflag;
5052
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5053 5054 5055 5056 5057
        reg = ((modrm >> 3) & 7) | rex_r;
        if (b == 0x69)
            s->rip_offset = insn_const_size(ot);
        else if (b == 0x6b)
            s->rip_offset = 1;
5058
        gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
B
bellard 已提交
5059
        if (b == 0x69) {
5060
            val = insn_get(env, s, ot);
5061
            tcg_gen_movi_tl(cpu_T[1], val);
B
bellard 已提交
5062
        } else if (b == 0x6b) {
5063
            val = (int8_t)insn_get(env, s, MO_8);
5064
            tcg_gen_movi_tl(cpu_T[1], val);
B
bellard 已提交
5065
        } else {
5066
            gen_op_mov_v_reg(ot, cpu_T[1], reg);
B
bellard 已提交
5067
        }
5068
        switch (ot) {
B
bellard 已提交
5069
#ifdef TARGET_X86_64
5070
        case MO_64:
5071 5072 5073 5074 5075
            tcg_gen_muls2_i64(cpu_regs[reg], cpu_T[1], cpu_T[0], cpu_T[1]);
            tcg_gen_mov_tl(cpu_cc_dst, cpu_regs[reg]);
            tcg_gen_sari_tl(cpu_cc_src, cpu_cc_dst, 63);
            tcg_gen_sub_tl(cpu_cc_src, cpu_cc_src, cpu_T[1]);
            break;
B
bellard 已提交
5076
#endif
5077
        case MO_32:
5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088
            tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
            tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[1]);
            tcg_gen_muls2_i32(cpu_tmp2_i32, cpu_tmp3_i32,
                              cpu_tmp2_i32, cpu_tmp3_i32);
            tcg_gen_extu_i32_tl(cpu_regs[reg], cpu_tmp2_i32);
            tcg_gen_sari_i32(cpu_tmp2_i32, cpu_tmp2_i32, 31);
            tcg_gen_mov_tl(cpu_cc_dst, cpu_regs[reg]);
            tcg_gen_sub_i32(cpu_tmp2_i32, cpu_tmp2_i32, cpu_tmp3_i32);
            tcg_gen_extu_i32_tl(cpu_cc_src, cpu_tmp2_i32);
            break;
        default:
B
bellard 已提交
5089 5090 5091 5092 5093 5094 5095
            tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
            tcg_gen_ext16s_tl(cpu_T[1], cpu_T[1]);
            /* XXX: use 32 bit mul which could be faster */
            tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
            tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
            tcg_gen_ext16s_tl(cpu_tmp0, cpu_T[0]);
            tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
5096
            gen_op_mov_reg_v(ot, reg, cpu_T[0]);
5097
            break;
B
bellard 已提交
5098
        }
5099
        set_cc_op(s, CC_OP_MULB + ot);
B
bellard 已提交
5100 5101 5102
        break;
    case 0x1c0:
    case 0x1c1: /* xadd Ev, Gv */
5103
        ot = mo_b_d(b, dflag);
5104
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5105
        reg = ((modrm >> 3) & 7) | rex_r;
B
bellard 已提交
5106 5107
        mod = (modrm >> 6) & 3;
        if (mod == 3) {
B
bellard 已提交
5108
            rm = (modrm & 7) | REX_B(s);
5109 5110
            gen_op_mov_v_reg(ot, cpu_T[0], reg);
            gen_op_mov_v_reg(ot, cpu_T[1], rm);
5111
            tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
5112
            gen_op_mov_reg_v(ot, reg, cpu_T[1]);
5113
            gen_op_mov_reg_v(ot, rm, cpu_T[0]);
B
bellard 已提交
5114
        } else {
5115
            gen_lea_modrm(env, s, modrm);
5116
            gen_op_mov_v_reg(ot, cpu_T[0], reg);
5117
            gen_op_ld_v(s, ot, cpu_T[1], cpu_A0);
5118
            tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
5119
            gen_op_st_v(s, ot, cpu_T[0], cpu_A0);
5120
            gen_op_mov_reg_v(ot, reg, cpu_T[1]);
B
bellard 已提交
5121 5122
        }
        gen_op_update2_cc();
5123
        set_cc_op(s, CC_OP_ADDB + ot);
B
bellard 已提交
5124 5125 5126
        break;
    case 0x1b0:
    case 0x1b1: /* cmpxchg Ev, Gv */
B
bellard 已提交
5127
        {
B
bellard 已提交
5128
            int label1, label2;
5129
            TCGv t0, t1, t2, a0;
B
bellard 已提交
5130

5131
            ot = mo_b_d(b, dflag);
5132
            modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5133 5134
            reg = ((modrm >> 3) & 7) | rex_r;
            mod = (modrm >> 6) & 3;
P
pbrook 已提交
5135 5136 5137 5138
            t0 = tcg_temp_local_new();
            t1 = tcg_temp_local_new();
            t2 = tcg_temp_local_new();
            a0 = tcg_temp_local_new();
5139
            gen_op_mov_v_reg(ot, t1, reg);
B
bellard 已提交
5140 5141
            if (mod == 3) {
                rm = (modrm & 7) | REX_B(s);
5142
                gen_op_mov_v_reg(ot, t0, rm);
B
bellard 已提交
5143
            } else {
5144
                gen_lea_modrm(env, s, modrm);
5145
                tcg_gen_mov_tl(a0, cpu_A0);
5146
                gen_op_ld_v(s, ot, t0, a0);
B
bellard 已提交
5147 5148 5149
                rm = 0; /* avoid warning */
            }
            label1 = gen_new_label();
5150 5151
            tcg_gen_mov_tl(t2, cpu_regs[R_EAX]);
            gen_extu(ot, t0);
5152
            gen_extu(ot, t2);
5153
            tcg_gen_brcond_tl(TCG_COND_EQ, t2, t0, label1);
5154
            label2 = gen_new_label();
B
bellard 已提交
5155
            if (mod == 3) {
5156
                gen_op_mov_reg_v(ot, R_EAX, t0);
B
bellard 已提交
5157 5158
                tcg_gen_br(label2);
                gen_set_label(label1);
5159
                gen_op_mov_reg_v(ot, rm, t1);
B
bellard 已提交
5160
            } else {
5161 5162 5163
                /* perform no-op store cycle like physical cpu; must be
                   before changing accumulator to ensure idempotency if
                   the store faults and the instruction is restarted */
5164
                gen_op_st_v(s, ot, t0, a0);
5165
                gen_op_mov_reg_v(ot, R_EAX, t0);
5166
                tcg_gen_br(label2);
B
bellard 已提交
5167
                gen_set_label(label1);
5168
                gen_op_st_v(s, ot, t1, a0);
B
bellard 已提交
5169
            }
5170
            gen_set_label(label2);
5171
            tcg_gen_mov_tl(cpu_cc_src, t0);
5172 5173
            tcg_gen_mov_tl(cpu_cc_srcT, t2);
            tcg_gen_sub_tl(cpu_cc_dst, t2, t0);
5174
            set_cc_op(s, CC_OP_SUBB + ot);
5175 5176 5177 5178
            tcg_temp_free(t0);
            tcg_temp_free(t1);
            tcg_temp_free(t2);
            tcg_temp_free(a0);
B
bellard 已提交
5179 5180 5181
        }
        break;
    case 0x1c7: /* cmpxchg8b */
5182
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5183
        mod = (modrm >> 6) & 3;
5184
        if ((mod == 3) || ((modrm & 0x38) != 0x8))
B
bellard 已提交
5185
            goto illegal_op;
B
bellard 已提交
5186
#ifdef TARGET_X86_64
5187
        if (dflag == MO_64) {
B
bellard 已提交
5188 5189 5190
            if (!(s->cpuid_ext_features & CPUID_EXT_CX16))
                goto illegal_op;
            gen_jmp_im(pc_start - s->cs_base);
5191
            gen_update_cc_op(s);
5192
            gen_lea_modrm(env, s, modrm);
B
Blue Swirl 已提交
5193
            gen_helper_cmpxchg16b(cpu_env, cpu_A0);
B
bellard 已提交
5194 5195 5196 5197 5198 5199
        } else
#endif        
        {
            if (!(s->cpuid_features & CPUID_CX8))
                goto illegal_op;
            gen_jmp_im(pc_start - s->cs_base);
5200
            gen_update_cc_op(s);
5201
            gen_lea_modrm(env, s, modrm);
B
Blue Swirl 已提交
5202
            gen_helper_cmpxchg8b(cpu_env, cpu_A0);
B
bellard 已提交
5203
        }
5204
        set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
5205
        break;
5206

B
bellard 已提交
5207 5208 5209
        /**************************/
        /* push/pop */
    case 0x50 ... 0x57: /* push */
5210
        gen_op_mov_v_reg(MO_32, cpu_T[0], (b & 7) | REX_B(s));
5211
        gen_push_v(s, cpu_T[0]);
B
bellard 已提交
5212 5213
        break;
    case 0x58 ... 0x5f: /* pop */
5214
        ot = gen_pop_T0(s);
B
bellard 已提交
5215
        /* NOTE: order is important for pop %sp */
5216
        gen_pop_update(s, ot);
5217
        gen_op_mov_reg_v(ot, (b & 7) | REX_B(s), cpu_T[0]);
B
bellard 已提交
5218 5219
        break;
    case 0x60: /* pusha */
B
bellard 已提交
5220 5221
        if (CODE64(s))
            goto illegal_op;
B
bellard 已提交
5222 5223 5224
        gen_pusha(s);
        break;
    case 0x61: /* popa */
B
bellard 已提交
5225 5226
        if (CODE64(s))
            goto illegal_op;
B
bellard 已提交
5227 5228 5229 5230
        gen_popa(s);
        break;
    case 0x68: /* push Iv */
    case 0x6a:
5231
        ot = mo_pushpop(s, dflag);
B
bellard 已提交
5232
        if (b == 0x68)
5233
            val = insn_get(env, s, ot);
B
bellard 已提交
5234
        else
5235
            val = (int8_t)insn_get(env, s, MO_8);
5236
        tcg_gen_movi_tl(cpu_T[0], val);
5237
        gen_push_v(s, cpu_T[0]);
B
bellard 已提交
5238 5239
        break;
    case 0x8f: /* pop Ev */
5240
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5241
        mod = (modrm >> 6) & 3;
5242
        ot = gen_pop_T0(s);
B
bellard 已提交
5243 5244
        if (mod == 3) {
            /* NOTE: order is important for pop %sp */
5245
            gen_pop_update(s, ot);
B
bellard 已提交
5246
            rm = (modrm & 7) | REX_B(s);
5247
            gen_op_mov_reg_v(ot, rm, cpu_T[0]);
B
bellard 已提交
5248 5249
        } else {
            /* NOTE: order is important too for MMU exceptions */
B
bellard 已提交
5250
            s->popl_esp_hack = 1 << ot;
5251
            gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 1);
B
bellard 已提交
5252
            s->popl_esp_hack = 0;
5253
            gen_pop_update(s, ot);
B
bellard 已提交
5254
        }
B
bellard 已提交
5255 5256 5257 5258
        break;
    case 0xc8: /* enter */
        {
            int level;
5259
            val = cpu_lduw_code(env, s->pc);
B
bellard 已提交
5260
            s->pc += 2;
5261
            level = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5262 5263 5264 5265 5266
            gen_enter(s, val, level);
        }
        break;
    case 0xc9: /* leave */
        /* XXX: exception not precise (ESP is updated before potential exception) */
B
bellard 已提交
5267
        if (CODE64(s)) {
5268
            gen_op_mov_v_reg(MO_64, cpu_T[0], R_EBP);
5269
            gen_op_mov_reg_v(MO_64, R_ESP, cpu_T[0]);
B
bellard 已提交
5270
        } else if (s->ss32) {
5271
            gen_op_mov_v_reg(MO_32, cpu_T[0], R_EBP);
5272
            gen_op_mov_reg_v(MO_32, R_ESP, cpu_T[0]);
B
bellard 已提交
5273
        } else {
5274
            gen_op_mov_v_reg(MO_16, cpu_T[0], R_EBP);
5275
            gen_op_mov_reg_v(MO_16, R_ESP, cpu_T[0]);
B
bellard 已提交
5276
        }
5277
        ot = gen_pop_T0(s);
5278
        gen_op_mov_reg_v(ot, R_EBP, cpu_T[0]);
5279
        gen_pop_update(s, ot);
B
bellard 已提交
5280 5281 5282 5283 5284
        break;
    case 0x06: /* push es */
    case 0x0e: /* push cs */
    case 0x16: /* push ss */
    case 0x1e: /* push ds */
B
bellard 已提交
5285 5286
        if (CODE64(s))
            goto illegal_op;
B
bellard 已提交
5287
        gen_op_movl_T0_seg(b >> 3);
5288
        gen_push_v(s, cpu_T[0]);
B
bellard 已提交
5289 5290 5291 5292
        break;
    case 0x1a0: /* push fs */
    case 0x1a8: /* push gs */
        gen_op_movl_T0_seg((b >> 3) & 7);
5293
        gen_push_v(s, cpu_T[0]);
B
bellard 已提交
5294 5295 5296 5297
        break;
    case 0x07: /* pop es */
    case 0x17: /* pop ss */
    case 0x1f: /* pop ds */
B
bellard 已提交
5298 5299
        if (CODE64(s))
            goto illegal_op;
B
bellard 已提交
5300
        reg = b >> 3;
5301
        ot = gen_pop_T0(s);
B
bellard 已提交
5302
        gen_movl_seg_T0(s, reg, pc_start - s->cs_base);
5303
        gen_pop_update(s, ot);
B
bellard 已提交
5304
        if (reg == R_SS) {
5305 5306 5307 5308
            /* if reg == SS, inhibit interrupts/trace. */
            /* If several instructions disable interrupts, only the
               _first_ does it */
            if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
5309
                gen_helper_set_inhibit_irq(cpu_env);
B
bellard 已提交
5310 5311 5312
            s->tf = 0;
        }
        if (s->is_jmp) {
B
bellard 已提交
5313
            gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
5314 5315 5316 5317 5318
            gen_eob(s);
        }
        break;
    case 0x1a1: /* pop fs */
    case 0x1a9: /* pop gs */
5319
        ot = gen_pop_T0(s);
B
bellard 已提交
5320
        gen_movl_seg_T0(s, (b >> 3) & 7, pc_start - s->cs_base);
5321
        gen_pop_update(s, ot);
B
bellard 已提交
5322
        if (s->is_jmp) {
B
bellard 已提交
5323
            gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
5324 5325 5326 5327 5328 5329 5330 5331
            gen_eob(s);
        }
        break;

        /**************************/
        /* mov */
    case 0x88:
    case 0x89: /* mov Gv, Ev */
5332
        ot = mo_b_d(b, dflag);
5333
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5334
        reg = ((modrm >> 3) & 7) | rex_r;
5335

B
bellard 已提交
5336
        /* generate a generic store */
5337
        gen_ldst_modrm(env, s, modrm, ot, reg, 1);
B
bellard 已提交
5338 5339 5340
        break;
    case 0xc6:
    case 0xc7: /* mov Ev, Iv */
5341
        ot = mo_b_d(b, dflag);
5342
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5343
        mod = (modrm >> 6) & 3;
B
bellard 已提交
5344 5345
        if (mod != 3) {
            s->rip_offset = insn_const_size(ot);
5346
            gen_lea_modrm(env, s, modrm);
B
bellard 已提交
5347
        }
5348
        val = insn_get(env, s, ot);
5349
        tcg_gen_movi_tl(cpu_T[0], val);
5350 5351 5352
        if (mod != 3) {
            gen_op_st_v(s, ot, cpu_T[0], cpu_A0);
        } else {
5353
            gen_op_mov_reg_v(ot, (modrm & 7) | REX_B(s), cpu_T[0]);
5354
        }
B
bellard 已提交
5355 5356 5357
        break;
    case 0x8a:
    case 0x8b: /* mov Ev, Gv */
5358
        ot = mo_b_d(b, dflag);
5359
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5360
        reg = ((modrm >> 3) & 7) | rex_r;
5361

5362
        gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
5363
        gen_op_mov_reg_v(ot, reg, cpu_T[0]);
B
bellard 已提交
5364 5365
        break;
    case 0x8e: /* mov seg, Gv */
5366
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5367 5368 5369
        reg = (modrm >> 3) & 7;
        if (reg >= 6 || reg == R_CS)
            goto illegal_op;
5370
        gen_ldst_modrm(env, s, modrm, MO_16, OR_TMP0, 0);
B
bellard 已提交
5371 5372 5373
        gen_movl_seg_T0(s, reg, pc_start - s->cs_base);
        if (reg == R_SS) {
            /* if reg == SS, inhibit interrupts/trace */
5374 5375 5376
            /* If several instructions disable interrupts, only the
               _first_ does it */
            if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
5377
                gen_helper_set_inhibit_irq(cpu_env);
B
bellard 已提交
5378 5379 5380
            s->tf = 0;
        }
        if (s->is_jmp) {
B
bellard 已提交
5381
            gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
5382 5383 5384 5385
            gen_eob(s);
        }
        break;
    case 0x8c: /* mov Gv, seg */
5386
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5387 5388 5389 5390 5391
        reg = (modrm >> 3) & 7;
        mod = (modrm >> 6) & 3;
        if (reg >= 6)
            goto illegal_op;
        gen_op_movl_T0_seg(reg);
5392
        ot = mod == 3 ? dflag : MO_16;
5393
        gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 1);
B
bellard 已提交
5394 5395 5396 5397 5398 5399 5400
        break;

    case 0x1b6: /* movzbS Gv, Eb */
    case 0x1b7: /* movzwS Gv, Eb */
    case 0x1be: /* movsbS Gv, Eb */
    case 0x1bf: /* movswS Gv, Eb */
        {
5401 5402 5403
            TCGMemOp d_ot;
            TCGMemOp s_ot;

B
bellard 已提交
5404
            /* d_ot is the size of destination */
5405
            d_ot = dflag;
B
bellard 已提交
5406
            /* ot is the size of source */
5407
            ot = (b & 1) + MO_8;
5408 5409 5410
            /* s_ot is the sign+size of source */
            s_ot = b & 8 ? MO_SIGN | ot : ot;

5411
            modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5412
            reg = ((modrm >> 3) & 7) | rex_r;
B
bellard 已提交
5413
            mod = (modrm >> 6) & 3;
B
bellard 已提交
5414
            rm = (modrm & 7) | REX_B(s);
5415

B
bellard 已提交
5416
            if (mod == 3) {
5417
                gen_op_mov_v_reg(ot, cpu_T[0], rm);
5418 5419
                switch (s_ot) {
                case MO_UB:
B
bellard 已提交
5420
                    tcg_gen_ext8u_tl(cpu_T[0], cpu_T[0]);
B
bellard 已提交
5421
                    break;
5422
                case MO_SB:
B
bellard 已提交
5423
                    tcg_gen_ext8s_tl(cpu_T[0], cpu_T[0]);
B
bellard 已提交
5424
                    break;
5425
                case MO_UW:
B
bellard 已提交
5426
                    tcg_gen_ext16u_tl(cpu_T[0], cpu_T[0]);
B
bellard 已提交
5427 5428
                    break;
                default:
5429
                case MO_SW:
B
bellard 已提交
5430
                    tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
B
bellard 已提交
5431 5432
                    break;
                }
5433
                gen_op_mov_reg_v(d_ot, reg, cpu_T[0]);
B
bellard 已提交
5434
            } else {
5435
                gen_lea_modrm(env, s, modrm);
5436
                gen_op_ld_v(s, s_ot, cpu_T[0], cpu_A0);
5437
                gen_op_mov_reg_v(d_ot, reg, cpu_T[0]);
B
bellard 已提交
5438 5439 5440 5441 5442
            }
        }
        break;

    case 0x8d: /* lea */
5443
        ot = dflag;
5444
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5445 5446 5447
        mod = (modrm >> 6) & 3;
        if (mod == 3)
            goto illegal_op;
B
bellard 已提交
5448
        reg = ((modrm >> 3) & 7) | rex_r;
B
bellard 已提交
5449 5450 5451 5452
        /* we must ensure that no segment is added */
        s->override = -1;
        val = s->addseg;
        s->addseg = 0;
5453
        gen_lea_modrm(env, s, modrm);
B
bellard 已提交
5454
        s->addseg = val;
5455
        gen_op_mov_reg_v(ot, reg, cpu_A0);
B
bellard 已提交
5456
        break;
5457

B
bellard 已提交
5458 5459 5460 5461 5462
    case 0xa0: /* mov EAX, Ov */
    case 0xa1:
    case 0xa2: /* mov Ov, EAX */
    case 0xa3:
        {
B
bellard 已提交
5463 5464
            target_ulong offset_addr;

5465
            ot = mo_b_d(b, dflag);
5466
            switch (s->aflag) {
B
bellard 已提交
5467
#ifdef TARGET_X86_64
5468
            case MO_64:
5469
                offset_addr = cpu_ldq_code(env, s->pc);
B
bellard 已提交
5470
                s->pc += 8;
5471
                break;
B
bellard 已提交
5472
#endif
5473 5474 5475
            default:
                offset_addr = insn_get(env, s, s->aflag);
                break;
B
bellard 已提交
5476
            }
5477
            tcg_gen_movi_tl(cpu_A0, offset_addr);
B
bellard 已提交
5478
            gen_add_A0_ds_seg(s);
B
bellard 已提交
5479
            if ((b & 2) == 0) {
5480
                gen_op_ld_v(s, ot, cpu_T[0], cpu_A0);
5481
                gen_op_mov_reg_v(ot, R_EAX, cpu_T[0]);
B
bellard 已提交
5482
            } else {
5483
                gen_op_mov_v_reg(ot, cpu_T[0], R_EAX);
5484
                gen_op_st_v(s, ot, cpu_T[0], cpu_A0);
B
bellard 已提交
5485 5486 5487 5488
            }
        }
        break;
    case 0xd7: /* xlat */
5489 5490 5491 5492
        tcg_gen_mov_tl(cpu_A0, cpu_regs[R_EBX]);
        tcg_gen_ext8u_tl(cpu_T[0], cpu_regs[R_EAX]);
        tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_T[0]);
        gen_extu(s->aflag, cpu_A0);
B
bellard 已提交
5493
        gen_add_A0_ds_seg(s);
5494
        gen_op_ld_v(s, MO_8, cpu_T[0], cpu_A0);
5495
        gen_op_mov_reg_v(MO_8, R_EAX, cpu_T[0]);
B
bellard 已提交
5496 5497
        break;
    case 0xb0 ... 0xb7: /* mov R, Ib */
5498
        val = insn_get(env, s, MO_8);
5499
        tcg_gen_movi_tl(cpu_T[0], val);
5500
        gen_op_mov_reg_v(MO_8, (b & 7) | REX_B(s), cpu_T[0]);
B
bellard 已提交
5501 5502
        break;
    case 0xb8 ... 0xbf: /* mov R, Iv */
B
bellard 已提交
5503
#ifdef TARGET_X86_64
5504
        if (dflag == MO_64) {
B
bellard 已提交
5505 5506
            uint64_t tmp;
            /* 64 bit case */
5507
            tmp = cpu_ldq_code(env, s->pc);
B
bellard 已提交
5508 5509
            s->pc += 8;
            reg = (b & 7) | REX_B(s);
5510
            tcg_gen_movi_tl(cpu_T[0], tmp);
5511
            gen_op_mov_reg_v(MO_64, reg, cpu_T[0]);
5512
        } else
B
bellard 已提交
5513 5514
#endif
        {
5515
            ot = dflag;
5516
            val = insn_get(env, s, ot);
B
bellard 已提交
5517
            reg = (b & 7) | REX_B(s);
5518
            tcg_gen_movi_tl(cpu_T[0], val);
5519
            gen_op_mov_reg_v(ot, reg, cpu_T[0]);
B
bellard 已提交
5520
        }
B
bellard 已提交
5521 5522 5523
        break;

    case 0x91 ... 0x97: /* xchg R, EAX */
R
Richard Henderson 已提交
5524
    do_xchg_reg_eax:
5525
        ot = dflag;
B
bellard 已提交
5526
        reg = (b & 7) | REX_B(s);
B
bellard 已提交
5527 5528 5529 5530
        rm = R_EAX;
        goto do_xchg_reg;
    case 0x86:
    case 0x87: /* xchg Ev, Gv */
5531
        ot = mo_b_d(b, dflag);
5532
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5533
        reg = ((modrm >> 3) & 7) | rex_r;
B
bellard 已提交
5534 5535
        mod = (modrm >> 6) & 3;
        if (mod == 3) {
B
bellard 已提交
5536
            rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
5537
        do_xchg_reg:
5538 5539
            gen_op_mov_v_reg(ot, cpu_T[0], reg);
            gen_op_mov_v_reg(ot, cpu_T[1], rm);
5540
            gen_op_mov_reg_v(ot, rm, cpu_T[0]);
5541
            gen_op_mov_reg_v(ot, reg, cpu_T[1]);
B
bellard 已提交
5542
        } else {
5543
            gen_lea_modrm(env, s, modrm);
5544
            gen_op_mov_v_reg(ot, cpu_T[0], reg);
B
bellard 已提交
5545 5546
            /* for xchg, lock is implicit */
            if (!(prefixes & PREFIX_LOCK))
P
pbrook 已提交
5547
                gen_helper_lock();
5548
            gen_op_ld_v(s, ot, cpu_T[1], cpu_A0);
5549
            gen_op_st_v(s, ot, cpu_T[0], cpu_A0);
B
bellard 已提交
5550
            if (!(prefixes & PREFIX_LOCK))
P
pbrook 已提交
5551
                gen_helper_unlock();
5552
            gen_op_mov_reg_v(ot, reg, cpu_T[1]);
B
bellard 已提交
5553 5554 5555
        }
        break;
    case 0xc4: /* les Gv */
5556
        /* In CODE64 this is VEX3; see above.  */
B
bellard 已提交
5557 5558 5559
        op = R_ES;
        goto do_lxx;
    case 0xc5: /* lds Gv */
5560
        /* In CODE64 this is VEX2; see above.  */
B
bellard 已提交
5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571
        op = R_DS;
        goto do_lxx;
    case 0x1b2: /* lss Gv */
        op = R_SS;
        goto do_lxx;
    case 0x1b4: /* lfs Gv */
        op = R_FS;
        goto do_lxx;
    case 0x1b5: /* lgs Gv */
        op = R_GS;
    do_lxx:
5572
        ot = dflag != MO_16 ? MO_32 : MO_16;
5573
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5574
        reg = ((modrm >> 3) & 7) | rex_r;
B
bellard 已提交
5575 5576 5577
        mod = (modrm >> 6) & 3;
        if (mod == 3)
            goto illegal_op;
5578
        gen_lea_modrm(env, s, modrm);
5579
        gen_op_ld_v(s, ot, cpu_T[1], cpu_A0);
5580
        gen_add_A0_im(s, 1 << ot);
B
bellard 已提交
5581
        /* load the segment first to handle exceptions properly */
5582
        gen_op_ld_v(s, MO_16, cpu_T[0], cpu_A0);
B
bellard 已提交
5583 5584
        gen_movl_seg_T0(s, op, pc_start - s->cs_base);
        /* then put the data */
5585
        gen_op_mov_reg_v(ot, reg, cpu_T[1]);
B
bellard 已提交
5586
        if (s->is_jmp) {
B
bellard 已提交
5587
            gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
5588 5589 5590
            gen_eob(s);
        }
        break;
5591

B
bellard 已提交
5592 5593 5594 5595 5596 5597 5598 5599
        /************************/
        /* shifts */
    case 0xc0:
    case 0xc1:
        /* shift Ev,Ib */
        shift = 2;
    grp2:
        {
5600
            ot = mo_b_d(b, dflag);
5601
            modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5602 5603
            mod = (modrm >> 6) & 3;
            op = (modrm >> 3) & 7;
5604

B
bellard 已提交
5605
            if (mod != 3) {
B
bellard 已提交
5606 5607 5608
                if (shift == 2) {
                    s->rip_offset = 1;
                }
5609
                gen_lea_modrm(env, s, modrm);
B
bellard 已提交
5610 5611
                opreg = OR_TMP0;
            } else {
B
bellard 已提交
5612
                opreg = (modrm & 7) | REX_B(s);
B
bellard 已提交
5613 5614 5615 5616 5617 5618 5619
            }

            /* simpler op */
            if (shift == 0) {
                gen_shift(s, op, ot, opreg, OR_ECX);
            } else {
                if (shift == 2) {
5620
                    shift = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5621 5622 5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651 5652
                }
                gen_shifti(s, op, ot, opreg, shift);
            }
        }
        break;
    case 0xd0:
    case 0xd1:
        /* shift Ev,1 */
        shift = 1;
        goto grp2;
    case 0xd2:
    case 0xd3:
        /* shift Ev,cl */
        shift = 0;
        goto grp2;

    case 0x1a4: /* shld imm */
        op = 0;
        shift = 1;
        goto do_shiftd;
    case 0x1a5: /* shld cl */
        op = 0;
        shift = 0;
        goto do_shiftd;
    case 0x1ac: /* shrd imm */
        op = 1;
        shift = 1;
        goto do_shiftd;
    case 0x1ad: /* shrd cl */
        op = 1;
        shift = 0;
    do_shiftd:
5653
        ot = dflag;
5654
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5655
        mod = (modrm >> 6) & 3;
B
bellard 已提交
5656 5657
        rm = (modrm & 7) | REX_B(s);
        reg = ((modrm >> 3) & 7) | rex_r;
B
bellard 已提交
5658
        if (mod != 3) {
5659
            gen_lea_modrm(env, s, modrm);
5660
            opreg = OR_TMP0;
B
bellard 已提交
5661
        } else {
5662
            opreg = rm;
B
bellard 已提交
5663
        }
5664
        gen_op_mov_v_reg(ot, cpu_T[1], reg);
5665

B
bellard 已提交
5666
        if (shift) {
P
Paolo Bonzini 已提交
5667 5668 5669
            TCGv imm = tcg_const_tl(cpu_ldub_code(env, s->pc++));
            gen_shiftd_rm_T1(s, ot, opreg, op, imm);
            tcg_temp_free(imm);
B
bellard 已提交
5670
        } else {
P
Paolo Bonzini 已提交
5671
            gen_shiftd_rm_T1(s, ot, opreg, op, cpu_regs[R_ECX]);
B
bellard 已提交
5672 5673 5674 5675 5676
        }
        break;

        /************************/
        /* floats */
5677
    case 0xd8 ... 0xdf:
B
bellard 已提交
5678 5679 5680 5681 5682 5683
        if (s->flags & (HF_EM_MASK | HF_TS_MASK)) {
            /* if CR0.EM or CR0.TS are set, generate an FPU exception */
            /* XXX: what to do if illegal op ? */
            gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
            break;
        }
5684
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5685 5686 5687 5688 5689
        mod = (modrm >> 6) & 3;
        rm = modrm & 7;
        op = ((b & 7) << 3) | ((modrm >> 3) & 7);
        if (mod != 3) {
            /* memory op */
5690
            gen_lea_modrm(env, s, modrm);
B
bellard 已提交
5691 5692 5693 5694 5695 5696 5697 5698 5699 5700 5701
            switch(op) {
            case 0x00 ... 0x07: /* fxxxs */
            case 0x10 ... 0x17: /* fixxxl */
            case 0x20 ... 0x27: /* fxxxl */
            case 0x30 ... 0x37: /* fixxx */
                {
                    int op1;
                    op1 = op & 7;

                    switch(op >> 4) {
                    case 0:
5702 5703
                        tcg_gen_qemu_ld_i32(cpu_tmp2_i32, cpu_A0,
                                            s->mem_index, MO_LEUL);
B
Blue Swirl 已提交
5704
                        gen_helper_flds_FT0(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
5705 5706
                        break;
                    case 1:
5707 5708
                        tcg_gen_qemu_ld_i32(cpu_tmp2_i32, cpu_A0,
                                            s->mem_index, MO_LEUL);
B
Blue Swirl 已提交
5709
                        gen_helper_fildl_FT0(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
5710 5711
                        break;
                    case 2:
5712 5713
                        tcg_gen_qemu_ld_i64(cpu_tmp1_i64, cpu_A0,
                                            s->mem_index, MO_LEQ);
B
Blue Swirl 已提交
5714
                        gen_helper_fldl_FT0(cpu_env, cpu_tmp1_i64);
B
bellard 已提交
5715 5716 5717
                        break;
                    case 3:
                    default:
5718 5719
                        tcg_gen_qemu_ld_i32(cpu_tmp2_i32, cpu_A0,
                                            s->mem_index, MO_LESW);
B
Blue Swirl 已提交
5720
                        gen_helper_fildl_FT0(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
5721 5722
                        break;
                    }
5723

P
pbrook 已提交
5724
                    gen_helper_fp_arith_ST0_FT0(op1);
B
bellard 已提交
5725 5726
                    if (op1 == 3) {
                        /* fcomp needs pop */
B
Blue Swirl 已提交
5727
                        gen_helper_fpop(cpu_env);
B
bellard 已提交
5728 5729 5730 5731 5732 5733
                    }
                }
                break;
            case 0x08: /* flds */
            case 0x0a: /* fsts */
            case 0x0b: /* fstps */
B
bellard 已提交
5734 5735 5736
            case 0x18 ... 0x1b: /* fildl, fisttpl, fistl, fistpl */
            case 0x28 ... 0x2b: /* fldl, fisttpll, fstl, fstpl */
            case 0x38 ... 0x3b: /* filds, fisttps, fists, fistps */
B
bellard 已提交
5737 5738 5739 5740
                switch(op & 7) {
                case 0:
                    switch(op >> 4) {
                    case 0:
5741 5742
                        tcg_gen_qemu_ld_i32(cpu_tmp2_i32, cpu_A0,
                                            s->mem_index, MO_LEUL);
B
Blue Swirl 已提交
5743
                        gen_helper_flds_ST0(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
5744 5745
                        break;
                    case 1:
5746 5747
                        tcg_gen_qemu_ld_i32(cpu_tmp2_i32, cpu_A0,
                                            s->mem_index, MO_LEUL);
B
Blue Swirl 已提交
5748
                        gen_helper_fildl_ST0(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
5749 5750
                        break;
                    case 2:
5751 5752
                        tcg_gen_qemu_ld_i64(cpu_tmp1_i64, cpu_A0,
                                            s->mem_index, MO_LEQ);
B
Blue Swirl 已提交
5753
                        gen_helper_fldl_ST0(cpu_env, cpu_tmp1_i64);
B
bellard 已提交
5754 5755 5756
                        break;
                    case 3:
                    default:
5757 5758
                        tcg_gen_qemu_ld_i32(cpu_tmp2_i32, cpu_A0,
                                            s->mem_index, MO_LESW);
B
Blue Swirl 已提交
5759
                        gen_helper_fildl_ST0(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
5760 5761 5762
                        break;
                    }
                    break;
B
bellard 已提交
5763
                case 1:
B
bellard 已提交
5764
                    /* XXX: the corresponding CPUID bit must be tested ! */
B
bellard 已提交
5765 5766
                    switch(op >> 4) {
                    case 1:
B
Blue Swirl 已提交
5767
                        gen_helper_fisttl_ST0(cpu_tmp2_i32, cpu_env);
5768 5769
                        tcg_gen_qemu_st_i32(cpu_tmp2_i32, cpu_A0,
                                            s->mem_index, MO_LEUL);
B
bellard 已提交
5770 5771
                        break;
                    case 2:
B
Blue Swirl 已提交
5772
                        gen_helper_fisttll_ST0(cpu_tmp1_i64, cpu_env);
5773 5774
                        tcg_gen_qemu_st_i64(cpu_tmp1_i64, cpu_A0,
                                            s->mem_index, MO_LEQ);
B
bellard 已提交
5775 5776 5777
                        break;
                    case 3:
                    default:
B
Blue Swirl 已提交
5778
                        gen_helper_fistt_ST0(cpu_tmp2_i32, cpu_env);
5779 5780
                        tcg_gen_qemu_st_i32(cpu_tmp2_i32, cpu_A0,
                                            s->mem_index, MO_LEUW);
B
bellard 已提交
5781
                        break;
B
bellard 已提交
5782
                    }
B
Blue Swirl 已提交
5783
                    gen_helper_fpop(cpu_env);
B
bellard 已提交
5784
                    break;
B
bellard 已提交
5785 5786 5787
                default:
                    switch(op >> 4) {
                    case 0:
B
Blue Swirl 已提交
5788
                        gen_helper_fsts_ST0(cpu_tmp2_i32, cpu_env);
5789 5790
                        tcg_gen_qemu_st_i32(cpu_tmp2_i32, cpu_A0,
                                            s->mem_index, MO_LEUL);
B
bellard 已提交
5791 5792
                        break;
                    case 1:
B
Blue Swirl 已提交
5793
                        gen_helper_fistl_ST0(cpu_tmp2_i32, cpu_env);
5794 5795
                        tcg_gen_qemu_st_i32(cpu_tmp2_i32, cpu_A0,
                                            s->mem_index, MO_LEUL);
B
bellard 已提交
5796 5797
                        break;
                    case 2:
B
Blue Swirl 已提交
5798
                        gen_helper_fstl_ST0(cpu_tmp1_i64, cpu_env);
5799 5800
                        tcg_gen_qemu_st_i64(cpu_tmp1_i64, cpu_A0,
                                            s->mem_index, MO_LEQ);
B
bellard 已提交
5801 5802 5803
                        break;
                    case 3:
                    default:
B
Blue Swirl 已提交
5804
                        gen_helper_fist_ST0(cpu_tmp2_i32, cpu_env);
5805 5806
                        tcg_gen_qemu_st_i32(cpu_tmp2_i32, cpu_A0,
                                            s->mem_index, MO_LEUW);
B
bellard 已提交
5807 5808 5809
                        break;
                    }
                    if ((op & 7) == 3)
B
Blue Swirl 已提交
5810
                        gen_helper_fpop(cpu_env);
B
bellard 已提交
5811 5812 5813 5814
                    break;
                }
                break;
            case 0x0c: /* fldenv mem */
5815
                gen_update_cc_op(s);
B
bellard 已提交
5816
                gen_jmp_im(pc_start - s->cs_base);
5817
                gen_helper_fldenv(cpu_env, cpu_A0, tcg_const_i32(dflag - 1));
B
bellard 已提交
5818 5819
                break;
            case 0x0d: /* fldcw mem */
5820 5821
                tcg_gen_qemu_ld_i32(cpu_tmp2_i32, cpu_A0,
                                    s->mem_index, MO_LEUW);
B
Blue Swirl 已提交
5822
                gen_helper_fldcw(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
5823 5824
                break;
            case 0x0e: /* fnstenv mem */
5825
                gen_update_cc_op(s);
B
bellard 已提交
5826
                gen_jmp_im(pc_start - s->cs_base);
5827
                gen_helper_fstenv(cpu_env, cpu_A0, tcg_const_i32(dflag - 1));
B
bellard 已提交
5828 5829
                break;
            case 0x0f: /* fnstcw mem */
B
Blue Swirl 已提交
5830
                gen_helper_fnstcw(cpu_tmp2_i32, cpu_env);
5831 5832
                tcg_gen_qemu_st_i32(cpu_tmp2_i32, cpu_A0,
                                    s->mem_index, MO_LEUW);
B
bellard 已提交
5833 5834
                break;
            case 0x1d: /* fldt mem */
5835
                gen_update_cc_op(s);
B
bellard 已提交
5836
                gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
5837
                gen_helper_fldt_ST0(cpu_env, cpu_A0);
B
bellard 已提交
5838 5839
                break;
            case 0x1f: /* fstpt mem */
5840
                gen_update_cc_op(s);
B
bellard 已提交
5841
                gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
5842 5843
                gen_helper_fstt_ST0(cpu_env, cpu_A0);
                gen_helper_fpop(cpu_env);
B
bellard 已提交
5844 5845
                break;
            case 0x2c: /* frstor mem */
5846
                gen_update_cc_op(s);
B
bellard 已提交
5847
                gen_jmp_im(pc_start - s->cs_base);
5848
                gen_helper_frstor(cpu_env, cpu_A0, tcg_const_i32(dflag - 1));
B
bellard 已提交
5849 5850
                break;
            case 0x2e: /* fnsave mem */
5851
                gen_update_cc_op(s);
B
bellard 已提交
5852
                gen_jmp_im(pc_start - s->cs_base);
5853
                gen_helper_fsave(cpu_env, cpu_A0, tcg_const_i32(dflag - 1));
B
bellard 已提交
5854 5855
                break;
            case 0x2f: /* fnstsw mem */
B
Blue Swirl 已提交
5856
                gen_helper_fnstsw(cpu_tmp2_i32, cpu_env);
5857 5858
                tcg_gen_qemu_st_i32(cpu_tmp2_i32, cpu_A0,
                                    s->mem_index, MO_LEUW);
B
bellard 已提交
5859 5860
                break;
            case 0x3c: /* fbld */
5861
                gen_update_cc_op(s);
B
bellard 已提交
5862
                gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
5863
                gen_helper_fbld_ST0(cpu_env, cpu_A0);
B
bellard 已提交
5864 5865
                break;
            case 0x3e: /* fbstp */
5866
                gen_update_cc_op(s);
B
bellard 已提交
5867
                gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
5868 5869
                gen_helper_fbst_ST0(cpu_env, cpu_A0);
                gen_helper_fpop(cpu_env);
B
bellard 已提交
5870 5871
                break;
            case 0x3d: /* fildll */
5872
                tcg_gen_qemu_ld_i64(cpu_tmp1_i64, cpu_A0, s->mem_index, MO_LEQ);
B
Blue Swirl 已提交
5873
                gen_helper_fildll_ST0(cpu_env, cpu_tmp1_i64);
B
bellard 已提交
5874 5875
                break;
            case 0x3f: /* fistpll */
B
Blue Swirl 已提交
5876
                gen_helper_fistll_ST0(cpu_tmp1_i64, cpu_env);
5877
                tcg_gen_qemu_st_i64(cpu_tmp1_i64, cpu_A0, s->mem_index, MO_LEQ);
B
Blue Swirl 已提交
5878
                gen_helper_fpop(cpu_env);
B
bellard 已提交
5879 5880 5881 5882 5883 5884 5885 5886 5887 5888
                break;
            default:
                goto illegal_op;
            }
        } else {
            /* register float ops */
            opreg = rm;

            switch(op) {
            case 0x08: /* fld sti */
B
Blue Swirl 已提交
5889 5890 5891
                gen_helper_fpush(cpu_env);
                gen_helper_fmov_ST0_STN(cpu_env,
                                        tcg_const_i32((opreg + 1) & 7));
B
bellard 已提交
5892 5893
                break;
            case 0x09: /* fxchg sti */
B
bellard 已提交
5894 5895
            case 0x29: /* fxchg4 sti, undocumented op */
            case 0x39: /* fxchg7 sti, undocumented op */
B
Blue Swirl 已提交
5896
                gen_helper_fxchg_ST0_STN(cpu_env, tcg_const_i32(opreg));
B
bellard 已提交
5897 5898 5899 5900
                break;
            case 0x0a: /* grp d9/2 */
                switch(rm) {
                case 0: /* fnop */
5901
                    /* check exceptions (FreeBSD FPU probe) */
5902
                    gen_update_cc_op(s);
B
bellard 已提交
5903
                    gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
5904
                    gen_helper_fwait(cpu_env);
B
bellard 已提交
5905 5906 5907 5908 5909 5910 5911 5912
                    break;
                default:
                    goto illegal_op;
                }
                break;
            case 0x0c: /* grp d9/4 */
                switch(rm) {
                case 0: /* fchs */
B
Blue Swirl 已提交
5913
                    gen_helper_fchs_ST0(cpu_env);
B
bellard 已提交
5914 5915
                    break;
                case 1: /* fabs */
B
Blue Swirl 已提交
5916
                    gen_helper_fabs_ST0(cpu_env);
B
bellard 已提交
5917 5918
                    break;
                case 4: /* ftst */
B
Blue Swirl 已提交
5919 5920
                    gen_helper_fldz_FT0(cpu_env);
                    gen_helper_fcom_ST0_FT0(cpu_env);
B
bellard 已提交
5921 5922
                    break;
                case 5: /* fxam */
B
Blue Swirl 已提交
5923
                    gen_helper_fxam_ST0(cpu_env);
B
bellard 已提交
5924 5925 5926 5927 5928 5929 5930 5931 5932
                    break;
                default:
                    goto illegal_op;
                }
                break;
            case 0x0d: /* grp d9/5 */
                {
                    switch(rm) {
                    case 0:
B
Blue Swirl 已提交
5933 5934
                        gen_helper_fpush(cpu_env);
                        gen_helper_fld1_ST0(cpu_env);
B
bellard 已提交
5935 5936
                        break;
                    case 1:
B
Blue Swirl 已提交
5937 5938
                        gen_helper_fpush(cpu_env);
                        gen_helper_fldl2t_ST0(cpu_env);
B
bellard 已提交
5939 5940
                        break;
                    case 2:
B
Blue Swirl 已提交
5941 5942
                        gen_helper_fpush(cpu_env);
                        gen_helper_fldl2e_ST0(cpu_env);
B
bellard 已提交
5943 5944
                        break;
                    case 3:
B
Blue Swirl 已提交
5945 5946
                        gen_helper_fpush(cpu_env);
                        gen_helper_fldpi_ST0(cpu_env);
B
bellard 已提交
5947 5948
                        break;
                    case 4:
B
Blue Swirl 已提交
5949 5950
                        gen_helper_fpush(cpu_env);
                        gen_helper_fldlg2_ST0(cpu_env);
B
bellard 已提交
5951 5952
                        break;
                    case 5:
B
Blue Swirl 已提交
5953 5954
                        gen_helper_fpush(cpu_env);
                        gen_helper_fldln2_ST0(cpu_env);
B
bellard 已提交
5955 5956
                        break;
                    case 6:
B
Blue Swirl 已提交
5957 5958
                        gen_helper_fpush(cpu_env);
                        gen_helper_fldz_ST0(cpu_env);
B
bellard 已提交
5959 5960 5961 5962 5963 5964 5965 5966 5967
                        break;
                    default:
                        goto illegal_op;
                    }
                }
                break;
            case 0x0e: /* grp d9/6 */
                switch(rm) {
                case 0: /* f2xm1 */
B
Blue Swirl 已提交
5968
                    gen_helper_f2xm1(cpu_env);
B
bellard 已提交
5969 5970
                    break;
                case 1: /* fyl2x */
B
Blue Swirl 已提交
5971
                    gen_helper_fyl2x(cpu_env);
B
bellard 已提交
5972 5973
                    break;
                case 2: /* fptan */
B
Blue Swirl 已提交
5974
                    gen_helper_fptan(cpu_env);
B
bellard 已提交
5975 5976
                    break;
                case 3: /* fpatan */
B
Blue Swirl 已提交
5977
                    gen_helper_fpatan(cpu_env);
B
bellard 已提交
5978 5979
                    break;
                case 4: /* fxtract */
B
Blue Swirl 已提交
5980
                    gen_helper_fxtract(cpu_env);
B
bellard 已提交
5981 5982
                    break;
                case 5: /* fprem1 */
B
Blue Swirl 已提交
5983
                    gen_helper_fprem1(cpu_env);
B
bellard 已提交
5984 5985
                    break;
                case 6: /* fdecstp */
B
Blue Swirl 已提交
5986
                    gen_helper_fdecstp(cpu_env);
B
bellard 已提交
5987 5988 5989
                    break;
                default:
                case 7: /* fincstp */
B
Blue Swirl 已提交
5990
                    gen_helper_fincstp(cpu_env);
B
bellard 已提交
5991 5992 5993 5994 5995 5996
                    break;
                }
                break;
            case 0x0f: /* grp d9/7 */
                switch(rm) {
                case 0: /* fprem */
B
Blue Swirl 已提交
5997
                    gen_helper_fprem(cpu_env);
B
bellard 已提交
5998 5999
                    break;
                case 1: /* fyl2xp1 */
B
Blue Swirl 已提交
6000
                    gen_helper_fyl2xp1(cpu_env);
B
bellard 已提交
6001 6002
                    break;
                case 2: /* fsqrt */
B
Blue Swirl 已提交
6003
                    gen_helper_fsqrt(cpu_env);
B
bellard 已提交
6004 6005
                    break;
                case 3: /* fsincos */
B
Blue Swirl 已提交
6006
                    gen_helper_fsincos(cpu_env);
B
bellard 已提交
6007 6008
                    break;
                case 5: /* fscale */
B
Blue Swirl 已提交
6009
                    gen_helper_fscale(cpu_env);
B
bellard 已提交
6010 6011
                    break;
                case 4: /* frndint */
B
Blue Swirl 已提交
6012
                    gen_helper_frndint(cpu_env);
B
bellard 已提交
6013 6014
                    break;
                case 6: /* fsin */
B
Blue Swirl 已提交
6015
                    gen_helper_fsin(cpu_env);
B
bellard 已提交
6016 6017 6018
                    break;
                default:
                case 7: /* fcos */
B
Blue Swirl 已提交
6019
                    gen_helper_fcos(cpu_env);
B
bellard 已提交
6020 6021 6022 6023 6024 6025 6026 6027
                    break;
                }
                break;
            case 0x00: case 0x01: case 0x04 ... 0x07: /* fxxx st, sti */
            case 0x20: case 0x21: case 0x24 ... 0x27: /* fxxx sti, st */
            case 0x30: case 0x31: case 0x34 ... 0x37: /* fxxxp sti, st */
                {
                    int op1;
6028

B
bellard 已提交
6029 6030
                    op1 = op & 7;
                    if (op >= 0x20) {
P
pbrook 已提交
6031
                        gen_helper_fp_arith_STN_ST0(op1, opreg);
B
bellard 已提交
6032
                        if (op >= 0x30)
B
Blue Swirl 已提交
6033
                            gen_helper_fpop(cpu_env);
B
bellard 已提交
6034
                    } else {
B
Blue Swirl 已提交
6035
                        gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(opreg));
P
pbrook 已提交
6036
                        gen_helper_fp_arith_ST0_FT0(op1);
B
bellard 已提交
6037 6038 6039 6040
                    }
                }
                break;
            case 0x02: /* fcom */
B
bellard 已提交
6041
            case 0x22: /* fcom2, undocumented op */
B
Blue Swirl 已提交
6042 6043
                gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(opreg));
                gen_helper_fcom_ST0_FT0(cpu_env);
B
bellard 已提交
6044 6045
                break;
            case 0x03: /* fcomp */
B
bellard 已提交
6046 6047
            case 0x23: /* fcomp3, undocumented op */
            case 0x32: /* fcomp5, undocumented op */
B
Blue Swirl 已提交
6048 6049 6050
                gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(opreg));
                gen_helper_fcom_ST0_FT0(cpu_env);
                gen_helper_fpop(cpu_env);
B
bellard 已提交
6051 6052 6053 6054
                break;
            case 0x15: /* da/5 */
                switch(rm) {
                case 1: /* fucompp */
B
Blue Swirl 已提交
6055 6056 6057 6058
                    gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(1));
                    gen_helper_fucom_ST0_FT0(cpu_env);
                    gen_helper_fpop(cpu_env);
                    gen_helper_fpop(cpu_env);
B
bellard 已提交
6059 6060 6061 6062 6063 6064 6065 6066 6067 6068 6069 6070
                    break;
                default:
                    goto illegal_op;
                }
                break;
            case 0x1c:
                switch(rm) {
                case 0: /* feni (287 only, just do nop here) */
                    break;
                case 1: /* fdisi (287 only, just do nop here) */
                    break;
                case 2: /* fclex */
B
Blue Swirl 已提交
6071
                    gen_helper_fclex(cpu_env);
B
bellard 已提交
6072 6073
                    break;
                case 3: /* fninit */
B
Blue Swirl 已提交
6074
                    gen_helper_fninit(cpu_env);
B
bellard 已提交
6075 6076 6077 6078 6079 6080 6081 6082
                    break;
                case 4: /* fsetpm (287 only, just do nop here) */
                    break;
                default:
                    goto illegal_op;
                }
                break;
            case 0x1d: /* fucomi */
6083 6084 6085
                if (!(s->cpuid_features & CPUID_CMOV)) {
                    goto illegal_op;
                }
6086
                gen_update_cc_op(s);
B
Blue Swirl 已提交
6087 6088
                gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(opreg));
                gen_helper_fucomi_ST0_FT0(cpu_env);
6089
                set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
6090 6091
                break;
            case 0x1e: /* fcomi */
6092 6093 6094
                if (!(s->cpuid_features & CPUID_CMOV)) {
                    goto illegal_op;
                }
6095
                gen_update_cc_op(s);
B
Blue Swirl 已提交
6096 6097
                gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(opreg));
                gen_helper_fcomi_ST0_FT0(cpu_env);
6098
                set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
6099
                break;
B
bellard 已提交
6100
            case 0x28: /* ffree sti */
B
Blue Swirl 已提交
6101
                gen_helper_ffree_STN(cpu_env, tcg_const_i32(opreg));
6102
                break;
B
bellard 已提交
6103
            case 0x2a: /* fst sti */
B
Blue Swirl 已提交
6104
                gen_helper_fmov_STN_ST0(cpu_env, tcg_const_i32(opreg));
B
bellard 已提交
6105 6106
                break;
            case 0x2b: /* fstp sti */
B
bellard 已提交
6107 6108 6109
            case 0x0b: /* fstp1 sti, undocumented op */
            case 0x3a: /* fstp8 sti, undocumented op */
            case 0x3b: /* fstp9 sti, undocumented op */
B
Blue Swirl 已提交
6110 6111
                gen_helper_fmov_STN_ST0(cpu_env, tcg_const_i32(opreg));
                gen_helper_fpop(cpu_env);
B
bellard 已提交
6112 6113
                break;
            case 0x2c: /* fucom st(i) */
B
Blue Swirl 已提交
6114 6115
                gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(opreg));
                gen_helper_fucom_ST0_FT0(cpu_env);
B
bellard 已提交
6116 6117
                break;
            case 0x2d: /* fucomp st(i) */
B
Blue Swirl 已提交
6118 6119 6120
                gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(opreg));
                gen_helper_fucom_ST0_FT0(cpu_env);
                gen_helper_fpop(cpu_env);
B
bellard 已提交
6121 6122 6123 6124
                break;
            case 0x33: /* de/3 */
                switch(rm) {
                case 1: /* fcompp */
B
Blue Swirl 已提交
6125 6126 6127 6128
                    gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(1));
                    gen_helper_fcom_ST0_FT0(cpu_env);
                    gen_helper_fpop(cpu_env);
                    gen_helper_fpop(cpu_env);
B
bellard 已提交
6129 6130 6131 6132 6133
                    break;
                default:
                    goto illegal_op;
                }
                break;
B
bellard 已提交
6134
            case 0x38: /* ffreep sti, undocumented op */
B
Blue Swirl 已提交
6135 6136
                gen_helper_ffree_STN(cpu_env, tcg_const_i32(opreg));
                gen_helper_fpop(cpu_env);
B
bellard 已提交
6137
                break;
B
bellard 已提交
6138 6139 6140
            case 0x3c: /* df/4 */
                switch(rm) {
                case 0:
B
Blue Swirl 已提交
6141
                    gen_helper_fnstsw(cpu_tmp2_i32, cpu_env);
6142
                    tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
6143
                    gen_op_mov_reg_v(MO_16, R_EAX, cpu_T[0]);
B
bellard 已提交
6144 6145 6146 6147 6148 6149
                    break;
                default:
                    goto illegal_op;
                }
                break;
            case 0x3d: /* fucomip */
6150 6151 6152
                if (!(s->cpuid_features & CPUID_CMOV)) {
                    goto illegal_op;
                }
6153
                gen_update_cc_op(s);
B
Blue Swirl 已提交
6154 6155 6156
                gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(opreg));
                gen_helper_fucomi_ST0_FT0(cpu_env);
                gen_helper_fpop(cpu_env);
6157
                set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
6158 6159
                break;
            case 0x3e: /* fcomip */
6160 6161 6162
                if (!(s->cpuid_features & CPUID_CMOV)) {
                    goto illegal_op;
                }
6163
                gen_update_cc_op(s);
B
Blue Swirl 已提交
6164 6165 6166
                gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(opreg));
                gen_helper_fcomi_ST0_FT0(cpu_env);
                gen_helper_fpop(cpu_env);
6167
                set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
6168
                break;
6169 6170 6171
            case 0x10 ... 0x13: /* fcmovxx */
            case 0x18 ... 0x1b:
                {
B
bellard 已提交
6172
                    int op1, l1;
6173
                    static const uint8_t fcmov_cc[8] = {
6174 6175 6176 6177 6178
                        (JCC_B << 1),
                        (JCC_Z << 1),
                        (JCC_BE << 1),
                        (JCC_P << 1),
                    };
6179 6180 6181 6182

                    if (!(s->cpuid_features & CPUID_CMOV)) {
                        goto illegal_op;
                    }
6183
                    op1 = fcmov_cc[op & 3] | (((op >> 3) & 1) ^ 1);
B
bellard 已提交
6184
                    l1 = gen_new_label();
6185
                    gen_jcc1_noeob(s, op1, l1);
B
Blue Swirl 已提交
6186
                    gen_helper_fmov_ST0_STN(cpu_env, tcg_const_i32(opreg));
B
bellard 已提交
6187
                    gen_set_label(l1);
6188 6189
                }
                break;
B
bellard 已提交
6190 6191 6192 6193 6194 6195 6196 6197 6198 6199
            default:
                goto illegal_op;
            }
        }
        break;
        /************************/
        /* string ops */

    case 0xa4: /* movsS */
    case 0xa5:
6200
        ot = mo_b_d(b, dflag);
B
bellard 已提交
6201 6202 6203 6204 6205 6206
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
            gen_repz_movs(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
        } else {
            gen_movs(s, ot);
        }
        break;
6207

B
bellard 已提交
6208 6209
    case 0xaa: /* stosS */
    case 0xab:
6210
        ot = mo_b_d(b, dflag);
B
bellard 已提交
6211 6212 6213 6214 6215 6216 6217 6218
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
            gen_repz_stos(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
        } else {
            gen_stos(s, ot);
        }
        break;
    case 0xac: /* lodsS */
    case 0xad:
6219
        ot = mo_b_d(b, dflag);
B
bellard 已提交
6220 6221 6222 6223 6224 6225 6226 6227
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
            gen_repz_lods(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
        } else {
            gen_lods(s, ot);
        }
        break;
    case 0xae: /* scasS */
    case 0xaf:
6228
        ot = mo_b_d(b, dflag);
B
bellard 已提交
6229 6230 6231 6232 6233 6234 6235 6236 6237 6238 6239
        if (prefixes & PREFIX_REPNZ) {
            gen_repz_scas(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 1);
        } else if (prefixes & PREFIX_REPZ) {
            gen_repz_scas(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 0);
        } else {
            gen_scas(s, ot);
        }
        break;

    case 0xa6: /* cmpsS */
    case 0xa7:
6240
        ot = mo_b_d(b, dflag);
B
bellard 已提交
6241 6242 6243 6244 6245 6246 6247 6248 6249 6250
        if (prefixes & PREFIX_REPNZ) {
            gen_repz_cmps(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 1);
        } else if (prefixes & PREFIX_REPZ) {
            gen_repz_cmps(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 0);
        } else {
            gen_cmps(s, ot);
        }
        break;
    case 0x6c: /* insS */
    case 0x6d:
6251
        ot = mo_b_d32(b, dflag);
6252
        tcg_gen_ext16u_tl(cpu_T[0], cpu_regs[R_EDX]);
6253 6254
        gen_check_io(s, ot, pc_start - s->cs_base, 
                     SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes) | 4);
6255 6256
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
            gen_repz_ins(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
B
bellard 已提交
6257
        } else {
6258
            gen_ins(s, ot);
P
pbrook 已提交
6259 6260 6261
            if (use_icount) {
                gen_jmp(s, s->pc - s->cs_base);
            }
B
bellard 已提交
6262 6263 6264 6265
        }
        break;
    case 0x6e: /* outsS */
    case 0x6f:
6266
        ot = mo_b_d32(b, dflag);
6267
        tcg_gen_ext16u_tl(cpu_T[0], cpu_regs[R_EDX]);
6268 6269
        gen_check_io(s, ot, pc_start - s->cs_base,
                     svm_is_rep(prefixes) | 4);
6270 6271
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
            gen_repz_outs(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
B
bellard 已提交
6272
        } else {
6273
            gen_outs(s, ot);
P
pbrook 已提交
6274 6275 6276
            if (use_icount) {
                gen_jmp(s, s->pc - s->cs_base);
            }
B
bellard 已提交
6277 6278 6279 6280 6281
        }
        break;

        /************************/
        /* port I/O */
T
ths 已提交
6282

B
bellard 已提交
6283 6284
    case 0xe4:
    case 0xe5:
6285
        ot = mo_b_d32(b, dflag);
6286
        val = cpu_ldub_code(env, s->pc++);
6287 6288
        gen_check_io(s, ot, pc_start - s->cs_base,
                     SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes));
P
pbrook 已提交
6289 6290
        if (use_icount)
            gen_io_start();
6291
        tcg_gen_movi_i32(cpu_tmp2_i32, val);
P
pbrook 已提交
6292
        gen_helper_in_func(ot, cpu_T[1], cpu_tmp2_i32);
6293
        gen_op_mov_reg_v(ot, R_EAX, cpu_T[1]);
P
pbrook 已提交
6294 6295 6296 6297
        if (use_icount) {
            gen_io_end();
            gen_jmp(s, s->pc - s->cs_base);
        }
B
bellard 已提交
6298 6299 6300
        break;
    case 0xe6:
    case 0xe7:
6301
        ot = mo_b_d32(b, dflag);
6302
        val = cpu_ldub_code(env, s->pc++);
6303 6304
        gen_check_io(s, ot, pc_start - s->cs_base,
                     svm_is_rep(prefixes));
6305
        gen_op_mov_v_reg(ot, cpu_T[1], R_EAX);
6306

P
pbrook 已提交
6307 6308
        if (use_icount)
            gen_io_start();
6309
        tcg_gen_movi_i32(cpu_tmp2_i32, val);
6310
        tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[1]);
P
pbrook 已提交
6311
        gen_helper_out_func(ot, cpu_tmp2_i32, cpu_tmp3_i32);
P
pbrook 已提交
6312 6313 6314 6315
        if (use_icount) {
            gen_io_end();
            gen_jmp(s, s->pc - s->cs_base);
        }
B
bellard 已提交
6316 6317 6318
        break;
    case 0xec:
    case 0xed:
6319
        ot = mo_b_d32(b, dflag);
6320
        tcg_gen_ext16u_tl(cpu_T[0], cpu_regs[R_EDX]);
6321 6322
        gen_check_io(s, ot, pc_start - s->cs_base,
                     SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes));
P
pbrook 已提交
6323 6324
        if (use_icount)
            gen_io_start();
6325
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
P
pbrook 已提交
6326
        gen_helper_in_func(ot, cpu_T[1], cpu_tmp2_i32);
6327
        gen_op_mov_reg_v(ot, R_EAX, cpu_T[1]);
P
pbrook 已提交
6328 6329 6330 6331
        if (use_icount) {
            gen_io_end();
            gen_jmp(s, s->pc - s->cs_base);
        }
B
bellard 已提交
6332 6333 6334
        break;
    case 0xee:
    case 0xef:
6335
        ot = mo_b_d32(b, dflag);
6336
        tcg_gen_ext16u_tl(cpu_T[0], cpu_regs[R_EDX]);
6337 6338
        gen_check_io(s, ot, pc_start - s->cs_base,
                     svm_is_rep(prefixes));
6339
        gen_op_mov_v_reg(ot, cpu_T[1], R_EAX);
6340

P
pbrook 已提交
6341 6342
        if (use_icount)
            gen_io_start();
6343 6344
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
        tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[1]);
P
pbrook 已提交
6345
        gen_helper_out_func(ot, cpu_tmp2_i32, cpu_tmp3_i32);
P
pbrook 已提交
6346 6347 6348 6349
        if (use_icount) {
            gen_io_end();
            gen_jmp(s, s->pc - s->cs_base);
        }
B
bellard 已提交
6350 6351 6352 6353 6354
        break;

        /************************/
        /* control */
    case 0xc2: /* ret im */
6355
        val = cpu_ldsw_code(env, s->pc);
B
bellard 已提交
6356
        s->pc += 2;
6357 6358 6359
        ot = gen_pop_T0(s);
        gen_stack_update(s, val + (1 << ot));
        /* Note that gen_pop_T0 uses a zero-extending load.  */
6360
        gen_op_jmp_v(cpu_T[0]);
B
bellard 已提交
6361 6362 6363
        gen_eob(s);
        break;
    case 0xc3: /* ret */
6364 6365 6366
        ot = gen_pop_T0(s);
        gen_pop_update(s, ot);
        /* Note that gen_pop_T0 uses a zero-extending load.  */
6367
        gen_op_jmp_v(cpu_T[0]);
B
bellard 已提交
6368 6369 6370
        gen_eob(s);
        break;
    case 0xca: /* lret im */
6371
        val = cpu_ldsw_code(env, s->pc);
B
bellard 已提交
6372 6373 6374
        s->pc += 2;
    do_lret:
        if (s->pe && !s->vm86) {
6375
            gen_update_cc_op(s);
B
bellard 已提交
6376
            gen_jmp_im(pc_start - s->cs_base);
6377
            gen_helper_lret_protected(cpu_env, tcg_const_i32(dflag - 1),
P
pbrook 已提交
6378
                                      tcg_const_i32(val));
B
bellard 已提交
6379 6380 6381
        } else {
            gen_stack_A0(s);
            /* pop offset */
6382
            gen_op_ld_v(s, dflag, cpu_T[0], cpu_A0);
B
bellard 已提交
6383 6384
            /* NOTE: keeping EIP updated is not a problem in case of
               exception */
6385
            gen_op_jmp_v(cpu_T[0]);
B
bellard 已提交
6386
            /* pop selector */
6387 6388
            gen_op_addl_A0_im(1 << dflag);
            gen_op_ld_v(s, dflag, cpu_T[0], cpu_A0);
6389
            gen_op_movl_seg_T0_vm(R_CS);
B
bellard 已提交
6390
            /* add stack offset */
6391
            gen_stack_update(s, val + (2 << dflag));
B
bellard 已提交
6392 6393 6394 6395 6396 6397 6398
        }
        gen_eob(s);
        break;
    case 0xcb: /* lret */
        val = 0;
        goto do_lret;
    case 0xcf: /* iret */
B
bellard 已提交
6399
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_IRET);
B
bellard 已提交
6400 6401
        if (!s->pe) {
            /* real mode */
6402
            gen_helper_iret_real(cpu_env, tcg_const_i32(dflag - 1));
6403
            set_cc_op(s, CC_OP_EFLAGS);
6404 6405 6406 6407
        } else if (s->vm86) {
            if (s->iopl != 3) {
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
            } else {
6408
                gen_helper_iret_real(cpu_env, tcg_const_i32(dflag - 1));
6409
                set_cc_op(s, CC_OP_EFLAGS);
6410
            }
B
bellard 已提交
6411
        } else {
6412
            gen_update_cc_op(s);
B
bellard 已提交
6413
            gen_jmp_im(pc_start - s->cs_base);
6414
            gen_helper_iret_protected(cpu_env, tcg_const_i32(dflag - 1),
P
pbrook 已提交
6415
                                      tcg_const_i32(s->pc - s->cs_base));
6416
            set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
6417 6418 6419 6420 6421
        }
        gen_eob(s);
        break;
    case 0xe8: /* call im */
        {
6422
            if (dflag != MO_16) {
6423
                tval = (int32_t)insn_get(env, s, MO_32);
6424
            } else {
6425
                tval = (int16_t)insn_get(env, s, MO_16);
6426
            }
B
bellard 已提交
6427
            next_eip = s->pc - s->cs_base;
B
bellard 已提交
6428
            tval += next_eip;
6429
            if (dflag == MO_16) {
B
bellard 已提交
6430
                tval &= 0xffff;
6431
            } else if (!CODE64(s)) {
6432
                tval &= 0xffffffff;
6433
            }
6434
            tcg_gen_movi_tl(cpu_T[0], next_eip);
6435
            gen_push_v(s, cpu_T[0]);
B
bellard 已提交
6436
            gen_jmp(s, tval);
B
bellard 已提交
6437 6438 6439 6440 6441
        }
        break;
    case 0x9a: /* lcall im */
        {
            unsigned int selector, offset;
6442

B
bellard 已提交
6443 6444
            if (CODE64(s))
                goto illegal_op;
6445
            ot = dflag;
6446
            offset = insn_get(env, s, ot);
6447
            selector = insn_get(env, s, MO_16);
6448

6449
            tcg_gen_movi_tl(cpu_T[0], selector);
6450
            tcg_gen_movi_tl(cpu_T[1], offset);
B
bellard 已提交
6451 6452
        }
        goto do_lcall;
B
bellard 已提交
6453
    case 0xe9: /* jmp im */
6454
        if (dflag != MO_16) {
6455
            tval = (int32_t)insn_get(env, s, MO_32);
6456
        } else {
6457
            tval = (int16_t)insn_get(env, s, MO_16);
6458
        }
B
bellard 已提交
6459
        tval += s->pc - s->cs_base;
6460
        if (dflag == MO_16) {
B
bellard 已提交
6461
            tval &= 0xffff;
6462
        } else if (!CODE64(s)) {
6463
            tval &= 0xffffffff;
6464
        }
B
bellard 已提交
6465
        gen_jmp(s, tval);
B
bellard 已提交
6466 6467 6468 6469 6470
        break;
    case 0xea: /* ljmp im */
        {
            unsigned int selector, offset;

B
bellard 已提交
6471 6472
            if (CODE64(s))
                goto illegal_op;
6473
            ot = dflag;
6474
            offset = insn_get(env, s, ot);
6475
            selector = insn_get(env, s, MO_16);
6476

6477
            tcg_gen_movi_tl(cpu_T[0], selector);
6478
            tcg_gen_movi_tl(cpu_T[1], offset);
B
bellard 已提交
6479 6480 6481
        }
        goto do_ljmp;
    case 0xeb: /* jmp Jb */
6482
        tval = (int8_t)insn_get(env, s, MO_8);
B
bellard 已提交
6483
        tval += s->pc - s->cs_base;
6484
        if (dflag == MO_16) {
B
bellard 已提交
6485
            tval &= 0xffff;
6486
        }
B
bellard 已提交
6487
        gen_jmp(s, tval);
B
bellard 已提交
6488 6489
        break;
    case 0x70 ... 0x7f: /* jcc Jb */
6490
        tval = (int8_t)insn_get(env, s, MO_8);
B
bellard 已提交
6491 6492
        goto do_jcc;
    case 0x180 ... 0x18f: /* jcc Jv */
6493
        if (dflag != MO_16) {
6494
            tval = (int32_t)insn_get(env, s, MO_32);
B
bellard 已提交
6495
        } else {
6496
            tval = (int16_t)insn_get(env, s, MO_16);
B
bellard 已提交
6497 6498 6499
        }
    do_jcc:
        next_eip = s->pc - s->cs_base;
B
bellard 已提交
6500
        tval += next_eip;
6501
        if (dflag == MO_16) {
B
bellard 已提交
6502
            tval &= 0xffff;
6503
        }
B
bellard 已提交
6504
        gen_jcc(s, b, tval, next_eip);
B
bellard 已提交
6505 6506 6507
        break;

    case 0x190 ... 0x19f: /* setcc Gv */
6508
        modrm = cpu_ldub_code(env, s->pc++);
6509
        gen_setcc1(s, b, cpu_T[0]);
6510
        gen_ldst_modrm(env, s, modrm, MO_8, OR_TMP0, 1);
B
bellard 已提交
6511 6512
        break;
    case 0x140 ... 0x14f: /* cmov Gv, Ev */
6513 6514 6515
        if (!(s->cpuid_features & CPUID_CMOV)) {
            goto illegal_op;
        }
6516
        ot = dflag;
6517 6518 6519
        modrm = cpu_ldub_code(env, s->pc++);
        reg = ((modrm >> 3) & 7) | rex_r;
        gen_cmovcc1(env, s, ot, b, modrm, reg);
B
bellard 已提交
6520
        break;
6521

B
bellard 已提交
6522 6523 6524
        /************************/
        /* flags */
    case 0x9c: /* pushf */
B
bellard 已提交
6525
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_PUSHF);
B
bellard 已提交
6526 6527 6528
        if (s->vm86 && s->iopl != 3) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
6529
            gen_update_cc_op(s);
6530
            gen_helper_read_eflags(cpu_T[0], cpu_env);
6531
            gen_push_v(s, cpu_T[0]);
B
bellard 已提交
6532 6533 6534
        }
        break;
    case 0x9d: /* popf */
B
bellard 已提交
6535
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_POPF);
B
bellard 已提交
6536 6537 6538
        if (s->vm86 && s->iopl != 3) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
6539
            ot = gen_pop_T0(s);
B
bellard 已提交
6540
            if (s->cpl == 0) {
6541
                if (dflag != MO_16) {
6542 6543 6544 6545 6546
                    gen_helper_write_eflags(cpu_env, cpu_T[0],
                                            tcg_const_i32((TF_MASK | AC_MASK |
                                                           ID_MASK | NT_MASK |
                                                           IF_MASK |
                                                           IOPL_MASK)));
B
bellard 已提交
6547
                } else {
6548 6549 6550 6551 6552
                    gen_helper_write_eflags(cpu_env, cpu_T[0],
                                            tcg_const_i32((TF_MASK | AC_MASK |
                                                           ID_MASK | NT_MASK |
                                                           IF_MASK | IOPL_MASK)
                                                          & 0xffff));
B
bellard 已提交
6553 6554
                }
            } else {
B
bellard 已提交
6555
                if (s->cpl <= s->iopl) {
6556
                    if (dflag != MO_16) {
6557 6558 6559 6560 6561 6562
                        gen_helper_write_eflags(cpu_env, cpu_T[0],
                                                tcg_const_i32((TF_MASK |
                                                               AC_MASK |
                                                               ID_MASK |
                                                               NT_MASK |
                                                               IF_MASK)));
B
bellard 已提交
6563
                    } else {
6564 6565 6566 6567 6568 6569 6570
                        gen_helper_write_eflags(cpu_env, cpu_T[0],
                                                tcg_const_i32((TF_MASK |
                                                               AC_MASK |
                                                               ID_MASK |
                                                               NT_MASK |
                                                               IF_MASK)
                                                              & 0xffff));
B
bellard 已提交
6571
                    }
B
bellard 已提交
6572
                } else {
6573
                    if (dflag != MO_16) {
6574 6575 6576
                        gen_helper_write_eflags(cpu_env, cpu_T[0],
                                           tcg_const_i32((TF_MASK | AC_MASK |
                                                          ID_MASK | NT_MASK)));
B
bellard 已提交
6577
                    } else {
6578 6579 6580 6581
                        gen_helper_write_eflags(cpu_env, cpu_T[0],
                                           tcg_const_i32((TF_MASK | AC_MASK |
                                                          ID_MASK | NT_MASK)
                                                         & 0xffff));
B
bellard 已提交
6582
                    }
B
bellard 已提交
6583 6584
                }
            }
6585
            gen_pop_update(s, ot);
6586
            set_cc_op(s, CC_OP_EFLAGS);
H
H. Peter Anvin 已提交
6587
            /* abort translation because TF/AC flag may change */
B
bellard 已提交
6588
            gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
6589 6590 6591 6592
            gen_eob(s);
        }
        break;
    case 0x9e: /* sahf */
B
bellard 已提交
6593
        if (CODE64(s) && !(s->cpuid_ext3_features & CPUID_EXT3_LAHF_LM))
B
bellard 已提交
6594
            goto illegal_op;
6595
        gen_op_mov_v_reg(MO_8, cpu_T[0], R_AH);
6596
        gen_compute_eflags(s);
6597 6598 6599
        tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, CC_O);
        tcg_gen_andi_tl(cpu_T[0], cpu_T[0], CC_S | CC_Z | CC_A | CC_P | CC_C);
        tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, cpu_T[0]);
B
bellard 已提交
6600 6601
        break;
    case 0x9f: /* lahf */
B
bellard 已提交
6602
        if (CODE64(s) && !(s->cpuid_ext3_features & CPUID_EXT3_LAHF_LM))
B
bellard 已提交
6603
            goto illegal_op;
6604
        gen_compute_eflags(s);
6605
        /* Note: gen_compute_eflags() only gives the condition codes */
6606
        tcg_gen_ori_tl(cpu_T[0], cpu_cc_src, 0x02);
6607
        gen_op_mov_reg_v(MO_8, R_AH, cpu_T[0]);
B
bellard 已提交
6608 6609
        break;
    case 0xf5: /* cmc */
6610
        gen_compute_eflags(s);
6611
        tcg_gen_xori_tl(cpu_cc_src, cpu_cc_src, CC_C);
B
bellard 已提交
6612 6613
        break;
    case 0xf8: /* clc */
6614
        gen_compute_eflags(s);
6615
        tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~CC_C);
B
bellard 已提交
6616 6617
        break;
    case 0xf9: /* stc */
6618
        gen_compute_eflags(s);
6619
        tcg_gen_ori_tl(cpu_cc_src, cpu_cc_src, CC_C);
B
bellard 已提交
6620 6621
        break;
    case 0xfc: /* cld */
6622
        tcg_gen_movi_i32(cpu_tmp2_i32, 1);
6623
        tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, offsetof(CPUX86State, df));
B
bellard 已提交
6624 6625
        break;
    case 0xfd: /* std */
6626
        tcg_gen_movi_i32(cpu_tmp2_i32, -1);
6627
        tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, offsetof(CPUX86State, df));
B
bellard 已提交
6628 6629 6630 6631 6632
        break;

        /************************/
        /* bit operations */
    case 0x1ba: /* bt/bts/btr/btc Gv, im */
6633
        ot = dflag;
6634
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
6635
        op = (modrm >> 3) & 7;
B
bellard 已提交
6636
        mod = (modrm >> 6) & 3;
B
bellard 已提交
6637
        rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
6638
        if (mod != 3) {
B
bellard 已提交
6639
            s->rip_offset = 1;
6640
            gen_lea_modrm(env, s, modrm);
6641
            gen_op_ld_v(s, ot, cpu_T[0], cpu_A0);
B
bellard 已提交
6642
        } else {
6643
            gen_op_mov_v_reg(ot, cpu_T[0], rm);
B
bellard 已提交
6644 6645
        }
        /* load shift */
6646
        val = cpu_ldub_code(env, s->pc++);
6647
        tcg_gen_movi_tl(cpu_T[1], val);
B
bellard 已提交
6648 6649 6650
        if (op < 4)
            goto illegal_op;
        op -= 4;
B
bellard 已提交
6651
        goto bt_op;
B
bellard 已提交
6652 6653 6654 6655 6656 6657 6658 6659 6660 6661 6662 6663
    case 0x1a3: /* bt Gv, Ev */
        op = 0;
        goto do_btx;
    case 0x1ab: /* bts */
        op = 1;
        goto do_btx;
    case 0x1b3: /* btr */
        op = 2;
        goto do_btx;
    case 0x1bb: /* btc */
        op = 3;
    do_btx:
6664
        ot = dflag;
6665
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
6666
        reg = ((modrm >> 3) & 7) | rex_r;
B
bellard 已提交
6667
        mod = (modrm >> 6) & 3;
B
bellard 已提交
6668
        rm = (modrm & 7) | REX_B(s);
6669
        gen_op_mov_v_reg(MO_32, cpu_T[1], reg);
B
bellard 已提交
6670
        if (mod != 3) {
6671
            gen_lea_modrm(env, s, modrm);
B
bellard 已提交
6672
            /* specific case: we need to add a displacement */
B
bellard 已提交
6673 6674 6675 6676
            gen_exts(ot, cpu_T[1]);
            tcg_gen_sari_tl(cpu_tmp0, cpu_T[1], 3 + ot);
            tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, ot);
            tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
6677
            gen_op_ld_v(s, ot, cpu_T[0], cpu_A0);
B
bellard 已提交
6678
        } else {
6679
            gen_op_mov_v_reg(ot, cpu_T[0], rm);
B
bellard 已提交
6680
        }
B
bellard 已提交
6681 6682 6683 6684 6685 6686 6687 6688 6689 6690 6691 6692 6693 6694 6695 6696 6697 6698 6699 6700 6701 6702 6703 6704 6705 6706 6707 6708
    bt_op:
        tcg_gen_andi_tl(cpu_T[1], cpu_T[1], (1 << (3 + ot)) - 1);
        switch(op) {
        case 0:
            tcg_gen_shr_tl(cpu_cc_src, cpu_T[0], cpu_T[1]);
            tcg_gen_movi_tl(cpu_cc_dst, 0);
            break;
        case 1:
            tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]);
            tcg_gen_movi_tl(cpu_tmp0, 1);
            tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]);
            tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
            break;
        case 2:
            tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]);
            tcg_gen_movi_tl(cpu_tmp0, 1);
            tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]);
            tcg_gen_not_tl(cpu_tmp0, cpu_tmp0);
            tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
            break;
        default:
        case 3:
            tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]);
            tcg_gen_movi_tl(cpu_tmp0, 1);
            tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]);
            tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
            break;
        }
6709
        set_cc_op(s, CC_OP_SARB + ot);
B
bellard 已提交
6710
        if (op != 0) {
6711 6712 6713
            if (mod != 3) {
                gen_op_st_v(s, ot, cpu_T[0], cpu_A0);
            } else {
6714
                gen_op_mov_reg_v(ot, rm, cpu_T[0]);
6715
            }
B
bellard 已提交
6716 6717
            tcg_gen_mov_tl(cpu_cc_src, cpu_tmp4);
            tcg_gen_movi_tl(cpu_cc_dst, 0);
B
bellard 已提交
6718 6719
        }
        break;
6720 6721
    case 0x1bc: /* bsf / tzcnt */
    case 0x1bd: /* bsr / lzcnt */
6722
        ot = dflag;
6723 6724 6725 6726 6727 6728 6729 6730 6731 6732 6733 6734 6735 6736 6737 6738 6739
        modrm = cpu_ldub_code(env, s->pc++);
        reg = ((modrm >> 3) & 7) | rex_r;
        gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
        gen_extu(ot, cpu_T[0]);

        /* Note that lzcnt and tzcnt are in different extensions.  */
        if ((prefixes & PREFIX_REPZ)
            && (b & 1
                ? s->cpuid_ext3_features & CPUID_EXT3_ABM
                : s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI1)) {
            int size = 8 << ot;
            tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
            if (b & 1) {
                /* For lzcnt, reduce the target_ulong result by the
                   number of zeros that we expect to find at the top.  */
                gen_helper_clz(cpu_T[0], cpu_T[0]);
                tcg_gen_subi_tl(cpu_T[0], cpu_T[0], TARGET_LONG_BITS - size);
B
bellard 已提交
6740
            } else {
6741 6742 6743 6744 6745
                /* For tzcnt, a zero input must return the operand size:
                   force all bits outside the operand size to 1.  */
                target_ulong mask = (target_ulong)-2 << (size - 1);
                tcg_gen_ori_tl(cpu_T[0], cpu_T[0], mask);
                gen_helper_ctz(cpu_T[0], cpu_T[0]);
B
bellard 已提交
6746
            }
6747 6748 6749 6750 6751 6752 6753 6754 6755 6756 6757 6758 6759 6760 6761 6762 6763 6764 6765 6766 6767 6768 6769
            /* For lzcnt/tzcnt, C and Z bits are defined and are
               related to the result.  */
            gen_op_update1_cc();
            set_cc_op(s, CC_OP_BMILGB + ot);
        } else {
            /* For bsr/bsf, only the Z bit is defined and it is related
               to the input and not the result.  */
            tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
            set_cc_op(s, CC_OP_LOGICB + ot);
            if (b & 1) {
                /* For bsr, return the bit index of the first 1 bit,
                   not the count of leading zeros.  */
                gen_helper_clz(cpu_T[0], cpu_T[0]);
                tcg_gen_xori_tl(cpu_T[0], cpu_T[0], TARGET_LONG_BITS - 1);
            } else {
                gen_helper_ctz(cpu_T[0], cpu_T[0]);
            }
            /* ??? The manual says that the output is undefined when the
               input is zero, but real hardware leaves it unchanged, and
               real programs appear to depend on that.  */
            tcg_gen_movi_tl(cpu_tmp0, 0);
            tcg_gen_movcond_tl(TCG_COND_EQ, cpu_T[0], cpu_cc_dst, cpu_tmp0,
                               cpu_regs[reg], cpu_T[0]);
B
bellard 已提交
6770
        }
6771
        gen_op_mov_reg_v(ot, reg, cpu_T[0]);
B
bellard 已提交
6772 6773 6774 6775
        break;
        /************************/
        /* bcd */
    case 0x27: /* daa */
B
bellard 已提交
6776 6777
        if (CODE64(s))
            goto illegal_op;
6778
        gen_update_cc_op(s);
6779
        gen_helper_daa(cpu_env);
6780
        set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
6781 6782
        break;
    case 0x2f: /* das */
B
bellard 已提交
6783 6784
        if (CODE64(s))
            goto illegal_op;
6785
        gen_update_cc_op(s);
6786
        gen_helper_das(cpu_env);
6787
        set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
6788 6789
        break;
    case 0x37: /* aaa */
B
bellard 已提交
6790 6791
        if (CODE64(s))
            goto illegal_op;
6792
        gen_update_cc_op(s);
6793
        gen_helper_aaa(cpu_env);
6794
        set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
6795 6796
        break;
    case 0x3f: /* aas */
B
bellard 已提交
6797 6798
        if (CODE64(s))
            goto illegal_op;
6799
        gen_update_cc_op(s);
6800
        gen_helper_aas(cpu_env);
6801
        set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
6802 6803
        break;
    case 0xd4: /* aam */
B
bellard 已提交
6804 6805
        if (CODE64(s))
            goto illegal_op;
6806
        val = cpu_ldub_code(env, s->pc++);
6807 6808 6809
        if (val == 0) {
            gen_exception(s, EXCP00_DIVZ, pc_start - s->cs_base);
        } else {
6810
            gen_helper_aam(cpu_env, tcg_const_i32(val));
6811
            set_cc_op(s, CC_OP_LOGICB);
6812
        }
B
bellard 已提交
6813 6814
        break;
    case 0xd5: /* aad */
B
bellard 已提交
6815 6816
        if (CODE64(s))
            goto illegal_op;
6817
        val = cpu_ldub_code(env, s->pc++);
6818
        gen_helper_aad(cpu_env, tcg_const_i32(val));
6819
        set_cc_op(s, CC_OP_LOGICB);
B
bellard 已提交
6820 6821 6822 6823
        break;
        /************************/
        /* misc */
    case 0x90: /* nop */
6824
        /* XXX: correct lock test for all insn */
R
Richard Henderson 已提交
6825
        if (prefixes & PREFIX_LOCK) {
6826
            goto illegal_op;
R
Richard Henderson 已提交
6827 6828 6829 6830 6831
        }
        /* If REX_B is set, then this is xchg eax, r8d, not a nop.  */
        if (REX_B(s)) {
            goto do_xchg_reg_eax;
        }
T
ths 已提交
6832
        if (prefixes & PREFIX_REPZ) {
6833 6834 6835 6836
            gen_update_cc_op(s);
            gen_jmp_im(pc_start - s->cs_base);
            gen_helper_pause(cpu_env, tcg_const_i32(s->pc - pc_start));
            s->is_jmp = DISAS_TB_JUMP;
T
ths 已提交
6837
        }
B
bellard 已提交
6838 6839
        break;
    case 0x9b: /* fwait */
6840
        if ((s->flags & (HF_MP_MASK | HF_TS_MASK)) ==
B
bellard 已提交
6841 6842
            (HF_MP_MASK | HF_TS_MASK)) {
            gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
B
bellard 已提交
6843
        } else {
6844
            gen_update_cc_op(s);
B
bellard 已提交
6845
            gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
6846
            gen_helper_fwait(cpu_env);
B
bellard 已提交
6847
        }
B
bellard 已提交
6848 6849 6850 6851 6852
        break;
    case 0xcc: /* int3 */
        gen_interrupt(s, EXCP03_INT3, pc_start - s->cs_base, s->pc - s->cs_base);
        break;
    case 0xcd: /* int N */
6853
        val = cpu_ldub_code(env, s->pc++);
6854
        if (s->vm86 && s->iopl != 3) {
6855
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6856 6857 6858
        } else {
            gen_interrupt(s, val, pc_start - s->cs_base, s->pc - s->cs_base);
        }
B
bellard 已提交
6859 6860
        break;
    case 0xce: /* into */
B
bellard 已提交
6861 6862
        if (CODE64(s))
            goto illegal_op;
6863
        gen_update_cc_op(s);
6864
        gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
6865
        gen_helper_into(cpu_env, tcg_const_i32(s->pc - pc_start));
B
bellard 已提交
6866
        break;
A
aurel32 已提交
6867
#ifdef WANT_ICEBP
B
bellard 已提交
6868
    case 0xf1: /* icebp (undocumented, exits to external debugger) */
B
bellard 已提交
6869
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_ICEBP);
6870
#if 1
B
bellard 已提交
6871
        gen_debug(s, pc_start - s->cs_base);
6872 6873
#else
        /* start debug */
6874
        tb_flush(env);
6875
        qemu_set_log(CPU_LOG_INT | CPU_LOG_TB_IN_ASM);
6876
#endif
B
bellard 已提交
6877
        break;
A
aurel32 已提交
6878
#endif
B
bellard 已提交
6879 6880 6881
    case 0xfa: /* cli */
        if (!s->vm86) {
            if (s->cpl <= s->iopl) {
6882
                gen_helper_cli(cpu_env);
B
bellard 已提交
6883 6884 6885 6886 6887
            } else {
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
            }
        } else {
            if (s->iopl == 3) {
6888
                gen_helper_cli(cpu_env);
B
bellard 已提交
6889 6890 6891 6892 6893 6894 6895 6896 6897
            } else {
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
            }
        }
        break;
    case 0xfb: /* sti */
        if (!s->vm86) {
            if (s->cpl <= s->iopl) {
            gen_sti:
6898
                gen_helper_sti(cpu_env);
B
bellard 已提交
6899
                /* interruptions are enabled only the first insn after sti */
6900 6901 6902
                /* If several instructions disable interrupts, only the
                   _first_ does it */
                if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
6903
                    gen_helper_set_inhibit_irq(cpu_env);
B
bellard 已提交
6904
                /* give a chance to handle pending irqs */
B
bellard 已提交
6905
                gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
6906 6907 6908 6909 6910 6911 6912 6913 6914 6915 6916 6917 6918
                gen_eob(s);
            } else {
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
            }
        } else {
            if (s->iopl == 3) {
                goto gen_sti;
            } else {
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
            }
        }
        break;
    case 0x62: /* bound */
B
bellard 已提交
6919 6920
        if (CODE64(s))
            goto illegal_op;
6921
        ot = dflag;
6922
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
6923 6924 6925 6926
        reg = (modrm >> 3) & 7;
        mod = (modrm >> 6) & 3;
        if (mod == 3)
            goto illegal_op;
6927
        gen_op_mov_v_reg(ot, cpu_T[0], reg);
6928
        gen_lea_modrm(env, s, modrm);
B
bellard 已提交
6929
        gen_jmp_im(pc_start - s->cs_base);
6930
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6931
        if (ot == MO_16) {
B
Blue Swirl 已提交
6932 6933 6934 6935
            gen_helper_boundw(cpu_env, cpu_A0, cpu_tmp2_i32);
        } else {
            gen_helper_boundl(cpu_env, cpu_A0, cpu_tmp2_i32);
        }
B
bellard 已提交
6936 6937
        break;
    case 0x1c8 ... 0x1cf: /* bswap reg */
B
bellard 已提交
6938 6939
        reg = (b & 7) | REX_B(s);
#ifdef TARGET_X86_64
6940
        if (dflag == MO_64) {
6941
            gen_op_mov_v_reg(MO_64, cpu_T[0], reg);
A
aurel32 已提交
6942
            tcg_gen_bswap64_i64(cpu_T[0], cpu_T[0]);
6943
            gen_op_mov_reg_v(MO_64, reg, cpu_T[0]);
6944
        } else
6945
#endif
B
bellard 已提交
6946
        {
6947
            gen_op_mov_v_reg(MO_32, cpu_T[0], reg);
6948 6949
            tcg_gen_ext32u_tl(cpu_T[0], cpu_T[0]);
            tcg_gen_bswap32_tl(cpu_T[0], cpu_T[0]);
6950
            gen_op_mov_reg_v(MO_32, reg, cpu_T[0]);
B
bellard 已提交
6951
        }
B
bellard 已提交
6952 6953
        break;
    case 0xd6: /* salc */
B
bellard 已提交
6954 6955
        if (CODE64(s))
            goto illegal_op;
6956
        gen_compute_eflags_c(s, cpu_T[0]);
6957
        tcg_gen_neg_tl(cpu_T[0], cpu_T[0]);
6958
        gen_op_mov_reg_v(MO_8, R_EAX, cpu_T[0]);
B
bellard 已提交
6959 6960 6961 6962 6963
        break;
    case 0xe0: /* loopnz */
    case 0xe1: /* loopz */
    case 0xe2: /* loop */
    case 0xe3: /* jecxz */
B
bellard 已提交
6964
        {
6965
            int l1, l2, l3;
B
bellard 已提交
6966

6967
            tval = (int8_t)insn_get(env, s, MO_8);
B
bellard 已提交
6968 6969
            next_eip = s->pc - s->cs_base;
            tval += next_eip;
6970
            if (dflag == MO_16) {
B
bellard 已提交
6971
                tval &= 0xffff;
6972
            }
6973

B
bellard 已提交
6974 6975
            l1 = gen_new_label();
            l2 = gen_new_label();
6976
            l3 = gen_new_label();
B
bellard 已提交
6977
            b &= 3;
6978 6979 6980
            switch(b) {
            case 0: /* loopnz */
            case 1: /* loopz */
6981 6982
                gen_op_add_reg_im(s->aflag, R_ECX, -1);
                gen_op_jz_ecx(s->aflag, l3);
6983
                gen_jcc1(s, (JCC_Z << 1) | (b ^ 1), l1);
6984 6985
                break;
            case 2: /* loop */
6986 6987
                gen_op_add_reg_im(s->aflag, R_ECX, -1);
                gen_op_jnz_ecx(s->aflag, l1);
6988 6989 6990
                break;
            default:
            case 3: /* jcxz */
6991
                gen_op_jz_ecx(s->aflag, l1);
6992
                break;
B
bellard 已提交
6993 6994
            }

6995
            gen_set_label(l3);
B
bellard 已提交
6996
            gen_jmp_im(next_eip);
6997
            tcg_gen_br(l2);
6998

B
bellard 已提交
6999 7000 7001 7002 7003
            gen_set_label(l1);
            gen_jmp_im(tval);
            gen_set_label(l2);
            gen_eob(s);
        }
B
bellard 已提交
7004 7005 7006 7007 7008 7009
        break;
    case 0x130: /* wrmsr */
    case 0x132: /* rdmsr */
        if (s->cpl != 0) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
7010
            gen_update_cc_op(s);
B
bellard 已提交
7011
            gen_jmp_im(pc_start - s->cs_base);
T
ths 已提交
7012
            if (b & 2) {
B
Blue Swirl 已提交
7013
                gen_helper_rdmsr(cpu_env);
T
ths 已提交
7014
            } else {
B
Blue Swirl 已提交
7015
                gen_helper_wrmsr(cpu_env);
T
ths 已提交
7016
            }
B
bellard 已提交
7017 7018 7019
        }
        break;
    case 0x131: /* rdtsc */
7020
        gen_update_cc_op(s);
B
bellard 已提交
7021
        gen_jmp_im(pc_start - s->cs_base);
P
pbrook 已提交
7022 7023
        if (use_icount)
            gen_io_start();
B
Blue Swirl 已提交
7024
        gen_helper_rdtsc(cpu_env);
P
pbrook 已提交
7025 7026 7027 7028
        if (use_icount) {
            gen_io_end();
            gen_jmp(s, s->pc - s->cs_base);
        }
B
bellard 已提交
7029
        break;
7030
    case 0x133: /* rdpmc */
7031
        gen_update_cc_op(s);
7032
        gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
7033
        gen_helper_rdpmc(cpu_env);
7034
        break;
7035
    case 0x134: /* sysenter */
7036
        /* For Intel SYSENTER is valid on 64-bit */
7037
        if (CODE64(s) && env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1)
B
bellard 已提交
7038
            goto illegal_op;
7039 7040 7041
        if (!s->pe) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
J
Jun Koi 已提交
7042
            gen_update_cc_op(s);
B
bellard 已提交
7043
            gen_jmp_im(pc_start - s->cs_base);
7044
            gen_helper_sysenter(cpu_env);
7045 7046 7047 7048
            gen_eob(s);
        }
        break;
    case 0x135: /* sysexit */
7049
        /* For Intel SYSEXIT is valid on 64-bit */
7050
        if (CODE64(s) && env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1)
B
bellard 已提交
7051
            goto illegal_op;
7052 7053 7054
        if (!s->pe) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
J
Jun Koi 已提交
7055
            gen_update_cc_op(s);
B
bellard 已提交
7056
            gen_jmp_im(pc_start - s->cs_base);
7057
            gen_helper_sysexit(cpu_env, tcg_const_i32(dflag - 1));
7058 7059 7060
            gen_eob(s);
        }
        break;
B
bellard 已提交
7061 7062 7063
#ifdef TARGET_X86_64
    case 0x105: /* syscall */
        /* XXX: is it usable in real mode ? */
J
Jun Koi 已提交
7064
        gen_update_cc_op(s);
B
bellard 已提交
7065
        gen_jmp_im(pc_start - s->cs_base);
7066
        gen_helper_syscall(cpu_env, tcg_const_i32(s->pc - pc_start));
B
bellard 已提交
7067 7068 7069 7070 7071 7072
        gen_eob(s);
        break;
    case 0x107: /* sysret */
        if (!s->pe) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
J
Jun Koi 已提交
7073
            gen_update_cc_op(s);
B
bellard 已提交
7074
            gen_jmp_im(pc_start - s->cs_base);
7075
            gen_helper_sysret(cpu_env, tcg_const_i32(dflag - 1));
7076
            /* condition codes are modified only in long mode */
7077 7078 7079
            if (s->lma) {
                set_cc_op(s, CC_OP_EFLAGS);
            }
B
bellard 已提交
7080 7081 7082 7083
            gen_eob(s);
        }
        break;
#endif
B
bellard 已提交
7084
    case 0x1a2: /* cpuid */
7085
        gen_update_cc_op(s);
B
bellard 已提交
7086
        gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
7087
        gen_helper_cpuid(cpu_env);
B
bellard 已提交
7088 7089 7090 7091 7092
        break;
    case 0xf4: /* hlt */
        if (s->cpl != 0) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
7093
            gen_update_cc_op(s);
7094
            gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
7095
            gen_helper_hlt(cpu_env, tcg_const_i32(s->pc - pc_start));
J
Jun Koi 已提交
7096
            s->is_jmp = DISAS_TB_JUMP;
B
bellard 已提交
7097 7098 7099
        }
        break;
    case 0x100:
7100
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
7101 7102 7103 7104
        mod = (modrm >> 6) & 3;
        op = (modrm >> 3) & 7;
        switch(op) {
        case 0: /* sldt */
7105 7106
            if (!s->pe || s->vm86)
                goto illegal_op;
B
bellard 已提交
7107
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_LDTR_READ);
B
bellard 已提交
7108
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,ldt.selector));
7109
            ot = mod == 3 ? dflag : MO_16;
7110
            gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 1);
B
bellard 已提交
7111 7112
            break;
        case 2: /* lldt */
7113 7114
            if (!s->pe || s->vm86)
                goto illegal_op;
B
bellard 已提交
7115 7116 7117
            if (s->cpl != 0) {
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
            } else {
B
bellard 已提交
7118
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_LDTR_WRITE);
7119
                gen_ldst_modrm(env, s, modrm, MO_16, OR_TMP0, 0);
B
bellard 已提交
7120
                gen_jmp_im(pc_start - s->cs_base);
7121
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
7122
                gen_helper_lldt(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
7123 7124 7125
            }
            break;
        case 1: /* str */
7126 7127
            if (!s->pe || s->vm86)
                goto illegal_op;
B
bellard 已提交
7128
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_TR_READ);
B
bellard 已提交
7129
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,tr.selector));
7130
            ot = mod == 3 ? dflag : MO_16;
7131
            gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 1);
B
bellard 已提交
7132 7133
            break;
        case 3: /* ltr */
7134 7135
            if (!s->pe || s->vm86)
                goto illegal_op;
B
bellard 已提交
7136 7137 7138
            if (s->cpl != 0) {
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
            } else {
B
bellard 已提交
7139
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_TR_WRITE);
7140
                gen_ldst_modrm(env, s, modrm, MO_16, OR_TMP0, 0);
B
bellard 已提交
7141
                gen_jmp_im(pc_start - s->cs_base);
7142
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
7143
                gen_helper_ltr(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
7144 7145 7146 7147
            }
            break;
        case 4: /* verr */
        case 5: /* verw */
7148 7149
            if (!s->pe || s->vm86)
                goto illegal_op;
7150
            gen_ldst_modrm(env, s, modrm, MO_16, OR_TMP0, 0);
7151
            gen_update_cc_op(s);
7152 7153 7154 7155 7156
            if (op == 4) {
                gen_helper_verr(cpu_env, cpu_T[0]);
            } else {
                gen_helper_verw(cpu_env, cpu_T[0]);
            }
7157
            set_cc_op(s, CC_OP_EFLAGS);
7158
            break;
B
bellard 已提交
7159 7160 7161 7162 7163
        default:
            goto illegal_op;
        }
        break;
    case 0x101:
7164
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
7165 7166
        mod = (modrm >> 6) & 3;
        op = (modrm >> 3) & 7;
B
bellard 已提交
7167
        rm = modrm & 7;
B
bellard 已提交
7168 7169 7170 7171
        switch(op) {
        case 0: /* sgdt */
            if (mod == 3)
                goto illegal_op;
B
bellard 已提交
7172
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_GDTR_READ);
7173
            gen_lea_modrm(env, s, modrm);
B
bellard 已提交
7174
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, gdt.limit));
7175
            gen_op_st_v(s, MO_16, cpu_T[0], cpu_A0);
7176
            gen_add_A0_im(s, 2);
B
bellard 已提交
7177
            tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, gdt.base));
7178
            if (dflag == MO_16) {
7179 7180
                tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xffffff);
            }
7181
            gen_op_st_v(s, CODE64(s) + MO_32, cpu_T[0], cpu_A0);
B
bellard 已提交
7182
            break;
B
bellard 已提交
7183 7184 7185 7186 7187 7188 7189
        case 1:
            if (mod == 3) {
                switch (rm) {
                case 0: /* monitor */
                    if (!(s->cpuid_ext_features & CPUID_EXT_MONITOR) ||
                        s->cpl != 0)
                        goto illegal_op;
7190
                    gen_update_cc_op(s);
B
bellard 已提交
7191
                    gen_jmp_im(pc_start - s->cs_base);
7192 7193
                    tcg_gen_mov_tl(cpu_A0, cpu_regs[R_EAX]);
                    gen_extu(s->aflag, cpu_A0);
B
bellard 已提交
7194
                    gen_add_A0_ds_seg(s);
B
Blue Swirl 已提交
7195
                    gen_helper_monitor(cpu_env, cpu_A0);
B
bellard 已提交
7196 7197 7198 7199 7200
                    break;
                case 1: /* mwait */
                    if (!(s->cpuid_ext_features & CPUID_EXT_MONITOR) ||
                        s->cpl != 0)
                        goto illegal_op;
J
Jun Koi 已提交
7201
                    gen_update_cc_op(s);
7202
                    gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
7203
                    gen_helper_mwait(cpu_env, tcg_const_i32(s->pc - pc_start));
B
bellard 已提交
7204 7205
                    gen_eob(s);
                    break;
H
H. Peter Anvin 已提交
7206 7207 7208 7209 7210 7211 7212 7213 7214 7215 7216 7217 7218 7219 7220 7221 7222 7223
                case 2: /* clac */
                    if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_SMAP) ||
                        s->cpl != 0) {
                        goto illegal_op;
                    }
                    gen_helper_clac(cpu_env);
                    gen_jmp_im(s->pc - s->cs_base);
                    gen_eob(s);
                    break;
                case 3: /* stac */
                    if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_SMAP) ||
                        s->cpl != 0) {
                        goto illegal_op;
                    }
                    gen_helper_stac(cpu_env);
                    gen_jmp_im(s->pc - s->cs_base);
                    gen_eob(s);
                    break;
B
bellard 已提交
7224 7225 7226 7227
                default:
                    goto illegal_op;
                }
            } else { /* sidt */
B
bellard 已提交
7228
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_IDTR_READ);
7229
                gen_lea_modrm(env, s, modrm);
B
bellard 已提交
7230
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, idt.limit));
7231
                gen_op_st_v(s, MO_16, cpu_T[0], cpu_A0);
B
bellard 已提交
7232
                gen_add_A0_im(s, 2);
B
bellard 已提交
7233
                tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, idt.base));
7234
                if (dflag == MO_16) {
7235 7236
                    tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xffffff);
                }
7237
                gen_op_st_v(s, CODE64(s) + MO_32, cpu_T[0], cpu_A0);
B
bellard 已提交
7238 7239
            }
            break;
B
bellard 已提交
7240 7241
        case 2: /* lgdt */
        case 3: /* lidt */
T
ths 已提交
7242
            if (mod == 3) {
7243
                gen_update_cc_op(s);
B
bellard 已提交
7244
                gen_jmp_im(pc_start - s->cs_base);
T
ths 已提交
7245 7246
                switch(rm) {
                case 0: /* VMRUN */
B
bellard 已提交
7247 7248 7249 7250
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
                        goto illegal_op;
                    if (s->cpl != 0) {
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
T
ths 已提交
7251
                        break;
B
bellard 已提交
7252
                    } else {
7253
                        gen_helper_vmrun(cpu_env, tcg_const_i32(s->aflag - 1),
P
pbrook 已提交
7254
                                         tcg_const_i32(s->pc - pc_start));
7255
                        tcg_gen_exit_tb(0);
J
Jun Koi 已提交
7256
                        s->is_jmp = DISAS_TB_JUMP;
B
bellard 已提交
7257
                    }
T
ths 已提交
7258 7259
                    break;
                case 1: /* VMMCALL */
B
bellard 已提交
7260 7261
                    if (!(s->flags & HF_SVME_MASK))
                        goto illegal_op;
B
Blue Swirl 已提交
7262
                    gen_helper_vmmcall(cpu_env);
T
ths 已提交
7263 7264
                    break;
                case 2: /* VMLOAD */
B
bellard 已提交
7265 7266 7267 7268 7269 7270
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
                        goto illegal_op;
                    if (s->cpl != 0) {
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
                        break;
                    } else {
7271
                        gen_helper_vmload(cpu_env, tcg_const_i32(s->aflag - 1));
B
bellard 已提交
7272
                    }
T
ths 已提交
7273 7274
                    break;
                case 3: /* VMSAVE */
B
bellard 已提交
7275 7276 7277 7278 7279 7280
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
                        goto illegal_op;
                    if (s->cpl != 0) {
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
                        break;
                    } else {
7281
                        gen_helper_vmsave(cpu_env, tcg_const_i32(s->aflag - 1));
B
bellard 已提交
7282
                    }
T
ths 已提交
7283 7284
                    break;
                case 4: /* STGI */
B
bellard 已提交
7285 7286 7287 7288 7289 7290 7291 7292
                    if ((!(s->flags & HF_SVME_MASK) &&
                         !(s->cpuid_ext3_features & CPUID_EXT3_SKINIT)) || 
                        !s->pe)
                        goto illegal_op;
                    if (s->cpl != 0) {
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
                        break;
                    } else {
B
Blue Swirl 已提交
7293
                        gen_helper_stgi(cpu_env);
B
bellard 已提交
7294
                    }
T
ths 已提交
7295 7296
                    break;
                case 5: /* CLGI */
B
bellard 已提交
7297 7298 7299 7300 7301 7302
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
                        goto illegal_op;
                    if (s->cpl != 0) {
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
                        break;
                    } else {
B
Blue Swirl 已提交
7303
                        gen_helper_clgi(cpu_env);
B
bellard 已提交
7304
                    }
T
ths 已提交
7305 7306
                    break;
                case 6: /* SKINIT */
B
bellard 已提交
7307 7308 7309 7310
                    if ((!(s->flags & HF_SVME_MASK) && 
                         !(s->cpuid_ext3_features & CPUID_EXT3_SKINIT)) || 
                        !s->pe)
                        goto illegal_op;
B
Blue Swirl 已提交
7311
                    gen_helper_skinit(cpu_env);
T
ths 已提交
7312 7313
                    break;
                case 7: /* INVLPGA */
B
bellard 已提交
7314 7315 7316 7317 7318 7319
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
                        goto illegal_op;
                    if (s->cpl != 0) {
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
                        break;
                    } else {
7320 7321
                        gen_helper_invlpga(cpu_env,
                                           tcg_const_i32(s->aflag - 1));
B
bellard 已提交
7322
                    }
T
ths 已提交
7323 7324 7325 7326 7327
                    break;
                default:
                    goto illegal_op;
                }
            } else if (s->cpl != 0) {
B
bellard 已提交
7328 7329
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
            } else {
B
bellard 已提交
7330 7331
                gen_svm_check_intercept(s, pc_start,
                                        op==2 ? SVM_EXIT_GDTR_WRITE : SVM_EXIT_IDTR_WRITE);
7332
                gen_lea_modrm(env, s, modrm);
7333
                gen_op_ld_v(s, MO_16, cpu_T[1], cpu_A0);
7334
                gen_add_A0_im(s, 2);
7335
                gen_op_ld_v(s, CODE64(s) + MO_32, cpu_T[0], cpu_A0);
7336
                if (dflag == MO_16) {
7337 7338
                    tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xffffff);
                }
B
bellard 已提交
7339
                if (op == 2) {
B
bellard 已提交
7340 7341
                    tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,gdt.base));
                    tcg_gen_st32_tl(cpu_T[1], cpu_env, offsetof(CPUX86State,gdt.limit));
B
bellard 已提交
7342
                } else {
B
bellard 已提交
7343 7344
                    tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,idt.base));
                    tcg_gen_st32_tl(cpu_T[1], cpu_env, offsetof(CPUX86State,idt.limit));
B
bellard 已提交
7345 7346 7347 7348
                }
            }
            break;
        case 4: /* smsw */
B
bellard 已提交
7349
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_READ_CR0);
7350
#if defined TARGET_X86_64 && defined HOST_WORDS_BIGENDIAN
7351 7352
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,cr[0]) + 4);
#else
B
bellard 已提交
7353
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,cr[0]));
7354
#endif
7355
            gen_ldst_modrm(env, s, modrm, MO_16, OR_TMP0, 1);
B
bellard 已提交
7356 7357 7358 7359 7360
            break;
        case 6: /* lmsw */
            if (s->cpl != 0) {
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
            } else {
B
bellard 已提交
7361
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_CR0);
7362
                gen_ldst_modrm(env, s, modrm, MO_16, OR_TMP0, 0);
B
Blue Swirl 已提交
7363
                gen_helper_lmsw(cpu_env, cpu_T[0]);
B
bellard 已提交
7364
                gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
7365
                gen_eob(s);
B
bellard 已提交
7366 7367
            }
            break;
A
Andre Przywara 已提交
7368 7369 7370 7371 7372
        case 7:
            if (mod != 3) { /* invlpg */
                if (s->cpl != 0) {
                    gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
                } else {
7373
                    gen_update_cc_op(s);
A
Andre Przywara 已提交
7374
                    gen_jmp_im(pc_start - s->cs_base);
7375
                    gen_lea_modrm(env, s, modrm);
B
Blue Swirl 已提交
7376
                    gen_helper_invlpg(cpu_env, cpu_A0);
A
Andre Przywara 已提交
7377 7378 7379
                    gen_jmp_im(s->pc - s->cs_base);
                    gen_eob(s);
                }
B
bellard 已提交
7380
            } else {
A
Andre Przywara 已提交
7381 7382
                switch (rm) {
                case 0: /* swapgs */
B
bellard 已提交
7383
#ifdef TARGET_X86_64
A
Andre Przywara 已提交
7384 7385 7386 7387 7388 7389 7390 7391 7392 7393 7394 7395 7396
                    if (CODE64(s)) {
                        if (s->cpl != 0) {
                            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
                        } else {
                            tcg_gen_ld_tl(cpu_T[0], cpu_env,
                                offsetof(CPUX86State,segs[R_GS].base));
                            tcg_gen_ld_tl(cpu_T[1], cpu_env,
                                offsetof(CPUX86State,kernelgsbase));
                            tcg_gen_st_tl(cpu_T[1], cpu_env,
                                offsetof(CPUX86State,segs[R_GS].base));
                            tcg_gen_st_tl(cpu_T[0], cpu_env,
                                offsetof(CPUX86State,kernelgsbase));
                        }
7397
                    } else
B
bellard 已提交
7398 7399 7400 7401
#endif
                    {
                        goto illegal_op;
                    }
A
Andre Przywara 已提交
7402 7403 7404 7405
                    break;
                case 1: /* rdtscp */
                    if (!(s->cpuid_ext2_features & CPUID_EXT2_RDTSCP))
                        goto illegal_op;
7406
                    gen_update_cc_op(s);
B
bellard 已提交
7407
                    gen_jmp_im(pc_start - s->cs_base);
A
Andre Przywara 已提交
7408 7409
                    if (use_icount)
                        gen_io_start();
B
Blue Swirl 已提交
7410
                    gen_helper_rdtscp(cpu_env);
A
Andre Przywara 已提交
7411 7412 7413 7414 7415 7416 7417
                    if (use_icount) {
                        gen_io_end();
                        gen_jmp(s, s->pc - s->cs_base);
                    }
                    break;
                default:
                    goto illegal_op;
B
bellard 已提交
7418
                }
B
bellard 已提交
7419 7420 7421 7422 7423 7424
            }
            break;
        default:
            goto illegal_op;
        }
        break;
7425 7426 7427 7428 7429
    case 0x108: /* invd */
    case 0x109: /* wbinvd */
        if (s->cpl != 0) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
B
bellard 已提交
7430
            gen_svm_check_intercept(s, pc_start, (b & 2) ? SVM_EXIT_INVD : SVM_EXIT_WBINVD);
7431 7432 7433
            /* nothing to do */
        }
        break;
B
bellard 已提交
7434 7435 7436 7437 7438
    case 0x63: /* arpl or movslS (x86_64) */
#ifdef TARGET_X86_64
        if (CODE64(s)) {
            int d_ot;
            /* d_ot is the size of destination */
7439
            d_ot = dflag;
B
bellard 已提交
7440

7441
            modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
7442 7443 7444
            reg = ((modrm >> 3) & 7) | rex_r;
            mod = (modrm >> 6) & 3;
            rm = (modrm & 7) | REX_B(s);
7445

B
bellard 已提交
7446
            if (mod == 3) {
7447
                gen_op_mov_v_reg(MO_32, cpu_T[0], rm);
B
bellard 已提交
7448
                /* sign extend */
7449
                if (d_ot == MO_64) {
B
bellard 已提交
7450
                    tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
7451
                }
7452
                gen_op_mov_reg_v(d_ot, reg, cpu_T[0]);
B
bellard 已提交
7453
            } else {
7454
                gen_lea_modrm(env, s, modrm);
R
Richard Henderson 已提交
7455
                gen_op_ld_v(s, MO_32 | MO_SIGN, cpu_T[0], cpu_A0);
7456
                gen_op_mov_reg_v(d_ot, reg, cpu_T[0]);
B
bellard 已提交
7457
            }
7458
        } else
B
bellard 已提交
7459 7460
#endif
        {
7461
            int label1;
L
Laurent Desnogues 已提交
7462
            TCGv t0, t1, t2, a0;
7463

B
bellard 已提交
7464 7465
            if (!s->pe || s->vm86)
                goto illegal_op;
P
pbrook 已提交
7466 7467 7468
            t0 = tcg_temp_local_new();
            t1 = tcg_temp_local_new();
            t2 = tcg_temp_local_new();
7469
            ot = MO_16;
7470
            modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
7471 7472 7473 7474
            reg = (modrm >> 3) & 7;
            mod = (modrm >> 6) & 3;
            rm = modrm & 7;
            if (mod != 3) {
7475
                gen_lea_modrm(env, s, modrm);
7476
                gen_op_ld_v(s, ot, t0, cpu_A0);
L
Laurent Desnogues 已提交
7477 7478
                a0 = tcg_temp_local_new();
                tcg_gen_mov_tl(a0, cpu_A0);
B
bellard 已提交
7479
            } else {
7480
                gen_op_mov_v_reg(ot, t0, rm);
L
Laurent Desnogues 已提交
7481
                TCGV_UNUSED(a0);
B
bellard 已提交
7482
            }
7483 7484 7485 7486
            gen_op_mov_v_reg(ot, t1, reg);
            tcg_gen_andi_tl(cpu_tmp0, t0, 3);
            tcg_gen_andi_tl(t1, t1, 3);
            tcg_gen_movi_tl(t2, 0);
7487
            label1 = gen_new_label();
7488 7489 7490 7491
            tcg_gen_brcond_tl(TCG_COND_GE, cpu_tmp0, t1, label1);
            tcg_gen_andi_tl(t0, t0, ~3);
            tcg_gen_or_tl(t0, t0, t1);
            tcg_gen_movi_tl(t2, CC_Z);
7492
            gen_set_label(label1);
B
bellard 已提交
7493
            if (mod != 3) {
7494
                gen_op_st_v(s, ot, t0, a0);
L
Laurent Desnogues 已提交
7495 7496
                tcg_temp_free(a0);
           } else {
7497
                gen_op_mov_reg_v(ot, rm, t0);
B
bellard 已提交
7498
            }
7499
            gen_compute_eflags(s);
7500
            tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~CC_Z);
7501 7502 7503 7504
            tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t2);
            tcg_temp_free(t0);
            tcg_temp_free(t1);
            tcg_temp_free(t2);
7505 7506
        }
        break;
B
bellard 已提交
7507 7508
    case 0x102: /* lar */
    case 0x103: /* lsl */
7509 7510
        {
            int label1;
7511
            TCGv t0;
7512 7513
            if (!s->pe || s->vm86)
                goto illegal_op;
7514
            ot = dflag != MO_16 ? MO_32 : MO_16;
7515
            modrm = cpu_ldub_code(env, s->pc++);
7516
            reg = ((modrm >> 3) & 7) | rex_r;
7517
            gen_ldst_modrm(env, s, modrm, MO_16, OR_TMP0, 0);
P
pbrook 已提交
7518
            t0 = tcg_temp_local_new();
7519
            gen_update_cc_op(s);
7520 7521 7522 7523 7524
            if (b == 0x102) {
                gen_helper_lar(t0, cpu_env, cpu_T[0]);
            } else {
                gen_helper_lsl(t0, cpu_env, cpu_T[0]);
            }
7525 7526
            tcg_gen_andi_tl(cpu_tmp0, cpu_cc_src, CC_Z);
            label1 = gen_new_label();
P
pbrook 已提交
7527
            tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_tmp0, 0, label1);
7528
            gen_op_mov_reg_v(ot, reg, t0);
7529
            gen_set_label(label1);
7530
            set_cc_op(s, CC_OP_EFLAGS);
7531
            tcg_temp_free(t0);
7532
        }
B
bellard 已提交
7533 7534
        break;
    case 0x118:
7535
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
7536 7537 7538 7539 7540 7541 7542 7543 7544
        mod = (modrm >> 6) & 3;
        op = (modrm >> 3) & 7;
        switch(op) {
        case 0: /* prefetchnta */
        case 1: /* prefetchnt0 */
        case 2: /* prefetchnt0 */
        case 3: /* prefetchnt0 */
            if (mod == 3)
                goto illegal_op;
7545
            gen_lea_modrm(env, s, modrm);
B
bellard 已提交
7546 7547
            /* nothing more to do */
            break;
B
bellard 已提交
7548
        default: /* nop (multi byte) */
7549
            gen_nop_modrm(env, s, modrm);
B
bellard 已提交
7550
            break;
B
bellard 已提交
7551 7552
        }
        break;
B
bellard 已提交
7553
    case 0x119 ... 0x11f: /* nop (multi byte) */
7554 7555
        modrm = cpu_ldub_code(env, s->pc++);
        gen_nop_modrm(env, s, modrm);
B
bellard 已提交
7556
        break;
B
bellard 已提交
7557 7558 7559 7560 7561
    case 0x120: /* mov reg, crN */
    case 0x122: /* mov crN, reg */
        if (s->cpl != 0) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
7562
            modrm = cpu_ldub_code(env, s->pc++);
7563 7564 7565 7566 7567
            /* Ignore the mod bits (assume (modrm&0xc0)==0xc0).
             * AMD documentation (24594.pdf) and testing of
             * intel 386 and 486 processors all show that the mod bits
             * are assumed to be 1's, regardless of actual values.
             */
B
bellard 已提交
7568 7569 7570
            rm = (modrm & 7) | REX_B(s);
            reg = ((modrm >> 3) & 7) | rex_r;
            if (CODE64(s))
7571
                ot = MO_64;
B
bellard 已提交
7572
            else
7573
                ot = MO_32;
7574 7575 7576 7577
            if ((prefixes & PREFIX_LOCK) && (reg == 0) &&
                (s->cpuid_ext3_features & CPUID_EXT3_CR8LEG)) {
                reg = 8;
            }
B
bellard 已提交
7578 7579 7580 7581 7582
            switch(reg) {
            case 0:
            case 2:
            case 3:
            case 4:
B
bellard 已提交
7583
            case 8:
7584
                gen_update_cc_op(s);
B
bellard 已提交
7585
                gen_jmp_im(pc_start - s->cs_base);
B
bellard 已提交
7586
                if (b & 2) {
7587
                    gen_op_mov_v_reg(ot, cpu_T[0], rm);
B
Blue Swirl 已提交
7588 7589
                    gen_helper_write_crN(cpu_env, tcg_const_i32(reg),
                                         cpu_T[0]);
B
bellard 已提交
7590
                    gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
7591 7592
                    gen_eob(s);
                } else {
B
Blue Swirl 已提交
7593
                    gen_helper_read_crN(cpu_T[0], cpu_env, tcg_const_i32(reg));
7594
                    gen_op_mov_reg_v(ot, rm, cpu_T[0]);
B
bellard 已提交
7595 7596 7597 7598 7599 7600 7601 7602 7603 7604 7605 7606
                }
                break;
            default:
                goto illegal_op;
            }
        }
        break;
    case 0x121: /* mov reg, drN */
    case 0x123: /* mov drN, reg */
        if (s->cpl != 0) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
7607
            modrm = cpu_ldub_code(env, s->pc++);
7608 7609 7610 7611 7612
            /* Ignore the mod bits (assume (modrm&0xc0)==0xc0).
             * AMD documentation (24594.pdf) and testing of
             * intel 386 and 486 processors all show that the mod bits
             * are assumed to be 1's, regardless of actual values.
             */
B
bellard 已提交
7613 7614 7615
            rm = (modrm & 7) | REX_B(s);
            reg = ((modrm >> 3) & 7) | rex_r;
            if (CODE64(s))
7616
                ot = MO_64;
B
bellard 已提交
7617
            else
7618
                ot = MO_32;
B
bellard 已提交
7619
            /* XXX: do it dynamically with CR4.DE bit */
B
bellard 已提交
7620
            if (reg == 4 || reg == 5 || reg >= 8)
B
bellard 已提交
7621 7622
                goto illegal_op;
            if (b & 2) {
T
ths 已提交
7623
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_DR0 + reg);
7624
                gen_op_mov_v_reg(ot, cpu_T[0], rm);
B
Blue Swirl 已提交
7625
                gen_helper_movl_drN_T0(cpu_env, tcg_const_i32(reg), cpu_T[0]);
B
bellard 已提交
7626
                gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
7627 7628
                gen_eob(s);
            } else {
T
ths 已提交
7629
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_READ_DR0 + reg);
B
bellard 已提交
7630
                tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,dr[reg]));
7631
                gen_op_mov_reg_v(ot, rm, cpu_T[0]);
B
bellard 已提交
7632 7633 7634 7635 7636 7637 7638
            }
        }
        break;
    case 0x106: /* clts */
        if (s->cpl != 0) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
T
ths 已提交
7639
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_CR0);
7640
            gen_helper_clts(cpu_env);
B
bellard 已提交
7641
            /* abort block because static cpu state changed */
B
bellard 已提交
7642
            gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
7643
            gen_eob(s);
B
bellard 已提交
7644 7645
        }
        break;
B
balrog 已提交
7646
    /* MMX/3DNow!/SSE/SSE2/SSE3/SSSE3/SSE4 support */
B
bellard 已提交
7647 7648
    case 0x1c3: /* MOVNTI reg, mem */
        if (!(s->cpuid_features & CPUID_SSE2))
B
bellard 已提交
7649
            goto illegal_op;
7650
        ot = mo_64_32(dflag);
7651
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
7652 7653 7654 7655 7656
        mod = (modrm >> 6) & 3;
        if (mod == 3)
            goto illegal_op;
        reg = ((modrm >> 3) & 7) | rex_r;
        /* generate a generic store */
7657
        gen_ldst_modrm(env, s, modrm, ot, reg, 1);
B
bellard 已提交
7658
        break;
B
bellard 已提交
7659
    case 0x1ae:
7660
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
7661 7662 7663 7664
        mod = (modrm >> 6) & 3;
        op = (modrm >> 3) & 7;
        switch(op) {
        case 0: /* fxsave */
7665
            if (mod == 3 || !(s->cpuid_features & CPUID_FXSR) ||
7666
                (s->prefix & PREFIX_LOCK))
B
bellard 已提交
7667
                goto illegal_op;
7668
            if ((s->flags & HF_EM_MASK) || (s->flags & HF_TS_MASK)) {
B
bellard 已提交
7669 7670 7671
                gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
                break;
            }
7672
            gen_lea_modrm(env, s, modrm);
7673
            gen_update_cc_op(s);
B
bellard 已提交
7674
            gen_jmp_im(pc_start - s->cs_base);
7675
            gen_helper_fxsave(cpu_env, cpu_A0, tcg_const_i32(dflag == MO_64));
B
bellard 已提交
7676 7677
            break;
        case 1: /* fxrstor */
7678
            if (mod == 3 || !(s->cpuid_features & CPUID_FXSR) ||
7679
                (s->prefix & PREFIX_LOCK))
B
bellard 已提交
7680
                goto illegal_op;
7681
            if ((s->flags & HF_EM_MASK) || (s->flags & HF_TS_MASK)) {
B
bellard 已提交
7682 7683 7684
                gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
                break;
            }
7685
            gen_lea_modrm(env, s, modrm);
7686
            gen_update_cc_op(s);
B
bellard 已提交
7687
            gen_jmp_im(pc_start - s->cs_base);
7688
            gen_helper_fxrstor(cpu_env, cpu_A0, tcg_const_i32(dflag == MO_64));
B
bellard 已提交
7689 7690 7691 7692 7693 7694
            break;
        case 2: /* ldmxcsr */
        case 3: /* stmxcsr */
            if (s->flags & HF_TS_MASK) {
                gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
                break;
B
bellard 已提交
7695
            }
B
bellard 已提交
7696 7697
            if ((s->flags & HF_EM_MASK) || !(s->flags & HF_OSFXSR_MASK) ||
                mod == 3)
B
bellard 已提交
7698
                goto illegal_op;
7699
            gen_lea_modrm(env, s, modrm);
B
bellard 已提交
7700
            if (op == 2) {
7701 7702
                tcg_gen_qemu_ld_i32(cpu_tmp2_i32, cpu_A0,
                                    s->mem_index, MO_LEUL);
B
Blue Swirl 已提交
7703
                gen_helper_ldmxcsr(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
7704
            } else {
B
bellard 已提交
7705
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, mxcsr));
7706
                gen_op_st_v(s, MO_32, cpu_T[0], cpu_A0);
B
bellard 已提交
7707
            }
B
bellard 已提交
7708 7709 7710
            break;
        case 5: /* lfence */
        case 6: /* mfence */
7711
            if ((modrm & 0xc7) != 0xc0 || !(s->cpuid_features & CPUID_SSE2))
B
bellard 已提交
7712 7713
                goto illegal_op;
            break;
7714 7715 7716
        case 7: /* sfence / clflush */
            if ((modrm & 0xc7) == 0xc0) {
                /* sfence */
A
aurel32 已提交
7717
                /* XXX: also check for cpuid_ext2_features & CPUID_EXT2_EMMX */
7718 7719 7720 7721 7722 7723
                if (!(s->cpuid_features & CPUID_SSE))
                    goto illegal_op;
            } else {
                /* clflush */
                if (!(s->cpuid_features & CPUID_CLFLUSH))
                    goto illegal_op;
7724
                gen_lea_modrm(env, s, modrm);
7725 7726
            }
            break;
B
bellard 已提交
7727
        default:
B
bellard 已提交
7728 7729 7730
            goto illegal_op;
        }
        break;
A
aurel32 已提交
7731
    case 0x10d: /* 3DNow! prefetch(w) */
7732
        modrm = cpu_ldub_code(env, s->pc++);
A
aurel32 已提交
7733 7734 7735
        mod = (modrm >> 6) & 3;
        if (mod == 3)
            goto illegal_op;
7736
        gen_lea_modrm(env, s, modrm);
7737 7738
        /* ignore for now */
        break;
B
bellard 已提交
7739
    case 0x1aa: /* rsm */
B
bellard 已提交
7740
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_RSM);
B
bellard 已提交
7741 7742
        if (!(s->flags & HF_SMM_MASK))
            goto illegal_op;
J
Jun Koi 已提交
7743
        gen_update_cc_op(s);
B
bellard 已提交
7744
        gen_jmp_im(s->pc - s->cs_base);
B
Blue Swirl 已提交
7745
        gen_helper_rsm(cpu_env);
B
bellard 已提交
7746 7747
        gen_eob(s);
        break;
B
balrog 已提交
7748 7749 7750 7751 7752 7753 7754
    case 0x1b8: /* SSE4.2 popcnt */
        if ((prefixes & (PREFIX_REPZ | PREFIX_LOCK | PREFIX_REPNZ)) !=
             PREFIX_REPZ)
            goto illegal_op;
        if (!(s->cpuid_ext_features & CPUID_EXT_POPCNT))
            goto illegal_op;

7755
        modrm = cpu_ldub_code(env, s->pc++);
M
malc 已提交
7756
        reg = ((modrm >> 3) & 7) | rex_r;
B
balrog 已提交
7757

7758
        if (s->prefix & PREFIX_DATA) {
7759
            ot = MO_16;
7760 7761 7762
        } else {
            ot = mo_64_32(dflag);
        }
B
balrog 已提交
7763

7764
        gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
B
Blue Swirl 已提交
7765
        gen_helper_popcnt(cpu_T[0], cpu_env, cpu_T[0], tcg_const_i32(ot));
7766
        gen_op_mov_reg_v(ot, reg, cpu_T[0]);
B
balrog 已提交
7767

7768
        set_cc_op(s, CC_OP_EFLAGS);
B
balrog 已提交
7769
        break;
A
aurel32 已提交
7770 7771 7772
    case 0x10e ... 0x10f:
        /* 3DNow! instructions, ignore prefixes */
        s->prefix &= ~(PREFIX_REPZ | PREFIX_REPNZ | PREFIX_DATA);
B
bellard 已提交
7773 7774
    case 0x110 ... 0x117:
    case 0x128 ... 0x12f:
B
balrog 已提交
7775
    case 0x138 ... 0x13a:
7776
    case 0x150 ... 0x179:
B
bellard 已提交
7777 7778 7779 7780
    case 0x17c ... 0x17f:
    case 0x1c2:
    case 0x1c4 ... 0x1c6:
    case 0x1d0 ... 0x1fe:
7781
        gen_sse(env, s, b, pc_start, rex_r);
B
bellard 已提交
7782
        break;
B
bellard 已提交
7783 7784 7785 7786 7787
    default:
        goto illegal_op;
    }
    /* lock generation */
    if (s->prefix & PREFIX_LOCK)
P
pbrook 已提交
7788
        gen_helper_unlock();
B
bellard 已提交
7789 7790
    return s->pc;
 illegal_op:
7791
    if (s->prefix & PREFIX_LOCK)
P
pbrook 已提交
7792
        gen_helper_unlock();
B
bellard 已提交
7793 7794 7795 7796 7797 7798 7799
    /* XXX: ensure that no lock was generated */
    gen_exception(s, EXCP06_ILLOP, pc_start - s->cs_base);
    return s->pc;
}

void optimize_flags_init(void)
{
7800 7801 7802 7803 7804 7805 7806 7807 7808 7809 7810 7811 7812 7813 7814 7815 7816 7817 7818 7819 7820 7821 7822 7823 7824 7825 7826 7827 7828 7829 7830
    static const char reg_names[CPU_NB_REGS][4] = {
#ifdef TARGET_X86_64
        [R_EAX] = "rax",
        [R_EBX] = "rbx",
        [R_ECX] = "rcx",
        [R_EDX] = "rdx",
        [R_ESI] = "rsi",
        [R_EDI] = "rdi",
        [R_EBP] = "rbp",
        [R_ESP] = "rsp",
        [8]  = "r8",
        [9]  = "r9",
        [10] = "r10",
        [11] = "r11",
        [12] = "r12",
        [13] = "r13",
        [14] = "r14",
        [15] = "r15",
#else
        [R_EAX] = "eax",
        [R_EBX] = "ebx",
        [R_ECX] = "ecx",
        [R_EDX] = "edx",
        [R_ESI] = "esi",
        [R_EDI] = "edi",
        [R_EBP] = "ebp",
        [R_ESP] = "esp",
#endif
    };
    int i;

P
pbrook 已提交
7831 7832
    cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
    cpu_cc_op = tcg_global_mem_new_i32(TCG_AREG0,
7833 7834
                                       offsetof(CPUX86State, cc_op), "cc_op");
    cpu_cc_dst = tcg_global_mem_new(TCG_AREG0, offsetof(CPUX86State, cc_dst),
P
pbrook 已提交
7835
                                    "cc_dst");
7836 7837
    cpu_cc_src = tcg_global_mem_new(TCG_AREG0, offsetof(CPUX86State, cc_src),
                                    "cc_src");
7838 7839
    cpu_cc_src2 = tcg_global_mem_new(TCG_AREG0, offsetof(CPUX86State, cc_src2),
                                     "cc_src2");
7840

7841 7842 7843 7844 7845
    for (i = 0; i < CPU_NB_REGS; ++i) {
        cpu_regs[i] = tcg_global_mem_new(TCG_AREG0,
                                         offsetof(CPUX86State, regs[i]),
                                         reg_names[i]);
    }
B
bellard 已提交
7846 7847 7848 7849 7850
}

/* generate intermediate code in gen_opc_buf and gen_opparam_buf for
   basic block 'tb'. If search_pc is TRUE, also generate PC
   information for each intermediate instruction. */
7851
static inline void gen_intermediate_code_internal(X86CPU *cpu,
7852
                                                  TranslationBlock *tb,
7853
                                                  bool search_pc)
B
bellard 已提交
7854
{
7855
    CPUState *cs = CPU(cpu);
7856
    CPUX86State *env = &cpu->env;
B
bellard 已提交
7857
    DisasContext dc1, *dc = &dc1;
B
bellard 已提交
7858
    target_ulong pc_ptr;
B
bellard 已提交
7859
    uint16_t *gen_opc_end;
7860
    CPUBreakpoint *bp;
7861
    int j, lj;
7862
    uint64_t flags;
B
bellard 已提交
7863 7864
    target_ulong pc_start;
    target_ulong cs_base;
P
pbrook 已提交
7865 7866
    int num_insns;
    int max_insns;
7867

B
bellard 已提交
7868
    /* generate intermediate code */
B
bellard 已提交
7869 7870
    pc_start = tb->pc;
    cs_base = tb->cs_base;
B
bellard 已提交
7871
    flags = tb->flags;
B
bellard 已提交
7872

7873
    dc->pe = (flags >> HF_PE_SHIFT) & 1;
B
bellard 已提交
7874 7875 7876 7877 7878 7879 7880 7881
    dc->code32 = (flags >> HF_CS32_SHIFT) & 1;
    dc->ss32 = (flags >> HF_SS32_SHIFT) & 1;
    dc->addseg = (flags >> HF_ADDSEG_SHIFT) & 1;
    dc->f_st = 0;
    dc->vm86 = (flags >> VM_SHIFT) & 1;
    dc->cpl = (flags >> HF_CPL_SHIFT) & 3;
    dc->iopl = (flags >> IOPL_SHIFT) & 3;
    dc->tf = (flags >> TF_SHIFT) & 1;
7882
    dc->singlestep_enabled = cs->singlestep_enabled;
B
bellard 已提交
7883
    dc->cc_op = CC_OP_DYNAMIC;
7884
    dc->cc_op_dirty = false;
B
bellard 已提交
7885 7886 7887 7888 7889 7890
    dc->cs_base = cs_base;
    dc->tb = tb;
    dc->popl_esp_hack = 0;
    /* select memory access functions */
    dc->mem_index = 0;
    if (flags & HF_SOFTMMU_MASK) {
7891
        dc->mem_index = cpu_mmu_index(env);
B
bellard 已提交
7892
    }
7893 7894 7895 7896 7897
    dc->cpuid_features = env->features[FEAT_1_EDX];
    dc->cpuid_ext_features = env->features[FEAT_1_ECX];
    dc->cpuid_ext2_features = env->features[FEAT_8000_0001_EDX];
    dc->cpuid_ext3_features = env->features[FEAT_8000_0001_ECX];
    dc->cpuid_7_0_ebx_features = env->features[FEAT_7_0_EBX];
B
bellard 已提交
7898 7899 7900 7901
#ifdef TARGET_X86_64
    dc->lma = (flags >> HF_LMA_SHIFT) & 1;
    dc->code64 = (flags >> HF_CS64_SHIFT) & 1;
#endif
B
bellard 已提交
7902
    dc->flags = flags;
7903
    dc->jmp_opt = !(dc->tf || cs->singlestep_enabled ||
7904
                    (flags & HF_INHIBIT_IRQ_MASK)
B
bellard 已提交
7905
#ifndef CONFIG_SOFTMMU
B
bellard 已提交
7906 7907 7908
                    || (flags & HF_SOFTMMU_MASK)
#endif
                    );
7909 7910
#if 0
    /* check addseg logic */
B
bellard 已提交
7911
    if (!dc->addseg && (dc->vm86 || !dc->pe || !dc->code32))
7912 7913 7914
        printf("ERROR addseg\n");
#endif

P
pbrook 已提交
7915 7916 7917 7918 7919 7920 7921 7922 7923 7924 7925
    cpu_T[0] = tcg_temp_new();
    cpu_T[1] = tcg_temp_new();
    cpu_A0 = tcg_temp_new();

    cpu_tmp0 = tcg_temp_new();
    cpu_tmp1_i64 = tcg_temp_new_i64();
    cpu_tmp2_i32 = tcg_temp_new_i32();
    cpu_tmp3_i32 = tcg_temp_new_i32();
    cpu_tmp4 = tcg_temp_new();
    cpu_ptr0 = tcg_temp_new_ptr();
    cpu_ptr1 = tcg_temp_new_ptr();
7926
    cpu_cc_srcT = tcg_temp_local_new();
B
bellard 已提交
7927

7928
    gen_opc_end = tcg_ctx.gen_opc_buf + OPC_MAX_SIZE;
B
bellard 已提交
7929 7930 7931 7932

    dc->is_jmp = DISAS_NEXT;
    pc_ptr = pc_start;
    lj = -1;
P
pbrook 已提交
7933 7934 7935 7936
    num_insns = 0;
    max_insns = tb->cflags & CF_COUNT_MASK;
    if (max_insns == 0)
        max_insns = CF_COUNT_MASK;
B
bellard 已提交
7937

7938
    gen_tb_start();
B
bellard 已提交
7939
    for(;;) {
B
Blue Swirl 已提交
7940 7941
        if (unlikely(!QTAILQ_EMPTY(&env->breakpoints))) {
            QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
J
Jan Kiszka 已提交
7942 7943
                if (bp->pc == pc_ptr &&
                    !((bp->flags & BP_CPU) && (tb->flags & HF_RF_MASK))) {
B
bellard 已提交
7944 7945 7946 7947 7948 7949
                    gen_debug(dc, pc_ptr - dc->cs_base);
                    break;
                }
            }
        }
        if (search_pc) {
7950
            j = tcg_ctx.gen_opc_ptr - tcg_ctx.gen_opc_buf;
B
bellard 已提交
7951 7952 7953
            if (lj < j) {
                lj++;
                while (lj < j)
7954
                    tcg_ctx.gen_opc_instr_start[lj++] = 0;
B
bellard 已提交
7955
            }
7956
            tcg_ctx.gen_opc_pc[lj] = pc_ptr;
B
bellard 已提交
7957
            gen_opc_cc_op[lj] = dc->cc_op;
7958
            tcg_ctx.gen_opc_instr_start[lj] = 1;
7959
            tcg_ctx.gen_opc_icount[lj] = num_insns;
B
bellard 已提交
7960
        }
P
pbrook 已提交
7961 7962 7963
        if (num_insns + 1 == max_insns && (tb->cflags & CF_LAST_IO))
            gen_io_start();

7964
        pc_ptr = disas_insn(env, dc, pc_ptr);
P
pbrook 已提交
7965
        num_insns++;
B
bellard 已提交
7966 7967 7968 7969 7970
        /* stop translation if indicated */
        if (dc->is_jmp)
            break;
        /* if single step mode, we generate only one instruction and
           generate an exception */
7971 7972 7973
        /* if irq were inhibited with HF_INHIBIT_IRQ_MASK, we clear
           the flag and abort the translation to give the irqs a
           change to be happen */
7974
        if (dc->tf || dc->singlestep_enabled ||
P
pbrook 已提交
7975
            (flags & HF_INHIBIT_IRQ_MASK)) {
B
bellard 已提交
7976
            gen_jmp_im(pc_ptr - dc->cs_base);
B
bellard 已提交
7977 7978 7979 7980
            gen_eob(dc);
            break;
        }
        /* if too long translation, stop generation too */
7981
        if (tcg_ctx.gen_opc_ptr >= gen_opc_end ||
P
pbrook 已提交
7982 7983
            (pc_ptr - pc_start) >= (TARGET_PAGE_SIZE - 32) ||
            num_insns >= max_insns) {
B
bellard 已提交
7984
            gen_jmp_im(pc_ptr - dc->cs_base);
B
bellard 已提交
7985 7986 7987
            gen_eob(dc);
            break;
        }
7988 7989 7990 7991 7992
        if (singlestep) {
            gen_jmp_im(pc_ptr - dc->cs_base);
            gen_eob(dc);
            break;
        }
B
bellard 已提交
7993
    }
P
pbrook 已提交
7994 7995
    if (tb->cflags & CF_LAST_IO)
        gen_io_end();
7996
    gen_tb_end(tb, num_insns);
7997
    *tcg_ctx.gen_opc_ptr = INDEX_op_end;
B
bellard 已提交
7998 7999
    /* we don't forget to fill the last values */
    if (search_pc) {
8000
        j = tcg_ctx.gen_opc_ptr - tcg_ctx.gen_opc_buf;
B
bellard 已提交
8001 8002
        lj++;
        while (lj <= j)
8003
            tcg_ctx.gen_opc_instr_start[lj++] = 0;
B
bellard 已提交
8004
    }
8005

B
bellard 已提交
8006
#ifdef DEBUG_DISAS
8007
    if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) {
B
bellard 已提交
8008
        int disas_flags;
8009 8010
        qemu_log("----------------\n");
        qemu_log("IN: %s\n", lookup_symbol(pc_start));
B
bellard 已提交
8011 8012 8013 8014 8015 8016
#ifdef TARGET_X86_64
        if (dc->code64)
            disas_flags = 2;
        else
#endif
            disas_flags = !dc->code32;
B
Blue Swirl 已提交
8017
        log_target_disas(env, pc_start, pc_ptr - pc_start, disas_flags);
8018
        qemu_log("\n");
B
bellard 已提交
8019 8020 8021
    }
#endif

P
pbrook 已提交
8022
    if (!search_pc) {
B
bellard 已提交
8023
        tb->size = pc_ptr - pc_start;
P
pbrook 已提交
8024 8025
        tb->icount = num_insns;
    }
B
bellard 已提交
8026 8027
}

8028
void gen_intermediate_code(CPUX86State *env, TranslationBlock *tb)
B
bellard 已提交
8029
{
8030
    gen_intermediate_code_internal(x86_env_get_cpu(env), tb, false);
B
bellard 已提交
8031 8032
}

8033
void gen_intermediate_code_pc(CPUX86State *env, TranslationBlock *tb)
B
bellard 已提交
8034
{
8035
    gen_intermediate_code_internal(x86_env_get_cpu(env), tb, true);
B
bellard 已提交
8036 8037
}

8038
void restore_state_to_opc(CPUX86State *env, TranslationBlock *tb, int pc_pos)
A
aurel32 已提交
8039 8040 8041
{
    int cc_op;
#ifdef DEBUG_DISAS
8042
    if (qemu_loglevel_mask(CPU_LOG_TB_OP)) {
A
aurel32 已提交
8043
        int i;
8044
        qemu_log("RESTORE:\n");
A
aurel32 已提交
8045
        for(i = 0;i <= pc_pos; i++) {
8046
            if (tcg_ctx.gen_opc_instr_start[i]) {
8047 8048
                qemu_log("0x%04x: " TARGET_FMT_lx "\n", i,
                        tcg_ctx.gen_opc_pc[i]);
A
aurel32 已提交
8049 8050
            }
        }
8051
        qemu_log("pc_pos=0x%x eip=" TARGET_FMT_lx " cs_base=%x\n",
8052
                pc_pos, tcg_ctx.gen_opc_pc[pc_pos] - tb->cs_base,
A
aurel32 已提交
8053 8054 8055
                (uint32_t)tb->cs_base);
    }
#endif
8056
    env->eip = tcg_ctx.gen_opc_pc[pc_pos] - tb->cs_base;
A
aurel32 已提交
8057 8058 8059 8060
    cc_op = gen_opc_cc_op[pc_pos];
    if (cc_op != CC_OP_DYNAMIC)
        env->cc_op = cc_op;
}