translate.c 284.6 KB
Newer Older
B
bellard 已提交
1 2
/*
 *  i386 translation
3
 *
B
bellard 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
B
bellard 已提交
18 19 20 21 22 23 24 25
 */
#include <stdarg.h>
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>
#include <signal.h>

26
#include "qemu/host-utils.h"
B
bellard 已提交
27
#include "cpu.h"
28
#include "disas/disas.h"
B
bellard 已提交
29
#include "tcg-op.h"
B
bellard 已提交
30

P
pbrook 已提交
31 32 33 34
#include "helper.h"
#define GEN_HELPER 1
#include "helper.h"

B
bellard 已提交
35 36 37 38 39
#define PREFIX_REPZ   0x01
#define PREFIX_REPNZ  0x02
#define PREFIX_LOCK   0x04
#define PREFIX_DATA   0x08
#define PREFIX_ADR    0x10
40
#define PREFIX_VEX    0x20
B
bellard 已提交
41

B
bellard 已提交
42 43 44 45 46 47 48 49 50 51
#ifdef TARGET_X86_64
#define CODE64(s) ((s)->code64)
#define REX_X(s) ((s)->rex_x)
#define REX_B(s) ((s)->rex_b)
#else
#define CODE64(s) 0
#define REX_X(s) 0
#define REX_B(s) 0
#endif

52 53 54 55 56 57 58 59
#ifdef TARGET_X86_64
# define ctztl  ctz64
# define clztl  clz64
#else
# define ctztl  ctz32
# define clztl  clz32
#endif

B
bellard 已提交
60 61 62
//#define MACRO_TEST   1

/* global register indexes */
P
pbrook 已提交
63
static TCGv_ptr cpu_env;
64
static TCGv cpu_A0;
65
static TCGv cpu_cc_dst, cpu_cc_src, cpu_cc_src2, cpu_cc_srcT;
P
pbrook 已提交
66
static TCGv_i32 cpu_cc_op;
67
static TCGv cpu_regs[CPU_NB_REGS];
68
/* local temps */
P
Paolo Bonzini 已提交
69
static TCGv cpu_T[2];
B
bellard 已提交
70
/* local register indexes (only used inside old micro ops) */
P
pbrook 已提交
71 72 73 74
static TCGv cpu_tmp0, cpu_tmp4;
static TCGv_ptr cpu_ptr0, cpu_ptr1;
static TCGv_i32 cpu_tmp2_i32, cpu_tmp3_i32;
static TCGv_i64 cpu_tmp1_i64;
B
bellard 已提交
75

76 77
static uint8_t gen_opc_cc_op[OPC_BUF_SIZE];

78
#include "exec/gen-icount.h"
P
pbrook 已提交
79

B
bellard 已提交
80 81
#ifdef TARGET_X86_64
static int x86_64_hregs;
B
bellard 已提交
82 83
#endif

B
bellard 已提交
84 85 86 87 88
typedef struct DisasContext {
    /* current insn context */
    int override; /* -1 if no override */
    int prefix;
    int aflag, dflag;
B
bellard 已提交
89
    target_ulong pc; /* pc = eip + cs_base */
B
bellard 已提交
90 91 92
    int is_jmp; /* 1 = means jump (stop translation), 2 means CPU
                   static state change (stop translation) */
    /* current block context */
B
bellard 已提交
93
    target_ulong cs_base; /* base of CS segment */
B
bellard 已提交
94 95
    int pe;     /* protected mode */
    int code32; /* 32 bit code segment */
B
bellard 已提交
96 97 98 99 100
#ifdef TARGET_X86_64
    int lma;    /* long mode active */
    int code64; /* 64 bit code segment */
    int rex_x, rex_b;
#endif
101 102
    int vex_l;  /* vex vector length */
    int vex_v;  /* vex vvvv register, without 1's compliment.  */
B
bellard 已提交
103
    int ss32;   /* 32 bit stack segment */
104
    CCOp cc_op;  /* current CC operation */
105
    bool cc_op_dirty;
B
bellard 已提交
106 107 108 109 110 111
    int addseg; /* non zero if either DS/ES/SS have a non zero base */
    int f_st;   /* currently unused */
    int vm86;   /* vm86 mode */
    int cpl;
    int iopl;
    int tf;     /* TF cpu flag */
112
    int singlestep_enabled; /* "hardware" single step enabled */
B
bellard 已提交
113 114
    int jmp_opt; /* use direct block chaining for direct jumps */
    int mem_index; /* select memory access functions */
115
    uint64_t flags; /* all execution flags */
B
bellard 已提交
116 117
    struct TranslationBlock *tb;
    int popl_esp_hack; /* for correct popl with esp base handling */
B
bellard 已提交
118 119
    int rip_offset; /* only used in x86_64, but left for simplicity */
    int cpuid_features;
B
bellard 已提交
120
    int cpuid_ext_features;
121
    int cpuid_ext2_features;
B
bellard 已提交
122
    int cpuid_ext3_features;
H
H. Peter Anvin 已提交
123
    int cpuid_7_0_ebx_features;
B
bellard 已提交
124 125 126
} DisasContext;

static void gen_eob(DisasContext *s);
B
bellard 已提交
127 128
static void gen_jmp(DisasContext *s, target_ulong eip);
static void gen_jmp_tb(DisasContext *s, target_ulong eip, int tb_num);
129
static void gen_op(DisasContext *s1, int op, int ot, int d);
B
bellard 已提交
130 131 132

/* i386 arith/logic operations */
enum {
133 134 135
    OP_ADDL,
    OP_ORL,
    OP_ADCL,
B
bellard 已提交
136
    OP_SBBL,
137 138 139
    OP_ANDL,
    OP_SUBL,
    OP_XORL,
B
bellard 已提交
140 141 142 143 144
    OP_CMPL,
};

/* i386 shift ops */
enum {
145 146 147 148 149 150
    OP_ROL,
    OP_ROR,
    OP_RCL,
    OP_RCR,
    OP_SHL,
    OP_SHR,
B
bellard 已提交
151 152 153 154
    OP_SHL1, /* undocumented */
    OP_SAR = 7,
};

155 156 157 158 159 160 161 162 163 164 165
enum {
    JCC_O,
    JCC_B,
    JCC_Z,
    JCC_BE,
    JCC_S,
    JCC_P,
    JCC_L,
    JCC_LE,
};

B
bellard 已提交
166 167 168 169
/* operand size */
enum {
    OT_BYTE = 0,
    OT_WORD,
170
    OT_LONG,
B
bellard 已提交
171 172 173 174 175 176 177 178 179 180 181 182 183
    OT_QUAD,
};

enum {
    /* I386 int registers */
    OR_EAX,   /* MUST be even numbered */
    OR_ECX,
    OR_EDX,
    OR_EBX,
    OR_ESP,
    OR_EBP,
    OR_ESI,
    OR_EDI,
B
bellard 已提交
184 185

    OR_TMP0 = 16,    /* temporary operand register */
B
bellard 已提交
186 187 188 189
    OR_TMP1,
    OR_A0, /* temporary register used when doing address evaluation */
};

190
enum {
191 192
    USES_CC_DST  = 1,
    USES_CC_SRC  = 2,
193 194
    USES_CC_SRC2 = 4,
    USES_CC_SRCT = 8,
195 196 197 198
};

/* Bit set if the global variable is live after setting CC_OP to X.  */
static const uint8_t cc_op_live[CC_OP_NB] = {
199
    [CC_OP_DYNAMIC] = USES_CC_DST | USES_CC_SRC | USES_CC_SRC2,
200 201 202
    [CC_OP_EFLAGS] = USES_CC_SRC,
    [CC_OP_MULB ... CC_OP_MULQ] = USES_CC_DST | USES_CC_SRC,
    [CC_OP_ADDB ... CC_OP_ADDQ] = USES_CC_DST | USES_CC_SRC,
203
    [CC_OP_ADCB ... CC_OP_ADCQ] = USES_CC_DST | USES_CC_SRC | USES_CC_SRC2,
204
    [CC_OP_SUBB ... CC_OP_SUBQ] = USES_CC_DST | USES_CC_SRC | USES_CC_SRCT,
205
    [CC_OP_SBBB ... CC_OP_SBBQ] = USES_CC_DST | USES_CC_SRC | USES_CC_SRC2,
206 207 208 209 210
    [CC_OP_LOGICB ... CC_OP_LOGICQ] = USES_CC_DST,
    [CC_OP_INCB ... CC_OP_INCQ] = USES_CC_DST | USES_CC_SRC,
    [CC_OP_DECB ... CC_OP_DECQ] = USES_CC_DST | USES_CC_SRC,
    [CC_OP_SHLB ... CC_OP_SHLQ] = USES_CC_DST | USES_CC_SRC,
    [CC_OP_SARB ... CC_OP_SARQ] = USES_CC_DST | USES_CC_SRC,
211
    [CC_OP_BMILGB ... CC_OP_BMILGQ] = USES_CC_DST | USES_CC_SRC,
212 213 214
    [CC_OP_ADCX] = USES_CC_DST | USES_CC_SRC,
    [CC_OP_ADOX] = USES_CC_SRC | USES_CC_SRC2,
    [CC_OP_ADCOX] = USES_CC_DST | USES_CC_SRC | USES_CC_SRC2,
R
Richard Henderson 已提交
215
    [CC_OP_CLR] = 0,
216 217
};

218
static void set_cc_op(DisasContext *s, CCOp op)
219
{
220 221 222 223 224 225 226 227 228 229
    int dead;

    if (s->cc_op == op) {
        return;
    }

    /* Discard CC computation that will no longer be used.  */
    dead = cc_op_live[s->cc_op] & ~cc_op_live[op];
    if (dead & USES_CC_DST) {
        tcg_gen_discard_tl(cpu_cc_dst);
230
    }
231 232 233
    if (dead & USES_CC_SRC) {
        tcg_gen_discard_tl(cpu_cc_src);
    }
234 235 236
    if (dead & USES_CC_SRC2) {
        tcg_gen_discard_tl(cpu_cc_src2);
    }
237 238 239
    if (dead & USES_CC_SRCT) {
        tcg_gen_discard_tl(cpu_cc_srcT);
    }
240

241 242 243 244 245 246 247 248 249 250 251
    if (op == CC_OP_DYNAMIC) {
        /* The DYNAMIC setting is translator only, and should never be
           stored.  Thus we always consider it clean.  */
        s->cc_op_dirty = false;
    } else {
        /* Discard any computed CC_OP value (see shifts).  */
        if (s->cc_op == CC_OP_DYNAMIC) {
            tcg_gen_discard_i32(cpu_cc_op);
        }
        s->cc_op_dirty = true;
    }
252
    s->cc_op = op;
253 254 255 256 257
}

static void gen_update_cc_op(DisasContext *s)
{
    if (s->cc_op_dirty) {
258
        tcg_gen_movi_i32(cpu_cc_op, s->cc_op);
259 260
        s->cc_op_dirty = false;
    }
261 262
}

B
bellard 已提交
263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329
static inline void gen_op_movl_T0_0(void)
{
    tcg_gen_movi_tl(cpu_T[0], 0);
}

static inline void gen_op_movl_T0_im(int32_t val)
{
    tcg_gen_movi_tl(cpu_T[0], val);
}

static inline void gen_op_movl_T0_imu(uint32_t val)
{
    tcg_gen_movi_tl(cpu_T[0], val);
}

static inline void gen_op_movl_T1_im(int32_t val)
{
    tcg_gen_movi_tl(cpu_T[1], val);
}

static inline void gen_op_movl_T1_imu(uint32_t val)
{
    tcg_gen_movi_tl(cpu_T[1], val);
}

static inline void gen_op_movl_A0_im(uint32_t val)
{
    tcg_gen_movi_tl(cpu_A0, val);
}

#ifdef TARGET_X86_64
static inline void gen_op_movq_A0_im(int64_t val)
{
    tcg_gen_movi_tl(cpu_A0, val);
}
#endif

static inline void gen_movtl_T0_im(target_ulong val)
{
    tcg_gen_movi_tl(cpu_T[0], val);
}

static inline void gen_movtl_T1_im(target_ulong val)
{
    tcg_gen_movi_tl(cpu_T[1], val);
}

static inline void gen_op_andl_T0_ffff(void)
{
    tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xffff);
}

static inline void gen_op_andl_T0_im(uint32_t val)
{
    tcg_gen_andi_tl(cpu_T[0], cpu_T[0], val);
}

static inline void gen_op_movl_T0_T1(void)
{
    tcg_gen_mov_tl(cpu_T[0], cpu_T[1]);
}

static inline void gen_op_andl_A0_ffff(void)
{
    tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffff);
}

B
bellard 已提交
330 331 332 333 334 335 336 337 338 339
#ifdef TARGET_X86_64

#define NB_OP_SIZES 4

#else /* !TARGET_X86_64 */

#define NB_OP_SIZES 3

#endif /* !TARGET_X86_64 */

340
#if defined(HOST_WORDS_BIGENDIAN)
B
bellard 已提交
341 342 343 344 345
#define REG_B_OFFSET (sizeof(target_ulong) - 1)
#define REG_H_OFFSET (sizeof(target_ulong) - 2)
#define REG_W_OFFSET (sizeof(target_ulong) - 2)
#define REG_L_OFFSET (sizeof(target_ulong) - 4)
#define REG_LH_OFFSET (sizeof(target_ulong) - 8)
B
bellard 已提交
346
#else
B
bellard 已提交
347 348 349 350 351
#define REG_B_OFFSET 0
#define REG_H_OFFSET 1
#define REG_W_OFFSET 0
#define REG_L_OFFSET 0
#define REG_LH_OFFSET 4
B
bellard 已提交
352
#endif
B
bellard 已提交
353

354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372
/* In instruction encodings for byte register accesses the
 * register number usually indicates "low 8 bits of register N";
 * however there are some special cases where N 4..7 indicates
 * [AH, CH, DH, BH], ie "bits 15..8 of register N-4". Return
 * true for this special case, false otherwise.
 */
static inline bool byte_reg_is_xH(int reg)
{
    if (reg < 4) {
        return false;
    }
#ifdef TARGET_X86_64
    if (reg >= 8 || x86_64_hregs) {
        return false;
    }
#endif
    return true;
}

373
static inline void gen_op_mov_reg_v(int ot, int reg, TCGv t0)
B
bellard 已提交
374 375 376
{
    switch(ot) {
    case OT_BYTE:
377
        if (!byte_reg_is_xH(reg)) {
378
            tcg_gen_deposit_tl(cpu_regs[reg], cpu_regs[reg], t0, 0, 8);
B
bellard 已提交
379
        } else {
380
            tcg_gen_deposit_tl(cpu_regs[reg - 4], cpu_regs[reg - 4], t0, 8, 8);
B
bellard 已提交
381 382 383
        }
        break;
    case OT_WORD:
384
        tcg_gen_deposit_tl(cpu_regs[reg], cpu_regs[reg], t0, 0, 16);
B
bellard 已提交
385
        break;
386
    default: /* XXX this shouldn't be reached;  abort? */
B
bellard 已提交
387
    case OT_LONG:
388 389 390
        /* For x86_64, this sets the higher half of register to zero.
           For i386, this is equivalent to a mov. */
        tcg_gen_ext32u_tl(cpu_regs[reg], t0);
B
bellard 已提交
391
        break;
392
#ifdef TARGET_X86_64
B
bellard 已提交
393
    case OT_QUAD:
394
        tcg_gen_mov_tl(cpu_regs[reg], t0);
B
bellard 已提交
395
        break;
B
bellard 已提交
396
#endif
B
bellard 已提交
397 398
    }
}
B
bellard 已提交
399

B
bellard 已提交
400 401
static inline void gen_op_mov_reg_T0(int ot, int reg)
{
402
    gen_op_mov_reg_v(ot, reg, cpu_T[0]);
B
bellard 已提交
403 404 405 406
}

static inline void gen_op_mov_reg_T1(int ot, int reg)
{
407
    gen_op_mov_reg_v(ot, reg, cpu_T[1]);
B
bellard 已提交
408 409 410 411 412
}

static inline void gen_op_mov_reg_A0(int size, int reg)
{
    switch(size) {
413
    case OT_BYTE:
414
        tcg_gen_deposit_tl(cpu_regs[reg], cpu_regs[reg], cpu_A0, 0, 16);
B
bellard 已提交
415
        break;
416
    default: /* XXX this shouldn't be reached;  abort? */
417
    case OT_WORD:
418 419 420
        /* For x86_64, this sets the higher half of register to zero.
           For i386, this is equivalent to a mov. */
        tcg_gen_ext32u_tl(cpu_regs[reg], cpu_A0);
B
bellard 已提交
421
        break;
422
#ifdef TARGET_X86_64
423
    case OT_LONG:
424
        tcg_gen_mov_tl(cpu_regs[reg], cpu_A0);
B
bellard 已提交
425
        break;
B
bellard 已提交
426
#endif
B
bellard 已提交
427 428 429
    }
}

430
static inline void gen_op_mov_v_reg(int ot, TCGv t0, int reg)
B
bellard 已提交
431
{
432 433 434 435
    if (ot == OT_BYTE && byte_reg_is_xH(reg)) {
        tcg_gen_shri_tl(t0, cpu_regs[reg - 4], 8);
        tcg_gen_ext8u_tl(t0, t0);
    } else {
436
        tcg_gen_mov_tl(t0, cpu_regs[reg]);
B
bellard 已提交
437 438 439
    }
}

440 441 442 443 444
static inline void gen_op_mov_TN_reg(int ot, int t_index, int reg)
{
    gen_op_mov_v_reg(ot, cpu_T[t_index], reg);
}

B
bellard 已提交
445 446
static inline void gen_op_movl_A0_reg(int reg)
{
447
    tcg_gen_mov_tl(cpu_A0, cpu_regs[reg]);
B
bellard 已提交
448 449 450 451 452
}

static inline void gen_op_addl_A0_im(int32_t val)
{
    tcg_gen_addi_tl(cpu_A0, cpu_A0, val);
B
bellard 已提交
453
#ifdef TARGET_X86_64
B
bellard 已提交
454
    tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
B
bellard 已提交
455
#endif
B
bellard 已提交
456
}
B
bellard 已提交
457

B
bellard 已提交
458
#ifdef TARGET_X86_64
B
bellard 已提交
459 460 461 462
static inline void gen_op_addq_A0_im(int64_t val)
{
    tcg_gen_addi_tl(cpu_A0, cpu_A0, val);
}
B
bellard 已提交
463
#endif
B
bellard 已提交
464 465 466 467 468 469 470 471 472 473
    
static void gen_add_A0_im(DisasContext *s, int val)
{
#ifdef TARGET_X86_64
    if (CODE64(s))
        gen_op_addq_A0_im(val);
    else
#endif
        gen_op_addl_A0_im(val);
}
B
bellard 已提交
474

B
bellard 已提交
475
static inline void gen_op_addl_T0_T1(void)
B
bellard 已提交
476
{
B
bellard 已提交
477 478 479 480 481
    tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
}

static inline void gen_op_jmp_T0(void)
{
482
    tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, eip));
B
bellard 已提交
483 484
}

485
static inline void gen_op_add_reg_im(int size, int reg, int32_t val)
B
bellard 已提交
486
{
487
    switch(size) {
488
    case OT_BYTE:
489
        tcg_gen_addi_tl(cpu_tmp0, cpu_regs[reg], val);
490
        tcg_gen_deposit_tl(cpu_regs[reg], cpu_regs[reg], cpu_tmp0, 0, 16);
491
        break;
492
    case OT_WORD:
493 494 495 496 497
        tcg_gen_addi_tl(cpu_tmp0, cpu_regs[reg], val);
        /* For x86_64, this sets the higher half of register to zero.
           For i386, this is equivalent to a nop. */
        tcg_gen_ext32u_tl(cpu_tmp0, cpu_tmp0);
        tcg_gen_mov_tl(cpu_regs[reg], cpu_tmp0);
498 499
        break;
#ifdef TARGET_X86_64
500
    case OT_LONG:
501
        tcg_gen_addi_tl(cpu_regs[reg], cpu_regs[reg], val);
502 503 504
        break;
#endif
    }
B
bellard 已提交
505 506
}

507
static inline void gen_op_add_reg_T0(int size, int reg)
B
bellard 已提交
508
{
509
    switch(size) {
510
    case OT_BYTE:
511
        tcg_gen_add_tl(cpu_tmp0, cpu_regs[reg], cpu_T[0]);
512
        tcg_gen_deposit_tl(cpu_regs[reg], cpu_regs[reg], cpu_tmp0, 0, 16);
513
        break;
514
    case OT_WORD:
515 516 517 518 519
        tcg_gen_add_tl(cpu_tmp0, cpu_regs[reg], cpu_T[0]);
        /* For x86_64, this sets the higher half of register to zero.
           For i386, this is equivalent to a nop. */
        tcg_gen_ext32u_tl(cpu_tmp0, cpu_tmp0);
        tcg_gen_mov_tl(cpu_regs[reg], cpu_tmp0);
520
        break;
B
bellard 已提交
521
#ifdef TARGET_X86_64
522
    case OT_LONG:
523
        tcg_gen_add_tl(cpu_regs[reg], cpu_regs[reg], cpu_T[0]);
524
        break;
B
bellard 已提交
525
#endif
526 527
    }
}
B
bellard 已提交
528 529 530

static inline void gen_op_addl_A0_reg_sN(int shift, int reg)
{
531 532
    tcg_gen_mov_tl(cpu_tmp0, cpu_regs[reg]);
    if (shift != 0)
B
bellard 已提交
533 534
        tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, shift);
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
535 536 537
    /* For x86_64, this sets the higher half of register to zero.
       For i386, this is equivalent to a nop. */
    tcg_gen_ext32u_tl(cpu_A0, cpu_A0);
B
bellard 已提交
538
}
B
bellard 已提交
539

B
bellard 已提交
540 541
static inline void gen_op_movl_A0_seg(int reg)
{
542
    tcg_gen_ld32u_tl(cpu_A0, cpu_env, offsetof(CPUX86State, segs[reg].base) + REG_L_OFFSET);
B
bellard 已提交
543
}
B
bellard 已提交
544

545
static inline void gen_op_addl_A0_seg(DisasContext *s, int reg)
B
bellard 已提交
546
{
547
    tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUX86State, segs[reg].base));
B
bellard 已提交
548
#ifdef TARGET_X86_64
549 550 551 552 553 554 555 556 557
    if (CODE64(s)) {
        tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
        tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
    } else {
        tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
        tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
    }
#else
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
B
bellard 已提交
558 559
#endif
}
B
bellard 已提交
560

B
bellard 已提交
561
#ifdef TARGET_X86_64
B
bellard 已提交
562 563
static inline void gen_op_movq_A0_seg(int reg)
{
564
    tcg_gen_ld_tl(cpu_A0, cpu_env, offsetof(CPUX86State, segs[reg].base));
B
bellard 已提交
565
}
B
bellard 已提交
566

B
bellard 已提交
567 568
static inline void gen_op_addq_A0_seg(int reg)
{
569
    tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUX86State, segs[reg].base));
B
bellard 已提交
570 571 572 573 574
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
}

static inline void gen_op_movq_A0_reg(int reg)
{
575
    tcg_gen_mov_tl(cpu_A0, cpu_regs[reg]);
B
bellard 已提交
576 577 578 579
}

static inline void gen_op_addq_A0_reg_sN(int shift, int reg)
{
580 581
    tcg_gen_mov_tl(cpu_tmp0, cpu_regs[reg]);
    if (shift != 0)
B
bellard 已提交
582 583 584
        tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, shift);
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
}
B
bellard 已提交
585 586
#endif

B
bellard 已提交
587 588 589 590
static inline void gen_op_lds_T0_A0(int idx)
{
    int mem_index = (idx >> 2) - 1;
    switch(idx & 3) {
591
    case OT_BYTE:
B
bellard 已提交
592 593
        tcg_gen_qemu_ld8s(cpu_T[0], cpu_A0, mem_index);
        break;
594
    case OT_WORD:
B
bellard 已提交
595 596 597
        tcg_gen_qemu_ld16s(cpu_T[0], cpu_A0, mem_index);
        break;
    default:
598
    case OT_LONG:
B
bellard 已提交
599 600 601 602
        tcg_gen_qemu_ld32s(cpu_T[0], cpu_A0, mem_index);
        break;
    }
}
B
bellard 已提交
603

604
static inline void gen_op_ld_v(int idx, TCGv t0, TCGv a0)
B
bellard 已提交
605 606 607
{
    int mem_index = (idx >> 2) - 1;
    switch(idx & 3) {
608
    case OT_BYTE:
609
        tcg_gen_qemu_ld8u(t0, a0, mem_index);
B
bellard 已提交
610
        break;
611
    case OT_WORD:
612
        tcg_gen_qemu_ld16u(t0, a0, mem_index);
B
bellard 已提交
613
        break;
614
    case OT_LONG:
615
        tcg_gen_qemu_ld32u(t0, a0, mem_index);
B
bellard 已提交
616 617
        break;
    default:
618
    case OT_QUAD:
P
pbrook 已提交
619 620
        /* Should never happen on 32-bit targets.  */
#ifdef TARGET_X86_64
621
        tcg_gen_qemu_ld64(t0, a0, mem_index);
P
pbrook 已提交
622
#endif
B
bellard 已提交
623 624 625
        break;
    }
}
B
bellard 已提交
626

627 628 629 630 631 632
/* XXX: always use ldu or lds */
static inline void gen_op_ld_T0_A0(int idx)
{
    gen_op_ld_v(idx, cpu_T[0], cpu_A0);
}

B
bellard 已提交
633 634
static inline void gen_op_ldu_T0_A0(int idx)
{
635
    gen_op_ld_v(idx, cpu_T[0], cpu_A0);
B
bellard 已提交
636
}
B
bellard 已提交
637

B
bellard 已提交
638
static inline void gen_op_ld_T1_A0(int idx)
639 640 641 642 643
{
    gen_op_ld_v(idx, cpu_T[1], cpu_A0);
}

static inline void gen_op_st_v(int idx, TCGv t0, TCGv a0)
B
bellard 已提交
644 645 646
{
    int mem_index = (idx >> 2) - 1;
    switch(idx & 3) {
647
    case OT_BYTE:
648
        tcg_gen_qemu_st8(t0, a0, mem_index);
B
bellard 已提交
649
        break;
650
    case OT_WORD:
651
        tcg_gen_qemu_st16(t0, a0, mem_index);
B
bellard 已提交
652
        break;
653
    case OT_LONG:
654
        tcg_gen_qemu_st32(t0, a0, mem_index);
B
bellard 已提交
655 656
        break;
    default:
657
    case OT_QUAD:
P
pbrook 已提交
658 659
        /* Should never happen on 32-bit targets.  */
#ifdef TARGET_X86_64
660
        tcg_gen_qemu_st64(t0, a0, mem_index);
P
pbrook 已提交
661
#endif
B
bellard 已提交
662 663 664
        break;
    }
}
665

B
bellard 已提交
666 667
static inline void gen_op_st_T0_A0(int idx)
{
668
    gen_op_st_v(idx, cpu_T[0], cpu_A0);
B
bellard 已提交
669
}
670

B
bellard 已提交
671 672
static inline void gen_op_st_T1_A0(int idx)
{
673
    gen_op_st_v(idx, cpu_T[1], cpu_A0);
B
bellard 已提交
674
}
675

B
bellard 已提交
676 677
static inline void gen_jmp_im(target_ulong pc)
{
B
bellard 已提交
678
    tcg_gen_movi_tl(cpu_tmp0, pc);
679
    tcg_gen_st_tl(cpu_tmp0, cpu_env, offsetof(CPUX86State, eip));
B
bellard 已提交
680 681
}

B
bellard 已提交
682 683 684 685 686
static inline void gen_string_movl_A0_ESI(DisasContext *s)
{
    int override;

    override = s->override;
B
bellard 已提交
687 688 689
#ifdef TARGET_X86_64
    if (s->aflag == 2) {
        if (override >= 0) {
B
bellard 已提交
690 691
            gen_op_movq_A0_seg(override);
            gen_op_addq_A0_reg_sN(0, R_ESI);
B
bellard 已提交
692
        } else {
B
bellard 已提交
693
            gen_op_movq_A0_reg(R_ESI);
B
bellard 已提交
694 695 696
        }
    } else
#endif
B
bellard 已提交
697 698 699 700 701
    if (s->aflag) {
        /* 32 bit address */
        if (s->addseg && override < 0)
            override = R_DS;
        if (override >= 0) {
B
bellard 已提交
702 703
            gen_op_movl_A0_seg(override);
            gen_op_addl_A0_reg_sN(0, R_ESI);
B
bellard 已提交
704
        } else {
B
bellard 已提交
705
            gen_op_movl_A0_reg(R_ESI);
B
bellard 已提交
706 707 708 709 710
        }
    } else {
        /* 16 address, always override */
        if (override < 0)
            override = R_DS;
B
bellard 已提交
711
        gen_op_movl_A0_reg(R_ESI);
B
bellard 已提交
712
        gen_op_andl_A0_ffff();
713
        gen_op_addl_A0_seg(s, override);
B
bellard 已提交
714 715 716 717 718
    }
}

static inline void gen_string_movl_A0_EDI(DisasContext *s)
{
B
bellard 已提交
719 720
#ifdef TARGET_X86_64
    if (s->aflag == 2) {
B
bellard 已提交
721
        gen_op_movq_A0_reg(R_EDI);
B
bellard 已提交
722 723
    } else
#endif
B
bellard 已提交
724 725
    if (s->aflag) {
        if (s->addseg) {
B
bellard 已提交
726 727
            gen_op_movl_A0_seg(R_ES);
            gen_op_addl_A0_reg_sN(0, R_EDI);
B
bellard 已提交
728
        } else {
B
bellard 已提交
729
            gen_op_movl_A0_reg(R_EDI);
B
bellard 已提交
730 731
        }
    } else {
B
bellard 已提交
732
        gen_op_movl_A0_reg(R_EDI);
B
bellard 已提交
733
        gen_op_andl_A0_ffff();
734
        gen_op_addl_A0_seg(s, R_ES);
B
bellard 已提交
735 736 737
    }
}

738 739
static inline void gen_op_movl_T0_Dshift(int ot) 
{
740
    tcg_gen_ld32s_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, df));
741
    tcg_gen_shli_tl(cpu_T[0], cpu_T[0], ot);
B
bellard 已提交
742 743
};

744
static TCGv gen_ext_tl(TCGv dst, TCGv src, int size, bool sign)
745
{
746
    switch (size) {
747
    case OT_BYTE:
748 749 750 751 752 753
        if (sign) {
            tcg_gen_ext8s_tl(dst, src);
        } else {
            tcg_gen_ext8u_tl(dst, src);
        }
        return dst;
754
    case OT_WORD:
755 756 757 758 759 760 761
        if (sign) {
            tcg_gen_ext16s_tl(dst, src);
        } else {
            tcg_gen_ext16u_tl(dst, src);
        }
        return dst;
#ifdef TARGET_X86_64
762
    case OT_LONG:
763 764 765 766 767 768 769
        if (sign) {
            tcg_gen_ext32s_tl(dst, src);
        } else {
            tcg_gen_ext32u_tl(dst, src);
        }
        return dst;
#endif
770
    default:
771
        return src;
772 773
    }
}
774

775 776 777 778 779
static void gen_extu(int ot, TCGv reg)
{
    gen_ext_tl(reg, reg, ot, false);
}

780 781
static void gen_exts(int ot, TCGv reg)
{
782
    gen_ext_tl(reg, reg, ot, true);
783
}
B
bellard 已提交
784

785 786
static inline void gen_op_jnz_ecx(int size, int label1)
{
787
    tcg_gen_mov_tl(cpu_tmp0, cpu_regs[R_ECX]);
788
    gen_extu(size + 1, cpu_tmp0);
P
pbrook 已提交
789
    tcg_gen_brcondi_tl(TCG_COND_NE, cpu_tmp0, 0, label1);
790 791 792 793
}

static inline void gen_op_jz_ecx(int size, int label1)
{
794
    tcg_gen_mov_tl(cpu_tmp0, cpu_regs[R_ECX]);
795
    gen_extu(size + 1, cpu_tmp0);
P
pbrook 已提交
796
    tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_tmp0, 0, label1);
797
}
B
bellard 已提交
798

P
pbrook 已提交
799 800 801
static void gen_helper_in_func(int ot, TCGv v, TCGv_i32 n)
{
    switch (ot) {
802 803 804 805 806 807 808 809 810
    case OT_BYTE:
        gen_helper_inb(v, n);
        break;
    case OT_WORD:
        gen_helper_inw(v, n);
        break;
    case OT_LONG:
        gen_helper_inl(v, n);
        break;
P
pbrook 已提交
811 812
    }
}
B
bellard 已提交
813

P
pbrook 已提交
814 815 816
static void gen_helper_out_func(int ot, TCGv_i32 v, TCGv_i32 n)
{
    switch (ot) {
817 818 819 820 821 822 823 824 825
    case OT_BYTE:
        gen_helper_outb(v, n);
        break;
    case OT_WORD:
        gen_helper_outw(v, n);
        break;
    case OT_LONG:
        gen_helper_outl(v, n);
        break;
P
pbrook 已提交
826 827
    }
}
828

829 830
static void gen_check_io(DisasContext *s, int ot, target_ulong cur_eip,
                         uint32_t svm_flags)
831
{
832 833 834 835
    int state_saved;
    target_ulong next_eip;

    state_saved = 0;
836
    if (s->pe && (s->cpl > s->iopl || s->vm86)) {
837
        gen_update_cc_op(s);
B
bellard 已提交
838
        gen_jmp_im(cur_eip);
839
        state_saved = 1;
840
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
P
pbrook 已提交
841
        switch (ot) {
842
        case OT_BYTE:
B
Blue Swirl 已提交
843 844
            gen_helper_check_iob(cpu_env, cpu_tmp2_i32);
            break;
845
        case OT_WORD:
B
Blue Swirl 已提交
846 847
            gen_helper_check_iow(cpu_env, cpu_tmp2_i32);
            break;
848
        case OT_LONG:
B
Blue Swirl 已提交
849 850
            gen_helper_check_iol(cpu_env, cpu_tmp2_i32);
            break;
P
pbrook 已提交
851
        }
852
    }
B
bellard 已提交
853
    if(s->flags & HF_SVMI_MASK) {
854
        if (!state_saved) {
855
            gen_update_cc_op(s);
856 857 858 859
            gen_jmp_im(cur_eip);
        }
        svm_flags |= (1 << (4 + ot));
        next_eip = s->pc - s->cs_base;
860
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
B
Blue Swirl 已提交
861 862
        gen_helper_svm_check_io(cpu_env, cpu_tmp2_i32,
                                tcg_const_i32(svm_flags),
P
pbrook 已提交
863
                                tcg_const_i32(next_eip - cur_eip));
864 865 866
    }
}

B
bellard 已提交
867 868 869
static inline void gen_movs(DisasContext *s, int ot)
{
    gen_string_movl_A0_ESI(s);
B
bellard 已提交
870
    gen_op_ld_T0_A0(ot + s->mem_index);
B
bellard 已提交
871
    gen_string_movl_A0_EDI(s);
B
bellard 已提交
872
    gen_op_st_T0_A0(ot + s->mem_index);
873 874 875
    gen_op_movl_T0_Dshift(ot);
    gen_op_add_reg_T0(s->aflag, R_ESI);
    gen_op_add_reg_T0(s->aflag, R_EDI);
B
bellard 已提交
876 877
}

878 879 880 881 882 883 884 885 886 887 888
static void gen_op_update1_cc(void)
{
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
}

static void gen_op_update2_cc(void)
{
    tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
}

889 890 891 892 893 894 895
static void gen_op_update3_cc(TCGv reg)
{
    tcg_gen_mov_tl(cpu_cc_src2, reg);
    tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
}

896 897 898 899 900 901 902 903
static inline void gen_op_testl_T0_T1_cc(void)
{
    tcg_gen_and_tl(cpu_cc_dst, cpu_T[0], cpu_T[1]);
}

static void gen_op_update_neg_cc(void)
{
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
904 905
    tcg_gen_neg_tl(cpu_cc_src, cpu_T[0]);
    tcg_gen_movi_tl(cpu_cc_srcT, 0);
906 907
}

908 909
/* compute all eflags to cc_src */
static void gen_compute_eflags(DisasContext *s)
910
{
911
    TCGv zero, dst, src1, src2;
912 913
    int live, dead;

914 915 916
    if (s->cc_op == CC_OP_EFLAGS) {
        return;
    }
R
Richard Henderson 已提交
917 918 919 920 921
    if (s->cc_op == CC_OP_CLR) {
        tcg_gen_movi_tl(cpu_cc_src, CC_Z);
        set_cc_op(s, CC_OP_EFLAGS);
        return;
    }
922 923 924 925

    TCGV_UNUSED(zero);
    dst = cpu_cc_dst;
    src1 = cpu_cc_src;
926
    src2 = cpu_cc_src2;
927 928 929

    /* Take care to not read values that are not live.  */
    live = cc_op_live[s->cc_op] & ~USES_CC_SRCT;
930
    dead = live ^ (USES_CC_DST | USES_CC_SRC | USES_CC_SRC2);
931 932 933 934 935 936 937 938
    if (dead) {
        zero = tcg_const_tl(0);
        if (dead & USES_CC_DST) {
            dst = zero;
        }
        if (dead & USES_CC_SRC) {
            src1 = zero;
        }
939 940 941
        if (dead & USES_CC_SRC2) {
            src2 = zero;
        }
942 943
    }

944
    gen_update_cc_op(s);
945
    gen_helper_cc_compute_all(cpu_cc_src, dst, src1, src2, cpu_cc_op);
946
    set_cc_op(s, CC_OP_EFLAGS);
947 948 949 950

    if (dead) {
        tcg_temp_free(zero);
    }
951 952
}

953 954 955 956 957 958 959 960 961 962
typedef struct CCPrepare {
    TCGCond cond;
    TCGv reg;
    TCGv reg2;
    target_ulong imm;
    target_ulong mask;
    bool use_reg2;
    bool no_setcond;
} CCPrepare;

963
/* compute eflags.C to reg */
964
static CCPrepare gen_prepare_eflags_c(DisasContext *s, TCGv reg)
965 966
{
    TCGv t0, t1;
967
    int size, shift;
968 969 970

    switch (s->cc_op) {
    case CC_OP_SUBB ... CC_OP_SUBQ:
971
        /* (DATA_TYPE)CC_SRCT < (DATA_TYPE)CC_SRC */
972 973 974 975
        size = s->cc_op - CC_OP_SUBB;
        t1 = gen_ext_tl(cpu_tmp0, cpu_cc_src, size, false);
        /* If no temporary was used, be careful not to alias t1 and t0.  */
        t0 = TCGV_EQUAL(t1, cpu_cc_src) ? cpu_tmp0 : reg;
976
        tcg_gen_mov_tl(t0, cpu_cc_srcT);
977 978 979 980 981 982 983 984 985
        gen_extu(size, t0);
        goto add_sub;

    case CC_OP_ADDB ... CC_OP_ADDQ:
        /* (DATA_TYPE)CC_DST < (DATA_TYPE)CC_SRC */
        size = s->cc_op - CC_OP_ADDB;
        t1 = gen_ext_tl(cpu_tmp0, cpu_cc_src, size, false);
        t0 = gen_ext_tl(reg, cpu_cc_dst, size, false);
    add_sub:
986 987
        return (CCPrepare) { .cond = TCG_COND_LTU, .reg = t0,
                             .reg2 = t1, .mask = -1, .use_reg2 = true };
988 989

    case CC_OP_LOGICB ... CC_OP_LOGICQ:
R
Richard Henderson 已提交
990
    case CC_OP_CLR:
991
        return (CCPrepare) { .cond = TCG_COND_NEVER, .mask = -1 };
992 993 994

    case CC_OP_INCB ... CC_OP_INCQ:
    case CC_OP_DECB ... CC_OP_DECQ:
995 996
        return (CCPrepare) { .cond = TCG_COND_NE, .reg = cpu_cc_src,
                             .mask = -1, .no_setcond = true };
997 998 999 1000

    case CC_OP_SHLB ... CC_OP_SHLQ:
        /* (CC_SRC >> (DATA_BITS - 1)) & 1 */
        size = s->cc_op - CC_OP_SHLB;
1001 1002 1003
        shift = (8 << size) - 1;
        return (CCPrepare) { .cond = TCG_COND_NE, .reg = cpu_cc_src,
                             .mask = (target_ulong)1 << shift };
1004 1005

    case CC_OP_MULB ... CC_OP_MULQ:
1006 1007
        return (CCPrepare) { .cond = TCG_COND_NE,
                             .reg = cpu_cc_src, .mask = -1 };
1008

1009 1010 1011 1012 1013
    case CC_OP_BMILGB ... CC_OP_BMILGQ:
        size = s->cc_op - CC_OP_BMILGB;
        t0 = gen_ext_tl(reg, cpu_cc_src, size, false);
        return (CCPrepare) { .cond = TCG_COND_EQ, .reg = t0, .mask = -1 };

1014 1015 1016 1017 1018
    case CC_OP_ADCX:
    case CC_OP_ADCOX:
        return (CCPrepare) { .cond = TCG_COND_NE, .reg = cpu_cc_dst,
                             .mask = -1, .no_setcond = true };

1019 1020 1021
    case CC_OP_EFLAGS:
    case CC_OP_SARB ... CC_OP_SARQ:
        /* CC_SRC & 1 */
1022 1023
        return (CCPrepare) { .cond = TCG_COND_NE,
                             .reg = cpu_cc_src, .mask = CC_C };
1024 1025 1026 1027 1028

    default:
       /* The need to compute only C from CC_OP_DYNAMIC is important
          in efficiently implementing e.g. INC at the start of a TB.  */
       gen_update_cc_op(s);
1029 1030
       gen_helper_cc_compute_c(reg, cpu_cc_dst, cpu_cc_src,
                               cpu_cc_src2, cpu_cc_op);
1031 1032
       return (CCPrepare) { .cond = TCG_COND_NE, .reg = reg,
                            .mask = -1, .no_setcond = true };
1033 1034 1035
    }
}

1036
/* compute eflags.P to reg */
1037
static CCPrepare gen_prepare_eflags_p(DisasContext *s, TCGv reg)
1038
{
1039
    gen_compute_eflags(s);
1040 1041
    return (CCPrepare) { .cond = TCG_COND_NE, .reg = cpu_cc_src,
                         .mask = CC_P };
1042 1043 1044
}

/* compute eflags.S to reg */
1045
static CCPrepare gen_prepare_eflags_s(DisasContext *s, TCGv reg)
1046
{
1047 1048 1049 1050 1051
    switch (s->cc_op) {
    case CC_OP_DYNAMIC:
        gen_compute_eflags(s);
        /* FALLTHRU */
    case CC_OP_EFLAGS:
1052 1053 1054
    case CC_OP_ADCX:
    case CC_OP_ADOX:
    case CC_OP_ADCOX:
1055 1056
        return (CCPrepare) { .cond = TCG_COND_NE, .reg = cpu_cc_src,
                             .mask = CC_S };
R
Richard Henderson 已提交
1057 1058
    case CC_OP_CLR:
        return (CCPrepare) { .cond = TCG_COND_NEVER, .mask = -1 };
1059 1060 1061 1062
    default:
        {
            int size = (s->cc_op - CC_OP_ADDB) & 3;
            TCGv t0 = gen_ext_tl(reg, cpu_cc_dst, size, true);
1063
            return (CCPrepare) { .cond = TCG_COND_LT, .reg = t0, .mask = -1 };
1064 1065
        }
    }
1066 1067 1068
}

/* compute eflags.O to reg */
1069
static CCPrepare gen_prepare_eflags_o(DisasContext *s, TCGv reg)
1070
{
1071 1072 1073 1074 1075
    switch (s->cc_op) {
    case CC_OP_ADOX:
    case CC_OP_ADCOX:
        return (CCPrepare) { .cond = TCG_COND_NE, .reg = cpu_cc_src2,
                             .mask = -1, .no_setcond = true };
R
Richard Henderson 已提交
1076 1077
    case CC_OP_CLR:
        return (CCPrepare) { .cond = TCG_COND_NEVER, .mask = -1 };
1078 1079 1080 1081 1082
    default:
        gen_compute_eflags(s);
        return (CCPrepare) { .cond = TCG_COND_NE, .reg = cpu_cc_src,
                             .mask = CC_O };
    }
1083 1084 1085
}

/* compute eflags.Z to reg */
1086
static CCPrepare gen_prepare_eflags_z(DisasContext *s, TCGv reg)
1087
{
1088 1089 1090 1091 1092
    switch (s->cc_op) {
    case CC_OP_DYNAMIC:
        gen_compute_eflags(s);
        /* FALLTHRU */
    case CC_OP_EFLAGS:
1093 1094 1095
    case CC_OP_ADCX:
    case CC_OP_ADOX:
    case CC_OP_ADCOX:
1096 1097
        return (CCPrepare) { .cond = TCG_COND_NE, .reg = cpu_cc_src,
                             .mask = CC_Z };
R
Richard Henderson 已提交
1098 1099
    case CC_OP_CLR:
        return (CCPrepare) { .cond = TCG_COND_ALWAYS, .mask = -1 };
1100 1101 1102 1103
    default:
        {
            int size = (s->cc_op - CC_OP_ADDB) & 3;
            TCGv t0 = gen_ext_tl(reg, cpu_cc_dst, size, false);
1104
            return (CCPrepare) { .cond = TCG_COND_EQ, .reg = t0, .mask = -1 };
1105
        }
1106 1107 1108
    }
}

1109 1110
/* perform a conditional store into register 'reg' according to jump opcode
   value 'b'. In the fast case, T0 is guaranted not to be used. */
1111
static CCPrepare gen_prepare_cc(DisasContext *s, int b, TCGv reg)
1112
{
1113
    int inv, jcc_op, size, cond;
1114
    CCPrepare cc;
1115 1116 1117
    TCGv t0;

    inv = b & 1;
1118
    jcc_op = (b >> 1) & 7;
1119 1120

    switch (s->cc_op) {
1121 1122
    case CC_OP_SUBB ... CC_OP_SUBQ:
        /* We optimize relational operators for the cmp/jcc case.  */
1123 1124 1125
        size = s->cc_op - CC_OP_SUBB;
        switch (jcc_op) {
        case JCC_BE:
1126
            tcg_gen_mov_tl(cpu_tmp4, cpu_cc_srcT);
1127 1128
            gen_extu(size, cpu_tmp4);
            t0 = gen_ext_tl(cpu_tmp0, cpu_cc_src, size, false);
1129 1130
            cc = (CCPrepare) { .cond = TCG_COND_LEU, .reg = cpu_tmp4,
                               .reg2 = t0, .mask = -1, .use_reg2 = true };
1131
            break;
1132

1133
        case JCC_L:
1134
            cond = TCG_COND_LT;
1135 1136
            goto fast_jcc_l;
        case JCC_LE:
1137
            cond = TCG_COND_LE;
1138
        fast_jcc_l:
1139
            tcg_gen_mov_tl(cpu_tmp4, cpu_cc_srcT);
1140 1141
            gen_exts(size, cpu_tmp4);
            t0 = gen_ext_tl(cpu_tmp0, cpu_cc_src, size, true);
1142 1143
            cc = (CCPrepare) { .cond = cond, .reg = cpu_tmp4,
                               .reg2 = t0, .mask = -1, .use_reg2 = true };
1144
            break;
1145

1146
        default:
1147
            goto slow_jcc;
1148
        }
1149
        break;
1150

1151 1152
    default:
    slow_jcc:
1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196
        /* This actually generates good code for JC, JZ and JS.  */
        switch (jcc_op) {
        case JCC_O:
            cc = gen_prepare_eflags_o(s, reg);
            break;
        case JCC_B:
            cc = gen_prepare_eflags_c(s, reg);
            break;
        case JCC_Z:
            cc = gen_prepare_eflags_z(s, reg);
            break;
        case JCC_BE:
            gen_compute_eflags(s);
            cc = (CCPrepare) { .cond = TCG_COND_NE, .reg = cpu_cc_src,
                               .mask = CC_Z | CC_C };
            break;
        case JCC_S:
            cc = gen_prepare_eflags_s(s, reg);
            break;
        case JCC_P:
            cc = gen_prepare_eflags_p(s, reg);
            break;
        case JCC_L:
            gen_compute_eflags(s);
            if (TCGV_EQUAL(reg, cpu_cc_src)) {
                reg = cpu_tmp0;
            }
            tcg_gen_shri_tl(reg, cpu_cc_src, 4); /* CC_O -> CC_S */
            tcg_gen_xor_tl(reg, reg, cpu_cc_src);
            cc = (CCPrepare) { .cond = TCG_COND_NE, .reg = reg,
                               .mask = CC_S };
            break;
        default:
        case JCC_LE:
            gen_compute_eflags(s);
            if (TCGV_EQUAL(reg, cpu_cc_src)) {
                reg = cpu_tmp0;
            }
            tcg_gen_shri_tl(reg, cpu_cc_src, 4); /* CC_O -> CC_S */
            tcg_gen_xor_tl(reg, reg, cpu_cc_src);
            cc = (CCPrepare) { .cond = TCG_COND_NE, .reg = reg,
                               .mask = CC_S | CC_Z };
            break;
        }
1197
        break;
1198
    }
1199 1200 1201 1202 1203

    if (inv) {
        cc.cond = tcg_invert_cond(cc.cond);
    }
    return cc;
1204 1205
}

1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239
static void gen_setcc1(DisasContext *s, int b, TCGv reg)
{
    CCPrepare cc = gen_prepare_cc(s, b, reg);

    if (cc.no_setcond) {
        if (cc.cond == TCG_COND_EQ) {
            tcg_gen_xori_tl(reg, cc.reg, 1);
        } else {
            tcg_gen_mov_tl(reg, cc.reg);
        }
        return;
    }

    if (cc.cond == TCG_COND_NE && !cc.use_reg2 && cc.imm == 0 &&
        cc.mask != 0 && (cc.mask & (cc.mask - 1)) == 0) {
        tcg_gen_shri_tl(reg, cc.reg, ctztl(cc.mask));
        tcg_gen_andi_tl(reg, reg, 1);
        return;
    }
    if (cc.mask != -1) {
        tcg_gen_andi_tl(reg, cc.reg, cc.mask);
        cc.reg = reg;
    }
    if (cc.use_reg2) {
        tcg_gen_setcond_tl(cc.cond, reg, cc.reg, cc.reg2);
    } else {
        tcg_gen_setcondi_tl(cc.cond, reg, cc.reg, cc.imm);
    }
}

static inline void gen_compute_eflags_c(DisasContext *s, TCGv reg)
{
    gen_setcc1(s, JCC_B << 1, reg);
}
1240

1241 1242
/* generate a conditional jump to label 'l1' according to jump opcode
   value 'b'. In the fast case, T0 is guaranted not to be used. */
1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260
static inline void gen_jcc1_noeob(DisasContext *s, int b, int l1)
{
    CCPrepare cc = gen_prepare_cc(s, b, cpu_T[0]);

    if (cc.mask != -1) {
        tcg_gen_andi_tl(cpu_T[0], cc.reg, cc.mask);
        cc.reg = cpu_T[0];
    }
    if (cc.use_reg2) {
        tcg_gen_brcond_tl(cc.cond, cc.reg, cc.reg2, l1);
    } else {
        tcg_gen_brcondi_tl(cc.cond, cc.reg, cc.imm, l1);
    }
}

/* Generate a conditional jump to label 'l1' according to jump opcode
   value 'b'. In the fast case, T0 is guaranted not to be used.
   A translation block must end soon.  */
1261
static inline void gen_jcc1(DisasContext *s, int b, int l1)
1262
{
1263
    CCPrepare cc = gen_prepare_cc(s, b, cpu_T[0]);
1264

1265
    gen_update_cc_op(s);
1266 1267 1268 1269
    if (cc.mask != -1) {
        tcg_gen_andi_tl(cpu_T[0], cc.reg, cc.mask);
        cc.reg = cpu_T[0];
    }
1270
    set_cc_op(s, CC_OP_DYNAMIC);
1271 1272 1273 1274
    if (cc.use_reg2) {
        tcg_gen_brcond_tl(cc.cond, cc.reg, cc.reg2, l1);
    } else {
        tcg_gen_brcondi_tl(cc.cond, cc.reg, cc.imm, l1);
1275 1276 1277
    }
}

B
bellard 已提交
1278 1279 1280
/* XXX: does not work with gdbstub "ice" single step - not a
   serious problem */
static int gen_jz_ecx_string(DisasContext *s, target_ulong next_eip)
B
bellard 已提交
1281
{
B
bellard 已提交
1282 1283 1284 1285
    int l1, l2;

    l1 = gen_new_label();
    l2 = gen_new_label();
1286
    gen_op_jnz_ecx(s->aflag, l1);
B
bellard 已提交
1287 1288 1289 1290
    gen_set_label(l2);
    gen_jmp_tb(s, next_eip, 1);
    gen_set_label(l1);
    return l2;
B
bellard 已提交
1291 1292 1293 1294
}

static inline void gen_stos(DisasContext *s, int ot)
{
B
bellard 已提交
1295
    gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
B
bellard 已提交
1296
    gen_string_movl_A0_EDI(s);
B
bellard 已提交
1297
    gen_op_st_T0_A0(ot + s->mem_index);
1298 1299
    gen_op_movl_T0_Dshift(ot);
    gen_op_add_reg_T0(s->aflag, R_EDI);
B
bellard 已提交
1300 1301 1302 1303 1304
}

static inline void gen_lods(DisasContext *s, int ot)
{
    gen_string_movl_A0_ESI(s);
B
bellard 已提交
1305 1306
    gen_op_ld_T0_A0(ot + s->mem_index);
    gen_op_mov_reg_T0(ot, R_EAX);
1307 1308
    gen_op_movl_T0_Dshift(ot);
    gen_op_add_reg_T0(s->aflag, R_ESI);
B
bellard 已提交
1309 1310 1311 1312 1313
}

static inline void gen_scas(DisasContext *s, int ot)
{
    gen_string_movl_A0_EDI(s);
B
bellard 已提交
1314
    gen_op_ld_T1_A0(ot + s->mem_index);
1315
    gen_op(s, OP_CMPL, ot, R_EAX);
1316 1317
    gen_op_movl_T0_Dshift(ot);
    gen_op_add_reg_T0(s->aflag, R_EDI);
B
bellard 已提交
1318 1319 1320 1321 1322
}

static inline void gen_cmps(DisasContext *s, int ot)
{
    gen_string_movl_A0_EDI(s);
B
bellard 已提交
1323
    gen_op_ld_T1_A0(ot + s->mem_index);
1324 1325
    gen_string_movl_A0_ESI(s);
    gen_op(s, OP_CMPL, ot, OR_TMP0);
1326 1327 1328
    gen_op_movl_T0_Dshift(ot);
    gen_op_add_reg_T0(s->aflag, R_ESI);
    gen_op_add_reg_T0(s->aflag, R_EDI);
B
bellard 已提交
1329 1330 1331 1332
}

static inline void gen_ins(DisasContext *s, int ot)
{
P
pbrook 已提交
1333 1334
    if (use_icount)
        gen_io_start();
B
bellard 已提交
1335
    gen_string_movl_A0_EDI(s);
1336 1337
    /* Note: we must do this dummy write first to be restartable in
       case of page fault. */
B
bellard 已提交
1338
    gen_op_movl_T0_0();
B
bellard 已提交
1339
    gen_op_st_T0_A0(ot + s->mem_index);
1340
    gen_op_mov_TN_reg(OT_WORD, 1, R_EDX);
1341 1342
    tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[1]);
    tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
P
pbrook 已提交
1343
    gen_helper_in_func(ot, cpu_T[0], cpu_tmp2_i32);
B
bellard 已提交
1344
    gen_op_st_T0_A0(ot + s->mem_index);
1345 1346
    gen_op_movl_T0_Dshift(ot);
    gen_op_add_reg_T0(s->aflag, R_EDI);
P
pbrook 已提交
1347 1348
    if (use_icount)
        gen_io_end();
B
bellard 已提交
1349 1350 1351 1352
}

static inline void gen_outs(DisasContext *s, int ot)
{
P
pbrook 已提交
1353 1354
    if (use_icount)
        gen_io_start();
B
bellard 已提交
1355
    gen_string_movl_A0_ESI(s);
B
bellard 已提交
1356
    gen_op_ld_T0_A0(ot + s->mem_index);
1357 1358

    gen_op_mov_TN_reg(OT_WORD, 1, R_EDX);
1359 1360 1361
    tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[1]);
    tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
    tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[0]);
P
pbrook 已提交
1362
    gen_helper_out_func(ot, cpu_tmp2_i32, cpu_tmp3_i32);
1363

1364 1365
    gen_op_movl_T0_Dshift(ot);
    gen_op_add_reg_T0(s->aflag, R_ESI);
P
pbrook 已提交
1366 1367
    if (use_icount)
        gen_io_end();
B
bellard 已提交
1368 1369 1370 1371 1372 1373
}

/* same method as Valgrind : we generate jumps to current or next
   instruction */
#define GEN_REPZ(op)                                                          \
static inline void gen_repz_ ## op(DisasContext *s, int ot,                   \
B
bellard 已提交
1374
                                 target_ulong cur_eip, target_ulong next_eip) \
B
bellard 已提交
1375
{                                                                             \
B
bellard 已提交
1376
    int l2;\
B
bellard 已提交
1377
    gen_update_cc_op(s);                                                      \
B
bellard 已提交
1378
    l2 = gen_jz_ecx_string(s, next_eip);                                      \
B
bellard 已提交
1379
    gen_ ## op(s, ot);                                                        \
1380
    gen_op_add_reg_im(s->aflag, R_ECX, -1);                                   \
B
bellard 已提交
1381 1382 1383
    /* a loop would cause two single step exceptions if ECX = 1               \
       before rep string_insn */                                              \
    if (!s->jmp_opt)                                                          \
1384
        gen_op_jz_ecx(s->aflag, l2);                                          \
B
bellard 已提交
1385 1386 1387 1388 1389
    gen_jmp(s, cur_eip);                                                      \
}

#define GEN_REPZ2(op)                                                         \
static inline void gen_repz_ ## op(DisasContext *s, int ot,                   \
B
bellard 已提交
1390 1391
                                   target_ulong cur_eip,                      \
                                   target_ulong next_eip,                     \
B
bellard 已提交
1392 1393
                                   int nz)                                    \
{                                                                             \
B
bellard 已提交
1394
    int l2;\
B
bellard 已提交
1395
    gen_update_cc_op(s);                                                      \
B
bellard 已提交
1396
    l2 = gen_jz_ecx_string(s, next_eip);                                      \
B
bellard 已提交
1397
    gen_ ## op(s, ot);                                                        \
1398
    gen_op_add_reg_im(s->aflag, R_ECX, -1);                                   \
1399
    gen_update_cc_op(s);                                                      \
1400
    gen_jcc1(s, (JCC_Z << 1) | (nz ^ 1), l2);                                 \
B
bellard 已提交
1401
    if (!s->jmp_opt)                                                          \
1402
        gen_op_jz_ecx(s->aflag, l2);                                          \
B
bellard 已提交
1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
    gen_jmp(s, cur_eip);                                                      \
}

GEN_REPZ(movs)
GEN_REPZ(stos)
GEN_REPZ(lods)
GEN_REPZ(ins)
GEN_REPZ(outs)
GEN_REPZ2(scas)
GEN_REPZ2(cmps)

P
pbrook 已提交
1414 1415 1416
static void gen_helper_fp_arith_ST0_FT0(int op)
{
    switch (op) {
B
Blue Swirl 已提交
1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440
    case 0:
        gen_helper_fadd_ST0_FT0(cpu_env);
        break;
    case 1:
        gen_helper_fmul_ST0_FT0(cpu_env);
        break;
    case 2:
        gen_helper_fcom_ST0_FT0(cpu_env);
        break;
    case 3:
        gen_helper_fcom_ST0_FT0(cpu_env);
        break;
    case 4:
        gen_helper_fsub_ST0_FT0(cpu_env);
        break;
    case 5:
        gen_helper_fsubr_ST0_FT0(cpu_env);
        break;
    case 6:
        gen_helper_fdiv_ST0_FT0(cpu_env);
        break;
    case 7:
        gen_helper_fdivr_ST0_FT0(cpu_env);
        break;
P
pbrook 已提交
1441 1442
    }
}
B
bellard 已提交
1443 1444

/* NOTE the exception in "r" op ordering */
P
pbrook 已提交
1445 1446 1447 1448
static void gen_helper_fp_arith_STN_ST0(int op, int opreg)
{
    TCGv_i32 tmp = tcg_const_i32(opreg);
    switch (op) {
B
Blue Swirl 已提交
1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
    case 0:
        gen_helper_fadd_STN_ST0(cpu_env, tmp);
        break;
    case 1:
        gen_helper_fmul_STN_ST0(cpu_env, tmp);
        break;
    case 4:
        gen_helper_fsubr_STN_ST0(cpu_env, tmp);
        break;
    case 5:
        gen_helper_fsub_STN_ST0(cpu_env, tmp);
        break;
    case 6:
        gen_helper_fdivr_STN_ST0(cpu_env, tmp);
        break;
    case 7:
        gen_helper_fdiv_STN_ST0(cpu_env, tmp);
        break;
P
pbrook 已提交
1467 1468
    }
}
B
bellard 已提交
1469 1470 1471 1472 1473

/* if d == OR_TMP0, it means memory operand (address in A0) */
static void gen_op(DisasContext *s1, int op, int ot, int d)
{
    if (d != OR_TMP0) {
B
bellard 已提交
1474
        gen_op_mov_TN_reg(ot, 0, d);
B
bellard 已提交
1475
    } else {
B
bellard 已提交
1476
        gen_op_ld_T0_A0(ot + s1->mem_index);
B
bellard 已提交
1477 1478 1479
    }
    switch(op) {
    case OP_ADCL:
1480
        gen_compute_eflags_c(s1, cpu_tmp4);
B
bellard 已提交
1481 1482 1483 1484 1485 1486
        tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
        tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_tmp4);
        if (d != OR_TMP0)
            gen_op_mov_reg_T0(ot, d);
        else
            gen_op_st_T0_A0(ot + s1->mem_index);
1487 1488
        gen_op_update3_cc(cpu_tmp4);
        set_cc_op(s1, CC_OP_ADCB + ot);
B
bellard 已提交
1489
        break;
B
bellard 已提交
1490
    case OP_SBBL:
1491
        gen_compute_eflags_c(s1, cpu_tmp4);
B
bellard 已提交
1492 1493 1494
        tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
        tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_tmp4);
        if (d != OR_TMP0)
B
bellard 已提交
1495
            gen_op_mov_reg_T0(ot, d);
B
bellard 已提交
1496 1497
        else
            gen_op_st_T0_A0(ot + s1->mem_index);
1498 1499
        gen_op_update3_cc(cpu_tmp4);
        set_cc_op(s1, CC_OP_SBBB + ot);
B
bellard 已提交
1500
        break;
B
bellard 已提交
1501 1502
    case OP_ADDL:
        gen_op_addl_T0_T1();
B
bellard 已提交
1503 1504 1505 1506 1507
        if (d != OR_TMP0)
            gen_op_mov_reg_T0(ot, d);
        else
            gen_op_st_T0_A0(ot + s1->mem_index);
        gen_op_update2_cc();
1508
        set_cc_op(s1, CC_OP_ADDB + ot);
B
bellard 已提交
1509 1510
        break;
    case OP_SUBL:
1511
        tcg_gen_mov_tl(cpu_cc_srcT, cpu_T[0]);
B
bellard 已提交
1512
        tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
B
bellard 已提交
1513 1514 1515 1516 1517
        if (d != OR_TMP0)
            gen_op_mov_reg_T0(ot, d);
        else
            gen_op_st_T0_A0(ot + s1->mem_index);
        gen_op_update2_cc();
1518
        set_cc_op(s1, CC_OP_SUBB + ot);
B
bellard 已提交
1519 1520 1521
        break;
    default:
    case OP_ANDL:
B
bellard 已提交
1522
        tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
B
bellard 已提交
1523 1524 1525 1526 1527
        if (d != OR_TMP0)
            gen_op_mov_reg_T0(ot, d);
        else
            gen_op_st_T0_A0(ot + s1->mem_index);
        gen_op_update1_cc();
1528
        set_cc_op(s1, CC_OP_LOGICB + ot);
B
bellard 已提交
1529
        break;
B
bellard 已提交
1530
    case OP_ORL:
B
bellard 已提交
1531
        tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
B
bellard 已提交
1532 1533 1534 1535 1536
        if (d != OR_TMP0)
            gen_op_mov_reg_T0(ot, d);
        else
            gen_op_st_T0_A0(ot + s1->mem_index);
        gen_op_update1_cc();
1537
        set_cc_op(s1, CC_OP_LOGICB + ot);
B
bellard 已提交
1538
        break;
B
bellard 已提交
1539
    case OP_XORL:
B
bellard 已提交
1540
        tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
B
bellard 已提交
1541 1542 1543 1544 1545
        if (d != OR_TMP0)
            gen_op_mov_reg_T0(ot, d);
        else
            gen_op_st_T0_A0(ot + s1->mem_index);
        gen_op_update1_cc();
1546
        set_cc_op(s1, CC_OP_LOGICB + ot);
B
bellard 已提交
1547 1548
        break;
    case OP_CMPL:
1549
        tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
1550
        tcg_gen_mov_tl(cpu_cc_srcT, cpu_T[0]);
1551
        tcg_gen_sub_tl(cpu_cc_dst, cpu_T[0], cpu_T[1]);
1552
        set_cc_op(s1, CC_OP_SUBB + ot);
B
bellard 已提交
1553 1554
        break;
    }
1555 1556
}

B
bellard 已提交
1557 1558 1559 1560
/* if d == OR_TMP0, it means memory operand (address in A0) */
static void gen_inc(DisasContext *s1, int ot, int d, int c)
{
    if (d != OR_TMP0)
B
bellard 已提交
1561
        gen_op_mov_TN_reg(ot, 0, d);
B
bellard 已提交
1562
    else
B
bellard 已提交
1563
        gen_op_ld_T0_A0(ot + s1->mem_index);
1564
    gen_compute_eflags_c(s1, cpu_cc_src);
B
bellard 已提交
1565
    if (c > 0) {
1566
        tcg_gen_addi_tl(cpu_T[0], cpu_T[0], 1);
1567
        set_cc_op(s1, CC_OP_INCB + ot);
B
bellard 已提交
1568
    } else {
1569
        tcg_gen_addi_tl(cpu_T[0], cpu_T[0], -1);
1570
        set_cc_op(s1, CC_OP_DECB + ot);
B
bellard 已提交
1571 1572
    }
    if (d != OR_TMP0)
B
bellard 已提交
1573
        gen_op_mov_reg_T0(ot, d);
B
bellard 已提交
1574
    else
B
bellard 已提交
1575
        gen_op_st_T0_A0(ot + s1->mem_index);
B
bellard 已提交
1576
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
B
bellard 已提交
1577 1578
}

1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
static void gen_shift_flags(DisasContext *s, int ot, TCGv result, TCGv shm1,
                            TCGv count, bool is_right)
{
    TCGv_i32 z32, s32, oldop;
    TCGv z_tl;

    /* Store the results into the CC variables.  If we know that the
       variable must be dead, store unconditionally.  Otherwise we'll
       need to not disrupt the current contents.  */
    z_tl = tcg_const_tl(0);
    if (cc_op_live[s->cc_op] & USES_CC_DST) {
        tcg_gen_movcond_tl(TCG_COND_NE, cpu_cc_dst, count, z_tl,
                           result, cpu_cc_dst);
    } else {
        tcg_gen_mov_tl(cpu_cc_dst, result);
    }
    if (cc_op_live[s->cc_op] & USES_CC_SRC) {
        tcg_gen_movcond_tl(TCG_COND_NE, cpu_cc_src, count, z_tl,
                           shm1, cpu_cc_src);
    } else {
        tcg_gen_mov_tl(cpu_cc_src, shm1);
    }
    tcg_temp_free(z_tl);

    /* Get the two potential CC_OP values into temporaries.  */
    tcg_gen_movi_i32(cpu_tmp2_i32, (is_right ? CC_OP_SARB : CC_OP_SHLB) + ot);
    if (s->cc_op == CC_OP_DYNAMIC) {
        oldop = cpu_cc_op;
    } else {
        tcg_gen_movi_i32(cpu_tmp3_i32, s->cc_op);
        oldop = cpu_tmp3_i32;
    }

    /* Conditionally store the CC_OP value.  */
    z32 = tcg_const_i32(0);
    s32 = tcg_temp_new_i32();
    tcg_gen_trunc_tl_i32(s32, count);
    tcg_gen_movcond_i32(TCG_COND_NE, cpu_cc_op, s32, z32, cpu_tmp2_i32, oldop);
    tcg_temp_free_i32(z32);
    tcg_temp_free_i32(s32);

    /* The CC_OP value is no longer predictable.  */
    set_cc_op(s, CC_OP_DYNAMIC);
}

1624 1625
static void gen_shift_rm_T1(DisasContext *s, int ot, int op1, 
                            int is_right, int is_arith)
B
bellard 已提交
1626
{
1627
    target_ulong mask = (ot == OT_QUAD ? 0x3f : 0x1f);
1628

1629
    /* load */
1630
    if (op1 == OR_TMP0) {
1631
        gen_op_ld_T0_A0(ot + s->mem_index);
1632
    } else {
1633
        gen_op_mov_TN_reg(ot, 0, op1);
1634
    }
1635

1636 1637
    tcg_gen_andi_tl(cpu_T[1], cpu_T[1], mask);
    tcg_gen_subi_tl(cpu_tmp0, cpu_T[1], 1);
1638 1639 1640

    if (is_right) {
        if (is_arith) {
B
bellard 已提交
1641
            gen_exts(ot, cpu_T[0]);
1642 1643
            tcg_gen_sar_tl(cpu_tmp0, cpu_T[0], cpu_tmp0);
            tcg_gen_sar_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1644
        } else {
B
bellard 已提交
1645
            gen_extu(ot, cpu_T[0]);
1646 1647
            tcg_gen_shr_tl(cpu_tmp0, cpu_T[0], cpu_tmp0);
            tcg_gen_shr_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1648 1649
        }
    } else {
1650 1651
        tcg_gen_shl_tl(cpu_tmp0, cpu_T[0], cpu_tmp0);
        tcg_gen_shl_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1652 1653 1654
    }

    /* store */
1655
    if (op1 == OR_TMP0) {
1656
        gen_op_st_T0_A0(ot + s->mem_index);
1657
    } else {
1658
        gen_op_mov_reg_T0(ot, op1);
1659 1660
    }

1661
    gen_shift_flags(s, ot, cpu_T[0], cpu_tmp0, cpu_T[1], is_right);
1662 1663
}

B
bellard 已提交
1664 1665 1666
static void gen_shift_rm_im(DisasContext *s, int ot, int op1, int op2,
                            int is_right, int is_arith)
{
1667
    int mask = (ot == OT_QUAD ? 0x3f : 0x1f);
B
bellard 已提交
1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679

    /* load */
    if (op1 == OR_TMP0)
        gen_op_ld_T0_A0(ot + s->mem_index);
    else
        gen_op_mov_TN_reg(ot, 0, op1);

    op2 &= mask;
    if (op2 != 0) {
        if (is_right) {
            if (is_arith) {
                gen_exts(ot, cpu_T[0]);
B
bellard 已提交
1680
                tcg_gen_sari_tl(cpu_tmp4, cpu_T[0], op2 - 1);
B
bellard 已提交
1681 1682 1683
                tcg_gen_sari_tl(cpu_T[0], cpu_T[0], op2);
            } else {
                gen_extu(ot, cpu_T[0]);
B
bellard 已提交
1684
                tcg_gen_shri_tl(cpu_tmp4, cpu_T[0], op2 - 1);
B
bellard 已提交
1685 1686 1687
                tcg_gen_shri_tl(cpu_T[0], cpu_T[0], op2);
            }
        } else {
B
bellard 已提交
1688
            tcg_gen_shli_tl(cpu_tmp4, cpu_T[0], op2 - 1);
B
bellard 已提交
1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700
            tcg_gen_shli_tl(cpu_T[0], cpu_T[0], op2);
        }
    }

    /* store */
    if (op1 == OR_TMP0)
        gen_op_st_T0_A0(ot + s->mem_index);
    else
        gen_op_mov_reg_T0(ot, op1);
        
    /* update eflags if non zero shift */
    if (op2 != 0) {
B
bellard 已提交
1701
        tcg_gen_mov_tl(cpu_cc_src, cpu_tmp4);
B
bellard 已提交
1702
        tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
1703
        set_cc_op(s, (is_right ? CC_OP_SARB : CC_OP_SHLB) + ot);
B
bellard 已提交
1704 1705 1706
    }
}

1707 1708 1709 1710 1711 1712 1713 1714
static inline void tcg_gen_lshift(TCGv ret, TCGv arg1, target_long arg2)
{
    if (arg2 >= 0)
        tcg_gen_shli_tl(ret, arg1, arg2);
    else
        tcg_gen_shri_tl(ret, arg1, -arg2);
}

1715
static void gen_rot_rm_T1(DisasContext *s, int ot, int op1, int is_right)
1716
{
1717 1718
    target_ulong mask = (ot == OT_QUAD ? 0x3f : 0x1f);
    TCGv_i32 t0, t1;
1719 1720

    /* load */
1721
    if (op1 == OR_TMP0) {
1722
        gen_op_ld_T0_A0(ot + s->mem_index);
1723
    } else {
1724
        gen_op_mov_TN_reg(ot, 0, op1);
1725
    }
1726

1727
    tcg_gen_andi_tl(cpu_T[1], cpu_T[1], mask);
1728

1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
    switch (ot) {
    case OT_BYTE:
        /* Replicate the 8-bit input so that a 32-bit rotate works.  */
        tcg_gen_ext8u_tl(cpu_T[0], cpu_T[0]);
        tcg_gen_muli_tl(cpu_T[0], cpu_T[0], 0x01010101);
        goto do_long;
    case OT_WORD:
        /* Replicate the 16-bit input so that a 32-bit rotate works.  */
        tcg_gen_deposit_tl(cpu_T[0], cpu_T[0], cpu_T[0], 16, 16);
        goto do_long;
    do_long:
#ifdef TARGET_X86_64
    case OT_LONG:
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
        tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[1]);
        if (is_right) {
            tcg_gen_rotr_i32(cpu_tmp2_i32, cpu_tmp2_i32, cpu_tmp3_i32);
        } else {
            tcg_gen_rotl_i32(cpu_tmp2_i32, cpu_tmp2_i32, cpu_tmp3_i32);
        }
        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
        break;
#endif
    default:
        if (is_right) {
            tcg_gen_rotr_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
        } else {
            tcg_gen_rotl_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
        }
        break;
1759 1760 1761
    }

    /* store */
1762
    if (op1 == OR_TMP0) {
1763
        gen_op_st_T0_A0(ot + s->mem_index);
1764
    } else {
1765
        gen_op_mov_reg_T0(ot, op1);
1766
    }
1767

1768 1769
    /* We'll need the flags computed into CC_SRC.  */
    gen_compute_eflags(s);
1770

1771 1772 1773 1774
    /* The value that was "rotated out" is now present at the other end
       of the word.  Compute C into CC_DST and O into CC_SRC2.  Note that
       since we've computed the flags into CC_SRC, these variables are
       currently dead.  */
1775
    if (is_right) {
1776 1777
        tcg_gen_shri_tl(cpu_cc_src2, cpu_T[0], mask - 1);
        tcg_gen_shri_tl(cpu_cc_dst, cpu_T[0], mask);
P
Pavel Dovgaluk 已提交
1778
        tcg_gen_andi_tl(cpu_cc_dst, cpu_cc_dst, 1);
1779 1780 1781
    } else {
        tcg_gen_shri_tl(cpu_cc_src2, cpu_T[0], mask);
        tcg_gen_andi_tl(cpu_cc_dst, cpu_T[0], 1);
1782
    }
1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
    tcg_gen_andi_tl(cpu_cc_src2, cpu_cc_src2, 1);
    tcg_gen_xor_tl(cpu_cc_src2, cpu_cc_src2, cpu_cc_dst);

    /* Now conditionally store the new CC_OP value.  If the shift count
       is 0 we keep the CC_OP_EFLAGS setting so that only CC_SRC is live.
       Otherwise reuse CC_OP_ADCOX which have the C and O flags split out
       exactly as we computed above.  */
    t0 = tcg_const_i32(0);
    t1 = tcg_temp_new_i32();
    tcg_gen_trunc_tl_i32(t1, cpu_T[1]);
    tcg_gen_movi_i32(cpu_tmp2_i32, CC_OP_ADCOX); 
    tcg_gen_movi_i32(cpu_tmp3_i32, CC_OP_EFLAGS);
    tcg_gen_movcond_i32(TCG_COND_NE, cpu_cc_op, t1, t0,
                        cpu_tmp2_i32, cpu_tmp3_i32);
    tcg_temp_free_i32(t0);
    tcg_temp_free_i32(t1);

    /* The CC_OP value is no longer predictable.  */ 
    set_cc_op(s, CC_OP_DYNAMIC);
1802 1803
}

M
malc 已提交
1804 1805 1806
static void gen_rot_rm_im(DisasContext *s, int ot, int op1, int op2,
                          int is_right)
{
1807 1808
    int mask = (ot == OT_QUAD ? 0x3f : 0x1f);
    int shift;
M
malc 已提交
1809 1810 1811

    /* load */
    if (op1 == OR_TMP0) {
1812
        gen_op_ld_T0_A0(ot + s->mem_index);
M
malc 已提交
1813
    } else {
1814
        gen_op_mov_TN_reg(ot, 0, op1);
M
malc 已提交
1815 1816 1817 1818
    }

    op2 &= mask;
    if (op2 != 0) {
1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852
        switch (ot) {
#ifdef TARGET_X86_64
        case OT_LONG:
            tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
            if (is_right) {
                tcg_gen_rotri_i32(cpu_tmp2_i32, cpu_tmp2_i32, op2);
            } else {
                tcg_gen_rotli_i32(cpu_tmp2_i32, cpu_tmp2_i32, op2);
            }
            tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
            break;
#endif
        default:
            if (is_right) {
                tcg_gen_rotri_tl(cpu_T[0], cpu_T[0], op2);
            } else {
                tcg_gen_rotli_tl(cpu_T[0], cpu_T[0], op2);
            }
            break;
        case OT_BYTE:
            mask = 7;
            goto do_shifts;
        case OT_WORD:
            mask = 15;
        do_shifts:
            shift = op2 & mask;
            if (is_right) {
                shift = mask + 1 - shift;
            }
            gen_extu(ot, cpu_T[0]);
            tcg_gen_shli_tl(cpu_tmp0, cpu_T[0], shift);
            tcg_gen_shri_tl(cpu_T[0], cpu_T[0], mask + 1 - shift);
            tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
            break;
M
malc 已提交
1853 1854 1855 1856 1857
        }
    }

    /* store */
    if (op1 == OR_TMP0) {
1858
        gen_op_st_T0_A0(ot + s->mem_index);
M
malc 已提交
1859
    } else {
1860
        gen_op_mov_reg_T0(ot, op1);
M
malc 已提交
1861 1862 1863
    }

    if (op2 != 0) {
1864
        /* Compute the flags into CC_SRC.  */
1865
        gen_compute_eflags(s);
1866

1867 1868 1869 1870
        /* The value that was "rotated out" is now present at the other end
           of the word.  Compute C into CC_DST and O into CC_SRC2.  Note that
           since we've computed the flags into CC_SRC, these variables are
           currently dead.  */
M
malc 已提交
1871
        if (is_right) {
1872 1873
            tcg_gen_shri_tl(cpu_cc_src2, cpu_T[0], mask - 1);
            tcg_gen_shri_tl(cpu_cc_dst, cpu_T[0], mask);
1874
            tcg_gen_andi_tl(cpu_cc_dst, cpu_cc_dst, 1);
1875 1876 1877
        } else {
            tcg_gen_shri_tl(cpu_cc_src2, cpu_T[0], mask);
            tcg_gen_andi_tl(cpu_cc_dst, cpu_T[0], 1);
M
malc 已提交
1878
        }
1879 1880 1881
        tcg_gen_andi_tl(cpu_cc_src2, cpu_cc_src2, 1);
        tcg_gen_xor_tl(cpu_cc_src2, cpu_cc_src2, cpu_cc_dst);
        set_cc_op(s, CC_OP_ADCOX);
M
malc 已提交
1882 1883 1884
    }
}

1885 1886 1887 1888
/* XXX: add faster immediate = 1 case */
static void gen_rotc_rm_T1(DisasContext *s, int ot, int op1, 
                           int is_right)
{
1889
    gen_compute_eflags(s);
1890
    assert(s->cc_op == CC_OP_EFLAGS);
1891 1892 1893 1894 1895 1896 1897

    /* load */
    if (op1 == OR_TMP0)
        gen_op_ld_T0_A0(ot + s->mem_index);
    else
        gen_op_mov_TN_reg(ot, 0, op1);
    
P
pbrook 已提交
1898 1899
    if (is_right) {
        switch (ot) {
1900
        case OT_BYTE:
1901 1902
            gen_helper_rcrb(cpu_T[0], cpu_env, cpu_T[0], cpu_T[1]);
            break;
1903
        case OT_WORD:
1904 1905
            gen_helper_rcrw(cpu_T[0], cpu_env, cpu_T[0], cpu_T[1]);
            break;
1906
        case OT_LONG:
1907 1908
            gen_helper_rcrl(cpu_T[0], cpu_env, cpu_T[0], cpu_T[1]);
            break;
P
pbrook 已提交
1909
#ifdef TARGET_X86_64
1910
        case OT_QUAD:
1911 1912
            gen_helper_rcrq(cpu_T[0], cpu_env, cpu_T[0], cpu_T[1]);
            break;
P
pbrook 已提交
1913 1914 1915 1916
#endif
        }
    } else {
        switch (ot) {
1917
        case OT_BYTE:
1918 1919
            gen_helper_rclb(cpu_T[0], cpu_env, cpu_T[0], cpu_T[1]);
            break;
1920
        case OT_WORD:
1921 1922
            gen_helper_rclw(cpu_T[0], cpu_env, cpu_T[0], cpu_T[1]);
            break;
1923
        case OT_LONG:
1924 1925
            gen_helper_rcll(cpu_T[0], cpu_env, cpu_T[0], cpu_T[1]);
            break;
P
pbrook 已提交
1926
#ifdef TARGET_X86_64
1927
        case OT_QUAD:
1928 1929
            gen_helper_rclq(cpu_T[0], cpu_env, cpu_T[0], cpu_T[1]);
            break;
P
pbrook 已提交
1930 1931 1932
#endif
        }
    }
1933 1934 1935 1936 1937 1938 1939 1940
    /* store */
    if (op1 == OR_TMP0)
        gen_op_st_T0_A0(ot + s->mem_index);
    else
        gen_op_mov_reg_T0(ot, op1);
}

/* XXX: add faster immediate case */
P
Paolo Bonzini 已提交
1941
static void gen_shiftd_rm_T1(DisasContext *s, int ot, int op1,
1942
                             bool is_right, TCGv count_in)
1943
{
1944 1945
    target_ulong mask = (ot == OT_QUAD ? 63 : 31);
    TCGv count;
1946 1947

    /* load */
1948
    if (op1 == OR_TMP0) {
1949
        gen_op_ld_T0_A0(ot + s->mem_index);
1950
    } else {
1951
        gen_op_mov_TN_reg(ot, 0, op1);
1952
    }
1953

1954 1955
    count = tcg_temp_new();
    tcg_gen_andi_tl(count, count_in, mask);
1956

1957 1958 1959 1960 1961
    switch (ot) {
    case OT_WORD:
        /* Note: we implement the Intel behaviour for shift count > 16.
           This means "shrdw C, B, A" shifts A:B:A >> C.  Build the B:A
           portion by constructing it as a 32-bit value.  */
1962
        if (is_right) {
1963 1964 1965
            tcg_gen_deposit_tl(cpu_tmp0, cpu_T[0], cpu_T[1], 16, 16);
            tcg_gen_mov_tl(cpu_T[1], cpu_T[0]);
            tcg_gen_mov_tl(cpu_T[0], cpu_tmp0);
1966
        } else {
1967
            tcg_gen_deposit_tl(cpu_T[1], cpu_T[0], cpu_T[1], 16, 16);
1968
        }
1969 1970 1971 1972 1973
        /* FALLTHRU */
#ifdef TARGET_X86_64
    case OT_LONG:
        /* Concatenate the two 32-bit values and use a 64-bit shift.  */
        tcg_gen_subi_tl(cpu_tmp0, count, 1);
1974
        if (is_right) {
1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990
            tcg_gen_concat_tl_i64(cpu_T[0], cpu_T[0], cpu_T[1]);
            tcg_gen_shr_i64(cpu_tmp0, cpu_T[0], cpu_tmp0);
            tcg_gen_shr_i64(cpu_T[0], cpu_T[0], count);
        } else {
            tcg_gen_concat_tl_i64(cpu_T[0], cpu_T[1], cpu_T[0]);
            tcg_gen_shl_i64(cpu_tmp0, cpu_T[0], cpu_tmp0);
            tcg_gen_shl_i64(cpu_T[0], cpu_T[0], count);
            tcg_gen_shri_i64(cpu_tmp0, cpu_tmp0, 32);
            tcg_gen_shri_i64(cpu_T[0], cpu_T[0], 32);
        }
        break;
#endif
    default:
        tcg_gen_subi_tl(cpu_tmp0, count, 1);
        if (is_right) {
            tcg_gen_shr_tl(cpu_tmp0, cpu_T[0], cpu_tmp0);
1991

1992 1993 1994
            tcg_gen_subfi_tl(cpu_tmp4, mask + 1, count);
            tcg_gen_shr_tl(cpu_T[0], cpu_T[0], count);
            tcg_gen_shl_tl(cpu_T[1], cpu_T[1], cpu_tmp4);
1995
        } else {
1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006
            tcg_gen_shl_tl(cpu_tmp0, cpu_T[0], cpu_tmp0);
            if (ot == OT_WORD) {
                /* Only needed if count > 16, for Intel behaviour.  */
                tcg_gen_subfi_tl(cpu_tmp4, 33, count);
                tcg_gen_shr_tl(cpu_tmp4, cpu_T[1], cpu_tmp4);
                tcg_gen_or_tl(cpu_tmp0, cpu_tmp0, cpu_tmp4);
            }

            tcg_gen_subfi_tl(cpu_tmp4, mask + 1, count);
            tcg_gen_shl_tl(cpu_T[0], cpu_T[0], count);
            tcg_gen_shr_tl(cpu_T[1], cpu_T[1], cpu_tmp4);
2007
        }
2008 2009 2010 2011 2012
        tcg_gen_movi_tl(cpu_tmp4, 0);
        tcg_gen_movcond_tl(TCG_COND_EQ, cpu_T[1], count, cpu_tmp4,
                           cpu_tmp4, cpu_T[1]);
        tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
        break;
2013 2014 2015
    }

    /* store */
2016
    if (op1 == OR_TMP0) {
2017
        gen_op_st_T0_A0(ot + s->mem_index);
2018
    } else {
2019
        gen_op_mov_reg_T0(ot, op1);
2020
    }
2021

2022 2023
    gen_shift_flags(s, ot, cpu_T[0], cpu_tmp0, count, is_right);
    tcg_temp_free(count);
2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053
}

static void gen_shift(DisasContext *s1, int op, int ot, int d, int s)
{
    if (s != OR_TMP1)
        gen_op_mov_TN_reg(ot, 1, s);
    switch(op) {
    case OP_ROL:
        gen_rot_rm_T1(s1, ot, d, 0);
        break;
    case OP_ROR:
        gen_rot_rm_T1(s1, ot, d, 1);
        break;
    case OP_SHL:
    case OP_SHL1:
        gen_shift_rm_T1(s1, ot, d, 0, 0);
        break;
    case OP_SHR:
        gen_shift_rm_T1(s1, ot, d, 1, 0);
        break;
    case OP_SAR:
        gen_shift_rm_T1(s1, ot, d, 1, 1);
        break;
    case OP_RCL:
        gen_rotc_rm_T1(s1, ot, d, 0);
        break;
    case OP_RCR:
        gen_rotc_rm_T1(s1, ot, d, 1);
        break;
    }
B
bellard 已提交
2054 2055 2056 2057
}

static void gen_shifti(DisasContext *s1, int op, int ot, int d, int c)
{
B
bellard 已提交
2058
    switch(op) {
M
malc 已提交
2059 2060 2061 2062 2063 2064
    case OP_ROL:
        gen_rot_rm_im(s1, ot, d, c, 0);
        break;
    case OP_ROR:
        gen_rot_rm_im(s1, ot, d, c, 1);
        break;
B
bellard 已提交
2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080
    case OP_SHL:
    case OP_SHL1:
        gen_shift_rm_im(s1, ot, d, c, 0, 0);
        break;
    case OP_SHR:
        gen_shift_rm_im(s1, ot, d, c, 1, 0);
        break;
    case OP_SAR:
        gen_shift_rm_im(s1, ot, d, c, 1, 1);
        break;
    default:
        /* currently not optimized */
        gen_op_movl_T1_im(c);
        gen_shift(s1, op, ot, d, OR_TMP1);
        break;
    }
B
bellard 已提交
2081 2082
}

2083 2084
static void gen_lea_modrm(CPUX86State *env, DisasContext *s, int modrm,
                          int *reg_ptr, int *offset_ptr)
B
bellard 已提交
2085
{
B
bellard 已提交
2086
    target_long disp;
B
bellard 已提交
2087
    int havesib;
B
bellard 已提交
2088
    int base;
B
bellard 已提交
2089 2090 2091 2092
    int index;
    int scale;
    int opreg;
    int mod, rm, code, override, must_add_seg;
2093
    TCGv sum;
B
bellard 已提交
2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104

    override = s->override;
    must_add_seg = s->addseg;
    if (override >= 0)
        must_add_seg = 1;
    mod = (modrm >> 6) & 3;
    rm = modrm & 7;

    if (s->aflag) {
        havesib = 0;
        base = rm;
2105
        index = -1;
B
bellard 已提交
2106
        scale = 0;
2107

B
bellard 已提交
2108 2109
        if (base == 4) {
            havesib = 1;
2110
            code = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
2111
            scale = (code >> 6) & 3;
B
bellard 已提交
2112
            index = ((code >> 3) & 7) | REX_X(s);
2113 2114 2115
            if (index == 4) {
                index = -1;  /* no index */
            }
B
bellard 已提交
2116
            base = (code & 7);
B
bellard 已提交
2117
        }
B
bellard 已提交
2118
        base |= REX_B(s);
B
bellard 已提交
2119 2120 2121

        switch (mod) {
        case 0:
B
bellard 已提交
2122
            if ((base & 7) == 5) {
B
bellard 已提交
2123
                base = -1;
2124
                disp = (int32_t)cpu_ldl_code(env, s->pc);
B
bellard 已提交
2125
                s->pc += 4;
B
bellard 已提交
2126 2127 2128
                if (CODE64(s) && !havesib) {
                    disp += s->pc + s->rip_offset;
                }
B
bellard 已提交
2129 2130 2131 2132 2133
            } else {
                disp = 0;
            }
            break;
        case 1:
2134
            disp = (int8_t)cpu_ldub_code(env, s->pc++);
B
bellard 已提交
2135 2136 2137
            break;
        default:
        case 2:
2138
            disp = (int32_t)cpu_ldl_code(env, s->pc);
B
bellard 已提交
2139 2140 2141
            s->pc += 4;
            break;
        }
2142

2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155
        /* For correct popl handling with esp.  */
        if (base == R_ESP && s->popl_esp_hack) {
            disp += s->popl_esp_hack;
        }

        /* Compute the address, with a minimum number of TCG ops.  */
        TCGV_UNUSED(sum);
        if (index >= 0) {
            if (scale == 0) {
                sum = cpu_regs[index];
            } else {
                tcg_gen_shli_tl(cpu_A0, cpu_regs[index], scale);
                sum = cpu_A0;
B
bellard 已提交
2156
            }
2157 2158 2159
            if (base >= 0) {
                tcg_gen_add_tl(cpu_A0, sum, cpu_regs[base]);
                sum = cpu_A0;
B
bellard 已提交
2160
            }
2161 2162
        } else if (base >= 0) {
            sum = cpu_regs[base];
B
bellard 已提交
2163
        }
2164 2165 2166 2167
        if (TCGV_IS_UNUSED(sum)) {
            tcg_gen_movi_tl(cpu_A0, disp);
        } else {
            tcg_gen_addi_tl(cpu_A0, sum, disp);
B
bellard 已提交
2168
        }
2169

B
bellard 已提交
2170 2171
        if (must_add_seg) {
            if (override < 0) {
2172
                if (base == R_EBP || base == R_ESP) {
B
bellard 已提交
2173
                    override = R_SS;
2174
                } else {
B
bellard 已提交
2175
                    override = R_DS;
2176
                }
B
bellard 已提交
2177
            }
2178 2179 2180 2181 2182 2183 2184 2185 2186

            tcg_gen_ld_tl(cpu_tmp0, cpu_env,
                          offsetof(CPUX86State, segs[override].base));
            if (CODE64(s)) {
                if (s->aflag != 2) {
                    tcg_gen_ext32u_tl(cpu_A0, cpu_A0);
                }
                tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
                goto done;
B
bellard 已提交
2187
            }
2188 2189 2190 2191 2192 2193

            tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
        }

        if (s->aflag != 2) {
            tcg_gen_ext32u_tl(cpu_A0, cpu_A0);
B
bellard 已提交
2194 2195 2196 2197 2198
        }
    } else {
        switch (mod) {
        case 0:
            if (rm == 6) {
2199
                disp = cpu_lduw_code(env, s->pc);
B
bellard 已提交
2200 2201 2202 2203 2204 2205 2206 2207 2208
                s->pc += 2;
                gen_op_movl_A0_im(disp);
                rm = 0; /* avoid SS override */
                goto no_rm;
            } else {
                disp = 0;
            }
            break;
        case 1:
2209
            disp = (int8_t)cpu_ldub_code(env, s->pc++);
B
bellard 已提交
2210 2211 2212
            break;
        default:
        case 2:
2213
            disp = cpu_lduw_code(env, s->pc);
B
bellard 已提交
2214 2215 2216 2217 2218
            s->pc += 2;
            break;
        }
        switch(rm) {
        case 0:
B
bellard 已提交
2219 2220
            gen_op_movl_A0_reg(R_EBX);
            gen_op_addl_A0_reg_sN(0, R_ESI);
B
bellard 已提交
2221 2222
            break;
        case 1:
B
bellard 已提交
2223 2224
            gen_op_movl_A0_reg(R_EBX);
            gen_op_addl_A0_reg_sN(0, R_EDI);
B
bellard 已提交
2225 2226
            break;
        case 2:
B
bellard 已提交
2227 2228
            gen_op_movl_A0_reg(R_EBP);
            gen_op_addl_A0_reg_sN(0, R_ESI);
B
bellard 已提交
2229 2230
            break;
        case 3:
B
bellard 已提交
2231 2232
            gen_op_movl_A0_reg(R_EBP);
            gen_op_addl_A0_reg_sN(0, R_EDI);
B
bellard 已提交
2233 2234
            break;
        case 4:
B
bellard 已提交
2235
            gen_op_movl_A0_reg(R_ESI);
B
bellard 已提交
2236 2237
            break;
        case 5:
B
bellard 已提交
2238
            gen_op_movl_A0_reg(R_EDI);
B
bellard 已提交
2239 2240
            break;
        case 6:
B
bellard 已提交
2241
            gen_op_movl_A0_reg(R_EBP);
B
bellard 已提交
2242 2243 2244
            break;
        default:
        case 7:
B
bellard 已提交
2245
            gen_op_movl_A0_reg(R_EBX);
B
bellard 已提交
2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258
            break;
        }
        if (disp != 0)
            gen_op_addl_A0_im(disp);
        gen_op_andl_A0_ffff();
    no_rm:
        if (must_add_seg) {
            if (override < 0) {
                if (rm == 2 || rm == 3 || rm == 6)
                    override = R_SS;
                else
                    override = R_DS;
            }
2259
            gen_op_addl_A0_seg(s, override);
B
bellard 已提交
2260 2261 2262
        }
    }

2263
 done:
B
bellard 已提交
2264 2265 2266 2267 2268 2269
    opreg = OR_A0;
    disp = 0;
    *reg_ptr = opreg;
    *offset_ptr = disp;
}

2270
static void gen_nop_modrm(CPUX86State *env, DisasContext *s, int modrm)
B
bellard 已提交
2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281
{
    int mod, rm, base, code;

    mod = (modrm >> 6) & 3;
    if (mod == 3)
        return;
    rm = modrm & 7;

    if (s->aflag) {

        base = rm;
2282

B
bellard 已提交
2283
        if (base == 4) {
2284
            code = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
2285 2286
            base = (code & 7);
        }
2287

B
bellard 已提交
2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319
        switch (mod) {
        case 0:
            if (base == 5) {
                s->pc += 4;
            }
            break;
        case 1:
            s->pc++;
            break;
        default:
        case 2:
            s->pc += 4;
            break;
        }
    } else {
        switch (mod) {
        case 0:
            if (rm == 6) {
                s->pc += 2;
            }
            break;
        case 1:
            s->pc++;
            break;
        default:
        case 2:
            s->pc += 2;
            break;
        }
    }
}

B
bellard 已提交
2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330
/* used for LEA and MOV AX, mem */
static void gen_add_A0_ds_seg(DisasContext *s)
{
    int override, must_add_seg;
    must_add_seg = s->addseg;
    override = R_DS;
    if (s->override >= 0) {
        override = s->override;
        must_add_seg = 1;
    }
    if (must_add_seg) {
2331 2332
#ifdef TARGET_X86_64
        if (CODE64(s)) {
B
bellard 已提交
2333
            gen_op_addq_A0_seg(override);
2334
        } else
2335 2336
#endif
        {
2337
            gen_op_addl_A0_seg(s, override);
2338
        }
B
bellard 已提交
2339 2340 2341
    }
}

B
balrog 已提交
2342
/* generate modrm memory load or store of 'reg'. TMP0 is used if reg ==
B
bellard 已提交
2343
   OR_TMP0 */
2344 2345
static void gen_ldst_modrm(CPUX86State *env, DisasContext *s, int modrm,
                           int ot, int reg, int is_store)
B
bellard 已提交
2346 2347 2348 2349
{
    int mod, rm, opreg, disp;

    mod = (modrm >> 6) & 3;
B
bellard 已提交
2350
    rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
2351 2352 2353
    if (mod == 3) {
        if (is_store) {
            if (reg != OR_TMP0)
B
bellard 已提交
2354 2355
                gen_op_mov_TN_reg(ot, 0, reg);
            gen_op_mov_reg_T0(ot, rm);
B
bellard 已提交
2356
        } else {
B
bellard 已提交
2357
            gen_op_mov_TN_reg(ot, 0, rm);
B
bellard 已提交
2358
            if (reg != OR_TMP0)
B
bellard 已提交
2359
                gen_op_mov_reg_T0(ot, reg);
B
bellard 已提交
2360 2361
        }
    } else {
2362
        gen_lea_modrm(env, s, modrm, &opreg, &disp);
B
bellard 已提交
2363 2364
        if (is_store) {
            if (reg != OR_TMP0)
B
bellard 已提交
2365 2366
                gen_op_mov_TN_reg(ot, 0, reg);
            gen_op_st_T0_A0(ot + s->mem_index);
B
bellard 已提交
2367
        } else {
B
bellard 已提交
2368
            gen_op_ld_T0_A0(ot + s->mem_index);
B
bellard 已提交
2369
            if (reg != OR_TMP0)
B
bellard 已提交
2370
                gen_op_mov_reg_T0(ot, reg);
B
bellard 已提交
2371 2372 2373 2374
        }
    }
}

2375
static inline uint32_t insn_get(CPUX86State *env, DisasContext *s, int ot)
B
bellard 已提交
2376 2377 2378 2379 2380
{
    uint32_t ret;

    switch(ot) {
    case OT_BYTE:
2381
        ret = cpu_ldub_code(env, s->pc);
B
bellard 已提交
2382 2383 2384
        s->pc++;
        break;
    case OT_WORD:
2385
        ret = cpu_lduw_code(env, s->pc);
B
bellard 已提交
2386 2387 2388 2389
        s->pc += 2;
        break;
    default:
    case OT_LONG:
2390
        ret = cpu_ldl_code(env, s->pc);
B
bellard 已提交
2391 2392 2393 2394 2395 2396
        s->pc += 4;
        break;
    }
    return ret;
}

B
bellard 已提交
2397 2398 2399 2400 2401 2402 2403 2404
static inline int insn_const_size(unsigned int ot)
{
    if (ot <= OT_LONG)
        return 1 << ot;
    else
        return 4;
}

2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415
static inline void gen_goto_tb(DisasContext *s, int tb_num, target_ulong eip)
{
    TranslationBlock *tb;
    target_ulong pc;

    pc = s->cs_base + eip;
    tb = s->tb;
    /* NOTE: we handle the case where the TB spans two pages here */
    if ((pc & TARGET_PAGE_MASK) == (tb->pc & TARGET_PAGE_MASK) ||
        (pc & TARGET_PAGE_MASK) == ((s->pc - 1) & TARGET_PAGE_MASK))  {
        /* jump to same page: we can use a direct jump */
B
bellard 已提交
2416
        tcg_gen_goto_tb(tb_num);
2417
        gen_jmp_im(eip);
2418
        tcg_gen_exit_tb((uintptr_t)tb + tb_num);
2419 2420 2421 2422 2423 2424 2425
    } else {
        /* jump to another page: currently not optimized */
        gen_jmp_im(eip);
        gen_eob(s);
    }
}

2426
static inline void gen_jcc(DisasContext *s, int b,
B
bellard 已提交
2427
                           target_ulong val, target_ulong next_eip)
B
bellard 已提交
2428
{
2429
    int l1, l2;
2430

B
bellard 已提交
2431
    if (s->jmp_opt) {
B
bellard 已提交
2432
        l1 = gen_new_label();
2433
        gen_jcc1(s, b, l1);
2434

2435
        gen_goto_tb(s, 0, next_eip);
B
bellard 已提交
2436 2437

        gen_set_label(l1);
2438
        gen_goto_tb(s, 1, val);
J
Jun Koi 已提交
2439
        s->is_jmp = DISAS_TB_JUMP;
B
bellard 已提交
2440
    } else {
B
bellard 已提交
2441 2442
        l1 = gen_new_label();
        l2 = gen_new_label();
2443
        gen_jcc1(s, b, l1);
2444

B
bellard 已提交
2445
        gen_jmp_im(next_eip);
2446 2447
        tcg_gen_br(l2);

B
bellard 已提交
2448 2449 2450
        gen_set_label(l1);
        gen_jmp_im(val);
        gen_set_label(l2);
B
bellard 已提交
2451 2452 2453 2454
        gen_eob(s);
    }
}

2455 2456 2457
static void gen_cmovcc1(CPUX86State *env, DisasContext *s, int ot, int b,
                        int modrm, int reg)
{
2458
    CCPrepare cc;
2459

2460
    gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
2461

2462 2463 2464 2465 2466 2467 2468 2469
    cc = gen_prepare_cc(s, b, cpu_T[1]);
    if (cc.mask != -1) {
        TCGv t0 = tcg_temp_new();
        tcg_gen_andi_tl(t0, cc.reg, cc.mask);
        cc.reg = t0;
    }
    if (!cc.use_reg2) {
        cc.reg2 = tcg_const_tl(cc.imm);
2470 2471
    }

2472 2473 2474 2475 2476 2477 2478 2479 2480 2481
    tcg_gen_movcond_tl(cc.cond, cpu_T[0], cc.reg, cc.reg2,
                       cpu_T[0], cpu_regs[reg]);
    gen_op_mov_reg_T0(ot, reg);

    if (cc.mask != -1) {
        tcg_temp_free(cc.reg);
    }
    if (!cc.use_reg2) {
        tcg_temp_free(cc.reg2);
    }
2482 2483
}

2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499
static inline void gen_op_movl_T0_seg(int seg_reg)
{
    tcg_gen_ld32u_tl(cpu_T[0], cpu_env, 
                     offsetof(CPUX86State,segs[seg_reg].selector));
}

static inline void gen_op_movl_seg_T0_vm(int seg_reg)
{
    tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xffff);
    tcg_gen_st32_tl(cpu_T[0], cpu_env, 
                    offsetof(CPUX86State,segs[seg_reg].selector));
    tcg_gen_shli_tl(cpu_T[0], cpu_T[0], 4);
    tcg_gen_st_tl(cpu_T[0], cpu_env, 
                  offsetof(CPUX86State,segs[seg_reg].base));
}

B
bellard 已提交
2500 2501
/* move T0 to seg_reg and compute if the CPU state may change. Never
   call this function with seg_reg == R_CS */
B
bellard 已提交
2502
static void gen_movl_seg_T0(DisasContext *s, int seg_reg, target_ulong cur_eip)
B
bellard 已提交
2503
{
2504 2505
    if (s->pe && !s->vm86) {
        /* XXX: optimize by finding processor state dynamically */
2506
        gen_update_cc_op(s);
B
bellard 已提交
2507
        gen_jmp_im(cur_eip);
2508
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
2509
        gen_helper_load_seg(cpu_env, tcg_const_i32(seg_reg), cpu_tmp2_i32);
B
bellard 已提交
2510 2511 2512 2513 2514
        /* abort translation because the addseg value may change or
           because ss32 may change. For R_SS, translation must always
           stop as a special handling must be done to disable hardware
           interrupts for the next instruction */
        if (seg_reg == R_SS || (s->code32 && seg_reg < R_FS))
J
Jun Koi 已提交
2515
            s->is_jmp = DISAS_TB_JUMP;
2516
    } else {
2517
        gen_op_movl_seg_T0_vm(seg_reg);
B
bellard 已提交
2518
        if (seg_reg == R_SS)
J
Jun Koi 已提交
2519
            s->is_jmp = DISAS_TB_JUMP;
2520
    }
B
bellard 已提交
2521 2522
}

T
ths 已提交
2523 2524 2525 2526 2527
static inline int svm_is_rep(int prefixes)
{
    return ((prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) ? 8 : 0);
}

B
bellard 已提交
2528
static inline void
T
ths 已提交
2529
gen_svm_check_intercept_param(DisasContext *s, target_ulong pc_start,
2530
                              uint32_t type, uint64_t param)
T
ths 已提交
2531
{
B
bellard 已提交
2532 2533 2534
    /* no SVM activated; fast case */
    if (likely(!(s->flags & HF_SVMI_MASK)))
        return;
2535
    gen_update_cc_op(s);
B
bellard 已提交
2536
    gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
2537
    gen_helper_svm_check_intercept_param(cpu_env, tcg_const_i32(type),
P
pbrook 已提交
2538
                                         tcg_const_i64(param));
T
ths 已提交
2539 2540
}

B
bellard 已提交
2541
static inline void
T
ths 已提交
2542 2543
gen_svm_check_intercept(DisasContext *s, target_ulong pc_start, uint64_t type)
{
B
bellard 已提交
2544
    gen_svm_check_intercept_param(s, pc_start, type, 0);
T
ths 已提交
2545 2546
}

2547 2548
static inline void gen_stack_update(DisasContext *s, int addend)
{
B
bellard 已提交
2549 2550
#ifdef TARGET_X86_64
    if (CODE64(s)) {
2551
        gen_op_add_reg_im(2, R_ESP, addend);
B
bellard 已提交
2552 2553
    } else
#endif
2554
    if (s->ss32) {
2555
        gen_op_add_reg_im(1, R_ESP, addend);
2556
    } else {
2557
        gen_op_add_reg_im(0, R_ESP, addend);
2558 2559 2560
    }
}

B
bellard 已提交
2561 2562 2563
/* generate a push. It depends on ss32, addseg and dflag */
static void gen_push_T0(DisasContext *s)
{
B
bellard 已提交
2564 2565
#ifdef TARGET_X86_64
    if (CODE64(s)) {
B
bellard 已提交
2566
        gen_op_movq_A0_reg(R_ESP);
2567
        if (s->dflag) {
B
bellard 已提交
2568 2569
            gen_op_addq_A0_im(-8);
            gen_op_st_T0_A0(OT_QUAD + s->mem_index);
2570
        } else {
B
bellard 已提交
2571 2572
            gen_op_addq_A0_im(-2);
            gen_op_st_T0_A0(OT_WORD + s->mem_index);
2573
        }
B
bellard 已提交
2574
        gen_op_mov_reg_A0(2, R_ESP);
2575
    } else
B
bellard 已提交
2576 2577
#endif
    {
B
bellard 已提交
2578
        gen_op_movl_A0_reg(R_ESP);
B
bellard 已提交
2579
        if (!s->dflag)
B
bellard 已提交
2580
            gen_op_addl_A0_im(-2);
B
bellard 已提交
2581
        else
B
bellard 已提交
2582
            gen_op_addl_A0_im(-4);
B
bellard 已提交
2583 2584
        if (s->ss32) {
            if (s->addseg) {
2585
                tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2586
                gen_op_addl_A0_seg(s, R_SS);
B
bellard 已提交
2587 2588 2589
            }
        } else {
            gen_op_andl_A0_ffff();
2590
            tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2591
            gen_op_addl_A0_seg(s, R_SS);
B
bellard 已提交
2592
        }
B
bellard 已提交
2593
        gen_op_st_T0_A0(s->dflag + 1 + s->mem_index);
B
bellard 已提交
2594
        if (s->ss32 && !s->addseg)
B
bellard 已提交
2595
            gen_op_mov_reg_A0(1, R_ESP);
B
bellard 已提交
2596
        else
B
bellard 已提交
2597
            gen_op_mov_reg_T1(s->ss32 + 1, R_ESP);
B
bellard 已提交
2598 2599 2600
    }
}

2601 2602 2603
/* generate a push. It depends on ss32, addseg and dflag */
/* slower version for T1, only used for call Ev */
static void gen_push_T1(DisasContext *s)
B
bellard 已提交
2604
{
B
bellard 已提交
2605 2606
#ifdef TARGET_X86_64
    if (CODE64(s)) {
B
bellard 已提交
2607
        gen_op_movq_A0_reg(R_ESP);
2608
        if (s->dflag) {
B
bellard 已提交
2609 2610
            gen_op_addq_A0_im(-8);
            gen_op_st_T1_A0(OT_QUAD + s->mem_index);
2611
        } else {
B
bellard 已提交
2612 2613
            gen_op_addq_A0_im(-2);
            gen_op_st_T0_A0(OT_WORD + s->mem_index);
2614
        }
B
bellard 已提交
2615
        gen_op_mov_reg_A0(2, R_ESP);
2616
    } else
B
bellard 已提交
2617 2618
#endif
    {
B
bellard 已提交
2619
        gen_op_movl_A0_reg(R_ESP);
B
bellard 已提交
2620
        if (!s->dflag)
B
bellard 已提交
2621
            gen_op_addl_A0_im(-2);
B
bellard 已提交
2622
        else
B
bellard 已提交
2623
            gen_op_addl_A0_im(-4);
B
bellard 已提交
2624 2625
        if (s->ss32) {
            if (s->addseg) {
2626
                gen_op_addl_A0_seg(s, R_SS);
B
bellard 已提交
2627 2628 2629
            }
        } else {
            gen_op_andl_A0_ffff();
2630
            gen_op_addl_A0_seg(s, R_SS);
B
bellard 已提交
2631
        }
B
bellard 已提交
2632
        gen_op_st_T1_A0(s->dflag + 1 + s->mem_index);
2633

B
bellard 已提交
2634
        if (s->ss32 && !s->addseg)
B
bellard 已提交
2635
            gen_op_mov_reg_A0(1, R_ESP);
B
bellard 已提交
2636 2637
        else
            gen_stack_update(s, (-2) << s->dflag);
B
bellard 已提交
2638 2639 2640
    }
}

2641 2642
/* two step pop is necessary for precise exceptions */
static void gen_pop_T0(DisasContext *s)
B
bellard 已提交
2643
{
B
bellard 已提交
2644 2645
#ifdef TARGET_X86_64
    if (CODE64(s)) {
B
bellard 已提交
2646 2647
        gen_op_movq_A0_reg(R_ESP);
        gen_op_ld_T0_A0((s->dflag ? OT_QUAD : OT_WORD) + s->mem_index);
2648
    } else
B
bellard 已提交
2649 2650
#endif
    {
B
bellard 已提交
2651
        gen_op_movl_A0_reg(R_ESP);
B
bellard 已提交
2652 2653
        if (s->ss32) {
            if (s->addseg)
2654
                gen_op_addl_A0_seg(s, R_SS);
B
bellard 已提交
2655 2656
        } else {
            gen_op_andl_A0_ffff();
2657
            gen_op_addl_A0_seg(s, R_SS);
B
bellard 已提交
2658
        }
B
bellard 已提交
2659
        gen_op_ld_T0_A0(s->dflag + 1 + s->mem_index);
B
bellard 已提交
2660 2661 2662 2663 2664
    }
}

static void gen_pop_update(DisasContext *s)
{
B
bellard 已提交
2665
#ifdef TARGET_X86_64
2666
    if (CODE64(s) && s->dflag) {
B
bellard 已提交
2667 2668 2669 2670 2671 2672
        gen_stack_update(s, 8);
    } else
#endif
    {
        gen_stack_update(s, 2 << s->dflag);
    }
B
bellard 已提交
2673 2674 2675 2676
}

static void gen_stack_A0(DisasContext *s)
{
B
bellard 已提交
2677
    gen_op_movl_A0_reg(R_ESP);
B
bellard 已提交
2678 2679
    if (!s->ss32)
        gen_op_andl_A0_ffff();
2680
    tcg_gen_mov_tl(cpu_T[1], cpu_A0);
B
bellard 已提交
2681
    if (s->addseg)
2682
        gen_op_addl_A0_seg(s, R_SS);
B
bellard 已提交
2683 2684 2685 2686 2687 2688
}

/* NOTE: wrap around in 16 bit not fully handled */
static void gen_pusha(DisasContext *s)
{
    int i;
B
bellard 已提交
2689
    gen_op_movl_A0_reg(R_ESP);
B
bellard 已提交
2690 2691 2692
    gen_op_addl_A0_im(-16 <<  s->dflag);
    if (!s->ss32)
        gen_op_andl_A0_ffff();
2693
    tcg_gen_mov_tl(cpu_T[1], cpu_A0);
B
bellard 已提交
2694
    if (s->addseg)
2695
        gen_op_addl_A0_seg(s, R_SS);
B
bellard 已提交
2696
    for(i = 0;i < 8; i++) {
B
bellard 已提交
2697 2698
        gen_op_mov_TN_reg(OT_LONG, 0, 7 - i);
        gen_op_st_T0_A0(OT_WORD + s->dflag + s->mem_index);
B
bellard 已提交
2699 2700
        gen_op_addl_A0_im(2 <<  s->dflag);
    }
B
bellard 已提交
2701
    gen_op_mov_reg_T1(OT_WORD + s->ss32, R_ESP);
B
bellard 已提交
2702 2703 2704 2705 2706 2707
}

/* NOTE: wrap around in 16 bit not fully handled */
static void gen_popa(DisasContext *s)
{
    int i;
B
bellard 已提交
2708
    gen_op_movl_A0_reg(R_ESP);
B
bellard 已提交
2709 2710
    if (!s->ss32)
        gen_op_andl_A0_ffff();
2711 2712
    tcg_gen_mov_tl(cpu_T[1], cpu_A0);
    tcg_gen_addi_tl(cpu_T[1], cpu_T[1], 16 <<  s->dflag);
B
bellard 已提交
2713
    if (s->addseg)
2714
        gen_op_addl_A0_seg(s, R_SS);
B
bellard 已提交
2715 2716 2717
    for(i = 0;i < 8; i++) {
        /* ESP is not reloaded */
        if (i != 3) {
B
bellard 已提交
2718 2719
            gen_op_ld_T0_A0(OT_WORD + s->dflag + s->mem_index);
            gen_op_mov_reg_T0(OT_WORD + s->dflag, 7 - i);
B
bellard 已提交
2720 2721 2722
        }
        gen_op_addl_A0_im(2 <<  s->dflag);
    }
B
bellard 已提交
2723
    gen_op_mov_reg_T1(OT_WORD + s->ss32, R_ESP);
B
bellard 已提交
2724 2725 2726 2727
}

static void gen_enter(DisasContext *s, int esp_addend, int level)
{
B
bellard 已提交
2728
    int ot, opsize;
B
bellard 已提交
2729 2730

    level &= 0x1f;
2731 2732 2733 2734
#ifdef TARGET_X86_64
    if (CODE64(s)) {
        ot = s->dflag ? OT_QUAD : OT_WORD;
        opsize = 1 << ot;
2735

B
bellard 已提交
2736
        gen_op_movl_A0_reg(R_ESP);
2737
        gen_op_addq_A0_im(-opsize);
2738
        tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2739 2740

        /* push bp */
B
bellard 已提交
2741 2742
        gen_op_mov_TN_reg(OT_LONG, 0, R_EBP);
        gen_op_st_T0_A0(ot + s->mem_index);
2743
        if (level) {
B
bellard 已提交
2744
            /* XXX: must save state */
2745
            gen_helper_enter64_level(cpu_env, tcg_const_i32(level),
P
pbrook 已提交
2746 2747
                                     tcg_const_i32((ot == OT_QUAD)),
                                     cpu_T[1]);
2748
        }
B
bellard 已提交
2749
        gen_op_mov_reg_T1(ot, R_EBP);
2750
        tcg_gen_addi_tl(cpu_T[1], cpu_T[1], -esp_addend + (-opsize * level));
B
bellard 已提交
2751
        gen_op_mov_reg_T1(OT_QUAD, R_ESP);
2752
    } else
2753 2754 2755 2756
#endif
    {
        ot = s->dflag + OT_WORD;
        opsize = 2 << s->dflag;
2757

B
bellard 已提交
2758
        gen_op_movl_A0_reg(R_ESP);
2759 2760 2761
        gen_op_addl_A0_im(-opsize);
        if (!s->ss32)
            gen_op_andl_A0_ffff();
2762
        tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2763
        if (s->addseg)
2764
            gen_op_addl_A0_seg(s, R_SS);
2765
        /* push bp */
B
bellard 已提交
2766 2767
        gen_op_mov_TN_reg(OT_LONG, 0, R_EBP);
        gen_op_st_T0_A0(ot + s->mem_index);
2768
        if (level) {
B
bellard 已提交
2769
            /* XXX: must save state */
2770
            gen_helper_enter_level(cpu_env, tcg_const_i32(level),
P
pbrook 已提交
2771 2772
                                   tcg_const_i32(s->dflag),
                                   cpu_T[1]);
2773
        }
B
bellard 已提交
2774
        gen_op_mov_reg_T1(ot, R_EBP);
2775
        tcg_gen_addi_tl(cpu_T[1], cpu_T[1], -esp_addend + (-opsize * level));
B
bellard 已提交
2776
        gen_op_mov_reg_T1(OT_WORD + s->ss32, R_ESP);
B
bellard 已提交
2777 2778 2779
    }
}

B
bellard 已提交
2780
static void gen_exception(DisasContext *s, int trapno, target_ulong cur_eip)
B
bellard 已提交
2781
{
2782
    gen_update_cc_op(s);
B
bellard 已提交
2783
    gen_jmp_im(cur_eip);
B
Blue Swirl 已提交
2784
    gen_helper_raise_exception(cpu_env, tcg_const_i32(trapno));
J
Jun Koi 已提交
2785
    s->is_jmp = DISAS_TB_JUMP;
B
bellard 已提交
2786 2787 2788
}

/* an interrupt is different from an exception because of the
B
blueswir1 已提交
2789
   privilege checks */
2790
static void gen_interrupt(DisasContext *s, int intno,
B
bellard 已提交
2791
                          target_ulong cur_eip, target_ulong next_eip)
B
bellard 已提交
2792
{
2793
    gen_update_cc_op(s);
B
bellard 已提交
2794
    gen_jmp_im(cur_eip);
B
Blue Swirl 已提交
2795
    gen_helper_raise_interrupt(cpu_env, tcg_const_i32(intno),
P
pbrook 已提交
2796
                               tcg_const_i32(next_eip - cur_eip));
J
Jun Koi 已提交
2797
    s->is_jmp = DISAS_TB_JUMP;
B
bellard 已提交
2798 2799
}

B
bellard 已提交
2800
static void gen_debug(DisasContext *s, target_ulong cur_eip)
B
bellard 已提交
2801
{
2802
    gen_update_cc_op(s);
B
bellard 已提交
2803
    gen_jmp_im(cur_eip);
B
Blue Swirl 已提交
2804
    gen_helper_debug(cpu_env);
J
Jun Koi 已提交
2805
    s->is_jmp = DISAS_TB_JUMP;
B
bellard 已提交
2806 2807 2808 2809 2810 2811
}

/* generate a generic end of block. Trace exception is also generated
   if needed */
static void gen_eob(DisasContext *s)
{
2812
    gen_update_cc_op(s);
2813
    if (s->tb->flags & HF_INHIBIT_IRQ_MASK) {
2814
        gen_helper_reset_inhibit_irq(cpu_env);
2815
    }
J
Jan Kiszka 已提交
2816
    if (s->tb->flags & HF_RF_MASK) {
2817
        gen_helper_reset_rf(cpu_env);
J
Jan Kiszka 已提交
2818
    }
2819
    if (s->singlestep_enabled) {
B
Blue Swirl 已提交
2820
        gen_helper_debug(cpu_env);
2821
    } else if (s->tf) {
B
Blue Swirl 已提交
2822
        gen_helper_single_step(cpu_env);
B
bellard 已提交
2823
    } else {
B
bellard 已提交
2824
        tcg_gen_exit_tb(0);
B
bellard 已提交
2825
    }
J
Jun Koi 已提交
2826
    s->is_jmp = DISAS_TB_JUMP;
B
bellard 已提交
2827 2828 2829 2830
}

/* generate a jump to eip. No segment change must happen before as a
   direct call to the next block may occur */
B
bellard 已提交
2831
static void gen_jmp_tb(DisasContext *s, target_ulong eip, int tb_num)
B
bellard 已提交
2832
{
2833 2834
    gen_update_cc_op(s);
    set_cc_op(s, CC_OP_DYNAMIC);
B
bellard 已提交
2835
    if (s->jmp_opt) {
2836
        gen_goto_tb(s, tb_num, eip);
J
Jun Koi 已提交
2837
        s->is_jmp = DISAS_TB_JUMP;
B
bellard 已提交
2838
    } else {
B
bellard 已提交
2839
        gen_jmp_im(eip);
B
bellard 已提交
2840 2841 2842 2843
        gen_eob(s);
    }
}

B
bellard 已提交
2844 2845 2846 2847 2848
static void gen_jmp(DisasContext *s, target_ulong eip)
{
    gen_jmp_tb(s, eip, 0);
}

B
bellard 已提交
2849 2850 2851
static inline void gen_ldq_env_A0(int idx, int offset)
{
    int mem_index = (idx >> 2) - 1;
2852 2853
    tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, mem_index);
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset);
B
bellard 已提交
2854
}
B
bellard 已提交
2855

B
bellard 已提交
2856 2857 2858
static inline void gen_stq_env_A0(int idx, int offset)
{
    int mem_index = (idx >> 2) - 1;
2859 2860
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset);
    tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, mem_index);
B
bellard 已提交
2861
}
B
bellard 已提交
2862

B
bellard 已提交
2863 2864 2865
static inline void gen_ldo_env_A0(int idx, int offset)
{
    int mem_index = (idx >> 2) - 1;
2866 2867
    tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, mem_index);
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(0)));
B
bellard 已提交
2868
    tcg_gen_addi_tl(cpu_tmp0, cpu_A0, 8);
2869 2870
    tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_tmp0, mem_index);
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(1)));
B
bellard 已提交
2871
}
B
bellard 已提交
2872

B
bellard 已提交
2873 2874 2875
static inline void gen_sto_env_A0(int idx, int offset)
{
    int mem_index = (idx >> 2) - 1;
2876 2877
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(0)));
    tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, mem_index);
B
bellard 已提交
2878
    tcg_gen_addi_tl(cpu_tmp0, cpu_A0, 8);
2879 2880
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(1)));
    tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_tmp0, mem_index);
B
bellard 已提交
2881
}
B
bellard 已提交
2882

B
bellard 已提交
2883 2884
static inline void gen_op_movo(int d_offset, int s_offset)
{
2885 2886 2887 2888
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset);
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset);
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset + 8);
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset + 8);
B
bellard 已提交
2889 2890 2891 2892
}

static inline void gen_op_movq(int d_offset, int s_offset)
{
2893 2894
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset);
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset);
B
bellard 已提交
2895 2896 2897 2898
}

static inline void gen_op_movl(int d_offset, int s_offset)
{
2899 2900
    tcg_gen_ld_i32(cpu_tmp2_i32, cpu_env, s_offset);
    tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, d_offset);
B
bellard 已提交
2901 2902 2903 2904
}

static inline void gen_op_movq_env_0(int d_offset)
{
2905 2906
    tcg_gen_movi_i64(cpu_tmp1_i64, 0);
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset);
B
bellard 已提交
2907
}
B
bellard 已提交
2908

B
Blue Swirl 已提交
2909 2910 2911 2912 2913 2914 2915
typedef void (*SSEFunc_i_ep)(TCGv_i32 val, TCGv_ptr env, TCGv_ptr reg);
typedef void (*SSEFunc_l_ep)(TCGv_i64 val, TCGv_ptr env, TCGv_ptr reg);
typedef void (*SSEFunc_0_epi)(TCGv_ptr env, TCGv_ptr reg, TCGv_i32 val);
typedef void (*SSEFunc_0_epl)(TCGv_ptr env, TCGv_ptr reg, TCGv_i64 val);
typedef void (*SSEFunc_0_epp)(TCGv_ptr env, TCGv_ptr reg_a, TCGv_ptr reg_b);
typedef void (*SSEFunc_0_eppi)(TCGv_ptr env, TCGv_ptr reg_a, TCGv_ptr reg_b,
                               TCGv_i32 val);
B
Blue Swirl 已提交
2916
typedef void (*SSEFunc_0_ppi)(TCGv_ptr reg_a, TCGv_ptr reg_b, TCGv_i32 val);
B
Blue Swirl 已提交
2917 2918
typedef void (*SSEFunc_0_eppt)(TCGv_ptr env, TCGv_ptr reg_a, TCGv_ptr reg_b,
                               TCGv val);
B
Blue Swirl 已提交
2919

B
bellard 已提交
2920 2921
#define SSE_SPECIAL ((void *)1)
#define SSE_DUMMY ((void *)2)
B
bellard 已提交
2922

P
pbrook 已提交
2923 2924 2925
#define MMX_OP2(x) { gen_helper_ ## x ## _mmx, gen_helper_ ## x ## _xmm }
#define SSE_FOP(x) { gen_helper_ ## x ## ps, gen_helper_ ## x ## pd, \
                     gen_helper_ ## x ## ss, gen_helper_ ## x ## sd, }
B
bellard 已提交
2926

B
Blue Swirl 已提交
2927
static const SSEFunc_0_epp sse_op_table1[256][4] = {
A
aurel32 已提交
2928 2929 2930
    /* 3DNow! extensions */
    [0x0e] = { SSE_DUMMY }, /* femms */
    [0x0f] = { SSE_DUMMY }, /* pf... */
B
bellard 已提交
2931 2932 2933
    /* pure SSE operations */
    [0x10] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movups, movupd, movss, movsd */
    [0x11] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movups, movupd, movss, movsd */
B
bellard 已提交
2934
    [0x12] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movlps, movlpd, movsldup, movddup */
B
bellard 已提交
2935
    [0x13] = { SSE_SPECIAL, SSE_SPECIAL },  /* movlps, movlpd */
P
pbrook 已提交
2936 2937
    [0x14] = { gen_helper_punpckldq_xmm, gen_helper_punpcklqdq_xmm },
    [0x15] = { gen_helper_punpckhdq_xmm, gen_helper_punpckhqdq_xmm },
B
bellard 已提交
2938 2939 2940 2941 2942 2943
    [0x16] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL },  /* movhps, movhpd, movshdup */
    [0x17] = { SSE_SPECIAL, SSE_SPECIAL },  /* movhps, movhpd */

    [0x28] = { SSE_SPECIAL, SSE_SPECIAL },  /* movaps, movapd */
    [0x29] = { SSE_SPECIAL, SSE_SPECIAL },  /* movaps, movapd */
    [0x2a] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvtpi2ps, cvtpi2pd, cvtsi2ss, cvtsi2sd */
2944
    [0x2b] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movntps, movntpd, movntss, movntsd */
B
bellard 已提交
2945 2946
    [0x2c] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvttps2pi, cvttpd2pi, cvttsd2si, cvttss2si */
    [0x2d] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvtps2pi, cvtpd2pi, cvtsd2si, cvtss2si */
P
pbrook 已提交
2947 2948
    [0x2e] = { gen_helper_ucomiss, gen_helper_ucomisd },
    [0x2f] = { gen_helper_comiss, gen_helper_comisd },
B
bellard 已提交
2949 2950
    [0x50] = { SSE_SPECIAL, SSE_SPECIAL }, /* movmskps, movmskpd */
    [0x51] = SSE_FOP(sqrt),
P
pbrook 已提交
2951 2952 2953 2954 2955 2956
    [0x52] = { gen_helper_rsqrtps, NULL, gen_helper_rsqrtss, NULL },
    [0x53] = { gen_helper_rcpps, NULL, gen_helper_rcpss, NULL },
    [0x54] = { gen_helper_pand_xmm, gen_helper_pand_xmm }, /* andps, andpd */
    [0x55] = { gen_helper_pandn_xmm, gen_helper_pandn_xmm }, /* andnps, andnpd */
    [0x56] = { gen_helper_por_xmm, gen_helper_por_xmm }, /* orps, orpd */
    [0x57] = { gen_helper_pxor_xmm, gen_helper_pxor_xmm }, /* xorps, xorpd */
B
bellard 已提交
2957 2958
    [0x58] = SSE_FOP(add),
    [0x59] = SSE_FOP(mul),
P
pbrook 已提交
2959 2960 2961
    [0x5a] = { gen_helper_cvtps2pd, gen_helper_cvtpd2ps,
               gen_helper_cvtss2sd, gen_helper_cvtsd2ss },
    [0x5b] = { gen_helper_cvtdq2ps, gen_helper_cvtps2dq, gen_helper_cvttps2dq },
B
bellard 已提交
2962 2963 2964 2965 2966 2967
    [0x5c] = SSE_FOP(sub),
    [0x5d] = SSE_FOP(min),
    [0x5e] = SSE_FOP(div),
    [0x5f] = SSE_FOP(max),

    [0xc2] = SSE_FOP(cmpeq),
B
Blue Swirl 已提交
2968 2969
    [0xc6] = { (SSEFunc_0_epp)gen_helper_shufps,
               (SSEFunc_0_epp)gen_helper_shufpd }, /* XXX: casts */
B
bellard 已提交
2970

R
Richard Henderson 已提交
2971 2972 2973
    /* SSSE3, SSE4, MOVBE, CRC32, BMI1, BMI2, ADX.  */
    [0x38] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL },
    [0x3a] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL },
B
balrog 已提交
2974

B
bellard 已提交
2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987
    /* MMX ops and their SSE extensions */
    [0x60] = MMX_OP2(punpcklbw),
    [0x61] = MMX_OP2(punpcklwd),
    [0x62] = MMX_OP2(punpckldq),
    [0x63] = MMX_OP2(packsswb),
    [0x64] = MMX_OP2(pcmpgtb),
    [0x65] = MMX_OP2(pcmpgtw),
    [0x66] = MMX_OP2(pcmpgtl),
    [0x67] = MMX_OP2(packuswb),
    [0x68] = MMX_OP2(punpckhbw),
    [0x69] = MMX_OP2(punpckhwd),
    [0x6a] = MMX_OP2(punpckhdq),
    [0x6b] = MMX_OP2(packssdw),
P
pbrook 已提交
2988 2989
    [0x6c] = { NULL, gen_helper_punpcklqdq_xmm },
    [0x6d] = { NULL, gen_helper_punpckhqdq_xmm },
B
bellard 已提交
2990 2991
    [0x6e] = { SSE_SPECIAL, SSE_SPECIAL }, /* movd mm, ea */
    [0x6f] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movq, movdqa, , movqdu */
B
Blue Swirl 已提交
2992 2993 2994 2995
    [0x70] = { (SSEFunc_0_epp)gen_helper_pshufw_mmx,
               (SSEFunc_0_epp)gen_helper_pshufd_xmm,
               (SSEFunc_0_epp)gen_helper_pshufhw_xmm,
               (SSEFunc_0_epp)gen_helper_pshuflw_xmm }, /* XXX: casts */
B
bellard 已提交
2996 2997 2998 2999 3000 3001
    [0x71] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftw */
    [0x72] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftd */
    [0x73] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftq */
    [0x74] = MMX_OP2(pcmpeqb),
    [0x75] = MMX_OP2(pcmpeqw),
    [0x76] = MMX_OP2(pcmpeql),
A
aurel32 已提交
3002
    [0x77] = { SSE_DUMMY }, /* emms */
3003 3004
    [0x78] = { NULL, SSE_SPECIAL, NULL, SSE_SPECIAL }, /* extrq_i, insertq_i */
    [0x79] = { NULL, gen_helper_extrq_r, NULL, gen_helper_insertq_r },
P
pbrook 已提交
3005 3006
    [0x7c] = { NULL, gen_helper_haddpd, NULL, gen_helper_haddps },
    [0x7d] = { NULL, gen_helper_hsubpd, NULL, gen_helper_hsubps },
B
bellard 已提交
3007 3008 3009 3010
    [0x7e] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movd, movd, , movq */
    [0x7f] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movq, movdqa, movdqu */
    [0xc4] = { SSE_SPECIAL, SSE_SPECIAL }, /* pinsrw */
    [0xc5] = { SSE_SPECIAL, SSE_SPECIAL }, /* pextrw */
P
pbrook 已提交
3011
    [0xd0] = { NULL, gen_helper_addsubpd, NULL, gen_helper_addsubps },
B
bellard 已提交
3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032
    [0xd1] = MMX_OP2(psrlw),
    [0xd2] = MMX_OP2(psrld),
    [0xd3] = MMX_OP2(psrlq),
    [0xd4] = MMX_OP2(paddq),
    [0xd5] = MMX_OP2(pmullw),
    [0xd6] = { NULL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL },
    [0xd7] = { SSE_SPECIAL, SSE_SPECIAL }, /* pmovmskb */
    [0xd8] = MMX_OP2(psubusb),
    [0xd9] = MMX_OP2(psubusw),
    [0xda] = MMX_OP2(pminub),
    [0xdb] = MMX_OP2(pand),
    [0xdc] = MMX_OP2(paddusb),
    [0xdd] = MMX_OP2(paddusw),
    [0xde] = MMX_OP2(pmaxub),
    [0xdf] = MMX_OP2(pandn),
    [0xe0] = MMX_OP2(pavgb),
    [0xe1] = MMX_OP2(psraw),
    [0xe2] = MMX_OP2(psrad),
    [0xe3] = MMX_OP2(pavgw),
    [0xe4] = MMX_OP2(pmulhuw),
    [0xe5] = MMX_OP2(pmulhw),
P
pbrook 已提交
3033
    [0xe6] = { NULL, gen_helper_cvttpd2dq, gen_helper_cvtdq2pd, gen_helper_cvtpd2dq },
B
bellard 已提交
3034 3035 3036 3037 3038 3039 3040 3041 3042
    [0xe7] = { SSE_SPECIAL , SSE_SPECIAL },  /* movntq, movntq */
    [0xe8] = MMX_OP2(psubsb),
    [0xe9] = MMX_OP2(psubsw),
    [0xea] = MMX_OP2(pminsw),
    [0xeb] = MMX_OP2(por),
    [0xec] = MMX_OP2(paddsb),
    [0xed] = MMX_OP2(paddsw),
    [0xee] = MMX_OP2(pmaxsw),
    [0xef] = MMX_OP2(pxor),
B
bellard 已提交
3043
    [0xf0] = { NULL, NULL, NULL, SSE_SPECIAL }, /* lddqu */
B
bellard 已提交
3044 3045 3046 3047 3048 3049
    [0xf1] = MMX_OP2(psllw),
    [0xf2] = MMX_OP2(pslld),
    [0xf3] = MMX_OP2(psllq),
    [0xf4] = MMX_OP2(pmuludq),
    [0xf5] = MMX_OP2(pmaddwd),
    [0xf6] = MMX_OP2(psadbw),
B
Blue Swirl 已提交
3050 3051
    [0xf7] = { (SSEFunc_0_epp)gen_helper_maskmov_mmx,
               (SSEFunc_0_epp)gen_helper_maskmov_xmm }, /* XXX: casts */
B
bellard 已提交
3052 3053 3054 3055 3056 3057 3058 3059 3060
    [0xf8] = MMX_OP2(psubb),
    [0xf9] = MMX_OP2(psubw),
    [0xfa] = MMX_OP2(psubl),
    [0xfb] = MMX_OP2(psubq),
    [0xfc] = MMX_OP2(paddb),
    [0xfd] = MMX_OP2(paddw),
    [0xfe] = MMX_OP2(paddl),
};

B
Blue Swirl 已提交
3061
static const SSEFunc_0_epp sse_op_table2[3 * 8][2] = {
B
bellard 已提交
3062 3063 3064 3065 3066 3067 3068
    [0 + 2] = MMX_OP2(psrlw),
    [0 + 4] = MMX_OP2(psraw),
    [0 + 6] = MMX_OP2(psllw),
    [8 + 2] = MMX_OP2(psrld),
    [8 + 4] = MMX_OP2(psrad),
    [8 + 6] = MMX_OP2(pslld),
    [16 + 2] = MMX_OP2(psrlq),
P
pbrook 已提交
3069
    [16 + 3] = { NULL, gen_helper_psrldq_xmm },
B
bellard 已提交
3070
    [16 + 6] = MMX_OP2(psllq),
P
pbrook 已提交
3071
    [16 + 7] = { NULL, gen_helper_pslldq_xmm },
B
bellard 已提交
3072 3073
};

B
Blue Swirl 已提交
3074
static const SSEFunc_0_epi sse_op_table3ai[] = {
P
pbrook 已提交
3075
    gen_helper_cvtsi2ss,
3076
    gen_helper_cvtsi2sd
B
Blue Swirl 已提交
3077
};
P
pbrook 已提交
3078

3079
#ifdef TARGET_X86_64
B
Blue Swirl 已提交
3080
static const SSEFunc_0_epl sse_op_table3aq[] = {
3081 3082 3083 3084 3085
    gen_helper_cvtsq2ss,
    gen_helper_cvtsq2sd
};
#endif

B
Blue Swirl 已提交
3086
static const SSEFunc_i_ep sse_op_table3bi[] = {
P
pbrook 已提交
3087 3088
    gen_helper_cvttss2si,
    gen_helper_cvtss2si,
3089
    gen_helper_cvttsd2si,
3090
    gen_helper_cvtsd2si
B
bellard 已提交
3091
};
3092

3093
#ifdef TARGET_X86_64
B
Blue Swirl 已提交
3094
static const SSEFunc_l_ep sse_op_table3bq[] = {
3095 3096
    gen_helper_cvttss2sq,
    gen_helper_cvtss2sq,
3097
    gen_helper_cvttsd2sq,
3098 3099 3100 3101
    gen_helper_cvtsd2sq
};
#endif

B
Blue Swirl 已提交
3102
static const SSEFunc_0_epp sse_op_table4[8][4] = {
B
bellard 已提交
3103 3104 3105 3106 3107 3108 3109 3110 3111
    SSE_FOP(cmpeq),
    SSE_FOP(cmplt),
    SSE_FOP(cmple),
    SSE_FOP(cmpunord),
    SSE_FOP(cmpneq),
    SSE_FOP(cmpnlt),
    SSE_FOP(cmpnle),
    SSE_FOP(cmpord),
};
3112

B
Blue Swirl 已提交
3113
static const SSEFunc_0_epp sse_op_table5[256] = {
P
pbrook 已提交
3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137
    [0x0c] = gen_helper_pi2fw,
    [0x0d] = gen_helper_pi2fd,
    [0x1c] = gen_helper_pf2iw,
    [0x1d] = gen_helper_pf2id,
    [0x8a] = gen_helper_pfnacc,
    [0x8e] = gen_helper_pfpnacc,
    [0x90] = gen_helper_pfcmpge,
    [0x94] = gen_helper_pfmin,
    [0x96] = gen_helper_pfrcp,
    [0x97] = gen_helper_pfrsqrt,
    [0x9a] = gen_helper_pfsub,
    [0x9e] = gen_helper_pfadd,
    [0xa0] = gen_helper_pfcmpgt,
    [0xa4] = gen_helper_pfmax,
    [0xa6] = gen_helper_movq, /* pfrcpit1; no need to actually increase precision */
    [0xa7] = gen_helper_movq, /* pfrsqit1 */
    [0xaa] = gen_helper_pfsubr,
    [0xae] = gen_helper_pfacc,
    [0xb0] = gen_helper_pfcmpeq,
    [0xb4] = gen_helper_pfmul,
    [0xb6] = gen_helper_movq, /* pfrcpit2 */
    [0xb7] = gen_helper_pmulhrw_mmx,
    [0xbb] = gen_helper_pswapd,
    [0xbf] = gen_helper_pavgb_mmx /* pavgusb */
A
aurel32 已提交
3138 3139
};

B
Blue Swirl 已提交
3140 3141
struct SSEOpHelper_epp {
    SSEFunc_0_epp op[2];
B
Blue Swirl 已提交
3142 3143 3144
    uint32_t ext_mask;
};

B
Blue Swirl 已提交
3145 3146
struct SSEOpHelper_eppi {
    SSEFunc_0_eppi op[2];
B
Blue Swirl 已提交
3147
    uint32_t ext_mask;
B
balrog 已提交
3148
};
B
Blue Swirl 已提交
3149

B
balrog 已提交
3150
#define SSSE3_OP(x) { MMX_OP2(x), CPUID_EXT_SSSE3 }
P
pbrook 已提交
3151 3152
#define SSE41_OP(x) { { NULL, gen_helper_ ## x ## _xmm }, CPUID_EXT_SSE41 }
#define SSE42_OP(x) { { NULL, gen_helper_ ## x ## _xmm }, CPUID_EXT_SSE42 }
B
balrog 已提交
3153
#define SSE41_SPECIAL { { NULL, SSE_SPECIAL }, CPUID_EXT_SSE41 }
3154 3155
#define PCLMULQDQ_OP(x) { { NULL, gen_helper_ ## x ## _xmm }, \
        CPUID_EXT_PCLMULQDQ }
3156
#define AESNI_OP(x) { { NULL, gen_helper_ ## x ## _xmm }, CPUID_EXT_AES }
B
Blue Swirl 已提交
3157

B
Blue Swirl 已提交
3158
static const struct SSEOpHelper_epp sse_op_table6[256] = {
B
balrog 已提交
3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204
    [0x00] = SSSE3_OP(pshufb),
    [0x01] = SSSE3_OP(phaddw),
    [0x02] = SSSE3_OP(phaddd),
    [0x03] = SSSE3_OP(phaddsw),
    [0x04] = SSSE3_OP(pmaddubsw),
    [0x05] = SSSE3_OP(phsubw),
    [0x06] = SSSE3_OP(phsubd),
    [0x07] = SSSE3_OP(phsubsw),
    [0x08] = SSSE3_OP(psignb),
    [0x09] = SSSE3_OP(psignw),
    [0x0a] = SSSE3_OP(psignd),
    [0x0b] = SSSE3_OP(pmulhrsw),
    [0x10] = SSE41_OP(pblendvb),
    [0x14] = SSE41_OP(blendvps),
    [0x15] = SSE41_OP(blendvpd),
    [0x17] = SSE41_OP(ptest),
    [0x1c] = SSSE3_OP(pabsb),
    [0x1d] = SSSE3_OP(pabsw),
    [0x1e] = SSSE3_OP(pabsd),
    [0x20] = SSE41_OP(pmovsxbw),
    [0x21] = SSE41_OP(pmovsxbd),
    [0x22] = SSE41_OP(pmovsxbq),
    [0x23] = SSE41_OP(pmovsxwd),
    [0x24] = SSE41_OP(pmovsxwq),
    [0x25] = SSE41_OP(pmovsxdq),
    [0x28] = SSE41_OP(pmuldq),
    [0x29] = SSE41_OP(pcmpeqq),
    [0x2a] = SSE41_SPECIAL, /* movntqda */
    [0x2b] = SSE41_OP(packusdw),
    [0x30] = SSE41_OP(pmovzxbw),
    [0x31] = SSE41_OP(pmovzxbd),
    [0x32] = SSE41_OP(pmovzxbq),
    [0x33] = SSE41_OP(pmovzxwd),
    [0x34] = SSE41_OP(pmovzxwq),
    [0x35] = SSE41_OP(pmovzxdq),
    [0x37] = SSE42_OP(pcmpgtq),
    [0x38] = SSE41_OP(pminsb),
    [0x39] = SSE41_OP(pminsd),
    [0x3a] = SSE41_OP(pminuw),
    [0x3b] = SSE41_OP(pminud),
    [0x3c] = SSE41_OP(pmaxsb),
    [0x3d] = SSE41_OP(pmaxsd),
    [0x3e] = SSE41_OP(pmaxuw),
    [0x3f] = SSE41_OP(pmaxud),
    [0x40] = SSE41_OP(pmulld),
    [0x41] = SSE41_OP(phminposuw),
3205 3206 3207 3208 3209
    [0xdb] = AESNI_OP(aesimc),
    [0xdc] = AESNI_OP(aesenc),
    [0xdd] = AESNI_OP(aesenclast),
    [0xde] = AESNI_OP(aesdec),
    [0xdf] = AESNI_OP(aesdeclast),
B
balrog 已提交
3210 3211
};

B
Blue Swirl 已提交
3212
static const struct SSEOpHelper_eppi sse_op_table7[256] = {
B
balrog 已提交
3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230
    [0x08] = SSE41_OP(roundps),
    [0x09] = SSE41_OP(roundpd),
    [0x0a] = SSE41_OP(roundss),
    [0x0b] = SSE41_OP(roundsd),
    [0x0c] = SSE41_OP(blendps),
    [0x0d] = SSE41_OP(blendpd),
    [0x0e] = SSE41_OP(pblendw),
    [0x0f] = SSSE3_OP(palignr),
    [0x14] = SSE41_SPECIAL, /* pextrb */
    [0x15] = SSE41_SPECIAL, /* pextrw */
    [0x16] = SSE41_SPECIAL, /* pextrd/pextrq */
    [0x17] = SSE41_SPECIAL, /* extractps */
    [0x20] = SSE41_SPECIAL, /* pinsrb */
    [0x21] = SSE41_SPECIAL, /* insertps */
    [0x22] = SSE41_SPECIAL, /* pinsrd/pinsrq */
    [0x40] = SSE41_OP(dpps),
    [0x41] = SSE41_OP(dppd),
    [0x42] = SSE41_OP(mpsadbw),
3231
    [0x44] = PCLMULQDQ_OP(pclmulqdq),
B
balrog 已提交
3232 3233 3234 3235
    [0x60] = SSE42_OP(pcmpestrm),
    [0x61] = SSE42_OP(pcmpestri),
    [0x62] = SSE42_OP(pcmpistrm),
    [0x63] = SSE42_OP(pcmpistri),
3236
    [0xdf] = AESNI_OP(aeskeygenassist),
B
balrog 已提交
3237 3238
};

3239 3240
static void gen_sse(CPUX86State *env, DisasContext *s, int b,
                    target_ulong pc_start, int rex_r)
B
bellard 已提交
3241 3242 3243
{
    int b1, op1_offset, op2_offset, is_xmm, val, ot;
    int modrm, mod, rm, reg, reg_addr, offset_addr;
B
Blue Swirl 已提交
3244 3245
    SSEFunc_0_epp sse_fn_epp;
    SSEFunc_0_eppi sse_fn_eppi;
B
Blue Swirl 已提交
3246
    SSEFunc_0_ppi sse_fn_ppi;
B
Blue Swirl 已提交
3247
    SSEFunc_0_eppt sse_fn_eppt;
B
bellard 已提交
3248 3249

    b &= 0xff;
3250
    if (s->prefix & PREFIX_DATA)
B
bellard 已提交
3251
        b1 = 1;
3252
    else if (s->prefix & PREFIX_REPZ)
B
bellard 已提交
3253
        b1 = 2;
3254
    else if (s->prefix & PREFIX_REPNZ)
B
bellard 已提交
3255 3256 3257
        b1 = 3;
    else
        b1 = 0;
B
Blue Swirl 已提交
3258 3259
    sse_fn_epp = sse_op_table1[b][b1];
    if (!sse_fn_epp) {
B
bellard 已提交
3260
        goto illegal_op;
B
Blue Swirl 已提交
3261
    }
A
aurel32 已提交
3262
    if ((b <= 0x5f && b >= 0x10) || b == 0xc6 || b == 0xc2) {
B
bellard 已提交
3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282
        is_xmm = 1;
    } else {
        if (b1 == 0) {
            /* MMX case */
            is_xmm = 0;
        } else {
            is_xmm = 1;
        }
    }
    /* simple MMX/SSE operation */
    if (s->flags & HF_TS_MASK) {
        gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
        return;
    }
    if (s->flags & HF_EM_MASK) {
    illegal_op:
        gen_exception(s, EXCP06_ILLOP, pc_start - s->cs_base);
        return;
    }
    if (is_xmm && !(s->flags & HF_OSFXSR_MASK))
B
balrog 已提交
3283 3284
        if ((b != 0x38 && b != 0x3a) || (s->prefix & PREFIX_DATA))
            goto illegal_op;
3285 3286 3287 3288
    if (b == 0x0e) {
        if (!(s->cpuid_ext2_features & CPUID_EXT2_3DNOW))
            goto illegal_op;
        /* femms */
B
Blue Swirl 已提交
3289
        gen_helper_emms(cpu_env);
3290 3291 3292 3293
        return;
    }
    if (b == 0x77) {
        /* emms */
B
Blue Swirl 已提交
3294
        gen_helper_emms(cpu_env);
B
bellard 已提交
3295 3296 3297 3298 3299
        return;
    }
    /* prepare MMX state (XXX: optimize by storing fptt and fptags in
       the static cpu state) */
    if (!is_xmm) {
B
Blue Swirl 已提交
3300
        gen_helper_enter_mmx(cpu_env);
B
bellard 已提交
3301 3302
    }

3303
    modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
3304 3305 3306 3307
    reg = ((modrm >> 3) & 7);
    if (is_xmm)
        reg |= rex_r;
    mod = (modrm >> 6) & 3;
B
Blue Swirl 已提交
3308
    if (sse_fn_epp == SSE_SPECIAL) {
B
bellard 已提交
3309 3310 3311
        b |= (b1 << 8);
        switch(b) {
        case 0x0e7: /* movntq */
3312
            if (mod == 3)
B
bellard 已提交
3313
                goto illegal_op;
3314
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3315
            gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,fpregs[reg].mmx));
B
bellard 已提交
3316 3317 3318 3319
            break;
        case 0x1e7: /* movntdq */
        case 0x02b: /* movntps */
        case 0x12b: /* movntps */
3320 3321
            if (mod == 3)
                goto illegal_op;
3322
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
3323 3324
            gen_sto_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
            break;
B
bellard 已提交
3325 3326
        case 0x3f0: /* lddqu */
            if (mod == 3)
B
bellard 已提交
3327
                goto illegal_op;
3328
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
3329
            gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
B
bellard 已提交
3330
            break;
3331 3332 3333 3334
        case 0x22b: /* movntss */
        case 0x32b: /* movntsd */
            if (mod == 3)
                goto illegal_op;
3335
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
3336 3337 3338 3339 3340 3341 3342 3343 3344
            if (b1 & 1) {
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,
                    xmm_regs[reg]));
            } else {
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
                    xmm_regs[reg].XMM_L(0)));
                gen_op_st_T0_A0(OT_LONG + s->mem_index);
            }
            break;
B
bellard 已提交
3345
        case 0x6e: /* movd mm, ea */
B
bellard 已提交
3346 3347
#ifdef TARGET_X86_64
            if (s->dflag == 2) {
3348
                gen_ldst_modrm(env, s, modrm, OT_QUAD, OR_TMP0, 0);
B
bellard 已提交
3349
                tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,fpregs[reg].mmx));
3350
            } else
B
bellard 已提交
3351 3352
#endif
            {
3353
                gen_ldst_modrm(env, s, modrm, OT_LONG, OR_TMP0, 0);
B
bellard 已提交
3354 3355
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
                                 offsetof(CPUX86State,fpregs[reg].mmx));
P
pbrook 已提交
3356 3357
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
                gen_helper_movl_mm_T0_mmx(cpu_ptr0, cpu_tmp2_i32);
B
bellard 已提交
3358
            }
B
bellard 已提交
3359 3360
            break;
        case 0x16e: /* movd xmm, ea */
B
bellard 已提交
3361 3362
#ifdef TARGET_X86_64
            if (s->dflag == 2) {
3363
                gen_ldst_modrm(env, s, modrm, OT_QUAD, OR_TMP0, 0);
B
bellard 已提交
3364 3365
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
                                 offsetof(CPUX86State,xmm_regs[reg]));
P
pbrook 已提交
3366
                gen_helper_movq_mm_T0_xmm(cpu_ptr0, cpu_T[0]);
3367
            } else
B
bellard 已提交
3368 3369
#endif
            {
3370
                gen_ldst_modrm(env, s, modrm, OT_LONG, OR_TMP0, 0);
B
bellard 已提交
3371 3372
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
                                 offsetof(CPUX86State,xmm_regs[reg]));
3373
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
P
pbrook 已提交
3374
                gen_helper_movl_mm_T0_xmm(cpu_ptr0, cpu_tmp2_i32);
B
bellard 已提交
3375
            }
B
bellard 已提交
3376 3377 3378
            break;
        case 0x6f: /* movq mm, ea */
            if (mod != 3) {
3379
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3380
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,fpregs[reg].mmx));
B
bellard 已提交
3381 3382
            } else {
                rm = (modrm & 7);
3383
                tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env,
B
bellard 已提交
3384
                               offsetof(CPUX86State,fpregs[rm].mmx));
3385
                tcg_gen_st_i64(cpu_tmp1_i64, cpu_env,
B
bellard 已提交
3386
                               offsetof(CPUX86State,fpregs[reg].mmx));
B
bellard 已提交
3387 3388 3389 3390 3391 3392 3393 3394 3395
            }
            break;
        case 0x010: /* movups */
        case 0x110: /* movupd */
        case 0x028: /* movaps */
        case 0x128: /* movapd */
        case 0x16f: /* movdqa xmm, ea */
        case 0x26f: /* movdqu xmm, ea */
            if (mod != 3) {
3396
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3397
                gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
B
bellard 已提交
3398 3399 3400 3401 3402 3403 3404 3405
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movo(offsetof(CPUX86State,xmm_regs[reg]),
                            offsetof(CPUX86State,xmm_regs[rm]));
            }
            break;
        case 0x210: /* movss xmm, ea */
            if (mod != 3) {
3406
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3407
                gen_op_ld_T0_A0(OT_LONG + s->mem_index);
B
bellard 已提交
3408
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
B
bellard 已提交
3409
                gen_op_movl_T0_0();
B
bellard 已提交
3410 3411 3412
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)));
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)));
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)));
B
bellard 已提交
3413 3414 3415 3416 3417 3418 3419 3420
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)));
            }
            break;
        case 0x310: /* movsd xmm, ea */
            if (mod != 3) {
3421
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3422
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
B
bellard 已提交
3423
                gen_op_movl_T0_0();
B
bellard 已提交
3424 3425
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)));
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)));
B
bellard 已提交
3426 3427 3428 3429 3430 3431 3432 3433 3434
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
            }
            break;
        case 0x012: /* movlps */
        case 0x112: /* movlpd */
            if (mod != 3) {
3435
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3436
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
B
bellard 已提交
3437 3438 3439 3440 3441 3442 3443
            } else {
                /* movhlps */
                rm = (modrm & 7) | REX_B(s);
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(1)));
            }
            break;
B
bellard 已提交
3444 3445
        case 0x212: /* movsldup */
            if (mod != 3) {
3446
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3447
                gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
B
bellard 已提交
3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)));
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(2)));
            }
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)),
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)),
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)));
            break;
        case 0x312: /* movddup */
            if (mod != 3) {
3462
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3463
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
B
bellard 已提交
3464 3465 3466 3467 3468 3469
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
            }
            gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)),
B
bellard 已提交
3470
                        offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
B
bellard 已提交
3471
            break;
B
bellard 已提交
3472 3473 3474
        case 0x016: /* movhps */
        case 0x116: /* movhpd */
            if (mod != 3) {
3475
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3476
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
B
bellard 已提交
3477 3478 3479 3480 3481 3482 3483 3484 3485
            } else {
                /* movlhps */
                rm = (modrm & 7) | REX_B(s);
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
            }
            break;
        case 0x216: /* movshdup */
            if (mod != 3) {
3486
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3487
                gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
B
bellard 已提交
3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(1)));
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(3)));
            }
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)),
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)));
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)),
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)));
            break;
3500 3501 3502 3503 3504 3505 3506
        case 0x178:
        case 0x378:
            {
                int bit_index, field_length;

                if (b1 == 1 && reg != 0)
                    goto illegal_op;
3507 3508
                field_length = cpu_ldub_code(env, s->pc++) & 0x3F;
                bit_index = cpu_ldub_code(env, s->pc++) & 0x3F;
3509 3510 3511
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env,
                    offsetof(CPUX86State,xmm_regs[reg]));
                if (b1 == 1)
B
Blue Swirl 已提交
3512 3513 3514
                    gen_helper_extrq_i(cpu_env, cpu_ptr0,
                                       tcg_const_i32(bit_index),
                                       tcg_const_i32(field_length));
3515
                else
B
Blue Swirl 已提交
3516 3517 3518
                    gen_helper_insertq_i(cpu_env, cpu_ptr0,
                                         tcg_const_i32(bit_index),
                                         tcg_const_i32(field_length));
3519 3520
            }
            break;
B
bellard 已提交
3521
        case 0x7e: /* movd ea, mm */
B
bellard 已提交
3522 3523
#ifdef TARGET_X86_64
            if (s->dflag == 2) {
B
bellard 已提交
3524 3525
                tcg_gen_ld_i64(cpu_T[0], cpu_env, 
                               offsetof(CPUX86State,fpregs[reg].mmx));
3526
                gen_ldst_modrm(env, s, modrm, OT_QUAD, OR_TMP0, 1);
3527
            } else
B
bellard 已提交
3528 3529
#endif
            {
B
bellard 已提交
3530 3531
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, 
                                 offsetof(CPUX86State,fpregs[reg].mmx.MMX_L(0)));
3532
                gen_ldst_modrm(env, s, modrm, OT_LONG, OR_TMP0, 1);
B
bellard 已提交
3533
            }
B
bellard 已提交
3534 3535
            break;
        case 0x17e: /* movd ea, xmm */
B
bellard 已提交
3536 3537
#ifdef TARGET_X86_64
            if (s->dflag == 2) {
B
bellard 已提交
3538 3539
                tcg_gen_ld_i64(cpu_T[0], cpu_env, 
                               offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3540
                gen_ldst_modrm(env, s, modrm, OT_QUAD, OR_TMP0, 1);
3541
            } else
B
bellard 已提交
3542 3543
#endif
            {
B
bellard 已提交
3544 3545
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, 
                                 offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3546
                gen_ldst_modrm(env, s, modrm, OT_LONG, OR_TMP0, 1);
B
bellard 已提交
3547
            }
B
bellard 已提交
3548 3549 3550
            break;
        case 0x27e: /* movq xmm, ea */
            if (mod != 3) {
3551
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3552
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
B
bellard 已提交
3553 3554 3555 3556 3557 3558 3559 3560 3561
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
            }
            gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
            break;
        case 0x7f: /* movq ea, mm */
            if (mod != 3) {
3562
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3563
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,fpregs[reg].mmx));
B
bellard 已提交
3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576
            } else {
                rm = (modrm & 7);
                gen_op_movq(offsetof(CPUX86State,fpregs[rm].mmx),
                            offsetof(CPUX86State,fpregs[reg].mmx));
            }
            break;
        case 0x011: /* movups */
        case 0x111: /* movupd */
        case 0x029: /* movaps */
        case 0x129: /* movapd */
        case 0x17f: /* movdqa ea, xmm */
        case 0x27f: /* movdqu ea, xmm */
            if (mod != 3) {
3577
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3578
                gen_sto_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
B
bellard 已提交
3579 3580 3581 3582 3583 3584 3585 3586
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movo(offsetof(CPUX86State,xmm_regs[rm]),
                            offsetof(CPUX86State,xmm_regs[reg]));
            }
            break;
        case 0x211: /* movss ea, xmm */
            if (mod != 3) {
3587
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3588
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
B
bellard 已提交
3589
                gen_op_st_T0_A0(OT_LONG + s->mem_index);
B
bellard 已提交
3590 3591 3592 3593 3594 3595 3596 3597
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movl(offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)),
                            offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
            }
            break;
        case 0x311: /* movsd ea, xmm */
            if (mod != 3) {
3598
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3599
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
B
bellard 已提交
3600 3601 3602 3603 3604 3605 3606 3607 3608
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movq(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)),
                            offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
            }
            break;
        case 0x013: /* movlps */
        case 0x113: /* movlpd */
            if (mod != 3) {
3609
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3610
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
B
bellard 已提交
3611 3612 3613 3614 3615 3616 3617
            } else {
                goto illegal_op;
            }
            break;
        case 0x017: /* movhps */
        case 0x117: /* movhpd */
            if (mod != 3) {
3618
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3619
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
B
bellard 已提交
3620 3621 3622 3623 3624 3625 3626 3627 3628 3629
            } else {
                goto illegal_op;
            }
            break;
        case 0x71: /* shift mm, im */
        case 0x72:
        case 0x73:
        case 0x171: /* shift xmm, im */
        case 0x172:
        case 0x173:
3630 3631 3632
            if (b1 >= 2) {
	        goto illegal_op;
            }
3633
            val = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
3634 3635
            if (is_xmm) {
                gen_op_movl_T0_im(val);
B
bellard 已提交
3636
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(0)));
B
bellard 已提交
3637
                gen_op_movl_T0_0();
B
bellard 已提交
3638
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(1)));
B
bellard 已提交
3639 3640 3641
                op1_offset = offsetof(CPUX86State,xmm_t0);
            } else {
                gen_op_movl_T0_im(val);
B
bellard 已提交
3642
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,mmx_t0.MMX_L(0)));
B
bellard 已提交
3643
                gen_op_movl_T0_0();
B
bellard 已提交
3644
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,mmx_t0.MMX_L(1)));
B
bellard 已提交
3645 3646
                op1_offset = offsetof(CPUX86State,mmx_t0);
            }
B
Blue Swirl 已提交
3647 3648 3649
            sse_fn_epp = sse_op_table2[((b - 1) & 3) * 8 +
                                       (((modrm >> 3)) & 7)][b1];
            if (!sse_fn_epp) {
B
bellard 已提交
3650
                goto illegal_op;
B
Blue Swirl 已提交
3651
            }
B
bellard 已提交
3652 3653 3654 3655 3656 3657 3658
            if (is_xmm) {
                rm = (modrm & 7) | REX_B(s);
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
            } else {
                rm = (modrm & 7);
                op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
            }
B
bellard 已提交
3659 3660
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op2_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op1_offset);
B
Blue Swirl 已提交
3661
            sse_fn_epp(cpu_env, cpu_ptr0, cpu_ptr1);
B
bellard 已提交
3662 3663 3664
            break;
        case 0x050: /* movmskps */
            rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
3665 3666
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
                             offsetof(CPUX86State,xmm_regs[rm]));
B
Blue Swirl 已提交
3667
            gen_helper_movmskps(cpu_tmp2_i32, cpu_env, cpu_ptr0);
3668
            tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
B
bellard 已提交
3669
            gen_op_mov_reg_T0(OT_LONG, reg);
B
bellard 已提交
3670 3671 3672
            break;
        case 0x150: /* movmskpd */
            rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
3673 3674
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
                             offsetof(CPUX86State,xmm_regs[rm]));
B
Blue Swirl 已提交
3675
            gen_helper_movmskpd(cpu_tmp2_i32, cpu_env, cpu_ptr0);
3676
            tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
B
bellard 已提交
3677
            gen_op_mov_reg_T0(OT_LONG, reg);
B
bellard 已提交
3678 3679 3680
            break;
        case 0x02a: /* cvtpi2ps */
        case 0x12a: /* cvtpi2pd */
B
Blue Swirl 已提交
3681
            gen_helper_enter_mmx(cpu_env);
B
bellard 已提交
3682
            if (mod != 3) {
3683
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3684
                op2_offset = offsetof(CPUX86State,mmx_t0);
B
bellard 已提交
3685
                gen_ldq_env_A0(s->mem_index, op2_offset);
B
bellard 已提交
3686 3687 3688 3689 3690
            } else {
                rm = (modrm & 7);
                op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
            }
            op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
B
bellard 已提交
3691 3692
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
B
bellard 已提交
3693 3694
            switch(b >> 8) {
            case 0x0:
B
Blue Swirl 已提交
3695
                gen_helper_cvtpi2ps(cpu_env, cpu_ptr0, cpu_ptr1);
B
bellard 已提交
3696 3697 3698
                break;
            default:
            case 0x1:
B
Blue Swirl 已提交
3699
                gen_helper_cvtpi2pd(cpu_env, cpu_ptr0, cpu_ptr1);
B
bellard 已提交
3700 3701 3702 3703 3704 3705
                break;
            }
            break;
        case 0x22a: /* cvtsi2ss */
        case 0x32a: /* cvtsi2sd */
            ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3706
            gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
B
bellard 已提交
3707
            op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
B
bellard 已提交
3708
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
B
bellard 已提交
3709
            if (ot == OT_LONG) {
B
Blue Swirl 已提交
3710
                SSEFunc_0_epi sse_fn_epi = sse_op_table3ai[(b >> 8) & 1];
B
bellard 已提交
3711
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
B
Blue Swirl 已提交
3712
                sse_fn_epi(cpu_env, cpu_ptr0, cpu_tmp2_i32);
B
bellard 已提交
3713
            } else {
3714
#ifdef TARGET_X86_64
B
Blue Swirl 已提交
3715 3716
                SSEFunc_0_epl sse_fn_epl = sse_op_table3aq[(b >> 8) & 1];
                sse_fn_epl(cpu_env, cpu_ptr0, cpu_T[0]);
3717 3718 3719
#else
                goto illegal_op;
#endif
B
bellard 已提交
3720
            }
B
bellard 已提交
3721 3722 3723 3724 3725
            break;
        case 0x02c: /* cvttps2pi */
        case 0x12c: /* cvttpd2pi */
        case 0x02d: /* cvtps2pi */
        case 0x12d: /* cvtpd2pi */
B
Blue Swirl 已提交
3726
            gen_helper_enter_mmx(cpu_env);
B
bellard 已提交
3727
            if (mod != 3) {
3728
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3729
                op2_offset = offsetof(CPUX86State,xmm_t0);
B
bellard 已提交
3730
                gen_ldo_env_A0(s->mem_index, op2_offset);
B
bellard 已提交
3731 3732 3733 3734 3735
            } else {
                rm = (modrm & 7) | REX_B(s);
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
            }
            op1_offset = offsetof(CPUX86State,fpregs[reg & 7].mmx);
B
bellard 已提交
3736 3737
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
B
bellard 已提交
3738 3739
            switch(b) {
            case 0x02c:
B
Blue Swirl 已提交
3740
                gen_helper_cvttps2pi(cpu_env, cpu_ptr0, cpu_ptr1);
B
bellard 已提交
3741 3742
                break;
            case 0x12c:
B
Blue Swirl 已提交
3743
                gen_helper_cvttpd2pi(cpu_env, cpu_ptr0, cpu_ptr1);
B
bellard 已提交
3744 3745
                break;
            case 0x02d:
B
Blue Swirl 已提交
3746
                gen_helper_cvtps2pi(cpu_env, cpu_ptr0, cpu_ptr1);
B
bellard 已提交
3747 3748
                break;
            case 0x12d:
B
Blue Swirl 已提交
3749
                gen_helper_cvtpd2pi(cpu_env, cpu_ptr0, cpu_ptr1);
B
bellard 已提交
3750 3751 3752 3753 3754 3755 3756 3757
                break;
            }
            break;
        case 0x22c: /* cvttss2si */
        case 0x32c: /* cvttsd2si */
        case 0x22d: /* cvtss2si */
        case 0x32d: /* cvtsd2si */
            ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
B
bellard 已提交
3758
            if (mod != 3) {
3759
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3760
                if ((b >> 8) & 1) {
B
bellard 已提交
3761
                    gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_t0.XMM_Q(0)));
B
bellard 已提交
3762
                } else {
B
bellard 已提交
3763
                    gen_op_ld_T0_A0(OT_LONG + s->mem_index);
B
bellard 已提交
3764
                    tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(0)));
B
bellard 已提交
3765 3766 3767 3768 3769 3770
                }
                op2_offset = offsetof(CPUX86State,xmm_t0);
            } else {
                rm = (modrm & 7) | REX_B(s);
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
            }
B
bellard 已提交
3771 3772
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op2_offset);
            if (ot == OT_LONG) {
B
Blue Swirl 已提交
3773
                SSEFunc_i_ep sse_fn_i_ep =
3774
                    sse_op_table3bi[((b >> 7) & 2) | (b & 1)];
B
Blue Swirl 已提交
3775
                sse_fn_i_ep(cpu_tmp2_i32, cpu_env, cpu_ptr0);
3776
                tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
B
bellard 已提交
3777
            } else {
3778
#ifdef TARGET_X86_64
B
Blue Swirl 已提交
3779
                SSEFunc_l_ep sse_fn_l_ep =
3780
                    sse_op_table3bq[((b >> 7) & 2) | (b & 1)];
B
Blue Swirl 已提交
3781
                sse_fn_l_ep(cpu_T[0], cpu_env, cpu_ptr0);
3782 3783 3784
#else
                goto illegal_op;
#endif
B
bellard 已提交
3785
            }
B
bellard 已提交
3786
            gen_op_mov_reg_T0(ot, reg);
B
bellard 已提交
3787 3788
            break;
        case 0xc4: /* pinsrw */
3789
        case 0x1c4:
B
bellard 已提交
3790
            s->rip_offset = 1;
3791 3792
            gen_ldst_modrm(env, s, modrm, OT_WORD, OR_TMP0, 0);
            val = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
3793 3794
            if (b1) {
                val &= 7;
B
bellard 已提交
3795 3796
                tcg_gen_st16_tl(cpu_T[0], cpu_env,
                                offsetof(CPUX86State,xmm_regs[reg].XMM_W(val)));
B
bellard 已提交
3797 3798
            } else {
                val &= 3;
B
bellard 已提交
3799 3800
                tcg_gen_st16_tl(cpu_T[0], cpu_env,
                                offsetof(CPUX86State,fpregs[reg].mmx.MMX_W(val)));
B
bellard 已提交
3801 3802 3803
            }
            break;
        case 0xc5: /* pextrw */
3804
        case 0x1c5:
B
bellard 已提交
3805 3806
            if (mod != 3)
                goto illegal_op;
3807
            ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3808
            val = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
3809 3810 3811
            if (b1) {
                val &= 7;
                rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
3812 3813
                tcg_gen_ld16u_tl(cpu_T[0], cpu_env,
                                 offsetof(CPUX86State,xmm_regs[rm].XMM_W(val)));
B
bellard 已提交
3814 3815 3816
            } else {
                val &= 3;
                rm = (modrm & 7);
B
bellard 已提交
3817 3818
                tcg_gen_ld16u_tl(cpu_T[0], cpu_env,
                                offsetof(CPUX86State,fpregs[rm].mmx.MMX_W(val)));
B
bellard 已提交
3819 3820
            }
            reg = ((modrm >> 3) & 7) | rex_r;
3821
            gen_op_mov_reg_T0(ot, reg);
B
bellard 已提交
3822 3823 3824
            break;
        case 0x1d6: /* movq ea, xmm */
            if (mod != 3) {
3825
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3826
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
B
bellard 已提交
3827 3828 3829 3830 3831 3832 3833 3834
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movq(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)),
                            offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
                gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(1)));
            }
            break;
        case 0x2d6: /* movq2dq */
B
Blue Swirl 已提交
3835
            gen_helper_enter_mmx(cpu_env);
3836 3837 3838 3839
            rm = (modrm & 7);
            gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
                        offsetof(CPUX86State,fpregs[rm].mmx));
            gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
B
bellard 已提交
3840 3841
            break;
        case 0x3d6: /* movdq2q */
B
Blue Swirl 已提交
3842
            gen_helper_enter_mmx(cpu_env);
3843 3844 3845
            rm = (modrm & 7) | REX_B(s);
            gen_op_movq(offsetof(CPUX86State,fpregs[reg & 7].mmx),
                        offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
B
bellard 已提交
3846 3847 3848 3849 3850 3851 3852
            break;
        case 0xd7: /* pmovmskb */
        case 0x1d7:
            if (mod != 3)
                goto illegal_op;
            if (b1) {
                rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
3853
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, offsetof(CPUX86State,xmm_regs[rm]));
B
Blue Swirl 已提交
3854
                gen_helper_pmovmskb_xmm(cpu_tmp2_i32, cpu_env, cpu_ptr0);
B
bellard 已提交
3855 3856
            } else {
                rm = (modrm & 7);
B
bellard 已提交
3857
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, offsetof(CPUX86State,fpregs[rm].mmx));
B
Blue Swirl 已提交
3858
                gen_helper_pmovmskb_mmx(cpu_tmp2_i32, cpu_env, cpu_ptr0);
B
bellard 已提交
3859
            }
3860
            tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
B
bellard 已提交
3861
            reg = ((modrm >> 3) & 7) | rex_r;
B
bellard 已提交
3862
            gen_op_mov_reg_T0(OT_LONG, reg);
B
bellard 已提交
3863
            break;
R
Richard Henderson 已提交
3864

B
balrog 已提交
3865
        case 0x138:
3866
        case 0x038:
B
balrog 已提交
3867
            b = modrm;
R
Richard Henderson 已提交
3868 3869 3870
            if ((b & 0xf0) == 0xf0) {
                goto do_0f_38_fx;
            }
3871
            modrm = cpu_ldub_code(env, s->pc++);
B
balrog 已提交
3872 3873 3874
            rm = modrm & 7;
            reg = ((modrm >> 3) & 7) | rex_r;
            mod = (modrm >> 6) & 3;
3875 3876 3877
            if (b1 >= 2) {
                goto illegal_op;
            }
B
balrog 已提交
3878

B
Blue Swirl 已提交
3879 3880
            sse_fn_epp = sse_op_table6[b].op[b1];
            if (!sse_fn_epp) {
B
balrog 已提交
3881
                goto illegal_op;
B
Blue Swirl 已提交
3882
            }
B
balrog 已提交
3883 3884
            if (!(s->cpuid_ext_features & sse_op_table6[b].ext_mask))
                goto illegal_op;
B
balrog 已提交
3885 3886 3887 3888 3889 3890 3891

            if (b1) {
                op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
                if (mod == 3) {
                    op2_offset = offsetof(CPUX86State,xmm_regs[rm | REX_B(s)]);
                } else {
                    op2_offset = offsetof(CPUX86State,xmm_t0);
3892
                    gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
balrog 已提交
3893 3894 3895 3896 3897 3898 3899 3900 3901
                    switch (b) {
                    case 0x20: case 0x30: /* pmovsxbw, pmovzxbw */
                    case 0x23: case 0x33: /* pmovsxwd, pmovzxwd */
                    case 0x25: case 0x35: /* pmovsxdq, pmovzxdq */
                        gen_ldq_env_A0(s->mem_index, op2_offset +
                                        offsetof(XMMReg, XMM_Q(0)));
                        break;
                    case 0x21: case 0x31: /* pmovsxbd, pmovzxbd */
                    case 0x24: case 0x34: /* pmovsxwq, pmovzxwq */
P
pbrook 已提交
3902
                        tcg_gen_qemu_ld32u(cpu_tmp0, cpu_A0,
B
balrog 已提交
3903
                                          (s->mem_index >> 2) - 1);
P
pbrook 已提交
3904
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp0);
B
balrog 已提交
3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919
                        tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, op2_offset +
                                        offsetof(XMMReg, XMM_L(0)));
                        break;
                    case 0x22: case 0x32: /* pmovsxbq, pmovzxbq */
                        tcg_gen_qemu_ld16u(cpu_tmp0, cpu_A0,
                                          (s->mem_index >> 2) - 1);
                        tcg_gen_st16_tl(cpu_tmp0, cpu_env, op2_offset +
                                        offsetof(XMMReg, XMM_W(0)));
                        break;
                    case 0x2a:            /* movntqda */
                        gen_ldo_env_A0(s->mem_index, op1_offset);
                        return;
                    default:
                        gen_ldo_env_A0(s->mem_index, op2_offset);
                    }
B
balrog 已提交
3920 3921 3922 3923 3924 3925 3926
                }
            } else {
                op1_offset = offsetof(CPUX86State,fpregs[reg].mmx);
                if (mod == 3) {
                    op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
                } else {
                    op2_offset = offsetof(CPUX86State,mmx_t0);
3927
                    gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
balrog 已提交
3928 3929 3930
                    gen_ldq_env_A0(s->mem_index, op2_offset);
                }
            }
B
Blue Swirl 已提交
3931
            if (sse_fn_epp == SSE_SPECIAL) {
B
balrog 已提交
3932
                goto illegal_op;
B
Blue Swirl 已提交
3933
            }
B
balrog 已提交
3934

B
balrog 已提交
3935 3936
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
B
Blue Swirl 已提交
3937
            sse_fn_epp(cpu_env, cpu_ptr0, cpu_ptr1);
B
balrog 已提交
3938

3939 3940 3941
            if (b == 0x17) {
                set_cc_op(s, CC_OP_EFLAGS);
            }
B
balrog 已提交
3942
            break;
R
Richard Henderson 已提交
3943 3944 3945 3946 3947 3948

        case 0x238:
        case 0x338:
        do_0f_38_fx:
            /* Various integer extensions at 0f 38 f[0-f].  */
            b = modrm | (b1 << 8);
3949
            modrm = cpu_ldub_code(env, s->pc++);
B
balrog 已提交
3950 3951
            reg = ((modrm >> 3) & 7) | rex_r;

R
Richard Henderson 已提交
3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965
            switch (b) {
            case 0x3f0: /* crc32 Gd,Eb */
            case 0x3f1: /* crc32 Gd,Ey */
            do_crc32:
                if (!(s->cpuid_ext_features & CPUID_EXT_SSE42)) {
                    goto illegal_op;
                }
                if ((b & 0xff) == 0xf0) {
                    ot = OT_BYTE;
                } else if (s->dflag != 2) {
                    ot = (s->prefix & PREFIX_DATA ? OT_WORD : OT_LONG);
                } else {
                    ot = OT_QUAD;
                }
B
balrog 已提交
3966

R
Richard Henderson 已提交
3967 3968 3969 3970 3971
                gen_op_mov_TN_reg(OT_LONG, 0, reg);
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
                gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                gen_helper_crc32(cpu_T[0], cpu_tmp2_i32,
                                 cpu_T[0], tcg_const_i32(8 << ot));
B
balrog 已提交
3972

R
Richard Henderson 已提交
3973 3974 3975
                ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
                gen_op_mov_reg_T0(ot, reg);
                break;
B
balrog 已提交
3976

R
Richard Henderson 已提交
3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037
            case 0x1f0: /* crc32 or movbe */
            case 0x1f1:
                /* For these insns, the f3 prefix is supposed to have priority
                   over the 66 prefix, but that's not what we implement above
                   setting b1.  */
                if (s->prefix & PREFIX_REPNZ) {
                    goto do_crc32;
                }
                /* FALLTHRU */
            case 0x0f0: /* movbe Gy,My */
            case 0x0f1: /* movbe My,Gy */
                if (!(s->cpuid_ext_features & CPUID_EXT_MOVBE)) {
                    goto illegal_op;
                }
                if (s->dflag != 2) {
                    ot = (s->prefix & PREFIX_DATA ? OT_WORD : OT_LONG);
                } else {
                    ot = OT_QUAD;
                }

                /* Load the data incoming to the bswap.  Note that the TCG
                   implementation of bswap requires the input be zero
                   extended.  In the case of the loads, we simply know that
                   gen_op_ld_v via gen_ldst_modrm does that already.  */
                if ((b & 1) == 0) {
                    gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                } else {
                    switch (ot) {
                    case OT_WORD:
                        tcg_gen_ext16u_tl(cpu_T[0], cpu_regs[reg]);
                        break;
                    default:
                        tcg_gen_ext32u_tl(cpu_T[0], cpu_regs[reg]);
                        break;
                    case OT_QUAD:
                        tcg_gen_mov_tl(cpu_T[0], cpu_regs[reg]);
                        break;
                    }
                }

                switch (ot) {
                case OT_WORD:
                    tcg_gen_bswap16_tl(cpu_T[0], cpu_T[0]);
                    break;
                default:
                    tcg_gen_bswap32_tl(cpu_T[0], cpu_T[0]);
                    break;
#ifdef TARGET_X86_64
                case OT_QUAD:
                    tcg_gen_bswap64_tl(cpu_T[0], cpu_T[0]);
                    break;
#endif
                }

                if ((b & 1) == 0) {
                    gen_op_mov_reg_T0(ot, reg);
                } else {
                    gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 1);
                }
                break;

R
Richard Henderson 已提交
4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051
            case 0x0f2: /* andn Gy, By, Ey */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI1)
                    || !(s->prefix & PREFIX_VEX)
                    || s->vex_l != 0) {
                    goto illegal_op;
                }
                ot = s->dflag == 2 ? OT_QUAD : OT_LONG;
                gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                tcg_gen_andc_tl(cpu_T[0], cpu_regs[s->vex_v], cpu_T[0]);
                gen_op_mov_reg_T0(ot, reg);
                gen_op_update1_cc();
                set_cc_op(s, CC_OP_LOGICB + ot);
                break;

R
Richard Henderson 已提交
4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091
            case 0x0f7: /* bextr Gy, Ey, By */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI1)
                    || !(s->prefix & PREFIX_VEX)
                    || s->vex_l != 0) {
                    goto illegal_op;
                }
                ot = s->dflag == 2 ? OT_QUAD : OT_LONG;
                {
                    TCGv bound, zero;

                    gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                    /* Extract START, and shift the operand.
                       Shifts larger than operand size get zeros.  */
                    tcg_gen_ext8u_tl(cpu_A0, cpu_regs[s->vex_v]);
                    tcg_gen_shr_tl(cpu_T[0], cpu_T[0], cpu_A0);

                    bound = tcg_const_tl(ot == OT_QUAD ? 63 : 31);
                    zero = tcg_const_tl(0);
                    tcg_gen_movcond_tl(TCG_COND_LEU, cpu_T[0], cpu_A0, bound,
                                       cpu_T[0], zero);
                    tcg_temp_free(zero);

                    /* Extract the LEN into a mask.  Lengths larger than
                       operand size get all ones.  */
                    tcg_gen_shri_tl(cpu_A0, cpu_regs[s->vex_v], 8);
                    tcg_gen_ext8u_tl(cpu_A0, cpu_A0);
                    tcg_gen_movcond_tl(TCG_COND_LEU, cpu_A0, cpu_A0, bound,
                                       cpu_A0, bound);
                    tcg_temp_free(bound);
                    tcg_gen_movi_tl(cpu_T[1], 1);
                    tcg_gen_shl_tl(cpu_T[1], cpu_T[1], cpu_A0);
                    tcg_gen_subi_tl(cpu_T[1], cpu_T[1], 1);
                    tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_T[1]);

                    gen_op_mov_reg_T0(ot, reg);
                    gen_op_update1_cc();
                    set_cc_op(s, CC_OP_LOGICB + ot);
                }
                break;

R
Richard Henderson 已提交
4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118
            case 0x0f5: /* bzhi Gy, Ey, By */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI2)
                    || !(s->prefix & PREFIX_VEX)
                    || s->vex_l != 0) {
                    goto illegal_op;
                }
                ot = s->dflag == 2 ? OT_QUAD : OT_LONG;
                gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                tcg_gen_ext8u_tl(cpu_T[1], cpu_regs[s->vex_v]);
                {
                    TCGv bound = tcg_const_tl(ot == OT_QUAD ? 63 : 31);
                    /* Note that since we're using BMILG (in order to get O
                       cleared) we need to store the inverse into C.  */
                    tcg_gen_setcond_tl(TCG_COND_LT, cpu_cc_src,
                                       cpu_T[1], bound);
                    tcg_gen_movcond_tl(TCG_COND_GT, cpu_T[1], cpu_T[1],
                                       bound, bound, cpu_T[1]);
                    tcg_temp_free(bound);
                }
                tcg_gen_movi_tl(cpu_A0, -1);
                tcg_gen_shl_tl(cpu_A0, cpu_A0, cpu_T[1]);
                tcg_gen_andc_tl(cpu_T[0], cpu_T[0], cpu_A0);
                gen_op_mov_reg_T0(ot, reg);
                gen_op_update1_cc();
                set_cc_op(s, CC_OP_BMILGB + ot);
                break;

R
Richard Henderson 已提交
4119 4120 4121 4122 4123 4124 4125 4126 4127 4128
            case 0x3f6: /* mulx By, Gy, rdx, Ey */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI2)
                    || !(s->prefix & PREFIX_VEX)
                    || s->vex_l != 0) {
                    goto illegal_op;
                }
                ot = s->dflag == 2 ? OT_QUAD : OT_LONG;
                gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                switch (ot) {
                default:
4129 4130 4131 4132 4133 4134
                    tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
                    tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_regs[R_EDX]);
                    tcg_gen_mulu2_i32(cpu_tmp2_i32, cpu_tmp3_i32,
                                      cpu_tmp2_i32, cpu_tmp3_i32);
                    tcg_gen_extu_i32_tl(cpu_regs[s->vex_v], cpu_tmp2_i32);
                    tcg_gen_extu_i32_tl(cpu_regs[reg], cpu_tmp3_i32);
R
Richard Henderson 已提交
4135 4136 4137
                    break;
#ifdef TARGET_X86_64
                case OT_QUAD:
4138 4139
                    tcg_gen_mulu2_i64(cpu_regs[s->vex_v], cpu_regs[reg],
                                      cpu_T[0], cpu_regs[R_EDX]);
R
Richard Henderson 已提交
4140 4141 4142 4143 4144
                    break;
#endif
                }
                break;

4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180
            case 0x3f5: /* pdep Gy, By, Ey */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI2)
                    || !(s->prefix & PREFIX_VEX)
                    || s->vex_l != 0) {
                    goto illegal_op;
                }
                ot = s->dflag == 2 ? OT_QUAD : OT_LONG;
                gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                /* Note that by zero-extending the mask operand, we
                   automatically handle zero-extending the result.  */
                if (s->dflag == 2) {
                    tcg_gen_mov_tl(cpu_T[1], cpu_regs[s->vex_v]);
                } else {
                    tcg_gen_ext32u_tl(cpu_T[1], cpu_regs[s->vex_v]);
                }
                gen_helper_pdep(cpu_regs[reg], cpu_T[0], cpu_T[1]);
                break;

            case 0x2f5: /* pext Gy, By, Ey */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI2)
                    || !(s->prefix & PREFIX_VEX)
                    || s->vex_l != 0) {
                    goto illegal_op;
                }
                ot = s->dflag == 2 ? OT_QUAD : OT_LONG;
                gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                /* Note that by zero-extending the mask operand, we
                   automatically handle zero-extending the result.  */
                if (s->dflag == 2) {
                    tcg_gen_mov_tl(cpu_T[1], cpu_regs[s->vex_v]);
                } else {
                    tcg_gen_ext32u_tl(cpu_T[1], cpu_regs[s->vex_v]);
                }
                gen_helper_pext(cpu_regs[reg], cpu_T[0], cpu_T[1]);
                break;

4181 4182 4183 4184 4185
            case 0x1f6: /* adcx Gy, Ey */
            case 0x2f6: /* adox Gy, Ey */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_ADX)) {
                    goto illegal_op;
                } else {
4186
                    TCGv carry_in, carry_out, zero;
4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216
                    int end_op;

                    ot = (s->dflag == 2 ? OT_QUAD : OT_LONG);
                    gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);

                    /* Re-use the carry-out from a previous round.  */
                    TCGV_UNUSED(carry_in);
                    carry_out = (b == 0x1f6 ? cpu_cc_dst : cpu_cc_src2);
                    switch (s->cc_op) {
                    case CC_OP_ADCX:
                        if (b == 0x1f6) {
                            carry_in = cpu_cc_dst;
                            end_op = CC_OP_ADCX;
                        } else {
                            end_op = CC_OP_ADCOX;
                        }
                        break;
                    case CC_OP_ADOX:
                        if (b == 0x1f6) {
                            end_op = CC_OP_ADCOX;
                        } else {
                            carry_in = cpu_cc_src2;
                            end_op = CC_OP_ADOX;
                        }
                        break;
                    case CC_OP_ADCOX:
                        end_op = CC_OP_ADCOX;
                        carry_in = carry_out;
                        break;
                    default:
4217
                        end_op = (b == 0x1f6 ? CC_OP_ADCX : CC_OP_ADOX);
4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245
                        break;
                    }
                    /* If we can't reuse carry-out, get it out of EFLAGS.  */
                    if (TCGV_IS_UNUSED(carry_in)) {
                        if (s->cc_op != CC_OP_ADCX && s->cc_op != CC_OP_ADOX) {
                            gen_compute_eflags(s);
                        }
                        carry_in = cpu_tmp0;
                        tcg_gen_shri_tl(carry_in, cpu_cc_src,
                                        ctz32(b == 0x1f6 ? CC_C : CC_O));
                        tcg_gen_andi_tl(carry_in, carry_in, 1);
                    }

                    switch (ot) {
#ifdef TARGET_X86_64
                    case OT_LONG:
                        /* If we know TL is 64-bit, and we want a 32-bit
                           result, just do everything in 64-bit arithmetic.  */
                        tcg_gen_ext32u_i64(cpu_regs[reg], cpu_regs[reg]);
                        tcg_gen_ext32u_i64(cpu_T[0], cpu_T[0]);
                        tcg_gen_add_i64(cpu_T[0], cpu_T[0], cpu_regs[reg]);
                        tcg_gen_add_i64(cpu_T[0], cpu_T[0], carry_in);
                        tcg_gen_ext32u_i64(cpu_regs[reg], cpu_T[0]);
                        tcg_gen_shri_i64(carry_out, cpu_T[0], 32);
                        break;
#endif
                    default:
                        /* Otherwise compute the carry-out in two steps.  */
4246 4247 4248 4249 4250 4251 4252 4253
                        zero = tcg_const_tl(0);
                        tcg_gen_add2_tl(cpu_T[0], carry_out,
                                        cpu_T[0], zero,
                                        carry_in, zero);
                        tcg_gen_add2_tl(cpu_regs[reg], carry_out,
                                        cpu_regs[reg], carry_out,
                                        cpu_T[0], zero);
                        tcg_temp_free(zero);
4254 4255 4256 4257 4258 4259
                        break;
                    }
                    set_cc_op(s, end_op);
                }
                break;

4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290
            case 0x1f7: /* shlx Gy, Ey, By */
            case 0x2f7: /* sarx Gy, Ey, By */
            case 0x3f7: /* shrx Gy, Ey, By */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI2)
                    || !(s->prefix & PREFIX_VEX)
                    || s->vex_l != 0) {
                    goto illegal_op;
                }
                ot = (s->dflag == 2 ? OT_QUAD : OT_LONG);
                gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                if (ot == OT_QUAD) {
                    tcg_gen_andi_tl(cpu_T[1], cpu_regs[s->vex_v], 63);
                } else {
                    tcg_gen_andi_tl(cpu_T[1], cpu_regs[s->vex_v], 31);
                }
                if (b == 0x1f7) {
                    tcg_gen_shl_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
                } else if (b == 0x2f7) {
                    if (ot != OT_QUAD) {
                        tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
                    }
                    tcg_gen_sar_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
                } else {
                    if (ot != OT_QUAD) {
                        tcg_gen_ext32u_tl(cpu_T[0], cpu_T[0]);
                    }
                    tcg_gen_shr_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
                }
                gen_op_mov_reg_T0(ot, reg);
                break;

4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332
            case 0x0f3:
            case 0x1f3:
            case 0x2f3:
            case 0x3f3: /* Group 17 */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI1)
                    || !(s->prefix & PREFIX_VEX)
                    || s->vex_l != 0) {
                    goto illegal_op;
                }
                ot = s->dflag == 2 ? OT_QUAD : OT_LONG;
                gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);

                switch (reg & 7) {
                case 1: /* blsr By,Ey */
                    tcg_gen_neg_tl(cpu_T[1], cpu_T[0]);
                    tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
                    gen_op_mov_reg_T0(ot, s->vex_v);
                    gen_op_update2_cc();
                    set_cc_op(s, CC_OP_BMILGB + ot);
                    break;

                case 2: /* blsmsk By,Ey */
                    tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
                    tcg_gen_subi_tl(cpu_T[0], cpu_T[0], 1);
                    tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_cc_src);
                    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
                    set_cc_op(s, CC_OP_BMILGB + ot);
                    break;

                case 3: /* blsi By, Ey */
                    tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
                    tcg_gen_subi_tl(cpu_T[0], cpu_T[0], 1);
                    tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_cc_src);
                    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
                    set_cc_op(s, CC_OP_BMILGB + ot);
                    break;

                default:
                    goto illegal_op;
                }
                break;

R
Richard Henderson 已提交
4333 4334 4335
            default:
                goto illegal_op;
            }
B
balrog 已提交
4336
            break;
R
Richard Henderson 已提交
4337

B
balrog 已提交
4338 4339
        case 0x03a:
        case 0x13a:
B
balrog 已提交
4340
            b = modrm;
4341
            modrm = cpu_ldub_code(env, s->pc++);
B
balrog 已提交
4342 4343 4344
            rm = modrm & 7;
            reg = ((modrm >> 3) & 7) | rex_r;
            mod = (modrm >> 6) & 3;
4345 4346 4347
            if (b1 >= 2) {
                goto illegal_op;
            }
B
balrog 已提交
4348

B
Blue Swirl 已提交
4349 4350
            sse_fn_eppi = sse_op_table7[b].op[b1];
            if (!sse_fn_eppi) {
B
balrog 已提交
4351
                goto illegal_op;
B
Blue Swirl 已提交
4352
            }
B
balrog 已提交
4353 4354 4355
            if (!(s->cpuid_ext_features & sse_op_table7[b].ext_mask))
                goto illegal_op;

B
Blue Swirl 已提交
4356
            if (sse_fn_eppi == SSE_SPECIAL) {
B
balrog 已提交
4357 4358 4359
                ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
                rm = (modrm & 7) | REX_B(s);
                if (mod != 3)
4360
                    gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
balrog 已提交
4361
                reg = ((modrm >> 3) & 7) | rex_r;
4362
                val = cpu_ldub_code(env, s->pc++);
B
balrog 已提交
4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386
                switch (b) {
                case 0x14: /* pextrb */
                    tcg_gen_ld8u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
                                            xmm_regs[reg].XMM_B(val & 15)));
                    if (mod == 3)
                        gen_op_mov_reg_T0(ot, rm);
                    else
                        tcg_gen_qemu_st8(cpu_T[0], cpu_A0,
                                        (s->mem_index >> 2) - 1);
                    break;
                case 0x15: /* pextrw */
                    tcg_gen_ld16u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
                                            xmm_regs[reg].XMM_W(val & 7)));
                    if (mod == 3)
                        gen_op_mov_reg_T0(ot, rm);
                    else
                        tcg_gen_qemu_st16(cpu_T[0], cpu_A0,
                                        (s->mem_index >> 2) - 1);
                    break;
                case 0x16:
                    if (ot == OT_LONG) { /* pextrd */
                        tcg_gen_ld_i32(cpu_tmp2_i32, cpu_env,
                                        offsetof(CPUX86State,
                                                xmm_regs[reg].XMM_L(val & 3)));
P
pbrook 已提交
4387
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
B
balrog 已提交
4388
                        if (mod == 3)
P
pbrook 已提交
4389
                            gen_op_mov_reg_v(ot, rm, cpu_T[0]);
B
balrog 已提交
4390
                        else
P
pbrook 已提交
4391
                            tcg_gen_qemu_st32(cpu_T[0], cpu_A0,
B
balrog 已提交
4392 4393
                                            (s->mem_index >> 2) - 1);
                    } else { /* pextrq */
P
pbrook 已提交
4394
#ifdef TARGET_X86_64
B
balrog 已提交
4395 4396 4397 4398 4399 4400 4401 4402
                        tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env,
                                        offsetof(CPUX86State,
                                                xmm_regs[reg].XMM_Q(val & 1)));
                        if (mod == 3)
                            gen_op_mov_reg_v(ot, rm, cpu_tmp1_i64);
                        else
                            tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0,
                                            (s->mem_index >> 2) - 1);
P
pbrook 已提交
4403 4404 4405
#else
                        goto illegal_op;
#endif
B
balrog 已提交
4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420
                    }
                    break;
                case 0x17: /* extractps */
                    tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
                                            xmm_regs[reg].XMM_L(val & 3)));
                    if (mod == 3)
                        gen_op_mov_reg_T0(ot, rm);
                    else
                        tcg_gen_qemu_st32(cpu_T[0], cpu_A0,
                                        (s->mem_index >> 2) - 1);
                    break;
                case 0x20: /* pinsrb */
                    if (mod == 3)
                        gen_op_mov_TN_reg(OT_LONG, 0, rm);
                    else
4421
                        tcg_gen_qemu_ld8u(cpu_T[0], cpu_A0,
B
balrog 已提交
4422
                                        (s->mem_index >> 2) - 1);
4423
                    tcg_gen_st8_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
B
balrog 已提交
4424 4425 4426
                                            xmm_regs[reg].XMM_B(val & 15)));
                    break;
                case 0x21: /* insertps */
P
pbrook 已提交
4427
                    if (mod == 3) {
B
balrog 已提交
4428 4429 4430
                        tcg_gen_ld_i32(cpu_tmp2_i32, cpu_env,
                                        offsetof(CPUX86State,xmm_regs[rm]
                                                .XMM_L((val >> 6) & 3)));
P
pbrook 已提交
4431 4432
                    } else {
                        tcg_gen_qemu_ld32u(cpu_tmp0, cpu_A0,
B
balrog 已提交
4433
                                        (s->mem_index >> 2) - 1);
P
pbrook 已提交
4434 4435
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp0);
                    }
B
balrog 已提交
4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458
                    tcg_gen_st_i32(cpu_tmp2_i32, cpu_env,
                                    offsetof(CPUX86State,xmm_regs[reg]
                                            .XMM_L((val >> 4) & 3)));
                    if ((val >> 0) & 1)
                        tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
                                        cpu_env, offsetof(CPUX86State,
                                                xmm_regs[reg].XMM_L(0)));
                    if ((val >> 1) & 1)
                        tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
                                        cpu_env, offsetof(CPUX86State,
                                                xmm_regs[reg].XMM_L(1)));
                    if ((val >> 2) & 1)
                        tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
                                        cpu_env, offsetof(CPUX86State,
                                                xmm_regs[reg].XMM_L(2)));
                    if ((val >> 3) & 1)
                        tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
                                        cpu_env, offsetof(CPUX86State,
                                                xmm_regs[reg].XMM_L(3)));
                    break;
                case 0x22:
                    if (ot == OT_LONG) { /* pinsrd */
                        if (mod == 3)
P
pbrook 已提交
4459
                            gen_op_mov_v_reg(ot, cpu_tmp0, rm);
B
balrog 已提交
4460
                        else
P
pbrook 已提交
4461
                            tcg_gen_qemu_ld32u(cpu_tmp0, cpu_A0,
B
balrog 已提交
4462
                                            (s->mem_index >> 2) - 1);
P
pbrook 已提交
4463
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp0);
B
balrog 已提交
4464 4465 4466 4467
                        tcg_gen_st_i32(cpu_tmp2_i32, cpu_env,
                                        offsetof(CPUX86State,
                                                xmm_regs[reg].XMM_L(val & 3)));
                    } else { /* pinsrq */
P
pbrook 已提交
4468
#ifdef TARGET_X86_64
B
balrog 已提交
4469 4470 4471 4472 4473 4474 4475 4476
                        if (mod == 3)
                            gen_op_mov_v_reg(ot, cpu_tmp1_i64, rm);
                        else
                            tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0,
                                            (s->mem_index >> 2) - 1);
                        tcg_gen_st_i64(cpu_tmp1_i64, cpu_env,
                                        offsetof(CPUX86State,
                                                xmm_regs[reg].XMM_Q(val & 1)));
P
pbrook 已提交
4477 4478 4479
#else
                        goto illegal_op;
#endif
B
balrog 已提交
4480 4481 4482 4483 4484
                    }
                    break;
                }
                return;
            }
B
balrog 已提交
4485 4486 4487 4488 4489 4490 4491

            if (b1) {
                op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
                if (mod == 3) {
                    op2_offset = offsetof(CPUX86State,xmm_regs[rm | REX_B(s)]);
                } else {
                    op2_offset = offsetof(CPUX86State,xmm_t0);
4492
                    gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
balrog 已提交
4493 4494 4495 4496 4497 4498 4499 4500
                    gen_ldo_env_A0(s->mem_index, op2_offset);
                }
            } else {
                op1_offset = offsetof(CPUX86State,fpregs[reg].mmx);
                if (mod == 3) {
                    op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
                } else {
                    op2_offset = offsetof(CPUX86State,mmx_t0);
4501
                    gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
balrog 已提交
4502 4503 4504
                    gen_ldq_env_A0(s->mem_index, op2_offset);
                }
            }
4505
            val = cpu_ldub_code(env, s->pc++);
B
balrog 已提交
4506

B
balrog 已提交
4507
            if ((b & 0xfc) == 0x60) { /* pcmpXstrX */
4508
                set_cc_op(s, CC_OP_EFLAGS);
B
balrog 已提交
4509 4510 4511 4512 4513 4514

                if (s->dflag == 2)
                    /* The helper must use entire 64-bit gp registers */
                    val |= 1 << 8;
            }

B
balrog 已提交
4515 4516
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
B
Blue Swirl 已提交
4517
            sse_fn_eppi(cpu_env, cpu_ptr0, cpu_ptr1, tcg_const_i32(val));
B
balrog 已提交
4518
            break;
R
Richard Henderson 已提交
4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550

        case 0x33a:
            /* Various integer extensions at 0f 3a f[0-f].  */
            b = modrm | (b1 << 8);
            modrm = cpu_ldub_code(env, s->pc++);
            reg = ((modrm >> 3) & 7) | rex_r;

            switch (b) {
            case 0x3f0: /* rorx Gy,Ey, Ib */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI2)
                    || !(s->prefix & PREFIX_VEX)
                    || s->vex_l != 0) {
                    goto illegal_op;
                }
                ot = s->dflag == 2 ? OT_QUAD : OT_LONG;
                gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                b = cpu_ldub_code(env, s->pc++);
                if (ot == OT_QUAD) {
                    tcg_gen_rotri_tl(cpu_T[0], cpu_T[0], b & 63);
                } else {
                    tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
                    tcg_gen_rotri_i32(cpu_tmp2_i32, cpu_tmp2_i32, b & 31);
                    tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
                }
                gen_op_mov_reg_T0(ot, reg);
                break;

            default:
                goto illegal_op;
            }
            break;

B
bellard 已提交
4551 4552 4553 4554 4555
        default:
            goto illegal_op;
        }
    } else {
        /* generic MMX or SSE operation */
B
bellard 已提交
4556 4557 4558 4559 4560 4561 4562 4563
        switch(b) {
        case 0x70: /* pshufx insn */
        case 0xc6: /* pshufx insn */
        case 0xc2: /* compare insns */
            s->rip_offset = 1;
            break;
        default:
            break;
B
bellard 已提交
4564 4565 4566 4567
        }
        if (is_xmm) {
            op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
            if (mod != 3) {
4568
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
4569
                op2_offset = offsetof(CPUX86State,xmm_t0);
4570
                if (b1 >= 2 && ((b >= 0x50 && b <= 0x5f && b != 0x5b) ||
B
bellard 已提交
4571 4572 4573 4574
                                b == 0xc2)) {
                    /* specific case for SSE single instructions */
                    if (b1 == 2) {
                        /* 32 bit access */
B
bellard 已提交
4575
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
B
bellard 已提交
4576
                        tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(0)));
B
bellard 已提交
4577 4578
                    } else {
                        /* 64 bit access */
B
bellard 已提交
4579
                        gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_t0.XMM_D(0)));
B
bellard 已提交
4580 4581
                    }
                } else {
B
bellard 已提交
4582
                    gen_ldo_env_A0(s->mem_index, op2_offset);
B
bellard 已提交
4583 4584 4585 4586 4587 4588 4589 4590
                }
            } else {
                rm = (modrm & 7) | REX_B(s);
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
            }
        } else {
            op1_offset = offsetof(CPUX86State,fpregs[reg].mmx);
            if (mod != 3) {
4591
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
4592
                op2_offset = offsetof(CPUX86State,mmx_t0);
B
bellard 已提交
4593
                gen_ldq_env_A0(s->mem_index, op2_offset);
B
bellard 已提交
4594 4595 4596 4597 4598 4599
            } else {
                rm = (modrm & 7);
                op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
            }
        }
        switch(b) {
A
aurel32 已提交
4600
        case 0x0f: /* 3DNow! data insns */
4601 4602
            if (!(s->cpuid_ext2_features & CPUID_EXT2_3DNOW))
                goto illegal_op;
4603
            val = cpu_ldub_code(env, s->pc++);
B
Blue Swirl 已提交
4604 4605
            sse_fn_epp = sse_op_table5[val];
            if (!sse_fn_epp) {
A
aurel32 已提交
4606
                goto illegal_op;
B
Blue Swirl 已提交
4607
            }
B
bellard 已提交
4608 4609
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
B
Blue Swirl 已提交
4610
            sse_fn_epp(cpu_env, cpu_ptr0, cpu_ptr1);
A
aurel32 已提交
4611
            break;
B
bellard 已提交
4612 4613
        case 0x70: /* pshufx insn */
        case 0xc6: /* pshufx insn */
4614
            val = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
4615 4616
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
B
Blue Swirl 已提交
4617
            /* XXX: introduce a new table? */
B
Blue Swirl 已提交
4618
            sse_fn_ppi = (SSEFunc_0_ppi)sse_fn_epp;
B
Blue Swirl 已提交
4619
            sse_fn_ppi(cpu_ptr0, cpu_ptr1, tcg_const_i32(val));
B
bellard 已提交
4620 4621 4622
            break;
        case 0xc2:
            /* compare insns */
4623
            val = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
4624 4625
            if (val >= 8)
                goto illegal_op;
B
Blue Swirl 已提交
4626
            sse_fn_epp = sse_op_table4[val][b1];
B
Blue Swirl 已提交
4627

B
bellard 已提交
4628 4629
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
B
Blue Swirl 已提交
4630
            sse_fn_epp(cpu_env, cpu_ptr0, cpu_ptr1);
B
bellard 已提交
4631
            break;
4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649
        case 0xf7:
            /* maskmov : we must prepare A0 */
            if (mod != 3)
                goto illegal_op;
#ifdef TARGET_X86_64
            if (s->aflag == 2) {
                gen_op_movq_A0_reg(R_EDI);
            } else
#endif
            {
                gen_op_movl_A0_reg(R_EDI);
                if (s->aflag == 0)
                    gen_op_andl_A0_ffff();
            }
            gen_add_A0_ds_seg(s);

            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
B
Blue Swirl 已提交
4650
            /* XXX: introduce a new table? */
B
Blue Swirl 已提交
4651 4652
            sse_fn_eppt = (SSEFunc_0_eppt)sse_fn_epp;
            sse_fn_eppt(cpu_env, cpu_ptr0, cpu_ptr1, cpu_A0);
4653
            break;
B
bellard 已提交
4654
        default:
B
bellard 已提交
4655 4656
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
B
Blue Swirl 已提交
4657
            sse_fn_epp(cpu_env, cpu_ptr0, cpu_ptr1);
B
bellard 已提交
4658 4659 4660
            break;
        }
        if (b == 0x2e || b == 0x2f) {
4661
            set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
4662 4663 4664 4665
        }
    }
}

B
bellard 已提交
4666 4667
/* convert one instruction. s->is_jmp is set if the translation must
   be stopped. Return the next pc value */
4668 4669
static target_ulong disas_insn(CPUX86State *env, DisasContext *s,
                               target_ulong pc_start)
B
bellard 已提交
4670 4671 4672 4673
{
    int b, prefixes, aflag, dflag;
    int shift, ot;
    int modrm, reg, rm, mod, reg_addr, op, opreg, offset_addr, val;
B
bellard 已提交
4674 4675
    target_ulong next_eip, tval;
    int rex_w, rex_r;
B
bellard 已提交
4676

4677
    if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP | CPU_LOG_TB_OP_OPT))) {
4678
        tcg_gen_debug_insn_start(pc_start);
4679
    }
B
bellard 已提交
4680 4681 4682
    s->pc = pc_start;
    prefixes = 0;
    s->override = -1;
B
bellard 已提交
4683 4684 4685 4686 4687
    rex_w = -1;
    rex_r = 0;
#ifdef TARGET_X86_64
    s->rex_x = 0;
    s->rex_b = 0;
4688
    x86_64_hregs = 0;
B
bellard 已提交
4689 4690
#endif
    s->rip_offset = 0; /* for relative ip address */
4691 4692
    s->vex_l = 0;
    s->vex_v = 0;
B
bellard 已提交
4693
 next_byte:
4694
    b = cpu_ldub_code(env, s->pc);
B
bellard 已提交
4695
    s->pc++;
4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730
    /* Collect prefixes.  */
    switch (b) {
    case 0xf3:
        prefixes |= PREFIX_REPZ;
        goto next_byte;
    case 0xf2:
        prefixes |= PREFIX_REPNZ;
        goto next_byte;
    case 0xf0:
        prefixes |= PREFIX_LOCK;
        goto next_byte;
    case 0x2e:
        s->override = R_CS;
        goto next_byte;
    case 0x36:
        s->override = R_SS;
        goto next_byte;
    case 0x3e:
        s->override = R_DS;
        goto next_byte;
    case 0x26:
        s->override = R_ES;
        goto next_byte;
    case 0x64:
        s->override = R_FS;
        goto next_byte;
    case 0x65:
        s->override = R_GS;
        goto next_byte;
    case 0x66:
        prefixes |= PREFIX_DATA;
        goto next_byte;
    case 0x67:
        prefixes |= PREFIX_ADR;
        goto next_byte;
B
bellard 已提交
4731
#ifdef TARGET_X86_64
4732 4733
    case 0x40 ... 0x4f:
        if (CODE64(s)) {
B
bellard 已提交
4734 4735 4736 4737 4738 4739 4740 4741
            /* REX prefix */
            rex_w = (b >> 3) & 1;
            rex_r = (b & 0x4) << 1;
            s->rex_x = (b & 0x2) << 2;
            REX_B(s) = (b & 0x1) << 3;
            x86_64_hregs = 1; /* select uniform byte register addressing */
            goto next_byte;
        }
4742 4743
        break;
#endif
4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760
    case 0xc5: /* 2-byte VEX */
    case 0xc4: /* 3-byte VEX */
        /* VEX prefixes cannot be used except in 32-bit mode.
           Otherwise the instruction is LES or LDS.  */
        if (s->code32 && !s->vm86) {
            static const int pp_prefix[4] = {
                0, PREFIX_DATA, PREFIX_REPZ, PREFIX_REPNZ
            };
            int vex3, vex2 = cpu_ldub_code(env, s->pc);

            if (!CODE64(s) && (vex2 & 0xc0) != 0xc0) {
                /* 4.1.4.6: In 32-bit mode, bits [7:6] must be 11b,
                   otherwise the instruction is LES or LDS.  */
                break;
            }
            s->pc++;

P
Peter Maydell 已提交
4761
            /* 4.1.1-4.1.3: No preceding lock, 66, f2, f3, or rex prefixes. */
4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800
            if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ
                            | PREFIX_LOCK | PREFIX_DATA)) {
                goto illegal_op;
            }
#ifdef TARGET_X86_64
            if (x86_64_hregs) {
                goto illegal_op;
            }
#endif
            rex_r = (~vex2 >> 4) & 8;
            if (b == 0xc5) {
                vex3 = vex2;
                b = cpu_ldub_code(env, s->pc++);
            } else {
#ifdef TARGET_X86_64
                s->rex_x = (~vex2 >> 3) & 8;
                s->rex_b = (~vex2 >> 2) & 8;
#endif
                vex3 = cpu_ldub_code(env, s->pc++);
                rex_w = (vex3 >> 7) & 1;
                switch (vex2 & 0x1f) {
                case 0x01: /* Implied 0f leading opcode bytes.  */
                    b = cpu_ldub_code(env, s->pc++) | 0x100;
                    break;
                case 0x02: /* Implied 0f 38 leading opcode bytes.  */
                    b = 0x138;
                    break;
                case 0x03: /* Implied 0f 3a leading opcode bytes.  */
                    b = 0x13a;
                    break;
                default:   /* Reserved for future use.  */
                    goto illegal_op;
                }
            }
            s->vex_v = (~vex3 >> 3) & 0xf;
            s->vex_l = (vex3 >> 2) & 1;
            prefixes |= pp_prefix[vex3 & 3] | PREFIX_VEX;
        }
        break;
4801 4802 4803 4804
    }

    /* Post-process prefixes.  */
    if (CODE64(s)) {
4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815
        /* In 64-bit mode, the default data size is 32-bit.  Select 64-bit
           data with rex_w, and 16-bit data with 0x66; rex_w takes precedence
           over 0x66 if both are present.  */
        dflag = (rex_w > 0 ? 2 : prefixes & PREFIX_DATA ? 0 : 1);
        /* In 64-bit mode, 0x67 selects 32-bit addressing.  */
        aflag = (prefixes & PREFIX_ADR ? 1 : 2);
    } else {
        /* In 16/32-bit mode, 0x66 selects the opposite data size.  */
        dflag = s->code32;
        if (prefixes & PREFIX_DATA) {
            dflag ^= 1;
B
bellard 已提交
4816
        }
4817 4818 4819 4820
        /* In 16/32-bit mode, 0x67 selects the opposite addressing.  */
        aflag = s->code32;
        if (prefixes & PREFIX_ADR) {
            aflag ^= 1;
B
bellard 已提交
4821
        }
B
bellard 已提交
4822 4823 4824 4825 4826 4827 4828 4829
    }

    s->prefix = prefixes;
    s->aflag = aflag;
    s->dflag = dflag;

    /* lock generation */
    if (prefixes & PREFIX_LOCK)
P
pbrook 已提交
4830
        gen_helper_lock();
B
bellard 已提交
4831 4832 4833 4834 4835 4836 4837

    /* now check op code */
 reswitch:
    switch(b) {
    case 0x0f:
        /**************************/
        /* extended op code */
4838
        b = cpu_ldub_code(env, s->pc++) | 0x100;
B
bellard 已提交
4839
        goto reswitch;
4840

B
bellard 已提交
4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858
        /**************************/
        /* arith & logic */
    case 0x00 ... 0x05:
    case 0x08 ... 0x0d:
    case 0x10 ... 0x15:
    case 0x18 ... 0x1d:
    case 0x20 ... 0x25:
    case 0x28 ... 0x2d:
    case 0x30 ... 0x35:
    case 0x38 ... 0x3d:
        {
            int op, f, val;
            op = (b >> 3) & 7;
            f = (b >> 1) & 3;

            if ((b & 1) == 0)
                ot = OT_BYTE;
            else
B
bellard 已提交
4859
                ot = dflag + OT_WORD;
4860

B
bellard 已提交
4861 4862
            switch(f) {
            case 0: /* OP Ev, Gv */
4863
                modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
4864
                reg = ((modrm >> 3) & 7) | rex_r;
B
bellard 已提交
4865
                mod = (modrm >> 6) & 3;
B
bellard 已提交
4866
                rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
4867
                if (mod != 3) {
4868
                    gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
4869 4870 4871 4872
                    opreg = OR_TMP0;
                } else if (op == OP_XORL && rm == reg) {
                xor_zero:
                    /* xor reg, reg optimisation */
R
Richard Henderson 已提交
4873
                    set_cc_op(s, CC_OP_CLR);
B
bellard 已提交
4874
                    gen_op_movl_T0_0();
B
bellard 已提交
4875
                    gen_op_mov_reg_T0(ot, reg);
B
bellard 已提交
4876 4877 4878 4879
                    break;
                } else {
                    opreg = rm;
                }
B
bellard 已提交
4880
                gen_op_mov_TN_reg(ot, 1, reg);
B
bellard 已提交
4881 4882 4883
                gen_op(s, op, ot, opreg);
                break;
            case 1: /* OP Gv, Ev */
4884
                modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
4885
                mod = (modrm >> 6) & 3;
B
bellard 已提交
4886 4887
                reg = ((modrm >> 3) & 7) | rex_r;
                rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
4888
                if (mod != 3) {
4889
                    gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
4890
                    gen_op_ld_T1_A0(ot + s->mem_index);
B
bellard 已提交
4891 4892 4893
                } else if (op == OP_XORL && rm == reg) {
                    goto xor_zero;
                } else {
B
bellard 已提交
4894
                    gen_op_mov_TN_reg(ot, 1, rm);
B
bellard 已提交
4895 4896 4897 4898
                }
                gen_op(s, op, ot, reg);
                break;
            case 2: /* OP A, Iv */
4899
                val = insn_get(env, s, ot);
B
bellard 已提交
4900 4901 4902 4903 4904 4905 4906
                gen_op_movl_T1_im(val);
                gen_op(s, op, ot, OR_EAX);
                break;
            }
        }
        break;

4907 4908 4909
    case 0x82:
        if (CODE64(s))
            goto illegal_op;
B
bellard 已提交
4910 4911 4912 4913 4914 4915 4916 4917 4918
    case 0x80: /* GRP1 */
    case 0x81:
    case 0x83:
        {
            int val;

            if ((b & 1) == 0)
                ot = OT_BYTE;
            else
B
bellard 已提交
4919
                ot = dflag + OT_WORD;
4920

4921
            modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
4922
            mod = (modrm >> 6) & 3;
B
bellard 已提交
4923
            rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
4924
            op = (modrm >> 3) & 7;
4925

B
bellard 已提交
4926
            if (mod != 3) {
B
bellard 已提交
4927 4928 4929 4930
                if (b == 0x83)
                    s->rip_offset = 1;
                else
                    s->rip_offset = insn_const_size(ot);
4931
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
4932 4933
                opreg = OR_TMP0;
            } else {
B
bellard 已提交
4934
                opreg = rm;
B
bellard 已提交
4935 4936 4937 4938 4939 4940
            }

            switch(b) {
            default:
            case 0x80:
            case 0x81:
4941
            case 0x82:
4942
                val = insn_get(env, s, ot);
B
bellard 已提交
4943 4944
                break;
            case 0x83:
4945
                val = (int8_t)insn_get(env, s, OT_BYTE);
B
bellard 已提交
4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967
                break;
            }
            gen_op_movl_T1_im(val);
            gen_op(s, op, ot, opreg);
        }
        break;

        /**************************/
        /* inc, dec, and other misc arith */
    case 0x40 ... 0x47: /* inc Gv */
        ot = dflag ? OT_LONG : OT_WORD;
        gen_inc(s, ot, OR_EAX + (b & 7), 1);
        break;
    case 0x48 ... 0x4f: /* dec Gv */
        ot = dflag ? OT_LONG : OT_WORD;
        gen_inc(s, ot, OR_EAX + (b & 7), -1);
        break;
    case 0xf6: /* GRP3 */
    case 0xf7:
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
4968
            ot = dflag + OT_WORD;
B
bellard 已提交
4969

4970
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
4971
        mod = (modrm >> 6) & 3;
B
bellard 已提交
4972
        rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
4973 4974
        op = (modrm >> 3) & 7;
        if (mod != 3) {
B
bellard 已提交
4975 4976
            if (op == 0)
                s->rip_offset = insn_const_size(ot);
4977
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
4978
            gen_op_ld_T0_A0(ot + s->mem_index);
B
bellard 已提交
4979
        } else {
B
bellard 已提交
4980
            gen_op_mov_TN_reg(ot, 0, rm);
B
bellard 已提交
4981 4982 4983 4984
        }

        switch(op) {
        case 0: /* test */
4985
            val = insn_get(env, s, ot);
B
bellard 已提交
4986 4987
            gen_op_movl_T1_im(val);
            gen_op_testl_T0_T1_cc();
4988
            set_cc_op(s, CC_OP_LOGICB + ot);
B
bellard 已提交
4989 4990
            break;
        case 2: /* not */
4991
            tcg_gen_not_tl(cpu_T[0], cpu_T[0]);
B
bellard 已提交
4992
            if (mod != 3) {
B
bellard 已提交
4993
                gen_op_st_T0_A0(ot + s->mem_index);
B
bellard 已提交
4994
            } else {
B
bellard 已提交
4995
                gen_op_mov_reg_T0(ot, rm);
B
bellard 已提交
4996 4997 4998
            }
            break;
        case 3: /* neg */
4999
            tcg_gen_neg_tl(cpu_T[0], cpu_T[0]);
B
bellard 已提交
5000
            if (mod != 3) {
B
bellard 已提交
5001
                gen_op_st_T0_A0(ot + s->mem_index);
B
bellard 已提交
5002
            } else {
B
bellard 已提交
5003
                gen_op_mov_reg_T0(ot, rm);
B
bellard 已提交
5004 5005
            }
            gen_op_update_neg_cc();
5006
            set_cc_op(s, CC_OP_SUBB + ot);
B
bellard 已提交
5007 5008 5009 5010
            break;
        case 4: /* mul */
            switch(ot) {
            case OT_BYTE:
B
bellard 已提交
5011 5012 5013 5014 5015 5016 5017 5018
                gen_op_mov_TN_reg(OT_BYTE, 1, R_EAX);
                tcg_gen_ext8u_tl(cpu_T[0], cpu_T[0]);
                tcg_gen_ext8u_tl(cpu_T[1], cpu_T[1]);
                /* XXX: use 32 bit mul which could be faster */
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
                gen_op_mov_reg_T0(OT_WORD, R_EAX);
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
                tcg_gen_andi_tl(cpu_cc_src, cpu_T[0], 0xff00);
5019
                set_cc_op(s, CC_OP_MULB);
B
bellard 已提交
5020 5021
                break;
            case OT_WORD:
B
bellard 已提交
5022 5023 5024 5025 5026 5027 5028 5029 5030 5031
                gen_op_mov_TN_reg(OT_WORD, 1, R_EAX);
                tcg_gen_ext16u_tl(cpu_T[0], cpu_T[0]);
                tcg_gen_ext16u_tl(cpu_T[1], cpu_T[1]);
                /* XXX: use 32 bit mul which could be faster */
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
                gen_op_mov_reg_T0(OT_WORD, R_EAX);
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
                tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 16);
                gen_op_mov_reg_T0(OT_WORD, R_EDX);
                tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
5032
                set_cc_op(s, CC_OP_MULW);
B
bellard 已提交
5033 5034 5035
                break;
            default:
            case OT_LONG:
5036 5037 5038 5039 5040 5041 5042 5043
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
                tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_regs[R_EAX]);
                tcg_gen_mulu2_i32(cpu_tmp2_i32, cpu_tmp3_i32,
                                  cpu_tmp2_i32, cpu_tmp3_i32);
                tcg_gen_extu_i32_tl(cpu_regs[R_EAX], cpu_tmp2_i32);
                tcg_gen_extu_i32_tl(cpu_regs[R_EDX], cpu_tmp3_i32);
                tcg_gen_mov_tl(cpu_cc_dst, cpu_regs[R_EAX]);
                tcg_gen_mov_tl(cpu_cc_src, cpu_regs[R_EDX]);
5044
                set_cc_op(s, CC_OP_MULL);
B
bellard 已提交
5045
                break;
B
bellard 已提交
5046 5047
#ifdef TARGET_X86_64
            case OT_QUAD:
5048 5049 5050 5051
                tcg_gen_mulu2_i64(cpu_regs[R_EAX], cpu_regs[R_EDX],
                                  cpu_T[0], cpu_regs[R_EAX]);
                tcg_gen_mov_tl(cpu_cc_dst, cpu_regs[R_EAX]);
                tcg_gen_mov_tl(cpu_cc_src, cpu_regs[R_EDX]);
5052
                set_cc_op(s, CC_OP_MULQ);
B
bellard 已提交
5053 5054
                break;
#endif
B
bellard 已提交
5055 5056 5057 5058 5059
            }
            break;
        case 5: /* imul */
            switch(ot) {
            case OT_BYTE:
B
bellard 已提交
5060 5061 5062 5063 5064 5065 5066 5067 5068
                gen_op_mov_TN_reg(OT_BYTE, 1, R_EAX);
                tcg_gen_ext8s_tl(cpu_T[0], cpu_T[0]);
                tcg_gen_ext8s_tl(cpu_T[1], cpu_T[1]);
                /* XXX: use 32 bit mul which could be faster */
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
                gen_op_mov_reg_T0(OT_WORD, R_EAX);
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
                tcg_gen_ext8s_tl(cpu_tmp0, cpu_T[0]);
                tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
5069
                set_cc_op(s, CC_OP_MULB);
B
bellard 已提交
5070 5071
                break;
            case OT_WORD:
B
bellard 已提交
5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082
                gen_op_mov_TN_reg(OT_WORD, 1, R_EAX);
                tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
                tcg_gen_ext16s_tl(cpu_T[1], cpu_T[1]);
                /* XXX: use 32 bit mul which could be faster */
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
                gen_op_mov_reg_T0(OT_WORD, R_EAX);
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
                tcg_gen_ext16s_tl(cpu_tmp0, cpu_T[0]);
                tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
                tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 16);
                gen_op_mov_reg_T0(OT_WORD, R_EDX);
5083
                set_cc_op(s, CC_OP_MULW);
B
bellard 已提交
5084 5085 5086
                break;
            default:
            case OT_LONG:
5087 5088 5089 5090 5091 5092 5093 5094 5095 5096
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
                tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_regs[R_EAX]);
                tcg_gen_muls2_i32(cpu_tmp2_i32, cpu_tmp3_i32,
                                  cpu_tmp2_i32, cpu_tmp3_i32);
                tcg_gen_extu_i32_tl(cpu_regs[R_EAX], cpu_tmp2_i32);
                tcg_gen_extu_i32_tl(cpu_regs[R_EDX], cpu_tmp3_i32);
                tcg_gen_sari_i32(cpu_tmp2_i32, cpu_tmp2_i32, 31);
                tcg_gen_mov_tl(cpu_cc_dst, cpu_regs[R_EAX]);
                tcg_gen_sub_i32(cpu_tmp2_i32, cpu_tmp2_i32, cpu_tmp3_i32);
                tcg_gen_extu_i32_tl(cpu_cc_src, cpu_tmp2_i32);
5097
                set_cc_op(s, CC_OP_MULL);
B
bellard 已提交
5098
                break;
B
bellard 已提交
5099 5100
#ifdef TARGET_X86_64
            case OT_QUAD:
5101 5102 5103 5104 5105
                tcg_gen_muls2_i64(cpu_regs[R_EAX], cpu_regs[R_EDX],
                                  cpu_T[0], cpu_regs[R_EAX]);
                tcg_gen_mov_tl(cpu_cc_dst, cpu_regs[R_EAX]);
                tcg_gen_sari_tl(cpu_cc_src, cpu_regs[R_EAX], 63);
                tcg_gen_sub_tl(cpu_cc_src, cpu_cc_src, cpu_regs[R_EDX]);
5106
                set_cc_op(s, CC_OP_MULQ);
B
bellard 已提交
5107 5108
                break;
#endif
B
bellard 已提交
5109 5110 5111 5112 5113
            }
            break;
        case 6: /* div */
            switch(ot) {
            case OT_BYTE:
B
bellard 已提交
5114
                gen_jmp_im(pc_start - s->cs_base);
5115
                gen_helper_divb_AL(cpu_env, cpu_T[0]);
B
bellard 已提交
5116 5117
                break;
            case OT_WORD:
B
bellard 已提交
5118
                gen_jmp_im(pc_start - s->cs_base);
5119
                gen_helper_divw_AX(cpu_env, cpu_T[0]);
B
bellard 已提交
5120 5121 5122
                break;
            default:
            case OT_LONG:
B
bellard 已提交
5123
                gen_jmp_im(pc_start - s->cs_base);
5124
                gen_helper_divl_EAX(cpu_env, cpu_T[0]);
B
bellard 已提交
5125 5126 5127 5128
                break;
#ifdef TARGET_X86_64
            case OT_QUAD:
                gen_jmp_im(pc_start - s->cs_base);
5129
                gen_helper_divq_EAX(cpu_env, cpu_T[0]);
B
bellard 已提交
5130
                break;
B
bellard 已提交
5131
#endif
B
bellard 已提交
5132 5133 5134 5135 5136
            }
            break;
        case 7: /* idiv */
            switch(ot) {
            case OT_BYTE:
B
bellard 已提交
5137
                gen_jmp_im(pc_start - s->cs_base);
5138
                gen_helper_idivb_AL(cpu_env, cpu_T[0]);
B
bellard 已提交
5139 5140
                break;
            case OT_WORD:
B
bellard 已提交
5141
                gen_jmp_im(pc_start - s->cs_base);
5142
                gen_helper_idivw_AX(cpu_env, cpu_T[0]);
B
bellard 已提交
5143 5144 5145
                break;
            default:
            case OT_LONG:
B
bellard 已提交
5146
                gen_jmp_im(pc_start - s->cs_base);
5147
                gen_helper_idivl_EAX(cpu_env, cpu_T[0]);
B
bellard 已提交
5148 5149 5150 5151
                break;
#ifdef TARGET_X86_64
            case OT_QUAD:
                gen_jmp_im(pc_start - s->cs_base);
5152
                gen_helper_idivq_EAX(cpu_env, cpu_T[0]);
B
bellard 已提交
5153
                break;
B
bellard 已提交
5154
#endif
B
bellard 已提交
5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166
            }
            break;
        default:
            goto illegal_op;
        }
        break;

    case 0xfe: /* GRP4 */
    case 0xff: /* GRP5 */
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
5167
            ot = dflag + OT_WORD;
B
bellard 已提交
5168

5169
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5170
        mod = (modrm >> 6) & 3;
B
bellard 已提交
5171
        rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
5172 5173 5174 5175
        op = (modrm >> 3) & 7;
        if (op >= 2 && b == 0xfe) {
            goto illegal_op;
        }
B
bellard 已提交
5176
        if (CODE64(s)) {
5177
            if (op == 2 || op == 4) {
B
bellard 已提交
5178 5179
                /* operand size for jumps is 64 bit */
                ot = OT_QUAD;
5180
            } else if (op == 3 || op == 5) {
5181
                ot = dflag ? OT_LONG + (rex_w == 1) : OT_WORD;
B
bellard 已提交
5182 5183 5184 5185 5186
            } else if (op == 6) {
                /* default push size is 64 bit */
                ot = dflag ? OT_QUAD : OT_WORD;
            }
        }
B
bellard 已提交
5187
        if (mod != 3) {
5188
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
5189
            if (op >= 2 && op != 3 && op != 5)
B
bellard 已提交
5190
                gen_op_ld_T0_A0(ot + s->mem_index);
B
bellard 已提交
5191
        } else {
B
bellard 已提交
5192
            gen_op_mov_TN_reg(ot, 0, rm);
B
bellard 已提交
5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210
        }

        switch(op) {
        case 0: /* inc Ev */
            if (mod != 3)
                opreg = OR_TMP0;
            else
                opreg = rm;
            gen_inc(s, ot, opreg, 1);
            break;
        case 1: /* dec Ev */
            if (mod != 3)
                opreg = OR_TMP0;
            else
                opreg = rm;
            gen_inc(s, ot, opreg, -1);
            break;
        case 2: /* call Ev */
5211
            /* XXX: optimize if memory (no 'and' is necessary) */
B
bellard 已提交
5212 5213 5214
            if (s->dflag == 0)
                gen_op_andl_T0_ffff();
            next_eip = s->pc - s->cs_base;
B
bellard 已提交
5215
            gen_movtl_T1_im(next_eip);
5216 5217
            gen_push_T1(s);
            gen_op_jmp_T0();
B
bellard 已提交
5218 5219
            gen_eob(s);
            break;
B
bellard 已提交
5220
        case 3: /* lcall Ev */
B
bellard 已提交
5221
            gen_op_ld_T1_A0(ot + s->mem_index);
5222
            gen_add_A0_im(s, 1 << (ot - OT_WORD + 1));
B
bellard 已提交
5223
            gen_op_ldu_T0_A0(OT_WORD + s->mem_index);
B
bellard 已提交
5224 5225
        do_lcall:
            if (s->pe && !s->vm86) {
5226
                gen_update_cc_op(s);
B
bellard 已提交
5227
                gen_jmp_im(pc_start - s->cs_base);
5228
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5229 5230
                gen_helper_lcall_protected(cpu_env, cpu_tmp2_i32, cpu_T[1],
                                           tcg_const_i32(dflag),
P
pbrook 已提交
5231
                                           tcg_const_i32(s->pc - pc_start));
B
bellard 已提交
5232
            } else {
5233
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5234 5235
                gen_helper_lcall_real(cpu_env, cpu_tmp2_i32, cpu_T[1],
                                      tcg_const_i32(dflag),
P
pbrook 已提交
5236
                                      tcg_const_i32(s->pc - s->cs_base));
B
bellard 已提交
5237 5238 5239 5240 5241 5242 5243 5244 5245 5246
            }
            gen_eob(s);
            break;
        case 4: /* jmp Ev */
            if (s->dflag == 0)
                gen_op_andl_T0_ffff();
            gen_op_jmp_T0();
            gen_eob(s);
            break;
        case 5: /* ljmp Ev */
B
bellard 已提交
5247
            gen_op_ld_T1_A0(ot + s->mem_index);
5248
            gen_add_A0_im(s, 1 << (ot - OT_WORD + 1));
B
bellard 已提交
5249
            gen_op_ldu_T0_A0(OT_WORD + s->mem_index);
B
bellard 已提交
5250 5251
        do_ljmp:
            if (s->pe && !s->vm86) {
5252
                gen_update_cc_op(s);
B
bellard 已提交
5253
                gen_jmp_im(pc_start - s->cs_base);
5254
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5255
                gen_helper_ljmp_protected(cpu_env, cpu_tmp2_i32, cpu_T[1],
P
pbrook 已提交
5256
                                          tcg_const_i32(s->pc - pc_start));
B
bellard 已提交
5257
            } else {
5258
                gen_op_movl_seg_T0_vm(R_CS);
B
bellard 已提交
5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272
                gen_op_movl_T0_T1();
                gen_op_jmp_T0();
            }
            gen_eob(s);
            break;
        case 6: /* push Ev */
            gen_push_T0(s);
            break;
        default:
            goto illegal_op;
        }
        break;

    case 0x84: /* test Ev, Gv */
5273
    case 0x85:
B
bellard 已提交
5274 5275 5276
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
5277
            ot = dflag + OT_WORD;
B
bellard 已提交
5278

5279
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5280
        reg = ((modrm >> 3) & 7) | rex_r;
5281

5282
        gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
B
bellard 已提交
5283
        gen_op_mov_TN_reg(ot, 1, reg);
B
bellard 已提交
5284
        gen_op_testl_T0_T1_cc();
5285
        set_cc_op(s, CC_OP_LOGICB + ot);
B
bellard 已提交
5286
        break;
5287

B
bellard 已提交
5288 5289 5290 5291 5292
    case 0xa8: /* test eAX, Iv */
    case 0xa9:
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
5293
            ot = dflag + OT_WORD;
5294
        val = insn_get(env, s, ot);
B
bellard 已提交
5295

B
bellard 已提交
5296
        gen_op_mov_TN_reg(ot, 0, OR_EAX);
B
bellard 已提交
5297 5298
        gen_op_movl_T1_im(val);
        gen_op_testl_T0_T1_cc();
5299
        set_cc_op(s, CC_OP_LOGICB + ot);
B
bellard 已提交
5300
        break;
5301

B
bellard 已提交
5302
    case 0x98: /* CWDE/CBW */
B
bellard 已提交
5303 5304
#ifdef TARGET_X86_64
        if (dflag == 2) {
B
bellard 已提交
5305 5306 5307
            gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
            tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
            gen_op_mov_reg_T0(OT_QUAD, R_EAX);
B
bellard 已提交
5308 5309
        } else
#endif
B
bellard 已提交
5310 5311 5312 5313 5314 5315 5316 5317 5318
        if (dflag == 1) {
            gen_op_mov_TN_reg(OT_WORD, 0, R_EAX);
            tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
            gen_op_mov_reg_T0(OT_LONG, R_EAX);
        } else {
            gen_op_mov_TN_reg(OT_BYTE, 0, R_EAX);
            tcg_gen_ext8s_tl(cpu_T[0], cpu_T[0]);
            gen_op_mov_reg_T0(OT_WORD, R_EAX);
        }
B
bellard 已提交
5319 5320
        break;
    case 0x99: /* CDQ/CWD */
B
bellard 已提交
5321 5322
#ifdef TARGET_X86_64
        if (dflag == 2) {
B
bellard 已提交
5323 5324 5325
            gen_op_mov_TN_reg(OT_QUAD, 0, R_EAX);
            tcg_gen_sari_tl(cpu_T[0], cpu_T[0], 63);
            gen_op_mov_reg_T0(OT_QUAD, R_EDX);
B
bellard 已提交
5326 5327
        } else
#endif
B
bellard 已提交
5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338
        if (dflag == 1) {
            gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
            tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
            tcg_gen_sari_tl(cpu_T[0], cpu_T[0], 31);
            gen_op_mov_reg_T0(OT_LONG, R_EDX);
        } else {
            gen_op_mov_TN_reg(OT_WORD, 0, R_EAX);
            tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
            tcg_gen_sari_tl(cpu_T[0], cpu_T[0], 15);
            gen_op_mov_reg_T0(OT_WORD, R_EDX);
        }
B
bellard 已提交
5339 5340 5341 5342
        break;
    case 0x1af: /* imul Gv, Ev */
    case 0x69: /* imul Gv, Ev, I */
    case 0x6b:
B
bellard 已提交
5343
        ot = dflag + OT_WORD;
5344
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5345 5346 5347 5348 5349
        reg = ((modrm >> 3) & 7) | rex_r;
        if (b == 0x69)
            s->rip_offset = insn_const_size(ot);
        else if (b == 0x6b)
            s->rip_offset = 1;
5350
        gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
B
bellard 已提交
5351
        if (b == 0x69) {
5352
            val = insn_get(env, s, ot);
B
bellard 已提交
5353 5354
            gen_op_movl_T1_im(val);
        } else if (b == 0x6b) {
5355
            val = (int8_t)insn_get(env, s, OT_BYTE);
B
bellard 已提交
5356 5357
            gen_op_movl_T1_im(val);
        } else {
B
bellard 已提交
5358
            gen_op_mov_TN_reg(ot, 1, reg);
B
bellard 已提交
5359
        }
5360
        switch (ot) {
B
bellard 已提交
5361
#ifdef TARGET_X86_64
5362 5363 5364 5365 5366 5367
        case OT_QUAD:
            tcg_gen_muls2_i64(cpu_regs[reg], cpu_T[1], cpu_T[0], cpu_T[1]);
            tcg_gen_mov_tl(cpu_cc_dst, cpu_regs[reg]);
            tcg_gen_sari_tl(cpu_cc_src, cpu_cc_dst, 63);
            tcg_gen_sub_tl(cpu_cc_src, cpu_cc_src, cpu_T[1]);
            break;
B
bellard 已提交
5368
#endif
5369 5370 5371 5372 5373 5374 5375 5376 5377 5378 5379 5380
        case OT_LONG:
            tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
            tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[1]);
            tcg_gen_muls2_i32(cpu_tmp2_i32, cpu_tmp3_i32,
                              cpu_tmp2_i32, cpu_tmp3_i32);
            tcg_gen_extu_i32_tl(cpu_regs[reg], cpu_tmp2_i32);
            tcg_gen_sari_i32(cpu_tmp2_i32, cpu_tmp2_i32, 31);
            tcg_gen_mov_tl(cpu_cc_dst, cpu_regs[reg]);
            tcg_gen_sub_i32(cpu_tmp2_i32, cpu_tmp2_i32, cpu_tmp3_i32);
            tcg_gen_extu_i32_tl(cpu_cc_src, cpu_tmp2_i32);
            break;
        default:
B
bellard 已提交
5381 5382 5383 5384 5385 5386 5387
            tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
            tcg_gen_ext16s_tl(cpu_T[1], cpu_T[1]);
            /* XXX: use 32 bit mul which could be faster */
            tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
            tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
            tcg_gen_ext16s_tl(cpu_tmp0, cpu_T[0]);
            tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
5388 5389
            gen_op_mov_reg_T0(ot, reg);
            break;
B
bellard 已提交
5390
        }
5391
        set_cc_op(s, CC_OP_MULB + ot);
B
bellard 已提交
5392 5393 5394 5395 5396 5397
        break;
    case 0x1c0:
    case 0x1c1: /* xadd Ev, Gv */
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
5398
            ot = dflag + OT_WORD;
5399
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5400
        reg = ((modrm >> 3) & 7) | rex_r;
B
bellard 已提交
5401 5402
        mod = (modrm >> 6) & 3;
        if (mod == 3) {
B
bellard 已提交
5403
            rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
5404 5405
            gen_op_mov_TN_reg(ot, 0, reg);
            gen_op_mov_TN_reg(ot, 1, rm);
B
bellard 已提交
5406
            gen_op_addl_T0_T1();
B
bellard 已提交
5407 5408
            gen_op_mov_reg_T1(ot, reg);
            gen_op_mov_reg_T0(ot, rm);
B
bellard 已提交
5409
        } else {
5410
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
5411 5412
            gen_op_mov_TN_reg(ot, 0, reg);
            gen_op_ld_T1_A0(ot + s->mem_index);
B
bellard 已提交
5413
            gen_op_addl_T0_T1();
B
bellard 已提交
5414 5415
            gen_op_st_T0_A0(ot + s->mem_index);
            gen_op_mov_reg_T1(ot, reg);
B
bellard 已提交
5416 5417
        }
        gen_op_update2_cc();
5418
        set_cc_op(s, CC_OP_ADDB + ot);
B
bellard 已提交
5419 5420 5421
        break;
    case 0x1b0:
    case 0x1b1: /* cmpxchg Ev, Gv */
B
bellard 已提交
5422
        {
B
bellard 已提交
5423
            int label1, label2;
5424
            TCGv t0, t1, t2, a0;
B
bellard 已提交
5425 5426 5427 5428 5429

            if ((b & 1) == 0)
                ot = OT_BYTE;
            else
                ot = dflag + OT_WORD;
5430
            modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5431 5432
            reg = ((modrm >> 3) & 7) | rex_r;
            mod = (modrm >> 6) & 3;
P
pbrook 已提交
5433 5434 5435 5436
            t0 = tcg_temp_local_new();
            t1 = tcg_temp_local_new();
            t2 = tcg_temp_local_new();
            a0 = tcg_temp_local_new();
5437
            gen_op_mov_v_reg(ot, t1, reg);
B
bellard 已提交
5438 5439
            if (mod == 3) {
                rm = (modrm & 7) | REX_B(s);
5440
                gen_op_mov_v_reg(ot, t0, rm);
B
bellard 已提交
5441
            } else {
5442
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
5443 5444
                tcg_gen_mov_tl(a0, cpu_A0);
                gen_op_ld_v(ot + s->mem_index, t0, a0);
B
bellard 已提交
5445 5446 5447
                rm = 0; /* avoid warning */
            }
            label1 = gen_new_label();
5448 5449
            tcg_gen_mov_tl(t2, cpu_regs[R_EAX]);
            gen_extu(ot, t0);
5450
            gen_extu(ot, t2);
5451
            tcg_gen_brcond_tl(TCG_COND_EQ, t2, t0, label1);
5452
            label2 = gen_new_label();
B
bellard 已提交
5453
            if (mod == 3) {
5454
                gen_op_mov_reg_v(ot, R_EAX, t0);
B
bellard 已提交
5455 5456
                tcg_gen_br(label2);
                gen_set_label(label1);
5457
                gen_op_mov_reg_v(ot, rm, t1);
B
bellard 已提交
5458
            } else {
5459 5460 5461 5462
                /* perform no-op store cycle like physical cpu; must be
                   before changing accumulator to ensure idempotency if
                   the store faults and the instruction is restarted */
                gen_op_st_v(ot + s->mem_index, t0, a0);
5463
                gen_op_mov_reg_v(ot, R_EAX, t0);
5464
                tcg_gen_br(label2);
B
bellard 已提交
5465
                gen_set_label(label1);
5466
                gen_op_st_v(ot + s->mem_index, t1, a0);
B
bellard 已提交
5467
            }
5468
            gen_set_label(label2);
5469
            tcg_gen_mov_tl(cpu_cc_src, t0);
5470 5471
            tcg_gen_mov_tl(cpu_cc_srcT, t2);
            tcg_gen_sub_tl(cpu_cc_dst, t2, t0);
5472
            set_cc_op(s, CC_OP_SUBB + ot);
5473 5474 5475 5476
            tcg_temp_free(t0);
            tcg_temp_free(t1);
            tcg_temp_free(t2);
            tcg_temp_free(a0);
B
bellard 已提交
5477 5478 5479
        }
        break;
    case 0x1c7: /* cmpxchg8b */
5480
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5481
        mod = (modrm >> 6) & 3;
5482
        if ((mod == 3) || ((modrm & 0x38) != 0x8))
B
bellard 已提交
5483
            goto illegal_op;
B
bellard 已提交
5484 5485 5486 5487 5488
#ifdef TARGET_X86_64
        if (dflag == 2) {
            if (!(s->cpuid_ext_features & CPUID_EXT_CX16))
                goto illegal_op;
            gen_jmp_im(pc_start - s->cs_base);
5489
            gen_update_cc_op(s);
5490
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
Blue Swirl 已提交
5491
            gen_helper_cmpxchg16b(cpu_env, cpu_A0);
B
bellard 已提交
5492 5493 5494 5495 5496 5497
        } else
#endif        
        {
            if (!(s->cpuid_features & CPUID_CX8))
                goto illegal_op;
            gen_jmp_im(pc_start - s->cs_base);
5498
            gen_update_cc_op(s);
5499
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
Blue Swirl 已提交
5500
            gen_helper_cmpxchg8b(cpu_env, cpu_A0);
B
bellard 已提交
5501
        }
5502
        set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
5503
        break;
5504

B
bellard 已提交
5505 5506 5507
        /**************************/
        /* push/pop */
    case 0x50 ... 0x57: /* push */
B
bellard 已提交
5508
        gen_op_mov_TN_reg(OT_LONG, 0, (b & 7) | REX_B(s));
B
bellard 已提交
5509 5510 5511
        gen_push_T0(s);
        break;
    case 0x58 ... 0x5f: /* pop */
B
bellard 已提交
5512 5513 5514 5515 5516
        if (CODE64(s)) {
            ot = dflag ? OT_QUAD : OT_WORD;
        } else {
            ot = dflag + OT_WORD;
        }
B
bellard 已提交
5517
        gen_pop_T0(s);
B
bellard 已提交
5518
        /* NOTE: order is important for pop %sp */
B
bellard 已提交
5519
        gen_pop_update(s);
B
bellard 已提交
5520
        gen_op_mov_reg_T0(ot, (b & 7) | REX_B(s));
B
bellard 已提交
5521 5522
        break;
    case 0x60: /* pusha */
B
bellard 已提交
5523 5524
        if (CODE64(s))
            goto illegal_op;
B
bellard 已提交
5525 5526 5527
        gen_pusha(s);
        break;
    case 0x61: /* popa */
B
bellard 已提交
5528 5529
        if (CODE64(s))
            goto illegal_op;
B
bellard 已提交
5530 5531 5532 5533
        gen_popa(s);
        break;
    case 0x68: /* push Iv */
    case 0x6a:
B
bellard 已提交
5534 5535 5536 5537 5538
        if (CODE64(s)) {
            ot = dflag ? OT_QUAD : OT_WORD;
        } else {
            ot = dflag + OT_WORD;
        }
B
bellard 已提交
5539
        if (b == 0x68)
5540
            val = insn_get(env, s, ot);
B
bellard 已提交
5541
        else
5542
            val = (int8_t)insn_get(env, s, OT_BYTE);
B
bellard 已提交
5543 5544 5545 5546
        gen_op_movl_T0_im(val);
        gen_push_T0(s);
        break;
    case 0x8f: /* pop Ev */
B
bellard 已提交
5547 5548 5549 5550 5551
        if (CODE64(s)) {
            ot = dflag ? OT_QUAD : OT_WORD;
        } else {
            ot = dflag + OT_WORD;
        }
5552
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5553
        mod = (modrm >> 6) & 3;
B
bellard 已提交
5554
        gen_pop_T0(s);
B
bellard 已提交
5555 5556 5557
        if (mod == 3) {
            /* NOTE: order is important for pop %sp */
            gen_pop_update(s);
B
bellard 已提交
5558
            rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
5559
            gen_op_mov_reg_T0(ot, rm);
B
bellard 已提交
5560 5561
        } else {
            /* NOTE: order is important too for MMU exceptions */
B
bellard 已提交
5562
            s->popl_esp_hack = 1 << ot;
5563
            gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 1);
B
bellard 已提交
5564 5565 5566
            s->popl_esp_hack = 0;
            gen_pop_update(s);
        }
B
bellard 已提交
5567 5568 5569 5570
        break;
    case 0xc8: /* enter */
        {
            int level;
5571
            val = cpu_lduw_code(env, s->pc);
B
bellard 已提交
5572
            s->pc += 2;
5573
            level = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5574 5575 5576 5577 5578
            gen_enter(s, val, level);
        }
        break;
    case 0xc9: /* leave */
        /* XXX: exception not precise (ESP is updated before potential exception) */
B
bellard 已提交
5579
        if (CODE64(s)) {
B
bellard 已提交
5580 5581
            gen_op_mov_TN_reg(OT_QUAD, 0, R_EBP);
            gen_op_mov_reg_T0(OT_QUAD, R_ESP);
B
bellard 已提交
5582
        } else if (s->ss32) {
B
bellard 已提交
5583 5584
            gen_op_mov_TN_reg(OT_LONG, 0, R_EBP);
            gen_op_mov_reg_T0(OT_LONG, R_ESP);
B
bellard 已提交
5585
        } else {
B
bellard 已提交
5586 5587
            gen_op_mov_TN_reg(OT_WORD, 0, R_EBP);
            gen_op_mov_reg_T0(OT_WORD, R_ESP);
B
bellard 已提交
5588 5589
        }
        gen_pop_T0(s);
B
bellard 已提交
5590 5591 5592 5593 5594
        if (CODE64(s)) {
            ot = dflag ? OT_QUAD : OT_WORD;
        } else {
            ot = dflag + OT_WORD;
        }
B
bellard 已提交
5595
        gen_op_mov_reg_T0(ot, R_EBP);
B
bellard 已提交
5596 5597 5598 5599 5600 5601
        gen_pop_update(s);
        break;
    case 0x06: /* push es */
    case 0x0e: /* push cs */
    case 0x16: /* push ss */
    case 0x1e: /* push ds */
B
bellard 已提交
5602 5603
        if (CODE64(s))
            goto illegal_op;
B
bellard 已提交
5604 5605 5606 5607 5608 5609 5610 5611 5612 5613 5614
        gen_op_movl_T0_seg(b >> 3);
        gen_push_T0(s);
        break;
    case 0x1a0: /* push fs */
    case 0x1a8: /* push gs */
        gen_op_movl_T0_seg((b >> 3) & 7);
        gen_push_T0(s);
        break;
    case 0x07: /* pop es */
    case 0x17: /* pop ss */
    case 0x1f: /* pop ds */
B
bellard 已提交
5615 5616
        if (CODE64(s))
            goto illegal_op;
B
bellard 已提交
5617 5618 5619 5620 5621
        reg = b >> 3;
        gen_pop_T0(s);
        gen_movl_seg_T0(s, reg, pc_start - s->cs_base);
        gen_pop_update(s);
        if (reg == R_SS) {
5622 5623 5624 5625
            /* if reg == SS, inhibit interrupts/trace. */
            /* If several instructions disable interrupts, only the
               _first_ does it */
            if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
5626
                gen_helper_set_inhibit_irq(cpu_env);
B
bellard 已提交
5627 5628 5629
            s->tf = 0;
        }
        if (s->is_jmp) {
B
bellard 已提交
5630
            gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
5631 5632 5633 5634 5635 5636 5637 5638 5639
            gen_eob(s);
        }
        break;
    case 0x1a1: /* pop fs */
    case 0x1a9: /* pop gs */
        gen_pop_T0(s);
        gen_movl_seg_T0(s, (b >> 3) & 7, pc_start - s->cs_base);
        gen_pop_update(s);
        if (s->is_jmp) {
B
bellard 已提交
5640
            gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651
            gen_eob(s);
        }
        break;

        /**************************/
        /* mov */
    case 0x88:
    case 0x89: /* mov Gv, Ev */
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
5652
            ot = dflag + OT_WORD;
5653
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5654
        reg = ((modrm >> 3) & 7) | rex_r;
5655

B
bellard 已提交
5656
        /* generate a generic store */
5657
        gen_ldst_modrm(env, s, modrm, ot, reg, 1);
B
bellard 已提交
5658 5659 5660 5661 5662 5663
        break;
    case 0xc6:
    case 0xc7: /* mov Ev, Iv */
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
5664
            ot = dflag + OT_WORD;
5665
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5666
        mod = (modrm >> 6) & 3;
B
bellard 已提交
5667 5668
        if (mod != 3) {
            s->rip_offset = insn_const_size(ot);
5669
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
5670
        }
5671
        val = insn_get(env, s, ot);
B
bellard 已提交
5672 5673
        gen_op_movl_T0_im(val);
        if (mod != 3)
B
bellard 已提交
5674
            gen_op_st_T0_A0(ot + s->mem_index);
B
bellard 已提交
5675
        else
B
bellard 已提交
5676
            gen_op_mov_reg_T0(ot, (modrm & 7) | REX_B(s));
B
bellard 已提交
5677 5678 5679 5680 5681 5682
        break;
    case 0x8a:
    case 0x8b: /* mov Ev, Gv */
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
5683
            ot = OT_WORD + dflag;
5684
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5685
        reg = ((modrm >> 3) & 7) | rex_r;
5686

5687
        gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
B
bellard 已提交
5688
        gen_op_mov_reg_T0(ot, reg);
B
bellard 已提交
5689 5690
        break;
    case 0x8e: /* mov seg, Gv */
5691
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5692 5693 5694
        reg = (modrm >> 3) & 7;
        if (reg >= 6 || reg == R_CS)
            goto illegal_op;
5695
        gen_ldst_modrm(env, s, modrm, OT_WORD, OR_TMP0, 0);
B
bellard 已提交
5696 5697 5698
        gen_movl_seg_T0(s, reg, pc_start - s->cs_base);
        if (reg == R_SS) {
            /* if reg == SS, inhibit interrupts/trace */
5699 5700 5701
            /* If several instructions disable interrupts, only the
               _first_ does it */
            if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
5702
                gen_helper_set_inhibit_irq(cpu_env);
B
bellard 已提交
5703 5704 5705
            s->tf = 0;
        }
        if (s->is_jmp) {
B
bellard 已提交
5706
            gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
5707 5708 5709 5710
            gen_eob(s);
        }
        break;
    case 0x8c: /* mov Gv, seg */
5711
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5712 5713 5714 5715 5716
        reg = (modrm >> 3) & 7;
        mod = (modrm >> 6) & 3;
        if (reg >= 6)
            goto illegal_op;
        gen_op_movl_T0_seg(reg);
B
bellard 已提交
5717 5718 5719 5720
        if (mod == 3)
            ot = OT_WORD + dflag;
        else
            ot = OT_WORD;
5721
        gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 1);
B
bellard 已提交
5722 5723 5724 5725 5726 5727 5728 5729 5730 5731 5732 5733
        break;

    case 0x1b6: /* movzbS Gv, Eb */
    case 0x1b7: /* movzwS Gv, Eb */
    case 0x1be: /* movsbS Gv, Eb */
    case 0x1bf: /* movswS Gv, Eb */
        {
            int d_ot;
            /* d_ot is the size of destination */
            d_ot = dflag + OT_WORD;
            /* ot is the size of source */
            ot = (b & 1) + OT_BYTE;
5734
            modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5735
            reg = ((modrm >> 3) & 7) | rex_r;
B
bellard 已提交
5736
            mod = (modrm >> 6) & 3;
B
bellard 已提交
5737
            rm = (modrm & 7) | REX_B(s);
5738

B
bellard 已提交
5739
            if (mod == 3) {
B
bellard 已提交
5740
                gen_op_mov_TN_reg(ot, 0, rm);
B
bellard 已提交
5741 5742
                switch(ot | (b & 8)) {
                case OT_BYTE:
B
bellard 已提交
5743
                    tcg_gen_ext8u_tl(cpu_T[0], cpu_T[0]);
B
bellard 已提交
5744 5745
                    break;
                case OT_BYTE | 8:
B
bellard 已提交
5746
                    tcg_gen_ext8s_tl(cpu_T[0], cpu_T[0]);
B
bellard 已提交
5747 5748
                    break;
                case OT_WORD:
B
bellard 已提交
5749
                    tcg_gen_ext16u_tl(cpu_T[0], cpu_T[0]);
B
bellard 已提交
5750 5751 5752
                    break;
                default:
                case OT_WORD | 8:
B
bellard 已提交
5753
                    tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
B
bellard 已提交
5754 5755
                    break;
                }
B
bellard 已提交
5756
                gen_op_mov_reg_T0(d_ot, reg);
B
bellard 已提交
5757
            } else {
5758
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
5759
                if (b & 8) {
B
bellard 已提交
5760
                    gen_op_lds_T0_A0(ot + s->mem_index);
B
bellard 已提交
5761
                } else {
B
bellard 已提交
5762
                    gen_op_ldu_T0_A0(ot + s->mem_index);
B
bellard 已提交
5763
                }
B
bellard 已提交
5764
                gen_op_mov_reg_T0(d_ot, reg);
B
bellard 已提交
5765 5766 5767 5768 5769
            }
        }
        break;

    case 0x8d: /* lea */
B
bellard 已提交
5770
        ot = dflag + OT_WORD;
5771
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5772 5773 5774
        mod = (modrm >> 6) & 3;
        if (mod == 3)
            goto illegal_op;
B
bellard 已提交
5775
        reg = ((modrm >> 3) & 7) | rex_r;
B
bellard 已提交
5776 5777 5778 5779
        /* we must ensure that no segment is added */
        s->override = -1;
        val = s->addseg;
        s->addseg = 0;
5780
        gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
5781
        s->addseg = val;
B
bellard 已提交
5782
        gen_op_mov_reg_A0(ot - OT_WORD, reg);
B
bellard 已提交
5783
        break;
5784

B
bellard 已提交
5785 5786 5787 5788 5789
    case 0xa0: /* mov EAX, Ov */
    case 0xa1:
    case 0xa2: /* mov Ov, EAX */
    case 0xa3:
        {
B
bellard 已提交
5790 5791 5792 5793 5794 5795 5796
            target_ulong offset_addr;

            if ((b & 1) == 0)
                ot = OT_BYTE;
            else
                ot = dflag + OT_WORD;
#ifdef TARGET_X86_64
5797
            if (s->aflag == 2) {
5798
                offset_addr = cpu_ldq_code(env, s->pc);
B
bellard 已提交
5799
                s->pc += 8;
B
bellard 已提交
5800
                gen_op_movq_A0_im(offset_addr);
5801
            } else
B
bellard 已提交
5802 5803 5804
#endif
            {
                if (s->aflag) {
5805
                    offset_addr = insn_get(env, s, OT_LONG);
B
bellard 已提交
5806
                } else {
5807
                    offset_addr = insn_get(env, s, OT_WORD);
B
bellard 已提交
5808 5809 5810
                }
                gen_op_movl_A0_im(offset_addr);
            }
B
bellard 已提交
5811
            gen_add_A0_ds_seg(s);
B
bellard 已提交
5812
            if ((b & 2) == 0) {
B
bellard 已提交
5813 5814
                gen_op_ld_T0_A0(ot + s->mem_index);
                gen_op_mov_reg_T0(ot, R_EAX);
B
bellard 已提交
5815
            } else {
B
bellard 已提交
5816 5817
                gen_op_mov_TN_reg(ot, 0, R_EAX);
                gen_op_st_T0_A0(ot + s->mem_index);
B
bellard 已提交
5818 5819 5820 5821
            }
        }
        break;
    case 0xd7: /* xlat */
B
bellard 已提交
5822
#ifdef TARGET_X86_64
5823
        if (s->aflag == 2) {
B
bellard 已提交
5824
            gen_op_movq_A0_reg(R_EBX);
5825 5826 5827
            gen_op_mov_TN_reg(OT_QUAD, 0, R_EAX);
            tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xff);
            tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_T[0]);
5828
        } else
B
bellard 已提交
5829 5830
#endif
        {
B
bellard 已提交
5831
            gen_op_movl_A0_reg(R_EBX);
5832 5833 5834
            gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
            tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xff);
            tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_T[0]);
B
bellard 已提交
5835 5836
            if (s->aflag == 0)
                gen_op_andl_A0_ffff();
5837 5838
            else
                tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
B
bellard 已提交
5839
        }
B
bellard 已提交
5840
        gen_add_A0_ds_seg(s);
B
bellard 已提交
5841 5842
        gen_op_ldu_T0_A0(OT_BYTE + s->mem_index);
        gen_op_mov_reg_T0(OT_BYTE, R_EAX);
B
bellard 已提交
5843 5844
        break;
    case 0xb0 ... 0xb7: /* mov R, Ib */
5845
        val = insn_get(env, s, OT_BYTE);
B
bellard 已提交
5846
        gen_op_movl_T0_im(val);
B
bellard 已提交
5847
        gen_op_mov_reg_T0(OT_BYTE, (b & 7) | REX_B(s));
B
bellard 已提交
5848 5849
        break;
    case 0xb8 ... 0xbf: /* mov R, Iv */
B
bellard 已提交
5850 5851 5852 5853
#ifdef TARGET_X86_64
        if (dflag == 2) {
            uint64_t tmp;
            /* 64 bit case */
5854
            tmp = cpu_ldq_code(env, s->pc);
B
bellard 已提交
5855 5856 5857
            s->pc += 8;
            reg = (b & 7) | REX_B(s);
            gen_movtl_T0_im(tmp);
B
bellard 已提交
5858
            gen_op_mov_reg_T0(OT_QUAD, reg);
5859
        } else
B
bellard 已提交
5860 5861 5862
#endif
        {
            ot = dflag ? OT_LONG : OT_WORD;
5863
            val = insn_get(env, s, ot);
B
bellard 已提交
5864 5865
            reg = (b & 7) | REX_B(s);
            gen_op_movl_T0_im(val);
B
bellard 已提交
5866
            gen_op_mov_reg_T0(ot, reg);
B
bellard 已提交
5867
        }
B
bellard 已提交
5868 5869 5870
        break;

    case 0x91 ... 0x97: /* xchg R, EAX */
R
Richard Henderson 已提交
5871
    do_xchg_reg_eax:
B
bellard 已提交
5872 5873
        ot = dflag + OT_WORD;
        reg = (b & 7) | REX_B(s);
B
bellard 已提交
5874 5875 5876 5877 5878 5879 5880
        rm = R_EAX;
        goto do_xchg_reg;
    case 0x86:
    case 0x87: /* xchg Ev, Gv */
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
5881
            ot = dflag + OT_WORD;
5882
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5883
        reg = ((modrm >> 3) & 7) | rex_r;
B
bellard 已提交
5884 5885
        mod = (modrm >> 6) & 3;
        if (mod == 3) {
B
bellard 已提交
5886
            rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
5887
        do_xchg_reg:
B
bellard 已提交
5888 5889 5890 5891
            gen_op_mov_TN_reg(ot, 0, reg);
            gen_op_mov_TN_reg(ot, 1, rm);
            gen_op_mov_reg_T0(ot, rm);
            gen_op_mov_reg_T1(ot, reg);
B
bellard 已提交
5892
        } else {
5893
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
5894
            gen_op_mov_TN_reg(ot, 0, reg);
B
bellard 已提交
5895 5896
            /* for xchg, lock is implicit */
            if (!(prefixes & PREFIX_LOCK))
P
pbrook 已提交
5897
                gen_helper_lock();
B
bellard 已提交
5898 5899
            gen_op_ld_T1_A0(ot + s->mem_index);
            gen_op_st_T0_A0(ot + s->mem_index);
B
bellard 已提交
5900
            if (!(prefixes & PREFIX_LOCK))
P
pbrook 已提交
5901
                gen_helper_unlock();
B
bellard 已提交
5902
            gen_op_mov_reg_T1(ot, reg);
B
bellard 已提交
5903 5904 5905
        }
        break;
    case 0xc4: /* les Gv */
5906
        /* In CODE64 this is VEX3; see above.  */
B
bellard 已提交
5907 5908 5909
        op = R_ES;
        goto do_lxx;
    case 0xc5: /* lds Gv */
5910
        /* In CODE64 this is VEX2; see above.  */
B
bellard 已提交
5911 5912 5913 5914 5915 5916 5917 5918 5919 5920 5921 5922
        op = R_DS;
        goto do_lxx;
    case 0x1b2: /* lss Gv */
        op = R_SS;
        goto do_lxx;
    case 0x1b4: /* lfs Gv */
        op = R_FS;
        goto do_lxx;
    case 0x1b5: /* lgs Gv */
        op = R_GS;
    do_lxx:
        ot = dflag ? OT_LONG : OT_WORD;
5923
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5924
        reg = ((modrm >> 3) & 7) | rex_r;
B
bellard 已提交
5925 5926 5927
        mod = (modrm >> 6) & 3;
        if (mod == 3)
            goto illegal_op;
5928
        gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
5929
        gen_op_ld_T1_A0(ot + s->mem_index);
5930
        gen_add_A0_im(s, 1 << (ot - OT_WORD + 1));
B
bellard 已提交
5931
        /* load the segment first to handle exceptions properly */
B
bellard 已提交
5932
        gen_op_ldu_T0_A0(OT_WORD + s->mem_index);
B
bellard 已提交
5933 5934
        gen_movl_seg_T0(s, op, pc_start - s->cs_base);
        /* then put the data */
B
bellard 已提交
5935
        gen_op_mov_reg_T1(ot, reg);
B
bellard 已提交
5936
        if (s->is_jmp) {
B
bellard 已提交
5937
            gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
5938 5939 5940
            gen_eob(s);
        }
        break;
5941

B
bellard 已提交
5942 5943 5944 5945 5946 5947 5948 5949 5950 5951 5952
        /************************/
        /* shifts */
    case 0xc0:
    case 0xc1:
        /* shift Ev,Ib */
        shift = 2;
    grp2:
        {
            if ((b & 1) == 0)
                ot = OT_BYTE;
            else
B
bellard 已提交
5953
                ot = dflag + OT_WORD;
5954

5955
            modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5956 5957
            mod = (modrm >> 6) & 3;
            op = (modrm >> 3) & 7;
5958

B
bellard 已提交
5959
            if (mod != 3) {
B
bellard 已提交
5960 5961 5962
                if (shift == 2) {
                    s->rip_offset = 1;
                }
5963
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
5964 5965
                opreg = OR_TMP0;
            } else {
B
bellard 已提交
5966
                opreg = (modrm & 7) | REX_B(s);
B
bellard 已提交
5967 5968 5969 5970 5971 5972 5973
            }

            /* simpler op */
            if (shift == 0) {
                gen_shift(s, op, ot, opreg, OR_ECX);
            } else {
                if (shift == 2) {
5974
                    shift = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5975 5976 5977 5978 5979 5980 5981 5982 5983 5984 5985 5986 5987 5988 5989 5990 5991 5992 5993 5994 5995 5996 5997 5998 5999 6000 6001 6002 6003 6004 6005 6006
                }
                gen_shifti(s, op, ot, opreg, shift);
            }
        }
        break;
    case 0xd0:
    case 0xd1:
        /* shift Ev,1 */
        shift = 1;
        goto grp2;
    case 0xd2:
    case 0xd3:
        /* shift Ev,cl */
        shift = 0;
        goto grp2;

    case 0x1a4: /* shld imm */
        op = 0;
        shift = 1;
        goto do_shiftd;
    case 0x1a5: /* shld cl */
        op = 0;
        shift = 0;
        goto do_shiftd;
    case 0x1ac: /* shrd imm */
        op = 1;
        shift = 1;
        goto do_shiftd;
    case 0x1ad: /* shrd cl */
        op = 1;
        shift = 0;
    do_shiftd:
B
bellard 已提交
6007
        ot = dflag + OT_WORD;
6008
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
6009
        mod = (modrm >> 6) & 3;
B
bellard 已提交
6010 6011
        rm = (modrm & 7) | REX_B(s);
        reg = ((modrm >> 3) & 7) | rex_r;
B
bellard 已提交
6012
        if (mod != 3) {
6013
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
6014
            opreg = OR_TMP0;
B
bellard 已提交
6015
        } else {
6016
            opreg = rm;
B
bellard 已提交
6017
        }
B
bellard 已提交
6018
        gen_op_mov_TN_reg(ot, 1, reg);
6019

B
bellard 已提交
6020
        if (shift) {
P
Paolo Bonzini 已提交
6021 6022 6023
            TCGv imm = tcg_const_tl(cpu_ldub_code(env, s->pc++));
            gen_shiftd_rm_T1(s, ot, opreg, op, imm);
            tcg_temp_free(imm);
B
bellard 已提交
6024
        } else {
P
Paolo Bonzini 已提交
6025
            gen_shiftd_rm_T1(s, ot, opreg, op, cpu_regs[R_ECX]);
B
bellard 已提交
6026 6027 6028 6029 6030
        }
        break;

        /************************/
        /* floats */
6031
    case 0xd8 ... 0xdf:
B
bellard 已提交
6032 6033 6034 6035 6036 6037
        if (s->flags & (HF_EM_MASK | HF_TS_MASK)) {
            /* if CR0.EM or CR0.TS are set, generate an FPU exception */
            /* XXX: what to do if illegal op ? */
            gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
            break;
        }
6038
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
6039 6040 6041 6042 6043
        mod = (modrm >> 6) & 3;
        rm = modrm & 7;
        op = ((b & 7) << 3) | ((modrm >> 3) & 7);
        if (mod != 3) {
            /* memory op */
6044
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
6045 6046 6047 6048 6049 6050 6051 6052 6053 6054 6055
            switch(op) {
            case 0x00 ... 0x07: /* fxxxs */
            case 0x10 ... 0x17: /* fixxxl */
            case 0x20 ... 0x27: /* fxxxl */
            case 0x30 ... 0x37: /* fixxx */
                {
                    int op1;
                    op1 = op & 7;

                    switch(op >> 4) {
                    case 0:
B
bellard 已提交
6056
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
6057
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
B
Blue Swirl 已提交
6058
                        gen_helper_flds_FT0(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
6059 6060
                        break;
                    case 1:
B
bellard 已提交
6061
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
6062
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
B
Blue Swirl 已提交
6063
                        gen_helper_fildl_FT0(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
6064 6065
                        break;
                    case 2:
6066
                        tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, 
B
bellard 已提交
6067
                                          (s->mem_index >> 2) - 1);
B
Blue Swirl 已提交
6068
                        gen_helper_fldl_FT0(cpu_env, cpu_tmp1_i64);
B
bellard 已提交
6069 6070 6071
                        break;
                    case 3:
                    default:
B
bellard 已提交
6072
                        gen_op_lds_T0_A0(OT_WORD + s->mem_index);
6073
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
B
Blue Swirl 已提交
6074
                        gen_helper_fildl_FT0(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
6075 6076
                        break;
                    }
6077

P
pbrook 已提交
6078
                    gen_helper_fp_arith_ST0_FT0(op1);
B
bellard 已提交
6079 6080
                    if (op1 == 3) {
                        /* fcomp needs pop */
B
Blue Swirl 已提交
6081
                        gen_helper_fpop(cpu_env);
B
bellard 已提交
6082 6083 6084 6085 6086 6087
                    }
                }
                break;
            case 0x08: /* flds */
            case 0x0a: /* fsts */
            case 0x0b: /* fstps */
B
bellard 已提交
6088 6089 6090
            case 0x18 ... 0x1b: /* fildl, fisttpl, fistl, fistpl */
            case 0x28 ... 0x2b: /* fldl, fisttpll, fstl, fstpl */
            case 0x38 ... 0x3b: /* filds, fisttps, fists, fistps */
B
bellard 已提交
6091 6092 6093 6094
                switch(op & 7) {
                case 0:
                    switch(op >> 4) {
                    case 0:
B
bellard 已提交
6095
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
6096
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
B
Blue Swirl 已提交
6097
                        gen_helper_flds_ST0(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
6098 6099
                        break;
                    case 1:
B
bellard 已提交
6100
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
6101
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
B
Blue Swirl 已提交
6102
                        gen_helper_fildl_ST0(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
6103 6104
                        break;
                    case 2:
6105
                        tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, 
B
bellard 已提交
6106
                                          (s->mem_index >> 2) - 1);
B
Blue Swirl 已提交
6107
                        gen_helper_fldl_ST0(cpu_env, cpu_tmp1_i64);
B
bellard 已提交
6108 6109 6110
                        break;
                    case 3:
                    default:
B
bellard 已提交
6111
                        gen_op_lds_T0_A0(OT_WORD + s->mem_index);
6112
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
B
Blue Swirl 已提交
6113
                        gen_helper_fildl_ST0(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
6114 6115 6116
                        break;
                    }
                    break;
B
bellard 已提交
6117
                case 1:
B
bellard 已提交
6118
                    /* XXX: the corresponding CPUID bit must be tested ! */
B
bellard 已提交
6119 6120
                    switch(op >> 4) {
                    case 1:
B
Blue Swirl 已提交
6121
                        gen_helper_fisttl_ST0(cpu_tmp2_i32, cpu_env);
6122
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
B
bellard 已提交
6123
                        gen_op_st_T0_A0(OT_LONG + s->mem_index);
B
bellard 已提交
6124 6125
                        break;
                    case 2:
B
Blue Swirl 已提交
6126
                        gen_helper_fisttll_ST0(cpu_tmp1_i64, cpu_env);
6127
                        tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, 
B
bellard 已提交
6128
                                          (s->mem_index >> 2) - 1);
B
bellard 已提交
6129 6130 6131
                        break;
                    case 3:
                    default:
B
Blue Swirl 已提交
6132
                        gen_helper_fistt_ST0(cpu_tmp2_i32, cpu_env);
6133
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
B
bellard 已提交
6134
                        gen_op_st_T0_A0(OT_WORD + s->mem_index);
B
bellard 已提交
6135
                        break;
B
bellard 已提交
6136
                    }
B
Blue Swirl 已提交
6137
                    gen_helper_fpop(cpu_env);
B
bellard 已提交
6138
                    break;
B
bellard 已提交
6139 6140 6141
                default:
                    switch(op >> 4) {
                    case 0:
B
Blue Swirl 已提交
6142
                        gen_helper_fsts_ST0(cpu_tmp2_i32, cpu_env);
6143
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
B
bellard 已提交
6144
                        gen_op_st_T0_A0(OT_LONG + s->mem_index);
B
bellard 已提交
6145 6146
                        break;
                    case 1:
B
Blue Swirl 已提交
6147
                        gen_helper_fistl_ST0(cpu_tmp2_i32, cpu_env);
6148
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
B
bellard 已提交
6149
                        gen_op_st_T0_A0(OT_LONG + s->mem_index);
B
bellard 已提交
6150 6151
                        break;
                    case 2:
B
Blue Swirl 已提交
6152
                        gen_helper_fstl_ST0(cpu_tmp1_i64, cpu_env);
6153
                        tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, 
B
bellard 已提交
6154
                                          (s->mem_index >> 2) - 1);
B
bellard 已提交
6155 6156 6157
                        break;
                    case 3:
                    default:
B
Blue Swirl 已提交
6158
                        gen_helper_fist_ST0(cpu_tmp2_i32, cpu_env);
6159
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
B
bellard 已提交
6160
                        gen_op_st_T0_A0(OT_WORD + s->mem_index);
B
bellard 已提交
6161 6162 6163
                        break;
                    }
                    if ((op & 7) == 3)
B
Blue Swirl 已提交
6164
                        gen_helper_fpop(cpu_env);
B
bellard 已提交
6165 6166 6167 6168
                    break;
                }
                break;
            case 0x0c: /* fldenv mem */
6169
                gen_update_cc_op(s);
B
bellard 已提交
6170
                gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
6171
                gen_helper_fldenv(cpu_env, cpu_A0, tcg_const_i32(s->dflag));
B
bellard 已提交
6172 6173
                break;
            case 0x0d: /* fldcw mem */
B
bellard 已提交
6174
                gen_op_ld_T0_A0(OT_WORD + s->mem_index);
6175
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
B
Blue Swirl 已提交
6176
                gen_helper_fldcw(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
6177 6178
                break;
            case 0x0e: /* fnstenv mem */
6179
                gen_update_cc_op(s);
B
bellard 已提交
6180
                gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
6181
                gen_helper_fstenv(cpu_env, cpu_A0, tcg_const_i32(s->dflag));
B
bellard 已提交
6182 6183
                break;
            case 0x0f: /* fnstcw mem */
B
Blue Swirl 已提交
6184
                gen_helper_fnstcw(cpu_tmp2_i32, cpu_env);
6185
                tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
B
bellard 已提交
6186
                gen_op_st_T0_A0(OT_WORD + s->mem_index);
B
bellard 已提交
6187 6188
                break;
            case 0x1d: /* fldt mem */
6189
                gen_update_cc_op(s);
B
bellard 已提交
6190
                gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
6191
                gen_helper_fldt_ST0(cpu_env, cpu_A0);
B
bellard 已提交
6192 6193
                break;
            case 0x1f: /* fstpt mem */
6194
                gen_update_cc_op(s);
B
bellard 已提交
6195
                gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
6196 6197
                gen_helper_fstt_ST0(cpu_env, cpu_A0);
                gen_helper_fpop(cpu_env);
B
bellard 已提交
6198 6199
                break;
            case 0x2c: /* frstor mem */
6200
                gen_update_cc_op(s);
B
bellard 已提交
6201
                gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
6202
                gen_helper_frstor(cpu_env, cpu_A0, tcg_const_i32(s->dflag));
B
bellard 已提交
6203 6204
                break;
            case 0x2e: /* fnsave mem */
6205
                gen_update_cc_op(s);
B
bellard 已提交
6206
                gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
6207
                gen_helper_fsave(cpu_env, cpu_A0, tcg_const_i32(s->dflag));
B
bellard 已提交
6208 6209
                break;
            case 0x2f: /* fnstsw mem */
B
Blue Swirl 已提交
6210
                gen_helper_fnstsw(cpu_tmp2_i32, cpu_env);
6211
                tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
B
bellard 已提交
6212
                gen_op_st_T0_A0(OT_WORD + s->mem_index);
B
bellard 已提交
6213 6214
                break;
            case 0x3c: /* fbld */
6215
                gen_update_cc_op(s);
B
bellard 已提交
6216
                gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
6217
                gen_helper_fbld_ST0(cpu_env, cpu_A0);
B
bellard 已提交
6218 6219
                break;
            case 0x3e: /* fbstp */
6220
                gen_update_cc_op(s);
B
bellard 已提交
6221
                gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
6222 6223
                gen_helper_fbst_ST0(cpu_env, cpu_A0);
                gen_helper_fpop(cpu_env);
B
bellard 已提交
6224 6225
                break;
            case 0x3d: /* fildll */
6226
                tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, 
B
bellard 已提交
6227
                                  (s->mem_index >> 2) - 1);
B
Blue Swirl 已提交
6228
                gen_helper_fildll_ST0(cpu_env, cpu_tmp1_i64);
B
bellard 已提交
6229 6230
                break;
            case 0x3f: /* fistpll */
B
Blue Swirl 已提交
6231
                gen_helper_fistll_ST0(cpu_tmp1_i64, cpu_env);
6232
                tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, 
B
bellard 已提交
6233
                                  (s->mem_index >> 2) - 1);
B
Blue Swirl 已提交
6234
                gen_helper_fpop(cpu_env);
B
bellard 已提交
6235 6236 6237 6238 6239 6240 6241 6242 6243 6244
                break;
            default:
                goto illegal_op;
            }
        } else {
            /* register float ops */
            opreg = rm;

            switch(op) {
            case 0x08: /* fld sti */
B
Blue Swirl 已提交
6245 6246 6247
                gen_helper_fpush(cpu_env);
                gen_helper_fmov_ST0_STN(cpu_env,
                                        tcg_const_i32((opreg + 1) & 7));
B
bellard 已提交
6248 6249
                break;
            case 0x09: /* fxchg sti */
B
bellard 已提交
6250 6251
            case 0x29: /* fxchg4 sti, undocumented op */
            case 0x39: /* fxchg7 sti, undocumented op */
B
Blue Swirl 已提交
6252
                gen_helper_fxchg_ST0_STN(cpu_env, tcg_const_i32(opreg));
B
bellard 已提交
6253 6254 6255 6256
                break;
            case 0x0a: /* grp d9/2 */
                switch(rm) {
                case 0: /* fnop */
6257
                    /* check exceptions (FreeBSD FPU probe) */
6258
                    gen_update_cc_op(s);
B
bellard 已提交
6259
                    gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
6260
                    gen_helper_fwait(cpu_env);
B
bellard 已提交
6261 6262 6263 6264 6265 6266 6267 6268
                    break;
                default:
                    goto illegal_op;
                }
                break;
            case 0x0c: /* grp d9/4 */
                switch(rm) {
                case 0: /* fchs */
B
Blue Swirl 已提交
6269
                    gen_helper_fchs_ST0(cpu_env);
B
bellard 已提交
6270 6271
                    break;
                case 1: /* fabs */
B
Blue Swirl 已提交
6272
                    gen_helper_fabs_ST0(cpu_env);
B
bellard 已提交
6273 6274
                    break;
                case 4: /* ftst */
B
Blue Swirl 已提交
6275 6276
                    gen_helper_fldz_FT0(cpu_env);
                    gen_helper_fcom_ST0_FT0(cpu_env);
B
bellard 已提交
6277 6278
                    break;
                case 5: /* fxam */
B
Blue Swirl 已提交
6279
                    gen_helper_fxam_ST0(cpu_env);
B
bellard 已提交
6280 6281 6282 6283 6284 6285 6286 6287 6288
                    break;
                default:
                    goto illegal_op;
                }
                break;
            case 0x0d: /* grp d9/5 */
                {
                    switch(rm) {
                    case 0:
B
Blue Swirl 已提交
6289 6290
                        gen_helper_fpush(cpu_env);
                        gen_helper_fld1_ST0(cpu_env);
B
bellard 已提交
6291 6292
                        break;
                    case 1:
B
Blue Swirl 已提交
6293 6294
                        gen_helper_fpush(cpu_env);
                        gen_helper_fldl2t_ST0(cpu_env);
B
bellard 已提交
6295 6296
                        break;
                    case 2:
B
Blue Swirl 已提交
6297 6298
                        gen_helper_fpush(cpu_env);
                        gen_helper_fldl2e_ST0(cpu_env);
B
bellard 已提交
6299 6300
                        break;
                    case 3:
B
Blue Swirl 已提交
6301 6302
                        gen_helper_fpush(cpu_env);
                        gen_helper_fldpi_ST0(cpu_env);
B
bellard 已提交
6303 6304
                        break;
                    case 4:
B
Blue Swirl 已提交
6305 6306
                        gen_helper_fpush(cpu_env);
                        gen_helper_fldlg2_ST0(cpu_env);
B
bellard 已提交
6307 6308
                        break;
                    case 5:
B
Blue Swirl 已提交
6309 6310
                        gen_helper_fpush(cpu_env);
                        gen_helper_fldln2_ST0(cpu_env);
B
bellard 已提交
6311 6312
                        break;
                    case 6:
B
Blue Swirl 已提交
6313 6314
                        gen_helper_fpush(cpu_env);
                        gen_helper_fldz_ST0(cpu_env);
B
bellard 已提交
6315 6316 6317 6318 6319 6320 6321 6322 6323
                        break;
                    default:
                        goto illegal_op;
                    }
                }
                break;
            case 0x0e: /* grp d9/6 */
                switch(rm) {
                case 0: /* f2xm1 */
B
Blue Swirl 已提交
6324
                    gen_helper_f2xm1(cpu_env);
B
bellard 已提交
6325 6326
                    break;
                case 1: /* fyl2x */
B
Blue Swirl 已提交
6327
                    gen_helper_fyl2x(cpu_env);
B
bellard 已提交
6328 6329
                    break;
                case 2: /* fptan */
B
Blue Swirl 已提交
6330
                    gen_helper_fptan(cpu_env);
B
bellard 已提交
6331 6332
                    break;
                case 3: /* fpatan */
B
Blue Swirl 已提交
6333
                    gen_helper_fpatan(cpu_env);
B
bellard 已提交
6334 6335
                    break;
                case 4: /* fxtract */
B
Blue Swirl 已提交
6336
                    gen_helper_fxtract(cpu_env);
B
bellard 已提交
6337 6338
                    break;
                case 5: /* fprem1 */
B
Blue Swirl 已提交
6339
                    gen_helper_fprem1(cpu_env);
B
bellard 已提交
6340 6341
                    break;
                case 6: /* fdecstp */
B
Blue Swirl 已提交
6342
                    gen_helper_fdecstp(cpu_env);
B
bellard 已提交
6343 6344 6345
                    break;
                default:
                case 7: /* fincstp */
B
Blue Swirl 已提交
6346
                    gen_helper_fincstp(cpu_env);
B
bellard 已提交
6347 6348 6349 6350 6351 6352
                    break;
                }
                break;
            case 0x0f: /* grp d9/7 */
                switch(rm) {
                case 0: /* fprem */
B
Blue Swirl 已提交
6353
                    gen_helper_fprem(cpu_env);
B
bellard 已提交
6354 6355
                    break;
                case 1: /* fyl2xp1 */
B
Blue Swirl 已提交
6356
                    gen_helper_fyl2xp1(cpu_env);
B
bellard 已提交
6357 6358
                    break;
                case 2: /* fsqrt */
B
Blue Swirl 已提交
6359
                    gen_helper_fsqrt(cpu_env);
B
bellard 已提交
6360 6361
                    break;
                case 3: /* fsincos */
B
Blue Swirl 已提交
6362
                    gen_helper_fsincos(cpu_env);
B
bellard 已提交
6363 6364
                    break;
                case 5: /* fscale */
B
Blue Swirl 已提交
6365
                    gen_helper_fscale(cpu_env);
B
bellard 已提交
6366 6367
                    break;
                case 4: /* frndint */
B
Blue Swirl 已提交
6368
                    gen_helper_frndint(cpu_env);
B
bellard 已提交
6369 6370
                    break;
                case 6: /* fsin */
B
Blue Swirl 已提交
6371
                    gen_helper_fsin(cpu_env);
B
bellard 已提交
6372 6373 6374
                    break;
                default:
                case 7: /* fcos */
B
Blue Swirl 已提交
6375
                    gen_helper_fcos(cpu_env);
B
bellard 已提交
6376 6377 6378 6379 6380 6381 6382 6383
                    break;
                }
                break;
            case 0x00: case 0x01: case 0x04 ... 0x07: /* fxxx st, sti */
            case 0x20: case 0x21: case 0x24 ... 0x27: /* fxxx sti, st */
            case 0x30: case 0x31: case 0x34 ... 0x37: /* fxxxp sti, st */
                {
                    int op1;
6384

B
bellard 已提交
6385 6386
                    op1 = op & 7;
                    if (op >= 0x20) {
P
pbrook 已提交
6387
                        gen_helper_fp_arith_STN_ST0(op1, opreg);
B
bellard 已提交
6388
                        if (op >= 0x30)
B
Blue Swirl 已提交
6389
                            gen_helper_fpop(cpu_env);
B
bellard 已提交
6390
                    } else {
B
Blue Swirl 已提交
6391
                        gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(opreg));
P
pbrook 已提交
6392
                        gen_helper_fp_arith_ST0_FT0(op1);
B
bellard 已提交
6393 6394 6395 6396
                    }
                }
                break;
            case 0x02: /* fcom */
B
bellard 已提交
6397
            case 0x22: /* fcom2, undocumented op */
B
Blue Swirl 已提交
6398 6399
                gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(opreg));
                gen_helper_fcom_ST0_FT0(cpu_env);
B
bellard 已提交
6400 6401
                break;
            case 0x03: /* fcomp */
B
bellard 已提交
6402 6403
            case 0x23: /* fcomp3, undocumented op */
            case 0x32: /* fcomp5, undocumented op */
B
Blue Swirl 已提交
6404 6405 6406
                gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(opreg));
                gen_helper_fcom_ST0_FT0(cpu_env);
                gen_helper_fpop(cpu_env);
B
bellard 已提交
6407 6408 6409 6410
                break;
            case 0x15: /* da/5 */
                switch(rm) {
                case 1: /* fucompp */
B
Blue Swirl 已提交
6411 6412 6413 6414
                    gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(1));
                    gen_helper_fucom_ST0_FT0(cpu_env);
                    gen_helper_fpop(cpu_env);
                    gen_helper_fpop(cpu_env);
B
bellard 已提交
6415 6416 6417 6418 6419 6420 6421 6422 6423 6424 6425 6426
                    break;
                default:
                    goto illegal_op;
                }
                break;
            case 0x1c:
                switch(rm) {
                case 0: /* feni (287 only, just do nop here) */
                    break;
                case 1: /* fdisi (287 only, just do nop here) */
                    break;
                case 2: /* fclex */
B
Blue Swirl 已提交
6427
                    gen_helper_fclex(cpu_env);
B
bellard 已提交
6428 6429
                    break;
                case 3: /* fninit */
B
Blue Swirl 已提交
6430
                    gen_helper_fninit(cpu_env);
B
bellard 已提交
6431 6432 6433 6434 6435 6436 6437 6438
                    break;
                case 4: /* fsetpm (287 only, just do nop here) */
                    break;
                default:
                    goto illegal_op;
                }
                break;
            case 0x1d: /* fucomi */
6439 6440 6441
                if (!(s->cpuid_features & CPUID_CMOV)) {
                    goto illegal_op;
                }
6442
                gen_update_cc_op(s);
B
Blue Swirl 已提交
6443 6444
                gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(opreg));
                gen_helper_fucomi_ST0_FT0(cpu_env);
6445
                set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
6446 6447
                break;
            case 0x1e: /* fcomi */
6448 6449 6450
                if (!(s->cpuid_features & CPUID_CMOV)) {
                    goto illegal_op;
                }
6451
                gen_update_cc_op(s);
B
Blue Swirl 已提交
6452 6453
                gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(opreg));
                gen_helper_fcomi_ST0_FT0(cpu_env);
6454
                set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
6455
                break;
B
bellard 已提交
6456
            case 0x28: /* ffree sti */
B
Blue Swirl 已提交
6457
                gen_helper_ffree_STN(cpu_env, tcg_const_i32(opreg));
6458
                break;
B
bellard 已提交
6459
            case 0x2a: /* fst sti */
B
Blue Swirl 已提交
6460
                gen_helper_fmov_STN_ST0(cpu_env, tcg_const_i32(opreg));
B
bellard 已提交
6461 6462
                break;
            case 0x2b: /* fstp sti */
B
bellard 已提交
6463 6464 6465
            case 0x0b: /* fstp1 sti, undocumented op */
            case 0x3a: /* fstp8 sti, undocumented op */
            case 0x3b: /* fstp9 sti, undocumented op */
B
Blue Swirl 已提交
6466 6467
                gen_helper_fmov_STN_ST0(cpu_env, tcg_const_i32(opreg));
                gen_helper_fpop(cpu_env);
B
bellard 已提交
6468 6469
                break;
            case 0x2c: /* fucom st(i) */
B
Blue Swirl 已提交
6470 6471
                gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(opreg));
                gen_helper_fucom_ST0_FT0(cpu_env);
B
bellard 已提交
6472 6473
                break;
            case 0x2d: /* fucomp st(i) */
B
Blue Swirl 已提交
6474 6475 6476
                gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(opreg));
                gen_helper_fucom_ST0_FT0(cpu_env);
                gen_helper_fpop(cpu_env);
B
bellard 已提交
6477 6478 6479 6480
                break;
            case 0x33: /* de/3 */
                switch(rm) {
                case 1: /* fcompp */
B
Blue Swirl 已提交
6481 6482 6483 6484
                    gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(1));
                    gen_helper_fcom_ST0_FT0(cpu_env);
                    gen_helper_fpop(cpu_env);
                    gen_helper_fpop(cpu_env);
B
bellard 已提交
6485 6486 6487 6488 6489
                    break;
                default:
                    goto illegal_op;
                }
                break;
B
bellard 已提交
6490
            case 0x38: /* ffreep sti, undocumented op */
B
Blue Swirl 已提交
6491 6492
                gen_helper_ffree_STN(cpu_env, tcg_const_i32(opreg));
                gen_helper_fpop(cpu_env);
B
bellard 已提交
6493
                break;
B
bellard 已提交
6494 6495 6496
            case 0x3c: /* df/4 */
                switch(rm) {
                case 0:
B
Blue Swirl 已提交
6497
                    gen_helper_fnstsw(cpu_tmp2_i32, cpu_env);
6498
                    tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
B
bellard 已提交
6499
                    gen_op_mov_reg_T0(OT_WORD, R_EAX);
B
bellard 已提交
6500 6501 6502 6503 6504 6505
                    break;
                default:
                    goto illegal_op;
                }
                break;
            case 0x3d: /* fucomip */
6506 6507 6508
                if (!(s->cpuid_features & CPUID_CMOV)) {
                    goto illegal_op;
                }
6509
                gen_update_cc_op(s);
B
Blue Swirl 已提交
6510 6511 6512
                gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(opreg));
                gen_helper_fucomi_ST0_FT0(cpu_env);
                gen_helper_fpop(cpu_env);
6513
                set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
6514 6515
                break;
            case 0x3e: /* fcomip */
6516 6517 6518
                if (!(s->cpuid_features & CPUID_CMOV)) {
                    goto illegal_op;
                }
6519
                gen_update_cc_op(s);
B
Blue Swirl 已提交
6520 6521 6522
                gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(opreg));
                gen_helper_fcomi_ST0_FT0(cpu_env);
                gen_helper_fpop(cpu_env);
6523
                set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
6524
                break;
6525 6526 6527
            case 0x10 ... 0x13: /* fcmovxx */
            case 0x18 ... 0x1b:
                {
B
bellard 已提交
6528
                    int op1, l1;
6529
                    static const uint8_t fcmov_cc[8] = {
6530 6531 6532 6533 6534
                        (JCC_B << 1),
                        (JCC_Z << 1),
                        (JCC_BE << 1),
                        (JCC_P << 1),
                    };
6535 6536 6537 6538

                    if (!(s->cpuid_features & CPUID_CMOV)) {
                        goto illegal_op;
                    }
6539
                    op1 = fcmov_cc[op & 3] | (((op >> 3) & 1) ^ 1);
B
bellard 已提交
6540
                    l1 = gen_new_label();
6541
                    gen_jcc1_noeob(s, op1, l1);
B
Blue Swirl 已提交
6542
                    gen_helper_fmov_ST0_STN(cpu_env, tcg_const_i32(opreg));
B
bellard 已提交
6543
                    gen_set_label(l1);
6544 6545
                }
                break;
B
bellard 已提交
6546 6547 6548 6549 6550 6551 6552 6553 6554 6555 6556 6557 6558
            default:
                goto illegal_op;
            }
        }
        break;
        /************************/
        /* string ops */

    case 0xa4: /* movsS */
    case 0xa5:
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
6559
            ot = dflag + OT_WORD;
B
bellard 已提交
6560 6561 6562 6563 6564 6565 6566

        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
            gen_repz_movs(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
        } else {
            gen_movs(s, ot);
        }
        break;
6567

B
bellard 已提交
6568 6569 6570 6571 6572
    case 0xaa: /* stosS */
    case 0xab:
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
6573
            ot = dflag + OT_WORD;
B
bellard 已提交
6574 6575 6576 6577 6578 6579 6580 6581 6582 6583 6584 6585

        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
            gen_repz_stos(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
        } else {
            gen_stos(s, ot);
        }
        break;
    case 0xac: /* lodsS */
    case 0xad:
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
6586
            ot = dflag + OT_WORD;
B
bellard 已提交
6587 6588 6589 6590 6591 6592 6593 6594 6595 6596 6597
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
            gen_repz_lods(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
        } else {
            gen_lods(s, ot);
        }
        break;
    case 0xae: /* scasS */
    case 0xaf:
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
6598
            ot = dflag + OT_WORD;
B
bellard 已提交
6599 6600 6601 6602 6603 6604 6605 6606 6607 6608 6609 6610 6611 6612
        if (prefixes & PREFIX_REPNZ) {
            gen_repz_scas(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 1);
        } else if (prefixes & PREFIX_REPZ) {
            gen_repz_scas(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 0);
        } else {
            gen_scas(s, ot);
        }
        break;

    case 0xa6: /* cmpsS */
    case 0xa7:
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
6613
            ot = dflag + OT_WORD;
B
bellard 已提交
6614 6615 6616 6617 6618 6619 6620 6621 6622 6623
        if (prefixes & PREFIX_REPNZ) {
            gen_repz_cmps(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 1);
        } else if (prefixes & PREFIX_REPZ) {
            gen_repz_cmps(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 0);
        } else {
            gen_cmps(s, ot);
        }
        break;
    case 0x6c: /* insS */
    case 0x6d:
6624 6625 6626 6627
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
            ot = dflag ? OT_LONG : OT_WORD;
B
bellard 已提交
6628
        gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
T
ths 已提交
6629
        gen_op_andl_T0_ffff();
6630 6631
        gen_check_io(s, ot, pc_start - s->cs_base, 
                     SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes) | 4);
6632 6633
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
            gen_repz_ins(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
B
bellard 已提交
6634
        } else {
6635
            gen_ins(s, ot);
P
pbrook 已提交
6636 6637 6638
            if (use_icount) {
                gen_jmp(s, s->pc - s->cs_base);
            }
B
bellard 已提交
6639 6640 6641 6642
        }
        break;
    case 0x6e: /* outsS */
    case 0x6f:
6643 6644 6645 6646
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
            ot = dflag ? OT_LONG : OT_WORD;
B
bellard 已提交
6647
        gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
T
ths 已提交
6648
        gen_op_andl_T0_ffff();
6649 6650
        gen_check_io(s, ot, pc_start - s->cs_base,
                     svm_is_rep(prefixes) | 4);
6651 6652
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
            gen_repz_outs(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
B
bellard 已提交
6653
        } else {
6654
            gen_outs(s, ot);
P
pbrook 已提交
6655 6656 6657
            if (use_icount) {
                gen_jmp(s, s->pc - s->cs_base);
            }
B
bellard 已提交
6658 6659 6660 6661 6662
        }
        break;

        /************************/
        /* port I/O */
T
ths 已提交
6663

B
bellard 已提交
6664 6665
    case 0xe4:
    case 0xe5:
6666 6667 6668 6669
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
            ot = dflag ? OT_LONG : OT_WORD;
6670
        val = cpu_ldub_code(env, s->pc++);
6671
        gen_op_movl_T0_im(val);
6672 6673
        gen_check_io(s, ot, pc_start - s->cs_base,
                     SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes));
P
pbrook 已提交
6674 6675
        if (use_icount)
            gen_io_start();
6676
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
P
pbrook 已提交
6677
        gen_helper_in_func(ot, cpu_T[1], cpu_tmp2_i32);
B
bellard 已提交
6678
        gen_op_mov_reg_T1(ot, R_EAX);
P
pbrook 已提交
6679 6680 6681 6682
        if (use_icount) {
            gen_io_end();
            gen_jmp(s, s->pc - s->cs_base);
        }
B
bellard 已提交
6683 6684 6685
        break;
    case 0xe6:
    case 0xe7:
6686 6687 6688 6689
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
            ot = dflag ? OT_LONG : OT_WORD;
6690
        val = cpu_ldub_code(env, s->pc++);
6691
        gen_op_movl_T0_im(val);
6692 6693
        gen_check_io(s, ot, pc_start - s->cs_base,
                     svm_is_rep(prefixes));
B
bellard 已提交
6694
        gen_op_mov_TN_reg(ot, 1, R_EAX);
6695

P
pbrook 已提交
6696 6697
        if (use_icount)
            gen_io_start();
6698 6699
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
        tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[1]);
P
pbrook 已提交
6700
        gen_helper_out_func(ot, cpu_tmp2_i32, cpu_tmp3_i32);
P
pbrook 已提交
6701 6702 6703 6704
        if (use_icount) {
            gen_io_end();
            gen_jmp(s, s->pc - s->cs_base);
        }
B
bellard 已提交
6705 6706 6707
        break;
    case 0xec:
    case 0xed:
6708 6709 6710 6711
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
            ot = dflag ? OT_LONG : OT_WORD;
B
bellard 已提交
6712
        gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
6713
        gen_op_andl_T0_ffff();
6714 6715
        gen_check_io(s, ot, pc_start - s->cs_base,
                     SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes));
P
pbrook 已提交
6716 6717
        if (use_icount)
            gen_io_start();
6718
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
P
pbrook 已提交
6719
        gen_helper_in_func(ot, cpu_T[1], cpu_tmp2_i32);
B
bellard 已提交
6720
        gen_op_mov_reg_T1(ot, R_EAX);
P
pbrook 已提交
6721 6722 6723 6724
        if (use_icount) {
            gen_io_end();
            gen_jmp(s, s->pc - s->cs_base);
        }
B
bellard 已提交
6725 6726 6727
        break;
    case 0xee:
    case 0xef:
6728 6729 6730 6731
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
            ot = dflag ? OT_LONG : OT_WORD;
B
bellard 已提交
6732
        gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
6733
        gen_op_andl_T0_ffff();
6734 6735
        gen_check_io(s, ot, pc_start - s->cs_base,
                     svm_is_rep(prefixes));
B
bellard 已提交
6736
        gen_op_mov_TN_reg(ot, 1, R_EAX);
6737

P
pbrook 已提交
6738 6739
        if (use_icount)
            gen_io_start();
6740 6741
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
        tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[1]);
P
pbrook 已提交
6742
        gen_helper_out_func(ot, cpu_tmp2_i32, cpu_tmp3_i32);
P
pbrook 已提交
6743 6744 6745 6746
        if (use_icount) {
            gen_io_end();
            gen_jmp(s, s->pc - s->cs_base);
        }
B
bellard 已提交
6747 6748 6749 6750 6751
        break;

        /************************/
        /* control */
    case 0xc2: /* ret im */
6752
        val = cpu_ldsw_code(env, s->pc);
B
bellard 已提交
6753 6754
        s->pc += 2;
        gen_pop_T0(s);
6755 6756
        if (CODE64(s) && s->dflag)
            s->dflag = 2;
B
bellard 已提交
6757 6758 6759 6760 6761 6762 6763 6764 6765 6766 6767 6768 6769 6770 6771
        gen_stack_update(s, val + (2 << s->dflag));
        if (s->dflag == 0)
            gen_op_andl_T0_ffff();
        gen_op_jmp_T0();
        gen_eob(s);
        break;
    case 0xc3: /* ret */
        gen_pop_T0(s);
        gen_pop_update(s);
        if (s->dflag == 0)
            gen_op_andl_T0_ffff();
        gen_op_jmp_T0();
        gen_eob(s);
        break;
    case 0xca: /* lret im */
6772
        val = cpu_ldsw_code(env, s->pc);
B
bellard 已提交
6773 6774 6775
        s->pc += 2;
    do_lret:
        if (s->pe && !s->vm86) {
6776
            gen_update_cc_op(s);
B
bellard 已提交
6777
            gen_jmp_im(pc_start - s->cs_base);
6778
            gen_helper_lret_protected(cpu_env, tcg_const_i32(s->dflag),
P
pbrook 已提交
6779
                                      tcg_const_i32(val));
B
bellard 已提交
6780 6781 6782
        } else {
            gen_stack_A0(s);
            /* pop offset */
B
bellard 已提交
6783
            gen_op_ld_T0_A0(1 + s->dflag + s->mem_index);
B
bellard 已提交
6784 6785 6786 6787 6788 6789 6790
            if (s->dflag == 0)
                gen_op_andl_T0_ffff();
            /* NOTE: keeping EIP updated is not a problem in case of
               exception */
            gen_op_jmp_T0();
            /* pop selector */
            gen_op_addl_A0_im(2 << s->dflag);
B
bellard 已提交
6791
            gen_op_ld_T0_A0(1 + s->dflag + s->mem_index);
6792
            gen_op_movl_seg_T0_vm(R_CS);
B
bellard 已提交
6793 6794 6795 6796 6797 6798 6799 6800 6801
            /* add stack offset */
            gen_stack_update(s, val + (4 << s->dflag));
        }
        gen_eob(s);
        break;
    case 0xcb: /* lret */
        val = 0;
        goto do_lret;
    case 0xcf: /* iret */
B
bellard 已提交
6802
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_IRET);
B
bellard 已提交
6803 6804
        if (!s->pe) {
            /* real mode */
6805
            gen_helper_iret_real(cpu_env, tcg_const_i32(s->dflag));
6806
            set_cc_op(s, CC_OP_EFLAGS);
6807 6808 6809 6810
        } else if (s->vm86) {
            if (s->iopl != 3) {
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
            } else {
6811
                gen_helper_iret_real(cpu_env, tcg_const_i32(s->dflag));
6812
                set_cc_op(s, CC_OP_EFLAGS);
6813
            }
B
bellard 已提交
6814
        } else {
6815
            gen_update_cc_op(s);
B
bellard 已提交
6816
            gen_jmp_im(pc_start - s->cs_base);
6817
            gen_helper_iret_protected(cpu_env, tcg_const_i32(s->dflag),
P
pbrook 已提交
6818
                                      tcg_const_i32(s->pc - s->cs_base));
6819
            set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
6820 6821 6822 6823 6824
        }
        gen_eob(s);
        break;
    case 0xe8: /* call im */
        {
B
bellard 已提交
6825
            if (dflag)
6826
                tval = (int32_t)insn_get(env, s, OT_LONG);
B
bellard 已提交
6827
            else
6828
                tval = (int16_t)insn_get(env, s, OT_WORD);
B
bellard 已提交
6829
            next_eip = s->pc - s->cs_base;
B
bellard 已提交
6830
            tval += next_eip;
B
bellard 已提交
6831
            if (s->dflag == 0)
B
bellard 已提交
6832
                tval &= 0xffff;
6833 6834
            else if(!CODE64(s))
                tval &= 0xffffffff;
B
bellard 已提交
6835
            gen_movtl_T0_im(next_eip);
B
bellard 已提交
6836
            gen_push_T0(s);
B
bellard 已提交
6837
            gen_jmp(s, tval);
B
bellard 已提交
6838 6839 6840 6841 6842
        }
        break;
    case 0x9a: /* lcall im */
        {
            unsigned int selector, offset;
6843

B
bellard 已提交
6844 6845
            if (CODE64(s))
                goto illegal_op;
B
bellard 已提交
6846
            ot = dflag ? OT_LONG : OT_WORD;
6847 6848
            offset = insn_get(env, s, ot);
            selector = insn_get(env, s, OT_WORD);
6849

B
bellard 已提交
6850
            gen_op_movl_T0_im(selector);
B
bellard 已提交
6851
            gen_op_movl_T1_imu(offset);
B
bellard 已提交
6852 6853
        }
        goto do_lcall;
B
bellard 已提交
6854
    case 0xe9: /* jmp im */
B
bellard 已提交
6855
        if (dflag)
6856
            tval = (int32_t)insn_get(env, s, OT_LONG);
B
bellard 已提交
6857
        else
6858
            tval = (int16_t)insn_get(env, s, OT_WORD);
B
bellard 已提交
6859
        tval += s->pc - s->cs_base;
B
bellard 已提交
6860
        if (s->dflag == 0)
B
bellard 已提交
6861
            tval &= 0xffff;
6862 6863
        else if(!CODE64(s))
            tval &= 0xffffffff;
B
bellard 已提交
6864
        gen_jmp(s, tval);
B
bellard 已提交
6865 6866 6867 6868 6869
        break;
    case 0xea: /* ljmp im */
        {
            unsigned int selector, offset;

B
bellard 已提交
6870 6871
            if (CODE64(s))
                goto illegal_op;
B
bellard 已提交
6872
            ot = dflag ? OT_LONG : OT_WORD;
6873 6874
            offset = insn_get(env, s, ot);
            selector = insn_get(env, s, OT_WORD);
6875

B
bellard 已提交
6876
            gen_op_movl_T0_im(selector);
B
bellard 已提交
6877
            gen_op_movl_T1_imu(offset);
B
bellard 已提交
6878 6879 6880
        }
        goto do_ljmp;
    case 0xeb: /* jmp Jb */
6881
        tval = (int8_t)insn_get(env, s, OT_BYTE);
B
bellard 已提交
6882
        tval += s->pc - s->cs_base;
B
bellard 已提交
6883
        if (s->dflag == 0)
B
bellard 已提交
6884 6885
            tval &= 0xffff;
        gen_jmp(s, tval);
B
bellard 已提交
6886 6887
        break;
    case 0x70 ... 0x7f: /* jcc Jb */
6888
        tval = (int8_t)insn_get(env, s, OT_BYTE);
B
bellard 已提交
6889 6890 6891
        goto do_jcc;
    case 0x180 ... 0x18f: /* jcc Jv */
        if (dflag) {
6892
            tval = (int32_t)insn_get(env, s, OT_LONG);
B
bellard 已提交
6893
        } else {
6894
            tval = (int16_t)insn_get(env, s, OT_WORD);
B
bellard 已提交
6895 6896 6897
        }
    do_jcc:
        next_eip = s->pc - s->cs_base;
B
bellard 已提交
6898
        tval += next_eip;
B
bellard 已提交
6899
        if (s->dflag == 0)
B
bellard 已提交
6900 6901
            tval &= 0xffff;
        gen_jcc(s, b, tval, next_eip);
B
bellard 已提交
6902 6903 6904
        break;

    case 0x190 ... 0x19f: /* setcc Gv */
6905
        modrm = cpu_ldub_code(env, s->pc++);
6906
        gen_setcc1(s, b, cpu_T[0]);
6907
        gen_ldst_modrm(env, s, modrm, OT_BYTE, OR_TMP0, 1);
B
bellard 已提交
6908 6909
        break;
    case 0x140 ... 0x14f: /* cmov Gv, Ev */
6910 6911 6912
        if (!(s->cpuid_features & CPUID_CMOV)) {
            goto illegal_op;
        }
6913 6914 6915 6916
        ot = dflag + OT_WORD;
        modrm = cpu_ldub_code(env, s->pc++);
        reg = ((modrm >> 3) & 7) | rex_r;
        gen_cmovcc1(env, s, ot, b, modrm, reg);
B
bellard 已提交
6917
        break;
6918

B
bellard 已提交
6919 6920 6921
        /************************/
        /* flags */
    case 0x9c: /* pushf */
B
bellard 已提交
6922
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_PUSHF);
B
bellard 已提交
6923 6924 6925
        if (s->vm86 && s->iopl != 3) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
6926
            gen_update_cc_op(s);
6927
            gen_helper_read_eflags(cpu_T[0], cpu_env);
B
bellard 已提交
6928 6929 6930 6931
            gen_push_T0(s);
        }
        break;
    case 0x9d: /* popf */
B
bellard 已提交
6932
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_POPF);
B
bellard 已提交
6933 6934 6935 6936 6937 6938
        if (s->vm86 && s->iopl != 3) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
            gen_pop_T0(s);
            if (s->cpl == 0) {
                if (s->dflag) {
6939 6940 6941 6942 6943
                    gen_helper_write_eflags(cpu_env, cpu_T[0],
                                            tcg_const_i32((TF_MASK | AC_MASK |
                                                           ID_MASK | NT_MASK |
                                                           IF_MASK |
                                                           IOPL_MASK)));
B
bellard 已提交
6944
                } else {
6945 6946 6947 6948 6949
                    gen_helper_write_eflags(cpu_env, cpu_T[0],
                                            tcg_const_i32((TF_MASK | AC_MASK |
                                                           ID_MASK | NT_MASK |
                                                           IF_MASK | IOPL_MASK)
                                                          & 0xffff));
B
bellard 已提交
6950 6951
                }
            } else {
B
bellard 已提交
6952 6953
                if (s->cpl <= s->iopl) {
                    if (s->dflag) {
6954 6955 6956 6957 6958 6959
                        gen_helper_write_eflags(cpu_env, cpu_T[0],
                                                tcg_const_i32((TF_MASK |
                                                               AC_MASK |
                                                               ID_MASK |
                                                               NT_MASK |
                                                               IF_MASK)));
B
bellard 已提交
6960
                    } else {
6961 6962 6963 6964 6965 6966 6967
                        gen_helper_write_eflags(cpu_env, cpu_T[0],
                                                tcg_const_i32((TF_MASK |
                                                               AC_MASK |
                                                               ID_MASK |
                                                               NT_MASK |
                                                               IF_MASK)
                                                              & 0xffff));
B
bellard 已提交
6968
                    }
B
bellard 已提交
6969
                } else {
B
bellard 已提交
6970
                    if (s->dflag) {
6971 6972 6973
                        gen_helper_write_eflags(cpu_env, cpu_T[0],
                                           tcg_const_i32((TF_MASK | AC_MASK |
                                                          ID_MASK | NT_MASK)));
B
bellard 已提交
6974
                    } else {
6975 6976 6977 6978
                        gen_helper_write_eflags(cpu_env, cpu_T[0],
                                           tcg_const_i32((TF_MASK | AC_MASK |
                                                          ID_MASK | NT_MASK)
                                                         & 0xffff));
B
bellard 已提交
6979
                    }
B
bellard 已提交
6980 6981 6982
                }
            }
            gen_pop_update(s);
6983
            set_cc_op(s, CC_OP_EFLAGS);
H
H. Peter Anvin 已提交
6984
            /* abort translation because TF/AC flag may change */
B
bellard 已提交
6985
            gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
6986 6987 6988 6989
            gen_eob(s);
        }
        break;
    case 0x9e: /* sahf */
B
bellard 已提交
6990
        if (CODE64(s) && !(s->cpuid_ext3_features & CPUID_EXT3_LAHF_LM))
B
bellard 已提交
6991
            goto illegal_op;
B
bellard 已提交
6992
        gen_op_mov_TN_reg(OT_BYTE, 0, R_AH);
6993
        gen_compute_eflags(s);
6994 6995 6996
        tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, CC_O);
        tcg_gen_andi_tl(cpu_T[0], cpu_T[0], CC_S | CC_Z | CC_A | CC_P | CC_C);
        tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, cpu_T[0]);
B
bellard 已提交
6997 6998
        break;
    case 0x9f: /* lahf */
B
bellard 已提交
6999
        if (CODE64(s) && !(s->cpuid_ext3_features & CPUID_EXT3_LAHF_LM))
B
bellard 已提交
7000
            goto illegal_op;
7001
        gen_compute_eflags(s);
7002
        /* Note: gen_compute_eflags() only gives the condition codes */
7003
        tcg_gen_ori_tl(cpu_T[0], cpu_cc_src, 0x02);
B
bellard 已提交
7004
        gen_op_mov_reg_T0(OT_BYTE, R_AH);
B
bellard 已提交
7005 7006
        break;
    case 0xf5: /* cmc */
7007
        gen_compute_eflags(s);
7008
        tcg_gen_xori_tl(cpu_cc_src, cpu_cc_src, CC_C);
B
bellard 已提交
7009 7010
        break;
    case 0xf8: /* clc */
7011
        gen_compute_eflags(s);
7012
        tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~CC_C);
B
bellard 已提交
7013 7014
        break;
    case 0xf9: /* stc */
7015
        gen_compute_eflags(s);
7016
        tcg_gen_ori_tl(cpu_cc_src, cpu_cc_src, CC_C);
B
bellard 已提交
7017 7018
        break;
    case 0xfc: /* cld */
7019
        tcg_gen_movi_i32(cpu_tmp2_i32, 1);
7020
        tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, offsetof(CPUX86State, df));
B
bellard 已提交
7021 7022
        break;
    case 0xfd: /* std */
7023
        tcg_gen_movi_i32(cpu_tmp2_i32, -1);
7024
        tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, offsetof(CPUX86State, df));
B
bellard 已提交
7025 7026 7027 7028 7029
        break;

        /************************/
        /* bit operations */
    case 0x1ba: /* bt/bts/btr/btc Gv, im */
B
bellard 已提交
7030
        ot = dflag + OT_WORD;
7031
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
7032
        op = (modrm >> 3) & 7;
B
bellard 已提交
7033
        mod = (modrm >> 6) & 3;
B
bellard 已提交
7034
        rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
7035
        if (mod != 3) {
B
bellard 已提交
7036
            s->rip_offset = 1;
7037
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
7038
            gen_op_ld_T0_A0(ot + s->mem_index);
B
bellard 已提交
7039
        } else {
B
bellard 已提交
7040
            gen_op_mov_TN_reg(ot, 0, rm);
B
bellard 已提交
7041 7042
        }
        /* load shift */
7043
        val = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
7044 7045 7046 7047
        gen_op_movl_T1_im(val);
        if (op < 4)
            goto illegal_op;
        op -= 4;
B
bellard 已提交
7048
        goto bt_op;
B
bellard 已提交
7049 7050 7051 7052 7053 7054 7055 7056 7057 7058 7059 7060
    case 0x1a3: /* bt Gv, Ev */
        op = 0;
        goto do_btx;
    case 0x1ab: /* bts */
        op = 1;
        goto do_btx;
    case 0x1b3: /* btr */
        op = 2;
        goto do_btx;
    case 0x1bb: /* btc */
        op = 3;
    do_btx:
B
bellard 已提交
7061
        ot = dflag + OT_WORD;
7062
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
7063
        reg = ((modrm >> 3) & 7) | rex_r;
B
bellard 已提交
7064
        mod = (modrm >> 6) & 3;
B
bellard 已提交
7065
        rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
7066
        gen_op_mov_TN_reg(OT_LONG, 1, reg);
B
bellard 已提交
7067
        if (mod != 3) {
7068
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
7069
            /* specific case: we need to add a displacement */
B
bellard 已提交
7070 7071 7072 7073
            gen_exts(ot, cpu_T[1]);
            tcg_gen_sari_tl(cpu_tmp0, cpu_T[1], 3 + ot);
            tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, ot);
            tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
B
bellard 已提交
7074
            gen_op_ld_T0_A0(ot + s->mem_index);
B
bellard 已提交
7075
        } else {
B
bellard 已提交
7076
            gen_op_mov_TN_reg(ot, 0, rm);
B
bellard 已提交
7077
        }
B
bellard 已提交
7078 7079 7080 7081 7082 7083 7084 7085 7086 7087 7088 7089 7090 7091 7092 7093 7094 7095 7096 7097 7098 7099 7100 7101 7102 7103 7104 7105
    bt_op:
        tcg_gen_andi_tl(cpu_T[1], cpu_T[1], (1 << (3 + ot)) - 1);
        switch(op) {
        case 0:
            tcg_gen_shr_tl(cpu_cc_src, cpu_T[0], cpu_T[1]);
            tcg_gen_movi_tl(cpu_cc_dst, 0);
            break;
        case 1:
            tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]);
            tcg_gen_movi_tl(cpu_tmp0, 1);
            tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]);
            tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
            break;
        case 2:
            tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]);
            tcg_gen_movi_tl(cpu_tmp0, 1);
            tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]);
            tcg_gen_not_tl(cpu_tmp0, cpu_tmp0);
            tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
            break;
        default:
        case 3:
            tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]);
            tcg_gen_movi_tl(cpu_tmp0, 1);
            tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]);
            tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
            break;
        }
7106
        set_cc_op(s, CC_OP_SARB + ot);
B
bellard 已提交
7107 7108
        if (op != 0) {
            if (mod != 3)
B
bellard 已提交
7109
                gen_op_st_T0_A0(ot + s->mem_index);
B
bellard 已提交
7110
            else
B
bellard 已提交
7111
                gen_op_mov_reg_T0(ot, rm);
B
bellard 已提交
7112 7113
            tcg_gen_mov_tl(cpu_cc_src, cpu_tmp4);
            tcg_gen_movi_tl(cpu_cc_dst, 0);
B
bellard 已提交
7114 7115
        }
        break;
7116 7117 7118 7119 7120 7121 7122 7123 7124 7125 7126 7127 7128 7129 7130 7131 7132 7133 7134 7135
    case 0x1bc: /* bsf / tzcnt */
    case 0x1bd: /* bsr / lzcnt */
        ot = dflag + OT_WORD;
        modrm = cpu_ldub_code(env, s->pc++);
        reg = ((modrm >> 3) & 7) | rex_r;
        gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
        gen_extu(ot, cpu_T[0]);

        /* Note that lzcnt and tzcnt are in different extensions.  */
        if ((prefixes & PREFIX_REPZ)
            && (b & 1
                ? s->cpuid_ext3_features & CPUID_EXT3_ABM
                : s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI1)) {
            int size = 8 << ot;
            tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
            if (b & 1) {
                /* For lzcnt, reduce the target_ulong result by the
                   number of zeros that we expect to find at the top.  */
                gen_helper_clz(cpu_T[0], cpu_T[0]);
                tcg_gen_subi_tl(cpu_T[0], cpu_T[0], TARGET_LONG_BITS - size);
B
bellard 已提交
7136
            } else {
7137 7138 7139 7140 7141
                /* For tzcnt, a zero input must return the operand size:
                   force all bits outside the operand size to 1.  */
                target_ulong mask = (target_ulong)-2 << (size - 1);
                tcg_gen_ori_tl(cpu_T[0], cpu_T[0], mask);
                gen_helper_ctz(cpu_T[0], cpu_T[0]);
B
bellard 已提交
7142
            }
7143 7144 7145 7146 7147 7148 7149 7150 7151 7152 7153 7154 7155 7156 7157 7158 7159 7160 7161 7162 7163 7164 7165
            /* For lzcnt/tzcnt, C and Z bits are defined and are
               related to the result.  */
            gen_op_update1_cc();
            set_cc_op(s, CC_OP_BMILGB + ot);
        } else {
            /* For bsr/bsf, only the Z bit is defined and it is related
               to the input and not the result.  */
            tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
            set_cc_op(s, CC_OP_LOGICB + ot);
            if (b & 1) {
                /* For bsr, return the bit index of the first 1 bit,
                   not the count of leading zeros.  */
                gen_helper_clz(cpu_T[0], cpu_T[0]);
                tcg_gen_xori_tl(cpu_T[0], cpu_T[0], TARGET_LONG_BITS - 1);
            } else {
                gen_helper_ctz(cpu_T[0], cpu_T[0]);
            }
            /* ??? The manual says that the output is undefined when the
               input is zero, but real hardware leaves it unchanged, and
               real programs appear to depend on that.  */
            tcg_gen_movi_tl(cpu_tmp0, 0);
            tcg_gen_movcond_tl(TCG_COND_EQ, cpu_T[0], cpu_cc_dst, cpu_tmp0,
                               cpu_regs[reg], cpu_T[0]);
B
bellard 已提交
7166
        }
7167
        gen_op_mov_reg_T0(ot, reg);
B
bellard 已提交
7168 7169 7170 7171
        break;
        /************************/
        /* bcd */
    case 0x27: /* daa */
B
bellard 已提交
7172 7173
        if (CODE64(s))
            goto illegal_op;
7174
        gen_update_cc_op(s);
7175
        gen_helper_daa(cpu_env);
7176
        set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
7177 7178
        break;
    case 0x2f: /* das */
B
bellard 已提交
7179 7180
        if (CODE64(s))
            goto illegal_op;
7181
        gen_update_cc_op(s);
7182
        gen_helper_das(cpu_env);
7183
        set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
7184 7185
        break;
    case 0x37: /* aaa */
B
bellard 已提交
7186 7187
        if (CODE64(s))
            goto illegal_op;
7188
        gen_update_cc_op(s);
7189
        gen_helper_aaa(cpu_env);
7190
        set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
7191 7192
        break;
    case 0x3f: /* aas */
B
bellard 已提交
7193 7194
        if (CODE64(s))
            goto illegal_op;
7195
        gen_update_cc_op(s);
7196
        gen_helper_aas(cpu_env);
7197
        set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
7198 7199
        break;
    case 0xd4: /* aam */
B
bellard 已提交
7200 7201
        if (CODE64(s))
            goto illegal_op;
7202
        val = cpu_ldub_code(env, s->pc++);
7203 7204 7205
        if (val == 0) {
            gen_exception(s, EXCP00_DIVZ, pc_start - s->cs_base);
        } else {
7206
            gen_helper_aam(cpu_env, tcg_const_i32(val));
7207
            set_cc_op(s, CC_OP_LOGICB);
7208
        }
B
bellard 已提交
7209 7210
        break;
    case 0xd5: /* aad */
B
bellard 已提交
7211 7212
        if (CODE64(s))
            goto illegal_op;
7213
        val = cpu_ldub_code(env, s->pc++);
7214
        gen_helper_aad(cpu_env, tcg_const_i32(val));
7215
        set_cc_op(s, CC_OP_LOGICB);
B
bellard 已提交
7216 7217 7218 7219
        break;
        /************************/
        /* misc */
    case 0x90: /* nop */
7220
        /* XXX: correct lock test for all insn */
R
Richard Henderson 已提交
7221
        if (prefixes & PREFIX_LOCK) {
7222
            goto illegal_op;
R
Richard Henderson 已提交
7223 7224 7225 7226 7227
        }
        /* If REX_B is set, then this is xchg eax, r8d, not a nop.  */
        if (REX_B(s)) {
            goto do_xchg_reg_eax;
        }
T
ths 已提交
7228
        if (prefixes & PREFIX_REPZ) {
7229 7230 7231 7232
            gen_update_cc_op(s);
            gen_jmp_im(pc_start - s->cs_base);
            gen_helper_pause(cpu_env, tcg_const_i32(s->pc - pc_start));
            s->is_jmp = DISAS_TB_JUMP;
T
ths 已提交
7233
        }
B
bellard 已提交
7234 7235
        break;
    case 0x9b: /* fwait */
7236
        if ((s->flags & (HF_MP_MASK | HF_TS_MASK)) ==
B
bellard 已提交
7237 7238
            (HF_MP_MASK | HF_TS_MASK)) {
            gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
B
bellard 已提交
7239
        } else {
7240
            gen_update_cc_op(s);
B
bellard 已提交
7241
            gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
7242
            gen_helper_fwait(cpu_env);
B
bellard 已提交
7243
        }
B
bellard 已提交
7244 7245 7246 7247 7248
        break;
    case 0xcc: /* int3 */
        gen_interrupt(s, EXCP03_INT3, pc_start - s->cs_base, s->pc - s->cs_base);
        break;
    case 0xcd: /* int N */
7249
        val = cpu_ldub_code(env, s->pc++);
7250
        if (s->vm86 && s->iopl != 3) {
7251
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7252 7253 7254
        } else {
            gen_interrupt(s, val, pc_start - s->cs_base, s->pc - s->cs_base);
        }
B
bellard 已提交
7255 7256
        break;
    case 0xce: /* into */
B
bellard 已提交
7257 7258
        if (CODE64(s))
            goto illegal_op;
7259
        gen_update_cc_op(s);
7260
        gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
7261
        gen_helper_into(cpu_env, tcg_const_i32(s->pc - pc_start));
B
bellard 已提交
7262
        break;
A
aurel32 已提交
7263
#ifdef WANT_ICEBP
B
bellard 已提交
7264
    case 0xf1: /* icebp (undocumented, exits to external debugger) */
B
bellard 已提交
7265
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_ICEBP);
7266
#if 1
B
bellard 已提交
7267
        gen_debug(s, pc_start - s->cs_base);
7268 7269
#else
        /* start debug */
7270
        tb_flush(env);
7271
        qemu_set_log(CPU_LOG_INT | CPU_LOG_TB_IN_ASM);
7272
#endif
B
bellard 已提交
7273
        break;
A
aurel32 已提交
7274
#endif
B
bellard 已提交
7275 7276 7277
    case 0xfa: /* cli */
        if (!s->vm86) {
            if (s->cpl <= s->iopl) {
7278
                gen_helper_cli(cpu_env);
B
bellard 已提交
7279 7280 7281 7282 7283
            } else {
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
            }
        } else {
            if (s->iopl == 3) {
7284
                gen_helper_cli(cpu_env);
B
bellard 已提交
7285 7286 7287 7288 7289 7290 7291 7292 7293
            } else {
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
            }
        }
        break;
    case 0xfb: /* sti */
        if (!s->vm86) {
            if (s->cpl <= s->iopl) {
            gen_sti:
7294
                gen_helper_sti(cpu_env);
B
bellard 已提交
7295
                /* interruptions are enabled only the first insn after sti */
7296 7297 7298
                /* If several instructions disable interrupts, only the
                   _first_ does it */
                if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
7299
                    gen_helper_set_inhibit_irq(cpu_env);
B
bellard 已提交
7300
                /* give a chance to handle pending irqs */
B
bellard 已提交
7301
                gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
7302 7303 7304 7305 7306 7307 7308 7309 7310 7311 7312 7313 7314
                gen_eob(s);
            } else {
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
            }
        } else {
            if (s->iopl == 3) {
                goto gen_sti;
            } else {
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
            }
        }
        break;
    case 0x62: /* bound */
B
bellard 已提交
7315 7316
        if (CODE64(s))
            goto illegal_op;
B
bellard 已提交
7317
        ot = dflag ? OT_LONG : OT_WORD;
7318
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
7319 7320 7321 7322
        reg = (modrm >> 3) & 7;
        mod = (modrm >> 6) & 3;
        if (mod == 3)
            goto illegal_op;
B
bellard 已提交
7323
        gen_op_mov_TN_reg(ot, 0, reg);
7324
        gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
7325
        gen_jmp_im(pc_start - s->cs_base);
7326
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
B
Blue Swirl 已提交
7327 7328 7329 7330 7331
        if (ot == OT_WORD) {
            gen_helper_boundw(cpu_env, cpu_A0, cpu_tmp2_i32);
        } else {
            gen_helper_boundl(cpu_env, cpu_A0, cpu_tmp2_i32);
        }
B
bellard 已提交
7332 7333
        break;
    case 0x1c8 ... 0x1cf: /* bswap reg */
B
bellard 已提交
7334 7335 7336
        reg = (b & 7) | REX_B(s);
#ifdef TARGET_X86_64
        if (dflag == 2) {
B
bellard 已提交
7337
            gen_op_mov_TN_reg(OT_QUAD, 0, reg);
A
aurel32 已提交
7338
            tcg_gen_bswap64_i64(cpu_T[0], cpu_T[0]);
B
bellard 已提交
7339
            gen_op_mov_reg_T0(OT_QUAD, reg);
7340
        } else
7341
#endif
B
bellard 已提交
7342 7343
        {
            gen_op_mov_TN_reg(OT_LONG, 0, reg);
7344 7345
            tcg_gen_ext32u_tl(cpu_T[0], cpu_T[0]);
            tcg_gen_bswap32_tl(cpu_T[0], cpu_T[0]);
B
bellard 已提交
7346
            gen_op_mov_reg_T0(OT_LONG, reg);
B
bellard 已提交
7347
        }
B
bellard 已提交
7348 7349
        break;
    case 0xd6: /* salc */
B
bellard 已提交
7350 7351
        if (CODE64(s))
            goto illegal_op;
7352
        gen_compute_eflags_c(s, cpu_T[0]);
7353 7354
        tcg_gen_neg_tl(cpu_T[0], cpu_T[0]);
        gen_op_mov_reg_T0(OT_BYTE, R_EAX);
B
bellard 已提交
7355 7356 7357 7358 7359
        break;
    case 0xe0: /* loopnz */
    case 0xe1: /* loopz */
    case 0xe2: /* loop */
    case 0xe3: /* jecxz */
B
bellard 已提交
7360
        {
7361
            int l1, l2, l3;
B
bellard 已提交
7362

7363
            tval = (int8_t)insn_get(env, s, OT_BYTE);
B
bellard 已提交
7364 7365 7366 7367
            next_eip = s->pc - s->cs_base;
            tval += next_eip;
            if (s->dflag == 0)
                tval &= 0xffff;
7368

B
bellard 已提交
7369 7370
            l1 = gen_new_label();
            l2 = gen_new_label();
7371
            l3 = gen_new_label();
B
bellard 已提交
7372
            b &= 3;
7373 7374 7375 7376 7377
            switch(b) {
            case 0: /* loopnz */
            case 1: /* loopz */
                gen_op_add_reg_im(s->aflag, R_ECX, -1);
                gen_op_jz_ecx(s->aflag, l3);
7378
                gen_jcc1(s, (JCC_Z << 1) | (b ^ 1), l1);
7379 7380 7381 7382 7383 7384 7385 7386 7387
                break;
            case 2: /* loop */
                gen_op_add_reg_im(s->aflag, R_ECX, -1);
                gen_op_jnz_ecx(s->aflag, l1);
                break;
            default:
            case 3: /* jcxz */
                gen_op_jz_ecx(s->aflag, l1);
                break;
B
bellard 已提交
7388 7389
            }

7390
            gen_set_label(l3);
B
bellard 已提交
7391
            gen_jmp_im(next_eip);
7392
            tcg_gen_br(l2);
7393

B
bellard 已提交
7394 7395 7396 7397 7398
            gen_set_label(l1);
            gen_jmp_im(tval);
            gen_set_label(l2);
            gen_eob(s);
        }
B
bellard 已提交
7399 7400 7401 7402 7403 7404
        break;
    case 0x130: /* wrmsr */
    case 0x132: /* rdmsr */
        if (s->cpl != 0) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
7405
            gen_update_cc_op(s);
B
bellard 已提交
7406
            gen_jmp_im(pc_start - s->cs_base);
T
ths 已提交
7407
            if (b & 2) {
B
Blue Swirl 已提交
7408
                gen_helper_rdmsr(cpu_env);
T
ths 已提交
7409
            } else {
B
Blue Swirl 已提交
7410
                gen_helper_wrmsr(cpu_env);
T
ths 已提交
7411
            }
B
bellard 已提交
7412 7413 7414
        }
        break;
    case 0x131: /* rdtsc */
7415
        gen_update_cc_op(s);
B
bellard 已提交
7416
        gen_jmp_im(pc_start - s->cs_base);
P
pbrook 已提交
7417 7418
        if (use_icount)
            gen_io_start();
B
Blue Swirl 已提交
7419
        gen_helper_rdtsc(cpu_env);
P
pbrook 已提交
7420 7421 7422 7423
        if (use_icount) {
            gen_io_end();
            gen_jmp(s, s->pc - s->cs_base);
        }
B
bellard 已提交
7424
        break;
7425
    case 0x133: /* rdpmc */
7426
        gen_update_cc_op(s);
7427
        gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
7428
        gen_helper_rdpmc(cpu_env);
7429
        break;
7430
    case 0x134: /* sysenter */
7431
        /* For Intel SYSENTER is valid on 64-bit */
7432
        if (CODE64(s) && env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1)
B
bellard 已提交
7433
            goto illegal_op;
7434 7435 7436
        if (!s->pe) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
J
Jun Koi 已提交
7437
            gen_update_cc_op(s);
B
bellard 已提交
7438
            gen_jmp_im(pc_start - s->cs_base);
7439
            gen_helper_sysenter(cpu_env);
7440 7441 7442 7443
            gen_eob(s);
        }
        break;
    case 0x135: /* sysexit */
7444
        /* For Intel SYSEXIT is valid on 64-bit */
7445
        if (CODE64(s) && env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1)
B
bellard 已提交
7446
            goto illegal_op;
7447 7448 7449
        if (!s->pe) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
J
Jun Koi 已提交
7450
            gen_update_cc_op(s);
B
bellard 已提交
7451
            gen_jmp_im(pc_start - s->cs_base);
7452
            gen_helper_sysexit(cpu_env, tcg_const_i32(dflag));
7453 7454 7455
            gen_eob(s);
        }
        break;
B
bellard 已提交
7456 7457 7458
#ifdef TARGET_X86_64
    case 0x105: /* syscall */
        /* XXX: is it usable in real mode ? */
J
Jun Koi 已提交
7459
        gen_update_cc_op(s);
B
bellard 已提交
7460
        gen_jmp_im(pc_start - s->cs_base);
7461
        gen_helper_syscall(cpu_env, tcg_const_i32(s->pc - pc_start));
B
bellard 已提交
7462 7463 7464 7465 7466 7467
        gen_eob(s);
        break;
    case 0x107: /* sysret */
        if (!s->pe) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
J
Jun Koi 已提交
7468
            gen_update_cc_op(s);
B
bellard 已提交
7469
            gen_jmp_im(pc_start - s->cs_base);
7470
            gen_helper_sysret(cpu_env, tcg_const_i32(s->dflag));
7471
            /* condition codes are modified only in long mode */
7472 7473 7474
            if (s->lma) {
                set_cc_op(s, CC_OP_EFLAGS);
            }
B
bellard 已提交
7475 7476 7477 7478
            gen_eob(s);
        }
        break;
#endif
B
bellard 已提交
7479
    case 0x1a2: /* cpuid */
7480
        gen_update_cc_op(s);
B
bellard 已提交
7481
        gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
7482
        gen_helper_cpuid(cpu_env);
B
bellard 已提交
7483 7484 7485 7486 7487
        break;
    case 0xf4: /* hlt */
        if (s->cpl != 0) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
7488
            gen_update_cc_op(s);
7489
            gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
7490
            gen_helper_hlt(cpu_env, tcg_const_i32(s->pc - pc_start));
J
Jun Koi 已提交
7491
            s->is_jmp = DISAS_TB_JUMP;
B
bellard 已提交
7492 7493 7494
        }
        break;
    case 0x100:
7495
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
7496 7497 7498 7499
        mod = (modrm >> 6) & 3;
        op = (modrm >> 3) & 7;
        switch(op) {
        case 0: /* sldt */
7500 7501
            if (!s->pe || s->vm86)
                goto illegal_op;
B
bellard 已提交
7502
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_LDTR_READ);
B
bellard 已提交
7503
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,ldt.selector));
B
bellard 已提交
7504 7505 7506
            ot = OT_WORD;
            if (mod == 3)
                ot += s->dflag;
7507
            gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 1);
B
bellard 已提交
7508 7509
            break;
        case 2: /* lldt */
7510 7511
            if (!s->pe || s->vm86)
                goto illegal_op;
B
bellard 已提交
7512 7513 7514
            if (s->cpl != 0) {
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
            } else {
B
bellard 已提交
7515
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_LDTR_WRITE);
7516
                gen_ldst_modrm(env, s, modrm, OT_WORD, OR_TMP0, 0);
B
bellard 已提交
7517
                gen_jmp_im(pc_start - s->cs_base);
7518
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
7519
                gen_helper_lldt(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
7520 7521 7522
            }
            break;
        case 1: /* str */
7523 7524
            if (!s->pe || s->vm86)
                goto illegal_op;
B
bellard 已提交
7525
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_TR_READ);
B
bellard 已提交
7526
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,tr.selector));
B
bellard 已提交
7527 7528 7529
            ot = OT_WORD;
            if (mod == 3)
                ot += s->dflag;
7530
            gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 1);
B
bellard 已提交
7531 7532
            break;
        case 3: /* ltr */
7533 7534
            if (!s->pe || s->vm86)
                goto illegal_op;
B
bellard 已提交
7535 7536 7537
            if (s->cpl != 0) {
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
            } else {
B
bellard 已提交
7538
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_TR_WRITE);
7539
                gen_ldst_modrm(env, s, modrm, OT_WORD, OR_TMP0, 0);
B
bellard 已提交
7540
                gen_jmp_im(pc_start - s->cs_base);
7541
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
7542
                gen_helper_ltr(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
7543 7544 7545 7546
            }
            break;
        case 4: /* verr */
        case 5: /* verw */
7547 7548
            if (!s->pe || s->vm86)
                goto illegal_op;
7549
            gen_ldst_modrm(env, s, modrm, OT_WORD, OR_TMP0, 0);
7550
            gen_update_cc_op(s);
7551 7552 7553 7554 7555
            if (op == 4) {
                gen_helper_verr(cpu_env, cpu_T[0]);
            } else {
                gen_helper_verw(cpu_env, cpu_T[0]);
            }
7556
            set_cc_op(s, CC_OP_EFLAGS);
7557
            break;
B
bellard 已提交
7558 7559 7560 7561 7562
        default:
            goto illegal_op;
        }
        break;
    case 0x101:
7563
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
7564 7565
        mod = (modrm >> 6) & 3;
        op = (modrm >> 3) & 7;
B
bellard 已提交
7566
        rm = modrm & 7;
B
bellard 已提交
7567 7568 7569 7570
        switch(op) {
        case 0: /* sgdt */
            if (mod == 3)
                goto illegal_op;
B
bellard 已提交
7571
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_GDTR_READ);
7572
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
7573
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, gdt.limit));
B
bellard 已提交
7574
            gen_op_st_T0_A0(OT_WORD + s->mem_index);
7575
            gen_add_A0_im(s, 2);
B
bellard 已提交
7576
            tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, gdt.base));
B
bellard 已提交
7577 7578
            if (!s->dflag)
                gen_op_andl_T0_im(0xffffff);
B
bellard 已提交
7579
            gen_op_st_T0_A0(CODE64(s) + OT_LONG + s->mem_index);
B
bellard 已提交
7580
            break;
B
bellard 已提交
7581 7582 7583 7584 7585 7586 7587
        case 1:
            if (mod == 3) {
                switch (rm) {
                case 0: /* monitor */
                    if (!(s->cpuid_ext_features & CPUID_EXT_MONITOR) ||
                        s->cpl != 0)
                        goto illegal_op;
7588
                    gen_update_cc_op(s);
B
bellard 已提交
7589 7590 7591
                    gen_jmp_im(pc_start - s->cs_base);
#ifdef TARGET_X86_64
                    if (s->aflag == 2) {
7592
                        gen_op_movq_A0_reg(R_EAX);
7593
                    } else
B
bellard 已提交
7594 7595
#endif
                    {
7596
                        gen_op_movl_A0_reg(R_EAX);
B
bellard 已提交
7597 7598 7599 7600
                        if (s->aflag == 0)
                            gen_op_andl_A0_ffff();
                    }
                    gen_add_A0_ds_seg(s);
B
Blue Swirl 已提交
7601
                    gen_helper_monitor(cpu_env, cpu_A0);
B
bellard 已提交
7602 7603 7604 7605 7606
                    break;
                case 1: /* mwait */
                    if (!(s->cpuid_ext_features & CPUID_EXT_MONITOR) ||
                        s->cpl != 0)
                        goto illegal_op;
J
Jun Koi 已提交
7607
                    gen_update_cc_op(s);
7608
                    gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
7609
                    gen_helper_mwait(cpu_env, tcg_const_i32(s->pc - pc_start));
B
bellard 已提交
7610 7611
                    gen_eob(s);
                    break;
H
H. Peter Anvin 已提交
7612 7613 7614 7615 7616 7617 7618 7619 7620 7621 7622 7623 7624 7625 7626 7627 7628 7629
                case 2: /* clac */
                    if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_SMAP) ||
                        s->cpl != 0) {
                        goto illegal_op;
                    }
                    gen_helper_clac(cpu_env);
                    gen_jmp_im(s->pc - s->cs_base);
                    gen_eob(s);
                    break;
                case 3: /* stac */
                    if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_SMAP) ||
                        s->cpl != 0) {
                        goto illegal_op;
                    }
                    gen_helper_stac(cpu_env);
                    gen_jmp_im(s->pc - s->cs_base);
                    gen_eob(s);
                    break;
B
bellard 已提交
7630 7631 7632 7633
                default:
                    goto illegal_op;
                }
            } else { /* sidt */
B
bellard 已提交
7634
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_IDTR_READ);
7635
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
7636
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, idt.limit));
B
bellard 已提交
7637
                gen_op_st_T0_A0(OT_WORD + s->mem_index);
B
bellard 已提交
7638
                gen_add_A0_im(s, 2);
B
bellard 已提交
7639
                tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, idt.base));
B
bellard 已提交
7640 7641
                if (!s->dflag)
                    gen_op_andl_T0_im(0xffffff);
B
bellard 已提交
7642
                gen_op_st_T0_A0(CODE64(s) + OT_LONG + s->mem_index);
B
bellard 已提交
7643 7644
            }
            break;
B
bellard 已提交
7645 7646
        case 2: /* lgdt */
        case 3: /* lidt */
T
ths 已提交
7647
            if (mod == 3) {
7648
                gen_update_cc_op(s);
B
bellard 已提交
7649
                gen_jmp_im(pc_start - s->cs_base);
T
ths 已提交
7650 7651
                switch(rm) {
                case 0: /* VMRUN */
B
bellard 已提交
7652 7653 7654 7655
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
                        goto illegal_op;
                    if (s->cpl != 0) {
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
T
ths 已提交
7656
                        break;
B
bellard 已提交
7657
                    } else {
B
Blue Swirl 已提交
7658
                        gen_helper_vmrun(cpu_env, tcg_const_i32(s->aflag),
P
pbrook 已提交
7659
                                         tcg_const_i32(s->pc - pc_start));
7660
                        tcg_gen_exit_tb(0);
J
Jun Koi 已提交
7661
                        s->is_jmp = DISAS_TB_JUMP;
B
bellard 已提交
7662
                    }
T
ths 已提交
7663 7664
                    break;
                case 1: /* VMMCALL */
B
bellard 已提交
7665 7666
                    if (!(s->flags & HF_SVME_MASK))
                        goto illegal_op;
B
Blue Swirl 已提交
7667
                    gen_helper_vmmcall(cpu_env);
T
ths 已提交
7668 7669
                    break;
                case 2: /* VMLOAD */
B
bellard 已提交
7670 7671 7672 7673 7674 7675
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
                        goto illegal_op;
                    if (s->cpl != 0) {
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
                        break;
                    } else {
B
Blue Swirl 已提交
7676
                        gen_helper_vmload(cpu_env, tcg_const_i32(s->aflag));
B
bellard 已提交
7677
                    }
T
ths 已提交
7678 7679
                    break;
                case 3: /* VMSAVE */
B
bellard 已提交
7680 7681 7682 7683 7684 7685
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
                        goto illegal_op;
                    if (s->cpl != 0) {
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
                        break;
                    } else {
B
Blue Swirl 已提交
7686
                        gen_helper_vmsave(cpu_env, tcg_const_i32(s->aflag));
B
bellard 已提交
7687
                    }
T
ths 已提交
7688 7689
                    break;
                case 4: /* STGI */
B
bellard 已提交
7690 7691 7692 7693 7694 7695 7696 7697
                    if ((!(s->flags & HF_SVME_MASK) &&
                         !(s->cpuid_ext3_features & CPUID_EXT3_SKINIT)) || 
                        !s->pe)
                        goto illegal_op;
                    if (s->cpl != 0) {
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
                        break;
                    } else {
B
Blue Swirl 已提交
7698
                        gen_helper_stgi(cpu_env);
B
bellard 已提交
7699
                    }
T
ths 已提交
7700 7701
                    break;
                case 5: /* CLGI */
B
bellard 已提交
7702 7703 7704 7705 7706 7707
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
                        goto illegal_op;
                    if (s->cpl != 0) {
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
                        break;
                    } else {
B
Blue Swirl 已提交
7708
                        gen_helper_clgi(cpu_env);
B
bellard 已提交
7709
                    }
T
ths 已提交
7710 7711
                    break;
                case 6: /* SKINIT */
B
bellard 已提交
7712 7713 7714 7715
                    if ((!(s->flags & HF_SVME_MASK) && 
                         !(s->cpuid_ext3_features & CPUID_EXT3_SKINIT)) || 
                        !s->pe)
                        goto illegal_op;
B
Blue Swirl 已提交
7716
                    gen_helper_skinit(cpu_env);
T
ths 已提交
7717 7718
                    break;
                case 7: /* INVLPGA */
B
bellard 已提交
7719 7720 7721 7722 7723 7724
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
                        goto illegal_op;
                    if (s->cpl != 0) {
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
                        break;
                    } else {
B
Blue Swirl 已提交
7725
                        gen_helper_invlpga(cpu_env, tcg_const_i32(s->aflag));
B
bellard 已提交
7726
                    }
T
ths 已提交
7727 7728 7729 7730 7731
                    break;
                default:
                    goto illegal_op;
                }
            } else if (s->cpl != 0) {
B
bellard 已提交
7732 7733
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
            } else {
B
bellard 已提交
7734 7735
                gen_svm_check_intercept(s, pc_start,
                                        op==2 ? SVM_EXIT_GDTR_WRITE : SVM_EXIT_IDTR_WRITE);
7736
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
7737
                gen_op_ld_T1_A0(OT_WORD + s->mem_index);
7738
                gen_add_A0_im(s, 2);
B
bellard 已提交
7739
                gen_op_ld_T0_A0(CODE64(s) + OT_LONG + s->mem_index);
B
bellard 已提交
7740 7741 7742
                if (!s->dflag)
                    gen_op_andl_T0_im(0xffffff);
                if (op == 2) {
B
bellard 已提交
7743 7744
                    tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,gdt.base));
                    tcg_gen_st32_tl(cpu_T[1], cpu_env, offsetof(CPUX86State,gdt.limit));
B
bellard 已提交
7745
                } else {
B
bellard 已提交
7746 7747
                    tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,idt.base));
                    tcg_gen_st32_tl(cpu_T[1], cpu_env, offsetof(CPUX86State,idt.limit));
B
bellard 已提交
7748 7749 7750 7751
                }
            }
            break;
        case 4: /* smsw */
B
bellard 已提交
7752
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_READ_CR0);
7753
#if defined TARGET_X86_64 && defined HOST_WORDS_BIGENDIAN
7754 7755
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,cr[0]) + 4);
#else
B
bellard 已提交
7756
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,cr[0]));
7757
#endif
7758
            gen_ldst_modrm(env, s, modrm, OT_WORD, OR_TMP0, 1);
B
bellard 已提交
7759 7760 7761 7762 7763
            break;
        case 6: /* lmsw */
            if (s->cpl != 0) {
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
            } else {
B
bellard 已提交
7764
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_CR0);
7765
                gen_ldst_modrm(env, s, modrm, OT_WORD, OR_TMP0, 0);
B
Blue Swirl 已提交
7766
                gen_helper_lmsw(cpu_env, cpu_T[0]);
B
bellard 已提交
7767
                gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
7768
                gen_eob(s);
B
bellard 已提交
7769 7770
            }
            break;
A
Andre Przywara 已提交
7771 7772 7773 7774 7775
        case 7:
            if (mod != 3) { /* invlpg */
                if (s->cpl != 0) {
                    gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
                } else {
7776
                    gen_update_cc_op(s);
A
Andre Przywara 已提交
7777
                    gen_jmp_im(pc_start - s->cs_base);
7778
                    gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
Blue Swirl 已提交
7779
                    gen_helper_invlpg(cpu_env, cpu_A0);
A
Andre Przywara 已提交
7780 7781 7782
                    gen_jmp_im(s->pc - s->cs_base);
                    gen_eob(s);
                }
B
bellard 已提交
7783
            } else {
A
Andre Przywara 已提交
7784 7785
                switch (rm) {
                case 0: /* swapgs */
B
bellard 已提交
7786
#ifdef TARGET_X86_64
A
Andre Przywara 已提交
7787 7788 7789 7790 7791 7792 7793 7794 7795 7796 7797 7798 7799
                    if (CODE64(s)) {
                        if (s->cpl != 0) {
                            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
                        } else {
                            tcg_gen_ld_tl(cpu_T[0], cpu_env,
                                offsetof(CPUX86State,segs[R_GS].base));
                            tcg_gen_ld_tl(cpu_T[1], cpu_env,
                                offsetof(CPUX86State,kernelgsbase));
                            tcg_gen_st_tl(cpu_T[1], cpu_env,
                                offsetof(CPUX86State,segs[R_GS].base));
                            tcg_gen_st_tl(cpu_T[0], cpu_env,
                                offsetof(CPUX86State,kernelgsbase));
                        }
7800
                    } else
B
bellard 已提交
7801 7802 7803 7804
#endif
                    {
                        goto illegal_op;
                    }
A
Andre Przywara 已提交
7805 7806 7807 7808
                    break;
                case 1: /* rdtscp */
                    if (!(s->cpuid_ext2_features & CPUID_EXT2_RDTSCP))
                        goto illegal_op;
7809
                    gen_update_cc_op(s);
B
bellard 已提交
7810
                    gen_jmp_im(pc_start - s->cs_base);
A
Andre Przywara 已提交
7811 7812
                    if (use_icount)
                        gen_io_start();
B
Blue Swirl 已提交
7813
                    gen_helper_rdtscp(cpu_env);
A
Andre Przywara 已提交
7814 7815 7816 7817 7818 7819 7820
                    if (use_icount) {
                        gen_io_end();
                        gen_jmp(s, s->pc - s->cs_base);
                    }
                    break;
                default:
                    goto illegal_op;
B
bellard 已提交
7821
                }
B
bellard 已提交
7822 7823 7824 7825 7826 7827
            }
            break;
        default:
            goto illegal_op;
        }
        break;
7828 7829 7830 7831 7832
    case 0x108: /* invd */
    case 0x109: /* wbinvd */
        if (s->cpl != 0) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
B
bellard 已提交
7833
            gen_svm_check_intercept(s, pc_start, (b & 2) ? SVM_EXIT_INVD : SVM_EXIT_WBINVD);
7834 7835 7836
            /* nothing to do */
        }
        break;
B
bellard 已提交
7837 7838 7839 7840 7841 7842 7843
    case 0x63: /* arpl or movslS (x86_64) */
#ifdef TARGET_X86_64
        if (CODE64(s)) {
            int d_ot;
            /* d_ot is the size of destination */
            d_ot = dflag + OT_WORD;

7844
            modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
7845 7846 7847
            reg = ((modrm >> 3) & 7) | rex_r;
            mod = (modrm >> 6) & 3;
            rm = (modrm & 7) | REX_B(s);
7848

B
bellard 已提交
7849
            if (mod == 3) {
B
bellard 已提交
7850
                gen_op_mov_TN_reg(OT_LONG, 0, rm);
B
bellard 已提交
7851 7852
                /* sign extend */
                if (d_ot == OT_QUAD)
B
bellard 已提交
7853
                    tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
B
bellard 已提交
7854
                gen_op_mov_reg_T0(d_ot, reg);
B
bellard 已提交
7855
            } else {
7856
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
7857
                if (d_ot == OT_QUAD) {
B
bellard 已提交
7858
                    gen_op_lds_T0_A0(OT_LONG + s->mem_index);
B
bellard 已提交
7859
                } else {
B
bellard 已提交
7860
                    gen_op_ld_T0_A0(OT_LONG + s->mem_index);
B
bellard 已提交
7861
                }
B
bellard 已提交
7862
                gen_op_mov_reg_T0(d_ot, reg);
B
bellard 已提交
7863
            }
7864
        } else
B
bellard 已提交
7865 7866
#endif
        {
7867
            int label1;
L
Laurent Desnogues 已提交
7868
            TCGv t0, t1, t2, a0;
7869

B
bellard 已提交
7870 7871
            if (!s->pe || s->vm86)
                goto illegal_op;
P
pbrook 已提交
7872 7873 7874
            t0 = tcg_temp_local_new();
            t1 = tcg_temp_local_new();
            t2 = tcg_temp_local_new();
7875
            ot = OT_WORD;
7876
            modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
7877 7878 7879 7880
            reg = (modrm >> 3) & 7;
            mod = (modrm >> 6) & 3;
            rm = modrm & 7;
            if (mod != 3) {
7881
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
7882
                gen_op_ld_v(ot + s->mem_index, t0, cpu_A0);
L
Laurent Desnogues 已提交
7883 7884
                a0 = tcg_temp_local_new();
                tcg_gen_mov_tl(a0, cpu_A0);
B
bellard 已提交
7885
            } else {
7886
                gen_op_mov_v_reg(ot, t0, rm);
L
Laurent Desnogues 已提交
7887
                TCGV_UNUSED(a0);
B
bellard 已提交
7888
            }
7889 7890 7891 7892
            gen_op_mov_v_reg(ot, t1, reg);
            tcg_gen_andi_tl(cpu_tmp0, t0, 3);
            tcg_gen_andi_tl(t1, t1, 3);
            tcg_gen_movi_tl(t2, 0);
7893
            label1 = gen_new_label();
7894 7895 7896 7897
            tcg_gen_brcond_tl(TCG_COND_GE, cpu_tmp0, t1, label1);
            tcg_gen_andi_tl(t0, t0, ~3);
            tcg_gen_or_tl(t0, t0, t1);
            tcg_gen_movi_tl(t2, CC_Z);
7898
            gen_set_label(label1);
B
bellard 已提交
7899
            if (mod != 3) {
L
Laurent Desnogues 已提交
7900 7901 7902
                gen_op_st_v(ot + s->mem_index, t0, a0);
                tcg_temp_free(a0);
           } else {
7903
                gen_op_mov_reg_v(ot, rm, t0);
B
bellard 已提交
7904
            }
7905
            gen_compute_eflags(s);
7906
            tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~CC_Z);
7907 7908 7909 7910
            tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t2);
            tcg_temp_free(t0);
            tcg_temp_free(t1);
            tcg_temp_free(t2);
7911 7912
        }
        break;
B
bellard 已提交
7913 7914
    case 0x102: /* lar */
    case 0x103: /* lsl */
7915 7916
        {
            int label1;
7917
            TCGv t0;
7918 7919 7920
            if (!s->pe || s->vm86)
                goto illegal_op;
            ot = dflag ? OT_LONG : OT_WORD;
7921
            modrm = cpu_ldub_code(env, s->pc++);
7922
            reg = ((modrm >> 3) & 7) | rex_r;
7923
            gen_ldst_modrm(env, s, modrm, OT_WORD, OR_TMP0, 0);
P
pbrook 已提交
7924
            t0 = tcg_temp_local_new();
7925
            gen_update_cc_op(s);
7926 7927 7928 7929 7930
            if (b == 0x102) {
                gen_helper_lar(t0, cpu_env, cpu_T[0]);
            } else {
                gen_helper_lsl(t0, cpu_env, cpu_T[0]);
            }
7931 7932
            tcg_gen_andi_tl(cpu_tmp0, cpu_cc_src, CC_Z);
            label1 = gen_new_label();
P
pbrook 已提交
7933
            tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_tmp0, 0, label1);
7934
            gen_op_mov_reg_v(ot, reg, t0);
7935
            gen_set_label(label1);
7936
            set_cc_op(s, CC_OP_EFLAGS);
7937
            tcg_temp_free(t0);
7938
        }
B
bellard 已提交
7939 7940
        break;
    case 0x118:
7941
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
7942 7943 7944 7945 7946 7947 7948 7949 7950
        mod = (modrm >> 6) & 3;
        op = (modrm >> 3) & 7;
        switch(op) {
        case 0: /* prefetchnta */
        case 1: /* prefetchnt0 */
        case 2: /* prefetchnt0 */
        case 3: /* prefetchnt0 */
            if (mod == 3)
                goto illegal_op;
7951
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
7952 7953
            /* nothing more to do */
            break;
B
bellard 已提交
7954
        default: /* nop (multi byte) */
7955
            gen_nop_modrm(env, s, modrm);
B
bellard 已提交
7956
            break;
B
bellard 已提交
7957 7958
        }
        break;
B
bellard 已提交
7959
    case 0x119 ... 0x11f: /* nop (multi byte) */
7960 7961
        modrm = cpu_ldub_code(env, s->pc++);
        gen_nop_modrm(env, s, modrm);
B
bellard 已提交
7962
        break;
B
bellard 已提交
7963 7964 7965 7966 7967
    case 0x120: /* mov reg, crN */
    case 0x122: /* mov crN, reg */
        if (s->cpl != 0) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
7968
            modrm = cpu_ldub_code(env, s->pc++);
7969 7970 7971 7972 7973
            /* Ignore the mod bits (assume (modrm&0xc0)==0xc0).
             * AMD documentation (24594.pdf) and testing of
             * intel 386 and 486 processors all show that the mod bits
             * are assumed to be 1's, regardless of actual values.
             */
B
bellard 已提交
7974 7975 7976 7977 7978 7979
            rm = (modrm & 7) | REX_B(s);
            reg = ((modrm >> 3) & 7) | rex_r;
            if (CODE64(s))
                ot = OT_QUAD;
            else
                ot = OT_LONG;
7980 7981 7982 7983
            if ((prefixes & PREFIX_LOCK) && (reg == 0) &&
                (s->cpuid_ext3_features & CPUID_EXT3_CR8LEG)) {
                reg = 8;
            }
B
bellard 已提交
7984 7985 7986 7987 7988
            switch(reg) {
            case 0:
            case 2:
            case 3:
            case 4:
B
bellard 已提交
7989
            case 8:
7990
                gen_update_cc_op(s);
B
bellard 已提交
7991
                gen_jmp_im(pc_start - s->cs_base);
B
bellard 已提交
7992
                if (b & 2) {
B
bellard 已提交
7993
                    gen_op_mov_TN_reg(ot, 0, rm);
B
Blue Swirl 已提交
7994 7995
                    gen_helper_write_crN(cpu_env, tcg_const_i32(reg),
                                         cpu_T[0]);
B
bellard 已提交
7996
                    gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
7997 7998
                    gen_eob(s);
                } else {
B
Blue Swirl 已提交
7999
                    gen_helper_read_crN(cpu_T[0], cpu_env, tcg_const_i32(reg));
B
bellard 已提交
8000
                    gen_op_mov_reg_T0(ot, rm);
B
bellard 已提交
8001 8002 8003 8004 8005 8006 8007 8008 8009 8010 8011 8012
                }
                break;
            default:
                goto illegal_op;
            }
        }
        break;
    case 0x121: /* mov reg, drN */
    case 0x123: /* mov drN, reg */
        if (s->cpl != 0) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
8013
            modrm = cpu_ldub_code(env, s->pc++);
8014 8015 8016 8017 8018
            /* Ignore the mod bits (assume (modrm&0xc0)==0xc0).
             * AMD documentation (24594.pdf) and testing of
             * intel 386 and 486 processors all show that the mod bits
             * are assumed to be 1's, regardless of actual values.
             */
B
bellard 已提交
8019 8020 8021 8022 8023 8024
            rm = (modrm & 7) | REX_B(s);
            reg = ((modrm >> 3) & 7) | rex_r;
            if (CODE64(s))
                ot = OT_QUAD;
            else
                ot = OT_LONG;
B
bellard 已提交
8025
            /* XXX: do it dynamically with CR4.DE bit */
B
bellard 已提交
8026
            if (reg == 4 || reg == 5 || reg >= 8)
B
bellard 已提交
8027 8028
                goto illegal_op;
            if (b & 2) {
T
ths 已提交
8029
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_DR0 + reg);
B
bellard 已提交
8030
                gen_op_mov_TN_reg(ot, 0, rm);
B
Blue Swirl 已提交
8031
                gen_helper_movl_drN_T0(cpu_env, tcg_const_i32(reg), cpu_T[0]);
B
bellard 已提交
8032
                gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
8033 8034
                gen_eob(s);
            } else {
T
ths 已提交
8035
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_READ_DR0 + reg);
B
bellard 已提交
8036
                tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,dr[reg]));
B
bellard 已提交
8037
                gen_op_mov_reg_T0(ot, rm);
B
bellard 已提交
8038 8039 8040 8041 8042 8043 8044
            }
        }
        break;
    case 0x106: /* clts */
        if (s->cpl != 0) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
T
ths 已提交
8045
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_CR0);
8046
            gen_helper_clts(cpu_env);
B
bellard 已提交
8047
            /* abort block because static cpu state changed */
B
bellard 已提交
8048
            gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
8049
            gen_eob(s);
B
bellard 已提交
8050 8051
        }
        break;
B
balrog 已提交
8052
    /* MMX/3DNow!/SSE/SSE2/SSE3/SSSE3/SSE4 support */
B
bellard 已提交
8053 8054
    case 0x1c3: /* MOVNTI reg, mem */
        if (!(s->cpuid_features & CPUID_SSE2))
B
bellard 已提交
8055
            goto illegal_op;
B
bellard 已提交
8056
        ot = s->dflag == 2 ? OT_QUAD : OT_LONG;
8057
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
8058 8059 8060 8061 8062
        mod = (modrm >> 6) & 3;
        if (mod == 3)
            goto illegal_op;
        reg = ((modrm >> 3) & 7) | rex_r;
        /* generate a generic store */
8063
        gen_ldst_modrm(env, s, modrm, ot, reg, 1);
B
bellard 已提交
8064
        break;
B
bellard 已提交
8065
    case 0x1ae:
8066
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
8067 8068 8069 8070
        mod = (modrm >> 6) & 3;
        op = (modrm >> 3) & 7;
        switch(op) {
        case 0: /* fxsave */
8071
            if (mod == 3 || !(s->cpuid_features & CPUID_FXSR) ||
8072
                (s->prefix & PREFIX_LOCK))
B
bellard 已提交
8073
                goto illegal_op;
8074
            if ((s->flags & HF_EM_MASK) || (s->flags & HF_TS_MASK)) {
B
bellard 已提交
8075 8076 8077
                gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
                break;
            }
8078
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
8079
            gen_update_cc_op(s);
B
bellard 已提交
8080
            gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
8081
            gen_helper_fxsave(cpu_env, cpu_A0, tcg_const_i32((s->dflag == 2)));
B
bellard 已提交
8082 8083
            break;
        case 1: /* fxrstor */
8084
            if (mod == 3 || !(s->cpuid_features & CPUID_FXSR) ||
8085
                (s->prefix & PREFIX_LOCK))
B
bellard 已提交
8086
                goto illegal_op;
8087
            if ((s->flags & HF_EM_MASK) || (s->flags & HF_TS_MASK)) {
B
bellard 已提交
8088 8089 8090
                gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
                break;
            }
8091
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
8092
            gen_update_cc_op(s);
B
bellard 已提交
8093
            gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
8094 8095
            gen_helper_fxrstor(cpu_env, cpu_A0,
                               tcg_const_i32((s->dflag == 2)));
B
bellard 已提交
8096 8097 8098 8099 8100 8101
            break;
        case 2: /* ldmxcsr */
        case 3: /* stmxcsr */
            if (s->flags & HF_TS_MASK) {
                gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
                break;
B
bellard 已提交
8102
            }
B
bellard 已提交
8103 8104
            if ((s->flags & HF_EM_MASK) || !(s->flags & HF_OSFXSR_MASK) ||
                mod == 3)
B
bellard 已提交
8105
                goto illegal_op;
8106
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
8107
            if (op == 2) {
B
bellard 已提交
8108
                gen_op_ld_T0_A0(OT_LONG + s->mem_index);
8109
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
B
Blue Swirl 已提交
8110
                gen_helper_ldmxcsr(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
8111
            } else {
B
bellard 已提交
8112
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, mxcsr));
B
bellard 已提交
8113
                gen_op_st_T0_A0(OT_LONG + s->mem_index);
B
bellard 已提交
8114
            }
B
bellard 已提交
8115 8116 8117
            break;
        case 5: /* lfence */
        case 6: /* mfence */
8118
            if ((modrm & 0xc7) != 0xc0 || !(s->cpuid_features & CPUID_SSE2))
B
bellard 已提交
8119 8120
                goto illegal_op;
            break;
8121 8122 8123
        case 7: /* sfence / clflush */
            if ((modrm & 0xc7) == 0xc0) {
                /* sfence */
A
aurel32 已提交
8124
                /* XXX: also check for cpuid_ext2_features & CPUID_EXT2_EMMX */
8125 8126 8127 8128 8129 8130
                if (!(s->cpuid_features & CPUID_SSE))
                    goto illegal_op;
            } else {
                /* clflush */
                if (!(s->cpuid_features & CPUID_CLFLUSH))
                    goto illegal_op;
8131
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
8132 8133
            }
            break;
B
bellard 已提交
8134
        default:
B
bellard 已提交
8135 8136 8137
            goto illegal_op;
        }
        break;
A
aurel32 已提交
8138
    case 0x10d: /* 3DNow! prefetch(w) */
8139
        modrm = cpu_ldub_code(env, s->pc++);
A
aurel32 已提交
8140 8141 8142
        mod = (modrm >> 6) & 3;
        if (mod == 3)
            goto illegal_op;
8143
        gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
8144 8145
        /* ignore for now */
        break;
B
bellard 已提交
8146
    case 0x1aa: /* rsm */
B
bellard 已提交
8147
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_RSM);
B
bellard 已提交
8148 8149
        if (!(s->flags & HF_SMM_MASK))
            goto illegal_op;
J
Jun Koi 已提交
8150
        gen_update_cc_op(s);
B
bellard 已提交
8151
        gen_jmp_im(s->pc - s->cs_base);
B
Blue Swirl 已提交
8152
        gen_helper_rsm(cpu_env);
B
bellard 已提交
8153 8154
        gen_eob(s);
        break;
B
balrog 已提交
8155 8156 8157 8158 8159 8160 8161
    case 0x1b8: /* SSE4.2 popcnt */
        if ((prefixes & (PREFIX_REPZ | PREFIX_LOCK | PREFIX_REPNZ)) !=
             PREFIX_REPZ)
            goto illegal_op;
        if (!(s->cpuid_ext_features & CPUID_EXT_POPCNT))
            goto illegal_op;

8162
        modrm = cpu_ldub_code(env, s->pc++);
M
malc 已提交
8163
        reg = ((modrm >> 3) & 7) | rex_r;
B
balrog 已提交
8164 8165 8166 8167 8168 8169 8170 8171

        if (s->prefix & PREFIX_DATA)
            ot = OT_WORD;
        else if (s->dflag != 2)
            ot = OT_LONG;
        else
            ot = OT_QUAD;

8172
        gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
B
Blue Swirl 已提交
8173
        gen_helper_popcnt(cpu_T[0], cpu_env, cpu_T[0], tcg_const_i32(ot));
B
balrog 已提交
8174
        gen_op_mov_reg_T0(ot, reg);
B
balrog 已提交
8175

8176
        set_cc_op(s, CC_OP_EFLAGS);
B
balrog 已提交
8177
        break;
A
aurel32 已提交
8178 8179 8180
    case 0x10e ... 0x10f:
        /* 3DNow! instructions, ignore prefixes */
        s->prefix &= ~(PREFIX_REPZ | PREFIX_REPNZ | PREFIX_DATA);
B
bellard 已提交
8181 8182
    case 0x110 ... 0x117:
    case 0x128 ... 0x12f:
B
balrog 已提交
8183
    case 0x138 ... 0x13a:
8184
    case 0x150 ... 0x179:
B
bellard 已提交
8185 8186 8187 8188
    case 0x17c ... 0x17f:
    case 0x1c2:
    case 0x1c4 ... 0x1c6:
    case 0x1d0 ... 0x1fe:
8189
        gen_sse(env, s, b, pc_start, rex_r);
B
bellard 已提交
8190
        break;
B
bellard 已提交
8191 8192 8193 8194 8195
    default:
        goto illegal_op;
    }
    /* lock generation */
    if (s->prefix & PREFIX_LOCK)
P
pbrook 已提交
8196
        gen_helper_unlock();
B
bellard 已提交
8197 8198
    return s->pc;
 illegal_op:
8199
    if (s->prefix & PREFIX_LOCK)
P
pbrook 已提交
8200
        gen_helper_unlock();
B
bellard 已提交
8201 8202 8203 8204 8205 8206 8207
    /* XXX: ensure that no lock was generated */
    gen_exception(s, EXCP06_ILLOP, pc_start - s->cs_base);
    return s->pc;
}

void optimize_flags_init(void)
{
P
pbrook 已提交
8208 8209
    cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
    cpu_cc_op = tcg_global_mem_new_i32(TCG_AREG0,
8210 8211
                                       offsetof(CPUX86State, cc_op), "cc_op");
    cpu_cc_dst = tcg_global_mem_new(TCG_AREG0, offsetof(CPUX86State, cc_dst),
P
pbrook 已提交
8212
                                    "cc_dst");
8213 8214
    cpu_cc_src = tcg_global_mem_new(TCG_AREG0, offsetof(CPUX86State, cc_src),
                                    "cc_src");
8215 8216
    cpu_cc_src2 = tcg_global_mem_new(TCG_AREG0, offsetof(CPUX86State, cc_src2),
                                     "cc_src2");
8217

8218 8219
#ifdef TARGET_X86_64
    cpu_regs[R_EAX] = tcg_global_mem_new_i64(TCG_AREG0,
8220
                                             offsetof(CPUX86State, regs[R_EAX]), "rax");
8221
    cpu_regs[R_ECX] = tcg_global_mem_new_i64(TCG_AREG0,
8222
                                             offsetof(CPUX86State, regs[R_ECX]), "rcx");
8223
    cpu_regs[R_EDX] = tcg_global_mem_new_i64(TCG_AREG0,
8224
                                             offsetof(CPUX86State, regs[R_EDX]), "rdx");
8225
    cpu_regs[R_EBX] = tcg_global_mem_new_i64(TCG_AREG0,
8226
                                             offsetof(CPUX86State, regs[R_EBX]), "rbx");
8227
    cpu_regs[R_ESP] = tcg_global_mem_new_i64(TCG_AREG0,
8228
                                             offsetof(CPUX86State, regs[R_ESP]), "rsp");
8229
    cpu_regs[R_EBP] = tcg_global_mem_new_i64(TCG_AREG0,
8230
                                             offsetof(CPUX86State, regs[R_EBP]), "rbp");
8231
    cpu_regs[R_ESI] = tcg_global_mem_new_i64(TCG_AREG0,
8232
                                             offsetof(CPUX86State, regs[R_ESI]), "rsi");
8233
    cpu_regs[R_EDI] = tcg_global_mem_new_i64(TCG_AREG0,
8234
                                             offsetof(CPUX86State, regs[R_EDI]), "rdi");
8235
    cpu_regs[8] = tcg_global_mem_new_i64(TCG_AREG0,
8236
                                         offsetof(CPUX86State, regs[8]), "r8");
8237
    cpu_regs[9] = tcg_global_mem_new_i64(TCG_AREG0,
8238
                                          offsetof(CPUX86State, regs[9]), "r9");
8239
    cpu_regs[10] = tcg_global_mem_new_i64(TCG_AREG0,
8240
                                          offsetof(CPUX86State, regs[10]), "r10");
8241
    cpu_regs[11] = tcg_global_mem_new_i64(TCG_AREG0,
8242
                                          offsetof(CPUX86State, regs[11]), "r11");
8243
    cpu_regs[12] = tcg_global_mem_new_i64(TCG_AREG0,
8244
                                          offsetof(CPUX86State, regs[12]), "r12");
8245
    cpu_regs[13] = tcg_global_mem_new_i64(TCG_AREG0,
8246
                                          offsetof(CPUX86State, regs[13]), "r13");
8247
    cpu_regs[14] = tcg_global_mem_new_i64(TCG_AREG0,
8248
                                          offsetof(CPUX86State, regs[14]), "r14");
8249
    cpu_regs[15] = tcg_global_mem_new_i64(TCG_AREG0,
8250
                                          offsetof(CPUX86State, regs[15]), "r15");
8251 8252
#else
    cpu_regs[R_EAX] = tcg_global_mem_new_i32(TCG_AREG0,
8253
                                             offsetof(CPUX86State, regs[R_EAX]), "eax");
8254
    cpu_regs[R_ECX] = tcg_global_mem_new_i32(TCG_AREG0,
8255
                                             offsetof(CPUX86State, regs[R_ECX]), "ecx");
8256
    cpu_regs[R_EDX] = tcg_global_mem_new_i32(TCG_AREG0,
8257
                                             offsetof(CPUX86State, regs[R_EDX]), "edx");
8258
    cpu_regs[R_EBX] = tcg_global_mem_new_i32(TCG_AREG0,
8259
                                             offsetof(CPUX86State, regs[R_EBX]), "ebx");
8260
    cpu_regs[R_ESP] = tcg_global_mem_new_i32(TCG_AREG0,
8261
                                             offsetof(CPUX86State, regs[R_ESP]), "esp");
8262
    cpu_regs[R_EBP] = tcg_global_mem_new_i32(TCG_AREG0,
8263
                                             offsetof(CPUX86State, regs[R_EBP]), "ebp");
8264
    cpu_regs[R_ESI] = tcg_global_mem_new_i32(TCG_AREG0,
8265
                                             offsetof(CPUX86State, regs[R_ESI]), "esi");
8266
    cpu_regs[R_EDI] = tcg_global_mem_new_i32(TCG_AREG0,
8267
                                             offsetof(CPUX86State, regs[R_EDI]), "edi");
8268
#endif
B
bellard 已提交
8269 8270 8271 8272 8273
}

/* generate intermediate code in gen_opc_buf and gen_opparam_buf for
   basic block 'tb'. If search_pc is TRUE, also generate PC
   information for each intermediate instruction. */
8274
static inline void gen_intermediate_code_internal(X86CPU *cpu,
8275
                                                  TranslationBlock *tb,
8276
                                                  bool search_pc)
B
bellard 已提交
8277
{
8278
    CPUState *cs = CPU(cpu);
8279
    CPUX86State *env = &cpu->env;
B
bellard 已提交
8280
    DisasContext dc1, *dc = &dc1;
B
bellard 已提交
8281
    target_ulong pc_ptr;
B
bellard 已提交
8282
    uint16_t *gen_opc_end;
8283
    CPUBreakpoint *bp;
8284
    int j, lj;
8285
    uint64_t flags;
B
bellard 已提交
8286 8287
    target_ulong pc_start;
    target_ulong cs_base;
P
pbrook 已提交
8288 8289
    int num_insns;
    int max_insns;
8290

B
bellard 已提交
8291
    /* generate intermediate code */
B
bellard 已提交
8292 8293
    pc_start = tb->pc;
    cs_base = tb->cs_base;
B
bellard 已提交
8294
    flags = tb->flags;
B
bellard 已提交
8295

8296
    dc->pe = (flags >> HF_PE_SHIFT) & 1;
B
bellard 已提交
8297 8298 8299 8300 8301 8302 8303 8304
    dc->code32 = (flags >> HF_CS32_SHIFT) & 1;
    dc->ss32 = (flags >> HF_SS32_SHIFT) & 1;
    dc->addseg = (flags >> HF_ADDSEG_SHIFT) & 1;
    dc->f_st = 0;
    dc->vm86 = (flags >> VM_SHIFT) & 1;
    dc->cpl = (flags >> HF_CPL_SHIFT) & 3;
    dc->iopl = (flags >> IOPL_SHIFT) & 3;
    dc->tf = (flags >> TF_SHIFT) & 1;
8305
    dc->singlestep_enabled = cs->singlestep_enabled;
B
bellard 已提交
8306
    dc->cc_op = CC_OP_DYNAMIC;
8307
    dc->cc_op_dirty = false;
B
bellard 已提交
8308 8309 8310 8311 8312 8313
    dc->cs_base = cs_base;
    dc->tb = tb;
    dc->popl_esp_hack = 0;
    /* select memory access functions */
    dc->mem_index = 0;
    if (flags & HF_SOFTMMU_MASK) {
H
H. Peter Anvin 已提交
8314
        dc->mem_index = (cpu_mmu_index(env) + 1) << 2;
B
bellard 已提交
8315
    }
8316 8317 8318 8319 8320
    dc->cpuid_features = env->features[FEAT_1_EDX];
    dc->cpuid_ext_features = env->features[FEAT_1_ECX];
    dc->cpuid_ext2_features = env->features[FEAT_8000_0001_EDX];
    dc->cpuid_ext3_features = env->features[FEAT_8000_0001_ECX];
    dc->cpuid_7_0_ebx_features = env->features[FEAT_7_0_EBX];
B
bellard 已提交
8321 8322 8323 8324
#ifdef TARGET_X86_64
    dc->lma = (flags >> HF_LMA_SHIFT) & 1;
    dc->code64 = (flags >> HF_CS64_SHIFT) & 1;
#endif
B
bellard 已提交
8325
    dc->flags = flags;
8326
    dc->jmp_opt = !(dc->tf || cs->singlestep_enabled ||
8327
                    (flags & HF_INHIBIT_IRQ_MASK)
B
bellard 已提交
8328
#ifndef CONFIG_SOFTMMU
B
bellard 已提交
8329 8330 8331
                    || (flags & HF_SOFTMMU_MASK)
#endif
                    );
8332 8333
#if 0
    /* check addseg logic */
B
bellard 已提交
8334
    if (!dc->addseg && (dc->vm86 || !dc->pe || !dc->code32))
8335 8336 8337
        printf("ERROR addseg\n");
#endif

P
pbrook 已提交
8338 8339 8340 8341 8342 8343 8344 8345 8346 8347 8348
    cpu_T[0] = tcg_temp_new();
    cpu_T[1] = tcg_temp_new();
    cpu_A0 = tcg_temp_new();

    cpu_tmp0 = tcg_temp_new();
    cpu_tmp1_i64 = tcg_temp_new_i64();
    cpu_tmp2_i32 = tcg_temp_new_i32();
    cpu_tmp3_i32 = tcg_temp_new_i32();
    cpu_tmp4 = tcg_temp_new();
    cpu_ptr0 = tcg_temp_new_ptr();
    cpu_ptr1 = tcg_temp_new_ptr();
8349
    cpu_cc_srcT = tcg_temp_local_new();
B
bellard 已提交
8350

8351
    gen_opc_end = tcg_ctx.gen_opc_buf + OPC_MAX_SIZE;
B
bellard 已提交
8352 8353 8354 8355

    dc->is_jmp = DISAS_NEXT;
    pc_ptr = pc_start;
    lj = -1;
P
pbrook 已提交
8356 8357 8358 8359
    num_insns = 0;
    max_insns = tb->cflags & CF_COUNT_MASK;
    if (max_insns == 0)
        max_insns = CF_COUNT_MASK;
B
bellard 已提交
8360

8361
    gen_tb_start();
B
bellard 已提交
8362
    for(;;) {
B
Blue Swirl 已提交
8363 8364
        if (unlikely(!QTAILQ_EMPTY(&env->breakpoints))) {
            QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
J
Jan Kiszka 已提交
8365 8366
                if (bp->pc == pc_ptr &&
                    !((bp->flags & BP_CPU) && (tb->flags & HF_RF_MASK))) {
B
bellard 已提交
8367 8368 8369 8370 8371 8372
                    gen_debug(dc, pc_ptr - dc->cs_base);
                    break;
                }
            }
        }
        if (search_pc) {
8373
            j = tcg_ctx.gen_opc_ptr - tcg_ctx.gen_opc_buf;
B
bellard 已提交
8374 8375 8376
            if (lj < j) {
                lj++;
                while (lj < j)
8377
                    tcg_ctx.gen_opc_instr_start[lj++] = 0;
B
bellard 已提交
8378
            }
8379
            tcg_ctx.gen_opc_pc[lj] = pc_ptr;
B
bellard 已提交
8380
            gen_opc_cc_op[lj] = dc->cc_op;
8381
            tcg_ctx.gen_opc_instr_start[lj] = 1;
8382
            tcg_ctx.gen_opc_icount[lj] = num_insns;
B
bellard 已提交
8383
        }
P
pbrook 已提交
8384 8385 8386
        if (num_insns + 1 == max_insns && (tb->cflags & CF_LAST_IO))
            gen_io_start();

8387
        pc_ptr = disas_insn(env, dc, pc_ptr);
P
pbrook 已提交
8388
        num_insns++;
B
bellard 已提交
8389 8390 8391 8392 8393
        /* stop translation if indicated */
        if (dc->is_jmp)
            break;
        /* if single step mode, we generate only one instruction and
           generate an exception */
8394 8395 8396
        /* if irq were inhibited with HF_INHIBIT_IRQ_MASK, we clear
           the flag and abort the translation to give the irqs a
           change to be happen */
8397
        if (dc->tf || dc->singlestep_enabled ||
P
pbrook 已提交
8398
            (flags & HF_INHIBIT_IRQ_MASK)) {
B
bellard 已提交
8399
            gen_jmp_im(pc_ptr - dc->cs_base);
B
bellard 已提交
8400 8401 8402 8403
            gen_eob(dc);
            break;
        }
        /* if too long translation, stop generation too */
8404
        if (tcg_ctx.gen_opc_ptr >= gen_opc_end ||
P
pbrook 已提交
8405 8406
            (pc_ptr - pc_start) >= (TARGET_PAGE_SIZE - 32) ||
            num_insns >= max_insns) {
B
bellard 已提交
8407
            gen_jmp_im(pc_ptr - dc->cs_base);
B
bellard 已提交
8408 8409 8410
            gen_eob(dc);
            break;
        }
8411 8412 8413 8414 8415
        if (singlestep) {
            gen_jmp_im(pc_ptr - dc->cs_base);
            gen_eob(dc);
            break;
        }
B
bellard 已提交
8416
    }
P
pbrook 已提交
8417 8418
    if (tb->cflags & CF_LAST_IO)
        gen_io_end();
8419
    gen_tb_end(tb, num_insns);
8420
    *tcg_ctx.gen_opc_ptr = INDEX_op_end;
B
bellard 已提交
8421 8422
    /* we don't forget to fill the last values */
    if (search_pc) {
8423
        j = tcg_ctx.gen_opc_ptr - tcg_ctx.gen_opc_buf;
B
bellard 已提交
8424 8425
        lj++;
        while (lj <= j)
8426
            tcg_ctx.gen_opc_instr_start[lj++] = 0;
B
bellard 已提交
8427
    }
8428

B
bellard 已提交
8429
#ifdef DEBUG_DISAS
8430
    if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) {
B
bellard 已提交
8431
        int disas_flags;
8432 8433
        qemu_log("----------------\n");
        qemu_log("IN: %s\n", lookup_symbol(pc_start));
B
bellard 已提交
8434 8435 8436 8437 8438 8439
#ifdef TARGET_X86_64
        if (dc->code64)
            disas_flags = 2;
        else
#endif
            disas_flags = !dc->code32;
B
Blue Swirl 已提交
8440
        log_target_disas(env, pc_start, pc_ptr - pc_start, disas_flags);
8441
        qemu_log("\n");
B
bellard 已提交
8442 8443 8444
    }
#endif

P
pbrook 已提交
8445
    if (!search_pc) {
B
bellard 已提交
8446
        tb->size = pc_ptr - pc_start;
P
pbrook 已提交
8447 8448
        tb->icount = num_insns;
    }
B
bellard 已提交
8449 8450
}

8451
void gen_intermediate_code(CPUX86State *env, TranslationBlock *tb)
B
bellard 已提交
8452
{
8453
    gen_intermediate_code_internal(x86_env_get_cpu(env), tb, false);
B
bellard 已提交
8454 8455
}

8456
void gen_intermediate_code_pc(CPUX86State *env, TranslationBlock *tb)
B
bellard 已提交
8457
{
8458
    gen_intermediate_code_internal(x86_env_get_cpu(env), tb, true);
B
bellard 已提交
8459 8460
}

8461
void restore_state_to_opc(CPUX86State *env, TranslationBlock *tb, int pc_pos)
A
aurel32 已提交
8462 8463 8464
{
    int cc_op;
#ifdef DEBUG_DISAS
8465
    if (qemu_loglevel_mask(CPU_LOG_TB_OP)) {
A
aurel32 已提交
8466
        int i;
8467
        qemu_log("RESTORE:\n");
A
aurel32 已提交
8468
        for(i = 0;i <= pc_pos; i++) {
8469
            if (tcg_ctx.gen_opc_instr_start[i]) {
8470 8471
                qemu_log("0x%04x: " TARGET_FMT_lx "\n", i,
                        tcg_ctx.gen_opc_pc[i]);
A
aurel32 已提交
8472 8473
            }
        }
8474
        qemu_log("pc_pos=0x%x eip=" TARGET_FMT_lx " cs_base=%x\n",
8475
                pc_pos, tcg_ctx.gen_opc_pc[pc_pos] - tb->cs_base,
A
aurel32 已提交
8476 8477 8478
                (uint32_t)tb->cs_base);
    }
#endif
8479
    env->eip = tcg_ctx.gen_opc_pc[pc_pos] - tb->cs_base;
A
aurel32 已提交
8480 8481 8482 8483
    cc_op = gen_opc_cc_op[pc_pos];
    if (cc_op != CC_OP_DYNAMIC)
        env->cc_op = cc_op;
}