translate.c 283.6 KB
Newer Older
B
bellard 已提交
1 2
/*
 *  i386 translation
3
 *
B
bellard 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
B
bellard 已提交
18 19 20 21 22 23 24 25
 */
#include <stdarg.h>
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>
#include <signal.h>

26
#include "qemu/host-utils.h"
B
bellard 已提交
27
#include "cpu.h"
28
#include "disas/disas.h"
B
bellard 已提交
29
#include "tcg-op.h"
B
bellard 已提交
30

P
pbrook 已提交
31 32 33 34
#include "helper.h"
#define GEN_HELPER 1
#include "helper.h"

B
bellard 已提交
35 36 37 38 39
#define PREFIX_REPZ   0x01
#define PREFIX_REPNZ  0x02
#define PREFIX_LOCK   0x04
#define PREFIX_DATA   0x08
#define PREFIX_ADR    0x10
40
#define PREFIX_VEX    0x20
B
bellard 已提交
41

B
bellard 已提交
42 43 44 45 46 47 48 49 50 51
#ifdef TARGET_X86_64
#define CODE64(s) ((s)->code64)
#define REX_X(s) ((s)->rex_x)
#define REX_B(s) ((s)->rex_b)
#else
#define CODE64(s) 0
#define REX_X(s) 0
#define REX_B(s) 0
#endif

52 53 54 55 56 57 58 59
#ifdef TARGET_X86_64
# define ctztl  ctz64
# define clztl  clz64
#else
# define ctztl  ctz32
# define clztl  clz32
#endif

B
bellard 已提交
60 61 62
//#define MACRO_TEST   1

/* global register indexes */
P
pbrook 已提交
63
static TCGv_ptr cpu_env;
64
static TCGv cpu_A0;
65
static TCGv cpu_cc_dst, cpu_cc_src, cpu_cc_src2, cpu_cc_srcT;
P
pbrook 已提交
66
static TCGv_i32 cpu_cc_op;
67
static TCGv cpu_regs[CPU_NB_REGS];
68
/* local temps */
P
Paolo Bonzini 已提交
69
static TCGv cpu_T[2];
B
bellard 已提交
70
/* local register indexes (only used inside old micro ops) */
P
pbrook 已提交
71 72 73 74
static TCGv cpu_tmp0, cpu_tmp4;
static TCGv_ptr cpu_ptr0, cpu_ptr1;
static TCGv_i32 cpu_tmp2_i32, cpu_tmp3_i32;
static TCGv_i64 cpu_tmp1_i64;
B
bellard 已提交
75

76 77
static uint8_t gen_opc_cc_op[OPC_BUF_SIZE];

78
#include "exec/gen-icount.h"
P
pbrook 已提交
79

B
bellard 已提交
80 81
#ifdef TARGET_X86_64
static int x86_64_hregs;
B
bellard 已提交
82 83
#endif

B
bellard 已提交
84 85 86 87 88
typedef struct DisasContext {
    /* current insn context */
    int override; /* -1 if no override */
    int prefix;
    int aflag, dflag;
B
bellard 已提交
89
    target_ulong pc; /* pc = eip + cs_base */
B
bellard 已提交
90 91 92
    int is_jmp; /* 1 = means jump (stop translation), 2 means CPU
                   static state change (stop translation) */
    /* current block context */
B
bellard 已提交
93
    target_ulong cs_base; /* base of CS segment */
B
bellard 已提交
94 95
    int pe;     /* protected mode */
    int code32; /* 32 bit code segment */
B
bellard 已提交
96 97 98 99 100
#ifdef TARGET_X86_64
    int lma;    /* long mode active */
    int code64; /* 64 bit code segment */
    int rex_x, rex_b;
#endif
101 102
    int vex_l;  /* vex vector length */
    int vex_v;  /* vex vvvv register, without 1's compliment.  */
B
bellard 已提交
103
    int ss32;   /* 32 bit stack segment */
104
    CCOp cc_op;  /* current CC operation */
105
    bool cc_op_dirty;
B
bellard 已提交
106 107 108 109 110 111
    int addseg; /* non zero if either DS/ES/SS have a non zero base */
    int f_st;   /* currently unused */
    int vm86;   /* vm86 mode */
    int cpl;
    int iopl;
    int tf;     /* TF cpu flag */
112
    int singlestep_enabled; /* "hardware" single step enabled */
B
bellard 已提交
113 114
    int jmp_opt; /* use direct block chaining for direct jumps */
    int mem_index; /* select memory access functions */
115
    uint64_t flags; /* all execution flags */
B
bellard 已提交
116 117
    struct TranslationBlock *tb;
    int popl_esp_hack; /* for correct popl with esp base handling */
B
bellard 已提交
118 119
    int rip_offset; /* only used in x86_64, but left for simplicity */
    int cpuid_features;
B
bellard 已提交
120
    int cpuid_ext_features;
121
    int cpuid_ext2_features;
B
bellard 已提交
122
    int cpuid_ext3_features;
H
H. Peter Anvin 已提交
123
    int cpuid_7_0_ebx_features;
B
bellard 已提交
124 125 126
} DisasContext;

static void gen_eob(DisasContext *s);
B
bellard 已提交
127 128
static void gen_jmp(DisasContext *s, target_ulong eip);
static void gen_jmp_tb(DisasContext *s, target_ulong eip, int tb_num);
129
static void gen_op(DisasContext *s1, int op, int ot, int d);
B
bellard 已提交
130 131 132

/* i386 arith/logic operations */
enum {
133 134 135
    OP_ADDL,
    OP_ORL,
    OP_ADCL,
B
bellard 已提交
136
    OP_SBBL,
137 138 139
    OP_ANDL,
    OP_SUBL,
    OP_XORL,
B
bellard 已提交
140 141 142 143 144
    OP_CMPL,
};

/* i386 shift ops */
enum {
145 146 147 148 149 150
    OP_ROL,
    OP_ROR,
    OP_RCL,
    OP_RCR,
    OP_SHL,
    OP_SHR,
B
bellard 已提交
151 152 153 154
    OP_SHL1, /* undocumented */
    OP_SAR = 7,
};

155 156 157 158 159 160 161 162 163 164 165
enum {
    JCC_O,
    JCC_B,
    JCC_Z,
    JCC_BE,
    JCC_S,
    JCC_P,
    JCC_L,
    JCC_LE,
};

B
bellard 已提交
166 167 168 169
/* operand size */
enum {
    OT_BYTE = 0,
    OT_WORD,
170
    OT_LONG,
B
bellard 已提交
171 172 173 174 175 176 177 178 179 180 181 182 183
    OT_QUAD,
};

enum {
    /* I386 int registers */
    OR_EAX,   /* MUST be even numbered */
    OR_ECX,
    OR_EDX,
    OR_EBX,
    OR_ESP,
    OR_EBP,
    OR_ESI,
    OR_EDI,
B
bellard 已提交
184 185

    OR_TMP0 = 16,    /* temporary operand register */
B
bellard 已提交
186 187 188 189
    OR_TMP1,
    OR_A0, /* temporary register used when doing address evaluation */
};

190
enum {
191 192
    USES_CC_DST  = 1,
    USES_CC_SRC  = 2,
193 194
    USES_CC_SRC2 = 4,
    USES_CC_SRCT = 8,
195 196 197 198
};

/* Bit set if the global variable is live after setting CC_OP to X.  */
static const uint8_t cc_op_live[CC_OP_NB] = {
199
    [CC_OP_DYNAMIC] = USES_CC_DST | USES_CC_SRC | USES_CC_SRC2,
200 201 202
    [CC_OP_EFLAGS] = USES_CC_SRC,
    [CC_OP_MULB ... CC_OP_MULQ] = USES_CC_DST | USES_CC_SRC,
    [CC_OP_ADDB ... CC_OP_ADDQ] = USES_CC_DST | USES_CC_SRC,
203
    [CC_OP_ADCB ... CC_OP_ADCQ] = USES_CC_DST | USES_CC_SRC | USES_CC_SRC2,
204
    [CC_OP_SUBB ... CC_OP_SUBQ] = USES_CC_DST | USES_CC_SRC | USES_CC_SRCT,
205
    [CC_OP_SBBB ... CC_OP_SBBQ] = USES_CC_DST | USES_CC_SRC | USES_CC_SRC2,
206 207 208 209 210
    [CC_OP_LOGICB ... CC_OP_LOGICQ] = USES_CC_DST,
    [CC_OP_INCB ... CC_OP_INCQ] = USES_CC_DST | USES_CC_SRC,
    [CC_OP_DECB ... CC_OP_DECQ] = USES_CC_DST | USES_CC_SRC,
    [CC_OP_SHLB ... CC_OP_SHLQ] = USES_CC_DST | USES_CC_SRC,
    [CC_OP_SARB ... CC_OP_SARQ] = USES_CC_DST | USES_CC_SRC,
211
    [CC_OP_BMILGB ... CC_OP_BMILGQ] = USES_CC_DST | USES_CC_SRC,
212 213 214
    [CC_OP_ADCX] = USES_CC_DST | USES_CC_SRC,
    [CC_OP_ADOX] = USES_CC_SRC | USES_CC_SRC2,
    [CC_OP_ADCOX] = USES_CC_DST | USES_CC_SRC | USES_CC_SRC2,
R
Richard Henderson 已提交
215
    [CC_OP_CLR] = 0,
216 217
};

218
static void set_cc_op(DisasContext *s, CCOp op)
219
{
220 221 222 223 224 225 226 227 228 229
    int dead;

    if (s->cc_op == op) {
        return;
    }

    /* Discard CC computation that will no longer be used.  */
    dead = cc_op_live[s->cc_op] & ~cc_op_live[op];
    if (dead & USES_CC_DST) {
        tcg_gen_discard_tl(cpu_cc_dst);
230
    }
231 232 233
    if (dead & USES_CC_SRC) {
        tcg_gen_discard_tl(cpu_cc_src);
    }
234 235 236
    if (dead & USES_CC_SRC2) {
        tcg_gen_discard_tl(cpu_cc_src2);
    }
237 238 239
    if (dead & USES_CC_SRCT) {
        tcg_gen_discard_tl(cpu_cc_srcT);
    }
240

241 242 243 244 245 246 247 248 249 250 251
    if (op == CC_OP_DYNAMIC) {
        /* The DYNAMIC setting is translator only, and should never be
           stored.  Thus we always consider it clean.  */
        s->cc_op_dirty = false;
    } else {
        /* Discard any computed CC_OP value (see shifts).  */
        if (s->cc_op == CC_OP_DYNAMIC) {
            tcg_gen_discard_i32(cpu_cc_op);
        }
        s->cc_op_dirty = true;
    }
252
    s->cc_op = op;
253 254 255 256 257
}

static void gen_update_cc_op(DisasContext *s)
{
    if (s->cc_op_dirty) {
258
        tcg_gen_movi_i32(cpu_cc_op, s->cc_op);
259 260
        s->cc_op_dirty = false;
    }
261 262
}

B
bellard 已提交
263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329
static inline void gen_op_movl_T0_0(void)
{
    tcg_gen_movi_tl(cpu_T[0], 0);
}

static inline void gen_op_movl_T0_im(int32_t val)
{
    tcg_gen_movi_tl(cpu_T[0], val);
}

static inline void gen_op_movl_T0_imu(uint32_t val)
{
    tcg_gen_movi_tl(cpu_T[0], val);
}

static inline void gen_op_movl_T1_im(int32_t val)
{
    tcg_gen_movi_tl(cpu_T[1], val);
}

static inline void gen_op_movl_T1_imu(uint32_t val)
{
    tcg_gen_movi_tl(cpu_T[1], val);
}

static inline void gen_op_movl_A0_im(uint32_t val)
{
    tcg_gen_movi_tl(cpu_A0, val);
}

#ifdef TARGET_X86_64
static inline void gen_op_movq_A0_im(int64_t val)
{
    tcg_gen_movi_tl(cpu_A0, val);
}
#endif

static inline void gen_movtl_T0_im(target_ulong val)
{
    tcg_gen_movi_tl(cpu_T[0], val);
}

static inline void gen_movtl_T1_im(target_ulong val)
{
    tcg_gen_movi_tl(cpu_T[1], val);
}

static inline void gen_op_andl_T0_ffff(void)
{
    tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xffff);
}

static inline void gen_op_andl_T0_im(uint32_t val)
{
    tcg_gen_andi_tl(cpu_T[0], cpu_T[0], val);
}

static inline void gen_op_movl_T0_T1(void)
{
    tcg_gen_mov_tl(cpu_T[0], cpu_T[1]);
}

static inline void gen_op_andl_A0_ffff(void)
{
    tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffff);
}

B
bellard 已提交
330 331 332 333 334 335 336 337 338 339
#ifdef TARGET_X86_64

#define NB_OP_SIZES 4

#else /* !TARGET_X86_64 */

#define NB_OP_SIZES 3

#endif /* !TARGET_X86_64 */

340
#if defined(HOST_WORDS_BIGENDIAN)
B
bellard 已提交
341 342 343 344 345
#define REG_B_OFFSET (sizeof(target_ulong) - 1)
#define REG_H_OFFSET (sizeof(target_ulong) - 2)
#define REG_W_OFFSET (sizeof(target_ulong) - 2)
#define REG_L_OFFSET (sizeof(target_ulong) - 4)
#define REG_LH_OFFSET (sizeof(target_ulong) - 8)
B
bellard 已提交
346
#else
B
bellard 已提交
347 348 349 350 351
#define REG_B_OFFSET 0
#define REG_H_OFFSET 1
#define REG_W_OFFSET 0
#define REG_L_OFFSET 0
#define REG_LH_OFFSET 4
B
bellard 已提交
352
#endif
B
bellard 已提交
353

354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372
/* In instruction encodings for byte register accesses the
 * register number usually indicates "low 8 bits of register N";
 * however there are some special cases where N 4..7 indicates
 * [AH, CH, DH, BH], ie "bits 15..8 of register N-4". Return
 * true for this special case, false otherwise.
 */
static inline bool byte_reg_is_xH(int reg)
{
    if (reg < 4) {
        return false;
    }
#ifdef TARGET_X86_64
    if (reg >= 8 || x86_64_hregs) {
        return false;
    }
#endif
    return true;
}

373
static inline void gen_op_mov_reg_v(int ot, int reg, TCGv t0)
B
bellard 已提交
374 375 376
{
    switch(ot) {
    case OT_BYTE:
377
        if (!byte_reg_is_xH(reg)) {
378
            tcg_gen_deposit_tl(cpu_regs[reg], cpu_regs[reg], t0, 0, 8);
B
bellard 已提交
379
        } else {
380
            tcg_gen_deposit_tl(cpu_regs[reg - 4], cpu_regs[reg - 4], t0, 8, 8);
B
bellard 已提交
381 382 383
        }
        break;
    case OT_WORD:
384
        tcg_gen_deposit_tl(cpu_regs[reg], cpu_regs[reg], t0, 0, 16);
B
bellard 已提交
385
        break;
386
    default: /* XXX this shouldn't be reached;  abort? */
B
bellard 已提交
387
    case OT_LONG:
388 389 390
        /* For x86_64, this sets the higher half of register to zero.
           For i386, this is equivalent to a mov. */
        tcg_gen_ext32u_tl(cpu_regs[reg], t0);
B
bellard 已提交
391
        break;
392
#ifdef TARGET_X86_64
B
bellard 已提交
393
    case OT_QUAD:
394
        tcg_gen_mov_tl(cpu_regs[reg], t0);
B
bellard 已提交
395
        break;
B
bellard 已提交
396
#endif
B
bellard 已提交
397 398
    }
}
B
bellard 已提交
399

B
bellard 已提交
400 401
static inline void gen_op_mov_reg_T0(int ot, int reg)
{
402
    gen_op_mov_reg_v(ot, reg, cpu_T[0]);
B
bellard 已提交
403 404 405 406
}

static inline void gen_op_mov_reg_T1(int ot, int reg)
{
407
    gen_op_mov_reg_v(ot, reg, cpu_T[1]);
B
bellard 已提交
408 409 410 411 412
}

static inline void gen_op_mov_reg_A0(int size, int reg)
{
    switch(size) {
413
    case OT_BYTE:
414
        tcg_gen_deposit_tl(cpu_regs[reg], cpu_regs[reg], cpu_A0, 0, 16);
B
bellard 已提交
415
        break;
416
    default: /* XXX this shouldn't be reached;  abort? */
417
    case OT_WORD:
418 419 420
        /* For x86_64, this sets the higher half of register to zero.
           For i386, this is equivalent to a mov. */
        tcg_gen_ext32u_tl(cpu_regs[reg], cpu_A0);
B
bellard 已提交
421
        break;
422
#ifdef TARGET_X86_64
423
    case OT_LONG:
424
        tcg_gen_mov_tl(cpu_regs[reg], cpu_A0);
B
bellard 已提交
425
        break;
B
bellard 已提交
426
#endif
B
bellard 已提交
427 428 429
    }
}

430
static inline void gen_op_mov_v_reg(int ot, TCGv t0, int reg)
B
bellard 已提交
431
{
432 433 434 435
    if (ot == OT_BYTE && byte_reg_is_xH(reg)) {
        tcg_gen_shri_tl(t0, cpu_regs[reg - 4], 8);
        tcg_gen_ext8u_tl(t0, t0);
    } else {
436
        tcg_gen_mov_tl(t0, cpu_regs[reg]);
B
bellard 已提交
437 438 439
    }
}

440 441 442 443 444
static inline void gen_op_mov_TN_reg(int ot, int t_index, int reg)
{
    gen_op_mov_v_reg(ot, cpu_T[t_index], reg);
}

B
bellard 已提交
445 446
static inline void gen_op_movl_A0_reg(int reg)
{
447
    tcg_gen_mov_tl(cpu_A0, cpu_regs[reg]);
B
bellard 已提交
448 449 450 451 452
}

static inline void gen_op_addl_A0_im(int32_t val)
{
    tcg_gen_addi_tl(cpu_A0, cpu_A0, val);
B
bellard 已提交
453
#ifdef TARGET_X86_64
B
bellard 已提交
454
    tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
B
bellard 已提交
455
#endif
B
bellard 已提交
456
}
B
bellard 已提交
457

B
bellard 已提交
458
#ifdef TARGET_X86_64
B
bellard 已提交
459 460 461 462
static inline void gen_op_addq_A0_im(int64_t val)
{
    tcg_gen_addi_tl(cpu_A0, cpu_A0, val);
}
B
bellard 已提交
463
#endif
B
bellard 已提交
464 465 466 467 468 469 470 471 472 473
    
static void gen_add_A0_im(DisasContext *s, int val)
{
#ifdef TARGET_X86_64
    if (CODE64(s))
        gen_op_addq_A0_im(val);
    else
#endif
        gen_op_addl_A0_im(val);
}
B
bellard 已提交
474

B
bellard 已提交
475
static inline void gen_op_addl_T0_T1(void)
B
bellard 已提交
476
{
B
bellard 已提交
477 478 479 480 481
    tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
}

static inline void gen_op_jmp_T0(void)
{
482
    tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, eip));
B
bellard 已提交
483 484
}

485
static inline void gen_op_add_reg_im(int size, int reg, int32_t val)
B
bellard 已提交
486
{
487
    switch(size) {
488
    case OT_BYTE:
489
        tcg_gen_addi_tl(cpu_tmp0, cpu_regs[reg], val);
490
        tcg_gen_deposit_tl(cpu_regs[reg], cpu_regs[reg], cpu_tmp0, 0, 16);
491
        break;
492
    case OT_WORD:
493 494 495 496 497
        tcg_gen_addi_tl(cpu_tmp0, cpu_regs[reg], val);
        /* For x86_64, this sets the higher half of register to zero.
           For i386, this is equivalent to a nop. */
        tcg_gen_ext32u_tl(cpu_tmp0, cpu_tmp0);
        tcg_gen_mov_tl(cpu_regs[reg], cpu_tmp0);
498 499
        break;
#ifdef TARGET_X86_64
500
    case OT_LONG:
501
        tcg_gen_addi_tl(cpu_regs[reg], cpu_regs[reg], val);
502 503 504
        break;
#endif
    }
B
bellard 已提交
505 506
}

507
static inline void gen_op_add_reg_T0(int size, int reg)
B
bellard 已提交
508
{
509
    switch(size) {
510
    case OT_BYTE:
511
        tcg_gen_add_tl(cpu_tmp0, cpu_regs[reg], cpu_T[0]);
512
        tcg_gen_deposit_tl(cpu_regs[reg], cpu_regs[reg], cpu_tmp0, 0, 16);
513
        break;
514
    case OT_WORD:
515 516 517 518 519
        tcg_gen_add_tl(cpu_tmp0, cpu_regs[reg], cpu_T[0]);
        /* For x86_64, this sets the higher half of register to zero.
           For i386, this is equivalent to a nop. */
        tcg_gen_ext32u_tl(cpu_tmp0, cpu_tmp0);
        tcg_gen_mov_tl(cpu_regs[reg], cpu_tmp0);
520
        break;
B
bellard 已提交
521
#ifdef TARGET_X86_64
522
    case OT_LONG:
523
        tcg_gen_add_tl(cpu_regs[reg], cpu_regs[reg], cpu_T[0]);
524
        break;
B
bellard 已提交
525
#endif
526 527
    }
}
B
bellard 已提交
528 529 530

static inline void gen_op_addl_A0_reg_sN(int shift, int reg)
{
531 532
    tcg_gen_mov_tl(cpu_tmp0, cpu_regs[reg]);
    if (shift != 0)
B
bellard 已提交
533 534
        tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, shift);
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
535 536 537
    /* For x86_64, this sets the higher half of register to zero.
       For i386, this is equivalent to a nop. */
    tcg_gen_ext32u_tl(cpu_A0, cpu_A0);
B
bellard 已提交
538
}
B
bellard 已提交
539

B
bellard 已提交
540 541
static inline void gen_op_movl_A0_seg(int reg)
{
542
    tcg_gen_ld32u_tl(cpu_A0, cpu_env, offsetof(CPUX86State, segs[reg].base) + REG_L_OFFSET);
B
bellard 已提交
543
}
B
bellard 已提交
544

545
static inline void gen_op_addl_A0_seg(DisasContext *s, int reg)
B
bellard 已提交
546
{
547
    tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUX86State, segs[reg].base));
B
bellard 已提交
548
#ifdef TARGET_X86_64
549 550 551 552 553 554 555 556 557
    if (CODE64(s)) {
        tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
        tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
    } else {
        tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
        tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
    }
#else
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
B
bellard 已提交
558 559
#endif
}
B
bellard 已提交
560

B
bellard 已提交
561
#ifdef TARGET_X86_64
B
bellard 已提交
562 563
static inline void gen_op_movq_A0_seg(int reg)
{
564
    tcg_gen_ld_tl(cpu_A0, cpu_env, offsetof(CPUX86State, segs[reg].base));
B
bellard 已提交
565
}
B
bellard 已提交
566

B
bellard 已提交
567 568
static inline void gen_op_addq_A0_seg(int reg)
{
569
    tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUX86State, segs[reg].base));
B
bellard 已提交
570 571 572 573 574
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
}

static inline void gen_op_movq_A0_reg(int reg)
{
575
    tcg_gen_mov_tl(cpu_A0, cpu_regs[reg]);
B
bellard 已提交
576 577 578 579
}

static inline void gen_op_addq_A0_reg_sN(int shift, int reg)
{
580 581
    tcg_gen_mov_tl(cpu_tmp0, cpu_regs[reg]);
    if (shift != 0)
B
bellard 已提交
582 583 584
        tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, shift);
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
}
B
bellard 已提交
585 586
#endif

B
bellard 已提交
587 588 589 590
static inline void gen_op_lds_T0_A0(int idx)
{
    int mem_index = (idx >> 2) - 1;
    switch(idx & 3) {
591
    case OT_BYTE:
B
bellard 已提交
592 593
        tcg_gen_qemu_ld8s(cpu_T[0], cpu_A0, mem_index);
        break;
594
    case OT_WORD:
B
bellard 已提交
595 596 597
        tcg_gen_qemu_ld16s(cpu_T[0], cpu_A0, mem_index);
        break;
    default:
598
    case OT_LONG:
B
bellard 已提交
599 600 601 602
        tcg_gen_qemu_ld32s(cpu_T[0], cpu_A0, mem_index);
        break;
    }
}
B
bellard 已提交
603

604
static inline void gen_op_ld_v(int idx, TCGv t0, TCGv a0)
B
bellard 已提交
605 606 607
{
    int mem_index = (idx >> 2) - 1;
    switch(idx & 3) {
608
    case OT_BYTE:
609
        tcg_gen_qemu_ld8u(t0, a0, mem_index);
B
bellard 已提交
610
        break;
611
    case OT_WORD:
612
        tcg_gen_qemu_ld16u(t0, a0, mem_index);
B
bellard 已提交
613
        break;
614
    case OT_LONG:
615
        tcg_gen_qemu_ld32u(t0, a0, mem_index);
B
bellard 已提交
616 617
        break;
    default:
618
    case OT_QUAD:
P
pbrook 已提交
619 620
        /* Should never happen on 32-bit targets.  */
#ifdef TARGET_X86_64
621
        tcg_gen_qemu_ld64(t0, a0, mem_index);
P
pbrook 已提交
622
#endif
B
bellard 已提交
623 624 625
        break;
    }
}
B
bellard 已提交
626

627 628 629 630 631 632
/* XXX: always use ldu or lds */
static inline void gen_op_ld_T0_A0(int idx)
{
    gen_op_ld_v(idx, cpu_T[0], cpu_A0);
}

B
bellard 已提交
633 634
static inline void gen_op_ldu_T0_A0(int idx)
{
635
    gen_op_ld_v(idx, cpu_T[0], cpu_A0);
B
bellard 已提交
636
}
B
bellard 已提交
637

B
bellard 已提交
638
static inline void gen_op_ld_T1_A0(int idx)
639 640 641 642 643
{
    gen_op_ld_v(idx, cpu_T[1], cpu_A0);
}

static inline void gen_op_st_v(int idx, TCGv t0, TCGv a0)
B
bellard 已提交
644 645 646
{
    int mem_index = (idx >> 2) - 1;
    switch(idx & 3) {
647
    case OT_BYTE:
648
        tcg_gen_qemu_st8(t0, a0, mem_index);
B
bellard 已提交
649
        break;
650
    case OT_WORD:
651
        tcg_gen_qemu_st16(t0, a0, mem_index);
B
bellard 已提交
652
        break;
653
    case OT_LONG:
654
        tcg_gen_qemu_st32(t0, a0, mem_index);
B
bellard 已提交
655 656
        break;
    default:
657
    case OT_QUAD:
P
pbrook 已提交
658 659
        /* Should never happen on 32-bit targets.  */
#ifdef TARGET_X86_64
660
        tcg_gen_qemu_st64(t0, a0, mem_index);
P
pbrook 已提交
661
#endif
B
bellard 已提交
662 663 664
        break;
    }
}
665

B
bellard 已提交
666 667
static inline void gen_op_st_T0_A0(int idx)
{
668
    gen_op_st_v(idx, cpu_T[0], cpu_A0);
B
bellard 已提交
669
}
670

B
bellard 已提交
671 672
static inline void gen_op_st_T1_A0(int idx)
{
673
    gen_op_st_v(idx, cpu_T[1], cpu_A0);
B
bellard 已提交
674
}
675

B
bellard 已提交
676 677
static inline void gen_jmp_im(target_ulong pc)
{
B
bellard 已提交
678
    tcg_gen_movi_tl(cpu_tmp0, pc);
679
    tcg_gen_st_tl(cpu_tmp0, cpu_env, offsetof(CPUX86State, eip));
B
bellard 已提交
680 681
}

B
bellard 已提交
682 683 684 685 686
static inline void gen_string_movl_A0_ESI(DisasContext *s)
{
    int override;

    override = s->override;
B
bellard 已提交
687 688 689
#ifdef TARGET_X86_64
    if (s->aflag == 2) {
        if (override >= 0) {
B
bellard 已提交
690 691
            gen_op_movq_A0_seg(override);
            gen_op_addq_A0_reg_sN(0, R_ESI);
B
bellard 已提交
692
        } else {
B
bellard 已提交
693
            gen_op_movq_A0_reg(R_ESI);
B
bellard 已提交
694 695 696
        }
    } else
#endif
B
bellard 已提交
697 698 699 700 701
    if (s->aflag) {
        /* 32 bit address */
        if (s->addseg && override < 0)
            override = R_DS;
        if (override >= 0) {
B
bellard 已提交
702 703
            gen_op_movl_A0_seg(override);
            gen_op_addl_A0_reg_sN(0, R_ESI);
B
bellard 已提交
704
        } else {
B
bellard 已提交
705
            gen_op_movl_A0_reg(R_ESI);
B
bellard 已提交
706 707 708 709 710
        }
    } else {
        /* 16 address, always override */
        if (override < 0)
            override = R_DS;
B
bellard 已提交
711
        gen_op_movl_A0_reg(R_ESI);
B
bellard 已提交
712
        gen_op_andl_A0_ffff();
713
        gen_op_addl_A0_seg(s, override);
B
bellard 已提交
714 715 716 717 718
    }
}

static inline void gen_string_movl_A0_EDI(DisasContext *s)
{
B
bellard 已提交
719 720
#ifdef TARGET_X86_64
    if (s->aflag == 2) {
B
bellard 已提交
721
        gen_op_movq_A0_reg(R_EDI);
B
bellard 已提交
722 723
    } else
#endif
B
bellard 已提交
724 725
    if (s->aflag) {
        if (s->addseg) {
B
bellard 已提交
726 727
            gen_op_movl_A0_seg(R_ES);
            gen_op_addl_A0_reg_sN(0, R_EDI);
B
bellard 已提交
728
        } else {
B
bellard 已提交
729
            gen_op_movl_A0_reg(R_EDI);
B
bellard 已提交
730 731
        }
    } else {
B
bellard 已提交
732
        gen_op_movl_A0_reg(R_EDI);
B
bellard 已提交
733
        gen_op_andl_A0_ffff();
734
        gen_op_addl_A0_seg(s, R_ES);
B
bellard 已提交
735 736 737
    }
}

738 739
static inline void gen_op_movl_T0_Dshift(int ot) 
{
740
    tcg_gen_ld32s_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, df));
741
    tcg_gen_shli_tl(cpu_T[0], cpu_T[0], ot);
B
bellard 已提交
742 743
};

744
static TCGv gen_ext_tl(TCGv dst, TCGv src, int size, bool sign)
745
{
746
    switch (size) {
747
    case OT_BYTE:
748 749 750 751 752 753
        if (sign) {
            tcg_gen_ext8s_tl(dst, src);
        } else {
            tcg_gen_ext8u_tl(dst, src);
        }
        return dst;
754
    case OT_WORD:
755 756 757 758 759 760 761
        if (sign) {
            tcg_gen_ext16s_tl(dst, src);
        } else {
            tcg_gen_ext16u_tl(dst, src);
        }
        return dst;
#ifdef TARGET_X86_64
762
    case OT_LONG:
763 764 765 766 767 768 769
        if (sign) {
            tcg_gen_ext32s_tl(dst, src);
        } else {
            tcg_gen_ext32u_tl(dst, src);
        }
        return dst;
#endif
770
    default:
771
        return src;
772 773
    }
}
774

775 776 777 778 779
static void gen_extu(int ot, TCGv reg)
{
    gen_ext_tl(reg, reg, ot, false);
}

780 781
static void gen_exts(int ot, TCGv reg)
{
782
    gen_ext_tl(reg, reg, ot, true);
783
}
B
bellard 已提交
784

785 786
static inline void gen_op_jnz_ecx(int size, int label1)
{
787
    tcg_gen_mov_tl(cpu_tmp0, cpu_regs[R_ECX]);
788
    gen_extu(size + 1, cpu_tmp0);
P
pbrook 已提交
789
    tcg_gen_brcondi_tl(TCG_COND_NE, cpu_tmp0, 0, label1);
790 791 792 793
}

static inline void gen_op_jz_ecx(int size, int label1)
{
794
    tcg_gen_mov_tl(cpu_tmp0, cpu_regs[R_ECX]);
795
    gen_extu(size + 1, cpu_tmp0);
P
pbrook 已提交
796
    tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_tmp0, 0, label1);
797
}
B
bellard 已提交
798

P
pbrook 已提交
799 800 801
static void gen_helper_in_func(int ot, TCGv v, TCGv_i32 n)
{
    switch (ot) {
802 803 804 805 806 807 808 809 810
    case OT_BYTE:
        gen_helper_inb(v, n);
        break;
    case OT_WORD:
        gen_helper_inw(v, n);
        break;
    case OT_LONG:
        gen_helper_inl(v, n);
        break;
P
pbrook 已提交
811 812
    }
}
B
bellard 已提交
813

P
pbrook 已提交
814 815 816
static void gen_helper_out_func(int ot, TCGv_i32 v, TCGv_i32 n)
{
    switch (ot) {
817 818 819 820 821 822 823 824 825
    case OT_BYTE:
        gen_helper_outb(v, n);
        break;
    case OT_WORD:
        gen_helper_outw(v, n);
        break;
    case OT_LONG:
        gen_helper_outl(v, n);
        break;
P
pbrook 已提交
826 827
    }
}
828

829 830
static void gen_check_io(DisasContext *s, int ot, target_ulong cur_eip,
                         uint32_t svm_flags)
831
{
832 833 834 835
    int state_saved;
    target_ulong next_eip;

    state_saved = 0;
836
    if (s->pe && (s->cpl > s->iopl || s->vm86)) {
837
        gen_update_cc_op(s);
B
bellard 已提交
838
        gen_jmp_im(cur_eip);
839
        state_saved = 1;
840
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
P
pbrook 已提交
841
        switch (ot) {
842
        case OT_BYTE:
B
Blue Swirl 已提交
843 844
            gen_helper_check_iob(cpu_env, cpu_tmp2_i32);
            break;
845
        case OT_WORD:
B
Blue Swirl 已提交
846 847
            gen_helper_check_iow(cpu_env, cpu_tmp2_i32);
            break;
848
        case OT_LONG:
B
Blue Swirl 已提交
849 850
            gen_helper_check_iol(cpu_env, cpu_tmp2_i32);
            break;
P
pbrook 已提交
851
        }
852
    }
B
bellard 已提交
853
    if(s->flags & HF_SVMI_MASK) {
854
        if (!state_saved) {
855
            gen_update_cc_op(s);
856 857 858 859
            gen_jmp_im(cur_eip);
        }
        svm_flags |= (1 << (4 + ot));
        next_eip = s->pc - s->cs_base;
860
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
B
Blue Swirl 已提交
861 862
        gen_helper_svm_check_io(cpu_env, cpu_tmp2_i32,
                                tcg_const_i32(svm_flags),
P
pbrook 已提交
863
                                tcg_const_i32(next_eip - cur_eip));
864 865 866
    }
}

B
bellard 已提交
867 868 869
static inline void gen_movs(DisasContext *s, int ot)
{
    gen_string_movl_A0_ESI(s);
B
bellard 已提交
870
    gen_op_ld_T0_A0(ot + s->mem_index);
B
bellard 已提交
871
    gen_string_movl_A0_EDI(s);
B
bellard 已提交
872
    gen_op_st_T0_A0(ot + s->mem_index);
873 874 875
    gen_op_movl_T0_Dshift(ot);
    gen_op_add_reg_T0(s->aflag, R_ESI);
    gen_op_add_reg_T0(s->aflag, R_EDI);
B
bellard 已提交
876 877
}

878 879 880 881 882 883 884 885 886 887 888
static void gen_op_update1_cc(void)
{
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
}

static void gen_op_update2_cc(void)
{
    tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
}

889 890 891 892 893 894 895
static void gen_op_update3_cc(TCGv reg)
{
    tcg_gen_mov_tl(cpu_cc_src2, reg);
    tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
}

896 897 898 899 900 901 902 903
static inline void gen_op_testl_T0_T1_cc(void)
{
    tcg_gen_and_tl(cpu_cc_dst, cpu_T[0], cpu_T[1]);
}

static void gen_op_update_neg_cc(void)
{
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
904 905
    tcg_gen_neg_tl(cpu_cc_src, cpu_T[0]);
    tcg_gen_movi_tl(cpu_cc_srcT, 0);
906 907
}

908 909
/* compute all eflags to cc_src */
static void gen_compute_eflags(DisasContext *s)
910
{
911
    TCGv zero, dst, src1, src2;
912 913
    int live, dead;

914 915 916
    if (s->cc_op == CC_OP_EFLAGS) {
        return;
    }
R
Richard Henderson 已提交
917 918 919 920 921
    if (s->cc_op == CC_OP_CLR) {
        tcg_gen_movi_tl(cpu_cc_src, CC_Z);
        set_cc_op(s, CC_OP_EFLAGS);
        return;
    }
922 923 924 925

    TCGV_UNUSED(zero);
    dst = cpu_cc_dst;
    src1 = cpu_cc_src;
926
    src2 = cpu_cc_src2;
927 928 929

    /* Take care to not read values that are not live.  */
    live = cc_op_live[s->cc_op] & ~USES_CC_SRCT;
930
    dead = live ^ (USES_CC_DST | USES_CC_SRC | USES_CC_SRC2);
931 932 933 934 935 936 937 938
    if (dead) {
        zero = tcg_const_tl(0);
        if (dead & USES_CC_DST) {
            dst = zero;
        }
        if (dead & USES_CC_SRC) {
            src1 = zero;
        }
939 940 941
        if (dead & USES_CC_SRC2) {
            src2 = zero;
        }
942 943
    }

944
    gen_update_cc_op(s);
945
    gen_helper_cc_compute_all(cpu_cc_src, dst, src1, src2, cpu_cc_op);
946
    set_cc_op(s, CC_OP_EFLAGS);
947 948 949 950

    if (dead) {
        tcg_temp_free(zero);
    }
951 952
}

953 954 955 956 957 958 959 960 961 962
typedef struct CCPrepare {
    TCGCond cond;
    TCGv reg;
    TCGv reg2;
    target_ulong imm;
    target_ulong mask;
    bool use_reg2;
    bool no_setcond;
} CCPrepare;

963
/* compute eflags.C to reg */
964
static CCPrepare gen_prepare_eflags_c(DisasContext *s, TCGv reg)
965 966
{
    TCGv t0, t1;
967
    int size, shift;
968 969 970

    switch (s->cc_op) {
    case CC_OP_SUBB ... CC_OP_SUBQ:
971
        /* (DATA_TYPE)CC_SRCT < (DATA_TYPE)CC_SRC */
972 973 974 975
        size = s->cc_op - CC_OP_SUBB;
        t1 = gen_ext_tl(cpu_tmp0, cpu_cc_src, size, false);
        /* If no temporary was used, be careful not to alias t1 and t0.  */
        t0 = TCGV_EQUAL(t1, cpu_cc_src) ? cpu_tmp0 : reg;
976
        tcg_gen_mov_tl(t0, cpu_cc_srcT);
977 978 979 980 981 982 983 984 985
        gen_extu(size, t0);
        goto add_sub;

    case CC_OP_ADDB ... CC_OP_ADDQ:
        /* (DATA_TYPE)CC_DST < (DATA_TYPE)CC_SRC */
        size = s->cc_op - CC_OP_ADDB;
        t1 = gen_ext_tl(cpu_tmp0, cpu_cc_src, size, false);
        t0 = gen_ext_tl(reg, cpu_cc_dst, size, false);
    add_sub:
986 987
        return (CCPrepare) { .cond = TCG_COND_LTU, .reg = t0,
                             .reg2 = t1, .mask = -1, .use_reg2 = true };
988 989

    case CC_OP_LOGICB ... CC_OP_LOGICQ:
R
Richard Henderson 已提交
990
    case CC_OP_CLR:
991
        return (CCPrepare) { .cond = TCG_COND_NEVER, .mask = -1 };
992 993 994

    case CC_OP_INCB ... CC_OP_INCQ:
    case CC_OP_DECB ... CC_OP_DECQ:
995 996
        return (CCPrepare) { .cond = TCG_COND_NE, .reg = cpu_cc_src,
                             .mask = -1, .no_setcond = true };
997 998 999 1000

    case CC_OP_SHLB ... CC_OP_SHLQ:
        /* (CC_SRC >> (DATA_BITS - 1)) & 1 */
        size = s->cc_op - CC_OP_SHLB;
1001 1002 1003
        shift = (8 << size) - 1;
        return (CCPrepare) { .cond = TCG_COND_NE, .reg = cpu_cc_src,
                             .mask = (target_ulong)1 << shift };
1004 1005

    case CC_OP_MULB ... CC_OP_MULQ:
1006 1007
        return (CCPrepare) { .cond = TCG_COND_NE,
                             .reg = cpu_cc_src, .mask = -1 };
1008

1009 1010 1011 1012 1013
    case CC_OP_BMILGB ... CC_OP_BMILGQ:
        size = s->cc_op - CC_OP_BMILGB;
        t0 = gen_ext_tl(reg, cpu_cc_src, size, false);
        return (CCPrepare) { .cond = TCG_COND_EQ, .reg = t0, .mask = -1 };

1014 1015 1016 1017 1018
    case CC_OP_ADCX:
    case CC_OP_ADCOX:
        return (CCPrepare) { .cond = TCG_COND_NE, .reg = cpu_cc_dst,
                             .mask = -1, .no_setcond = true };

1019 1020 1021
    case CC_OP_EFLAGS:
    case CC_OP_SARB ... CC_OP_SARQ:
        /* CC_SRC & 1 */
1022 1023
        return (CCPrepare) { .cond = TCG_COND_NE,
                             .reg = cpu_cc_src, .mask = CC_C };
1024 1025 1026 1027 1028

    default:
       /* The need to compute only C from CC_OP_DYNAMIC is important
          in efficiently implementing e.g. INC at the start of a TB.  */
       gen_update_cc_op(s);
1029 1030
       gen_helper_cc_compute_c(reg, cpu_cc_dst, cpu_cc_src,
                               cpu_cc_src2, cpu_cc_op);
1031 1032
       return (CCPrepare) { .cond = TCG_COND_NE, .reg = reg,
                            .mask = -1, .no_setcond = true };
1033 1034 1035
    }
}

1036
/* compute eflags.P to reg */
1037
static CCPrepare gen_prepare_eflags_p(DisasContext *s, TCGv reg)
1038
{
1039
    gen_compute_eflags(s);
1040 1041
    return (CCPrepare) { .cond = TCG_COND_NE, .reg = cpu_cc_src,
                         .mask = CC_P };
1042 1043 1044
}

/* compute eflags.S to reg */
1045
static CCPrepare gen_prepare_eflags_s(DisasContext *s, TCGv reg)
1046
{
1047 1048 1049 1050 1051
    switch (s->cc_op) {
    case CC_OP_DYNAMIC:
        gen_compute_eflags(s);
        /* FALLTHRU */
    case CC_OP_EFLAGS:
1052 1053 1054
    case CC_OP_ADCX:
    case CC_OP_ADOX:
    case CC_OP_ADCOX:
1055 1056
        return (CCPrepare) { .cond = TCG_COND_NE, .reg = cpu_cc_src,
                             .mask = CC_S };
R
Richard Henderson 已提交
1057 1058
    case CC_OP_CLR:
        return (CCPrepare) { .cond = TCG_COND_NEVER, .mask = -1 };
1059 1060 1061 1062
    default:
        {
            int size = (s->cc_op - CC_OP_ADDB) & 3;
            TCGv t0 = gen_ext_tl(reg, cpu_cc_dst, size, true);
1063
            return (CCPrepare) { .cond = TCG_COND_LT, .reg = t0, .mask = -1 };
1064 1065
        }
    }
1066 1067 1068
}

/* compute eflags.O to reg */
1069
static CCPrepare gen_prepare_eflags_o(DisasContext *s, TCGv reg)
1070
{
1071 1072 1073 1074 1075
    switch (s->cc_op) {
    case CC_OP_ADOX:
    case CC_OP_ADCOX:
        return (CCPrepare) { .cond = TCG_COND_NE, .reg = cpu_cc_src2,
                             .mask = -1, .no_setcond = true };
R
Richard Henderson 已提交
1076 1077
    case CC_OP_CLR:
        return (CCPrepare) { .cond = TCG_COND_NEVER, .mask = -1 };
1078 1079 1080 1081 1082
    default:
        gen_compute_eflags(s);
        return (CCPrepare) { .cond = TCG_COND_NE, .reg = cpu_cc_src,
                             .mask = CC_O };
    }
1083 1084 1085
}

/* compute eflags.Z to reg */
1086
static CCPrepare gen_prepare_eflags_z(DisasContext *s, TCGv reg)
1087
{
1088 1089 1090 1091 1092
    switch (s->cc_op) {
    case CC_OP_DYNAMIC:
        gen_compute_eflags(s);
        /* FALLTHRU */
    case CC_OP_EFLAGS:
1093 1094 1095
    case CC_OP_ADCX:
    case CC_OP_ADOX:
    case CC_OP_ADCOX:
1096 1097
        return (CCPrepare) { .cond = TCG_COND_NE, .reg = cpu_cc_src,
                             .mask = CC_Z };
R
Richard Henderson 已提交
1098 1099
    case CC_OP_CLR:
        return (CCPrepare) { .cond = TCG_COND_ALWAYS, .mask = -1 };
1100 1101 1102 1103
    default:
        {
            int size = (s->cc_op - CC_OP_ADDB) & 3;
            TCGv t0 = gen_ext_tl(reg, cpu_cc_dst, size, false);
1104
            return (CCPrepare) { .cond = TCG_COND_EQ, .reg = t0, .mask = -1 };
1105
        }
1106 1107 1108
    }
}

1109 1110
/* perform a conditional store into register 'reg' according to jump opcode
   value 'b'. In the fast case, T0 is guaranted not to be used. */
1111
static CCPrepare gen_prepare_cc(DisasContext *s, int b, TCGv reg)
1112
{
1113
    int inv, jcc_op, size, cond;
1114
    CCPrepare cc;
1115 1116 1117
    TCGv t0;

    inv = b & 1;
1118
    jcc_op = (b >> 1) & 7;
1119 1120

    switch (s->cc_op) {
1121 1122
    case CC_OP_SUBB ... CC_OP_SUBQ:
        /* We optimize relational operators for the cmp/jcc case.  */
1123 1124 1125
        size = s->cc_op - CC_OP_SUBB;
        switch (jcc_op) {
        case JCC_BE:
1126
            tcg_gen_mov_tl(cpu_tmp4, cpu_cc_srcT);
1127 1128
            gen_extu(size, cpu_tmp4);
            t0 = gen_ext_tl(cpu_tmp0, cpu_cc_src, size, false);
1129 1130
            cc = (CCPrepare) { .cond = TCG_COND_LEU, .reg = cpu_tmp4,
                               .reg2 = t0, .mask = -1, .use_reg2 = true };
1131
            break;
1132

1133
        case JCC_L:
1134
            cond = TCG_COND_LT;
1135 1136
            goto fast_jcc_l;
        case JCC_LE:
1137
            cond = TCG_COND_LE;
1138
        fast_jcc_l:
1139
            tcg_gen_mov_tl(cpu_tmp4, cpu_cc_srcT);
1140 1141
            gen_exts(size, cpu_tmp4);
            t0 = gen_ext_tl(cpu_tmp0, cpu_cc_src, size, true);
1142 1143
            cc = (CCPrepare) { .cond = cond, .reg = cpu_tmp4,
                               .reg2 = t0, .mask = -1, .use_reg2 = true };
1144
            break;
1145

1146
        default:
1147
            goto slow_jcc;
1148
        }
1149
        break;
1150

1151 1152
    default:
    slow_jcc:
1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196
        /* This actually generates good code for JC, JZ and JS.  */
        switch (jcc_op) {
        case JCC_O:
            cc = gen_prepare_eflags_o(s, reg);
            break;
        case JCC_B:
            cc = gen_prepare_eflags_c(s, reg);
            break;
        case JCC_Z:
            cc = gen_prepare_eflags_z(s, reg);
            break;
        case JCC_BE:
            gen_compute_eflags(s);
            cc = (CCPrepare) { .cond = TCG_COND_NE, .reg = cpu_cc_src,
                               .mask = CC_Z | CC_C };
            break;
        case JCC_S:
            cc = gen_prepare_eflags_s(s, reg);
            break;
        case JCC_P:
            cc = gen_prepare_eflags_p(s, reg);
            break;
        case JCC_L:
            gen_compute_eflags(s);
            if (TCGV_EQUAL(reg, cpu_cc_src)) {
                reg = cpu_tmp0;
            }
            tcg_gen_shri_tl(reg, cpu_cc_src, 4); /* CC_O -> CC_S */
            tcg_gen_xor_tl(reg, reg, cpu_cc_src);
            cc = (CCPrepare) { .cond = TCG_COND_NE, .reg = reg,
                               .mask = CC_S };
            break;
        default:
        case JCC_LE:
            gen_compute_eflags(s);
            if (TCGV_EQUAL(reg, cpu_cc_src)) {
                reg = cpu_tmp0;
            }
            tcg_gen_shri_tl(reg, cpu_cc_src, 4); /* CC_O -> CC_S */
            tcg_gen_xor_tl(reg, reg, cpu_cc_src);
            cc = (CCPrepare) { .cond = TCG_COND_NE, .reg = reg,
                               .mask = CC_S | CC_Z };
            break;
        }
1197
        break;
1198
    }
1199 1200 1201 1202 1203

    if (inv) {
        cc.cond = tcg_invert_cond(cc.cond);
    }
    return cc;
1204 1205
}

1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239
static void gen_setcc1(DisasContext *s, int b, TCGv reg)
{
    CCPrepare cc = gen_prepare_cc(s, b, reg);

    if (cc.no_setcond) {
        if (cc.cond == TCG_COND_EQ) {
            tcg_gen_xori_tl(reg, cc.reg, 1);
        } else {
            tcg_gen_mov_tl(reg, cc.reg);
        }
        return;
    }

    if (cc.cond == TCG_COND_NE && !cc.use_reg2 && cc.imm == 0 &&
        cc.mask != 0 && (cc.mask & (cc.mask - 1)) == 0) {
        tcg_gen_shri_tl(reg, cc.reg, ctztl(cc.mask));
        tcg_gen_andi_tl(reg, reg, 1);
        return;
    }
    if (cc.mask != -1) {
        tcg_gen_andi_tl(reg, cc.reg, cc.mask);
        cc.reg = reg;
    }
    if (cc.use_reg2) {
        tcg_gen_setcond_tl(cc.cond, reg, cc.reg, cc.reg2);
    } else {
        tcg_gen_setcondi_tl(cc.cond, reg, cc.reg, cc.imm);
    }
}

static inline void gen_compute_eflags_c(DisasContext *s, TCGv reg)
{
    gen_setcc1(s, JCC_B << 1, reg);
}
1240

1241 1242
/* generate a conditional jump to label 'l1' according to jump opcode
   value 'b'. In the fast case, T0 is guaranted not to be used. */
1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260
static inline void gen_jcc1_noeob(DisasContext *s, int b, int l1)
{
    CCPrepare cc = gen_prepare_cc(s, b, cpu_T[0]);

    if (cc.mask != -1) {
        tcg_gen_andi_tl(cpu_T[0], cc.reg, cc.mask);
        cc.reg = cpu_T[0];
    }
    if (cc.use_reg2) {
        tcg_gen_brcond_tl(cc.cond, cc.reg, cc.reg2, l1);
    } else {
        tcg_gen_brcondi_tl(cc.cond, cc.reg, cc.imm, l1);
    }
}

/* Generate a conditional jump to label 'l1' according to jump opcode
   value 'b'. In the fast case, T0 is guaranted not to be used.
   A translation block must end soon.  */
1261
static inline void gen_jcc1(DisasContext *s, int b, int l1)
1262
{
1263
    CCPrepare cc = gen_prepare_cc(s, b, cpu_T[0]);
1264

1265
    gen_update_cc_op(s);
1266 1267 1268 1269
    if (cc.mask != -1) {
        tcg_gen_andi_tl(cpu_T[0], cc.reg, cc.mask);
        cc.reg = cpu_T[0];
    }
1270
    set_cc_op(s, CC_OP_DYNAMIC);
1271 1272 1273 1274
    if (cc.use_reg2) {
        tcg_gen_brcond_tl(cc.cond, cc.reg, cc.reg2, l1);
    } else {
        tcg_gen_brcondi_tl(cc.cond, cc.reg, cc.imm, l1);
1275 1276 1277
    }
}

B
bellard 已提交
1278 1279 1280
/* XXX: does not work with gdbstub "ice" single step - not a
   serious problem */
static int gen_jz_ecx_string(DisasContext *s, target_ulong next_eip)
B
bellard 已提交
1281
{
B
bellard 已提交
1282 1283 1284 1285
    int l1, l2;

    l1 = gen_new_label();
    l2 = gen_new_label();
1286
    gen_op_jnz_ecx(s->aflag, l1);
B
bellard 已提交
1287 1288 1289 1290
    gen_set_label(l2);
    gen_jmp_tb(s, next_eip, 1);
    gen_set_label(l1);
    return l2;
B
bellard 已提交
1291 1292 1293 1294
}

static inline void gen_stos(DisasContext *s, int ot)
{
B
bellard 已提交
1295
    gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
B
bellard 已提交
1296
    gen_string_movl_A0_EDI(s);
B
bellard 已提交
1297
    gen_op_st_T0_A0(ot + s->mem_index);
1298 1299
    gen_op_movl_T0_Dshift(ot);
    gen_op_add_reg_T0(s->aflag, R_EDI);
B
bellard 已提交
1300 1301 1302 1303 1304
}

static inline void gen_lods(DisasContext *s, int ot)
{
    gen_string_movl_A0_ESI(s);
B
bellard 已提交
1305 1306
    gen_op_ld_T0_A0(ot + s->mem_index);
    gen_op_mov_reg_T0(ot, R_EAX);
1307 1308
    gen_op_movl_T0_Dshift(ot);
    gen_op_add_reg_T0(s->aflag, R_ESI);
B
bellard 已提交
1309 1310 1311 1312 1313
}

static inline void gen_scas(DisasContext *s, int ot)
{
    gen_string_movl_A0_EDI(s);
B
bellard 已提交
1314
    gen_op_ld_T1_A0(ot + s->mem_index);
1315
    gen_op(s, OP_CMPL, ot, R_EAX);
1316 1317
    gen_op_movl_T0_Dshift(ot);
    gen_op_add_reg_T0(s->aflag, R_EDI);
B
bellard 已提交
1318 1319 1320 1321 1322
}

static inline void gen_cmps(DisasContext *s, int ot)
{
    gen_string_movl_A0_EDI(s);
B
bellard 已提交
1323
    gen_op_ld_T1_A0(ot + s->mem_index);
1324 1325
    gen_string_movl_A0_ESI(s);
    gen_op(s, OP_CMPL, ot, OR_TMP0);
1326 1327 1328
    gen_op_movl_T0_Dshift(ot);
    gen_op_add_reg_T0(s->aflag, R_ESI);
    gen_op_add_reg_T0(s->aflag, R_EDI);
B
bellard 已提交
1329 1330 1331 1332
}

static inline void gen_ins(DisasContext *s, int ot)
{
P
pbrook 已提交
1333 1334
    if (use_icount)
        gen_io_start();
B
bellard 已提交
1335
    gen_string_movl_A0_EDI(s);
1336 1337
    /* Note: we must do this dummy write first to be restartable in
       case of page fault. */
B
bellard 已提交
1338
    gen_op_movl_T0_0();
B
bellard 已提交
1339
    gen_op_st_T0_A0(ot + s->mem_index);
1340
    gen_op_mov_TN_reg(OT_WORD, 1, R_EDX);
1341 1342
    tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[1]);
    tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
P
pbrook 已提交
1343
    gen_helper_in_func(ot, cpu_T[0], cpu_tmp2_i32);
B
bellard 已提交
1344
    gen_op_st_T0_A0(ot + s->mem_index);
1345 1346
    gen_op_movl_T0_Dshift(ot);
    gen_op_add_reg_T0(s->aflag, R_EDI);
P
pbrook 已提交
1347 1348
    if (use_icount)
        gen_io_end();
B
bellard 已提交
1349 1350 1351 1352
}

static inline void gen_outs(DisasContext *s, int ot)
{
P
pbrook 已提交
1353 1354
    if (use_icount)
        gen_io_start();
B
bellard 已提交
1355
    gen_string_movl_A0_ESI(s);
B
bellard 已提交
1356
    gen_op_ld_T0_A0(ot + s->mem_index);
1357 1358

    gen_op_mov_TN_reg(OT_WORD, 1, R_EDX);
1359 1360 1361
    tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[1]);
    tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
    tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[0]);
P
pbrook 已提交
1362
    gen_helper_out_func(ot, cpu_tmp2_i32, cpu_tmp3_i32);
1363

1364 1365
    gen_op_movl_T0_Dshift(ot);
    gen_op_add_reg_T0(s->aflag, R_ESI);
P
pbrook 已提交
1366 1367
    if (use_icount)
        gen_io_end();
B
bellard 已提交
1368 1369 1370 1371 1372 1373
}

/* same method as Valgrind : we generate jumps to current or next
   instruction */
#define GEN_REPZ(op)                                                          \
static inline void gen_repz_ ## op(DisasContext *s, int ot,                   \
B
bellard 已提交
1374
                                 target_ulong cur_eip, target_ulong next_eip) \
B
bellard 已提交
1375
{                                                                             \
B
bellard 已提交
1376
    int l2;\
B
bellard 已提交
1377
    gen_update_cc_op(s);                                                      \
B
bellard 已提交
1378
    l2 = gen_jz_ecx_string(s, next_eip);                                      \
B
bellard 已提交
1379
    gen_ ## op(s, ot);                                                        \
1380
    gen_op_add_reg_im(s->aflag, R_ECX, -1);                                   \
B
bellard 已提交
1381 1382 1383
    /* a loop would cause two single step exceptions if ECX = 1               \
       before rep string_insn */                                              \
    if (!s->jmp_opt)                                                          \
1384
        gen_op_jz_ecx(s->aflag, l2);                                          \
B
bellard 已提交
1385 1386 1387 1388 1389
    gen_jmp(s, cur_eip);                                                      \
}

#define GEN_REPZ2(op)                                                         \
static inline void gen_repz_ ## op(DisasContext *s, int ot,                   \
B
bellard 已提交
1390 1391
                                   target_ulong cur_eip,                      \
                                   target_ulong next_eip,                     \
B
bellard 已提交
1392 1393
                                   int nz)                                    \
{                                                                             \
B
bellard 已提交
1394
    int l2;\
B
bellard 已提交
1395
    gen_update_cc_op(s);                                                      \
B
bellard 已提交
1396
    l2 = gen_jz_ecx_string(s, next_eip);                                      \
B
bellard 已提交
1397
    gen_ ## op(s, ot);                                                        \
1398
    gen_op_add_reg_im(s->aflag, R_ECX, -1);                                   \
1399
    gen_update_cc_op(s);                                                      \
1400
    gen_jcc1(s, (JCC_Z << 1) | (nz ^ 1), l2);                                 \
B
bellard 已提交
1401
    if (!s->jmp_opt)                                                          \
1402
        gen_op_jz_ecx(s->aflag, l2);                                          \
B
bellard 已提交
1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
    gen_jmp(s, cur_eip);                                                      \
}

GEN_REPZ(movs)
GEN_REPZ(stos)
GEN_REPZ(lods)
GEN_REPZ(ins)
GEN_REPZ(outs)
GEN_REPZ2(scas)
GEN_REPZ2(cmps)

P
pbrook 已提交
1414 1415 1416
static void gen_helper_fp_arith_ST0_FT0(int op)
{
    switch (op) {
B
Blue Swirl 已提交
1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440
    case 0:
        gen_helper_fadd_ST0_FT0(cpu_env);
        break;
    case 1:
        gen_helper_fmul_ST0_FT0(cpu_env);
        break;
    case 2:
        gen_helper_fcom_ST0_FT0(cpu_env);
        break;
    case 3:
        gen_helper_fcom_ST0_FT0(cpu_env);
        break;
    case 4:
        gen_helper_fsub_ST0_FT0(cpu_env);
        break;
    case 5:
        gen_helper_fsubr_ST0_FT0(cpu_env);
        break;
    case 6:
        gen_helper_fdiv_ST0_FT0(cpu_env);
        break;
    case 7:
        gen_helper_fdivr_ST0_FT0(cpu_env);
        break;
P
pbrook 已提交
1441 1442
    }
}
B
bellard 已提交
1443 1444

/* NOTE the exception in "r" op ordering */
P
pbrook 已提交
1445 1446 1447 1448
static void gen_helper_fp_arith_STN_ST0(int op, int opreg)
{
    TCGv_i32 tmp = tcg_const_i32(opreg);
    switch (op) {
B
Blue Swirl 已提交
1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
    case 0:
        gen_helper_fadd_STN_ST0(cpu_env, tmp);
        break;
    case 1:
        gen_helper_fmul_STN_ST0(cpu_env, tmp);
        break;
    case 4:
        gen_helper_fsubr_STN_ST0(cpu_env, tmp);
        break;
    case 5:
        gen_helper_fsub_STN_ST0(cpu_env, tmp);
        break;
    case 6:
        gen_helper_fdivr_STN_ST0(cpu_env, tmp);
        break;
    case 7:
        gen_helper_fdiv_STN_ST0(cpu_env, tmp);
        break;
P
pbrook 已提交
1467 1468
    }
}
B
bellard 已提交
1469 1470 1471 1472 1473

/* if d == OR_TMP0, it means memory operand (address in A0) */
static void gen_op(DisasContext *s1, int op, int ot, int d)
{
    if (d != OR_TMP0) {
B
bellard 已提交
1474
        gen_op_mov_TN_reg(ot, 0, d);
B
bellard 已提交
1475
    } else {
B
bellard 已提交
1476
        gen_op_ld_T0_A0(ot + s1->mem_index);
B
bellard 已提交
1477 1478 1479
    }
    switch(op) {
    case OP_ADCL:
1480
        gen_compute_eflags_c(s1, cpu_tmp4);
B
bellard 已提交
1481 1482 1483 1484 1485 1486
        tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
        tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_tmp4);
        if (d != OR_TMP0)
            gen_op_mov_reg_T0(ot, d);
        else
            gen_op_st_T0_A0(ot + s1->mem_index);
1487 1488
        gen_op_update3_cc(cpu_tmp4);
        set_cc_op(s1, CC_OP_ADCB + ot);
B
bellard 已提交
1489
        break;
B
bellard 已提交
1490
    case OP_SBBL:
1491
        gen_compute_eflags_c(s1, cpu_tmp4);
B
bellard 已提交
1492 1493 1494
        tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
        tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_tmp4);
        if (d != OR_TMP0)
B
bellard 已提交
1495
            gen_op_mov_reg_T0(ot, d);
B
bellard 已提交
1496 1497
        else
            gen_op_st_T0_A0(ot + s1->mem_index);
1498 1499
        gen_op_update3_cc(cpu_tmp4);
        set_cc_op(s1, CC_OP_SBBB + ot);
B
bellard 已提交
1500
        break;
B
bellard 已提交
1501 1502
    case OP_ADDL:
        gen_op_addl_T0_T1();
B
bellard 已提交
1503 1504 1505 1506 1507
        if (d != OR_TMP0)
            gen_op_mov_reg_T0(ot, d);
        else
            gen_op_st_T0_A0(ot + s1->mem_index);
        gen_op_update2_cc();
1508
        set_cc_op(s1, CC_OP_ADDB + ot);
B
bellard 已提交
1509 1510
        break;
    case OP_SUBL:
1511
        tcg_gen_mov_tl(cpu_cc_srcT, cpu_T[0]);
B
bellard 已提交
1512
        tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
B
bellard 已提交
1513 1514 1515 1516 1517
        if (d != OR_TMP0)
            gen_op_mov_reg_T0(ot, d);
        else
            gen_op_st_T0_A0(ot + s1->mem_index);
        gen_op_update2_cc();
1518
        set_cc_op(s1, CC_OP_SUBB + ot);
B
bellard 已提交
1519 1520 1521
        break;
    default:
    case OP_ANDL:
B
bellard 已提交
1522
        tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
B
bellard 已提交
1523 1524 1525 1526 1527
        if (d != OR_TMP0)
            gen_op_mov_reg_T0(ot, d);
        else
            gen_op_st_T0_A0(ot + s1->mem_index);
        gen_op_update1_cc();
1528
        set_cc_op(s1, CC_OP_LOGICB + ot);
B
bellard 已提交
1529
        break;
B
bellard 已提交
1530
    case OP_ORL:
B
bellard 已提交
1531
        tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
B
bellard 已提交
1532 1533 1534 1535 1536
        if (d != OR_TMP0)
            gen_op_mov_reg_T0(ot, d);
        else
            gen_op_st_T0_A0(ot + s1->mem_index);
        gen_op_update1_cc();
1537
        set_cc_op(s1, CC_OP_LOGICB + ot);
B
bellard 已提交
1538
        break;
B
bellard 已提交
1539
    case OP_XORL:
B
bellard 已提交
1540
        tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
B
bellard 已提交
1541 1542 1543 1544 1545
        if (d != OR_TMP0)
            gen_op_mov_reg_T0(ot, d);
        else
            gen_op_st_T0_A0(ot + s1->mem_index);
        gen_op_update1_cc();
1546
        set_cc_op(s1, CC_OP_LOGICB + ot);
B
bellard 已提交
1547 1548
        break;
    case OP_CMPL:
1549
        tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
1550
        tcg_gen_mov_tl(cpu_cc_srcT, cpu_T[0]);
1551
        tcg_gen_sub_tl(cpu_cc_dst, cpu_T[0], cpu_T[1]);
1552
        set_cc_op(s1, CC_OP_SUBB + ot);
B
bellard 已提交
1553 1554
        break;
    }
1555 1556
}

B
bellard 已提交
1557 1558 1559 1560
/* if d == OR_TMP0, it means memory operand (address in A0) */
static void gen_inc(DisasContext *s1, int ot, int d, int c)
{
    if (d != OR_TMP0)
B
bellard 已提交
1561
        gen_op_mov_TN_reg(ot, 0, d);
B
bellard 已提交
1562
    else
B
bellard 已提交
1563
        gen_op_ld_T0_A0(ot + s1->mem_index);
1564
    gen_compute_eflags_c(s1, cpu_cc_src);
B
bellard 已提交
1565
    if (c > 0) {
1566
        tcg_gen_addi_tl(cpu_T[0], cpu_T[0], 1);
1567
        set_cc_op(s1, CC_OP_INCB + ot);
B
bellard 已提交
1568
    } else {
1569
        tcg_gen_addi_tl(cpu_T[0], cpu_T[0], -1);
1570
        set_cc_op(s1, CC_OP_DECB + ot);
B
bellard 已提交
1571 1572
    }
    if (d != OR_TMP0)
B
bellard 已提交
1573
        gen_op_mov_reg_T0(ot, d);
B
bellard 已提交
1574
    else
B
bellard 已提交
1575
        gen_op_st_T0_A0(ot + s1->mem_index);
B
bellard 已提交
1576
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
B
bellard 已提交
1577 1578
}

1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
static void gen_shift_flags(DisasContext *s, int ot, TCGv result, TCGv shm1,
                            TCGv count, bool is_right)
{
    TCGv_i32 z32, s32, oldop;
    TCGv z_tl;

    /* Store the results into the CC variables.  If we know that the
       variable must be dead, store unconditionally.  Otherwise we'll
       need to not disrupt the current contents.  */
    z_tl = tcg_const_tl(0);
    if (cc_op_live[s->cc_op] & USES_CC_DST) {
        tcg_gen_movcond_tl(TCG_COND_NE, cpu_cc_dst, count, z_tl,
                           result, cpu_cc_dst);
    } else {
        tcg_gen_mov_tl(cpu_cc_dst, result);
    }
    if (cc_op_live[s->cc_op] & USES_CC_SRC) {
        tcg_gen_movcond_tl(TCG_COND_NE, cpu_cc_src, count, z_tl,
                           shm1, cpu_cc_src);
    } else {
        tcg_gen_mov_tl(cpu_cc_src, shm1);
    }
    tcg_temp_free(z_tl);

    /* Get the two potential CC_OP values into temporaries.  */
    tcg_gen_movi_i32(cpu_tmp2_i32, (is_right ? CC_OP_SARB : CC_OP_SHLB) + ot);
    if (s->cc_op == CC_OP_DYNAMIC) {
        oldop = cpu_cc_op;
    } else {
        tcg_gen_movi_i32(cpu_tmp3_i32, s->cc_op);
        oldop = cpu_tmp3_i32;
    }

    /* Conditionally store the CC_OP value.  */
    z32 = tcg_const_i32(0);
    s32 = tcg_temp_new_i32();
    tcg_gen_trunc_tl_i32(s32, count);
    tcg_gen_movcond_i32(TCG_COND_NE, cpu_cc_op, s32, z32, cpu_tmp2_i32, oldop);
    tcg_temp_free_i32(z32);
    tcg_temp_free_i32(s32);

    /* The CC_OP value is no longer predictable.  */
    set_cc_op(s, CC_OP_DYNAMIC);
}

1624 1625
static void gen_shift_rm_T1(DisasContext *s, int ot, int op1, 
                            int is_right, int is_arith)
B
bellard 已提交
1626
{
1627
    target_ulong mask = (ot == OT_QUAD ? 0x3f : 0x1f);
1628

1629
    /* load */
1630
    if (op1 == OR_TMP0) {
1631
        gen_op_ld_T0_A0(ot + s->mem_index);
1632
    } else {
1633
        gen_op_mov_TN_reg(ot, 0, op1);
1634
    }
1635

1636 1637
    tcg_gen_andi_tl(cpu_T[1], cpu_T[1], mask);
    tcg_gen_subi_tl(cpu_tmp0, cpu_T[1], 1);
1638 1639 1640

    if (is_right) {
        if (is_arith) {
B
bellard 已提交
1641
            gen_exts(ot, cpu_T[0]);
1642 1643
            tcg_gen_sar_tl(cpu_tmp0, cpu_T[0], cpu_tmp0);
            tcg_gen_sar_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1644
        } else {
B
bellard 已提交
1645
            gen_extu(ot, cpu_T[0]);
1646 1647
            tcg_gen_shr_tl(cpu_tmp0, cpu_T[0], cpu_tmp0);
            tcg_gen_shr_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1648 1649
        }
    } else {
1650 1651
        tcg_gen_shl_tl(cpu_tmp0, cpu_T[0], cpu_tmp0);
        tcg_gen_shl_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1652 1653 1654
    }

    /* store */
1655
    if (op1 == OR_TMP0) {
1656
        gen_op_st_T0_A0(ot + s->mem_index);
1657
    } else {
1658
        gen_op_mov_reg_T0(ot, op1);
1659 1660
    }

1661
    gen_shift_flags(s, ot, cpu_T[0], cpu_tmp0, cpu_T[1], is_right);
1662 1663
}

B
bellard 已提交
1664 1665 1666
static void gen_shift_rm_im(DisasContext *s, int ot, int op1, int op2,
                            int is_right, int is_arith)
{
1667
    int mask = (ot == OT_QUAD ? 0x3f : 0x1f);
B
bellard 已提交
1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679

    /* load */
    if (op1 == OR_TMP0)
        gen_op_ld_T0_A0(ot + s->mem_index);
    else
        gen_op_mov_TN_reg(ot, 0, op1);

    op2 &= mask;
    if (op2 != 0) {
        if (is_right) {
            if (is_arith) {
                gen_exts(ot, cpu_T[0]);
B
bellard 已提交
1680
                tcg_gen_sari_tl(cpu_tmp4, cpu_T[0], op2 - 1);
B
bellard 已提交
1681 1682 1683
                tcg_gen_sari_tl(cpu_T[0], cpu_T[0], op2);
            } else {
                gen_extu(ot, cpu_T[0]);
B
bellard 已提交
1684
                tcg_gen_shri_tl(cpu_tmp4, cpu_T[0], op2 - 1);
B
bellard 已提交
1685 1686 1687
                tcg_gen_shri_tl(cpu_T[0], cpu_T[0], op2);
            }
        } else {
B
bellard 已提交
1688
            tcg_gen_shli_tl(cpu_tmp4, cpu_T[0], op2 - 1);
B
bellard 已提交
1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700
            tcg_gen_shli_tl(cpu_T[0], cpu_T[0], op2);
        }
    }

    /* store */
    if (op1 == OR_TMP0)
        gen_op_st_T0_A0(ot + s->mem_index);
    else
        gen_op_mov_reg_T0(ot, op1);
        
    /* update eflags if non zero shift */
    if (op2 != 0) {
B
bellard 已提交
1701
        tcg_gen_mov_tl(cpu_cc_src, cpu_tmp4);
B
bellard 已提交
1702
        tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
1703
        set_cc_op(s, (is_right ? CC_OP_SARB : CC_OP_SHLB) + ot);
B
bellard 已提交
1704 1705 1706
    }
}

1707 1708 1709 1710 1711 1712 1713 1714
static inline void tcg_gen_lshift(TCGv ret, TCGv arg1, target_long arg2)
{
    if (arg2 >= 0)
        tcg_gen_shli_tl(ret, arg1, arg2);
    else
        tcg_gen_shri_tl(ret, arg1, -arg2);
}

1715
static void gen_rot_rm_T1(DisasContext *s, int ot, int op1, int is_right)
1716
{
1717 1718
    target_ulong mask = (ot == OT_QUAD ? 0x3f : 0x1f);
    TCGv_i32 t0, t1;
1719 1720

    /* load */
1721
    if (op1 == OR_TMP0) {
1722
        gen_op_ld_T0_A0(ot + s->mem_index);
1723
    } else {
1724
        gen_op_mov_TN_reg(ot, 0, op1);
1725
    }
1726

1727
    tcg_gen_andi_tl(cpu_T[1], cpu_T[1], mask);
1728

1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
    switch (ot) {
    case OT_BYTE:
        /* Replicate the 8-bit input so that a 32-bit rotate works.  */
        tcg_gen_ext8u_tl(cpu_T[0], cpu_T[0]);
        tcg_gen_muli_tl(cpu_T[0], cpu_T[0], 0x01010101);
        goto do_long;
    case OT_WORD:
        /* Replicate the 16-bit input so that a 32-bit rotate works.  */
        tcg_gen_deposit_tl(cpu_T[0], cpu_T[0], cpu_T[0], 16, 16);
        goto do_long;
    do_long:
#ifdef TARGET_X86_64
    case OT_LONG:
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
        tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[1]);
        if (is_right) {
            tcg_gen_rotr_i32(cpu_tmp2_i32, cpu_tmp2_i32, cpu_tmp3_i32);
        } else {
            tcg_gen_rotl_i32(cpu_tmp2_i32, cpu_tmp2_i32, cpu_tmp3_i32);
        }
        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
        break;
#endif
    default:
        if (is_right) {
            tcg_gen_rotr_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
        } else {
            tcg_gen_rotl_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
        }
        break;
1759 1760 1761
    }

    /* store */
1762
    if (op1 == OR_TMP0) {
1763
        gen_op_st_T0_A0(ot + s->mem_index);
1764
    } else {
1765
        gen_op_mov_reg_T0(ot, op1);
1766
    }
1767

1768 1769
    /* We'll need the flags computed into CC_SRC.  */
    gen_compute_eflags(s);
1770

1771 1772 1773 1774
    /* The value that was "rotated out" is now present at the other end
       of the word.  Compute C into CC_DST and O into CC_SRC2.  Note that
       since we've computed the flags into CC_SRC, these variables are
       currently dead.  */
1775
    if (is_right) {
1776 1777
        tcg_gen_shri_tl(cpu_cc_src2, cpu_T[0], mask - 1);
        tcg_gen_shri_tl(cpu_cc_dst, cpu_T[0], mask);
P
Pavel Dovgaluk 已提交
1778
        tcg_gen_andi_tl(cpu_cc_dst, cpu_cc_dst, 1);
1779 1780 1781
    } else {
        tcg_gen_shri_tl(cpu_cc_src2, cpu_T[0], mask);
        tcg_gen_andi_tl(cpu_cc_dst, cpu_T[0], 1);
1782
    }
1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
    tcg_gen_andi_tl(cpu_cc_src2, cpu_cc_src2, 1);
    tcg_gen_xor_tl(cpu_cc_src2, cpu_cc_src2, cpu_cc_dst);

    /* Now conditionally store the new CC_OP value.  If the shift count
       is 0 we keep the CC_OP_EFLAGS setting so that only CC_SRC is live.
       Otherwise reuse CC_OP_ADCOX which have the C and O flags split out
       exactly as we computed above.  */
    t0 = tcg_const_i32(0);
    t1 = tcg_temp_new_i32();
    tcg_gen_trunc_tl_i32(t1, cpu_T[1]);
    tcg_gen_movi_i32(cpu_tmp2_i32, CC_OP_ADCOX); 
    tcg_gen_movi_i32(cpu_tmp3_i32, CC_OP_EFLAGS);
    tcg_gen_movcond_i32(TCG_COND_NE, cpu_cc_op, t1, t0,
                        cpu_tmp2_i32, cpu_tmp3_i32);
    tcg_temp_free_i32(t0);
    tcg_temp_free_i32(t1);

    /* The CC_OP value is no longer predictable.  */ 
    set_cc_op(s, CC_OP_DYNAMIC);
1802 1803
}

M
malc 已提交
1804 1805 1806
static void gen_rot_rm_im(DisasContext *s, int ot, int op1, int op2,
                          int is_right)
{
1807 1808
    int mask = (ot == OT_QUAD ? 0x3f : 0x1f);
    int shift;
M
malc 已提交
1809 1810 1811

    /* load */
    if (op1 == OR_TMP0) {
1812
        gen_op_ld_T0_A0(ot + s->mem_index);
M
malc 已提交
1813
    } else {
1814
        gen_op_mov_TN_reg(ot, 0, op1);
M
malc 已提交
1815 1816 1817 1818
    }

    op2 &= mask;
    if (op2 != 0) {
1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852
        switch (ot) {
#ifdef TARGET_X86_64
        case OT_LONG:
            tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
            if (is_right) {
                tcg_gen_rotri_i32(cpu_tmp2_i32, cpu_tmp2_i32, op2);
            } else {
                tcg_gen_rotli_i32(cpu_tmp2_i32, cpu_tmp2_i32, op2);
            }
            tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
            break;
#endif
        default:
            if (is_right) {
                tcg_gen_rotri_tl(cpu_T[0], cpu_T[0], op2);
            } else {
                tcg_gen_rotli_tl(cpu_T[0], cpu_T[0], op2);
            }
            break;
        case OT_BYTE:
            mask = 7;
            goto do_shifts;
        case OT_WORD:
            mask = 15;
        do_shifts:
            shift = op2 & mask;
            if (is_right) {
                shift = mask + 1 - shift;
            }
            gen_extu(ot, cpu_T[0]);
            tcg_gen_shli_tl(cpu_tmp0, cpu_T[0], shift);
            tcg_gen_shri_tl(cpu_T[0], cpu_T[0], mask + 1 - shift);
            tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
            break;
M
malc 已提交
1853 1854 1855 1856 1857
        }
    }

    /* store */
    if (op1 == OR_TMP0) {
1858
        gen_op_st_T0_A0(ot + s->mem_index);
M
malc 已提交
1859
    } else {
1860
        gen_op_mov_reg_T0(ot, op1);
M
malc 已提交
1861 1862 1863
    }

    if (op2 != 0) {
1864
        /* Compute the flags into CC_SRC.  */
1865
        gen_compute_eflags(s);
1866

1867 1868 1869 1870
        /* The value that was "rotated out" is now present at the other end
           of the word.  Compute C into CC_DST and O into CC_SRC2.  Note that
           since we've computed the flags into CC_SRC, these variables are
           currently dead.  */
M
malc 已提交
1871
        if (is_right) {
1872 1873
            tcg_gen_shri_tl(cpu_cc_src2, cpu_T[0], mask - 1);
            tcg_gen_shri_tl(cpu_cc_dst, cpu_T[0], mask);
1874
            tcg_gen_andi_tl(cpu_cc_dst, cpu_cc_dst, 1);
1875 1876 1877
        } else {
            tcg_gen_shri_tl(cpu_cc_src2, cpu_T[0], mask);
            tcg_gen_andi_tl(cpu_cc_dst, cpu_T[0], 1);
M
malc 已提交
1878
        }
1879 1880 1881
        tcg_gen_andi_tl(cpu_cc_src2, cpu_cc_src2, 1);
        tcg_gen_xor_tl(cpu_cc_src2, cpu_cc_src2, cpu_cc_dst);
        set_cc_op(s, CC_OP_ADCOX);
M
malc 已提交
1882 1883 1884
    }
}

1885 1886 1887 1888
/* XXX: add faster immediate = 1 case */
static void gen_rotc_rm_T1(DisasContext *s, int ot, int op1, 
                           int is_right)
{
1889
    gen_compute_eflags(s);
1890
    assert(s->cc_op == CC_OP_EFLAGS);
1891 1892 1893 1894 1895 1896 1897

    /* load */
    if (op1 == OR_TMP0)
        gen_op_ld_T0_A0(ot + s->mem_index);
    else
        gen_op_mov_TN_reg(ot, 0, op1);
    
P
pbrook 已提交
1898 1899
    if (is_right) {
        switch (ot) {
1900
        case OT_BYTE:
1901 1902
            gen_helper_rcrb(cpu_T[0], cpu_env, cpu_T[0], cpu_T[1]);
            break;
1903
        case OT_WORD:
1904 1905
            gen_helper_rcrw(cpu_T[0], cpu_env, cpu_T[0], cpu_T[1]);
            break;
1906
        case OT_LONG:
1907 1908
            gen_helper_rcrl(cpu_T[0], cpu_env, cpu_T[0], cpu_T[1]);
            break;
P
pbrook 已提交
1909
#ifdef TARGET_X86_64
1910
        case OT_QUAD:
1911 1912
            gen_helper_rcrq(cpu_T[0], cpu_env, cpu_T[0], cpu_T[1]);
            break;
P
pbrook 已提交
1913 1914 1915 1916
#endif
        }
    } else {
        switch (ot) {
1917
        case OT_BYTE:
1918 1919
            gen_helper_rclb(cpu_T[0], cpu_env, cpu_T[0], cpu_T[1]);
            break;
1920
        case OT_WORD:
1921 1922
            gen_helper_rclw(cpu_T[0], cpu_env, cpu_T[0], cpu_T[1]);
            break;
1923
        case OT_LONG:
1924 1925
            gen_helper_rcll(cpu_T[0], cpu_env, cpu_T[0], cpu_T[1]);
            break;
P
pbrook 已提交
1926
#ifdef TARGET_X86_64
1927
        case OT_QUAD:
1928 1929
            gen_helper_rclq(cpu_T[0], cpu_env, cpu_T[0], cpu_T[1]);
            break;
P
pbrook 已提交
1930 1931 1932
#endif
        }
    }
1933 1934 1935 1936 1937 1938 1939 1940
    /* store */
    if (op1 == OR_TMP0)
        gen_op_st_T0_A0(ot + s->mem_index);
    else
        gen_op_mov_reg_T0(ot, op1);
}

/* XXX: add faster immediate case */
P
Paolo Bonzini 已提交
1941
static void gen_shiftd_rm_T1(DisasContext *s, int ot, int op1,
1942
                             bool is_right, TCGv count_in)
1943
{
1944 1945
    target_ulong mask = (ot == OT_QUAD ? 63 : 31);
    TCGv count;
1946 1947

    /* load */
1948
    if (op1 == OR_TMP0) {
1949
        gen_op_ld_T0_A0(ot + s->mem_index);
1950
    } else {
1951
        gen_op_mov_TN_reg(ot, 0, op1);
1952
    }
1953

1954 1955
    count = tcg_temp_new();
    tcg_gen_andi_tl(count, count_in, mask);
1956

1957 1958 1959 1960 1961
    switch (ot) {
    case OT_WORD:
        /* Note: we implement the Intel behaviour for shift count > 16.
           This means "shrdw C, B, A" shifts A:B:A >> C.  Build the B:A
           portion by constructing it as a 32-bit value.  */
1962
        if (is_right) {
1963 1964 1965
            tcg_gen_deposit_tl(cpu_tmp0, cpu_T[0], cpu_T[1], 16, 16);
            tcg_gen_mov_tl(cpu_T[1], cpu_T[0]);
            tcg_gen_mov_tl(cpu_T[0], cpu_tmp0);
1966
        } else {
1967
            tcg_gen_deposit_tl(cpu_T[1], cpu_T[0], cpu_T[1], 16, 16);
1968
        }
1969 1970 1971 1972 1973
        /* FALLTHRU */
#ifdef TARGET_X86_64
    case OT_LONG:
        /* Concatenate the two 32-bit values and use a 64-bit shift.  */
        tcg_gen_subi_tl(cpu_tmp0, count, 1);
1974
        if (is_right) {
1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990
            tcg_gen_concat_tl_i64(cpu_T[0], cpu_T[0], cpu_T[1]);
            tcg_gen_shr_i64(cpu_tmp0, cpu_T[0], cpu_tmp0);
            tcg_gen_shr_i64(cpu_T[0], cpu_T[0], count);
        } else {
            tcg_gen_concat_tl_i64(cpu_T[0], cpu_T[1], cpu_T[0]);
            tcg_gen_shl_i64(cpu_tmp0, cpu_T[0], cpu_tmp0);
            tcg_gen_shl_i64(cpu_T[0], cpu_T[0], count);
            tcg_gen_shri_i64(cpu_tmp0, cpu_tmp0, 32);
            tcg_gen_shri_i64(cpu_T[0], cpu_T[0], 32);
        }
        break;
#endif
    default:
        tcg_gen_subi_tl(cpu_tmp0, count, 1);
        if (is_right) {
            tcg_gen_shr_tl(cpu_tmp0, cpu_T[0], cpu_tmp0);
1991

1992 1993 1994
            tcg_gen_subfi_tl(cpu_tmp4, mask + 1, count);
            tcg_gen_shr_tl(cpu_T[0], cpu_T[0], count);
            tcg_gen_shl_tl(cpu_T[1], cpu_T[1], cpu_tmp4);
1995
        } else {
1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006
            tcg_gen_shl_tl(cpu_tmp0, cpu_T[0], cpu_tmp0);
            if (ot == OT_WORD) {
                /* Only needed if count > 16, for Intel behaviour.  */
                tcg_gen_subfi_tl(cpu_tmp4, 33, count);
                tcg_gen_shr_tl(cpu_tmp4, cpu_T[1], cpu_tmp4);
                tcg_gen_or_tl(cpu_tmp0, cpu_tmp0, cpu_tmp4);
            }

            tcg_gen_subfi_tl(cpu_tmp4, mask + 1, count);
            tcg_gen_shl_tl(cpu_T[0], cpu_T[0], count);
            tcg_gen_shr_tl(cpu_T[1], cpu_T[1], cpu_tmp4);
2007
        }
2008 2009 2010 2011 2012
        tcg_gen_movi_tl(cpu_tmp4, 0);
        tcg_gen_movcond_tl(TCG_COND_EQ, cpu_T[1], count, cpu_tmp4,
                           cpu_tmp4, cpu_T[1]);
        tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
        break;
2013 2014 2015
    }

    /* store */
2016
    if (op1 == OR_TMP0) {
2017
        gen_op_st_T0_A0(ot + s->mem_index);
2018
    } else {
2019
        gen_op_mov_reg_T0(ot, op1);
2020
    }
2021

2022 2023
    gen_shift_flags(s, ot, cpu_T[0], cpu_tmp0, count, is_right);
    tcg_temp_free(count);
2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053
}

static void gen_shift(DisasContext *s1, int op, int ot, int d, int s)
{
    if (s != OR_TMP1)
        gen_op_mov_TN_reg(ot, 1, s);
    switch(op) {
    case OP_ROL:
        gen_rot_rm_T1(s1, ot, d, 0);
        break;
    case OP_ROR:
        gen_rot_rm_T1(s1, ot, d, 1);
        break;
    case OP_SHL:
    case OP_SHL1:
        gen_shift_rm_T1(s1, ot, d, 0, 0);
        break;
    case OP_SHR:
        gen_shift_rm_T1(s1, ot, d, 1, 0);
        break;
    case OP_SAR:
        gen_shift_rm_T1(s1, ot, d, 1, 1);
        break;
    case OP_RCL:
        gen_rotc_rm_T1(s1, ot, d, 0);
        break;
    case OP_RCR:
        gen_rotc_rm_T1(s1, ot, d, 1);
        break;
    }
B
bellard 已提交
2054 2055 2056 2057
}

static void gen_shifti(DisasContext *s1, int op, int ot, int d, int c)
{
B
bellard 已提交
2058
    switch(op) {
M
malc 已提交
2059 2060 2061 2062 2063 2064
    case OP_ROL:
        gen_rot_rm_im(s1, ot, d, c, 0);
        break;
    case OP_ROR:
        gen_rot_rm_im(s1, ot, d, c, 1);
        break;
B
bellard 已提交
2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080
    case OP_SHL:
    case OP_SHL1:
        gen_shift_rm_im(s1, ot, d, c, 0, 0);
        break;
    case OP_SHR:
        gen_shift_rm_im(s1, ot, d, c, 1, 0);
        break;
    case OP_SAR:
        gen_shift_rm_im(s1, ot, d, c, 1, 1);
        break;
    default:
        /* currently not optimized */
        gen_op_movl_T1_im(c);
        gen_shift(s1, op, ot, d, OR_TMP1);
        break;
    }
B
bellard 已提交
2081 2082
}

2083 2084
static void gen_lea_modrm(CPUX86State *env, DisasContext *s, int modrm,
                          int *reg_ptr, int *offset_ptr)
B
bellard 已提交
2085
{
B
bellard 已提交
2086
    target_long disp;
B
bellard 已提交
2087
    int havesib;
B
bellard 已提交
2088
    int base;
B
bellard 已提交
2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106
    int index;
    int scale;
    int opreg;
    int mod, rm, code, override, must_add_seg;

    override = s->override;
    must_add_seg = s->addseg;
    if (override >= 0)
        must_add_seg = 1;
    mod = (modrm >> 6) & 3;
    rm = modrm & 7;

    if (s->aflag) {

        havesib = 0;
        base = rm;
        index = 0;
        scale = 0;
2107

B
bellard 已提交
2108 2109
        if (base == 4) {
            havesib = 1;
2110
            code = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
2111
            scale = (code >> 6) & 3;
B
bellard 已提交
2112 2113
            index = ((code >> 3) & 7) | REX_X(s);
            base = (code & 7);
B
bellard 已提交
2114
        }
B
bellard 已提交
2115
        base |= REX_B(s);
B
bellard 已提交
2116 2117 2118

        switch (mod) {
        case 0:
B
bellard 已提交
2119
            if ((base & 7) == 5) {
B
bellard 已提交
2120
                base = -1;
2121
                disp = (int32_t)cpu_ldl_code(env, s->pc);
B
bellard 已提交
2122
                s->pc += 4;
B
bellard 已提交
2123 2124 2125
                if (CODE64(s) && !havesib) {
                    disp += s->pc + s->rip_offset;
                }
B
bellard 已提交
2126 2127 2128 2129 2130
            } else {
                disp = 0;
            }
            break;
        case 1:
2131
            disp = (int8_t)cpu_ldub_code(env, s->pc++);
B
bellard 已提交
2132 2133 2134
            break;
        default:
        case 2:
2135
            disp = (int32_t)cpu_ldl_code(env, s->pc);
B
bellard 已提交
2136 2137 2138
            s->pc += 4;
            break;
        }
2139

B
bellard 已提交
2140 2141 2142 2143
        if (base >= 0) {
            /* for correct popl handling with esp */
            if (base == 4 && s->popl_esp_hack)
                disp += s->popl_esp_hack;
B
bellard 已提交
2144 2145
#ifdef TARGET_X86_64
            if (s->aflag == 2) {
B
bellard 已提交
2146
                gen_op_movq_A0_reg(base);
B
bellard 已提交
2147
                if (disp != 0) {
B
bellard 已提交
2148
                    gen_op_addq_A0_im(disp);
B
bellard 已提交
2149
                }
2150
            } else
B
bellard 已提交
2151 2152
#endif
            {
B
bellard 已提交
2153
                gen_op_movl_A0_reg(base);
B
bellard 已提交
2154 2155 2156
                if (disp != 0)
                    gen_op_addl_A0_im(disp);
            }
B
bellard 已提交
2157
        } else {
B
bellard 已提交
2158 2159
#ifdef TARGET_X86_64
            if (s->aflag == 2) {
B
bellard 已提交
2160
                gen_op_movq_A0_im(disp);
2161
            } else
B
bellard 已提交
2162 2163 2164 2165
#endif
            {
                gen_op_movl_A0_im(disp);
            }
B
bellard 已提交
2166
        }
2167 2168
        /* index == 4 means no index */
        if (havesib && (index != 4)) {
B
bellard 已提交
2169 2170
#ifdef TARGET_X86_64
            if (s->aflag == 2) {
B
bellard 已提交
2171
                gen_op_addq_A0_reg_sN(scale, index);
2172
            } else
B
bellard 已提交
2173 2174
#endif
            {
B
bellard 已提交
2175
                gen_op_addl_A0_reg_sN(scale, index);
B
bellard 已提交
2176
            }
B
bellard 已提交
2177 2178 2179 2180 2181 2182 2183 2184
        }
        if (must_add_seg) {
            if (override < 0) {
                if (base == R_EBP || base == R_ESP)
                    override = R_SS;
                else
                    override = R_DS;
            }
B
bellard 已提交
2185 2186
#ifdef TARGET_X86_64
            if (s->aflag == 2) {
B
bellard 已提交
2187
                gen_op_addq_A0_seg(override);
2188
            } else
B
bellard 已提交
2189 2190
#endif
            {
2191
                gen_op_addl_A0_seg(s, override);
B
bellard 已提交
2192
            }
B
bellard 已提交
2193 2194 2195 2196 2197
        }
    } else {
        switch (mod) {
        case 0:
            if (rm == 6) {
2198
                disp = cpu_lduw_code(env, s->pc);
B
bellard 已提交
2199 2200 2201 2202 2203 2204 2205 2206 2207
                s->pc += 2;
                gen_op_movl_A0_im(disp);
                rm = 0; /* avoid SS override */
                goto no_rm;
            } else {
                disp = 0;
            }
            break;
        case 1:
2208
            disp = (int8_t)cpu_ldub_code(env, s->pc++);
B
bellard 已提交
2209 2210 2211
            break;
        default:
        case 2:
2212
            disp = cpu_lduw_code(env, s->pc);
B
bellard 已提交
2213 2214 2215 2216 2217
            s->pc += 2;
            break;
        }
        switch(rm) {
        case 0:
B
bellard 已提交
2218 2219
            gen_op_movl_A0_reg(R_EBX);
            gen_op_addl_A0_reg_sN(0, R_ESI);
B
bellard 已提交
2220 2221
            break;
        case 1:
B
bellard 已提交
2222 2223
            gen_op_movl_A0_reg(R_EBX);
            gen_op_addl_A0_reg_sN(0, R_EDI);
B
bellard 已提交
2224 2225
            break;
        case 2:
B
bellard 已提交
2226 2227
            gen_op_movl_A0_reg(R_EBP);
            gen_op_addl_A0_reg_sN(0, R_ESI);
B
bellard 已提交
2228 2229
            break;
        case 3:
B
bellard 已提交
2230 2231
            gen_op_movl_A0_reg(R_EBP);
            gen_op_addl_A0_reg_sN(0, R_EDI);
B
bellard 已提交
2232 2233
            break;
        case 4:
B
bellard 已提交
2234
            gen_op_movl_A0_reg(R_ESI);
B
bellard 已提交
2235 2236
            break;
        case 5:
B
bellard 已提交
2237
            gen_op_movl_A0_reg(R_EDI);
B
bellard 已提交
2238 2239
            break;
        case 6:
B
bellard 已提交
2240
            gen_op_movl_A0_reg(R_EBP);
B
bellard 已提交
2241 2242 2243
            break;
        default:
        case 7:
B
bellard 已提交
2244
            gen_op_movl_A0_reg(R_EBX);
B
bellard 已提交
2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257
            break;
        }
        if (disp != 0)
            gen_op_addl_A0_im(disp);
        gen_op_andl_A0_ffff();
    no_rm:
        if (must_add_seg) {
            if (override < 0) {
                if (rm == 2 || rm == 3 || rm == 6)
                    override = R_SS;
                else
                    override = R_DS;
            }
2258
            gen_op_addl_A0_seg(s, override);
B
bellard 已提交
2259 2260 2261 2262 2263 2264 2265 2266 2267
        }
    }

    opreg = OR_A0;
    disp = 0;
    *reg_ptr = opreg;
    *offset_ptr = disp;
}

2268
static void gen_nop_modrm(CPUX86State *env, DisasContext *s, int modrm)
B
bellard 已提交
2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279
{
    int mod, rm, base, code;

    mod = (modrm >> 6) & 3;
    if (mod == 3)
        return;
    rm = modrm & 7;

    if (s->aflag) {

        base = rm;
2280

B
bellard 已提交
2281
        if (base == 4) {
2282
            code = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
2283 2284
            base = (code & 7);
        }
2285

B
bellard 已提交
2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317
        switch (mod) {
        case 0:
            if (base == 5) {
                s->pc += 4;
            }
            break;
        case 1:
            s->pc++;
            break;
        default:
        case 2:
            s->pc += 4;
            break;
        }
    } else {
        switch (mod) {
        case 0:
            if (rm == 6) {
                s->pc += 2;
            }
            break;
        case 1:
            s->pc++;
            break;
        default:
        case 2:
            s->pc += 2;
            break;
        }
    }
}

B
bellard 已提交
2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328
/* used for LEA and MOV AX, mem */
static void gen_add_A0_ds_seg(DisasContext *s)
{
    int override, must_add_seg;
    must_add_seg = s->addseg;
    override = R_DS;
    if (s->override >= 0) {
        override = s->override;
        must_add_seg = 1;
    }
    if (must_add_seg) {
2329 2330
#ifdef TARGET_X86_64
        if (CODE64(s)) {
B
bellard 已提交
2331
            gen_op_addq_A0_seg(override);
2332
        } else
2333 2334
#endif
        {
2335
            gen_op_addl_A0_seg(s, override);
2336
        }
B
bellard 已提交
2337 2338 2339
    }
}

B
balrog 已提交
2340
/* generate modrm memory load or store of 'reg'. TMP0 is used if reg ==
B
bellard 已提交
2341
   OR_TMP0 */
2342 2343
static void gen_ldst_modrm(CPUX86State *env, DisasContext *s, int modrm,
                           int ot, int reg, int is_store)
B
bellard 已提交
2344 2345 2346 2347
{
    int mod, rm, opreg, disp;

    mod = (modrm >> 6) & 3;
B
bellard 已提交
2348
    rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
2349 2350 2351
    if (mod == 3) {
        if (is_store) {
            if (reg != OR_TMP0)
B
bellard 已提交
2352 2353
                gen_op_mov_TN_reg(ot, 0, reg);
            gen_op_mov_reg_T0(ot, rm);
B
bellard 已提交
2354
        } else {
B
bellard 已提交
2355
            gen_op_mov_TN_reg(ot, 0, rm);
B
bellard 已提交
2356
            if (reg != OR_TMP0)
B
bellard 已提交
2357
                gen_op_mov_reg_T0(ot, reg);
B
bellard 已提交
2358 2359
        }
    } else {
2360
        gen_lea_modrm(env, s, modrm, &opreg, &disp);
B
bellard 已提交
2361 2362
        if (is_store) {
            if (reg != OR_TMP0)
B
bellard 已提交
2363 2364
                gen_op_mov_TN_reg(ot, 0, reg);
            gen_op_st_T0_A0(ot + s->mem_index);
B
bellard 已提交
2365
        } else {
B
bellard 已提交
2366
            gen_op_ld_T0_A0(ot + s->mem_index);
B
bellard 已提交
2367
            if (reg != OR_TMP0)
B
bellard 已提交
2368
                gen_op_mov_reg_T0(ot, reg);
B
bellard 已提交
2369 2370 2371 2372
        }
    }
}

2373
static inline uint32_t insn_get(CPUX86State *env, DisasContext *s, int ot)
B
bellard 已提交
2374 2375 2376 2377 2378
{
    uint32_t ret;

    switch(ot) {
    case OT_BYTE:
2379
        ret = cpu_ldub_code(env, s->pc);
B
bellard 已提交
2380 2381 2382
        s->pc++;
        break;
    case OT_WORD:
2383
        ret = cpu_lduw_code(env, s->pc);
B
bellard 已提交
2384 2385 2386 2387
        s->pc += 2;
        break;
    default:
    case OT_LONG:
2388
        ret = cpu_ldl_code(env, s->pc);
B
bellard 已提交
2389 2390 2391 2392 2393 2394
        s->pc += 4;
        break;
    }
    return ret;
}

B
bellard 已提交
2395 2396 2397 2398 2399 2400 2401 2402
static inline int insn_const_size(unsigned int ot)
{
    if (ot <= OT_LONG)
        return 1 << ot;
    else
        return 4;
}

2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413
static inline void gen_goto_tb(DisasContext *s, int tb_num, target_ulong eip)
{
    TranslationBlock *tb;
    target_ulong pc;

    pc = s->cs_base + eip;
    tb = s->tb;
    /* NOTE: we handle the case where the TB spans two pages here */
    if ((pc & TARGET_PAGE_MASK) == (tb->pc & TARGET_PAGE_MASK) ||
        (pc & TARGET_PAGE_MASK) == ((s->pc - 1) & TARGET_PAGE_MASK))  {
        /* jump to same page: we can use a direct jump */
B
bellard 已提交
2414
        tcg_gen_goto_tb(tb_num);
2415
        gen_jmp_im(eip);
2416
        tcg_gen_exit_tb((tcg_target_long)tb + tb_num);
2417 2418 2419 2420 2421 2422 2423
    } else {
        /* jump to another page: currently not optimized */
        gen_jmp_im(eip);
        gen_eob(s);
    }
}

2424
static inline void gen_jcc(DisasContext *s, int b,
B
bellard 已提交
2425
                           target_ulong val, target_ulong next_eip)
B
bellard 已提交
2426
{
2427
    int l1, l2;
2428

B
bellard 已提交
2429
    if (s->jmp_opt) {
B
bellard 已提交
2430
        l1 = gen_new_label();
2431
        gen_jcc1(s, b, l1);
2432

2433
        gen_goto_tb(s, 0, next_eip);
B
bellard 已提交
2434 2435

        gen_set_label(l1);
2436
        gen_goto_tb(s, 1, val);
J
Jun Koi 已提交
2437
        s->is_jmp = DISAS_TB_JUMP;
B
bellard 已提交
2438
    } else {
B
bellard 已提交
2439 2440
        l1 = gen_new_label();
        l2 = gen_new_label();
2441
        gen_jcc1(s, b, l1);
2442

B
bellard 已提交
2443
        gen_jmp_im(next_eip);
2444 2445
        tcg_gen_br(l2);

B
bellard 已提交
2446 2447 2448
        gen_set_label(l1);
        gen_jmp_im(val);
        gen_set_label(l2);
B
bellard 已提交
2449 2450 2451 2452
        gen_eob(s);
    }
}

2453 2454 2455
static void gen_cmovcc1(CPUX86State *env, DisasContext *s, int ot, int b,
                        int modrm, int reg)
{
2456
    CCPrepare cc;
2457

2458
    gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
2459

2460 2461 2462 2463 2464 2465 2466 2467
    cc = gen_prepare_cc(s, b, cpu_T[1]);
    if (cc.mask != -1) {
        TCGv t0 = tcg_temp_new();
        tcg_gen_andi_tl(t0, cc.reg, cc.mask);
        cc.reg = t0;
    }
    if (!cc.use_reg2) {
        cc.reg2 = tcg_const_tl(cc.imm);
2468 2469
    }

2470 2471 2472 2473 2474 2475 2476 2477 2478 2479
    tcg_gen_movcond_tl(cc.cond, cpu_T[0], cc.reg, cc.reg2,
                       cpu_T[0], cpu_regs[reg]);
    gen_op_mov_reg_T0(ot, reg);

    if (cc.mask != -1) {
        tcg_temp_free(cc.reg);
    }
    if (!cc.use_reg2) {
        tcg_temp_free(cc.reg2);
    }
2480 2481
}

2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497
static inline void gen_op_movl_T0_seg(int seg_reg)
{
    tcg_gen_ld32u_tl(cpu_T[0], cpu_env, 
                     offsetof(CPUX86State,segs[seg_reg].selector));
}

static inline void gen_op_movl_seg_T0_vm(int seg_reg)
{
    tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xffff);
    tcg_gen_st32_tl(cpu_T[0], cpu_env, 
                    offsetof(CPUX86State,segs[seg_reg].selector));
    tcg_gen_shli_tl(cpu_T[0], cpu_T[0], 4);
    tcg_gen_st_tl(cpu_T[0], cpu_env, 
                  offsetof(CPUX86State,segs[seg_reg].base));
}

B
bellard 已提交
2498 2499
/* move T0 to seg_reg and compute if the CPU state may change. Never
   call this function with seg_reg == R_CS */
B
bellard 已提交
2500
static void gen_movl_seg_T0(DisasContext *s, int seg_reg, target_ulong cur_eip)
B
bellard 已提交
2501
{
2502 2503
    if (s->pe && !s->vm86) {
        /* XXX: optimize by finding processor state dynamically */
2504
        gen_update_cc_op(s);
B
bellard 已提交
2505
        gen_jmp_im(cur_eip);
2506
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
2507
        gen_helper_load_seg(cpu_env, tcg_const_i32(seg_reg), cpu_tmp2_i32);
B
bellard 已提交
2508 2509 2510 2511 2512
        /* abort translation because the addseg value may change or
           because ss32 may change. For R_SS, translation must always
           stop as a special handling must be done to disable hardware
           interrupts for the next instruction */
        if (seg_reg == R_SS || (s->code32 && seg_reg < R_FS))
J
Jun Koi 已提交
2513
            s->is_jmp = DISAS_TB_JUMP;
2514
    } else {
2515
        gen_op_movl_seg_T0_vm(seg_reg);
B
bellard 已提交
2516
        if (seg_reg == R_SS)
J
Jun Koi 已提交
2517
            s->is_jmp = DISAS_TB_JUMP;
2518
    }
B
bellard 已提交
2519 2520
}

T
ths 已提交
2521 2522 2523 2524 2525
static inline int svm_is_rep(int prefixes)
{
    return ((prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) ? 8 : 0);
}

B
bellard 已提交
2526
static inline void
T
ths 已提交
2527
gen_svm_check_intercept_param(DisasContext *s, target_ulong pc_start,
2528
                              uint32_t type, uint64_t param)
T
ths 已提交
2529
{
B
bellard 已提交
2530 2531 2532
    /* no SVM activated; fast case */
    if (likely(!(s->flags & HF_SVMI_MASK)))
        return;
2533
    gen_update_cc_op(s);
B
bellard 已提交
2534
    gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
2535
    gen_helper_svm_check_intercept_param(cpu_env, tcg_const_i32(type),
P
pbrook 已提交
2536
                                         tcg_const_i64(param));
T
ths 已提交
2537 2538
}

B
bellard 已提交
2539
static inline void
T
ths 已提交
2540 2541
gen_svm_check_intercept(DisasContext *s, target_ulong pc_start, uint64_t type)
{
B
bellard 已提交
2542
    gen_svm_check_intercept_param(s, pc_start, type, 0);
T
ths 已提交
2543 2544
}

2545 2546
static inline void gen_stack_update(DisasContext *s, int addend)
{
B
bellard 已提交
2547 2548
#ifdef TARGET_X86_64
    if (CODE64(s)) {
2549
        gen_op_add_reg_im(2, R_ESP, addend);
B
bellard 已提交
2550 2551
    } else
#endif
2552
    if (s->ss32) {
2553
        gen_op_add_reg_im(1, R_ESP, addend);
2554
    } else {
2555
        gen_op_add_reg_im(0, R_ESP, addend);
2556 2557 2558
    }
}

B
bellard 已提交
2559 2560 2561
/* generate a push. It depends on ss32, addseg and dflag */
static void gen_push_T0(DisasContext *s)
{
B
bellard 已提交
2562 2563
#ifdef TARGET_X86_64
    if (CODE64(s)) {
B
bellard 已提交
2564
        gen_op_movq_A0_reg(R_ESP);
2565
        if (s->dflag) {
B
bellard 已提交
2566 2567
            gen_op_addq_A0_im(-8);
            gen_op_st_T0_A0(OT_QUAD + s->mem_index);
2568
        } else {
B
bellard 已提交
2569 2570
            gen_op_addq_A0_im(-2);
            gen_op_st_T0_A0(OT_WORD + s->mem_index);
2571
        }
B
bellard 已提交
2572
        gen_op_mov_reg_A0(2, R_ESP);
2573
    } else
B
bellard 已提交
2574 2575
#endif
    {
B
bellard 已提交
2576
        gen_op_movl_A0_reg(R_ESP);
B
bellard 已提交
2577
        if (!s->dflag)
B
bellard 已提交
2578
            gen_op_addl_A0_im(-2);
B
bellard 已提交
2579
        else
B
bellard 已提交
2580
            gen_op_addl_A0_im(-4);
B
bellard 已提交
2581 2582
        if (s->ss32) {
            if (s->addseg) {
2583
                tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2584
                gen_op_addl_A0_seg(s, R_SS);
B
bellard 已提交
2585 2586 2587
            }
        } else {
            gen_op_andl_A0_ffff();
2588
            tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2589
            gen_op_addl_A0_seg(s, R_SS);
B
bellard 已提交
2590
        }
B
bellard 已提交
2591
        gen_op_st_T0_A0(s->dflag + 1 + s->mem_index);
B
bellard 已提交
2592
        if (s->ss32 && !s->addseg)
B
bellard 已提交
2593
            gen_op_mov_reg_A0(1, R_ESP);
B
bellard 已提交
2594
        else
B
bellard 已提交
2595
            gen_op_mov_reg_T1(s->ss32 + 1, R_ESP);
B
bellard 已提交
2596 2597 2598
    }
}

2599 2600 2601
/* generate a push. It depends on ss32, addseg and dflag */
/* slower version for T1, only used for call Ev */
static void gen_push_T1(DisasContext *s)
B
bellard 已提交
2602
{
B
bellard 已提交
2603 2604
#ifdef TARGET_X86_64
    if (CODE64(s)) {
B
bellard 已提交
2605
        gen_op_movq_A0_reg(R_ESP);
2606
        if (s->dflag) {
B
bellard 已提交
2607 2608
            gen_op_addq_A0_im(-8);
            gen_op_st_T1_A0(OT_QUAD + s->mem_index);
2609
        } else {
B
bellard 已提交
2610 2611
            gen_op_addq_A0_im(-2);
            gen_op_st_T0_A0(OT_WORD + s->mem_index);
2612
        }
B
bellard 已提交
2613
        gen_op_mov_reg_A0(2, R_ESP);
2614
    } else
B
bellard 已提交
2615 2616
#endif
    {
B
bellard 已提交
2617
        gen_op_movl_A0_reg(R_ESP);
B
bellard 已提交
2618
        if (!s->dflag)
B
bellard 已提交
2619
            gen_op_addl_A0_im(-2);
B
bellard 已提交
2620
        else
B
bellard 已提交
2621
            gen_op_addl_A0_im(-4);
B
bellard 已提交
2622 2623
        if (s->ss32) {
            if (s->addseg) {
2624
                gen_op_addl_A0_seg(s, R_SS);
B
bellard 已提交
2625 2626 2627
            }
        } else {
            gen_op_andl_A0_ffff();
2628
            gen_op_addl_A0_seg(s, R_SS);
B
bellard 已提交
2629
        }
B
bellard 已提交
2630
        gen_op_st_T1_A0(s->dflag + 1 + s->mem_index);
2631

B
bellard 已提交
2632
        if (s->ss32 && !s->addseg)
B
bellard 已提交
2633
            gen_op_mov_reg_A0(1, R_ESP);
B
bellard 已提交
2634 2635
        else
            gen_stack_update(s, (-2) << s->dflag);
B
bellard 已提交
2636 2637 2638
    }
}

2639 2640
/* two step pop is necessary for precise exceptions */
static void gen_pop_T0(DisasContext *s)
B
bellard 已提交
2641
{
B
bellard 已提交
2642 2643
#ifdef TARGET_X86_64
    if (CODE64(s)) {
B
bellard 已提交
2644 2645
        gen_op_movq_A0_reg(R_ESP);
        gen_op_ld_T0_A0((s->dflag ? OT_QUAD : OT_WORD) + s->mem_index);
2646
    } else
B
bellard 已提交
2647 2648
#endif
    {
B
bellard 已提交
2649
        gen_op_movl_A0_reg(R_ESP);
B
bellard 已提交
2650 2651
        if (s->ss32) {
            if (s->addseg)
2652
                gen_op_addl_A0_seg(s, R_SS);
B
bellard 已提交
2653 2654
        } else {
            gen_op_andl_A0_ffff();
2655
            gen_op_addl_A0_seg(s, R_SS);
B
bellard 已提交
2656
        }
B
bellard 已提交
2657
        gen_op_ld_T0_A0(s->dflag + 1 + s->mem_index);
B
bellard 已提交
2658 2659 2660 2661 2662
    }
}

static void gen_pop_update(DisasContext *s)
{
B
bellard 已提交
2663
#ifdef TARGET_X86_64
2664
    if (CODE64(s) && s->dflag) {
B
bellard 已提交
2665 2666 2667 2668 2669 2670
        gen_stack_update(s, 8);
    } else
#endif
    {
        gen_stack_update(s, 2 << s->dflag);
    }
B
bellard 已提交
2671 2672 2673 2674
}

static void gen_stack_A0(DisasContext *s)
{
B
bellard 已提交
2675
    gen_op_movl_A0_reg(R_ESP);
B
bellard 已提交
2676 2677
    if (!s->ss32)
        gen_op_andl_A0_ffff();
2678
    tcg_gen_mov_tl(cpu_T[1], cpu_A0);
B
bellard 已提交
2679
    if (s->addseg)
2680
        gen_op_addl_A0_seg(s, R_SS);
B
bellard 已提交
2681 2682 2683 2684 2685 2686
}

/* NOTE: wrap around in 16 bit not fully handled */
static void gen_pusha(DisasContext *s)
{
    int i;
B
bellard 已提交
2687
    gen_op_movl_A0_reg(R_ESP);
B
bellard 已提交
2688 2689 2690
    gen_op_addl_A0_im(-16 <<  s->dflag);
    if (!s->ss32)
        gen_op_andl_A0_ffff();
2691
    tcg_gen_mov_tl(cpu_T[1], cpu_A0);
B
bellard 已提交
2692
    if (s->addseg)
2693
        gen_op_addl_A0_seg(s, R_SS);
B
bellard 已提交
2694
    for(i = 0;i < 8; i++) {
B
bellard 已提交
2695 2696
        gen_op_mov_TN_reg(OT_LONG, 0, 7 - i);
        gen_op_st_T0_A0(OT_WORD + s->dflag + s->mem_index);
B
bellard 已提交
2697 2698
        gen_op_addl_A0_im(2 <<  s->dflag);
    }
B
bellard 已提交
2699
    gen_op_mov_reg_T1(OT_WORD + s->ss32, R_ESP);
B
bellard 已提交
2700 2701 2702 2703 2704 2705
}

/* NOTE: wrap around in 16 bit not fully handled */
static void gen_popa(DisasContext *s)
{
    int i;
B
bellard 已提交
2706
    gen_op_movl_A0_reg(R_ESP);
B
bellard 已提交
2707 2708
    if (!s->ss32)
        gen_op_andl_A0_ffff();
2709 2710
    tcg_gen_mov_tl(cpu_T[1], cpu_A0);
    tcg_gen_addi_tl(cpu_T[1], cpu_T[1], 16 <<  s->dflag);
B
bellard 已提交
2711
    if (s->addseg)
2712
        gen_op_addl_A0_seg(s, R_SS);
B
bellard 已提交
2713 2714 2715
    for(i = 0;i < 8; i++) {
        /* ESP is not reloaded */
        if (i != 3) {
B
bellard 已提交
2716 2717
            gen_op_ld_T0_A0(OT_WORD + s->dflag + s->mem_index);
            gen_op_mov_reg_T0(OT_WORD + s->dflag, 7 - i);
B
bellard 已提交
2718 2719 2720
        }
        gen_op_addl_A0_im(2 <<  s->dflag);
    }
B
bellard 已提交
2721
    gen_op_mov_reg_T1(OT_WORD + s->ss32, R_ESP);
B
bellard 已提交
2722 2723 2724 2725
}

static void gen_enter(DisasContext *s, int esp_addend, int level)
{
B
bellard 已提交
2726
    int ot, opsize;
B
bellard 已提交
2727 2728

    level &= 0x1f;
2729 2730 2731 2732
#ifdef TARGET_X86_64
    if (CODE64(s)) {
        ot = s->dflag ? OT_QUAD : OT_WORD;
        opsize = 1 << ot;
2733

B
bellard 已提交
2734
        gen_op_movl_A0_reg(R_ESP);
2735
        gen_op_addq_A0_im(-opsize);
2736
        tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2737 2738

        /* push bp */
B
bellard 已提交
2739 2740
        gen_op_mov_TN_reg(OT_LONG, 0, R_EBP);
        gen_op_st_T0_A0(ot + s->mem_index);
2741
        if (level) {
B
bellard 已提交
2742
            /* XXX: must save state */
2743
            gen_helper_enter64_level(cpu_env, tcg_const_i32(level),
P
pbrook 已提交
2744 2745
                                     tcg_const_i32((ot == OT_QUAD)),
                                     cpu_T[1]);
2746
        }
B
bellard 已提交
2747
        gen_op_mov_reg_T1(ot, R_EBP);
2748
        tcg_gen_addi_tl(cpu_T[1], cpu_T[1], -esp_addend + (-opsize * level));
B
bellard 已提交
2749
        gen_op_mov_reg_T1(OT_QUAD, R_ESP);
2750
    } else
2751 2752 2753 2754
#endif
    {
        ot = s->dflag + OT_WORD;
        opsize = 2 << s->dflag;
2755

B
bellard 已提交
2756
        gen_op_movl_A0_reg(R_ESP);
2757 2758 2759
        gen_op_addl_A0_im(-opsize);
        if (!s->ss32)
            gen_op_andl_A0_ffff();
2760
        tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2761
        if (s->addseg)
2762
            gen_op_addl_A0_seg(s, R_SS);
2763
        /* push bp */
B
bellard 已提交
2764 2765
        gen_op_mov_TN_reg(OT_LONG, 0, R_EBP);
        gen_op_st_T0_A0(ot + s->mem_index);
2766
        if (level) {
B
bellard 已提交
2767
            /* XXX: must save state */
2768
            gen_helper_enter_level(cpu_env, tcg_const_i32(level),
P
pbrook 已提交
2769 2770
                                   tcg_const_i32(s->dflag),
                                   cpu_T[1]);
2771
        }
B
bellard 已提交
2772
        gen_op_mov_reg_T1(ot, R_EBP);
2773
        tcg_gen_addi_tl(cpu_T[1], cpu_T[1], -esp_addend + (-opsize * level));
B
bellard 已提交
2774
        gen_op_mov_reg_T1(OT_WORD + s->ss32, R_ESP);
B
bellard 已提交
2775 2776 2777
    }
}

B
bellard 已提交
2778
static void gen_exception(DisasContext *s, int trapno, target_ulong cur_eip)
B
bellard 已提交
2779
{
2780
    gen_update_cc_op(s);
B
bellard 已提交
2781
    gen_jmp_im(cur_eip);
B
Blue Swirl 已提交
2782
    gen_helper_raise_exception(cpu_env, tcg_const_i32(trapno));
J
Jun Koi 已提交
2783
    s->is_jmp = DISAS_TB_JUMP;
B
bellard 已提交
2784 2785 2786
}

/* an interrupt is different from an exception because of the
B
blueswir1 已提交
2787
   privilege checks */
2788
static void gen_interrupt(DisasContext *s, int intno,
B
bellard 已提交
2789
                          target_ulong cur_eip, target_ulong next_eip)
B
bellard 已提交
2790
{
2791
    gen_update_cc_op(s);
B
bellard 已提交
2792
    gen_jmp_im(cur_eip);
B
Blue Swirl 已提交
2793
    gen_helper_raise_interrupt(cpu_env, tcg_const_i32(intno),
P
pbrook 已提交
2794
                               tcg_const_i32(next_eip - cur_eip));
J
Jun Koi 已提交
2795
    s->is_jmp = DISAS_TB_JUMP;
B
bellard 已提交
2796 2797
}

B
bellard 已提交
2798
static void gen_debug(DisasContext *s, target_ulong cur_eip)
B
bellard 已提交
2799
{
2800
    gen_update_cc_op(s);
B
bellard 已提交
2801
    gen_jmp_im(cur_eip);
B
Blue Swirl 已提交
2802
    gen_helper_debug(cpu_env);
J
Jun Koi 已提交
2803
    s->is_jmp = DISAS_TB_JUMP;
B
bellard 已提交
2804 2805 2806 2807 2808 2809
}

/* generate a generic end of block. Trace exception is also generated
   if needed */
static void gen_eob(DisasContext *s)
{
2810
    gen_update_cc_op(s);
2811
    if (s->tb->flags & HF_INHIBIT_IRQ_MASK) {
2812
        gen_helper_reset_inhibit_irq(cpu_env);
2813
    }
J
Jan Kiszka 已提交
2814
    if (s->tb->flags & HF_RF_MASK) {
2815
        gen_helper_reset_rf(cpu_env);
J
Jan Kiszka 已提交
2816
    }
2817
    if (s->singlestep_enabled) {
B
Blue Swirl 已提交
2818
        gen_helper_debug(cpu_env);
2819
    } else if (s->tf) {
B
Blue Swirl 已提交
2820
        gen_helper_single_step(cpu_env);
B
bellard 已提交
2821
    } else {
B
bellard 已提交
2822
        tcg_gen_exit_tb(0);
B
bellard 已提交
2823
    }
J
Jun Koi 已提交
2824
    s->is_jmp = DISAS_TB_JUMP;
B
bellard 已提交
2825 2826 2827 2828
}

/* generate a jump to eip. No segment change must happen before as a
   direct call to the next block may occur */
B
bellard 已提交
2829
static void gen_jmp_tb(DisasContext *s, target_ulong eip, int tb_num)
B
bellard 已提交
2830
{
2831 2832
    gen_update_cc_op(s);
    set_cc_op(s, CC_OP_DYNAMIC);
B
bellard 已提交
2833
    if (s->jmp_opt) {
2834
        gen_goto_tb(s, tb_num, eip);
J
Jun Koi 已提交
2835
        s->is_jmp = DISAS_TB_JUMP;
B
bellard 已提交
2836
    } else {
B
bellard 已提交
2837
        gen_jmp_im(eip);
B
bellard 已提交
2838 2839 2840 2841
        gen_eob(s);
    }
}

B
bellard 已提交
2842 2843 2844 2845 2846
static void gen_jmp(DisasContext *s, target_ulong eip)
{
    gen_jmp_tb(s, eip, 0);
}

B
bellard 已提交
2847 2848 2849
static inline void gen_ldq_env_A0(int idx, int offset)
{
    int mem_index = (idx >> 2) - 1;
2850 2851
    tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, mem_index);
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset);
B
bellard 已提交
2852
}
B
bellard 已提交
2853

B
bellard 已提交
2854 2855 2856
static inline void gen_stq_env_A0(int idx, int offset)
{
    int mem_index = (idx >> 2) - 1;
2857 2858
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset);
    tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, mem_index);
B
bellard 已提交
2859
}
B
bellard 已提交
2860

B
bellard 已提交
2861 2862 2863
static inline void gen_ldo_env_A0(int idx, int offset)
{
    int mem_index = (idx >> 2) - 1;
2864 2865
    tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, mem_index);
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(0)));
B
bellard 已提交
2866
    tcg_gen_addi_tl(cpu_tmp0, cpu_A0, 8);
2867 2868
    tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_tmp0, mem_index);
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(1)));
B
bellard 已提交
2869
}
B
bellard 已提交
2870

B
bellard 已提交
2871 2872 2873
static inline void gen_sto_env_A0(int idx, int offset)
{
    int mem_index = (idx >> 2) - 1;
2874 2875
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(0)));
    tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, mem_index);
B
bellard 已提交
2876
    tcg_gen_addi_tl(cpu_tmp0, cpu_A0, 8);
2877 2878
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(1)));
    tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_tmp0, mem_index);
B
bellard 已提交
2879
}
B
bellard 已提交
2880

B
bellard 已提交
2881 2882
static inline void gen_op_movo(int d_offset, int s_offset)
{
2883 2884 2885 2886
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset);
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset);
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset + 8);
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset + 8);
B
bellard 已提交
2887 2888 2889 2890
}

static inline void gen_op_movq(int d_offset, int s_offset)
{
2891 2892
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset);
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset);
B
bellard 已提交
2893 2894 2895 2896
}

static inline void gen_op_movl(int d_offset, int s_offset)
{
2897 2898
    tcg_gen_ld_i32(cpu_tmp2_i32, cpu_env, s_offset);
    tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, d_offset);
B
bellard 已提交
2899 2900 2901 2902
}

static inline void gen_op_movq_env_0(int d_offset)
{
2903 2904
    tcg_gen_movi_i64(cpu_tmp1_i64, 0);
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset);
B
bellard 已提交
2905
}
B
bellard 已提交
2906

B
Blue Swirl 已提交
2907 2908 2909 2910 2911 2912 2913
typedef void (*SSEFunc_i_ep)(TCGv_i32 val, TCGv_ptr env, TCGv_ptr reg);
typedef void (*SSEFunc_l_ep)(TCGv_i64 val, TCGv_ptr env, TCGv_ptr reg);
typedef void (*SSEFunc_0_epi)(TCGv_ptr env, TCGv_ptr reg, TCGv_i32 val);
typedef void (*SSEFunc_0_epl)(TCGv_ptr env, TCGv_ptr reg, TCGv_i64 val);
typedef void (*SSEFunc_0_epp)(TCGv_ptr env, TCGv_ptr reg_a, TCGv_ptr reg_b);
typedef void (*SSEFunc_0_eppi)(TCGv_ptr env, TCGv_ptr reg_a, TCGv_ptr reg_b,
                               TCGv_i32 val);
B
Blue Swirl 已提交
2914
typedef void (*SSEFunc_0_ppi)(TCGv_ptr reg_a, TCGv_ptr reg_b, TCGv_i32 val);
B
Blue Swirl 已提交
2915 2916
typedef void (*SSEFunc_0_eppt)(TCGv_ptr env, TCGv_ptr reg_a, TCGv_ptr reg_b,
                               TCGv val);
B
Blue Swirl 已提交
2917

B
bellard 已提交
2918 2919
#define SSE_SPECIAL ((void *)1)
#define SSE_DUMMY ((void *)2)
B
bellard 已提交
2920

P
pbrook 已提交
2921 2922 2923
#define MMX_OP2(x) { gen_helper_ ## x ## _mmx, gen_helper_ ## x ## _xmm }
#define SSE_FOP(x) { gen_helper_ ## x ## ps, gen_helper_ ## x ## pd, \
                     gen_helper_ ## x ## ss, gen_helper_ ## x ## sd, }
B
bellard 已提交
2924

B
Blue Swirl 已提交
2925
static const SSEFunc_0_epp sse_op_table1[256][4] = {
A
aurel32 已提交
2926 2927 2928
    /* 3DNow! extensions */
    [0x0e] = { SSE_DUMMY }, /* femms */
    [0x0f] = { SSE_DUMMY }, /* pf... */
B
bellard 已提交
2929 2930 2931
    /* pure SSE operations */
    [0x10] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movups, movupd, movss, movsd */
    [0x11] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movups, movupd, movss, movsd */
B
bellard 已提交
2932
    [0x12] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movlps, movlpd, movsldup, movddup */
B
bellard 已提交
2933
    [0x13] = { SSE_SPECIAL, SSE_SPECIAL },  /* movlps, movlpd */
P
pbrook 已提交
2934 2935
    [0x14] = { gen_helper_punpckldq_xmm, gen_helper_punpcklqdq_xmm },
    [0x15] = { gen_helper_punpckhdq_xmm, gen_helper_punpckhqdq_xmm },
B
bellard 已提交
2936 2937 2938 2939 2940 2941
    [0x16] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL },  /* movhps, movhpd, movshdup */
    [0x17] = { SSE_SPECIAL, SSE_SPECIAL },  /* movhps, movhpd */

    [0x28] = { SSE_SPECIAL, SSE_SPECIAL },  /* movaps, movapd */
    [0x29] = { SSE_SPECIAL, SSE_SPECIAL },  /* movaps, movapd */
    [0x2a] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvtpi2ps, cvtpi2pd, cvtsi2ss, cvtsi2sd */
2942
    [0x2b] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movntps, movntpd, movntss, movntsd */
B
bellard 已提交
2943 2944
    [0x2c] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvttps2pi, cvttpd2pi, cvttsd2si, cvttss2si */
    [0x2d] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvtps2pi, cvtpd2pi, cvtsd2si, cvtss2si */
P
pbrook 已提交
2945 2946
    [0x2e] = { gen_helper_ucomiss, gen_helper_ucomisd },
    [0x2f] = { gen_helper_comiss, gen_helper_comisd },
B
bellard 已提交
2947 2948
    [0x50] = { SSE_SPECIAL, SSE_SPECIAL }, /* movmskps, movmskpd */
    [0x51] = SSE_FOP(sqrt),
P
pbrook 已提交
2949 2950 2951 2952 2953 2954
    [0x52] = { gen_helper_rsqrtps, NULL, gen_helper_rsqrtss, NULL },
    [0x53] = { gen_helper_rcpps, NULL, gen_helper_rcpss, NULL },
    [0x54] = { gen_helper_pand_xmm, gen_helper_pand_xmm }, /* andps, andpd */
    [0x55] = { gen_helper_pandn_xmm, gen_helper_pandn_xmm }, /* andnps, andnpd */
    [0x56] = { gen_helper_por_xmm, gen_helper_por_xmm }, /* orps, orpd */
    [0x57] = { gen_helper_pxor_xmm, gen_helper_pxor_xmm }, /* xorps, xorpd */
B
bellard 已提交
2955 2956
    [0x58] = SSE_FOP(add),
    [0x59] = SSE_FOP(mul),
P
pbrook 已提交
2957 2958 2959
    [0x5a] = { gen_helper_cvtps2pd, gen_helper_cvtpd2ps,
               gen_helper_cvtss2sd, gen_helper_cvtsd2ss },
    [0x5b] = { gen_helper_cvtdq2ps, gen_helper_cvtps2dq, gen_helper_cvttps2dq },
B
bellard 已提交
2960 2961 2962 2963 2964 2965
    [0x5c] = SSE_FOP(sub),
    [0x5d] = SSE_FOP(min),
    [0x5e] = SSE_FOP(div),
    [0x5f] = SSE_FOP(max),

    [0xc2] = SSE_FOP(cmpeq),
B
Blue Swirl 已提交
2966 2967
    [0xc6] = { (SSEFunc_0_epp)gen_helper_shufps,
               (SSEFunc_0_epp)gen_helper_shufpd }, /* XXX: casts */
B
bellard 已提交
2968

R
Richard Henderson 已提交
2969 2970 2971
    /* SSSE3, SSE4, MOVBE, CRC32, BMI1, BMI2, ADX.  */
    [0x38] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL },
    [0x3a] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL },
B
balrog 已提交
2972

B
bellard 已提交
2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985
    /* MMX ops and their SSE extensions */
    [0x60] = MMX_OP2(punpcklbw),
    [0x61] = MMX_OP2(punpcklwd),
    [0x62] = MMX_OP2(punpckldq),
    [0x63] = MMX_OP2(packsswb),
    [0x64] = MMX_OP2(pcmpgtb),
    [0x65] = MMX_OP2(pcmpgtw),
    [0x66] = MMX_OP2(pcmpgtl),
    [0x67] = MMX_OP2(packuswb),
    [0x68] = MMX_OP2(punpckhbw),
    [0x69] = MMX_OP2(punpckhwd),
    [0x6a] = MMX_OP2(punpckhdq),
    [0x6b] = MMX_OP2(packssdw),
P
pbrook 已提交
2986 2987
    [0x6c] = { NULL, gen_helper_punpcklqdq_xmm },
    [0x6d] = { NULL, gen_helper_punpckhqdq_xmm },
B
bellard 已提交
2988 2989
    [0x6e] = { SSE_SPECIAL, SSE_SPECIAL }, /* movd mm, ea */
    [0x6f] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movq, movdqa, , movqdu */
B
Blue Swirl 已提交
2990 2991 2992 2993
    [0x70] = { (SSEFunc_0_epp)gen_helper_pshufw_mmx,
               (SSEFunc_0_epp)gen_helper_pshufd_xmm,
               (SSEFunc_0_epp)gen_helper_pshufhw_xmm,
               (SSEFunc_0_epp)gen_helper_pshuflw_xmm }, /* XXX: casts */
B
bellard 已提交
2994 2995 2996 2997 2998 2999
    [0x71] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftw */
    [0x72] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftd */
    [0x73] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftq */
    [0x74] = MMX_OP2(pcmpeqb),
    [0x75] = MMX_OP2(pcmpeqw),
    [0x76] = MMX_OP2(pcmpeql),
A
aurel32 已提交
3000
    [0x77] = { SSE_DUMMY }, /* emms */
3001 3002
    [0x78] = { NULL, SSE_SPECIAL, NULL, SSE_SPECIAL }, /* extrq_i, insertq_i */
    [0x79] = { NULL, gen_helper_extrq_r, NULL, gen_helper_insertq_r },
P
pbrook 已提交
3003 3004
    [0x7c] = { NULL, gen_helper_haddpd, NULL, gen_helper_haddps },
    [0x7d] = { NULL, gen_helper_hsubpd, NULL, gen_helper_hsubps },
B
bellard 已提交
3005 3006 3007 3008
    [0x7e] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movd, movd, , movq */
    [0x7f] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movq, movdqa, movdqu */
    [0xc4] = { SSE_SPECIAL, SSE_SPECIAL }, /* pinsrw */
    [0xc5] = { SSE_SPECIAL, SSE_SPECIAL }, /* pextrw */
P
pbrook 已提交
3009
    [0xd0] = { NULL, gen_helper_addsubpd, NULL, gen_helper_addsubps },
B
bellard 已提交
3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030
    [0xd1] = MMX_OP2(psrlw),
    [0xd2] = MMX_OP2(psrld),
    [0xd3] = MMX_OP2(psrlq),
    [0xd4] = MMX_OP2(paddq),
    [0xd5] = MMX_OP2(pmullw),
    [0xd6] = { NULL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL },
    [0xd7] = { SSE_SPECIAL, SSE_SPECIAL }, /* pmovmskb */
    [0xd8] = MMX_OP2(psubusb),
    [0xd9] = MMX_OP2(psubusw),
    [0xda] = MMX_OP2(pminub),
    [0xdb] = MMX_OP2(pand),
    [0xdc] = MMX_OP2(paddusb),
    [0xdd] = MMX_OP2(paddusw),
    [0xde] = MMX_OP2(pmaxub),
    [0xdf] = MMX_OP2(pandn),
    [0xe0] = MMX_OP2(pavgb),
    [0xe1] = MMX_OP2(psraw),
    [0xe2] = MMX_OP2(psrad),
    [0xe3] = MMX_OP2(pavgw),
    [0xe4] = MMX_OP2(pmulhuw),
    [0xe5] = MMX_OP2(pmulhw),
P
pbrook 已提交
3031
    [0xe6] = { NULL, gen_helper_cvttpd2dq, gen_helper_cvtdq2pd, gen_helper_cvtpd2dq },
B
bellard 已提交
3032 3033 3034 3035 3036 3037 3038 3039 3040
    [0xe7] = { SSE_SPECIAL , SSE_SPECIAL },  /* movntq, movntq */
    [0xe8] = MMX_OP2(psubsb),
    [0xe9] = MMX_OP2(psubsw),
    [0xea] = MMX_OP2(pminsw),
    [0xeb] = MMX_OP2(por),
    [0xec] = MMX_OP2(paddsb),
    [0xed] = MMX_OP2(paddsw),
    [0xee] = MMX_OP2(pmaxsw),
    [0xef] = MMX_OP2(pxor),
B
bellard 已提交
3041
    [0xf0] = { NULL, NULL, NULL, SSE_SPECIAL }, /* lddqu */
B
bellard 已提交
3042 3043 3044 3045 3046 3047
    [0xf1] = MMX_OP2(psllw),
    [0xf2] = MMX_OP2(pslld),
    [0xf3] = MMX_OP2(psllq),
    [0xf4] = MMX_OP2(pmuludq),
    [0xf5] = MMX_OP2(pmaddwd),
    [0xf6] = MMX_OP2(psadbw),
B
Blue Swirl 已提交
3048 3049
    [0xf7] = { (SSEFunc_0_epp)gen_helper_maskmov_mmx,
               (SSEFunc_0_epp)gen_helper_maskmov_xmm }, /* XXX: casts */
B
bellard 已提交
3050 3051 3052 3053 3054 3055 3056 3057 3058
    [0xf8] = MMX_OP2(psubb),
    [0xf9] = MMX_OP2(psubw),
    [0xfa] = MMX_OP2(psubl),
    [0xfb] = MMX_OP2(psubq),
    [0xfc] = MMX_OP2(paddb),
    [0xfd] = MMX_OP2(paddw),
    [0xfe] = MMX_OP2(paddl),
};

B
Blue Swirl 已提交
3059
static const SSEFunc_0_epp sse_op_table2[3 * 8][2] = {
B
bellard 已提交
3060 3061 3062 3063 3064 3065 3066
    [0 + 2] = MMX_OP2(psrlw),
    [0 + 4] = MMX_OP2(psraw),
    [0 + 6] = MMX_OP2(psllw),
    [8 + 2] = MMX_OP2(psrld),
    [8 + 4] = MMX_OP2(psrad),
    [8 + 6] = MMX_OP2(pslld),
    [16 + 2] = MMX_OP2(psrlq),
P
pbrook 已提交
3067
    [16 + 3] = { NULL, gen_helper_psrldq_xmm },
B
bellard 已提交
3068
    [16 + 6] = MMX_OP2(psllq),
P
pbrook 已提交
3069
    [16 + 7] = { NULL, gen_helper_pslldq_xmm },
B
bellard 已提交
3070 3071
};

B
Blue Swirl 已提交
3072
static const SSEFunc_0_epi sse_op_table3ai[] = {
P
pbrook 已提交
3073
    gen_helper_cvtsi2ss,
3074
    gen_helper_cvtsi2sd
B
Blue Swirl 已提交
3075
};
P
pbrook 已提交
3076

3077
#ifdef TARGET_X86_64
B
Blue Swirl 已提交
3078
static const SSEFunc_0_epl sse_op_table3aq[] = {
3079 3080 3081 3082 3083
    gen_helper_cvtsq2ss,
    gen_helper_cvtsq2sd
};
#endif

B
Blue Swirl 已提交
3084
static const SSEFunc_i_ep sse_op_table3bi[] = {
P
pbrook 已提交
3085 3086
    gen_helper_cvttss2si,
    gen_helper_cvtss2si,
3087
    gen_helper_cvttsd2si,
3088
    gen_helper_cvtsd2si
B
bellard 已提交
3089
};
3090

3091
#ifdef TARGET_X86_64
B
Blue Swirl 已提交
3092
static const SSEFunc_l_ep sse_op_table3bq[] = {
3093 3094
    gen_helper_cvttss2sq,
    gen_helper_cvtss2sq,
3095
    gen_helper_cvttsd2sq,
3096 3097 3098 3099
    gen_helper_cvtsd2sq
};
#endif

B
Blue Swirl 已提交
3100
static const SSEFunc_0_epp sse_op_table4[8][4] = {
B
bellard 已提交
3101 3102 3103 3104 3105 3106 3107 3108 3109
    SSE_FOP(cmpeq),
    SSE_FOP(cmplt),
    SSE_FOP(cmple),
    SSE_FOP(cmpunord),
    SSE_FOP(cmpneq),
    SSE_FOP(cmpnlt),
    SSE_FOP(cmpnle),
    SSE_FOP(cmpord),
};
3110

B
Blue Swirl 已提交
3111
static const SSEFunc_0_epp sse_op_table5[256] = {
P
pbrook 已提交
3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135
    [0x0c] = gen_helper_pi2fw,
    [0x0d] = gen_helper_pi2fd,
    [0x1c] = gen_helper_pf2iw,
    [0x1d] = gen_helper_pf2id,
    [0x8a] = gen_helper_pfnacc,
    [0x8e] = gen_helper_pfpnacc,
    [0x90] = gen_helper_pfcmpge,
    [0x94] = gen_helper_pfmin,
    [0x96] = gen_helper_pfrcp,
    [0x97] = gen_helper_pfrsqrt,
    [0x9a] = gen_helper_pfsub,
    [0x9e] = gen_helper_pfadd,
    [0xa0] = gen_helper_pfcmpgt,
    [0xa4] = gen_helper_pfmax,
    [0xa6] = gen_helper_movq, /* pfrcpit1; no need to actually increase precision */
    [0xa7] = gen_helper_movq, /* pfrsqit1 */
    [0xaa] = gen_helper_pfsubr,
    [0xae] = gen_helper_pfacc,
    [0xb0] = gen_helper_pfcmpeq,
    [0xb4] = gen_helper_pfmul,
    [0xb6] = gen_helper_movq, /* pfrcpit2 */
    [0xb7] = gen_helper_pmulhrw_mmx,
    [0xbb] = gen_helper_pswapd,
    [0xbf] = gen_helper_pavgb_mmx /* pavgusb */
A
aurel32 已提交
3136 3137
};

B
Blue Swirl 已提交
3138 3139
struct SSEOpHelper_epp {
    SSEFunc_0_epp op[2];
B
Blue Swirl 已提交
3140 3141 3142
    uint32_t ext_mask;
};

B
Blue Swirl 已提交
3143 3144
struct SSEOpHelper_eppi {
    SSEFunc_0_eppi op[2];
B
Blue Swirl 已提交
3145
    uint32_t ext_mask;
B
balrog 已提交
3146
};
B
Blue Swirl 已提交
3147

B
balrog 已提交
3148
#define SSSE3_OP(x) { MMX_OP2(x), CPUID_EXT_SSSE3 }
P
pbrook 已提交
3149 3150
#define SSE41_OP(x) { { NULL, gen_helper_ ## x ## _xmm }, CPUID_EXT_SSE41 }
#define SSE42_OP(x) { { NULL, gen_helper_ ## x ## _xmm }, CPUID_EXT_SSE42 }
B
balrog 已提交
3151
#define SSE41_SPECIAL { { NULL, SSE_SPECIAL }, CPUID_EXT_SSE41 }
3152 3153
#define PCLMULQDQ_OP(x) { { NULL, gen_helper_ ## x ## _xmm }, \
        CPUID_EXT_PCLMULQDQ }
3154
#define AESNI_OP(x) { { NULL, gen_helper_ ## x ## _xmm }, CPUID_EXT_AES }
B
Blue Swirl 已提交
3155

B
Blue Swirl 已提交
3156
static const struct SSEOpHelper_epp sse_op_table6[256] = {
B
balrog 已提交
3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202
    [0x00] = SSSE3_OP(pshufb),
    [0x01] = SSSE3_OP(phaddw),
    [0x02] = SSSE3_OP(phaddd),
    [0x03] = SSSE3_OP(phaddsw),
    [0x04] = SSSE3_OP(pmaddubsw),
    [0x05] = SSSE3_OP(phsubw),
    [0x06] = SSSE3_OP(phsubd),
    [0x07] = SSSE3_OP(phsubsw),
    [0x08] = SSSE3_OP(psignb),
    [0x09] = SSSE3_OP(psignw),
    [0x0a] = SSSE3_OP(psignd),
    [0x0b] = SSSE3_OP(pmulhrsw),
    [0x10] = SSE41_OP(pblendvb),
    [0x14] = SSE41_OP(blendvps),
    [0x15] = SSE41_OP(blendvpd),
    [0x17] = SSE41_OP(ptest),
    [0x1c] = SSSE3_OP(pabsb),
    [0x1d] = SSSE3_OP(pabsw),
    [0x1e] = SSSE3_OP(pabsd),
    [0x20] = SSE41_OP(pmovsxbw),
    [0x21] = SSE41_OP(pmovsxbd),
    [0x22] = SSE41_OP(pmovsxbq),
    [0x23] = SSE41_OP(pmovsxwd),
    [0x24] = SSE41_OP(pmovsxwq),
    [0x25] = SSE41_OP(pmovsxdq),
    [0x28] = SSE41_OP(pmuldq),
    [0x29] = SSE41_OP(pcmpeqq),
    [0x2a] = SSE41_SPECIAL, /* movntqda */
    [0x2b] = SSE41_OP(packusdw),
    [0x30] = SSE41_OP(pmovzxbw),
    [0x31] = SSE41_OP(pmovzxbd),
    [0x32] = SSE41_OP(pmovzxbq),
    [0x33] = SSE41_OP(pmovzxwd),
    [0x34] = SSE41_OP(pmovzxwq),
    [0x35] = SSE41_OP(pmovzxdq),
    [0x37] = SSE42_OP(pcmpgtq),
    [0x38] = SSE41_OP(pminsb),
    [0x39] = SSE41_OP(pminsd),
    [0x3a] = SSE41_OP(pminuw),
    [0x3b] = SSE41_OP(pminud),
    [0x3c] = SSE41_OP(pmaxsb),
    [0x3d] = SSE41_OP(pmaxsd),
    [0x3e] = SSE41_OP(pmaxuw),
    [0x3f] = SSE41_OP(pmaxud),
    [0x40] = SSE41_OP(pmulld),
    [0x41] = SSE41_OP(phminposuw),
3203 3204 3205 3206 3207
    [0xdb] = AESNI_OP(aesimc),
    [0xdc] = AESNI_OP(aesenc),
    [0xdd] = AESNI_OP(aesenclast),
    [0xde] = AESNI_OP(aesdec),
    [0xdf] = AESNI_OP(aesdeclast),
B
balrog 已提交
3208 3209
};

B
Blue Swirl 已提交
3210
static const struct SSEOpHelper_eppi sse_op_table7[256] = {
B
balrog 已提交
3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228
    [0x08] = SSE41_OP(roundps),
    [0x09] = SSE41_OP(roundpd),
    [0x0a] = SSE41_OP(roundss),
    [0x0b] = SSE41_OP(roundsd),
    [0x0c] = SSE41_OP(blendps),
    [0x0d] = SSE41_OP(blendpd),
    [0x0e] = SSE41_OP(pblendw),
    [0x0f] = SSSE3_OP(palignr),
    [0x14] = SSE41_SPECIAL, /* pextrb */
    [0x15] = SSE41_SPECIAL, /* pextrw */
    [0x16] = SSE41_SPECIAL, /* pextrd/pextrq */
    [0x17] = SSE41_SPECIAL, /* extractps */
    [0x20] = SSE41_SPECIAL, /* pinsrb */
    [0x21] = SSE41_SPECIAL, /* insertps */
    [0x22] = SSE41_SPECIAL, /* pinsrd/pinsrq */
    [0x40] = SSE41_OP(dpps),
    [0x41] = SSE41_OP(dppd),
    [0x42] = SSE41_OP(mpsadbw),
3229
    [0x44] = PCLMULQDQ_OP(pclmulqdq),
B
balrog 已提交
3230 3231 3232 3233
    [0x60] = SSE42_OP(pcmpestrm),
    [0x61] = SSE42_OP(pcmpestri),
    [0x62] = SSE42_OP(pcmpistrm),
    [0x63] = SSE42_OP(pcmpistri),
3234
    [0xdf] = AESNI_OP(aeskeygenassist),
B
balrog 已提交
3235 3236
};

3237 3238
static void gen_sse(CPUX86State *env, DisasContext *s, int b,
                    target_ulong pc_start, int rex_r)
B
bellard 已提交
3239 3240 3241
{
    int b1, op1_offset, op2_offset, is_xmm, val, ot;
    int modrm, mod, rm, reg, reg_addr, offset_addr;
B
Blue Swirl 已提交
3242 3243
    SSEFunc_0_epp sse_fn_epp;
    SSEFunc_0_eppi sse_fn_eppi;
B
Blue Swirl 已提交
3244
    SSEFunc_0_ppi sse_fn_ppi;
B
Blue Swirl 已提交
3245
    SSEFunc_0_eppt sse_fn_eppt;
B
bellard 已提交
3246 3247

    b &= 0xff;
3248
    if (s->prefix & PREFIX_DATA)
B
bellard 已提交
3249
        b1 = 1;
3250
    else if (s->prefix & PREFIX_REPZ)
B
bellard 已提交
3251
        b1 = 2;
3252
    else if (s->prefix & PREFIX_REPNZ)
B
bellard 已提交
3253 3254 3255
        b1 = 3;
    else
        b1 = 0;
B
Blue Swirl 已提交
3256 3257
    sse_fn_epp = sse_op_table1[b][b1];
    if (!sse_fn_epp) {
B
bellard 已提交
3258
        goto illegal_op;
B
Blue Swirl 已提交
3259
    }
A
aurel32 已提交
3260
    if ((b <= 0x5f && b >= 0x10) || b == 0xc6 || b == 0xc2) {
B
bellard 已提交
3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280
        is_xmm = 1;
    } else {
        if (b1 == 0) {
            /* MMX case */
            is_xmm = 0;
        } else {
            is_xmm = 1;
        }
    }
    /* simple MMX/SSE operation */
    if (s->flags & HF_TS_MASK) {
        gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
        return;
    }
    if (s->flags & HF_EM_MASK) {
    illegal_op:
        gen_exception(s, EXCP06_ILLOP, pc_start - s->cs_base);
        return;
    }
    if (is_xmm && !(s->flags & HF_OSFXSR_MASK))
B
balrog 已提交
3281 3282
        if ((b != 0x38 && b != 0x3a) || (s->prefix & PREFIX_DATA))
            goto illegal_op;
3283 3284 3285 3286
    if (b == 0x0e) {
        if (!(s->cpuid_ext2_features & CPUID_EXT2_3DNOW))
            goto illegal_op;
        /* femms */
B
Blue Swirl 已提交
3287
        gen_helper_emms(cpu_env);
3288 3289 3290 3291
        return;
    }
    if (b == 0x77) {
        /* emms */
B
Blue Swirl 已提交
3292
        gen_helper_emms(cpu_env);
B
bellard 已提交
3293 3294 3295 3296 3297
        return;
    }
    /* prepare MMX state (XXX: optimize by storing fptt and fptags in
       the static cpu state) */
    if (!is_xmm) {
B
Blue Swirl 已提交
3298
        gen_helper_enter_mmx(cpu_env);
B
bellard 已提交
3299 3300
    }

3301
    modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
3302 3303 3304 3305
    reg = ((modrm >> 3) & 7);
    if (is_xmm)
        reg |= rex_r;
    mod = (modrm >> 6) & 3;
B
Blue Swirl 已提交
3306
    if (sse_fn_epp == SSE_SPECIAL) {
B
bellard 已提交
3307 3308 3309
        b |= (b1 << 8);
        switch(b) {
        case 0x0e7: /* movntq */
3310
            if (mod == 3)
B
bellard 已提交
3311
                goto illegal_op;
3312
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3313
            gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,fpregs[reg].mmx));
B
bellard 已提交
3314 3315 3316 3317
            break;
        case 0x1e7: /* movntdq */
        case 0x02b: /* movntps */
        case 0x12b: /* movntps */
3318 3319
            if (mod == 3)
                goto illegal_op;
3320
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
3321 3322
            gen_sto_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
            break;
B
bellard 已提交
3323 3324
        case 0x3f0: /* lddqu */
            if (mod == 3)
B
bellard 已提交
3325
                goto illegal_op;
3326
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
3327
            gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
B
bellard 已提交
3328
            break;
3329 3330 3331 3332
        case 0x22b: /* movntss */
        case 0x32b: /* movntsd */
            if (mod == 3)
                goto illegal_op;
3333
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
3334 3335 3336 3337 3338 3339 3340 3341 3342
            if (b1 & 1) {
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,
                    xmm_regs[reg]));
            } else {
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
                    xmm_regs[reg].XMM_L(0)));
                gen_op_st_T0_A0(OT_LONG + s->mem_index);
            }
            break;
B
bellard 已提交
3343
        case 0x6e: /* movd mm, ea */
B
bellard 已提交
3344 3345
#ifdef TARGET_X86_64
            if (s->dflag == 2) {
3346
                gen_ldst_modrm(env, s, modrm, OT_QUAD, OR_TMP0, 0);
B
bellard 已提交
3347
                tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,fpregs[reg].mmx));
3348
            } else
B
bellard 已提交
3349 3350
#endif
            {
3351
                gen_ldst_modrm(env, s, modrm, OT_LONG, OR_TMP0, 0);
B
bellard 已提交
3352 3353
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
                                 offsetof(CPUX86State,fpregs[reg].mmx));
P
pbrook 已提交
3354 3355
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
                gen_helper_movl_mm_T0_mmx(cpu_ptr0, cpu_tmp2_i32);
B
bellard 已提交
3356
            }
B
bellard 已提交
3357 3358
            break;
        case 0x16e: /* movd xmm, ea */
B
bellard 已提交
3359 3360
#ifdef TARGET_X86_64
            if (s->dflag == 2) {
3361
                gen_ldst_modrm(env, s, modrm, OT_QUAD, OR_TMP0, 0);
B
bellard 已提交
3362 3363
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
                                 offsetof(CPUX86State,xmm_regs[reg]));
P
pbrook 已提交
3364
                gen_helper_movq_mm_T0_xmm(cpu_ptr0, cpu_T[0]);
3365
            } else
B
bellard 已提交
3366 3367
#endif
            {
3368
                gen_ldst_modrm(env, s, modrm, OT_LONG, OR_TMP0, 0);
B
bellard 已提交
3369 3370
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
                                 offsetof(CPUX86State,xmm_regs[reg]));
3371
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
P
pbrook 已提交
3372
                gen_helper_movl_mm_T0_xmm(cpu_ptr0, cpu_tmp2_i32);
B
bellard 已提交
3373
            }
B
bellard 已提交
3374 3375 3376
            break;
        case 0x6f: /* movq mm, ea */
            if (mod != 3) {
3377
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3378
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,fpregs[reg].mmx));
B
bellard 已提交
3379 3380
            } else {
                rm = (modrm & 7);
3381
                tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env,
B
bellard 已提交
3382
                               offsetof(CPUX86State,fpregs[rm].mmx));
3383
                tcg_gen_st_i64(cpu_tmp1_i64, cpu_env,
B
bellard 已提交
3384
                               offsetof(CPUX86State,fpregs[reg].mmx));
B
bellard 已提交
3385 3386 3387 3388 3389 3390 3391 3392 3393
            }
            break;
        case 0x010: /* movups */
        case 0x110: /* movupd */
        case 0x028: /* movaps */
        case 0x128: /* movapd */
        case 0x16f: /* movdqa xmm, ea */
        case 0x26f: /* movdqu xmm, ea */
            if (mod != 3) {
3394
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3395
                gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
B
bellard 已提交
3396 3397 3398 3399 3400 3401 3402 3403
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movo(offsetof(CPUX86State,xmm_regs[reg]),
                            offsetof(CPUX86State,xmm_regs[rm]));
            }
            break;
        case 0x210: /* movss xmm, ea */
            if (mod != 3) {
3404
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3405
                gen_op_ld_T0_A0(OT_LONG + s->mem_index);
B
bellard 已提交
3406
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
B
bellard 已提交
3407
                gen_op_movl_T0_0();
B
bellard 已提交
3408 3409 3410
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)));
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)));
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)));
B
bellard 已提交
3411 3412 3413 3414 3415 3416 3417 3418
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)));
            }
            break;
        case 0x310: /* movsd xmm, ea */
            if (mod != 3) {
3419
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3420
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
B
bellard 已提交
3421
                gen_op_movl_T0_0();
B
bellard 已提交
3422 3423
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)));
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)));
B
bellard 已提交
3424 3425 3426 3427 3428 3429 3430 3431 3432
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
            }
            break;
        case 0x012: /* movlps */
        case 0x112: /* movlpd */
            if (mod != 3) {
3433
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3434
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
B
bellard 已提交
3435 3436 3437 3438 3439 3440 3441
            } else {
                /* movhlps */
                rm = (modrm & 7) | REX_B(s);
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(1)));
            }
            break;
B
bellard 已提交
3442 3443
        case 0x212: /* movsldup */
            if (mod != 3) {
3444
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3445
                gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
B
bellard 已提交
3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)));
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(2)));
            }
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)),
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)),
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)));
            break;
        case 0x312: /* movddup */
            if (mod != 3) {
3460
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3461
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
B
bellard 已提交
3462 3463 3464 3465 3466 3467
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
            }
            gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)),
B
bellard 已提交
3468
                        offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
B
bellard 已提交
3469
            break;
B
bellard 已提交
3470 3471 3472
        case 0x016: /* movhps */
        case 0x116: /* movhpd */
            if (mod != 3) {
3473
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3474
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
B
bellard 已提交
3475 3476 3477 3478 3479 3480 3481 3482 3483
            } else {
                /* movlhps */
                rm = (modrm & 7) | REX_B(s);
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
            }
            break;
        case 0x216: /* movshdup */
            if (mod != 3) {
3484
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3485
                gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
B
bellard 已提交
3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(1)));
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(3)));
            }
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)),
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)));
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)),
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)));
            break;
3498 3499 3500 3501 3502 3503 3504
        case 0x178:
        case 0x378:
            {
                int bit_index, field_length;

                if (b1 == 1 && reg != 0)
                    goto illegal_op;
3505 3506
                field_length = cpu_ldub_code(env, s->pc++) & 0x3F;
                bit_index = cpu_ldub_code(env, s->pc++) & 0x3F;
3507 3508 3509
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env,
                    offsetof(CPUX86State,xmm_regs[reg]));
                if (b1 == 1)
B
Blue Swirl 已提交
3510 3511 3512
                    gen_helper_extrq_i(cpu_env, cpu_ptr0,
                                       tcg_const_i32(bit_index),
                                       tcg_const_i32(field_length));
3513
                else
B
Blue Swirl 已提交
3514 3515 3516
                    gen_helper_insertq_i(cpu_env, cpu_ptr0,
                                         tcg_const_i32(bit_index),
                                         tcg_const_i32(field_length));
3517 3518
            }
            break;
B
bellard 已提交
3519
        case 0x7e: /* movd ea, mm */
B
bellard 已提交
3520 3521
#ifdef TARGET_X86_64
            if (s->dflag == 2) {
B
bellard 已提交
3522 3523
                tcg_gen_ld_i64(cpu_T[0], cpu_env, 
                               offsetof(CPUX86State,fpregs[reg].mmx));
3524
                gen_ldst_modrm(env, s, modrm, OT_QUAD, OR_TMP0, 1);
3525
            } else
B
bellard 已提交
3526 3527
#endif
            {
B
bellard 已提交
3528 3529
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, 
                                 offsetof(CPUX86State,fpregs[reg].mmx.MMX_L(0)));
3530
                gen_ldst_modrm(env, s, modrm, OT_LONG, OR_TMP0, 1);
B
bellard 已提交
3531
            }
B
bellard 已提交
3532 3533
            break;
        case 0x17e: /* movd ea, xmm */
B
bellard 已提交
3534 3535
#ifdef TARGET_X86_64
            if (s->dflag == 2) {
B
bellard 已提交
3536 3537
                tcg_gen_ld_i64(cpu_T[0], cpu_env, 
                               offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3538
                gen_ldst_modrm(env, s, modrm, OT_QUAD, OR_TMP0, 1);
3539
            } else
B
bellard 已提交
3540 3541
#endif
            {
B
bellard 已提交
3542 3543
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, 
                                 offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3544
                gen_ldst_modrm(env, s, modrm, OT_LONG, OR_TMP0, 1);
B
bellard 已提交
3545
            }
B
bellard 已提交
3546 3547 3548
            break;
        case 0x27e: /* movq xmm, ea */
            if (mod != 3) {
3549
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3550
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
B
bellard 已提交
3551 3552 3553 3554 3555 3556 3557 3558 3559
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
            }
            gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
            break;
        case 0x7f: /* movq ea, mm */
            if (mod != 3) {
3560
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3561
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,fpregs[reg].mmx));
B
bellard 已提交
3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574
            } else {
                rm = (modrm & 7);
                gen_op_movq(offsetof(CPUX86State,fpregs[rm].mmx),
                            offsetof(CPUX86State,fpregs[reg].mmx));
            }
            break;
        case 0x011: /* movups */
        case 0x111: /* movupd */
        case 0x029: /* movaps */
        case 0x129: /* movapd */
        case 0x17f: /* movdqa ea, xmm */
        case 0x27f: /* movdqu ea, xmm */
            if (mod != 3) {
3575
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3576
                gen_sto_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
B
bellard 已提交
3577 3578 3579 3580 3581 3582 3583 3584
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movo(offsetof(CPUX86State,xmm_regs[rm]),
                            offsetof(CPUX86State,xmm_regs[reg]));
            }
            break;
        case 0x211: /* movss ea, xmm */
            if (mod != 3) {
3585
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3586
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
B
bellard 已提交
3587
                gen_op_st_T0_A0(OT_LONG + s->mem_index);
B
bellard 已提交
3588 3589 3590 3591 3592 3593 3594 3595
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movl(offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)),
                            offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
            }
            break;
        case 0x311: /* movsd ea, xmm */
            if (mod != 3) {
3596
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3597
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
B
bellard 已提交
3598 3599 3600 3601 3602 3603 3604 3605 3606
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movq(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)),
                            offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
            }
            break;
        case 0x013: /* movlps */
        case 0x113: /* movlpd */
            if (mod != 3) {
3607
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3608
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
B
bellard 已提交
3609 3610 3611 3612 3613 3614 3615
            } else {
                goto illegal_op;
            }
            break;
        case 0x017: /* movhps */
        case 0x117: /* movhpd */
            if (mod != 3) {
3616
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3617
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
B
bellard 已提交
3618 3619 3620 3621 3622 3623 3624 3625 3626 3627
            } else {
                goto illegal_op;
            }
            break;
        case 0x71: /* shift mm, im */
        case 0x72:
        case 0x73:
        case 0x171: /* shift xmm, im */
        case 0x172:
        case 0x173:
3628 3629 3630
            if (b1 >= 2) {
	        goto illegal_op;
            }
3631
            val = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
3632 3633
            if (is_xmm) {
                gen_op_movl_T0_im(val);
B
bellard 已提交
3634
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(0)));
B
bellard 已提交
3635
                gen_op_movl_T0_0();
B
bellard 已提交
3636
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(1)));
B
bellard 已提交
3637 3638 3639
                op1_offset = offsetof(CPUX86State,xmm_t0);
            } else {
                gen_op_movl_T0_im(val);
B
bellard 已提交
3640
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,mmx_t0.MMX_L(0)));
B
bellard 已提交
3641
                gen_op_movl_T0_0();
B
bellard 已提交
3642
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,mmx_t0.MMX_L(1)));
B
bellard 已提交
3643 3644
                op1_offset = offsetof(CPUX86State,mmx_t0);
            }
B
Blue Swirl 已提交
3645 3646 3647
            sse_fn_epp = sse_op_table2[((b - 1) & 3) * 8 +
                                       (((modrm >> 3)) & 7)][b1];
            if (!sse_fn_epp) {
B
bellard 已提交
3648
                goto illegal_op;
B
Blue Swirl 已提交
3649
            }
B
bellard 已提交
3650 3651 3652 3653 3654 3655 3656
            if (is_xmm) {
                rm = (modrm & 7) | REX_B(s);
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
            } else {
                rm = (modrm & 7);
                op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
            }
B
bellard 已提交
3657 3658
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op2_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op1_offset);
B
Blue Swirl 已提交
3659
            sse_fn_epp(cpu_env, cpu_ptr0, cpu_ptr1);
B
bellard 已提交
3660 3661 3662
            break;
        case 0x050: /* movmskps */
            rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
3663 3664
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
                             offsetof(CPUX86State,xmm_regs[rm]));
B
Blue Swirl 已提交
3665
            gen_helper_movmskps(cpu_tmp2_i32, cpu_env, cpu_ptr0);
3666
            tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
B
bellard 已提交
3667
            gen_op_mov_reg_T0(OT_LONG, reg);
B
bellard 已提交
3668 3669 3670
            break;
        case 0x150: /* movmskpd */
            rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
3671 3672
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
                             offsetof(CPUX86State,xmm_regs[rm]));
B
Blue Swirl 已提交
3673
            gen_helper_movmskpd(cpu_tmp2_i32, cpu_env, cpu_ptr0);
3674
            tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
B
bellard 已提交
3675
            gen_op_mov_reg_T0(OT_LONG, reg);
B
bellard 已提交
3676 3677 3678
            break;
        case 0x02a: /* cvtpi2ps */
        case 0x12a: /* cvtpi2pd */
B
Blue Swirl 已提交
3679
            gen_helper_enter_mmx(cpu_env);
B
bellard 已提交
3680
            if (mod != 3) {
3681
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3682
                op2_offset = offsetof(CPUX86State,mmx_t0);
B
bellard 已提交
3683
                gen_ldq_env_A0(s->mem_index, op2_offset);
B
bellard 已提交
3684 3685 3686 3687 3688
            } else {
                rm = (modrm & 7);
                op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
            }
            op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
B
bellard 已提交
3689 3690
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
B
bellard 已提交
3691 3692
            switch(b >> 8) {
            case 0x0:
B
Blue Swirl 已提交
3693
                gen_helper_cvtpi2ps(cpu_env, cpu_ptr0, cpu_ptr1);
B
bellard 已提交
3694 3695 3696
                break;
            default:
            case 0x1:
B
Blue Swirl 已提交
3697
                gen_helper_cvtpi2pd(cpu_env, cpu_ptr0, cpu_ptr1);
B
bellard 已提交
3698 3699 3700 3701 3702 3703
                break;
            }
            break;
        case 0x22a: /* cvtsi2ss */
        case 0x32a: /* cvtsi2sd */
            ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3704
            gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
B
bellard 已提交
3705
            op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
B
bellard 已提交
3706
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
B
bellard 已提交
3707
            if (ot == OT_LONG) {
B
Blue Swirl 已提交
3708
                SSEFunc_0_epi sse_fn_epi = sse_op_table3ai[(b >> 8) & 1];
B
bellard 已提交
3709
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
B
Blue Swirl 已提交
3710
                sse_fn_epi(cpu_env, cpu_ptr0, cpu_tmp2_i32);
B
bellard 已提交
3711
            } else {
3712
#ifdef TARGET_X86_64
B
Blue Swirl 已提交
3713 3714
                SSEFunc_0_epl sse_fn_epl = sse_op_table3aq[(b >> 8) & 1];
                sse_fn_epl(cpu_env, cpu_ptr0, cpu_T[0]);
3715 3716 3717
#else
                goto illegal_op;
#endif
B
bellard 已提交
3718
            }
B
bellard 已提交
3719 3720 3721 3722 3723
            break;
        case 0x02c: /* cvttps2pi */
        case 0x12c: /* cvttpd2pi */
        case 0x02d: /* cvtps2pi */
        case 0x12d: /* cvtpd2pi */
B
Blue Swirl 已提交
3724
            gen_helper_enter_mmx(cpu_env);
B
bellard 已提交
3725
            if (mod != 3) {
3726
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3727
                op2_offset = offsetof(CPUX86State,xmm_t0);
B
bellard 已提交
3728
                gen_ldo_env_A0(s->mem_index, op2_offset);
B
bellard 已提交
3729 3730 3731 3732 3733
            } else {
                rm = (modrm & 7) | REX_B(s);
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
            }
            op1_offset = offsetof(CPUX86State,fpregs[reg & 7].mmx);
B
bellard 已提交
3734 3735
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
B
bellard 已提交
3736 3737
            switch(b) {
            case 0x02c:
B
Blue Swirl 已提交
3738
                gen_helper_cvttps2pi(cpu_env, cpu_ptr0, cpu_ptr1);
B
bellard 已提交
3739 3740
                break;
            case 0x12c:
B
Blue Swirl 已提交
3741
                gen_helper_cvttpd2pi(cpu_env, cpu_ptr0, cpu_ptr1);
B
bellard 已提交
3742 3743
                break;
            case 0x02d:
B
Blue Swirl 已提交
3744
                gen_helper_cvtps2pi(cpu_env, cpu_ptr0, cpu_ptr1);
B
bellard 已提交
3745 3746
                break;
            case 0x12d:
B
Blue Swirl 已提交
3747
                gen_helper_cvtpd2pi(cpu_env, cpu_ptr0, cpu_ptr1);
B
bellard 已提交
3748 3749 3750 3751 3752 3753 3754 3755
                break;
            }
            break;
        case 0x22c: /* cvttss2si */
        case 0x32c: /* cvttsd2si */
        case 0x22d: /* cvtss2si */
        case 0x32d: /* cvtsd2si */
            ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
B
bellard 已提交
3756
            if (mod != 3) {
3757
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3758
                if ((b >> 8) & 1) {
B
bellard 已提交
3759
                    gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_t0.XMM_Q(0)));
B
bellard 已提交
3760
                } else {
B
bellard 已提交
3761
                    gen_op_ld_T0_A0(OT_LONG + s->mem_index);
B
bellard 已提交
3762
                    tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(0)));
B
bellard 已提交
3763 3764 3765 3766 3767 3768
                }
                op2_offset = offsetof(CPUX86State,xmm_t0);
            } else {
                rm = (modrm & 7) | REX_B(s);
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
            }
B
bellard 已提交
3769 3770
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op2_offset);
            if (ot == OT_LONG) {
B
Blue Swirl 已提交
3771
                SSEFunc_i_ep sse_fn_i_ep =
3772
                    sse_op_table3bi[((b >> 7) & 2) | (b & 1)];
B
Blue Swirl 已提交
3773
                sse_fn_i_ep(cpu_tmp2_i32, cpu_env, cpu_ptr0);
3774
                tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
B
bellard 已提交
3775
            } else {
3776
#ifdef TARGET_X86_64
B
Blue Swirl 已提交
3777
                SSEFunc_l_ep sse_fn_l_ep =
3778
                    sse_op_table3bq[((b >> 7) & 2) | (b & 1)];
B
Blue Swirl 已提交
3779
                sse_fn_l_ep(cpu_T[0], cpu_env, cpu_ptr0);
3780 3781 3782
#else
                goto illegal_op;
#endif
B
bellard 已提交
3783
            }
B
bellard 已提交
3784
            gen_op_mov_reg_T0(ot, reg);
B
bellard 已提交
3785 3786
            break;
        case 0xc4: /* pinsrw */
3787
        case 0x1c4:
B
bellard 已提交
3788
            s->rip_offset = 1;
3789 3790
            gen_ldst_modrm(env, s, modrm, OT_WORD, OR_TMP0, 0);
            val = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
3791 3792
            if (b1) {
                val &= 7;
B
bellard 已提交
3793 3794
                tcg_gen_st16_tl(cpu_T[0], cpu_env,
                                offsetof(CPUX86State,xmm_regs[reg].XMM_W(val)));
B
bellard 已提交
3795 3796
            } else {
                val &= 3;
B
bellard 已提交
3797 3798
                tcg_gen_st16_tl(cpu_T[0], cpu_env,
                                offsetof(CPUX86State,fpregs[reg].mmx.MMX_W(val)));
B
bellard 已提交
3799 3800 3801
            }
            break;
        case 0xc5: /* pextrw */
3802
        case 0x1c5:
B
bellard 已提交
3803 3804
            if (mod != 3)
                goto illegal_op;
3805
            ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3806
            val = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
3807 3808 3809
            if (b1) {
                val &= 7;
                rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
3810 3811
                tcg_gen_ld16u_tl(cpu_T[0], cpu_env,
                                 offsetof(CPUX86State,xmm_regs[rm].XMM_W(val)));
B
bellard 已提交
3812 3813 3814
            } else {
                val &= 3;
                rm = (modrm & 7);
B
bellard 已提交
3815 3816
                tcg_gen_ld16u_tl(cpu_T[0], cpu_env,
                                offsetof(CPUX86State,fpregs[rm].mmx.MMX_W(val)));
B
bellard 已提交
3817 3818
            }
            reg = ((modrm >> 3) & 7) | rex_r;
3819
            gen_op_mov_reg_T0(ot, reg);
B
bellard 已提交
3820 3821 3822
            break;
        case 0x1d6: /* movq ea, xmm */
            if (mod != 3) {
3823
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
3824
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
B
bellard 已提交
3825 3826 3827 3828 3829 3830 3831 3832
            } else {
                rm = (modrm & 7) | REX_B(s);
                gen_op_movq(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)),
                            offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
                gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(1)));
            }
            break;
        case 0x2d6: /* movq2dq */
B
Blue Swirl 已提交
3833
            gen_helper_enter_mmx(cpu_env);
3834 3835 3836 3837
            rm = (modrm & 7);
            gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
                        offsetof(CPUX86State,fpregs[rm].mmx));
            gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
B
bellard 已提交
3838 3839
            break;
        case 0x3d6: /* movdq2q */
B
Blue Swirl 已提交
3840
            gen_helper_enter_mmx(cpu_env);
3841 3842 3843
            rm = (modrm & 7) | REX_B(s);
            gen_op_movq(offsetof(CPUX86State,fpregs[reg & 7].mmx),
                        offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
B
bellard 已提交
3844 3845 3846 3847 3848 3849 3850
            break;
        case 0xd7: /* pmovmskb */
        case 0x1d7:
            if (mod != 3)
                goto illegal_op;
            if (b1) {
                rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
3851
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, offsetof(CPUX86State,xmm_regs[rm]));
B
Blue Swirl 已提交
3852
                gen_helper_pmovmskb_xmm(cpu_tmp2_i32, cpu_env, cpu_ptr0);
B
bellard 已提交
3853 3854
            } else {
                rm = (modrm & 7);
B
bellard 已提交
3855
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, offsetof(CPUX86State,fpregs[rm].mmx));
B
Blue Swirl 已提交
3856
                gen_helper_pmovmskb_mmx(cpu_tmp2_i32, cpu_env, cpu_ptr0);
B
bellard 已提交
3857
            }
3858
            tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
B
bellard 已提交
3859
            reg = ((modrm >> 3) & 7) | rex_r;
B
bellard 已提交
3860
            gen_op_mov_reg_T0(OT_LONG, reg);
B
bellard 已提交
3861
            break;
R
Richard Henderson 已提交
3862

B
balrog 已提交
3863
        case 0x138:
3864
        case 0x038:
B
balrog 已提交
3865
            b = modrm;
R
Richard Henderson 已提交
3866 3867 3868
            if ((b & 0xf0) == 0xf0) {
                goto do_0f_38_fx;
            }
3869
            modrm = cpu_ldub_code(env, s->pc++);
B
balrog 已提交
3870 3871 3872
            rm = modrm & 7;
            reg = ((modrm >> 3) & 7) | rex_r;
            mod = (modrm >> 6) & 3;
3873 3874 3875
            if (b1 >= 2) {
                goto illegal_op;
            }
B
balrog 已提交
3876

B
Blue Swirl 已提交
3877 3878
            sse_fn_epp = sse_op_table6[b].op[b1];
            if (!sse_fn_epp) {
B
balrog 已提交
3879
                goto illegal_op;
B
Blue Swirl 已提交
3880
            }
B
balrog 已提交
3881 3882
            if (!(s->cpuid_ext_features & sse_op_table6[b].ext_mask))
                goto illegal_op;
B
balrog 已提交
3883 3884 3885 3886 3887 3888 3889

            if (b1) {
                op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
                if (mod == 3) {
                    op2_offset = offsetof(CPUX86State,xmm_regs[rm | REX_B(s)]);
                } else {
                    op2_offset = offsetof(CPUX86State,xmm_t0);
3890
                    gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
balrog 已提交
3891 3892 3893 3894 3895 3896 3897 3898 3899
                    switch (b) {
                    case 0x20: case 0x30: /* pmovsxbw, pmovzxbw */
                    case 0x23: case 0x33: /* pmovsxwd, pmovzxwd */
                    case 0x25: case 0x35: /* pmovsxdq, pmovzxdq */
                        gen_ldq_env_A0(s->mem_index, op2_offset +
                                        offsetof(XMMReg, XMM_Q(0)));
                        break;
                    case 0x21: case 0x31: /* pmovsxbd, pmovzxbd */
                    case 0x24: case 0x34: /* pmovsxwq, pmovzxwq */
P
pbrook 已提交
3900
                        tcg_gen_qemu_ld32u(cpu_tmp0, cpu_A0,
B
balrog 已提交
3901
                                          (s->mem_index >> 2) - 1);
P
pbrook 已提交
3902
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp0);
B
balrog 已提交
3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917
                        tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, op2_offset +
                                        offsetof(XMMReg, XMM_L(0)));
                        break;
                    case 0x22: case 0x32: /* pmovsxbq, pmovzxbq */
                        tcg_gen_qemu_ld16u(cpu_tmp0, cpu_A0,
                                          (s->mem_index >> 2) - 1);
                        tcg_gen_st16_tl(cpu_tmp0, cpu_env, op2_offset +
                                        offsetof(XMMReg, XMM_W(0)));
                        break;
                    case 0x2a:            /* movntqda */
                        gen_ldo_env_A0(s->mem_index, op1_offset);
                        return;
                    default:
                        gen_ldo_env_A0(s->mem_index, op2_offset);
                    }
B
balrog 已提交
3918 3919 3920 3921 3922 3923 3924
                }
            } else {
                op1_offset = offsetof(CPUX86State,fpregs[reg].mmx);
                if (mod == 3) {
                    op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
                } else {
                    op2_offset = offsetof(CPUX86State,mmx_t0);
3925
                    gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
balrog 已提交
3926 3927 3928
                    gen_ldq_env_A0(s->mem_index, op2_offset);
                }
            }
B
Blue Swirl 已提交
3929
            if (sse_fn_epp == SSE_SPECIAL) {
B
balrog 已提交
3930
                goto illegal_op;
B
Blue Swirl 已提交
3931
            }
B
balrog 已提交
3932

B
balrog 已提交
3933 3934
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
B
Blue Swirl 已提交
3935
            sse_fn_epp(cpu_env, cpu_ptr0, cpu_ptr1);
B
balrog 已提交
3936

3937 3938 3939
            if (b == 0x17) {
                set_cc_op(s, CC_OP_EFLAGS);
            }
B
balrog 已提交
3940
            break;
R
Richard Henderson 已提交
3941 3942 3943 3944 3945 3946

        case 0x238:
        case 0x338:
        do_0f_38_fx:
            /* Various integer extensions at 0f 38 f[0-f].  */
            b = modrm | (b1 << 8);
3947
            modrm = cpu_ldub_code(env, s->pc++);
B
balrog 已提交
3948 3949
            reg = ((modrm >> 3) & 7) | rex_r;

R
Richard Henderson 已提交
3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963
            switch (b) {
            case 0x3f0: /* crc32 Gd,Eb */
            case 0x3f1: /* crc32 Gd,Ey */
            do_crc32:
                if (!(s->cpuid_ext_features & CPUID_EXT_SSE42)) {
                    goto illegal_op;
                }
                if ((b & 0xff) == 0xf0) {
                    ot = OT_BYTE;
                } else if (s->dflag != 2) {
                    ot = (s->prefix & PREFIX_DATA ? OT_WORD : OT_LONG);
                } else {
                    ot = OT_QUAD;
                }
B
balrog 已提交
3964

R
Richard Henderson 已提交
3965 3966 3967 3968 3969
                gen_op_mov_TN_reg(OT_LONG, 0, reg);
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
                gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                gen_helper_crc32(cpu_T[0], cpu_tmp2_i32,
                                 cpu_T[0], tcg_const_i32(8 << ot));
B
balrog 已提交
3970

R
Richard Henderson 已提交
3971 3972 3973
                ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
                gen_op_mov_reg_T0(ot, reg);
                break;
B
balrog 已提交
3974

R
Richard Henderson 已提交
3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035
            case 0x1f0: /* crc32 or movbe */
            case 0x1f1:
                /* For these insns, the f3 prefix is supposed to have priority
                   over the 66 prefix, but that's not what we implement above
                   setting b1.  */
                if (s->prefix & PREFIX_REPNZ) {
                    goto do_crc32;
                }
                /* FALLTHRU */
            case 0x0f0: /* movbe Gy,My */
            case 0x0f1: /* movbe My,Gy */
                if (!(s->cpuid_ext_features & CPUID_EXT_MOVBE)) {
                    goto illegal_op;
                }
                if (s->dflag != 2) {
                    ot = (s->prefix & PREFIX_DATA ? OT_WORD : OT_LONG);
                } else {
                    ot = OT_QUAD;
                }

                /* Load the data incoming to the bswap.  Note that the TCG
                   implementation of bswap requires the input be zero
                   extended.  In the case of the loads, we simply know that
                   gen_op_ld_v via gen_ldst_modrm does that already.  */
                if ((b & 1) == 0) {
                    gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                } else {
                    switch (ot) {
                    case OT_WORD:
                        tcg_gen_ext16u_tl(cpu_T[0], cpu_regs[reg]);
                        break;
                    default:
                        tcg_gen_ext32u_tl(cpu_T[0], cpu_regs[reg]);
                        break;
                    case OT_QUAD:
                        tcg_gen_mov_tl(cpu_T[0], cpu_regs[reg]);
                        break;
                    }
                }

                switch (ot) {
                case OT_WORD:
                    tcg_gen_bswap16_tl(cpu_T[0], cpu_T[0]);
                    break;
                default:
                    tcg_gen_bswap32_tl(cpu_T[0], cpu_T[0]);
                    break;
#ifdef TARGET_X86_64
                case OT_QUAD:
                    tcg_gen_bswap64_tl(cpu_T[0], cpu_T[0]);
                    break;
#endif
                }

                if ((b & 1) == 0) {
                    gen_op_mov_reg_T0(ot, reg);
                } else {
                    gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 1);
                }
                break;

R
Richard Henderson 已提交
4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049
            case 0x0f2: /* andn Gy, By, Ey */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI1)
                    || !(s->prefix & PREFIX_VEX)
                    || s->vex_l != 0) {
                    goto illegal_op;
                }
                ot = s->dflag == 2 ? OT_QUAD : OT_LONG;
                gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                tcg_gen_andc_tl(cpu_T[0], cpu_regs[s->vex_v], cpu_T[0]);
                gen_op_mov_reg_T0(ot, reg);
                gen_op_update1_cc();
                set_cc_op(s, CC_OP_LOGICB + ot);
                break;

R
Richard Henderson 已提交
4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089
            case 0x0f7: /* bextr Gy, Ey, By */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI1)
                    || !(s->prefix & PREFIX_VEX)
                    || s->vex_l != 0) {
                    goto illegal_op;
                }
                ot = s->dflag == 2 ? OT_QUAD : OT_LONG;
                {
                    TCGv bound, zero;

                    gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                    /* Extract START, and shift the operand.
                       Shifts larger than operand size get zeros.  */
                    tcg_gen_ext8u_tl(cpu_A0, cpu_regs[s->vex_v]);
                    tcg_gen_shr_tl(cpu_T[0], cpu_T[0], cpu_A0);

                    bound = tcg_const_tl(ot == OT_QUAD ? 63 : 31);
                    zero = tcg_const_tl(0);
                    tcg_gen_movcond_tl(TCG_COND_LEU, cpu_T[0], cpu_A0, bound,
                                       cpu_T[0], zero);
                    tcg_temp_free(zero);

                    /* Extract the LEN into a mask.  Lengths larger than
                       operand size get all ones.  */
                    tcg_gen_shri_tl(cpu_A0, cpu_regs[s->vex_v], 8);
                    tcg_gen_ext8u_tl(cpu_A0, cpu_A0);
                    tcg_gen_movcond_tl(TCG_COND_LEU, cpu_A0, cpu_A0, bound,
                                       cpu_A0, bound);
                    tcg_temp_free(bound);
                    tcg_gen_movi_tl(cpu_T[1], 1);
                    tcg_gen_shl_tl(cpu_T[1], cpu_T[1], cpu_A0);
                    tcg_gen_subi_tl(cpu_T[1], cpu_T[1], 1);
                    tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_T[1]);

                    gen_op_mov_reg_T0(ot, reg);
                    gen_op_update1_cc();
                    set_cc_op(s, CC_OP_LOGICB + ot);
                }
                break;

R
Richard Henderson 已提交
4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116
            case 0x0f5: /* bzhi Gy, Ey, By */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI2)
                    || !(s->prefix & PREFIX_VEX)
                    || s->vex_l != 0) {
                    goto illegal_op;
                }
                ot = s->dflag == 2 ? OT_QUAD : OT_LONG;
                gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                tcg_gen_ext8u_tl(cpu_T[1], cpu_regs[s->vex_v]);
                {
                    TCGv bound = tcg_const_tl(ot == OT_QUAD ? 63 : 31);
                    /* Note that since we're using BMILG (in order to get O
                       cleared) we need to store the inverse into C.  */
                    tcg_gen_setcond_tl(TCG_COND_LT, cpu_cc_src,
                                       cpu_T[1], bound);
                    tcg_gen_movcond_tl(TCG_COND_GT, cpu_T[1], cpu_T[1],
                                       bound, bound, cpu_T[1]);
                    tcg_temp_free(bound);
                }
                tcg_gen_movi_tl(cpu_A0, -1);
                tcg_gen_shl_tl(cpu_A0, cpu_A0, cpu_T[1]);
                tcg_gen_andc_tl(cpu_T[0], cpu_T[0], cpu_A0);
                gen_op_mov_reg_T0(ot, reg);
                gen_op_update1_cc();
                set_cc_op(s, CC_OP_BMILGB + ot);
                break;

R
Richard Henderson 已提交
4117 4118 4119 4120 4121 4122 4123 4124 4125 4126
            case 0x3f6: /* mulx By, Gy, rdx, Ey */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI2)
                    || !(s->prefix & PREFIX_VEX)
                    || s->vex_l != 0) {
                    goto illegal_op;
                }
                ot = s->dflag == 2 ? OT_QUAD : OT_LONG;
                gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                switch (ot) {
                default:
4127 4128 4129 4130 4131 4132
                    tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
                    tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_regs[R_EDX]);
                    tcg_gen_mulu2_i32(cpu_tmp2_i32, cpu_tmp3_i32,
                                      cpu_tmp2_i32, cpu_tmp3_i32);
                    tcg_gen_extu_i32_tl(cpu_regs[s->vex_v], cpu_tmp2_i32);
                    tcg_gen_extu_i32_tl(cpu_regs[reg], cpu_tmp3_i32);
R
Richard Henderson 已提交
4133 4134 4135
                    break;
#ifdef TARGET_X86_64
                case OT_QUAD:
4136 4137
                    tcg_gen_mulu2_i64(cpu_regs[s->vex_v], cpu_regs[reg],
                                      cpu_T[0], cpu_regs[R_EDX]);
R
Richard Henderson 已提交
4138 4139 4140 4141 4142
                    break;
#endif
                }
                break;

4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178
            case 0x3f5: /* pdep Gy, By, Ey */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI2)
                    || !(s->prefix & PREFIX_VEX)
                    || s->vex_l != 0) {
                    goto illegal_op;
                }
                ot = s->dflag == 2 ? OT_QUAD : OT_LONG;
                gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                /* Note that by zero-extending the mask operand, we
                   automatically handle zero-extending the result.  */
                if (s->dflag == 2) {
                    tcg_gen_mov_tl(cpu_T[1], cpu_regs[s->vex_v]);
                } else {
                    tcg_gen_ext32u_tl(cpu_T[1], cpu_regs[s->vex_v]);
                }
                gen_helper_pdep(cpu_regs[reg], cpu_T[0], cpu_T[1]);
                break;

            case 0x2f5: /* pext Gy, By, Ey */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI2)
                    || !(s->prefix & PREFIX_VEX)
                    || s->vex_l != 0) {
                    goto illegal_op;
                }
                ot = s->dflag == 2 ? OT_QUAD : OT_LONG;
                gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                /* Note that by zero-extending the mask operand, we
                   automatically handle zero-extending the result.  */
                if (s->dflag == 2) {
                    tcg_gen_mov_tl(cpu_T[1], cpu_regs[s->vex_v]);
                } else {
                    tcg_gen_ext32u_tl(cpu_T[1], cpu_regs[s->vex_v]);
                }
                gen_helper_pext(cpu_regs[reg], cpu_T[0], cpu_T[1]);
                break;

4179 4180 4181 4182 4183
            case 0x1f6: /* adcx Gy, Ey */
            case 0x2f6: /* adox Gy, Ey */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_ADX)) {
                    goto illegal_op;
                } else {
4184
                    TCGv carry_in, carry_out, zero;
4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214
                    int end_op;

                    ot = (s->dflag == 2 ? OT_QUAD : OT_LONG);
                    gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);

                    /* Re-use the carry-out from a previous round.  */
                    TCGV_UNUSED(carry_in);
                    carry_out = (b == 0x1f6 ? cpu_cc_dst : cpu_cc_src2);
                    switch (s->cc_op) {
                    case CC_OP_ADCX:
                        if (b == 0x1f6) {
                            carry_in = cpu_cc_dst;
                            end_op = CC_OP_ADCX;
                        } else {
                            end_op = CC_OP_ADCOX;
                        }
                        break;
                    case CC_OP_ADOX:
                        if (b == 0x1f6) {
                            end_op = CC_OP_ADCOX;
                        } else {
                            carry_in = cpu_cc_src2;
                            end_op = CC_OP_ADOX;
                        }
                        break;
                    case CC_OP_ADCOX:
                        end_op = CC_OP_ADCOX;
                        carry_in = carry_out;
                        break;
                    default:
4215
                        end_op = (b == 0x1f6 ? CC_OP_ADCX : CC_OP_ADOX);
4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243
                        break;
                    }
                    /* If we can't reuse carry-out, get it out of EFLAGS.  */
                    if (TCGV_IS_UNUSED(carry_in)) {
                        if (s->cc_op != CC_OP_ADCX && s->cc_op != CC_OP_ADOX) {
                            gen_compute_eflags(s);
                        }
                        carry_in = cpu_tmp0;
                        tcg_gen_shri_tl(carry_in, cpu_cc_src,
                                        ctz32(b == 0x1f6 ? CC_C : CC_O));
                        tcg_gen_andi_tl(carry_in, carry_in, 1);
                    }

                    switch (ot) {
#ifdef TARGET_X86_64
                    case OT_LONG:
                        /* If we know TL is 64-bit, and we want a 32-bit
                           result, just do everything in 64-bit arithmetic.  */
                        tcg_gen_ext32u_i64(cpu_regs[reg], cpu_regs[reg]);
                        tcg_gen_ext32u_i64(cpu_T[0], cpu_T[0]);
                        tcg_gen_add_i64(cpu_T[0], cpu_T[0], cpu_regs[reg]);
                        tcg_gen_add_i64(cpu_T[0], cpu_T[0], carry_in);
                        tcg_gen_ext32u_i64(cpu_regs[reg], cpu_T[0]);
                        tcg_gen_shri_i64(carry_out, cpu_T[0], 32);
                        break;
#endif
                    default:
                        /* Otherwise compute the carry-out in two steps.  */
4244 4245 4246 4247 4248 4249 4250 4251
                        zero = tcg_const_tl(0);
                        tcg_gen_add2_tl(cpu_T[0], carry_out,
                                        cpu_T[0], zero,
                                        carry_in, zero);
                        tcg_gen_add2_tl(cpu_regs[reg], carry_out,
                                        cpu_regs[reg], carry_out,
                                        cpu_T[0], zero);
                        tcg_temp_free(zero);
4252 4253 4254 4255 4256 4257
                        break;
                    }
                    set_cc_op(s, end_op);
                }
                break;

4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288
            case 0x1f7: /* shlx Gy, Ey, By */
            case 0x2f7: /* sarx Gy, Ey, By */
            case 0x3f7: /* shrx Gy, Ey, By */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI2)
                    || !(s->prefix & PREFIX_VEX)
                    || s->vex_l != 0) {
                    goto illegal_op;
                }
                ot = (s->dflag == 2 ? OT_QUAD : OT_LONG);
                gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                if (ot == OT_QUAD) {
                    tcg_gen_andi_tl(cpu_T[1], cpu_regs[s->vex_v], 63);
                } else {
                    tcg_gen_andi_tl(cpu_T[1], cpu_regs[s->vex_v], 31);
                }
                if (b == 0x1f7) {
                    tcg_gen_shl_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
                } else if (b == 0x2f7) {
                    if (ot != OT_QUAD) {
                        tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
                    }
                    tcg_gen_sar_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
                } else {
                    if (ot != OT_QUAD) {
                        tcg_gen_ext32u_tl(cpu_T[0], cpu_T[0]);
                    }
                    tcg_gen_shr_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
                }
                gen_op_mov_reg_T0(ot, reg);
                break;

4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330
            case 0x0f3:
            case 0x1f3:
            case 0x2f3:
            case 0x3f3: /* Group 17 */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI1)
                    || !(s->prefix & PREFIX_VEX)
                    || s->vex_l != 0) {
                    goto illegal_op;
                }
                ot = s->dflag == 2 ? OT_QUAD : OT_LONG;
                gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);

                switch (reg & 7) {
                case 1: /* blsr By,Ey */
                    tcg_gen_neg_tl(cpu_T[1], cpu_T[0]);
                    tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
                    gen_op_mov_reg_T0(ot, s->vex_v);
                    gen_op_update2_cc();
                    set_cc_op(s, CC_OP_BMILGB + ot);
                    break;

                case 2: /* blsmsk By,Ey */
                    tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
                    tcg_gen_subi_tl(cpu_T[0], cpu_T[0], 1);
                    tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_cc_src);
                    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
                    set_cc_op(s, CC_OP_BMILGB + ot);
                    break;

                case 3: /* blsi By, Ey */
                    tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
                    tcg_gen_subi_tl(cpu_T[0], cpu_T[0], 1);
                    tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_cc_src);
                    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
                    set_cc_op(s, CC_OP_BMILGB + ot);
                    break;

                default:
                    goto illegal_op;
                }
                break;

R
Richard Henderson 已提交
4331 4332 4333
            default:
                goto illegal_op;
            }
B
balrog 已提交
4334
            break;
R
Richard Henderson 已提交
4335

B
balrog 已提交
4336 4337
        case 0x03a:
        case 0x13a:
B
balrog 已提交
4338
            b = modrm;
4339
            modrm = cpu_ldub_code(env, s->pc++);
B
balrog 已提交
4340 4341 4342
            rm = modrm & 7;
            reg = ((modrm >> 3) & 7) | rex_r;
            mod = (modrm >> 6) & 3;
4343 4344 4345
            if (b1 >= 2) {
                goto illegal_op;
            }
B
balrog 已提交
4346

B
Blue Swirl 已提交
4347 4348
            sse_fn_eppi = sse_op_table7[b].op[b1];
            if (!sse_fn_eppi) {
B
balrog 已提交
4349
                goto illegal_op;
B
Blue Swirl 已提交
4350
            }
B
balrog 已提交
4351 4352 4353
            if (!(s->cpuid_ext_features & sse_op_table7[b].ext_mask))
                goto illegal_op;

B
Blue Swirl 已提交
4354
            if (sse_fn_eppi == SSE_SPECIAL) {
B
balrog 已提交
4355 4356 4357
                ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
                rm = (modrm & 7) | REX_B(s);
                if (mod != 3)
4358
                    gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
balrog 已提交
4359
                reg = ((modrm >> 3) & 7) | rex_r;
4360
                val = cpu_ldub_code(env, s->pc++);
B
balrog 已提交
4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384
                switch (b) {
                case 0x14: /* pextrb */
                    tcg_gen_ld8u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
                                            xmm_regs[reg].XMM_B(val & 15)));
                    if (mod == 3)
                        gen_op_mov_reg_T0(ot, rm);
                    else
                        tcg_gen_qemu_st8(cpu_T[0], cpu_A0,
                                        (s->mem_index >> 2) - 1);
                    break;
                case 0x15: /* pextrw */
                    tcg_gen_ld16u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
                                            xmm_regs[reg].XMM_W(val & 7)));
                    if (mod == 3)
                        gen_op_mov_reg_T0(ot, rm);
                    else
                        tcg_gen_qemu_st16(cpu_T[0], cpu_A0,
                                        (s->mem_index >> 2) - 1);
                    break;
                case 0x16:
                    if (ot == OT_LONG) { /* pextrd */
                        tcg_gen_ld_i32(cpu_tmp2_i32, cpu_env,
                                        offsetof(CPUX86State,
                                                xmm_regs[reg].XMM_L(val & 3)));
P
pbrook 已提交
4385
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
B
balrog 已提交
4386
                        if (mod == 3)
P
pbrook 已提交
4387
                            gen_op_mov_reg_v(ot, rm, cpu_T[0]);
B
balrog 已提交
4388
                        else
P
pbrook 已提交
4389
                            tcg_gen_qemu_st32(cpu_T[0], cpu_A0,
B
balrog 已提交
4390 4391
                                            (s->mem_index >> 2) - 1);
                    } else { /* pextrq */
P
pbrook 已提交
4392
#ifdef TARGET_X86_64
B
balrog 已提交
4393 4394 4395 4396 4397 4398 4399 4400
                        tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env,
                                        offsetof(CPUX86State,
                                                xmm_regs[reg].XMM_Q(val & 1)));
                        if (mod == 3)
                            gen_op_mov_reg_v(ot, rm, cpu_tmp1_i64);
                        else
                            tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0,
                                            (s->mem_index >> 2) - 1);
P
pbrook 已提交
4401 4402 4403
#else
                        goto illegal_op;
#endif
B
balrog 已提交
4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418
                    }
                    break;
                case 0x17: /* extractps */
                    tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
                                            xmm_regs[reg].XMM_L(val & 3)));
                    if (mod == 3)
                        gen_op_mov_reg_T0(ot, rm);
                    else
                        tcg_gen_qemu_st32(cpu_T[0], cpu_A0,
                                        (s->mem_index >> 2) - 1);
                    break;
                case 0x20: /* pinsrb */
                    if (mod == 3)
                        gen_op_mov_TN_reg(OT_LONG, 0, rm);
                    else
4419
                        tcg_gen_qemu_ld8u(cpu_T[0], cpu_A0,
B
balrog 已提交
4420
                                        (s->mem_index >> 2) - 1);
4421
                    tcg_gen_st8_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
B
balrog 已提交
4422 4423 4424
                                            xmm_regs[reg].XMM_B(val & 15)));
                    break;
                case 0x21: /* insertps */
P
pbrook 已提交
4425
                    if (mod == 3) {
B
balrog 已提交
4426 4427 4428
                        tcg_gen_ld_i32(cpu_tmp2_i32, cpu_env,
                                        offsetof(CPUX86State,xmm_regs[rm]
                                                .XMM_L((val >> 6) & 3)));
P
pbrook 已提交
4429 4430
                    } else {
                        tcg_gen_qemu_ld32u(cpu_tmp0, cpu_A0,
B
balrog 已提交
4431
                                        (s->mem_index >> 2) - 1);
P
pbrook 已提交
4432 4433
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp0);
                    }
B
balrog 已提交
4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456
                    tcg_gen_st_i32(cpu_tmp2_i32, cpu_env,
                                    offsetof(CPUX86State,xmm_regs[reg]
                                            .XMM_L((val >> 4) & 3)));
                    if ((val >> 0) & 1)
                        tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
                                        cpu_env, offsetof(CPUX86State,
                                                xmm_regs[reg].XMM_L(0)));
                    if ((val >> 1) & 1)
                        tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
                                        cpu_env, offsetof(CPUX86State,
                                                xmm_regs[reg].XMM_L(1)));
                    if ((val >> 2) & 1)
                        tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
                                        cpu_env, offsetof(CPUX86State,
                                                xmm_regs[reg].XMM_L(2)));
                    if ((val >> 3) & 1)
                        tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
                                        cpu_env, offsetof(CPUX86State,
                                                xmm_regs[reg].XMM_L(3)));
                    break;
                case 0x22:
                    if (ot == OT_LONG) { /* pinsrd */
                        if (mod == 3)
P
pbrook 已提交
4457
                            gen_op_mov_v_reg(ot, cpu_tmp0, rm);
B
balrog 已提交
4458
                        else
P
pbrook 已提交
4459
                            tcg_gen_qemu_ld32u(cpu_tmp0, cpu_A0,
B
balrog 已提交
4460
                                            (s->mem_index >> 2) - 1);
P
pbrook 已提交
4461
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp0);
B
balrog 已提交
4462 4463 4464 4465
                        tcg_gen_st_i32(cpu_tmp2_i32, cpu_env,
                                        offsetof(CPUX86State,
                                                xmm_regs[reg].XMM_L(val & 3)));
                    } else { /* pinsrq */
P
pbrook 已提交
4466
#ifdef TARGET_X86_64
B
balrog 已提交
4467 4468 4469 4470 4471 4472 4473 4474
                        if (mod == 3)
                            gen_op_mov_v_reg(ot, cpu_tmp1_i64, rm);
                        else
                            tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0,
                                            (s->mem_index >> 2) - 1);
                        tcg_gen_st_i64(cpu_tmp1_i64, cpu_env,
                                        offsetof(CPUX86State,
                                                xmm_regs[reg].XMM_Q(val & 1)));
P
pbrook 已提交
4475 4476 4477
#else
                        goto illegal_op;
#endif
B
balrog 已提交
4478 4479 4480 4481 4482
                    }
                    break;
                }
                return;
            }
B
balrog 已提交
4483 4484 4485 4486 4487 4488 4489

            if (b1) {
                op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
                if (mod == 3) {
                    op2_offset = offsetof(CPUX86State,xmm_regs[rm | REX_B(s)]);
                } else {
                    op2_offset = offsetof(CPUX86State,xmm_t0);
4490
                    gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
balrog 已提交
4491 4492 4493 4494 4495 4496 4497 4498
                    gen_ldo_env_A0(s->mem_index, op2_offset);
                }
            } else {
                op1_offset = offsetof(CPUX86State,fpregs[reg].mmx);
                if (mod == 3) {
                    op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
                } else {
                    op2_offset = offsetof(CPUX86State,mmx_t0);
4499
                    gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
balrog 已提交
4500 4501 4502
                    gen_ldq_env_A0(s->mem_index, op2_offset);
                }
            }
4503
            val = cpu_ldub_code(env, s->pc++);
B
balrog 已提交
4504

B
balrog 已提交
4505
            if ((b & 0xfc) == 0x60) { /* pcmpXstrX */
4506
                set_cc_op(s, CC_OP_EFLAGS);
B
balrog 已提交
4507 4508 4509 4510 4511 4512

                if (s->dflag == 2)
                    /* The helper must use entire 64-bit gp registers */
                    val |= 1 << 8;
            }

B
balrog 已提交
4513 4514
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
B
Blue Swirl 已提交
4515
            sse_fn_eppi(cpu_env, cpu_ptr0, cpu_ptr1, tcg_const_i32(val));
B
balrog 已提交
4516
            break;
R
Richard Henderson 已提交
4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548

        case 0x33a:
            /* Various integer extensions at 0f 3a f[0-f].  */
            b = modrm | (b1 << 8);
            modrm = cpu_ldub_code(env, s->pc++);
            reg = ((modrm >> 3) & 7) | rex_r;

            switch (b) {
            case 0x3f0: /* rorx Gy,Ey, Ib */
                if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI2)
                    || !(s->prefix & PREFIX_VEX)
                    || s->vex_l != 0) {
                    goto illegal_op;
                }
                ot = s->dflag == 2 ? OT_QUAD : OT_LONG;
                gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
                b = cpu_ldub_code(env, s->pc++);
                if (ot == OT_QUAD) {
                    tcg_gen_rotri_tl(cpu_T[0], cpu_T[0], b & 63);
                } else {
                    tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
                    tcg_gen_rotri_i32(cpu_tmp2_i32, cpu_tmp2_i32, b & 31);
                    tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
                }
                gen_op_mov_reg_T0(ot, reg);
                break;

            default:
                goto illegal_op;
            }
            break;

B
bellard 已提交
4549 4550 4551 4552 4553
        default:
            goto illegal_op;
        }
    } else {
        /* generic MMX or SSE operation */
B
bellard 已提交
4554 4555 4556 4557 4558 4559 4560 4561
        switch(b) {
        case 0x70: /* pshufx insn */
        case 0xc6: /* pshufx insn */
        case 0xc2: /* compare insns */
            s->rip_offset = 1;
            break;
        default:
            break;
B
bellard 已提交
4562 4563 4564 4565
        }
        if (is_xmm) {
            op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
            if (mod != 3) {
4566
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
4567
                op2_offset = offsetof(CPUX86State,xmm_t0);
4568
                if (b1 >= 2 && ((b >= 0x50 && b <= 0x5f && b != 0x5b) ||
B
bellard 已提交
4569 4570 4571 4572
                                b == 0xc2)) {
                    /* specific case for SSE single instructions */
                    if (b1 == 2) {
                        /* 32 bit access */
B
bellard 已提交
4573
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
B
bellard 已提交
4574
                        tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(0)));
B
bellard 已提交
4575 4576
                    } else {
                        /* 64 bit access */
B
bellard 已提交
4577
                        gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_t0.XMM_D(0)));
B
bellard 已提交
4578 4579
                    }
                } else {
B
bellard 已提交
4580
                    gen_ldo_env_A0(s->mem_index, op2_offset);
B
bellard 已提交
4581 4582 4583 4584 4585 4586 4587 4588
                }
            } else {
                rm = (modrm & 7) | REX_B(s);
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
            }
        } else {
            op1_offset = offsetof(CPUX86State,fpregs[reg].mmx);
            if (mod != 3) {
4589
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
4590
                op2_offset = offsetof(CPUX86State,mmx_t0);
B
bellard 已提交
4591
                gen_ldq_env_A0(s->mem_index, op2_offset);
B
bellard 已提交
4592 4593 4594 4595 4596 4597
            } else {
                rm = (modrm & 7);
                op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
            }
        }
        switch(b) {
A
aurel32 已提交
4598
        case 0x0f: /* 3DNow! data insns */
4599 4600
            if (!(s->cpuid_ext2_features & CPUID_EXT2_3DNOW))
                goto illegal_op;
4601
            val = cpu_ldub_code(env, s->pc++);
B
Blue Swirl 已提交
4602 4603
            sse_fn_epp = sse_op_table5[val];
            if (!sse_fn_epp) {
A
aurel32 已提交
4604
                goto illegal_op;
B
Blue Swirl 已提交
4605
            }
B
bellard 已提交
4606 4607
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
B
Blue Swirl 已提交
4608
            sse_fn_epp(cpu_env, cpu_ptr0, cpu_ptr1);
A
aurel32 已提交
4609
            break;
B
bellard 已提交
4610 4611
        case 0x70: /* pshufx insn */
        case 0xc6: /* pshufx insn */
4612
            val = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
4613 4614
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
B
Blue Swirl 已提交
4615
            /* XXX: introduce a new table? */
B
Blue Swirl 已提交
4616
            sse_fn_ppi = (SSEFunc_0_ppi)sse_fn_epp;
B
Blue Swirl 已提交
4617
            sse_fn_ppi(cpu_ptr0, cpu_ptr1, tcg_const_i32(val));
B
bellard 已提交
4618 4619 4620
            break;
        case 0xc2:
            /* compare insns */
4621
            val = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
4622 4623
            if (val >= 8)
                goto illegal_op;
B
Blue Swirl 已提交
4624
            sse_fn_epp = sse_op_table4[val][b1];
B
Blue Swirl 已提交
4625

B
bellard 已提交
4626 4627
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
B
Blue Swirl 已提交
4628
            sse_fn_epp(cpu_env, cpu_ptr0, cpu_ptr1);
B
bellard 已提交
4629
            break;
4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647
        case 0xf7:
            /* maskmov : we must prepare A0 */
            if (mod != 3)
                goto illegal_op;
#ifdef TARGET_X86_64
            if (s->aflag == 2) {
                gen_op_movq_A0_reg(R_EDI);
            } else
#endif
            {
                gen_op_movl_A0_reg(R_EDI);
                if (s->aflag == 0)
                    gen_op_andl_A0_ffff();
            }
            gen_add_A0_ds_seg(s);

            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
B
Blue Swirl 已提交
4648
            /* XXX: introduce a new table? */
B
Blue Swirl 已提交
4649 4650
            sse_fn_eppt = (SSEFunc_0_eppt)sse_fn_epp;
            sse_fn_eppt(cpu_env, cpu_ptr0, cpu_ptr1, cpu_A0);
4651
            break;
B
bellard 已提交
4652
        default:
B
bellard 已提交
4653 4654
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
B
Blue Swirl 已提交
4655
            sse_fn_epp(cpu_env, cpu_ptr0, cpu_ptr1);
B
bellard 已提交
4656 4657 4658
            break;
        }
        if (b == 0x2e || b == 0x2f) {
4659
            set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
4660 4661 4662 4663
        }
    }
}

B
bellard 已提交
4664 4665
/* convert one instruction. s->is_jmp is set if the translation must
   be stopped. Return the next pc value */
4666 4667
static target_ulong disas_insn(CPUX86State *env, DisasContext *s,
                               target_ulong pc_start)
B
bellard 已提交
4668 4669 4670 4671
{
    int b, prefixes, aflag, dflag;
    int shift, ot;
    int modrm, reg, rm, mod, reg_addr, op, opreg, offset_addr, val;
B
bellard 已提交
4672 4673
    target_ulong next_eip, tval;
    int rex_w, rex_r;
B
bellard 已提交
4674

4675
    if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP | CPU_LOG_TB_OP_OPT))) {
4676
        tcg_gen_debug_insn_start(pc_start);
4677
    }
B
bellard 已提交
4678 4679 4680
    s->pc = pc_start;
    prefixes = 0;
    s->override = -1;
B
bellard 已提交
4681 4682 4683 4684 4685
    rex_w = -1;
    rex_r = 0;
#ifdef TARGET_X86_64
    s->rex_x = 0;
    s->rex_b = 0;
4686
    x86_64_hregs = 0;
B
bellard 已提交
4687 4688
#endif
    s->rip_offset = 0; /* for relative ip address */
4689 4690
    s->vex_l = 0;
    s->vex_v = 0;
B
bellard 已提交
4691
 next_byte:
4692
    b = cpu_ldub_code(env, s->pc);
B
bellard 已提交
4693
    s->pc++;
4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728
    /* Collect prefixes.  */
    switch (b) {
    case 0xf3:
        prefixes |= PREFIX_REPZ;
        goto next_byte;
    case 0xf2:
        prefixes |= PREFIX_REPNZ;
        goto next_byte;
    case 0xf0:
        prefixes |= PREFIX_LOCK;
        goto next_byte;
    case 0x2e:
        s->override = R_CS;
        goto next_byte;
    case 0x36:
        s->override = R_SS;
        goto next_byte;
    case 0x3e:
        s->override = R_DS;
        goto next_byte;
    case 0x26:
        s->override = R_ES;
        goto next_byte;
    case 0x64:
        s->override = R_FS;
        goto next_byte;
    case 0x65:
        s->override = R_GS;
        goto next_byte;
    case 0x66:
        prefixes |= PREFIX_DATA;
        goto next_byte;
    case 0x67:
        prefixes |= PREFIX_ADR;
        goto next_byte;
B
bellard 已提交
4729
#ifdef TARGET_X86_64
4730 4731
    case 0x40 ... 0x4f:
        if (CODE64(s)) {
B
bellard 已提交
4732 4733 4734 4735 4736 4737 4738 4739
            /* REX prefix */
            rex_w = (b >> 3) & 1;
            rex_r = (b & 0x4) << 1;
            s->rex_x = (b & 0x2) << 2;
            REX_B(s) = (b & 0x1) << 3;
            x86_64_hregs = 1; /* select uniform byte register addressing */
            goto next_byte;
        }
4740 4741
        break;
#endif
4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758
    case 0xc5: /* 2-byte VEX */
    case 0xc4: /* 3-byte VEX */
        /* VEX prefixes cannot be used except in 32-bit mode.
           Otherwise the instruction is LES or LDS.  */
        if (s->code32 && !s->vm86) {
            static const int pp_prefix[4] = {
                0, PREFIX_DATA, PREFIX_REPZ, PREFIX_REPNZ
            };
            int vex3, vex2 = cpu_ldub_code(env, s->pc);

            if (!CODE64(s) && (vex2 & 0xc0) != 0xc0) {
                /* 4.1.4.6: In 32-bit mode, bits [7:6] must be 11b,
                   otherwise the instruction is LES or LDS.  */
                break;
            }
            s->pc++;

P
Peter Maydell 已提交
4759
            /* 4.1.1-4.1.3: No preceding lock, 66, f2, f3, or rex prefixes. */
4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798
            if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ
                            | PREFIX_LOCK | PREFIX_DATA)) {
                goto illegal_op;
            }
#ifdef TARGET_X86_64
            if (x86_64_hregs) {
                goto illegal_op;
            }
#endif
            rex_r = (~vex2 >> 4) & 8;
            if (b == 0xc5) {
                vex3 = vex2;
                b = cpu_ldub_code(env, s->pc++);
            } else {
#ifdef TARGET_X86_64
                s->rex_x = (~vex2 >> 3) & 8;
                s->rex_b = (~vex2 >> 2) & 8;
#endif
                vex3 = cpu_ldub_code(env, s->pc++);
                rex_w = (vex3 >> 7) & 1;
                switch (vex2 & 0x1f) {
                case 0x01: /* Implied 0f leading opcode bytes.  */
                    b = cpu_ldub_code(env, s->pc++) | 0x100;
                    break;
                case 0x02: /* Implied 0f 38 leading opcode bytes.  */
                    b = 0x138;
                    break;
                case 0x03: /* Implied 0f 3a leading opcode bytes.  */
                    b = 0x13a;
                    break;
                default:   /* Reserved for future use.  */
                    goto illegal_op;
                }
            }
            s->vex_v = (~vex3 >> 3) & 0xf;
            s->vex_l = (vex3 >> 2) & 1;
            prefixes |= pp_prefix[vex3 & 3] | PREFIX_VEX;
        }
        break;
4799 4800 4801 4802
    }

    /* Post-process prefixes.  */
    if (CODE64(s)) {
4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813
        /* In 64-bit mode, the default data size is 32-bit.  Select 64-bit
           data with rex_w, and 16-bit data with 0x66; rex_w takes precedence
           over 0x66 if both are present.  */
        dflag = (rex_w > 0 ? 2 : prefixes & PREFIX_DATA ? 0 : 1);
        /* In 64-bit mode, 0x67 selects 32-bit addressing.  */
        aflag = (prefixes & PREFIX_ADR ? 1 : 2);
    } else {
        /* In 16/32-bit mode, 0x66 selects the opposite data size.  */
        dflag = s->code32;
        if (prefixes & PREFIX_DATA) {
            dflag ^= 1;
B
bellard 已提交
4814
        }
4815 4816 4817 4818
        /* In 16/32-bit mode, 0x67 selects the opposite addressing.  */
        aflag = s->code32;
        if (prefixes & PREFIX_ADR) {
            aflag ^= 1;
B
bellard 已提交
4819
        }
B
bellard 已提交
4820 4821 4822 4823 4824 4825 4826 4827
    }

    s->prefix = prefixes;
    s->aflag = aflag;
    s->dflag = dflag;

    /* lock generation */
    if (prefixes & PREFIX_LOCK)
P
pbrook 已提交
4828
        gen_helper_lock();
B
bellard 已提交
4829 4830 4831 4832 4833 4834 4835

    /* now check op code */
 reswitch:
    switch(b) {
    case 0x0f:
        /**************************/
        /* extended op code */
4836
        b = cpu_ldub_code(env, s->pc++) | 0x100;
B
bellard 已提交
4837
        goto reswitch;
4838

B
bellard 已提交
4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856
        /**************************/
        /* arith & logic */
    case 0x00 ... 0x05:
    case 0x08 ... 0x0d:
    case 0x10 ... 0x15:
    case 0x18 ... 0x1d:
    case 0x20 ... 0x25:
    case 0x28 ... 0x2d:
    case 0x30 ... 0x35:
    case 0x38 ... 0x3d:
        {
            int op, f, val;
            op = (b >> 3) & 7;
            f = (b >> 1) & 3;

            if ((b & 1) == 0)
                ot = OT_BYTE;
            else
B
bellard 已提交
4857
                ot = dflag + OT_WORD;
4858

B
bellard 已提交
4859 4860
            switch(f) {
            case 0: /* OP Ev, Gv */
4861
                modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
4862
                reg = ((modrm >> 3) & 7) | rex_r;
B
bellard 已提交
4863
                mod = (modrm >> 6) & 3;
B
bellard 已提交
4864
                rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
4865
                if (mod != 3) {
4866
                    gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
4867 4868 4869 4870
                    opreg = OR_TMP0;
                } else if (op == OP_XORL && rm == reg) {
                xor_zero:
                    /* xor reg, reg optimisation */
R
Richard Henderson 已提交
4871
                    set_cc_op(s, CC_OP_CLR);
B
bellard 已提交
4872
                    gen_op_movl_T0_0();
B
bellard 已提交
4873
                    gen_op_mov_reg_T0(ot, reg);
B
bellard 已提交
4874 4875 4876 4877
                    break;
                } else {
                    opreg = rm;
                }
B
bellard 已提交
4878
                gen_op_mov_TN_reg(ot, 1, reg);
B
bellard 已提交
4879 4880 4881
                gen_op(s, op, ot, opreg);
                break;
            case 1: /* OP Gv, Ev */
4882
                modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
4883
                mod = (modrm >> 6) & 3;
B
bellard 已提交
4884 4885
                reg = ((modrm >> 3) & 7) | rex_r;
                rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
4886
                if (mod != 3) {
4887
                    gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
4888
                    gen_op_ld_T1_A0(ot + s->mem_index);
B
bellard 已提交
4889 4890 4891
                } else if (op == OP_XORL && rm == reg) {
                    goto xor_zero;
                } else {
B
bellard 已提交
4892
                    gen_op_mov_TN_reg(ot, 1, rm);
B
bellard 已提交
4893 4894 4895 4896
                }
                gen_op(s, op, ot, reg);
                break;
            case 2: /* OP A, Iv */
4897
                val = insn_get(env, s, ot);
B
bellard 已提交
4898 4899 4900 4901 4902 4903 4904
                gen_op_movl_T1_im(val);
                gen_op(s, op, ot, OR_EAX);
                break;
            }
        }
        break;

4905 4906 4907
    case 0x82:
        if (CODE64(s))
            goto illegal_op;
B
bellard 已提交
4908 4909 4910 4911 4912 4913 4914 4915 4916
    case 0x80: /* GRP1 */
    case 0x81:
    case 0x83:
        {
            int val;

            if ((b & 1) == 0)
                ot = OT_BYTE;
            else
B
bellard 已提交
4917
                ot = dflag + OT_WORD;
4918

4919
            modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
4920
            mod = (modrm >> 6) & 3;
B
bellard 已提交
4921
            rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
4922
            op = (modrm >> 3) & 7;
4923

B
bellard 已提交
4924
            if (mod != 3) {
B
bellard 已提交
4925 4926 4927 4928
                if (b == 0x83)
                    s->rip_offset = 1;
                else
                    s->rip_offset = insn_const_size(ot);
4929
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
4930 4931
                opreg = OR_TMP0;
            } else {
B
bellard 已提交
4932
                opreg = rm;
B
bellard 已提交
4933 4934 4935 4936 4937 4938
            }

            switch(b) {
            default:
            case 0x80:
            case 0x81:
4939
            case 0x82:
4940
                val = insn_get(env, s, ot);
B
bellard 已提交
4941 4942
                break;
            case 0x83:
4943
                val = (int8_t)insn_get(env, s, OT_BYTE);
B
bellard 已提交
4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965
                break;
            }
            gen_op_movl_T1_im(val);
            gen_op(s, op, ot, opreg);
        }
        break;

        /**************************/
        /* inc, dec, and other misc arith */
    case 0x40 ... 0x47: /* inc Gv */
        ot = dflag ? OT_LONG : OT_WORD;
        gen_inc(s, ot, OR_EAX + (b & 7), 1);
        break;
    case 0x48 ... 0x4f: /* dec Gv */
        ot = dflag ? OT_LONG : OT_WORD;
        gen_inc(s, ot, OR_EAX + (b & 7), -1);
        break;
    case 0xf6: /* GRP3 */
    case 0xf7:
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
4966
            ot = dflag + OT_WORD;
B
bellard 已提交
4967

4968
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
4969
        mod = (modrm >> 6) & 3;
B
bellard 已提交
4970
        rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
4971 4972
        op = (modrm >> 3) & 7;
        if (mod != 3) {
B
bellard 已提交
4973 4974
            if (op == 0)
                s->rip_offset = insn_const_size(ot);
4975
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
4976
            gen_op_ld_T0_A0(ot + s->mem_index);
B
bellard 已提交
4977
        } else {
B
bellard 已提交
4978
            gen_op_mov_TN_reg(ot, 0, rm);
B
bellard 已提交
4979 4980 4981 4982
        }

        switch(op) {
        case 0: /* test */
4983
            val = insn_get(env, s, ot);
B
bellard 已提交
4984 4985
            gen_op_movl_T1_im(val);
            gen_op_testl_T0_T1_cc();
4986
            set_cc_op(s, CC_OP_LOGICB + ot);
B
bellard 已提交
4987 4988
            break;
        case 2: /* not */
4989
            tcg_gen_not_tl(cpu_T[0], cpu_T[0]);
B
bellard 已提交
4990
            if (mod != 3) {
B
bellard 已提交
4991
                gen_op_st_T0_A0(ot + s->mem_index);
B
bellard 已提交
4992
            } else {
B
bellard 已提交
4993
                gen_op_mov_reg_T0(ot, rm);
B
bellard 已提交
4994 4995 4996
            }
            break;
        case 3: /* neg */
4997
            tcg_gen_neg_tl(cpu_T[0], cpu_T[0]);
B
bellard 已提交
4998
            if (mod != 3) {
B
bellard 已提交
4999
                gen_op_st_T0_A0(ot + s->mem_index);
B
bellard 已提交
5000
            } else {
B
bellard 已提交
5001
                gen_op_mov_reg_T0(ot, rm);
B
bellard 已提交
5002 5003
            }
            gen_op_update_neg_cc();
5004
            set_cc_op(s, CC_OP_SUBB + ot);
B
bellard 已提交
5005 5006 5007 5008
            break;
        case 4: /* mul */
            switch(ot) {
            case OT_BYTE:
B
bellard 已提交
5009 5010 5011 5012 5013 5014 5015 5016
                gen_op_mov_TN_reg(OT_BYTE, 1, R_EAX);
                tcg_gen_ext8u_tl(cpu_T[0], cpu_T[0]);
                tcg_gen_ext8u_tl(cpu_T[1], cpu_T[1]);
                /* XXX: use 32 bit mul which could be faster */
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
                gen_op_mov_reg_T0(OT_WORD, R_EAX);
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
                tcg_gen_andi_tl(cpu_cc_src, cpu_T[0], 0xff00);
5017
                set_cc_op(s, CC_OP_MULB);
B
bellard 已提交
5018 5019
                break;
            case OT_WORD:
B
bellard 已提交
5020 5021 5022 5023 5024 5025 5026 5027 5028 5029
                gen_op_mov_TN_reg(OT_WORD, 1, R_EAX);
                tcg_gen_ext16u_tl(cpu_T[0], cpu_T[0]);
                tcg_gen_ext16u_tl(cpu_T[1], cpu_T[1]);
                /* XXX: use 32 bit mul which could be faster */
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
                gen_op_mov_reg_T0(OT_WORD, R_EAX);
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
                tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 16);
                gen_op_mov_reg_T0(OT_WORD, R_EDX);
                tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
5030
                set_cc_op(s, CC_OP_MULW);
B
bellard 已提交
5031 5032 5033
                break;
            default:
            case OT_LONG:
5034 5035 5036 5037 5038 5039 5040 5041
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
                tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_regs[R_EAX]);
                tcg_gen_mulu2_i32(cpu_tmp2_i32, cpu_tmp3_i32,
                                  cpu_tmp2_i32, cpu_tmp3_i32);
                tcg_gen_extu_i32_tl(cpu_regs[R_EAX], cpu_tmp2_i32);
                tcg_gen_extu_i32_tl(cpu_regs[R_EDX], cpu_tmp3_i32);
                tcg_gen_mov_tl(cpu_cc_dst, cpu_regs[R_EAX]);
                tcg_gen_mov_tl(cpu_cc_src, cpu_regs[R_EDX]);
5042
                set_cc_op(s, CC_OP_MULL);
B
bellard 已提交
5043
                break;
B
bellard 已提交
5044 5045
#ifdef TARGET_X86_64
            case OT_QUAD:
5046 5047 5048 5049
                tcg_gen_mulu2_i64(cpu_regs[R_EAX], cpu_regs[R_EDX],
                                  cpu_T[0], cpu_regs[R_EAX]);
                tcg_gen_mov_tl(cpu_cc_dst, cpu_regs[R_EAX]);
                tcg_gen_mov_tl(cpu_cc_src, cpu_regs[R_EDX]);
5050
                set_cc_op(s, CC_OP_MULQ);
B
bellard 已提交
5051 5052
                break;
#endif
B
bellard 已提交
5053 5054 5055 5056 5057
            }
            break;
        case 5: /* imul */
            switch(ot) {
            case OT_BYTE:
B
bellard 已提交
5058 5059 5060 5061 5062 5063 5064 5065 5066
                gen_op_mov_TN_reg(OT_BYTE, 1, R_EAX);
                tcg_gen_ext8s_tl(cpu_T[0], cpu_T[0]);
                tcg_gen_ext8s_tl(cpu_T[1], cpu_T[1]);
                /* XXX: use 32 bit mul which could be faster */
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
                gen_op_mov_reg_T0(OT_WORD, R_EAX);
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
                tcg_gen_ext8s_tl(cpu_tmp0, cpu_T[0]);
                tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
5067
                set_cc_op(s, CC_OP_MULB);
B
bellard 已提交
5068 5069
                break;
            case OT_WORD:
B
bellard 已提交
5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080
                gen_op_mov_TN_reg(OT_WORD, 1, R_EAX);
                tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
                tcg_gen_ext16s_tl(cpu_T[1], cpu_T[1]);
                /* XXX: use 32 bit mul which could be faster */
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
                gen_op_mov_reg_T0(OT_WORD, R_EAX);
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
                tcg_gen_ext16s_tl(cpu_tmp0, cpu_T[0]);
                tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
                tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 16);
                gen_op_mov_reg_T0(OT_WORD, R_EDX);
5081
                set_cc_op(s, CC_OP_MULW);
B
bellard 已提交
5082 5083 5084
                break;
            default:
            case OT_LONG:
5085 5086 5087 5088 5089 5090 5091 5092 5093 5094
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
                tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_regs[R_EAX]);
                tcg_gen_muls2_i32(cpu_tmp2_i32, cpu_tmp3_i32,
                                  cpu_tmp2_i32, cpu_tmp3_i32);
                tcg_gen_extu_i32_tl(cpu_regs[R_EAX], cpu_tmp2_i32);
                tcg_gen_extu_i32_tl(cpu_regs[R_EDX], cpu_tmp3_i32);
                tcg_gen_sari_i32(cpu_tmp2_i32, cpu_tmp2_i32, 31);
                tcg_gen_mov_tl(cpu_cc_dst, cpu_regs[R_EAX]);
                tcg_gen_sub_i32(cpu_tmp2_i32, cpu_tmp2_i32, cpu_tmp3_i32);
                tcg_gen_extu_i32_tl(cpu_cc_src, cpu_tmp2_i32);
5095
                set_cc_op(s, CC_OP_MULL);
B
bellard 已提交
5096
                break;
B
bellard 已提交
5097 5098
#ifdef TARGET_X86_64
            case OT_QUAD:
5099 5100 5101 5102 5103
                tcg_gen_muls2_i64(cpu_regs[R_EAX], cpu_regs[R_EDX],
                                  cpu_T[0], cpu_regs[R_EAX]);
                tcg_gen_mov_tl(cpu_cc_dst, cpu_regs[R_EAX]);
                tcg_gen_sari_tl(cpu_cc_src, cpu_regs[R_EAX], 63);
                tcg_gen_sub_tl(cpu_cc_src, cpu_cc_src, cpu_regs[R_EDX]);
5104
                set_cc_op(s, CC_OP_MULQ);
B
bellard 已提交
5105 5106
                break;
#endif
B
bellard 已提交
5107 5108 5109 5110 5111
            }
            break;
        case 6: /* div */
            switch(ot) {
            case OT_BYTE:
B
bellard 已提交
5112
                gen_jmp_im(pc_start - s->cs_base);
5113
                gen_helper_divb_AL(cpu_env, cpu_T[0]);
B
bellard 已提交
5114 5115
                break;
            case OT_WORD:
B
bellard 已提交
5116
                gen_jmp_im(pc_start - s->cs_base);
5117
                gen_helper_divw_AX(cpu_env, cpu_T[0]);
B
bellard 已提交
5118 5119 5120
                break;
            default:
            case OT_LONG:
B
bellard 已提交
5121
                gen_jmp_im(pc_start - s->cs_base);
5122
                gen_helper_divl_EAX(cpu_env, cpu_T[0]);
B
bellard 已提交
5123 5124 5125 5126
                break;
#ifdef TARGET_X86_64
            case OT_QUAD:
                gen_jmp_im(pc_start - s->cs_base);
5127
                gen_helper_divq_EAX(cpu_env, cpu_T[0]);
B
bellard 已提交
5128
                break;
B
bellard 已提交
5129
#endif
B
bellard 已提交
5130 5131 5132 5133 5134
            }
            break;
        case 7: /* idiv */
            switch(ot) {
            case OT_BYTE:
B
bellard 已提交
5135
                gen_jmp_im(pc_start - s->cs_base);
5136
                gen_helper_idivb_AL(cpu_env, cpu_T[0]);
B
bellard 已提交
5137 5138
                break;
            case OT_WORD:
B
bellard 已提交
5139
                gen_jmp_im(pc_start - s->cs_base);
5140
                gen_helper_idivw_AX(cpu_env, cpu_T[0]);
B
bellard 已提交
5141 5142 5143
                break;
            default:
            case OT_LONG:
B
bellard 已提交
5144
                gen_jmp_im(pc_start - s->cs_base);
5145
                gen_helper_idivl_EAX(cpu_env, cpu_T[0]);
B
bellard 已提交
5146 5147 5148 5149
                break;
#ifdef TARGET_X86_64
            case OT_QUAD:
                gen_jmp_im(pc_start - s->cs_base);
5150
                gen_helper_idivq_EAX(cpu_env, cpu_T[0]);
B
bellard 已提交
5151
                break;
B
bellard 已提交
5152
#endif
B
bellard 已提交
5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164
            }
            break;
        default:
            goto illegal_op;
        }
        break;

    case 0xfe: /* GRP4 */
    case 0xff: /* GRP5 */
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
5165
            ot = dflag + OT_WORD;
B
bellard 已提交
5166

5167
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5168
        mod = (modrm >> 6) & 3;
B
bellard 已提交
5169
        rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
5170 5171 5172 5173
        op = (modrm >> 3) & 7;
        if (op >= 2 && b == 0xfe) {
            goto illegal_op;
        }
B
bellard 已提交
5174
        if (CODE64(s)) {
5175
            if (op == 2 || op == 4) {
B
bellard 已提交
5176 5177
                /* operand size for jumps is 64 bit */
                ot = OT_QUAD;
5178
            } else if (op == 3 || op == 5) {
5179
                ot = dflag ? OT_LONG + (rex_w == 1) : OT_WORD;
B
bellard 已提交
5180 5181 5182 5183 5184
            } else if (op == 6) {
                /* default push size is 64 bit */
                ot = dflag ? OT_QUAD : OT_WORD;
            }
        }
B
bellard 已提交
5185
        if (mod != 3) {
5186
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
5187
            if (op >= 2 && op != 3 && op != 5)
B
bellard 已提交
5188
                gen_op_ld_T0_A0(ot + s->mem_index);
B
bellard 已提交
5189
        } else {
B
bellard 已提交
5190
            gen_op_mov_TN_reg(ot, 0, rm);
B
bellard 已提交
5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208
        }

        switch(op) {
        case 0: /* inc Ev */
            if (mod != 3)
                opreg = OR_TMP0;
            else
                opreg = rm;
            gen_inc(s, ot, opreg, 1);
            break;
        case 1: /* dec Ev */
            if (mod != 3)
                opreg = OR_TMP0;
            else
                opreg = rm;
            gen_inc(s, ot, opreg, -1);
            break;
        case 2: /* call Ev */
5209
            /* XXX: optimize if memory (no 'and' is necessary) */
B
bellard 已提交
5210 5211 5212
            if (s->dflag == 0)
                gen_op_andl_T0_ffff();
            next_eip = s->pc - s->cs_base;
B
bellard 已提交
5213
            gen_movtl_T1_im(next_eip);
5214 5215
            gen_push_T1(s);
            gen_op_jmp_T0();
B
bellard 已提交
5216 5217
            gen_eob(s);
            break;
B
bellard 已提交
5218
        case 3: /* lcall Ev */
B
bellard 已提交
5219
            gen_op_ld_T1_A0(ot + s->mem_index);
5220
            gen_add_A0_im(s, 1 << (ot - OT_WORD + 1));
B
bellard 已提交
5221
            gen_op_ldu_T0_A0(OT_WORD + s->mem_index);
B
bellard 已提交
5222 5223
        do_lcall:
            if (s->pe && !s->vm86) {
5224
                gen_update_cc_op(s);
B
bellard 已提交
5225
                gen_jmp_im(pc_start - s->cs_base);
5226
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5227 5228
                gen_helper_lcall_protected(cpu_env, cpu_tmp2_i32, cpu_T[1],
                                           tcg_const_i32(dflag),
P
pbrook 已提交
5229
                                           tcg_const_i32(s->pc - pc_start));
B
bellard 已提交
5230
            } else {
5231
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5232 5233
                gen_helper_lcall_real(cpu_env, cpu_tmp2_i32, cpu_T[1],
                                      tcg_const_i32(dflag),
P
pbrook 已提交
5234
                                      tcg_const_i32(s->pc - s->cs_base));
B
bellard 已提交
5235 5236 5237 5238 5239 5240 5241 5242 5243 5244
            }
            gen_eob(s);
            break;
        case 4: /* jmp Ev */
            if (s->dflag == 0)
                gen_op_andl_T0_ffff();
            gen_op_jmp_T0();
            gen_eob(s);
            break;
        case 5: /* ljmp Ev */
B
bellard 已提交
5245
            gen_op_ld_T1_A0(ot + s->mem_index);
5246
            gen_add_A0_im(s, 1 << (ot - OT_WORD + 1));
B
bellard 已提交
5247
            gen_op_ldu_T0_A0(OT_WORD + s->mem_index);
B
bellard 已提交
5248 5249
        do_ljmp:
            if (s->pe && !s->vm86) {
5250
                gen_update_cc_op(s);
B
bellard 已提交
5251
                gen_jmp_im(pc_start - s->cs_base);
5252
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5253
                gen_helper_ljmp_protected(cpu_env, cpu_tmp2_i32, cpu_T[1],
P
pbrook 已提交
5254
                                          tcg_const_i32(s->pc - pc_start));
B
bellard 已提交
5255
            } else {
5256
                gen_op_movl_seg_T0_vm(R_CS);
B
bellard 已提交
5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270
                gen_op_movl_T0_T1();
                gen_op_jmp_T0();
            }
            gen_eob(s);
            break;
        case 6: /* push Ev */
            gen_push_T0(s);
            break;
        default:
            goto illegal_op;
        }
        break;

    case 0x84: /* test Ev, Gv */
5271
    case 0x85:
B
bellard 已提交
5272 5273 5274
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
5275
            ot = dflag + OT_WORD;
B
bellard 已提交
5276

5277
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5278
        reg = ((modrm >> 3) & 7) | rex_r;
5279

5280
        gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
B
bellard 已提交
5281
        gen_op_mov_TN_reg(ot, 1, reg);
B
bellard 已提交
5282
        gen_op_testl_T0_T1_cc();
5283
        set_cc_op(s, CC_OP_LOGICB + ot);
B
bellard 已提交
5284
        break;
5285

B
bellard 已提交
5286 5287 5288 5289 5290
    case 0xa8: /* test eAX, Iv */
    case 0xa9:
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
5291
            ot = dflag + OT_WORD;
5292
        val = insn_get(env, s, ot);
B
bellard 已提交
5293

B
bellard 已提交
5294
        gen_op_mov_TN_reg(ot, 0, OR_EAX);
B
bellard 已提交
5295 5296
        gen_op_movl_T1_im(val);
        gen_op_testl_T0_T1_cc();
5297
        set_cc_op(s, CC_OP_LOGICB + ot);
B
bellard 已提交
5298
        break;
5299

B
bellard 已提交
5300
    case 0x98: /* CWDE/CBW */
B
bellard 已提交
5301 5302
#ifdef TARGET_X86_64
        if (dflag == 2) {
B
bellard 已提交
5303 5304 5305
            gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
            tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
            gen_op_mov_reg_T0(OT_QUAD, R_EAX);
B
bellard 已提交
5306 5307
        } else
#endif
B
bellard 已提交
5308 5309 5310 5311 5312 5313 5314 5315 5316
        if (dflag == 1) {
            gen_op_mov_TN_reg(OT_WORD, 0, R_EAX);
            tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
            gen_op_mov_reg_T0(OT_LONG, R_EAX);
        } else {
            gen_op_mov_TN_reg(OT_BYTE, 0, R_EAX);
            tcg_gen_ext8s_tl(cpu_T[0], cpu_T[0]);
            gen_op_mov_reg_T0(OT_WORD, R_EAX);
        }
B
bellard 已提交
5317 5318
        break;
    case 0x99: /* CDQ/CWD */
B
bellard 已提交
5319 5320
#ifdef TARGET_X86_64
        if (dflag == 2) {
B
bellard 已提交
5321 5322 5323
            gen_op_mov_TN_reg(OT_QUAD, 0, R_EAX);
            tcg_gen_sari_tl(cpu_T[0], cpu_T[0], 63);
            gen_op_mov_reg_T0(OT_QUAD, R_EDX);
B
bellard 已提交
5324 5325
        } else
#endif
B
bellard 已提交
5326 5327 5328 5329 5330 5331 5332 5333 5334 5335 5336
        if (dflag == 1) {
            gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
            tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
            tcg_gen_sari_tl(cpu_T[0], cpu_T[0], 31);
            gen_op_mov_reg_T0(OT_LONG, R_EDX);
        } else {
            gen_op_mov_TN_reg(OT_WORD, 0, R_EAX);
            tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
            tcg_gen_sari_tl(cpu_T[0], cpu_T[0], 15);
            gen_op_mov_reg_T0(OT_WORD, R_EDX);
        }
B
bellard 已提交
5337 5338 5339 5340
        break;
    case 0x1af: /* imul Gv, Ev */
    case 0x69: /* imul Gv, Ev, I */
    case 0x6b:
B
bellard 已提交
5341
        ot = dflag + OT_WORD;
5342
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5343 5344 5345 5346 5347
        reg = ((modrm >> 3) & 7) | rex_r;
        if (b == 0x69)
            s->rip_offset = insn_const_size(ot);
        else if (b == 0x6b)
            s->rip_offset = 1;
5348
        gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
B
bellard 已提交
5349
        if (b == 0x69) {
5350
            val = insn_get(env, s, ot);
B
bellard 已提交
5351 5352
            gen_op_movl_T1_im(val);
        } else if (b == 0x6b) {
5353
            val = (int8_t)insn_get(env, s, OT_BYTE);
B
bellard 已提交
5354 5355
            gen_op_movl_T1_im(val);
        } else {
B
bellard 已提交
5356
            gen_op_mov_TN_reg(ot, 1, reg);
B
bellard 已提交
5357
        }
5358
        switch (ot) {
B
bellard 已提交
5359
#ifdef TARGET_X86_64
5360 5361 5362 5363 5364 5365
        case OT_QUAD:
            tcg_gen_muls2_i64(cpu_regs[reg], cpu_T[1], cpu_T[0], cpu_T[1]);
            tcg_gen_mov_tl(cpu_cc_dst, cpu_regs[reg]);
            tcg_gen_sari_tl(cpu_cc_src, cpu_cc_dst, 63);
            tcg_gen_sub_tl(cpu_cc_src, cpu_cc_src, cpu_T[1]);
            break;
B
bellard 已提交
5366
#endif
5367 5368 5369 5370 5371 5372 5373 5374 5375 5376 5377 5378
        case OT_LONG:
            tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
            tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[1]);
            tcg_gen_muls2_i32(cpu_tmp2_i32, cpu_tmp3_i32,
                              cpu_tmp2_i32, cpu_tmp3_i32);
            tcg_gen_extu_i32_tl(cpu_regs[reg], cpu_tmp2_i32);
            tcg_gen_sari_i32(cpu_tmp2_i32, cpu_tmp2_i32, 31);
            tcg_gen_mov_tl(cpu_cc_dst, cpu_regs[reg]);
            tcg_gen_sub_i32(cpu_tmp2_i32, cpu_tmp2_i32, cpu_tmp3_i32);
            tcg_gen_extu_i32_tl(cpu_cc_src, cpu_tmp2_i32);
            break;
        default:
B
bellard 已提交
5379 5380 5381 5382 5383 5384 5385
            tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
            tcg_gen_ext16s_tl(cpu_T[1], cpu_T[1]);
            /* XXX: use 32 bit mul which could be faster */
            tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
            tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
            tcg_gen_ext16s_tl(cpu_tmp0, cpu_T[0]);
            tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
5386 5387
            gen_op_mov_reg_T0(ot, reg);
            break;
B
bellard 已提交
5388
        }
5389
        set_cc_op(s, CC_OP_MULB + ot);
B
bellard 已提交
5390 5391 5392 5393 5394 5395
        break;
    case 0x1c0:
    case 0x1c1: /* xadd Ev, Gv */
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
5396
            ot = dflag + OT_WORD;
5397
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5398
        reg = ((modrm >> 3) & 7) | rex_r;
B
bellard 已提交
5399 5400
        mod = (modrm >> 6) & 3;
        if (mod == 3) {
B
bellard 已提交
5401
            rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
5402 5403
            gen_op_mov_TN_reg(ot, 0, reg);
            gen_op_mov_TN_reg(ot, 1, rm);
B
bellard 已提交
5404
            gen_op_addl_T0_T1();
B
bellard 已提交
5405 5406
            gen_op_mov_reg_T1(ot, reg);
            gen_op_mov_reg_T0(ot, rm);
B
bellard 已提交
5407
        } else {
5408
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
5409 5410
            gen_op_mov_TN_reg(ot, 0, reg);
            gen_op_ld_T1_A0(ot + s->mem_index);
B
bellard 已提交
5411
            gen_op_addl_T0_T1();
B
bellard 已提交
5412 5413
            gen_op_st_T0_A0(ot + s->mem_index);
            gen_op_mov_reg_T1(ot, reg);
B
bellard 已提交
5414 5415
        }
        gen_op_update2_cc();
5416
        set_cc_op(s, CC_OP_ADDB + ot);
B
bellard 已提交
5417 5418 5419
        break;
    case 0x1b0:
    case 0x1b1: /* cmpxchg Ev, Gv */
B
bellard 已提交
5420
        {
B
bellard 已提交
5421
            int label1, label2;
5422
            TCGv t0, t1, t2, a0;
B
bellard 已提交
5423 5424 5425 5426 5427

            if ((b & 1) == 0)
                ot = OT_BYTE;
            else
                ot = dflag + OT_WORD;
5428
            modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5429 5430
            reg = ((modrm >> 3) & 7) | rex_r;
            mod = (modrm >> 6) & 3;
P
pbrook 已提交
5431 5432 5433 5434
            t0 = tcg_temp_local_new();
            t1 = tcg_temp_local_new();
            t2 = tcg_temp_local_new();
            a0 = tcg_temp_local_new();
5435
            gen_op_mov_v_reg(ot, t1, reg);
B
bellard 已提交
5436 5437
            if (mod == 3) {
                rm = (modrm & 7) | REX_B(s);
5438
                gen_op_mov_v_reg(ot, t0, rm);
B
bellard 已提交
5439
            } else {
5440
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
5441 5442
                tcg_gen_mov_tl(a0, cpu_A0);
                gen_op_ld_v(ot + s->mem_index, t0, a0);
B
bellard 已提交
5443 5444 5445
                rm = 0; /* avoid warning */
            }
            label1 = gen_new_label();
5446 5447
            tcg_gen_mov_tl(t2, cpu_regs[R_EAX]);
            gen_extu(ot, t0);
5448
            gen_extu(ot, t2);
5449
            tcg_gen_brcond_tl(TCG_COND_EQ, t2, t0, label1);
5450
            label2 = gen_new_label();
B
bellard 已提交
5451
            if (mod == 3) {
5452
                gen_op_mov_reg_v(ot, R_EAX, t0);
B
bellard 已提交
5453 5454
                tcg_gen_br(label2);
                gen_set_label(label1);
5455
                gen_op_mov_reg_v(ot, rm, t1);
B
bellard 已提交
5456
            } else {
5457 5458 5459 5460
                /* perform no-op store cycle like physical cpu; must be
                   before changing accumulator to ensure idempotency if
                   the store faults and the instruction is restarted */
                gen_op_st_v(ot + s->mem_index, t0, a0);
5461
                gen_op_mov_reg_v(ot, R_EAX, t0);
5462
                tcg_gen_br(label2);
B
bellard 已提交
5463
                gen_set_label(label1);
5464
                gen_op_st_v(ot + s->mem_index, t1, a0);
B
bellard 已提交
5465
            }
5466
            gen_set_label(label2);
5467
            tcg_gen_mov_tl(cpu_cc_src, t0);
5468 5469
            tcg_gen_mov_tl(cpu_cc_srcT, t2);
            tcg_gen_sub_tl(cpu_cc_dst, t2, t0);
5470
            set_cc_op(s, CC_OP_SUBB + ot);
5471 5472 5473 5474
            tcg_temp_free(t0);
            tcg_temp_free(t1);
            tcg_temp_free(t2);
            tcg_temp_free(a0);
B
bellard 已提交
5475 5476 5477
        }
        break;
    case 0x1c7: /* cmpxchg8b */
5478
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5479
        mod = (modrm >> 6) & 3;
5480
        if ((mod == 3) || ((modrm & 0x38) != 0x8))
B
bellard 已提交
5481
            goto illegal_op;
B
bellard 已提交
5482 5483 5484 5485 5486
#ifdef TARGET_X86_64
        if (dflag == 2) {
            if (!(s->cpuid_ext_features & CPUID_EXT_CX16))
                goto illegal_op;
            gen_jmp_im(pc_start - s->cs_base);
5487
            gen_update_cc_op(s);
5488
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
Blue Swirl 已提交
5489
            gen_helper_cmpxchg16b(cpu_env, cpu_A0);
B
bellard 已提交
5490 5491 5492 5493 5494 5495
        } else
#endif        
        {
            if (!(s->cpuid_features & CPUID_CX8))
                goto illegal_op;
            gen_jmp_im(pc_start - s->cs_base);
5496
            gen_update_cc_op(s);
5497
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
Blue Swirl 已提交
5498
            gen_helper_cmpxchg8b(cpu_env, cpu_A0);
B
bellard 已提交
5499
        }
5500
        set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
5501
        break;
5502

B
bellard 已提交
5503 5504 5505
        /**************************/
        /* push/pop */
    case 0x50 ... 0x57: /* push */
B
bellard 已提交
5506
        gen_op_mov_TN_reg(OT_LONG, 0, (b & 7) | REX_B(s));
B
bellard 已提交
5507 5508 5509
        gen_push_T0(s);
        break;
    case 0x58 ... 0x5f: /* pop */
B
bellard 已提交
5510 5511 5512 5513 5514
        if (CODE64(s)) {
            ot = dflag ? OT_QUAD : OT_WORD;
        } else {
            ot = dflag + OT_WORD;
        }
B
bellard 已提交
5515
        gen_pop_T0(s);
B
bellard 已提交
5516
        /* NOTE: order is important for pop %sp */
B
bellard 已提交
5517
        gen_pop_update(s);
B
bellard 已提交
5518
        gen_op_mov_reg_T0(ot, (b & 7) | REX_B(s));
B
bellard 已提交
5519 5520
        break;
    case 0x60: /* pusha */
B
bellard 已提交
5521 5522
        if (CODE64(s))
            goto illegal_op;
B
bellard 已提交
5523 5524 5525
        gen_pusha(s);
        break;
    case 0x61: /* popa */
B
bellard 已提交
5526 5527
        if (CODE64(s))
            goto illegal_op;
B
bellard 已提交
5528 5529 5530 5531
        gen_popa(s);
        break;
    case 0x68: /* push Iv */
    case 0x6a:
B
bellard 已提交
5532 5533 5534 5535 5536
        if (CODE64(s)) {
            ot = dflag ? OT_QUAD : OT_WORD;
        } else {
            ot = dflag + OT_WORD;
        }
B
bellard 已提交
5537
        if (b == 0x68)
5538
            val = insn_get(env, s, ot);
B
bellard 已提交
5539
        else
5540
            val = (int8_t)insn_get(env, s, OT_BYTE);
B
bellard 已提交
5541 5542 5543 5544
        gen_op_movl_T0_im(val);
        gen_push_T0(s);
        break;
    case 0x8f: /* pop Ev */
B
bellard 已提交
5545 5546 5547 5548 5549
        if (CODE64(s)) {
            ot = dflag ? OT_QUAD : OT_WORD;
        } else {
            ot = dflag + OT_WORD;
        }
5550
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5551
        mod = (modrm >> 6) & 3;
B
bellard 已提交
5552
        gen_pop_T0(s);
B
bellard 已提交
5553 5554 5555
        if (mod == 3) {
            /* NOTE: order is important for pop %sp */
            gen_pop_update(s);
B
bellard 已提交
5556
            rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
5557
            gen_op_mov_reg_T0(ot, rm);
B
bellard 已提交
5558 5559
        } else {
            /* NOTE: order is important too for MMU exceptions */
B
bellard 已提交
5560
            s->popl_esp_hack = 1 << ot;
5561
            gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 1);
B
bellard 已提交
5562 5563 5564
            s->popl_esp_hack = 0;
            gen_pop_update(s);
        }
B
bellard 已提交
5565 5566 5567 5568
        break;
    case 0xc8: /* enter */
        {
            int level;
5569
            val = cpu_lduw_code(env, s->pc);
B
bellard 已提交
5570
            s->pc += 2;
5571
            level = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5572 5573 5574 5575 5576
            gen_enter(s, val, level);
        }
        break;
    case 0xc9: /* leave */
        /* XXX: exception not precise (ESP is updated before potential exception) */
B
bellard 已提交
5577
        if (CODE64(s)) {
B
bellard 已提交
5578 5579
            gen_op_mov_TN_reg(OT_QUAD, 0, R_EBP);
            gen_op_mov_reg_T0(OT_QUAD, R_ESP);
B
bellard 已提交
5580
        } else if (s->ss32) {
B
bellard 已提交
5581 5582
            gen_op_mov_TN_reg(OT_LONG, 0, R_EBP);
            gen_op_mov_reg_T0(OT_LONG, R_ESP);
B
bellard 已提交
5583
        } else {
B
bellard 已提交
5584 5585
            gen_op_mov_TN_reg(OT_WORD, 0, R_EBP);
            gen_op_mov_reg_T0(OT_WORD, R_ESP);
B
bellard 已提交
5586 5587
        }
        gen_pop_T0(s);
B
bellard 已提交
5588 5589 5590 5591 5592
        if (CODE64(s)) {
            ot = dflag ? OT_QUAD : OT_WORD;
        } else {
            ot = dflag + OT_WORD;
        }
B
bellard 已提交
5593
        gen_op_mov_reg_T0(ot, R_EBP);
B
bellard 已提交
5594 5595 5596 5597 5598 5599
        gen_pop_update(s);
        break;
    case 0x06: /* push es */
    case 0x0e: /* push cs */
    case 0x16: /* push ss */
    case 0x1e: /* push ds */
B
bellard 已提交
5600 5601
        if (CODE64(s))
            goto illegal_op;
B
bellard 已提交
5602 5603 5604 5605 5606 5607 5608 5609 5610 5611 5612
        gen_op_movl_T0_seg(b >> 3);
        gen_push_T0(s);
        break;
    case 0x1a0: /* push fs */
    case 0x1a8: /* push gs */
        gen_op_movl_T0_seg((b >> 3) & 7);
        gen_push_T0(s);
        break;
    case 0x07: /* pop es */
    case 0x17: /* pop ss */
    case 0x1f: /* pop ds */
B
bellard 已提交
5613 5614
        if (CODE64(s))
            goto illegal_op;
B
bellard 已提交
5615 5616 5617 5618 5619
        reg = b >> 3;
        gen_pop_T0(s);
        gen_movl_seg_T0(s, reg, pc_start - s->cs_base);
        gen_pop_update(s);
        if (reg == R_SS) {
5620 5621 5622 5623
            /* if reg == SS, inhibit interrupts/trace. */
            /* If several instructions disable interrupts, only the
               _first_ does it */
            if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
5624
                gen_helper_set_inhibit_irq(cpu_env);
B
bellard 已提交
5625 5626 5627
            s->tf = 0;
        }
        if (s->is_jmp) {
B
bellard 已提交
5628
            gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
5629 5630 5631 5632 5633 5634 5635 5636 5637
            gen_eob(s);
        }
        break;
    case 0x1a1: /* pop fs */
    case 0x1a9: /* pop gs */
        gen_pop_T0(s);
        gen_movl_seg_T0(s, (b >> 3) & 7, pc_start - s->cs_base);
        gen_pop_update(s);
        if (s->is_jmp) {
B
bellard 已提交
5638
            gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649
            gen_eob(s);
        }
        break;

        /**************************/
        /* mov */
    case 0x88:
    case 0x89: /* mov Gv, Ev */
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
5650
            ot = dflag + OT_WORD;
5651
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5652
        reg = ((modrm >> 3) & 7) | rex_r;
5653

B
bellard 已提交
5654
        /* generate a generic store */
5655
        gen_ldst_modrm(env, s, modrm, ot, reg, 1);
B
bellard 已提交
5656 5657 5658 5659 5660 5661
        break;
    case 0xc6:
    case 0xc7: /* mov Ev, Iv */
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
5662
            ot = dflag + OT_WORD;
5663
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5664
        mod = (modrm >> 6) & 3;
B
bellard 已提交
5665 5666
        if (mod != 3) {
            s->rip_offset = insn_const_size(ot);
5667
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
5668
        }
5669
        val = insn_get(env, s, ot);
B
bellard 已提交
5670 5671
        gen_op_movl_T0_im(val);
        if (mod != 3)
B
bellard 已提交
5672
            gen_op_st_T0_A0(ot + s->mem_index);
B
bellard 已提交
5673
        else
B
bellard 已提交
5674
            gen_op_mov_reg_T0(ot, (modrm & 7) | REX_B(s));
B
bellard 已提交
5675 5676 5677 5678 5679 5680
        break;
    case 0x8a:
    case 0x8b: /* mov Ev, Gv */
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
5681
            ot = OT_WORD + dflag;
5682
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5683
        reg = ((modrm >> 3) & 7) | rex_r;
5684

5685
        gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
B
bellard 已提交
5686
        gen_op_mov_reg_T0(ot, reg);
B
bellard 已提交
5687 5688
        break;
    case 0x8e: /* mov seg, Gv */
5689
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5690 5691 5692
        reg = (modrm >> 3) & 7;
        if (reg >= 6 || reg == R_CS)
            goto illegal_op;
5693
        gen_ldst_modrm(env, s, modrm, OT_WORD, OR_TMP0, 0);
B
bellard 已提交
5694 5695 5696
        gen_movl_seg_T0(s, reg, pc_start - s->cs_base);
        if (reg == R_SS) {
            /* if reg == SS, inhibit interrupts/trace */
5697 5698 5699
            /* If several instructions disable interrupts, only the
               _first_ does it */
            if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
5700
                gen_helper_set_inhibit_irq(cpu_env);
B
bellard 已提交
5701 5702 5703
            s->tf = 0;
        }
        if (s->is_jmp) {
B
bellard 已提交
5704
            gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
5705 5706 5707 5708
            gen_eob(s);
        }
        break;
    case 0x8c: /* mov Gv, seg */
5709
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5710 5711 5712 5713 5714
        reg = (modrm >> 3) & 7;
        mod = (modrm >> 6) & 3;
        if (reg >= 6)
            goto illegal_op;
        gen_op_movl_T0_seg(reg);
B
bellard 已提交
5715 5716 5717 5718
        if (mod == 3)
            ot = OT_WORD + dflag;
        else
            ot = OT_WORD;
5719
        gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 1);
B
bellard 已提交
5720 5721 5722 5723 5724 5725 5726 5727 5728 5729 5730 5731
        break;

    case 0x1b6: /* movzbS Gv, Eb */
    case 0x1b7: /* movzwS Gv, Eb */
    case 0x1be: /* movsbS Gv, Eb */
    case 0x1bf: /* movswS Gv, Eb */
        {
            int d_ot;
            /* d_ot is the size of destination */
            d_ot = dflag + OT_WORD;
            /* ot is the size of source */
            ot = (b & 1) + OT_BYTE;
5732
            modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5733
            reg = ((modrm >> 3) & 7) | rex_r;
B
bellard 已提交
5734
            mod = (modrm >> 6) & 3;
B
bellard 已提交
5735
            rm = (modrm & 7) | REX_B(s);
5736

B
bellard 已提交
5737
            if (mod == 3) {
B
bellard 已提交
5738
                gen_op_mov_TN_reg(ot, 0, rm);
B
bellard 已提交
5739 5740
                switch(ot | (b & 8)) {
                case OT_BYTE:
B
bellard 已提交
5741
                    tcg_gen_ext8u_tl(cpu_T[0], cpu_T[0]);
B
bellard 已提交
5742 5743
                    break;
                case OT_BYTE | 8:
B
bellard 已提交
5744
                    tcg_gen_ext8s_tl(cpu_T[0], cpu_T[0]);
B
bellard 已提交
5745 5746
                    break;
                case OT_WORD:
B
bellard 已提交
5747
                    tcg_gen_ext16u_tl(cpu_T[0], cpu_T[0]);
B
bellard 已提交
5748 5749 5750
                    break;
                default:
                case OT_WORD | 8:
B
bellard 已提交
5751
                    tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
B
bellard 已提交
5752 5753
                    break;
                }
B
bellard 已提交
5754
                gen_op_mov_reg_T0(d_ot, reg);
B
bellard 已提交
5755
            } else {
5756
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
5757
                if (b & 8) {
B
bellard 已提交
5758
                    gen_op_lds_T0_A0(ot + s->mem_index);
B
bellard 已提交
5759
                } else {
B
bellard 已提交
5760
                    gen_op_ldu_T0_A0(ot + s->mem_index);
B
bellard 已提交
5761
                }
B
bellard 已提交
5762
                gen_op_mov_reg_T0(d_ot, reg);
B
bellard 已提交
5763 5764 5765 5766 5767
            }
        }
        break;

    case 0x8d: /* lea */
B
bellard 已提交
5768
        ot = dflag + OT_WORD;
5769
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5770 5771 5772
        mod = (modrm >> 6) & 3;
        if (mod == 3)
            goto illegal_op;
B
bellard 已提交
5773
        reg = ((modrm >> 3) & 7) | rex_r;
B
bellard 已提交
5774 5775 5776 5777
        /* we must ensure that no segment is added */
        s->override = -1;
        val = s->addseg;
        s->addseg = 0;
5778
        gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
5779
        s->addseg = val;
B
bellard 已提交
5780
        gen_op_mov_reg_A0(ot - OT_WORD, reg);
B
bellard 已提交
5781
        break;
5782

B
bellard 已提交
5783 5784 5785 5786 5787
    case 0xa0: /* mov EAX, Ov */
    case 0xa1:
    case 0xa2: /* mov Ov, EAX */
    case 0xa3:
        {
B
bellard 已提交
5788 5789 5790 5791 5792 5793 5794
            target_ulong offset_addr;

            if ((b & 1) == 0)
                ot = OT_BYTE;
            else
                ot = dflag + OT_WORD;
#ifdef TARGET_X86_64
5795
            if (s->aflag == 2) {
5796
                offset_addr = cpu_ldq_code(env, s->pc);
B
bellard 已提交
5797
                s->pc += 8;
B
bellard 已提交
5798
                gen_op_movq_A0_im(offset_addr);
5799
            } else
B
bellard 已提交
5800 5801 5802
#endif
            {
                if (s->aflag) {
5803
                    offset_addr = insn_get(env, s, OT_LONG);
B
bellard 已提交
5804
                } else {
5805
                    offset_addr = insn_get(env, s, OT_WORD);
B
bellard 已提交
5806 5807 5808
                }
                gen_op_movl_A0_im(offset_addr);
            }
B
bellard 已提交
5809
            gen_add_A0_ds_seg(s);
B
bellard 已提交
5810
            if ((b & 2) == 0) {
B
bellard 已提交
5811 5812
                gen_op_ld_T0_A0(ot + s->mem_index);
                gen_op_mov_reg_T0(ot, R_EAX);
B
bellard 已提交
5813
            } else {
B
bellard 已提交
5814 5815
                gen_op_mov_TN_reg(ot, 0, R_EAX);
                gen_op_st_T0_A0(ot + s->mem_index);
B
bellard 已提交
5816 5817 5818 5819
            }
        }
        break;
    case 0xd7: /* xlat */
B
bellard 已提交
5820
#ifdef TARGET_X86_64
5821
        if (s->aflag == 2) {
B
bellard 已提交
5822
            gen_op_movq_A0_reg(R_EBX);
5823 5824 5825
            gen_op_mov_TN_reg(OT_QUAD, 0, R_EAX);
            tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xff);
            tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_T[0]);
5826
        } else
B
bellard 已提交
5827 5828
#endif
        {
B
bellard 已提交
5829
            gen_op_movl_A0_reg(R_EBX);
5830 5831 5832
            gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
            tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xff);
            tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_T[0]);
B
bellard 已提交
5833 5834
            if (s->aflag == 0)
                gen_op_andl_A0_ffff();
5835 5836
            else
                tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
B
bellard 已提交
5837
        }
B
bellard 已提交
5838
        gen_add_A0_ds_seg(s);
B
bellard 已提交
5839 5840
        gen_op_ldu_T0_A0(OT_BYTE + s->mem_index);
        gen_op_mov_reg_T0(OT_BYTE, R_EAX);
B
bellard 已提交
5841 5842
        break;
    case 0xb0 ... 0xb7: /* mov R, Ib */
5843
        val = insn_get(env, s, OT_BYTE);
B
bellard 已提交
5844
        gen_op_movl_T0_im(val);
B
bellard 已提交
5845
        gen_op_mov_reg_T0(OT_BYTE, (b & 7) | REX_B(s));
B
bellard 已提交
5846 5847
        break;
    case 0xb8 ... 0xbf: /* mov R, Iv */
B
bellard 已提交
5848 5849 5850 5851
#ifdef TARGET_X86_64
        if (dflag == 2) {
            uint64_t tmp;
            /* 64 bit case */
5852
            tmp = cpu_ldq_code(env, s->pc);
B
bellard 已提交
5853 5854 5855
            s->pc += 8;
            reg = (b & 7) | REX_B(s);
            gen_movtl_T0_im(tmp);
B
bellard 已提交
5856
            gen_op_mov_reg_T0(OT_QUAD, reg);
5857
        } else
B
bellard 已提交
5858 5859 5860
#endif
        {
            ot = dflag ? OT_LONG : OT_WORD;
5861
            val = insn_get(env, s, ot);
B
bellard 已提交
5862 5863
            reg = (b & 7) | REX_B(s);
            gen_op_movl_T0_im(val);
B
bellard 已提交
5864
            gen_op_mov_reg_T0(ot, reg);
B
bellard 已提交
5865
        }
B
bellard 已提交
5866 5867 5868
        break;

    case 0x91 ... 0x97: /* xchg R, EAX */
R
Richard Henderson 已提交
5869
    do_xchg_reg_eax:
B
bellard 已提交
5870 5871
        ot = dflag + OT_WORD;
        reg = (b & 7) | REX_B(s);
B
bellard 已提交
5872 5873 5874 5875 5876 5877 5878
        rm = R_EAX;
        goto do_xchg_reg;
    case 0x86:
    case 0x87: /* xchg Ev, Gv */
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
5879
            ot = dflag + OT_WORD;
5880
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5881
        reg = ((modrm >> 3) & 7) | rex_r;
B
bellard 已提交
5882 5883
        mod = (modrm >> 6) & 3;
        if (mod == 3) {
B
bellard 已提交
5884
            rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
5885
        do_xchg_reg:
B
bellard 已提交
5886 5887 5888 5889
            gen_op_mov_TN_reg(ot, 0, reg);
            gen_op_mov_TN_reg(ot, 1, rm);
            gen_op_mov_reg_T0(ot, rm);
            gen_op_mov_reg_T1(ot, reg);
B
bellard 已提交
5890
        } else {
5891
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
5892
            gen_op_mov_TN_reg(ot, 0, reg);
B
bellard 已提交
5893 5894
            /* for xchg, lock is implicit */
            if (!(prefixes & PREFIX_LOCK))
P
pbrook 已提交
5895
                gen_helper_lock();
B
bellard 已提交
5896 5897
            gen_op_ld_T1_A0(ot + s->mem_index);
            gen_op_st_T0_A0(ot + s->mem_index);
B
bellard 已提交
5898
            if (!(prefixes & PREFIX_LOCK))
P
pbrook 已提交
5899
                gen_helper_unlock();
B
bellard 已提交
5900
            gen_op_mov_reg_T1(ot, reg);
B
bellard 已提交
5901 5902 5903
        }
        break;
    case 0xc4: /* les Gv */
5904
        /* In CODE64 this is VEX3; see above.  */
B
bellard 已提交
5905 5906 5907
        op = R_ES;
        goto do_lxx;
    case 0xc5: /* lds Gv */
5908
        /* In CODE64 this is VEX2; see above.  */
B
bellard 已提交
5909 5910 5911 5912 5913 5914 5915 5916 5917 5918 5919 5920
        op = R_DS;
        goto do_lxx;
    case 0x1b2: /* lss Gv */
        op = R_SS;
        goto do_lxx;
    case 0x1b4: /* lfs Gv */
        op = R_FS;
        goto do_lxx;
    case 0x1b5: /* lgs Gv */
        op = R_GS;
    do_lxx:
        ot = dflag ? OT_LONG : OT_WORD;
5921
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5922
        reg = ((modrm >> 3) & 7) | rex_r;
B
bellard 已提交
5923 5924 5925
        mod = (modrm >> 6) & 3;
        if (mod == 3)
            goto illegal_op;
5926
        gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
5927
        gen_op_ld_T1_A0(ot + s->mem_index);
5928
        gen_add_A0_im(s, 1 << (ot - OT_WORD + 1));
B
bellard 已提交
5929
        /* load the segment first to handle exceptions properly */
B
bellard 已提交
5930
        gen_op_ldu_T0_A0(OT_WORD + s->mem_index);
B
bellard 已提交
5931 5932
        gen_movl_seg_T0(s, op, pc_start - s->cs_base);
        /* then put the data */
B
bellard 已提交
5933
        gen_op_mov_reg_T1(ot, reg);
B
bellard 已提交
5934
        if (s->is_jmp) {
B
bellard 已提交
5935
            gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
5936 5937 5938
            gen_eob(s);
        }
        break;
5939

B
bellard 已提交
5940 5941 5942 5943 5944 5945 5946 5947 5948 5949 5950
        /************************/
        /* shifts */
    case 0xc0:
    case 0xc1:
        /* shift Ev,Ib */
        shift = 2;
    grp2:
        {
            if ((b & 1) == 0)
                ot = OT_BYTE;
            else
B
bellard 已提交
5951
                ot = dflag + OT_WORD;
5952

5953
            modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5954 5955
            mod = (modrm >> 6) & 3;
            op = (modrm >> 3) & 7;
5956

B
bellard 已提交
5957
            if (mod != 3) {
B
bellard 已提交
5958 5959 5960
                if (shift == 2) {
                    s->rip_offset = 1;
                }
5961
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
5962 5963
                opreg = OR_TMP0;
            } else {
B
bellard 已提交
5964
                opreg = (modrm & 7) | REX_B(s);
B
bellard 已提交
5965 5966 5967 5968 5969 5970 5971
            }

            /* simpler op */
            if (shift == 0) {
                gen_shift(s, op, ot, opreg, OR_ECX);
            } else {
                if (shift == 2) {
5972
                    shift = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
5973 5974 5975 5976 5977 5978 5979 5980 5981 5982 5983 5984 5985 5986 5987 5988 5989 5990 5991 5992 5993 5994 5995 5996 5997 5998 5999 6000 6001 6002 6003 6004
                }
                gen_shifti(s, op, ot, opreg, shift);
            }
        }
        break;
    case 0xd0:
    case 0xd1:
        /* shift Ev,1 */
        shift = 1;
        goto grp2;
    case 0xd2:
    case 0xd3:
        /* shift Ev,cl */
        shift = 0;
        goto grp2;

    case 0x1a4: /* shld imm */
        op = 0;
        shift = 1;
        goto do_shiftd;
    case 0x1a5: /* shld cl */
        op = 0;
        shift = 0;
        goto do_shiftd;
    case 0x1ac: /* shrd imm */
        op = 1;
        shift = 1;
        goto do_shiftd;
    case 0x1ad: /* shrd cl */
        op = 1;
        shift = 0;
    do_shiftd:
B
bellard 已提交
6005
        ot = dflag + OT_WORD;
6006
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
6007
        mod = (modrm >> 6) & 3;
B
bellard 已提交
6008 6009
        rm = (modrm & 7) | REX_B(s);
        reg = ((modrm >> 3) & 7) | rex_r;
B
bellard 已提交
6010
        if (mod != 3) {
6011
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
6012
            opreg = OR_TMP0;
B
bellard 已提交
6013
        } else {
6014
            opreg = rm;
B
bellard 已提交
6015
        }
B
bellard 已提交
6016
        gen_op_mov_TN_reg(ot, 1, reg);
6017

B
bellard 已提交
6018
        if (shift) {
P
Paolo Bonzini 已提交
6019 6020 6021
            TCGv imm = tcg_const_tl(cpu_ldub_code(env, s->pc++));
            gen_shiftd_rm_T1(s, ot, opreg, op, imm);
            tcg_temp_free(imm);
B
bellard 已提交
6022
        } else {
P
Paolo Bonzini 已提交
6023
            gen_shiftd_rm_T1(s, ot, opreg, op, cpu_regs[R_ECX]);
B
bellard 已提交
6024 6025 6026 6027 6028
        }
        break;

        /************************/
        /* floats */
6029
    case 0xd8 ... 0xdf:
B
bellard 已提交
6030 6031 6032 6033 6034 6035
        if (s->flags & (HF_EM_MASK | HF_TS_MASK)) {
            /* if CR0.EM or CR0.TS are set, generate an FPU exception */
            /* XXX: what to do if illegal op ? */
            gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
            break;
        }
6036
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
6037 6038 6039 6040 6041
        mod = (modrm >> 6) & 3;
        rm = modrm & 7;
        op = ((b & 7) << 3) | ((modrm >> 3) & 7);
        if (mod != 3) {
            /* memory op */
6042
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
6043 6044 6045 6046 6047 6048 6049 6050 6051 6052 6053
            switch(op) {
            case 0x00 ... 0x07: /* fxxxs */
            case 0x10 ... 0x17: /* fixxxl */
            case 0x20 ... 0x27: /* fxxxl */
            case 0x30 ... 0x37: /* fixxx */
                {
                    int op1;
                    op1 = op & 7;

                    switch(op >> 4) {
                    case 0:
B
bellard 已提交
6054
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
6055
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
B
Blue Swirl 已提交
6056
                        gen_helper_flds_FT0(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
6057 6058
                        break;
                    case 1:
B
bellard 已提交
6059
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
6060
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
B
Blue Swirl 已提交
6061
                        gen_helper_fildl_FT0(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
6062 6063
                        break;
                    case 2:
6064
                        tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, 
B
bellard 已提交
6065
                                          (s->mem_index >> 2) - 1);
B
Blue Swirl 已提交
6066
                        gen_helper_fldl_FT0(cpu_env, cpu_tmp1_i64);
B
bellard 已提交
6067 6068 6069
                        break;
                    case 3:
                    default:
B
bellard 已提交
6070
                        gen_op_lds_T0_A0(OT_WORD + s->mem_index);
6071
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
B
Blue Swirl 已提交
6072
                        gen_helper_fildl_FT0(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
6073 6074
                        break;
                    }
6075

P
pbrook 已提交
6076
                    gen_helper_fp_arith_ST0_FT0(op1);
B
bellard 已提交
6077 6078
                    if (op1 == 3) {
                        /* fcomp needs pop */
B
Blue Swirl 已提交
6079
                        gen_helper_fpop(cpu_env);
B
bellard 已提交
6080 6081 6082 6083 6084 6085
                    }
                }
                break;
            case 0x08: /* flds */
            case 0x0a: /* fsts */
            case 0x0b: /* fstps */
B
bellard 已提交
6086 6087 6088
            case 0x18 ... 0x1b: /* fildl, fisttpl, fistl, fistpl */
            case 0x28 ... 0x2b: /* fldl, fisttpll, fstl, fstpl */
            case 0x38 ... 0x3b: /* filds, fisttps, fists, fistps */
B
bellard 已提交
6089 6090 6091 6092
                switch(op & 7) {
                case 0:
                    switch(op >> 4) {
                    case 0:
B
bellard 已提交
6093
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
6094
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
B
Blue Swirl 已提交
6095
                        gen_helper_flds_ST0(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
6096 6097
                        break;
                    case 1:
B
bellard 已提交
6098
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
6099
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
B
Blue Swirl 已提交
6100
                        gen_helper_fildl_ST0(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
6101 6102
                        break;
                    case 2:
6103
                        tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, 
B
bellard 已提交
6104
                                          (s->mem_index >> 2) - 1);
B
Blue Swirl 已提交
6105
                        gen_helper_fldl_ST0(cpu_env, cpu_tmp1_i64);
B
bellard 已提交
6106 6107 6108
                        break;
                    case 3:
                    default:
B
bellard 已提交
6109
                        gen_op_lds_T0_A0(OT_WORD + s->mem_index);
6110
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
B
Blue Swirl 已提交
6111
                        gen_helper_fildl_ST0(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
6112 6113 6114
                        break;
                    }
                    break;
B
bellard 已提交
6115
                case 1:
B
bellard 已提交
6116
                    /* XXX: the corresponding CPUID bit must be tested ! */
B
bellard 已提交
6117 6118
                    switch(op >> 4) {
                    case 1:
B
Blue Swirl 已提交
6119
                        gen_helper_fisttl_ST0(cpu_tmp2_i32, cpu_env);
6120
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
B
bellard 已提交
6121
                        gen_op_st_T0_A0(OT_LONG + s->mem_index);
B
bellard 已提交
6122 6123
                        break;
                    case 2:
B
Blue Swirl 已提交
6124
                        gen_helper_fisttll_ST0(cpu_tmp1_i64, cpu_env);
6125
                        tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, 
B
bellard 已提交
6126
                                          (s->mem_index >> 2) - 1);
B
bellard 已提交
6127 6128 6129
                        break;
                    case 3:
                    default:
B
Blue Swirl 已提交
6130
                        gen_helper_fistt_ST0(cpu_tmp2_i32, cpu_env);
6131
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
B
bellard 已提交
6132
                        gen_op_st_T0_A0(OT_WORD + s->mem_index);
B
bellard 已提交
6133
                        break;
B
bellard 已提交
6134
                    }
B
Blue Swirl 已提交
6135
                    gen_helper_fpop(cpu_env);
B
bellard 已提交
6136
                    break;
B
bellard 已提交
6137 6138 6139
                default:
                    switch(op >> 4) {
                    case 0:
B
Blue Swirl 已提交
6140
                        gen_helper_fsts_ST0(cpu_tmp2_i32, cpu_env);
6141
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
B
bellard 已提交
6142
                        gen_op_st_T0_A0(OT_LONG + s->mem_index);
B
bellard 已提交
6143 6144
                        break;
                    case 1:
B
Blue Swirl 已提交
6145
                        gen_helper_fistl_ST0(cpu_tmp2_i32, cpu_env);
6146
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
B
bellard 已提交
6147
                        gen_op_st_T0_A0(OT_LONG + s->mem_index);
B
bellard 已提交
6148 6149
                        break;
                    case 2:
B
Blue Swirl 已提交
6150
                        gen_helper_fstl_ST0(cpu_tmp1_i64, cpu_env);
6151
                        tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, 
B
bellard 已提交
6152
                                          (s->mem_index >> 2) - 1);
B
bellard 已提交
6153 6154 6155
                        break;
                    case 3:
                    default:
B
Blue Swirl 已提交
6156
                        gen_helper_fist_ST0(cpu_tmp2_i32, cpu_env);
6157
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
B
bellard 已提交
6158
                        gen_op_st_T0_A0(OT_WORD + s->mem_index);
B
bellard 已提交
6159 6160 6161
                        break;
                    }
                    if ((op & 7) == 3)
B
Blue Swirl 已提交
6162
                        gen_helper_fpop(cpu_env);
B
bellard 已提交
6163 6164 6165 6166
                    break;
                }
                break;
            case 0x0c: /* fldenv mem */
6167
                gen_update_cc_op(s);
B
bellard 已提交
6168
                gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
6169
                gen_helper_fldenv(cpu_env, cpu_A0, tcg_const_i32(s->dflag));
B
bellard 已提交
6170 6171
                break;
            case 0x0d: /* fldcw mem */
B
bellard 已提交
6172
                gen_op_ld_T0_A0(OT_WORD + s->mem_index);
6173
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
B
Blue Swirl 已提交
6174
                gen_helper_fldcw(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
6175 6176
                break;
            case 0x0e: /* fnstenv mem */
6177
                gen_update_cc_op(s);
B
bellard 已提交
6178
                gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
6179
                gen_helper_fstenv(cpu_env, cpu_A0, tcg_const_i32(s->dflag));
B
bellard 已提交
6180 6181
                break;
            case 0x0f: /* fnstcw mem */
B
Blue Swirl 已提交
6182
                gen_helper_fnstcw(cpu_tmp2_i32, cpu_env);
6183
                tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
B
bellard 已提交
6184
                gen_op_st_T0_A0(OT_WORD + s->mem_index);
B
bellard 已提交
6185 6186
                break;
            case 0x1d: /* fldt mem */
6187
                gen_update_cc_op(s);
B
bellard 已提交
6188
                gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
6189
                gen_helper_fldt_ST0(cpu_env, cpu_A0);
B
bellard 已提交
6190 6191
                break;
            case 0x1f: /* fstpt mem */
6192
                gen_update_cc_op(s);
B
bellard 已提交
6193
                gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
6194 6195
                gen_helper_fstt_ST0(cpu_env, cpu_A0);
                gen_helper_fpop(cpu_env);
B
bellard 已提交
6196 6197
                break;
            case 0x2c: /* frstor mem */
6198
                gen_update_cc_op(s);
B
bellard 已提交
6199
                gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
6200
                gen_helper_frstor(cpu_env, cpu_A0, tcg_const_i32(s->dflag));
B
bellard 已提交
6201 6202
                break;
            case 0x2e: /* fnsave mem */
6203
                gen_update_cc_op(s);
B
bellard 已提交
6204
                gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
6205
                gen_helper_fsave(cpu_env, cpu_A0, tcg_const_i32(s->dflag));
B
bellard 已提交
6206 6207
                break;
            case 0x2f: /* fnstsw mem */
B
Blue Swirl 已提交
6208
                gen_helper_fnstsw(cpu_tmp2_i32, cpu_env);
6209
                tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
B
bellard 已提交
6210
                gen_op_st_T0_A0(OT_WORD + s->mem_index);
B
bellard 已提交
6211 6212
                break;
            case 0x3c: /* fbld */
6213
                gen_update_cc_op(s);
B
bellard 已提交
6214
                gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
6215
                gen_helper_fbld_ST0(cpu_env, cpu_A0);
B
bellard 已提交
6216 6217
                break;
            case 0x3e: /* fbstp */
6218
                gen_update_cc_op(s);
B
bellard 已提交
6219
                gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
6220 6221
                gen_helper_fbst_ST0(cpu_env, cpu_A0);
                gen_helper_fpop(cpu_env);
B
bellard 已提交
6222 6223
                break;
            case 0x3d: /* fildll */
6224
                tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, 
B
bellard 已提交
6225
                                  (s->mem_index >> 2) - 1);
B
Blue Swirl 已提交
6226
                gen_helper_fildll_ST0(cpu_env, cpu_tmp1_i64);
B
bellard 已提交
6227 6228
                break;
            case 0x3f: /* fistpll */
B
Blue Swirl 已提交
6229
                gen_helper_fistll_ST0(cpu_tmp1_i64, cpu_env);
6230
                tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, 
B
bellard 已提交
6231
                                  (s->mem_index >> 2) - 1);
B
Blue Swirl 已提交
6232
                gen_helper_fpop(cpu_env);
B
bellard 已提交
6233 6234 6235 6236 6237 6238 6239 6240 6241 6242
                break;
            default:
                goto illegal_op;
            }
        } else {
            /* register float ops */
            opreg = rm;

            switch(op) {
            case 0x08: /* fld sti */
B
Blue Swirl 已提交
6243 6244 6245
                gen_helper_fpush(cpu_env);
                gen_helper_fmov_ST0_STN(cpu_env,
                                        tcg_const_i32((opreg + 1) & 7));
B
bellard 已提交
6246 6247
                break;
            case 0x09: /* fxchg sti */
B
bellard 已提交
6248 6249
            case 0x29: /* fxchg4 sti, undocumented op */
            case 0x39: /* fxchg7 sti, undocumented op */
B
Blue Swirl 已提交
6250
                gen_helper_fxchg_ST0_STN(cpu_env, tcg_const_i32(opreg));
B
bellard 已提交
6251 6252 6253 6254
                break;
            case 0x0a: /* grp d9/2 */
                switch(rm) {
                case 0: /* fnop */
6255
                    /* check exceptions (FreeBSD FPU probe) */
6256
                    gen_update_cc_op(s);
B
bellard 已提交
6257
                    gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
6258
                    gen_helper_fwait(cpu_env);
B
bellard 已提交
6259 6260 6261 6262 6263 6264 6265 6266
                    break;
                default:
                    goto illegal_op;
                }
                break;
            case 0x0c: /* grp d9/4 */
                switch(rm) {
                case 0: /* fchs */
B
Blue Swirl 已提交
6267
                    gen_helper_fchs_ST0(cpu_env);
B
bellard 已提交
6268 6269
                    break;
                case 1: /* fabs */
B
Blue Swirl 已提交
6270
                    gen_helper_fabs_ST0(cpu_env);
B
bellard 已提交
6271 6272
                    break;
                case 4: /* ftst */
B
Blue Swirl 已提交
6273 6274
                    gen_helper_fldz_FT0(cpu_env);
                    gen_helper_fcom_ST0_FT0(cpu_env);
B
bellard 已提交
6275 6276
                    break;
                case 5: /* fxam */
B
Blue Swirl 已提交
6277
                    gen_helper_fxam_ST0(cpu_env);
B
bellard 已提交
6278 6279 6280 6281 6282 6283 6284 6285 6286
                    break;
                default:
                    goto illegal_op;
                }
                break;
            case 0x0d: /* grp d9/5 */
                {
                    switch(rm) {
                    case 0:
B
Blue Swirl 已提交
6287 6288
                        gen_helper_fpush(cpu_env);
                        gen_helper_fld1_ST0(cpu_env);
B
bellard 已提交
6289 6290
                        break;
                    case 1:
B
Blue Swirl 已提交
6291 6292
                        gen_helper_fpush(cpu_env);
                        gen_helper_fldl2t_ST0(cpu_env);
B
bellard 已提交
6293 6294
                        break;
                    case 2:
B
Blue Swirl 已提交
6295 6296
                        gen_helper_fpush(cpu_env);
                        gen_helper_fldl2e_ST0(cpu_env);
B
bellard 已提交
6297 6298
                        break;
                    case 3:
B
Blue Swirl 已提交
6299 6300
                        gen_helper_fpush(cpu_env);
                        gen_helper_fldpi_ST0(cpu_env);
B
bellard 已提交
6301 6302
                        break;
                    case 4:
B
Blue Swirl 已提交
6303 6304
                        gen_helper_fpush(cpu_env);
                        gen_helper_fldlg2_ST0(cpu_env);
B
bellard 已提交
6305 6306
                        break;
                    case 5:
B
Blue Swirl 已提交
6307 6308
                        gen_helper_fpush(cpu_env);
                        gen_helper_fldln2_ST0(cpu_env);
B
bellard 已提交
6309 6310
                        break;
                    case 6:
B
Blue Swirl 已提交
6311 6312
                        gen_helper_fpush(cpu_env);
                        gen_helper_fldz_ST0(cpu_env);
B
bellard 已提交
6313 6314 6315 6316 6317 6318 6319 6320 6321
                        break;
                    default:
                        goto illegal_op;
                    }
                }
                break;
            case 0x0e: /* grp d9/6 */
                switch(rm) {
                case 0: /* f2xm1 */
B
Blue Swirl 已提交
6322
                    gen_helper_f2xm1(cpu_env);
B
bellard 已提交
6323 6324
                    break;
                case 1: /* fyl2x */
B
Blue Swirl 已提交
6325
                    gen_helper_fyl2x(cpu_env);
B
bellard 已提交
6326 6327
                    break;
                case 2: /* fptan */
B
Blue Swirl 已提交
6328
                    gen_helper_fptan(cpu_env);
B
bellard 已提交
6329 6330
                    break;
                case 3: /* fpatan */
B
Blue Swirl 已提交
6331
                    gen_helper_fpatan(cpu_env);
B
bellard 已提交
6332 6333
                    break;
                case 4: /* fxtract */
B
Blue Swirl 已提交
6334
                    gen_helper_fxtract(cpu_env);
B
bellard 已提交
6335 6336
                    break;
                case 5: /* fprem1 */
B
Blue Swirl 已提交
6337
                    gen_helper_fprem1(cpu_env);
B
bellard 已提交
6338 6339
                    break;
                case 6: /* fdecstp */
B
Blue Swirl 已提交
6340
                    gen_helper_fdecstp(cpu_env);
B
bellard 已提交
6341 6342 6343
                    break;
                default:
                case 7: /* fincstp */
B
Blue Swirl 已提交
6344
                    gen_helper_fincstp(cpu_env);
B
bellard 已提交
6345 6346 6347 6348 6349 6350
                    break;
                }
                break;
            case 0x0f: /* grp d9/7 */
                switch(rm) {
                case 0: /* fprem */
B
Blue Swirl 已提交
6351
                    gen_helper_fprem(cpu_env);
B
bellard 已提交
6352 6353
                    break;
                case 1: /* fyl2xp1 */
B
Blue Swirl 已提交
6354
                    gen_helper_fyl2xp1(cpu_env);
B
bellard 已提交
6355 6356
                    break;
                case 2: /* fsqrt */
B
Blue Swirl 已提交
6357
                    gen_helper_fsqrt(cpu_env);
B
bellard 已提交
6358 6359
                    break;
                case 3: /* fsincos */
B
Blue Swirl 已提交
6360
                    gen_helper_fsincos(cpu_env);
B
bellard 已提交
6361 6362
                    break;
                case 5: /* fscale */
B
Blue Swirl 已提交
6363
                    gen_helper_fscale(cpu_env);
B
bellard 已提交
6364 6365
                    break;
                case 4: /* frndint */
B
Blue Swirl 已提交
6366
                    gen_helper_frndint(cpu_env);
B
bellard 已提交
6367 6368
                    break;
                case 6: /* fsin */
B
Blue Swirl 已提交
6369
                    gen_helper_fsin(cpu_env);
B
bellard 已提交
6370 6371 6372
                    break;
                default:
                case 7: /* fcos */
B
Blue Swirl 已提交
6373
                    gen_helper_fcos(cpu_env);
B
bellard 已提交
6374 6375 6376 6377 6378 6379 6380 6381
                    break;
                }
                break;
            case 0x00: case 0x01: case 0x04 ... 0x07: /* fxxx st, sti */
            case 0x20: case 0x21: case 0x24 ... 0x27: /* fxxx sti, st */
            case 0x30: case 0x31: case 0x34 ... 0x37: /* fxxxp sti, st */
                {
                    int op1;
6382

B
bellard 已提交
6383 6384
                    op1 = op & 7;
                    if (op >= 0x20) {
P
pbrook 已提交
6385
                        gen_helper_fp_arith_STN_ST0(op1, opreg);
B
bellard 已提交
6386
                        if (op >= 0x30)
B
Blue Swirl 已提交
6387
                            gen_helper_fpop(cpu_env);
B
bellard 已提交
6388
                    } else {
B
Blue Swirl 已提交
6389
                        gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(opreg));
P
pbrook 已提交
6390
                        gen_helper_fp_arith_ST0_FT0(op1);
B
bellard 已提交
6391 6392 6393 6394
                    }
                }
                break;
            case 0x02: /* fcom */
B
bellard 已提交
6395
            case 0x22: /* fcom2, undocumented op */
B
Blue Swirl 已提交
6396 6397
                gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(opreg));
                gen_helper_fcom_ST0_FT0(cpu_env);
B
bellard 已提交
6398 6399
                break;
            case 0x03: /* fcomp */
B
bellard 已提交
6400 6401
            case 0x23: /* fcomp3, undocumented op */
            case 0x32: /* fcomp5, undocumented op */
B
Blue Swirl 已提交
6402 6403 6404
                gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(opreg));
                gen_helper_fcom_ST0_FT0(cpu_env);
                gen_helper_fpop(cpu_env);
B
bellard 已提交
6405 6406 6407 6408
                break;
            case 0x15: /* da/5 */
                switch(rm) {
                case 1: /* fucompp */
B
Blue Swirl 已提交
6409 6410 6411 6412
                    gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(1));
                    gen_helper_fucom_ST0_FT0(cpu_env);
                    gen_helper_fpop(cpu_env);
                    gen_helper_fpop(cpu_env);
B
bellard 已提交
6413 6414 6415 6416 6417 6418 6419 6420 6421 6422 6423 6424
                    break;
                default:
                    goto illegal_op;
                }
                break;
            case 0x1c:
                switch(rm) {
                case 0: /* feni (287 only, just do nop here) */
                    break;
                case 1: /* fdisi (287 only, just do nop here) */
                    break;
                case 2: /* fclex */
B
Blue Swirl 已提交
6425
                    gen_helper_fclex(cpu_env);
B
bellard 已提交
6426 6427
                    break;
                case 3: /* fninit */
B
Blue Swirl 已提交
6428
                    gen_helper_fninit(cpu_env);
B
bellard 已提交
6429 6430 6431 6432 6433 6434 6435 6436
                    break;
                case 4: /* fsetpm (287 only, just do nop here) */
                    break;
                default:
                    goto illegal_op;
                }
                break;
            case 0x1d: /* fucomi */
6437
                gen_update_cc_op(s);
B
Blue Swirl 已提交
6438 6439
                gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(opreg));
                gen_helper_fucomi_ST0_FT0(cpu_env);
6440
                set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
6441 6442
                break;
            case 0x1e: /* fcomi */
6443
                gen_update_cc_op(s);
B
Blue Swirl 已提交
6444 6445
                gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(opreg));
                gen_helper_fcomi_ST0_FT0(cpu_env);
6446
                set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
6447
                break;
B
bellard 已提交
6448
            case 0x28: /* ffree sti */
B
Blue Swirl 已提交
6449
                gen_helper_ffree_STN(cpu_env, tcg_const_i32(opreg));
6450
                break;
B
bellard 已提交
6451
            case 0x2a: /* fst sti */
B
Blue Swirl 已提交
6452
                gen_helper_fmov_STN_ST0(cpu_env, tcg_const_i32(opreg));
B
bellard 已提交
6453 6454
                break;
            case 0x2b: /* fstp sti */
B
bellard 已提交
6455 6456 6457
            case 0x0b: /* fstp1 sti, undocumented op */
            case 0x3a: /* fstp8 sti, undocumented op */
            case 0x3b: /* fstp9 sti, undocumented op */
B
Blue Swirl 已提交
6458 6459
                gen_helper_fmov_STN_ST0(cpu_env, tcg_const_i32(opreg));
                gen_helper_fpop(cpu_env);
B
bellard 已提交
6460 6461
                break;
            case 0x2c: /* fucom st(i) */
B
Blue Swirl 已提交
6462 6463
                gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(opreg));
                gen_helper_fucom_ST0_FT0(cpu_env);
B
bellard 已提交
6464 6465
                break;
            case 0x2d: /* fucomp st(i) */
B
Blue Swirl 已提交
6466 6467 6468
                gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(opreg));
                gen_helper_fucom_ST0_FT0(cpu_env);
                gen_helper_fpop(cpu_env);
B
bellard 已提交
6469 6470 6471 6472
                break;
            case 0x33: /* de/3 */
                switch(rm) {
                case 1: /* fcompp */
B
Blue Swirl 已提交
6473 6474 6475 6476
                    gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(1));
                    gen_helper_fcom_ST0_FT0(cpu_env);
                    gen_helper_fpop(cpu_env);
                    gen_helper_fpop(cpu_env);
B
bellard 已提交
6477 6478 6479 6480 6481
                    break;
                default:
                    goto illegal_op;
                }
                break;
B
bellard 已提交
6482
            case 0x38: /* ffreep sti, undocumented op */
B
Blue Swirl 已提交
6483 6484
                gen_helper_ffree_STN(cpu_env, tcg_const_i32(opreg));
                gen_helper_fpop(cpu_env);
B
bellard 已提交
6485
                break;
B
bellard 已提交
6486 6487 6488
            case 0x3c: /* df/4 */
                switch(rm) {
                case 0:
B
Blue Swirl 已提交
6489
                    gen_helper_fnstsw(cpu_tmp2_i32, cpu_env);
6490
                    tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
B
bellard 已提交
6491
                    gen_op_mov_reg_T0(OT_WORD, R_EAX);
B
bellard 已提交
6492 6493 6494 6495 6496 6497
                    break;
                default:
                    goto illegal_op;
                }
                break;
            case 0x3d: /* fucomip */
6498
                gen_update_cc_op(s);
B
Blue Swirl 已提交
6499 6500 6501
                gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(opreg));
                gen_helper_fucomi_ST0_FT0(cpu_env);
                gen_helper_fpop(cpu_env);
6502
                set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
6503 6504
                break;
            case 0x3e: /* fcomip */
6505
                gen_update_cc_op(s);
B
Blue Swirl 已提交
6506 6507 6508
                gen_helper_fmov_FT0_STN(cpu_env, tcg_const_i32(opreg));
                gen_helper_fcomi_ST0_FT0(cpu_env);
                gen_helper_fpop(cpu_env);
6509
                set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
6510
                break;
6511 6512 6513
            case 0x10 ... 0x13: /* fcmovxx */
            case 0x18 ... 0x1b:
                {
B
bellard 已提交
6514
                    int op1, l1;
6515
                    static const uint8_t fcmov_cc[8] = {
6516 6517 6518 6519 6520
                        (JCC_B << 1),
                        (JCC_Z << 1),
                        (JCC_BE << 1),
                        (JCC_P << 1),
                    };
6521
                    op1 = fcmov_cc[op & 3] | (((op >> 3) & 1) ^ 1);
B
bellard 已提交
6522
                    l1 = gen_new_label();
6523
                    gen_jcc1_noeob(s, op1, l1);
B
Blue Swirl 已提交
6524
                    gen_helper_fmov_ST0_STN(cpu_env, tcg_const_i32(opreg));
B
bellard 已提交
6525
                    gen_set_label(l1);
6526 6527
                }
                break;
B
bellard 已提交
6528 6529 6530 6531 6532 6533 6534 6535 6536 6537 6538 6539 6540
            default:
                goto illegal_op;
            }
        }
        break;
        /************************/
        /* string ops */

    case 0xa4: /* movsS */
    case 0xa5:
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
6541
            ot = dflag + OT_WORD;
B
bellard 已提交
6542 6543 6544 6545 6546 6547 6548

        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
            gen_repz_movs(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
        } else {
            gen_movs(s, ot);
        }
        break;
6549

B
bellard 已提交
6550 6551 6552 6553 6554
    case 0xaa: /* stosS */
    case 0xab:
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
6555
            ot = dflag + OT_WORD;
B
bellard 已提交
6556 6557 6558 6559 6560 6561 6562 6563 6564 6565 6566 6567

        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
            gen_repz_stos(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
        } else {
            gen_stos(s, ot);
        }
        break;
    case 0xac: /* lodsS */
    case 0xad:
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
6568
            ot = dflag + OT_WORD;
B
bellard 已提交
6569 6570 6571 6572 6573 6574 6575 6576 6577 6578 6579
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
            gen_repz_lods(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
        } else {
            gen_lods(s, ot);
        }
        break;
    case 0xae: /* scasS */
    case 0xaf:
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
6580
            ot = dflag + OT_WORD;
B
bellard 已提交
6581 6582 6583 6584 6585 6586 6587 6588 6589 6590 6591 6592 6593 6594
        if (prefixes & PREFIX_REPNZ) {
            gen_repz_scas(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 1);
        } else if (prefixes & PREFIX_REPZ) {
            gen_repz_scas(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 0);
        } else {
            gen_scas(s, ot);
        }
        break;

    case 0xa6: /* cmpsS */
    case 0xa7:
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
B
bellard 已提交
6595
            ot = dflag + OT_WORD;
B
bellard 已提交
6596 6597 6598 6599 6600 6601 6602 6603 6604 6605
        if (prefixes & PREFIX_REPNZ) {
            gen_repz_cmps(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 1);
        } else if (prefixes & PREFIX_REPZ) {
            gen_repz_cmps(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 0);
        } else {
            gen_cmps(s, ot);
        }
        break;
    case 0x6c: /* insS */
    case 0x6d:
6606 6607 6608 6609
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
            ot = dflag ? OT_LONG : OT_WORD;
B
bellard 已提交
6610
        gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
T
ths 已提交
6611
        gen_op_andl_T0_ffff();
6612 6613
        gen_check_io(s, ot, pc_start - s->cs_base, 
                     SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes) | 4);
6614 6615
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
            gen_repz_ins(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
B
bellard 已提交
6616
        } else {
6617
            gen_ins(s, ot);
P
pbrook 已提交
6618 6619 6620
            if (use_icount) {
                gen_jmp(s, s->pc - s->cs_base);
            }
B
bellard 已提交
6621 6622 6623 6624
        }
        break;
    case 0x6e: /* outsS */
    case 0x6f:
6625 6626 6627 6628
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
            ot = dflag ? OT_LONG : OT_WORD;
B
bellard 已提交
6629
        gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
T
ths 已提交
6630
        gen_op_andl_T0_ffff();
6631 6632
        gen_check_io(s, ot, pc_start - s->cs_base,
                     svm_is_rep(prefixes) | 4);
6633 6634
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
            gen_repz_outs(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
B
bellard 已提交
6635
        } else {
6636
            gen_outs(s, ot);
P
pbrook 已提交
6637 6638 6639
            if (use_icount) {
                gen_jmp(s, s->pc - s->cs_base);
            }
B
bellard 已提交
6640 6641 6642 6643 6644
        }
        break;

        /************************/
        /* port I/O */
T
ths 已提交
6645

B
bellard 已提交
6646 6647
    case 0xe4:
    case 0xe5:
6648 6649 6650 6651
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
            ot = dflag ? OT_LONG : OT_WORD;
6652
        val = cpu_ldub_code(env, s->pc++);
6653
        gen_op_movl_T0_im(val);
6654 6655
        gen_check_io(s, ot, pc_start - s->cs_base,
                     SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes));
P
pbrook 已提交
6656 6657
        if (use_icount)
            gen_io_start();
6658
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
P
pbrook 已提交
6659
        gen_helper_in_func(ot, cpu_T[1], cpu_tmp2_i32);
B
bellard 已提交
6660
        gen_op_mov_reg_T1(ot, R_EAX);
P
pbrook 已提交
6661 6662 6663 6664
        if (use_icount) {
            gen_io_end();
            gen_jmp(s, s->pc - s->cs_base);
        }
B
bellard 已提交
6665 6666 6667
        break;
    case 0xe6:
    case 0xe7:
6668 6669 6670 6671
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
            ot = dflag ? OT_LONG : OT_WORD;
6672
        val = cpu_ldub_code(env, s->pc++);
6673
        gen_op_movl_T0_im(val);
6674 6675
        gen_check_io(s, ot, pc_start - s->cs_base,
                     svm_is_rep(prefixes));
B
bellard 已提交
6676
        gen_op_mov_TN_reg(ot, 1, R_EAX);
6677

P
pbrook 已提交
6678 6679
        if (use_icount)
            gen_io_start();
6680 6681
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
        tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[1]);
P
pbrook 已提交
6682
        gen_helper_out_func(ot, cpu_tmp2_i32, cpu_tmp3_i32);
P
pbrook 已提交
6683 6684 6685 6686
        if (use_icount) {
            gen_io_end();
            gen_jmp(s, s->pc - s->cs_base);
        }
B
bellard 已提交
6687 6688 6689
        break;
    case 0xec:
    case 0xed:
6690 6691 6692 6693
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
            ot = dflag ? OT_LONG : OT_WORD;
B
bellard 已提交
6694
        gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
6695
        gen_op_andl_T0_ffff();
6696 6697
        gen_check_io(s, ot, pc_start - s->cs_base,
                     SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes));
P
pbrook 已提交
6698 6699
        if (use_icount)
            gen_io_start();
6700
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
P
pbrook 已提交
6701
        gen_helper_in_func(ot, cpu_T[1], cpu_tmp2_i32);
B
bellard 已提交
6702
        gen_op_mov_reg_T1(ot, R_EAX);
P
pbrook 已提交
6703 6704 6705 6706
        if (use_icount) {
            gen_io_end();
            gen_jmp(s, s->pc - s->cs_base);
        }
B
bellard 已提交
6707 6708 6709
        break;
    case 0xee:
    case 0xef:
6710 6711 6712 6713
        if ((b & 1) == 0)
            ot = OT_BYTE;
        else
            ot = dflag ? OT_LONG : OT_WORD;
B
bellard 已提交
6714
        gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
6715
        gen_op_andl_T0_ffff();
6716 6717
        gen_check_io(s, ot, pc_start - s->cs_base,
                     svm_is_rep(prefixes));
B
bellard 已提交
6718
        gen_op_mov_TN_reg(ot, 1, R_EAX);
6719

P
pbrook 已提交
6720 6721
        if (use_icount)
            gen_io_start();
6722 6723
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
        tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[1]);
P
pbrook 已提交
6724
        gen_helper_out_func(ot, cpu_tmp2_i32, cpu_tmp3_i32);
P
pbrook 已提交
6725 6726 6727 6728
        if (use_icount) {
            gen_io_end();
            gen_jmp(s, s->pc - s->cs_base);
        }
B
bellard 已提交
6729 6730 6731 6732 6733
        break;

        /************************/
        /* control */
    case 0xc2: /* ret im */
6734
        val = cpu_ldsw_code(env, s->pc);
B
bellard 已提交
6735 6736
        s->pc += 2;
        gen_pop_T0(s);
6737 6738
        if (CODE64(s) && s->dflag)
            s->dflag = 2;
B
bellard 已提交
6739 6740 6741 6742 6743 6744 6745 6746 6747 6748 6749 6750 6751 6752 6753
        gen_stack_update(s, val + (2 << s->dflag));
        if (s->dflag == 0)
            gen_op_andl_T0_ffff();
        gen_op_jmp_T0();
        gen_eob(s);
        break;
    case 0xc3: /* ret */
        gen_pop_T0(s);
        gen_pop_update(s);
        if (s->dflag == 0)
            gen_op_andl_T0_ffff();
        gen_op_jmp_T0();
        gen_eob(s);
        break;
    case 0xca: /* lret im */
6754
        val = cpu_ldsw_code(env, s->pc);
B
bellard 已提交
6755 6756 6757
        s->pc += 2;
    do_lret:
        if (s->pe && !s->vm86) {
6758
            gen_update_cc_op(s);
B
bellard 已提交
6759
            gen_jmp_im(pc_start - s->cs_base);
6760
            gen_helper_lret_protected(cpu_env, tcg_const_i32(s->dflag),
P
pbrook 已提交
6761
                                      tcg_const_i32(val));
B
bellard 已提交
6762 6763 6764
        } else {
            gen_stack_A0(s);
            /* pop offset */
B
bellard 已提交
6765
            gen_op_ld_T0_A0(1 + s->dflag + s->mem_index);
B
bellard 已提交
6766 6767 6768 6769 6770 6771 6772
            if (s->dflag == 0)
                gen_op_andl_T0_ffff();
            /* NOTE: keeping EIP updated is not a problem in case of
               exception */
            gen_op_jmp_T0();
            /* pop selector */
            gen_op_addl_A0_im(2 << s->dflag);
B
bellard 已提交
6773
            gen_op_ld_T0_A0(1 + s->dflag + s->mem_index);
6774
            gen_op_movl_seg_T0_vm(R_CS);
B
bellard 已提交
6775 6776 6777 6778 6779 6780 6781 6782 6783
            /* add stack offset */
            gen_stack_update(s, val + (4 << s->dflag));
        }
        gen_eob(s);
        break;
    case 0xcb: /* lret */
        val = 0;
        goto do_lret;
    case 0xcf: /* iret */
B
bellard 已提交
6784
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_IRET);
B
bellard 已提交
6785 6786
        if (!s->pe) {
            /* real mode */
6787
            gen_helper_iret_real(cpu_env, tcg_const_i32(s->dflag));
6788
            set_cc_op(s, CC_OP_EFLAGS);
6789 6790 6791 6792
        } else if (s->vm86) {
            if (s->iopl != 3) {
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
            } else {
6793
                gen_helper_iret_real(cpu_env, tcg_const_i32(s->dflag));
6794
                set_cc_op(s, CC_OP_EFLAGS);
6795
            }
B
bellard 已提交
6796
        } else {
6797
            gen_update_cc_op(s);
B
bellard 已提交
6798
            gen_jmp_im(pc_start - s->cs_base);
6799
            gen_helper_iret_protected(cpu_env, tcg_const_i32(s->dflag),
P
pbrook 已提交
6800
                                      tcg_const_i32(s->pc - s->cs_base));
6801
            set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
6802 6803 6804 6805 6806
        }
        gen_eob(s);
        break;
    case 0xe8: /* call im */
        {
B
bellard 已提交
6807
            if (dflag)
6808
                tval = (int32_t)insn_get(env, s, OT_LONG);
B
bellard 已提交
6809
            else
6810
                tval = (int16_t)insn_get(env, s, OT_WORD);
B
bellard 已提交
6811
            next_eip = s->pc - s->cs_base;
B
bellard 已提交
6812
            tval += next_eip;
B
bellard 已提交
6813
            if (s->dflag == 0)
B
bellard 已提交
6814
                tval &= 0xffff;
6815 6816
            else if(!CODE64(s))
                tval &= 0xffffffff;
B
bellard 已提交
6817
            gen_movtl_T0_im(next_eip);
B
bellard 已提交
6818
            gen_push_T0(s);
B
bellard 已提交
6819
            gen_jmp(s, tval);
B
bellard 已提交
6820 6821 6822 6823 6824
        }
        break;
    case 0x9a: /* lcall im */
        {
            unsigned int selector, offset;
6825

B
bellard 已提交
6826 6827
            if (CODE64(s))
                goto illegal_op;
B
bellard 已提交
6828
            ot = dflag ? OT_LONG : OT_WORD;
6829 6830
            offset = insn_get(env, s, ot);
            selector = insn_get(env, s, OT_WORD);
6831

B
bellard 已提交
6832
            gen_op_movl_T0_im(selector);
B
bellard 已提交
6833
            gen_op_movl_T1_imu(offset);
B
bellard 已提交
6834 6835
        }
        goto do_lcall;
B
bellard 已提交
6836
    case 0xe9: /* jmp im */
B
bellard 已提交
6837
        if (dflag)
6838
            tval = (int32_t)insn_get(env, s, OT_LONG);
B
bellard 已提交
6839
        else
6840
            tval = (int16_t)insn_get(env, s, OT_WORD);
B
bellard 已提交
6841
        tval += s->pc - s->cs_base;
B
bellard 已提交
6842
        if (s->dflag == 0)
B
bellard 已提交
6843
            tval &= 0xffff;
6844 6845
        else if(!CODE64(s))
            tval &= 0xffffffff;
B
bellard 已提交
6846
        gen_jmp(s, tval);
B
bellard 已提交
6847 6848 6849 6850 6851
        break;
    case 0xea: /* ljmp im */
        {
            unsigned int selector, offset;

B
bellard 已提交
6852 6853
            if (CODE64(s))
                goto illegal_op;
B
bellard 已提交
6854
            ot = dflag ? OT_LONG : OT_WORD;
6855 6856
            offset = insn_get(env, s, ot);
            selector = insn_get(env, s, OT_WORD);
6857

B
bellard 已提交
6858
            gen_op_movl_T0_im(selector);
B
bellard 已提交
6859
            gen_op_movl_T1_imu(offset);
B
bellard 已提交
6860 6861 6862
        }
        goto do_ljmp;
    case 0xeb: /* jmp Jb */
6863
        tval = (int8_t)insn_get(env, s, OT_BYTE);
B
bellard 已提交
6864
        tval += s->pc - s->cs_base;
B
bellard 已提交
6865
        if (s->dflag == 0)
B
bellard 已提交
6866 6867
            tval &= 0xffff;
        gen_jmp(s, tval);
B
bellard 已提交
6868 6869
        break;
    case 0x70 ... 0x7f: /* jcc Jb */
6870
        tval = (int8_t)insn_get(env, s, OT_BYTE);
B
bellard 已提交
6871 6872 6873
        goto do_jcc;
    case 0x180 ... 0x18f: /* jcc Jv */
        if (dflag) {
6874
            tval = (int32_t)insn_get(env, s, OT_LONG);
B
bellard 已提交
6875
        } else {
6876
            tval = (int16_t)insn_get(env, s, OT_WORD);
B
bellard 已提交
6877 6878 6879
        }
    do_jcc:
        next_eip = s->pc - s->cs_base;
B
bellard 已提交
6880
        tval += next_eip;
B
bellard 已提交
6881
        if (s->dflag == 0)
B
bellard 已提交
6882 6883
            tval &= 0xffff;
        gen_jcc(s, b, tval, next_eip);
B
bellard 已提交
6884 6885 6886
        break;

    case 0x190 ... 0x19f: /* setcc Gv */
6887
        modrm = cpu_ldub_code(env, s->pc++);
6888
        gen_setcc1(s, b, cpu_T[0]);
6889
        gen_ldst_modrm(env, s, modrm, OT_BYTE, OR_TMP0, 1);
B
bellard 已提交
6890 6891
        break;
    case 0x140 ... 0x14f: /* cmov Gv, Ev */
6892 6893 6894 6895
        ot = dflag + OT_WORD;
        modrm = cpu_ldub_code(env, s->pc++);
        reg = ((modrm >> 3) & 7) | rex_r;
        gen_cmovcc1(env, s, ot, b, modrm, reg);
B
bellard 已提交
6896
        break;
6897

B
bellard 已提交
6898 6899 6900
        /************************/
        /* flags */
    case 0x9c: /* pushf */
B
bellard 已提交
6901
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_PUSHF);
B
bellard 已提交
6902 6903 6904
        if (s->vm86 && s->iopl != 3) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
6905
            gen_update_cc_op(s);
6906
            gen_helper_read_eflags(cpu_T[0], cpu_env);
B
bellard 已提交
6907 6908 6909 6910
            gen_push_T0(s);
        }
        break;
    case 0x9d: /* popf */
B
bellard 已提交
6911
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_POPF);
B
bellard 已提交
6912 6913 6914 6915 6916 6917
        if (s->vm86 && s->iopl != 3) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
            gen_pop_T0(s);
            if (s->cpl == 0) {
                if (s->dflag) {
6918 6919 6920 6921 6922
                    gen_helper_write_eflags(cpu_env, cpu_T[0],
                                            tcg_const_i32((TF_MASK | AC_MASK |
                                                           ID_MASK | NT_MASK |
                                                           IF_MASK |
                                                           IOPL_MASK)));
B
bellard 已提交
6923
                } else {
6924 6925 6926 6927 6928
                    gen_helper_write_eflags(cpu_env, cpu_T[0],
                                            tcg_const_i32((TF_MASK | AC_MASK |
                                                           ID_MASK | NT_MASK |
                                                           IF_MASK | IOPL_MASK)
                                                          & 0xffff));
B
bellard 已提交
6929 6930
                }
            } else {
B
bellard 已提交
6931 6932
                if (s->cpl <= s->iopl) {
                    if (s->dflag) {
6933 6934 6935 6936 6937 6938
                        gen_helper_write_eflags(cpu_env, cpu_T[0],
                                                tcg_const_i32((TF_MASK |
                                                               AC_MASK |
                                                               ID_MASK |
                                                               NT_MASK |
                                                               IF_MASK)));
B
bellard 已提交
6939
                    } else {
6940 6941 6942 6943 6944 6945 6946
                        gen_helper_write_eflags(cpu_env, cpu_T[0],
                                                tcg_const_i32((TF_MASK |
                                                               AC_MASK |
                                                               ID_MASK |
                                                               NT_MASK |
                                                               IF_MASK)
                                                              & 0xffff));
B
bellard 已提交
6947
                    }
B
bellard 已提交
6948
                } else {
B
bellard 已提交
6949
                    if (s->dflag) {
6950 6951 6952
                        gen_helper_write_eflags(cpu_env, cpu_T[0],
                                           tcg_const_i32((TF_MASK | AC_MASK |
                                                          ID_MASK | NT_MASK)));
B
bellard 已提交
6953
                    } else {
6954 6955 6956 6957
                        gen_helper_write_eflags(cpu_env, cpu_T[0],
                                           tcg_const_i32((TF_MASK | AC_MASK |
                                                          ID_MASK | NT_MASK)
                                                         & 0xffff));
B
bellard 已提交
6958
                    }
B
bellard 已提交
6959 6960 6961
                }
            }
            gen_pop_update(s);
6962
            set_cc_op(s, CC_OP_EFLAGS);
H
H. Peter Anvin 已提交
6963
            /* abort translation because TF/AC flag may change */
B
bellard 已提交
6964
            gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
6965 6966 6967 6968
            gen_eob(s);
        }
        break;
    case 0x9e: /* sahf */
B
bellard 已提交
6969
        if (CODE64(s) && !(s->cpuid_ext3_features & CPUID_EXT3_LAHF_LM))
B
bellard 已提交
6970
            goto illegal_op;
B
bellard 已提交
6971
        gen_op_mov_TN_reg(OT_BYTE, 0, R_AH);
6972
        gen_compute_eflags(s);
6973 6974 6975
        tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, CC_O);
        tcg_gen_andi_tl(cpu_T[0], cpu_T[0], CC_S | CC_Z | CC_A | CC_P | CC_C);
        tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, cpu_T[0]);
B
bellard 已提交
6976 6977
        break;
    case 0x9f: /* lahf */
B
bellard 已提交
6978
        if (CODE64(s) && !(s->cpuid_ext3_features & CPUID_EXT3_LAHF_LM))
B
bellard 已提交
6979
            goto illegal_op;
6980
        gen_compute_eflags(s);
6981
        /* Note: gen_compute_eflags() only gives the condition codes */
6982
        tcg_gen_ori_tl(cpu_T[0], cpu_cc_src, 0x02);
B
bellard 已提交
6983
        gen_op_mov_reg_T0(OT_BYTE, R_AH);
B
bellard 已提交
6984 6985
        break;
    case 0xf5: /* cmc */
6986
        gen_compute_eflags(s);
6987
        tcg_gen_xori_tl(cpu_cc_src, cpu_cc_src, CC_C);
B
bellard 已提交
6988 6989
        break;
    case 0xf8: /* clc */
6990
        gen_compute_eflags(s);
6991
        tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~CC_C);
B
bellard 已提交
6992 6993
        break;
    case 0xf9: /* stc */
6994
        gen_compute_eflags(s);
6995
        tcg_gen_ori_tl(cpu_cc_src, cpu_cc_src, CC_C);
B
bellard 已提交
6996 6997
        break;
    case 0xfc: /* cld */
6998
        tcg_gen_movi_i32(cpu_tmp2_i32, 1);
6999
        tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, offsetof(CPUX86State, df));
B
bellard 已提交
7000 7001
        break;
    case 0xfd: /* std */
7002
        tcg_gen_movi_i32(cpu_tmp2_i32, -1);
7003
        tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, offsetof(CPUX86State, df));
B
bellard 已提交
7004 7005 7006 7007 7008
        break;

        /************************/
        /* bit operations */
    case 0x1ba: /* bt/bts/btr/btc Gv, im */
B
bellard 已提交
7009
        ot = dflag + OT_WORD;
7010
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
7011
        op = (modrm >> 3) & 7;
B
bellard 已提交
7012
        mod = (modrm >> 6) & 3;
B
bellard 已提交
7013
        rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
7014
        if (mod != 3) {
B
bellard 已提交
7015
            s->rip_offset = 1;
7016
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
7017
            gen_op_ld_T0_A0(ot + s->mem_index);
B
bellard 已提交
7018
        } else {
B
bellard 已提交
7019
            gen_op_mov_TN_reg(ot, 0, rm);
B
bellard 已提交
7020 7021
        }
        /* load shift */
7022
        val = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
7023 7024 7025 7026
        gen_op_movl_T1_im(val);
        if (op < 4)
            goto illegal_op;
        op -= 4;
B
bellard 已提交
7027
        goto bt_op;
B
bellard 已提交
7028 7029 7030 7031 7032 7033 7034 7035 7036 7037 7038 7039
    case 0x1a3: /* bt Gv, Ev */
        op = 0;
        goto do_btx;
    case 0x1ab: /* bts */
        op = 1;
        goto do_btx;
    case 0x1b3: /* btr */
        op = 2;
        goto do_btx;
    case 0x1bb: /* btc */
        op = 3;
    do_btx:
B
bellard 已提交
7040
        ot = dflag + OT_WORD;
7041
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
7042
        reg = ((modrm >> 3) & 7) | rex_r;
B
bellard 已提交
7043
        mod = (modrm >> 6) & 3;
B
bellard 已提交
7044
        rm = (modrm & 7) | REX_B(s);
B
bellard 已提交
7045
        gen_op_mov_TN_reg(OT_LONG, 1, reg);
B
bellard 已提交
7046
        if (mod != 3) {
7047
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
7048
            /* specific case: we need to add a displacement */
B
bellard 已提交
7049 7050 7051 7052
            gen_exts(ot, cpu_T[1]);
            tcg_gen_sari_tl(cpu_tmp0, cpu_T[1], 3 + ot);
            tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, ot);
            tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
B
bellard 已提交
7053
            gen_op_ld_T0_A0(ot + s->mem_index);
B
bellard 已提交
7054
        } else {
B
bellard 已提交
7055
            gen_op_mov_TN_reg(ot, 0, rm);
B
bellard 已提交
7056
        }
B
bellard 已提交
7057 7058 7059 7060 7061 7062 7063 7064 7065 7066 7067 7068 7069 7070 7071 7072 7073 7074 7075 7076 7077 7078 7079 7080 7081 7082 7083 7084
    bt_op:
        tcg_gen_andi_tl(cpu_T[1], cpu_T[1], (1 << (3 + ot)) - 1);
        switch(op) {
        case 0:
            tcg_gen_shr_tl(cpu_cc_src, cpu_T[0], cpu_T[1]);
            tcg_gen_movi_tl(cpu_cc_dst, 0);
            break;
        case 1:
            tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]);
            tcg_gen_movi_tl(cpu_tmp0, 1);
            tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]);
            tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
            break;
        case 2:
            tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]);
            tcg_gen_movi_tl(cpu_tmp0, 1);
            tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]);
            tcg_gen_not_tl(cpu_tmp0, cpu_tmp0);
            tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
            break;
        default:
        case 3:
            tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]);
            tcg_gen_movi_tl(cpu_tmp0, 1);
            tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]);
            tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
            break;
        }
7085
        set_cc_op(s, CC_OP_SARB + ot);
B
bellard 已提交
7086 7087
        if (op != 0) {
            if (mod != 3)
B
bellard 已提交
7088
                gen_op_st_T0_A0(ot + s->mem_index);
B
bellard 已提交
7089
            else
B
bellard 已提交
7090
                gen_op_mov_reg_T0(ot, rm);
B
bellard 已提交
7091 7092
            tcg_gen_mov_tl(cpu_cc_src, cpu_tmp4);
            tcg_gen_movi_tl(cpu_cc_dst, 0);
B
bellard 已提交
7093 7094
        }
        break;
7095 7096 7097 7098 7099 7100 7101 7102 7103 7104 7105 7106 7107 7108 7109 7110 7111 7112 7113 7114
    case 0x1bc: /* bsf / tzcnt */
    case 0x1bd: /* bsr / lzcnt */
        ot = dflag + OT_WORD;
        modrm = cpu_ldub_code(env, s->pc++);
        reg = ((modrm >> 3) & 7) | rex_r;
        gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
        gen_extu(ot, cpu_T[0]);

        /* Note that lzcnt and tzcnt are in different extensions.  */
        if ((prefixes & PREFIX_REPZ)
            && (b & 1
                ? s->cpuid_ext3_features & CPUID_EXT3_ABM
                : s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_BMI1)) {
            int size = 8 << ot;
            tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
            if (b & 1) {
                /* For lzcnt, reduce the target_ulong result by the
                   number of zeros that we expect to find at the top.  */
                gen_helper_clz(cpu_T[0], cpu_T[0]);
                tcg_gen_subi_tl(cpu_T[0], cpu_T[0], TARGET_LONG_BITS - size);
B
bellard 已提交
7115
            } else {
7116 7117 7118 7119 7120
                /* For tzcnt, a zero input must return the operand size:
                   force all bits outside the operand size to 1.  */
                target_ulong mask = (target_ulong)-2 << (size - 1);
                tcg_gen_ori_tl(cpu_T[0], cpu_T[0], mask);
                gen_helper_ctz(cpu_T[0], cpu_T[0]);
B
bellard 已提交
7121
            }
7122 7123 7124 7125 7126 7127 7128 7129 7130 7131 7132 7133 7134 7135 7136 7137 7138 7139 7140 7141 7142 7143 7144
            /* For lzcnt/tzcnt, C and Z bits are defined and are
               related to the result.  */
            gen_op_update1_cc();
            set_cc_op(s, CC_OP_BMILGB + ot);
        } else {
            /* For bsr/bsf, only the Z bit is defined and it is related
               to the input and not the result.  */
            tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
            set_cc_op(s, CC_OP_LOGICB + ot);
            if (b & 1) {
                /* For bsr, return the bit index of the first 1 bit,
                   not the count of leading zeros.  */
                gen_helper_clz(cpu_T[0], cpu_T[0]);
                tcg_gen_xori_tl(cpu_T[0], cpu_T[0], TARGET_LONG_BITS - 1);
            } else {
                gen_helper_ctz(cpu_T[0], cpu_T[0]);
            }
            /* ??? The manual says that the output is undefined when the
               input is zero, but real hardware leaves it unchanged, and
               real programs appear to depend on that.  */
            tcg_gen_movi_tl(cpu_tmp0, 0);
            tcg_gen_movcond_tl(TCG_COND_EQ, cpu_T[0], cpu_cc_dst, cpu_tmp0,
                               cpu_regs[reg], cpu_T[0]);
B
bellard 已提交
7145
        }
7146
        gen_op_mov_reg_T0(ot, reg);
B
bellard 已提交
7147 7148 7149 7150
        break;
        /************************/
        /* bcd */
    case 0x27: /* daa */
B
bellard 已提交
7151 7152
        if (CODE64(s))
            goto illegal_op;
7153
        gen_update_cc_op(s);
7154
        gen_helper_daa(cpu_env);
7155
        set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
7156 7157
        break;
    case 0x2f: /* das */
B
bellard 已提交
7158 7159
        if (CODE64(s))
            goto illegal_op;
7160
        gen_update_cc_op(s);
7161
        gen_helper_das(cpu_env);
7162
        set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
7163 7164
        break;
    case 0x37: /* aaa */
B
bellard 已提交
7165 7166
        if (CODE64(s))
            goto illegal_op;
7167
        gen_update_cc_op(s);
7168
        gen_helper_aaa(cpu_env);
7169
        set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
7170 7171
        break;
    case 0x3f: /* aas */
B
bellard 已提交
7172 7173
        if (CODE64(s))
            goto illegal_op;
7174
        gen_update_cc_op(s);
7175
        gen_helper_aas(cpu_env);
7176
        set_cc_op(s, CC_OP_EFLAGS);
B
bellard 已提交
7177 7178
        break;
    case 0xd4: /* aam */
B
bellard 已提交
7179 7180
        if (CODE64(s))
            goto illegal_op;
7181
        val = cpu_ldub_code(env, s->pc++);
7182 7183 7184
        if (val == 0) {
            gen_exception(s, EXCP00_DIVZ, pc_start - s->cs_base);
        } else {
7185
            gen_helper_aam(cpu_env, tcg_const_i32(val));
7186
            set_cc_op(s, CC_OP_LOGICB);
7187
        }
B
bellard 已提交
7188 7189
        break;
    case 0xd5: /* aad */
B
bellard 已提交
7190 7191
        if (CODE64(s))
            goto illegal_op;
7192
        val = cpu_ldub_code(env, s->pc++);
7193
        gen_helper_aad(cpu_env, tcg_const_i32(val));
7194
        set_cc_op(s, CC_OP_LOGICB);
B
bellard 已提交
7195 7196 7197 7198
        break;
        /************************/
        /* misc */
    case 0x90: /* nop */
7199
        /* XXX: correct lock test for all insn */
R
Richard Henderson 已提交
7200
        if (prefixes & PREFIX_LOCK) {
7201
            goto illegal_op;
R
Richard Henderson 已提交
7202 7203 7204 7205 7206
        }
        /* If REX_B is set, then this is xchg eax, r8d, not a nop.  */
        if (REX_B(s)) {
            goto do_xchg_reg_eax;
        }
T
ths 已提交
7207 7208 7209
        if (prefixes & PREFIX_REPZ) {
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_PAUSE);
        }
B
bellard 已提交
7210 7211
        break;
    case 0x9b: /* fwait */
7212
        if ((s->flags & (HF_MP_MASK | HF_TS_MASK)) ==
B
bellard 已提交
7213 7214
            (HF_MP_MASK | HF_TS_MASK)) {
            gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
B
bellard 已提交
7215
        } else {
7216
            gen_update_cc_op(s);
B
bellard 已提交
7217
            gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
7218
            gen_helper_fwait(cpu_env);
B
bellard 已提交
7219
        }
B
bellard 已提交
7220 7221 7222 7223 7224
        break;
    case 0xcc: /* int3 */
        gen_interrupt(s, EXCP03_INT3, pc_start - s->cs_base, s->pc - s->cs_base);
        break;
    case 0xcd: /* int N */
7225
        val = cpu_ldub_code(env, s->pc++);
7226
        if (s->vm86 && s->iopl != 3) {
7227
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7228 7229 7230
        } else {
            gen_interrupt(s, val, pc_start - s->cs_base, s->pc - s->cs_base);
        }
B
bellard 已提交
7231 7232
        break;
    case 0xce: /* into */
B
bellard 已提交
7233 7234
        if (CODE64(s))
            goto illegal_op;
7235
        gen_update_cc_op(s);
7236
        gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
7237
        gen_helper_into(cpu_env, tcg_const_i32(s->pc - pc_start));
B
bellard 已提交
7238
        break;
A
aurel32 已提交
7239
#ifdef WANT_ICEBP
B
bellard 已提交
7240
    case 0xf1: /* icebp (undocumented, exits to external debugger) */
B
bellard 已提交
7241
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_ICEBP);
7242
#if 1
B
bellard 已提交
7243
        gen_debug(s, pc_start - s->cs_base);
7244 7245
#else
        /* start debug */
7246
        tb_flush(env);
7247
        qemu_set_log(CPU_LOG_INT | CPU_LOG_TB_IN_ASM);
7248
#endif
B
bellard 已提交
7249
        break;
A
aurel32 已提交
7250
#endif
B
bellard 已提交
7251 7252 7253
    case 0xfa: /* cli */
        if (!s->vm86) {
            if (s->cpl <= s->iopl) {
7254
                gen_helper_cli(cpu_env);
B
bellard 已提交
7255 7256 7257 7258 7259
            } else {
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
            }
        } else {
            if (s->iopl == 3) {
7260
                gen_helper_cli(cpu_env);
B
bellard 已提交
7261 7262 7263 7264 7265 7266 7267 7268 7269
            } else {
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
            }
        }
        break;
    case 0xfb: /* sti */
        if (!s->vm86) {
            if (s->cpl <= s->iopl) {
            gen_sti:
7270
                gen_helper_sti(cpu_env);
B
bellard 已提交
7271
                /* interruptions are enabled only the first insn after sti */
7272 7273 7274
                /* If several instructions disable interrupts, only the
                   _first_ does it */
                if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
7275
                    gen_helper_set_inhibit_irq(cpu_env);
B
bellard 已提交
7276
                /* give a chance to handle pending irqs */
B
bellard 已提交
7277
                gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
7278 7279 7280 7281 7282 7283 7284 7285 7286 7287 7288 7289 7290
                gen_eob(s);
            } else {
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
            }
        } else {
            if (s->iopl == 3) {
                goto gen_sti;
            } else {
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
            }
        }
        break;
    case 0x62: /* bound */
B
bellard 已提交
7291 7292
        if (CODE64(s))
            goto illegal_op;
B
bellard 已提交
7293
        ot = dflag ? OT_LONG : OT_WORD;
7294
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
7295 7296 7297 7298
        reg = (modrm >> 3) & 7;
        mod = (modrm >> 6) & 3;
        if (mod == 3)
            goto illegal_op;
B
bellard 已提交
7299
        gen_op_mov_TN_reg(ot, 0, reg);
7300
        gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
7301
        gen_jmp_im(pc_start - s->cs_base);
7302
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
B
Blue Swirl 已提交
7303 7304 7305 7306 7307
        if (ot == OT_WORD) {
            gen_helper_boundw(cpu_env, cpu_A0, cpu_tmp2_i32);
        } else {
            gen_helper_boundl(cpu_env, cpu_A0, cpu_tmp2_i32);
        }
B
bellard 已提交
7308 7309
        break;
    case 0x1c8 ... 0x1cf: /* bswap reg */
B
bellard 已提交
7310 7311 7312
        reg = (b & 7) | REX_B(s);
#ifdef TARGET_X86_64
        if (dflag == 2) {
B
bellard 已提交
7313
            gen_op_mov_TN_reg(OT_QUAD, 0, reg);
A
aurel32 已提交
7314
            tcg_gen_bswap64_i64(cpu_T[0], cpu_T[0]);
B
bellard 已提交
7315
            gen_op_mov_reg_T0(OT_QUAD, reg);
7316
        } else
7317
#endif
B
bellard 已提交
7318 7319
        {
            gen_op_mov_TN_reg(OT_LONG, 0, reg);
7320 7321
            tcg_gen_ext32u_tl(cpu_T[0], cpu_T[0]);
            tcg_gen_bswap32_tl(cpu_T[0], cpu_T[0]);
B
bellard 已提交
7322
            gen_op_mov_reg_T0(OT_LONG, reg);
B
bellard 已提交
7323
        }
B
bellard 已提交
7324 7325
        break;
    case 0xd6: /* salc */
B
bellard 已提交
7326 7327
        if (CODE64(s))
            goto illegal_op;
7328
        gen_compute_eflags_c(s, cpu_T[0]);
7329 7330
        tcg_gen_neg_tl(cpu_T[0], cpu_T[0]);
        gen_op_mov_reg_T0(OT_BYTE, R_EAX);
B
bellard 已提交
7331 7332 7333 7334 7335
        break;
    case 0xe0: /* loopnz */
    case 0xe1: /* loopz */
    case 0xe2: /* loop */
    case 0xe3: /* jecxz */
B
bellard 已提交
7336
        {
7337
            int l1, l2, l3;
B
bellard 已提交
7338

7339
            tval = (int8_t)insn_get(env, s, OT_BYTE);
B
bellard 已提交
7340 7341 7342 7343
            next_eip = s->pc - s->cs_base;
            tval += next_eip;
            if (s->dflag == 0)
                tval &= 0xffff;
7344

B
bellard 已提交
7345 7346
            l1 = gen_new_label();
            l2 = gen_new_label();
7347
            l3 = gen_new_label();
B
bellard 已提交
7348
            b &= 3;
7349 7350 7351 7352 7353
            switch(b) {
            case 0: /* loopnz */
            case 1: /* loopz */
                gen_op_add_reg_im(s->aflag, R_ECX, -1);
                gen_op_jz_ecx(s->aflag, l3);
7354
                gen_jcc1(s, (JCC_Z << 1) | (b ^ 1), l1);
7355 7356 7357 7358 7359 7360 7361 7362 7363
                break;
            case 2: /* loop */
                gen_op_add_reg_im(s->aflag, R_ECX, -1);
                gen_op_jnz_ecx(s->aflag, l1);
                break;
            default:
            case 3: /* jcxz */
                gen_op_jz_ecx(s->aflag, l1);
                break;
B
bellard 已提交
7364 7365
            }

7366
            gen_set_label(l3);
B
bellard 已提交
7367
            gen_jmp_im(next_eip);
7368
            tcg_gen_br(l2);
7369

B
bellard 已提交
7370 7371 7372 7373 7374
            gen_set_label(l1);
            gen_jmp_im(tval);
            gen_set_label(l2);
            gen_eob(s);
        }
B
bellard 已提交
7375 7376 7377 7378 7379 7380
        break;
    case 0x130: /* wrmsr */
    case 0x132: /* rdmsr */
        if (s->cpl != 0) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
7381
            gen_update_cc_op(s);
B
bellard 已提交
7382
            gen_jmp_im(pc_start - s->cs_base);
T
ths 已提交
7383
            if (b & 2) {
B
Blue Swirl 已提交
7384
                gen_helper_rdmsr(cpu_env);
T
ths 已提交
7385
            } else {
B
Blue Swirl 已提交
7386
                gen_helper_wrmsr(cpu_env);
T
ths 已提交
7387
            }
B
bellard 已提交
7388 7389 7390
        }
        break;
    case 0x131: /* rdtsc */
7391
        gen_update_cc_op(s);
B
bellard 已提交
7392
        gen_jmp_im(pc_start - s->cs_base);
P
pbrook 已提交
7393 7394
        if (use_icount)
            gen_io_start();
B
Blue Swirl 已提交
7395
        gen_helper_rdtsc(cpu_env);
P
pbrook 已提交
7396 7397 7398 7399
        if (use_icount) {
            gen_io_end();
            gen_jmp(s, s->pc - s->cs_base);
        }
B
bellard 已提交
7400
        break;
7401
    case 0x133: /* rdpmc */
7402
        gen_update_cc_op(s);
7403
        gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
7404
        gen_helper_rdpmc(cpu_env);
7405
        break;
7406
    case 0x134: /* sysenter */
7407
        /* For Intel SYSENTER is valid on 64-bit */
7408
        if (CODE64(s) && env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1)
B
bellard 已提交
7409
            goto illegal_op;
7410 7411 7412
        if (!s->pe) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
J
Jun Koi 已提交
7413
            gen_update_cc_op(s);
B
bellard 已提交
7414
            gen_jmp_im(pc_start - s->cs_base);
7415
            gen_helper_sysenter(cpu_env);
7416 7417 7418 7419
            gen_eob(s);
        }
        break;
    case 0x135: /* sysexit */
7420
        /* For Intel SYSEXIT is valid on 64-bit */
7421
        if (CODE64(s) && env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1)
B
bellard 已提交
7422
            goto illegal_op;
7423 7424 7425
        if (!s->pe) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
J
Jun Koi 已提交
7426
            gen_update_cc_op(s);
B
bellard 已提交
7427
            gen_jmp_im(pc_start - s->cs_base);
7428
            gen_helper_sysexit(cpu_env, tcg_const_i32(dflag));
7429 7430 7431
            gen_eob(s);
        }
        break;
B
bellard 已提交
7432 7433 7434
#ifdef TARGET_X86_64
    case 0x105: /* syscall */
        /* XXX: is it usable in real mode ? */
J
Jun Koi 已提交
7435
        gen_update_cc_op(s);
B
bellard 已提交
7436
        gen_jmp_im(pc_start - s->cs_base);
7437
        gen_helper_syscall(cpu_env, tcg_const_i32(s->pc - pc_start));
B
bellard 已提交
7438 7439 7440 7441 7442 7443
        gen_eob(s);
        break;
    case 0x107: /* sysret */
        if (!s->pe) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
J
Jun Koi 已提交
7444
            gen_update_cc_op(s);
B
bellard 已提交
7445
            gen_jmp_im(pc_start - s->cs_base);
7446
            gen_helper_sysret(cpu_env, tcg_const_i32(s->dflag));
7447
            /* condition codes are modified only in long mode */
7448 7449 7450
            if (s->lma) {
                set_cc_op(s, CC_OP_EFLAGS);
            }
B
bellard 已提交
7451 7452 7453 7454
            gen_eob(s);
        }
        break;
#endif
B
bellard 已提交
7455
    case 0x1a2: /* cpuid */
7456
        gen_update_cc_op(s);
B
bellard 已提交
7457
        gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
7458
        gen_helper_cpuid(cpu_env);
B
bellard 已提交
7459 7460 7461 7462 7463
        break;
    case 0xf4: /* hlt */
        if (s->cpl != 0) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
7464
            gen_update_cc_op(s);
7465
            gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
7466
            gen_helper_hlt(cpu_env, tcg_const_i32(s->pc - pc_start));
J
Jun Koi 已提交
7467
            s->is_jmp = DISAS_TB_JUMP;
B
bellard 已提交
7468 7469 7470
        }
        break;
    case 0x100:
7471
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
7472 7473 7474 7475
        mod = (modrm >> 6) & 3;
        op = (modrm >> 3) & 7;
        switch(op) {
        case 0: /* sldt */
7476 7477
            if (!s->pe || s->vm86)
                goto illegal_op;
B
bellard 已提交
7478
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_LDTR_READ);
B
bellard 已提交
7479
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,ldt.selector));
B
bellard 已提交
7480 7481 7482
            ot = OT_WORD;
            if (mod == 3)
                ot += s->dflag;
7483
            gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 1);
B
bellard 已提交
7484 7485
            break;
        case 2: /* lldt */
7486 7487
            if (!s->pe || s->vm86)
                goto illegal_op;
B
bellard 已提交
7488 7489 7490
            if (s->cpl != 0) {
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
            } else {
B
bellard 已提交
7491
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_LDTR_WRITE);
7492
                gen_ldst_modrm(env, s, modrm, OT_WORD, OR_TMP0, 0);
B
bellard 已提交
7493
                gen_jmp_im(pc_start - s->cs_base);
7494
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
7495
                gen_helper_lldt(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
7496 7497 7498
            }
            break;
        case 1: /* str */
7499 7500
            if (!s->pe || s->vm86)
                goto illegal_op;
B
bellard 已提交
7501
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_TR_READ);
B
bellard 已提交
7502
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,tr.selector));
B
bellard 已提交
7503 7504 7505
            ot = OT_WORD;
            if (mod == 3)
                ot += s->dflag;
7506
            gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 1);
B
bellard 已提交
7507 7508
            break;
        case 3: /* ltr */
7509 7510
            if (!s->pe || s->vm86)
                goto illegal_op;
B
bellard 已提交
7511 7512 7513
            if (s->cpl != 0) {
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
            } else {
B
bellard 已提交
7514
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_TR_WRITE);
7515
                gen_ldst_modrm(env, s, modrm, OT_WORD, OR_TMP0, 0);
B
bellard 已提交
7516
                gen_jmp_im(pc_start - s->cs_base);
7517
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
7518
                gen_helper_ltr(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
7519 7520 7521 7522
            }
            break;
        case 4: /* verr */
        case 5: /* verw */
7523 7524
            if (!s->pe || s->vm86)
                goto illegal_op;
7525
            gen_ldst_modrm(env, s, modrm, OT_WORD, OR_TMP0, 0);
7526
            gen_update_cc_op(s);
7527 7528 7529 7530 7531
            if (op == 4) {
                gen_helper_verr(cpu_env, cpu_T[0]);
            } else {
                gen_helper_verw(cpu_env, cpu_T[0]);
            }
7532
            set_cc_op(s, CC_OP_EFLAGS);
7533
            break;
B
bellard 已提交
7534 7535 7536 7537 7538
        default:
            goto illegal_op;
        }
        break;
    case 0x101:
7539
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
7540 7541
        mod = (modrm >> 6) & 3;
        op = (modrm >> 3) & 7;
B
bellard 已提交
7542
        rm = modrm & 7;
B
bellard 已提交
7543 7544 7545 7546
        switch(op) {
        case 0: /* sgdt */
            if (mod == 3)
                goto illegal_op;
B
bellard 已提交
7547
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_GDTR_READ);
7548
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
7549
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, gdt.limit));
B
bellard 已提交
7550
            gen_op_st_T0_A0(OT_WORD + s->mem_index);
7551
            gen_add_A0_im(s, 2);
B
bellard 已提交
7552
            tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, gdt.base));
B
bellard 已提交
7553 7554
            if (!s->dflag)
                gen_op_andl_T0_im(0xffffff);
B
bellard 已提交
7555
            gen_op_st_T0_A0(CODE64(s) + OT_LONG + s->mem_index);
B
bellard 已提交
7556
            break;
B
bellard 已提交
7557 7558 7559 7560 7561 7562 7563
        case 1:
            if (mod == 3) {
                switch (rm) {
                case 0: /* monitor */
                    if (!(s->cpuid_ext_features & CPUID_EXT_MONITOR) ||
                        s->cpl != 0)
                        goto illegal_op;
7564
                    gen_update_cc_op(s);
B
bellard 已提交
7565 7566 7567
                    gen_jmp_im(pc_start - s->cs_base);
#ifdef TARGET_X86_64
                    if (s->aflag == 2) {
7568
                        gen_op_movq_A0_reg(R_EAX);
7569
                    } else
B
bellard 已提交
7570 7571
#endif
                    {
7572
                        gen_op_movl_A0_reg(R_EAX);
B
bellard 已提交
7573 7574 7575 7576
                        if (s->aflag == 0)
                            gen_op_andl_A0_ffff();
                    }
                    gen_add_A0_ds_seg(s);
B
Blue Swirl 已提交
7577
                    gen_helper_monitor(cpu_env, cpu_A0);
B
bellard 已提交
7578 7579 7580 7581 7582
                    break;
                case 1: /* mwait */
                    if (!(s->cpuid_ext_features & CPUID_EXT_MONITOR) ||
                        s->cpl != 0)
                        goto illegal_op;
J
Jun Koi 已提交
7583
                    gen_update_cc_op(s);
7584
                    gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
7585
                    gen_helper_mwait(cpu_env, tcg_const_i32(s->pc - pc_start));
B
bellard 已提交
7586 7587
                    gen_eob(s);
                    break;
H
H. Peter Anvin 已提交
7588 7589 7590 7591 7592 7593 7594 7595 7596 7597 7598 7599 7600 7601 7602 7603 7604 7605
                case 2: /* clac */
                    if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_SMAP) ||
                        s->cpl != 0) {
                        goto illegal_op;
                    }
                    gen_helper_clac(cpu_env);
                    gen_jmp_im(s->pc - s->cs_base);
                    gen_eob(s);
                    break;
                case 3: /* stac */
                    if (!(s->cpuid_7_0_ebx_features & CPUID_7_0_EBX_SMAP) ||
                        s->cpl != 0) {
                        goto illegal_op;
                    }
                    gen_helper_stac(cpu_env);
                    gen_jmp_im(s->pc - s->cs_base);
                    gen_eob(s);
                    break;
B
bellard 已提交
7606 7607 7608 7609
                default:
                    goto illegal_op;
                }
            } else { /* sidt */
B
bellard 已提交
7610
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_IDTR_READ);
7611
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
7612
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, idt.limit));
B
bellard 已提交
7613
                gen_op_st_T0_A0(OT_WORD + s->mem_index);
B
bellard 已提交
7614
                gen_add_A0_im(s, 2);
B
bellard 已提交
7615
                tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, idt.base));
B
bellard 已提交
7616 7617
                if (!s->dflag)
                    gen_op_andl_T0_im(0xffffff);
B
bellard 已提交
7618
                gen_op_st_T0_A0(CODE64(s) + OT_LONG + s->mem_index);
B
bellard 已提交
7619 7620
            }
            break;
B
bellard 已提交
7621 7622
        case 2: /* lgdt */
        case 3: /* lidt */
T
ths 已提交
7623
            if (mod == 3) {
7624
                gen_update_cc_op(s);
B
bellard 已提交
7625
                gen_jmp_im(pc_start - s->cs_base);
T
ths 已提交
7626 7627
                switch(rm) {
                case 0: /* VMRUN */
B
bellard 已提交
7628 7629 7630 7631
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
                        goto illegal_op;
                    if (s->cpl != 0) {
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
T
ths 已提交
7632
                        break;
B
bellard 已提交
7633
                    } else {
B
Blue Swirl 已提交
7634
                        gen_helper_vmrun(cpu_env, tcg_const_i32(s->aflag),
P
pbrook 已提交
7635
                                         tcg_const_i32(s->pc - pc_start));
7636
                        tcg_gen_exit_tb(0);
J
Jun Koi 已提交
7637
                        s->is_jmp = DISAS_TB_JUMP;
B
bellard 已提交
7638
                    }
T
ths 已提交
7639 7640
                    break;
                case 1: /* VMMCALL */
B
bellard 已提交
7641 7642
                    if (!(s->flags & HF_SVME_MASK))
                        goto illegal_op;
B
Blue Swirl 已提交
7643
                    gen_helper_vmmcall(cpu_env);
T
ths 已提交
7644 7645
                    break;
                case 2: /* VMLOAD */
B
bellard 已提交
7646 7647 7648 7649 7650 7651
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
                        goto illegal_op;
                    if (s->cpl != 0) {
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
                        break;
                    } else {
B
Blue Swirl 已提交
7652
                        gen_helper_vmload(cpu_env, tcg_const_i32(s->aflag));
B
bellard 已提交
7653
                    }
T
ths 已提交
7654 7655
                    break;
                case 3: /* VMSAVE */
B
bellard 已提交
7656 7657 7658 7659 7660 7661
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
                        goto illegal_op;
                    if (s->cpl != 0) {
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
                        break;
                    } else {
B
Blue Swirl 已提交
7662
                        gen_helper_vmsave(cpu_env, tcg_const_i32(s->aflag));
B
bellard 已提交
7663
                    }
T
ths 已提交
7664 7665
                    break;
                case 4: /* STGI */
B
bellard 已提交
7666 7667 7668 7669 7670 7671 7672 7673
                    if ((!(s->flags & HF_SVME_MASK) &&
                         !(s->cpuid_ext3_features & CPUID_EXT3_SKINIT)) || 
                        !s->pe)
                        goto illegal_op;
                    if (s->cpl != 0) {
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
                        break;
                    } else {
B
Blue Swirl 已提交
7674
                        gen_helper_stgi(cpu_env);
B
bellard 已提交
7675
                    }
T
ths 已提交
7676 7677
                    break;
                case 5: /* CLGI */
B
bellard 已提交
7678 7679 7680 7681 7682 7683
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
                        goto illegal_op;
                    if (s->cpl != 0) {
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
                        break;
                    } else {
B
Blue Swirl 已提交
7684
                        gen_helper_clgi(cpu_env);
B
bellard 已提交
7685
                    }
T
ths 已提交
7686 7687
                    break;
                case 6: /* SKINIT */
B
bellard 已提交
7688 7689 7690 7691
                    if ((!(s->flags & HF_SVME_MASK) && 
                         !(s->cpuid_ext3_features & CPUID_EXT3_SKINIT)) || 
                        !s->pe)
                        goto illegal_op;
B
Blue Swirl 已提交
7692
                    gen_helper_skinit(cpu_env);
T
ths 已提交
7693 7694
                    break;
                case 7: /* INVLPGA */
B
bellard 已提交
7695 7696 7697 7698 7699 7700
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
                        goto illegal_op;
                    if (s->cpl != 0) {
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
                        break;
                    } else {
B
Blue Swirl 已提交
7701
                        gen_helper_invlpga(cpu_env, tcg_const_i32(s->aflag));
B
bellard 已提交
7702
                    }
T
ths 已提交
7703 7704 7705 7706 7707
                    break;
                default:
                    goto illegal_op;
                }
            } else if (s->cpl != 0) {
B
bellard 已提交
7708 7709
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
            } else {
B
bellard 已提交
7710 7711
                gen_svm_check_intercept(s, pc_start,
                                        op==2 ? SVM_EXIT_GDTR_WRITE : SVM_EXIT_IDTR_WRITE);
7712
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
7713
                gen_op_ld_T1_A0(OT_WORD + s->mem_index);
7714
                gen_add_A0_im(s, 2);
B
bellard 已提交
7715
                gen_op_ld_T0_A0(CODE64(s) + OT_LONG + s->mem_index);
B
bellard 已提交
7716 7717 7718
                if (!s->dflag)
                    gen_op_andl_T0_im(0xffffff);
                if (op == 2) {
B
bellard 已提交
7719 7720
                    tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,gdt.base));
                    tcg_gen_st32_tl(cpu_T[1], cpu_env, offsetof(CPUX86State,gdt.limit));
B
bellard 已提交
7721
                } else {
B
bellard 已提交
7722 7723
                    tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,idt.base));
                    tcg_gen_st32_tl(cpu_T[1], cpu_env, offsetof(CPUX86State,idt.limit));
B
bellard 已提交
7724 7725 7726 7727
                }
            }
            break;
        case 4: /* smsw */
B
bellard 已提交
7728
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_READ_CR0);
7729
#if defined TARGET_X86_64 && defined HOST_WORDS_BIGENDIAN
7730 7731
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,cr[0]) + 4);
#else
B
bellard 已提交
7732
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,cr[0]));
7733
#endif
7734
            gen_ldst_modrm(env, s, modrm, OT_WORD, OR_TMP0, 1);
B
bellard 已提交
7735 7736 7737 7738 7739
            break;
        case 6: /* lmsw */
            if (s->cpl != 0) {
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
            } else {
B
bellard 已提交
7740
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_CR0);
7741
                gen_ldst_modrm(env, s, modrm, OT_WORD, OR_TMP0, 0);
B
Blue Swirl 已提交
7742
                gen_helper_lmsw(cpu_env, cpu_T[0]);
B
bellard 已提交
7743
                gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
7744
                gen_eob(s);
B
bellard 已提交
7745 7746
            }
            break;
A
Andre Przywara 已提交
7747 7748 7749 7750 7751
        case 7:
            if (mod != 3) { /* invlpg */
                if (s->cpl != 0) {
                    gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
                } else {
7752
                    gen_update_cc_op(s);
A
Andre Przywara 已提交
7753
                    gen_jmp_im(pc_start - s->cs_base);
7754
                    gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
Blue Swirl 已提交
7755
                    gen_helper_invlpg(cpu_env, cpu_A0);
A
Andre Przywara 已提交
7756 7757 7758
                    gen_jmp_im(s->pc - s->cs_base);
                    gen_eob(s);
                }
B
bellard 已提交
7759
            } else {
A
Andre Przywara 已提交
7760 7761
                switch (rm) {
                case 0: /* swapgs */
B
bellard 已提交
7762
#ifdef TARGET_X86_64
A
Andre Przywara 已提交
7763 7764 7765 7766 7767 7768 7769 7770 7771 7772 7773 7774 7775
                    if (CODE64(s)) {
                        if (s->cpl != 0) {
                            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
                        } else {
                            tcg_gen_ld_tl(cpu_T[0], cpu_env,
                                offsetof(CPUX86State,segs[R_GS].base));
                            tcg_gen_ld_tl(cpu_T[1], cpu_env,
                                offsetof(CPUX86State,kernelgsbase));
                            tcg_gen_st_tl(cpu_T[1], cpu_env,
                                offsetof(CPUX86State,segs[R_GS].base));
                            tcg_gen_st_tl(cpu_T[0], cpu_env,
                                offsetof(CPUX86State,kernelgsbase));
                        }
7776
                    } else
B
bellard 已提交
7777 7778 7779 7780
#endif
                    {
                        goto illegal_op;
                    }
A
Andre Przywara 已提交
7781 7782 7783 7784
                    break;
                case 1: /* rdtscp */
                    if (!(s->cpuid_ext2_features & CPUID_EXT2_RDTSCP))
                        goto illegal_op;
7785
                    gen_update_cc_op(s);
B
bellard 已提交
7786
                    gen_jmp_im(pc_start - s->cs_base);
A
Andre Przywara 已提交
7787 7788
                    if (use_icount)
                        gen_io_start();
B
Blue Swirl 已提交
7789
                    gen_helper_rdtscp(cpu_env);
A
Andre Przywara 已提交
7790 7791 7792 7793 7794 7795 7796
                    if (use_icount) {
                        gen_io_end();
                        gen_jmp(s, s->pc - s->cs_base);
                    }
                    break;
                default:
                    goto illegal_op;
B
bellard 已提交
7797
                }
B
bellard 已提交
7798 7799 7800 7801 7802 7803
            }
            break;
        default:
            goto illegal_op;
        }
        break;
7804 7805 7806 7807 7808
    case 0x108: /* invd */
    case 0x109: /* wbinvd */
        if (s->cpl != 0) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
B
bellard 已提交
7809
            gen_svm_check_intercept(s, pc_start, (b & 2) ? SVM_EXIT_INVD : SVM_EXIT_WBINVD);
7810 7811 7812
            /* nothing to do */
        }
        break;
B
bellard 已提交
7813 7814 7815 7816 7817 7818 7819
    case 0x63: /* arpl or movslS (x86_64) */
#ifdef TARGET_X86_64
        if (CODE64(s)) {
            int d_ot;
            /* d_ot is the size of destination */
            d_ot = dflag + OT_WORD;

7820
            modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
7821 7822 7823
            reg = ((modrm >> 3) & 7) | rex_r;
            mod = (modrm >> 6) & 3;
            rm = (modrm & 7) | REX_B(s);
7824

B
bellard 已提交
7825
            if (mod == 3) {
B
bellard 已提交
7826
                gen_op_mov_TN_reg(OT_LONG, 0, rm);
B
bellard 已提交
7827 7828
                /* sign extend */
                if (d_ot == OT_QUAD)
B
bellard 已提交
7829
                    tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
B
bellard 已提交
7830
                gen_op_mov_reg_T0(d_ot, reg);
B
bellard 已提交
7831
            } else {
7832
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
7833
                if (d_ot == OT_QUAD) {
B
bellard 已提交
7834
                    gen_op_lds_T0_A0(OT_LONG + s->mem_index);
B
bellard 已提交
7835
                } else {
B
bellard 已提交
7836
                    gen_op_ld_T0_A0(OT_LONG + s->mem_index);
B
bellard 已提交
7837
                }
B
bellard 已提交
7838
                gen_op_mov_reg_T0(d_ot, reg);
B
bellard 已提交
7839
            }
7840
        } else
B
bellard 已提交
7841 7842
#endif
        {
7843
            int label1;
L
Laurent Desnogues 已提交
7844
            TCGv t0, t1, t2, a0;
7845

B
bellard 已提交
7846 7847
            if (!s->pe || s->vm86)
                goto illegal_op;
P
pbrook 已提交
7848 7849 7850
            t0 = tcg_temp_local_new();
            t1 = tcg_temp_local_new();
            t2 = tcg_temp_local_new();
7851
            ot = OT_WORD;
7852
            modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
7853 7854 7855 7856
            reg = (modrm >> 3) & 7;
            mod = (modrm >> 6) & 3;
            rm = modrm & 7;
            if (mod != 3) {
7857
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
7858
                gen_op_ld_v(ot + s->mem_index, t0, cpu_A0);
L
Laurent Desnogues 已提交
7859 7860
                a0 = tcg_temp_local_new();
                tcg_gen_mov_tl(a0, cpu_A0);
B
bellard 已提交
7861
            } else {
7862
                gen_op_mov_v_reg(ot, t0, rm);
L
Laurent Desnogues 已提交
7863
                TCGV_UNUSED(a0);
B
bellard 已提交
7864
            }
7865 7866 7867 7868
            gen_op_mov_v_reg(ot, t1, reg);
            tcg_gen_andi_tl(cpu_tmp0, t0, 3);
            tcg_gen_andi_tl(t1, t1, 3);
            tcg_gen_movi_tl(t2, 0);
7869
            label1 = gen_new_label();
7870 7871 7872 7873
            tcg_gen_brcond_tl(TCG_COND_GE, cpu_tmp0, t1, label1);
            tcg_gen_andi_tl(t0, t0, ~3);
            tcg_gen_or_tl(t0, t0, t1);
            tcg_gen_movi_tl(t2, CC_Z);
7874
            gen_set_label(label1);
B
bellard 已提交
7875
            if (mod != 3) {
L
Laurent Desnogues 已提交
7876 7877 7878
                gen_op_st_v(ot + s->mem_index, t0, a0);
                tcg_temp_free(a0);
           } else {
7879
                gen_op_mov_reg_v(ot, rm, t0);
B
bellard 已提交
7880
            }
7881
            gen_compute_eflags(s);
7882
            tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~CC_Z);
7883 7884 7885 7886
            tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t2);
            tcg_temp_free(t0);
            tcg_temp_free(t1);
            tcg_temp_free(t2);
7887 7888
        }
        break;
B
bellard 已提交
7889 7890
    case 0x102: /* lar */
    case 0x103: /* lsl */
7891 7892
        {
            int label1;
7893
            TCGv t0;
7894 7895 7896
            if (!s->pe || s->vm86)
                goto illegal_op;
            ot = dflag ? OT_LONG : OT_WORD;
7897
            modrm = cpu_ldub_code(env, s->pc++);
7898
            reg = ((modrm >> 3) & 7) | rex_r;
7899
            gen_ldst_modrm(env, s, modrm, OT_WORD, OR_TMP0, 0);
P
pbrook 已提交
7900
            t0 = tcg_temp_local_new();
7901
            gen_update_cc_op(s);
7902 7903 7904 7905 7906
            if (b == 0x102) {
                gen_helper_lar(t0, cpu_env, cpu_T[0]);
            } else {
                gen_helper_lsl(t0, cpu_env, cpu_T[0]);
            }
7907 7908
            tcg_gen_andi_tl(cpu_tmp0, cpu_cc_src, CC_Z);
            label1 = gen_new_label();
P
pbrook 已提交
7909
            tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_tmp0, 0, label1);
7910
            gen_op_mov_reg_v(ot, reg, t0);
7911
            gen_set_label(label1);
7912
            set_cc_op(s, CC_OP_EFLAGS);
7913
            tcg_temp_free(t0);
7914
        }
B
bellard 已提交
7915 7916
        break;
    case 0x118:
7917
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
7918 7919 7920 7921 7922 7923 7924 7925 7926
        mod = (modrm >> 6) & 3;
        op = (modrm >> 3) & 7;
        switch(op) {
        case 0: /* prefetchnta */
        case 1: /* prefetchnt0 */
        case 2: /* prefetchnt0 */
        case 3: /* prefetchnt0 */
            if (mod == 3)
                goto illegal_op;
7927
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
7928 7929
            /* nothing more to do */
            break;
B
bellard 已提交
7930
        default: /* nop (multi byte) */
7931
            gen_nop_modrm(env, s, modrm);
B
bellard 已提交
7932
            break;
B
bellard 已提交
7933 7934
        }
        break;
B
bellard 已提交
7935
    case 0x119 ... 0x11f: /* nop (multi byte) */
7936 7937
        modrm = cpu_ldub_code(env, s->pc++);
        gen_nop_modrm(env, s, modrm);
B
bellard 已提交
7938
        break;
B
bellard 已提交
7939 7940 7941 7942 7943
    case 0x120: /* mov reg, crN */
    case 0x122: /* mov crN, reg */
        if (s->cpl != 0) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
7944
            modrm = cpu_ldub_code(env, s->pc++);
7945 7946 7947 7948 7949
            /* Ignore the mod bits (assume (modrm&0xc0)==0xc0).
             * AMD documentation (24594.pdf) and testing of
             * intel 386 and 486 processors all show that the mod bits
             * are assumed to be 1's, regardless of actual values.
             */
B
bellard 已提交
7950 7951 7952 7953 7954 7955
            rm = (modrm & 7) | REX_B(s);
            reg = ((modrm >> 3) & 7) | rex_r;
            if (CODE64(s))
                ot = OT_QUAD;
            else
                ot = OT_LONG;
7956 7957 7958 7959
            if ((prefixes & PREFIX_LOCK) && (reg == 0) &&
                (s->cpuid_ext3_features & CPUID_EXT3_CR8LEG)) {
                reg = 8;
            }
B
bellard 已提交
7960 7961 7962 7963 7964
            switch(reg) {
            case 0:
            case 2:
            case 3:
            case 4:
B
bellard 已提交
7965
            case 8:
7966
                gen_update_cc_op(s);
B
bellard 已提交
7967
                gen_jmp_im(pc_start - s->cs_base);
B
bellard 已提交
7968
                if (b & 2) {
B
bellard 已提交
7969
                    gen_op_mov_TN_reg(ot, 0, rm);
B
Blue Swirl 已提交
7970 7971
                    gen_helper_write_crN(cpu_env, tcg_const_i32(reg),
                                         cpu_T[0]);
B
bellard 已提交
7972
                    gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
7973 7974
                    gen_eob(s);
                } else {
B
Blue Swirl 已提交
7975
                    gen_helper_read_crN(cpu_T[0], cpu_env, tcg_const_i32(reg));
B
bellard 已提交
7976
                    gen_op_mov_reg_T0(ot, rm);
B
bellard 已提交
7977 7978 7979 7980 7981 7982 7983 7984 7985 7986 7987 7988
                }
                break;
            default:
                goto illegal_op;
            }
        }
        break;
    case 0x121: /* mov reg, drN */
    case 0x123: /* mov drN, reg */
        if (s->cpl != 0) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
7989
            modrm = cpu_ldub_code(env, s->pc++);
7990 7991 7992 7993 7994
            /* Ignore the mod bits (assume (modrm&0xc0)==0xc0).
             * AMD documentation (24594.pdf) and testing of
             * intel 386 and 486 processors all show that the mod bits
             * are assumed to be 1's, regardless of actual values.
             */
B
bellard 已提交
7995 7996 7997 7998 7999 8000
            rm = (modrm & 7) | REX_B(s);
            reg = ((modrm >> 3) & 7) | rex_r;
            if (CODE64(s))
                ot = OT_QUAD;
            else
                ot = OT_LONG;
B
bellard 已提交
8001
            /* XXX: do it dynamically with CR4.DE bit */
B
bellard 已提交
8002
            if (reg == 4 || reg == 5 || reg >= 8)
B
bellard 已提交
8003 8004
                goto illegal_op;
            if (b & 2) {
T
ths 已提交
8005
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_DR0 + reg);
B
bellard 已提交
8006
                gen_op_mov_TN_reg(ot, 0, rm);
B
Blue Swirl 已提交
8007
                gen_helper_movl_drN_T0(cpu_env, tcg_const_i32(reg), cpu_T[0]);
B
bellard 已提交
8008
                gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
8009 8010
                gen_eob(s);
            } else {
T
ths 已提交
8011
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_READ_DR0 + reg);
B
bellard 已提交
8012
                tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,dr[reg]));
B
bellard 已提交
8013
                gen_op_mov_reg_T0(ot, rm);
B
bellard 已提交
8014 8015 8016 8017 8018 8019 8020
            }
        }
        break;
    case 0x106: /* clts */
        if (s->cpl != 0) {
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
        } else {
T
ths 已提交
8021
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_CR0);
8022
            gen_helper_clts(cpu_env);
B
bellard 已提交
8023
            /* abort block because static cpu state changed */
B
bellard 已提交
8024
            gen_jmp_im(s->pc - s->cs_base);
B
bellard 已提交
8025
            gen_eob(s);
B
bellard 已提交
8026 8027
        }
        break;
B
balrog 已提交
8028
    /* MMX/3DNow!/SSE/SSE2/SSE3/SSSE3/SSE4 support */
B
bellard 已提交
8029 8030
    case 0x1c3: /* MOVNTI reg, mem */
        if (!(s->cpuid_features & CPUID_SSE2))
B
bellard 已提交
8031
            goto illegal_op;
B
bellard 已提交
8032
        ot = s->dflag == 2 ? OT_QUAD : OT_LONG;
8033
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
8034 8035 8036 8037 8038
        mod = (modrm >> 6) & 3;
        if (mod == 3)
            goto illegal_op;
        reg = ((modrm >> 3) & 7) | rex_r;
        /* generate a generic store */
8039
        gen_ldst_modrm(env, s, modrm, ot, reg, 1);
B
bellard 已提交
8040
        break;
B
bellard 已提交
8041
    case 0x1ae:
8042
        modrm = cpu_ldub_code(env, s->pc++);
B
bellard 已提交
8043 8044 8045 8046
        mod = (modrm >> 6) & 3;
        op = (modrm >> 3) & 7;
        switch(op) {
        case 0: /* fxsave */
8047
            if (mod == 3 || !(s->cpuid_features & CPUID_FXSR) ||
8048
                (s->prefix & PREFIX_LOCK))
B
bellard 已提交
8049
                goto illegal_op;
8050
            if ((s->flags & HF_EM_MASK) || (s->flags & HF_TS_MASK)) {
B
bellard 已提交
8051 8052 8053
                gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
                break;
            }
8054
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
8055
            gen_update_cc_op(s);
B
bellard 已提交
8056
            gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
8057
            gen_helper_fxsave(cpu_env, cpu_A0, tcg_const_i32((s->dflag == 2)));
B
bellard 已提交
8058 8059
            break;
        case 1: /* fxrstor */
8060
            if (mod == 3 || !(s->cpuid_features & CPUID_FXSR) ||
8061
                (s->prefix & PREFIX_LOCK))
B
bellard 已提交
8062
                goto illegal_op;
8063
            if ((s->flags & HF_EM_MASK) || (s->flags & HF_TS_MASK)) {
B
bellard 已提交
8064 8065 8066
                gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
                break;
            }
8067
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
8068
            gen_update_cc_op(s);
B
bellard 已提交
8069
            gen_jmp_im(pc_start - s->cs_base);
B
Blue Swirl 已提交
8070 8071
            gen_helper_fxrstor(cpu_env, cpu_A0,
                               tcg_const_i32((s->dflag == 2)));
B
bellard 已提交
8072 8073 8074 8075 8076 8077
            break;
        case 2: /* ldmxcsr */
        case 3: /* stmxcsr */
            if (s->flags & HF_TS_MASK) {
                gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
                break;
B
bellard 已提交
8078
            }
B
bellard 已提交
8079 8080
            if ((s->flags & HF_EM_MASK) || !(s->flags & HF_OSFXSR_MASK) ||
                mod == 3)
B
bellard 已提交
8081
                goto illegal_op;
8082
            gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
B
bellard 已提交
8083
            if (op == 2) {
B
bellard 已提交
8084
                gen_op_ld_T0_A0(OT_LONG + s->mem_index);
8085
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
B
Blue Swirl 已提交
8086
                gen_helper_ldmxcsr(cpu_env, cpu_tmp2_i32);
B
bellard 已提交
8087
            } else {
B
bellard 已提交
8088
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, mxcsr));
B
bellard 已提交
8089
                gen_op_st_T0_A0(OT_LONG + s->mem_index);
B
bellard 已提交
8090
            }
B
bellard 已提交
8091 8092 8093
            break;
        case 5: /* lfence */
        case 6: /* mfence */
8094
            if ((modrm & 0xc7) != 0xc0 || !(s->cpuid_features & CPUID_SSE2))
B
bellard 已提交
8095 8096
                goto illegal_op;
            break;
8097 8098 8099
        case 7: /* sfence / clflush */
            if ((modrm & 0xc7) == 0xc0) {
                /* sfence */
A
aurel32 已提交
8100
                /* XXX: also check for cpuid_ext2_features & CPUID_EXT2_EMMX */
8101 8102 8103 8104 8105 8106
                if (!(s->cpuid_features & CPUID_SSE))
                    goto illegal_op;
            } else {
                /* clflush */
                if (!(s->cpuid_features & CPUID_CLFLUSH))
                    goto illegal_op;
8107
                gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
8108 8109
            }
            break;
B
bellard 已提交
8110
        default:
B
bellard 已提交
8111 8112 8113
            goto illegal_op;
        }
        break;
A
aurel32 已提交
8114
    case 0x10d: /* 3DNow! prefetch(w) */
8115
        modrm = cpu_ldub_code(env, s->pc++);
A
aurel32 已提交
8116 8117 8118
        mod = (modrm >> 6) & 3;
        if (mod == 3)
            goto illegal_op;
8119
        gen_lea_modrm(env, s, modrm, &reg_addr, &offset_addr);
8120 8121
        /* ignore for now */
        break;
B
bellard 已提交
8122
    case 0x1aa: /* rsm */
B
bellard 已提交
8123
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_RSM);
B
bellard 已提交
8124 8125
        if (!(s->flags & HF_SMM_MASK))
            goto illegal_op;
J
Jun Koi 已提交
8126
        gen_update_cc_op(s);
B
bellard 已提交
8127
        gen_jmp_im(s->pc - s->cs_base);
B
Blue Swirl 已提交
8128
        gen_helper_rsm(cpu_env);
B
bellard 已提交
8129 8130
        gen_eob(s);
        break;
B
balrog 已提交
8131 8132 8133 8134 8135 8136 8137
    case 0x1b8: /* SSE4.2 popcnt */
        if ((prefixes & (PREFIX_REPZ | PREFIX_LOCK | PREFIX_REPNZ)) !=
             PREFIX_REPZ)
            goto illegal_op;
        if (!(s->cpuid_ext_features & CPUID_EXT_POPCNT))
            goto illegal_op;

8138
        modrm = cpu_ldub_code(env, s->pc++);
M
malc 已提交
8139
        reg = ((modrm >> 3) & 7) | rex_r;
B
balrog 已提交
8140 8141 8142 8143 8144 8145 8146 8147

        if (s->prefix & PREFIX_DATA)
            ot = OT_WORD;
        else if (s->dflag != 2)
            ot = OT_LONG;
        else
            ot = OT_QUAD;

8148
        gen_ldst_modrm(env, s, modrm, ot, OR_TMP0, 0);
B
Blue Swirl 已提交
8149
        gen_helper_popcnt(cpu_T[0], cpu_env, cpu_T[0], tcg_const_i32(ot));
B
balrog 已提交
8150
        gen_op_mov_reg_T0(ot, reg);
B
balrog 已提交
8151

8152
        set_cc_op(s, CC_OP_EFLAGS);
B
balrog 已提交
8153
        break;
A
aurel32 已提交
8154 8155 8156
    case 0x10e ... 0x10f:
        /* 3DNow! instructions, ignore prefixes */
        s->prefix &= ~(PREFIX_REPZ | PREFIX_REPNZ | PREFIX_DATA);
B
bellard 已提交
8157 8158
    case 0x110 ... 0x117:
    case 0x128 ... 0x12f:
B
balrog 已提交
8159
    case 0x138 ... 0x13a:
8160
    case 0x150 ... 0x179:
B
bellard 已提交
8161 8162 8163 8164
    case 0x17c ... 0x17f:
    case 0x1c2:
    case 0x1c4 ... 0x1c6:
    case 0x1d0 ... 0x1fe:
8165
        gen_sse(env, s, b, pc_start, rex_r);
B
bellard 已提交
8166
        break;
B
bellard 已提交
8167 8168 8169 8170 8171
    default:
        goto illegal_op;
    }
    /* lock generation */
    if (s->prefix & PREFIX_LOCK)
P
pbrook 已提交
8172
        gen_helper_unlock();
B
bellard 已提交
8173 8174
    return s->pc;
 illegal_op:
8175
    if (s->prefix & PREFIX_LOCK)
P
pbrook 已提交
8176
        gen_helper_unlock();
B
bellard 已提交
8177 8178 8179 8180 8181 8182 8183
    /* XXX: ensure that no lock was generated */
    gen_exception(s, EXCP06_ILLOP, pc_start - s->cs_base);
    return s->pc;
}

void optimize_flags_init(void)
{
P
pbrook 已提交
8184 8185
    cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
    cpu_cc_op = tcg_global_mem_new_i32(TCG_AREG0,
8186 8187
                                       offsetof(CPUX86State, cc_op), "cc_op");
    cpu_cc_dst = tcg_global_mem_new(TCG_AREG0, offsetof(CPUX86State, cc_dst),
P
pbrook 已提交
8188
                                    "cc_dst");
8189 8190
    cpu_cc_src = tcg_global_mem_new(TCG_AREG0, offsetof(CPUX86State, cc_src),
                                    "cc_src");
8191 8192
    cpu_cc_src2 = tcg_global_mem_new(TCG_AREG0, offsetof(CPUX86State, cc_src2),
                                     "cc_src2");
8193

8194 8195
#ifdef TARGET_X86_64
    cpu_regs[R_EAX] = tcg_global_mem_new_i64(TCG_AREG0,
8196
                                             offsetof(CPUX86State, regs[R_EAX]), "rax");
8197
    cpu_regs[R_ECX] = tcg_global_mem_new_i64(TCG_AREG0,
8198
                                             offsetof(CPUX86State, regs[R_ECX]), "rcx");
8199
    cpu_regs[R_EDX] = tcg_global_mem_new_i64(TCG_AREG0,
8200
                                             offsetof(CPUX86State, regs[R_EDX]), "rdx");
8201
    cpu_regs[R_EBX] = tcg_global_mem_new_i64(TCG_AREG0,
8202
                                             offsetof(CPUX86State, regs[R_EBX]), "rbx");
8203
    cpu_regs[R_ESP] = tcg_global_mem_new_i64(TCG_AREG0,
8204
                                             offsetof(CPUX86State, regs[R_ESP]), "rsp");
8205
    cpu_regs[R_EBP] = tcg_global_mem_new_i64(TCG_AREG0,
8206
                                             offsetof(CPUX86State, regs[R_EBP]), "rbp");
8207
    cpu_regs[R_ESI] = tcg_global_mem_new_i64(TCG_AREG0,
8208
                                             offsetof(CPUX86State, regs[R_ESI]), "rsi");
8209
    cpu_regs[R_EDI] = tcg_global_mem_new_i64(TCG_AREG0,
8210
                                             offsetof(CPUX86State, regs[R_EDI]), "rdi");
8211
    cpu_regs[8] = tcg_global_mem_new_i64(TCG_AREG0,
8212
                                         offsetof(CPUX86State, regs[8]), "r8");
8213
    cpu_regs[9] = tcg_global_mem_new_i64(TCG_AREG0,
8214
                                          offsetof(CPUX86State, regs[9]), "r9");
8215
    cpu_regs[10] = tcg_global_mem_new_i64(TCG_AREG0,
8216
                                          offsetof(CPUX86State, regs[10]), "r10");
8217
    cpu_regs[11] = tcg_global_mem_new_i64(TCG_AREG0,
8218
                                          offsetof(CPUX86State, regs[11]), "r11");
8219
    cpu_regs[12] = tcg_global_mem_new_i64(TCG_AREG0,
8220
                                          offsetof(CPUX86State, regs[12]), "r12");
8221
    cpu_regs[13] = tcg_global_mem_new_i64(TCG_AREG0,
8222
                                          offsetof(CPUX86State, regs[13]), "r13");
8223
    cpu_regs[14] = tcg_global_mem_new_i64(TCG_AREG0,
8224
                                          offsetof(CPUX86State, regs[14]), "r14");
8225
    cpu_regs[15] = tcg_global_mem_new_i64(TCG_AREG0,
8226
                                          offsetof(CPUX86State, regs[15]), "r15");
8227 8228
#else
    cpu_regs[R_EAX] = tcg_global_mem_new_i32(TCG_AREG0,
8229
                                             offsetof(CPUX86State, regs[R_EAX]), "eax");
8230
    cpu_regs[R_ECX] = tcg_global_mem_new_i32(TCG_AREG0,
8231
                                             offsetof(CPUX86State, regs[R_ECX]), "ecx");
8232
    cpu_regs[R_EDX] = tcg_global_mem_new_i32(TCG_AREG0,
8233
                                             offsetof(CPUX86State, regs[R_EDX]), "edx");
8234
    cpu_regs[R_EBX] = tcg_global_mem_new_i32(TCG_AREG0,
8235
                                             offsetof(CPUX86State, regs[R_EBX]), "ebx");
8236
    cpu_regs[R_ESP] = tcg_global_mem_new_i32(TCG_AREG0,
8237
                                             offsetof(CPUX86State, regs[R_ESP]), "esp");
8238
    cpu_regs[R_EBP] = tcg_global_mem_new_i32(TCG_AREG0,
8239
                                             offsetof(CPUX86State, regs[R_EBP]), "ebp");
8240
    cpu_regs[R_ESI] = tcg_global_mem_new_i32(TCG_AREG0,
8241
                                             offsetof(CPUX86State, regs[R_ESI]), "esi");
8242
    cpu_regs[R_EDI] = tcg_global_mem_new_i32(TCG_AREG0,
8243
                                             offsetof(CPUX86State, regs[R_EDI]), "edi");
8244 8245
#endif

8246
    /* register helpers */
P
pbrook 已提交
8247
#define GEN_HELPER 2
8248
#include "helper.h"
B
bellard 已提交
8249 8250 8251 8252 8253
}

/* generate intermediate code in gen_opc_buf and gen_opparam_buf for
   basic block 'tb'. If search_pc is TRUE, also generate PC
   information for each intermediate instruction. */
8254
static inline void gen_intermediate_code_internal(CPUX86State *env,
8255 8256
                                                  TranslationBlock *tb,
                                                  int search_pc)
B
bellard 已提交
8257 8258
{
    DisasContext dc1, *dc = &dc1;
B
bellard 已提交
8259
    target_ulong pc_ptr;
B
bellard 已提交
8260
    uint16_t *gen_opc_end;
8261
    CPUBreakpoint *bp;
8262
    int j, lj;
8263
    uint64_t flags;
B
bellard 已提交
8264 8265
    target_ulong pc_start;
    target_ulong cs_base;
P
pbrook 已提交
8266 8267
    int num_insns;
    int max_insns;
8268

B
bellard 已提交
8269
    /* generate intermediate code */
B
bellard 已提交
8270 8271
    pc_start = tb->pc;
    cs_base = tb->cs_base;
B
bellard 已提交
8272
    flags = tb->flags;
B
bellard 已提交
8273

8274
    dc->pe = (flags >> HF_PE_SHIFT) & 1;
B
bellard 已提交
8275 8276 8277 8278 8279 8280 8281 8282
    dc->code32 = (flags >> HF_CS32_SHIFT) & 1;
    dc->ss32 = (flags >> HF_SS32_SHIFT) & 1;
    dc->addseg = (flags >> HF_ADDSEG_SHIFT) & 1;
    dc->f_st = 0;
    dc->vm86 = (flags >> VM_SHIFT) & 1;
    dc->cpl = (flags >> HF_CPL_SHIFT) & 3;
    dc->iopl = (flags >> IOPL_SHIFT) & 3;
    dc->tf = (flags >> TF_SHIFT) & 1;
8283
    dc->singlestep_enabled = env->singlestep_enabled;
B
bellard 已提交
8284
    dc->cc_op = CC_OP_DYNAMIC;
8285
    dc->cc_op_dirty = false;
B
bellard 已提交
8286 8287 8288 8289 8290 8291
    dc->cs_base = cs_base;
    dc->tb = tb;
    dc->popl_esp_hack = 0;
    /* select memory access functions */
    dc->mem_index = 0;
    if (flags & HF_SOFTMMU_MASK) {
H
H. Peter Anvin 已提交
8292
        dc->mem_index = (cpu_mmu_index(env) + 1) << 2;
B
bellard 已提交
8293
    }
8294 8295 8296 8297 8298
    dc->cpuid_features = env->features[FEAT_1_EDX];
    dc->cpuid_ext_features = env->features[FEAT_1_ECX];
    dc->cpuid_ext2_features = env->features[FEAT_8000_0001_EDX];
    dc->cpuid_ext3_features = env->features[FEAT_8000_0001_ECX];
    dc->cpuid_7_0_ebx_features = env->features[FEAT_7_0_EBX];
B
bellard 已提交
8299 8300 8301 8302
#ifdef TARGET_X86_64
    dc->lma = (flags >> HF_LMA_SHIFT) & 1;
    dc->code64 = (flags >> HF_CS64_SHIFT) & 1;
#endif
B
bellard 已提交
8303
    dc->flags = flags;
8304 8305
    dc->jmp_opt = !(dc->tf || env->singlestep_enabled ||
                    (flags & HF_INHIBIT_IRQ_MASK)
B
bellard 已提交
8306
#ifndef CONFIG_SOFTMMU
B
bellard 已提交
8307 8308 8309
                    || (flags & HF_SOFTMMU_MASK)
#endif
                    );
8310 8311
#if 0
    /* check addseg logic */
B
bellard 已提交
8312
    if (!dc->addseg && (dc->vm86 || !dc->pe || !dc->code32))
8313 8314 8315
        printf("ERROR addseg\n");
#endif

P
pbrook 已提交
8316 8317 8318 8319 8320 8321 8322 8323 8324 8325 8326
    cpu_T[0] = tcg_temp_new();
    cpu_T[1] = tcg_temp_new();
    cpu_A0 = tcg_temp_new();

    cpu_tmp0 = tcg_temp_new();
    cpu_tmp1_i64 = tcg_temp_new_i64();
    cpu_tmp2_i32 = tcg_temp_new_i32();
    cpu_tmp3_i32 = tcg_temp_new_i32();
    cpu_tmp4 = tcg_temp_new();
    cpu_ptr0 = tcg_temp_new_ptr();
    cpu_ptr1 = tcg_temp_new_ptr();
8327
    cpu_cc_srcT = tcg_temp_local_new();
B
bellard 已提交
8328

8329
    gen_opc_end = tcg_ctx.gen_opc_buf + OPC_MAX_SIZE;
B
bellard 已提交
8330 8331 8332 8333

    dc->is_jmp = DISAS_NEXT;
    pc_ptr = pc_start;
    lj = -1;
P
pbrook 已提交
8334 8335 8336 8337
    num_insns = 0;
    max_insns = tb->cflags & CF_COUNT_MASK;
    if (max_insns == 0)
        max_insns = CF_COUNT_MASK;
B
bellard 已提交
8338

8339
    gen_tb_start();
B
bellard 已提交
8340
    for(;;) {
B
Blue Swirl 已提交
8341 8342
        if (unlikely(!QTAILQ_EMPTY(&env->breakpoints))) {
            QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
J
Jan Kiszka 已提交
8343 8344
                if (bp->pc == pc_ptr &&
                    !((bp->flags & BP_CPU) && (tb->flags & HF_RF_MASK))) {
B
bellard 已提交
8345 8346 8347 8348 8349 8350
                    gen_debug(dc, pc_ptr - dc->cs_base);
                    break;
                }
            }
        }
        if (search_pc) {
8351
            j = tcg_ctx.gen_opc_ptr - tcg_ctx.gen_opc_buf;
B
bellard 已提交
8352 8353 8354
            if (lj < j) {
                lj++;
                while (lj < j)
8355
                    tcg_ctx.gen_opc_instr_start[lj++] = 0;
B
bellard 已提交
8356
            }
8357
            tcg_ctx.gen_opc_pc[lj] = pc_ptr;
B
bellard 已提交
8358
            gen_opc_cc_op[lj] = dc->cc_op;
8359
            tcg_ctx.gen_opc_instr_start[lj] = 1;
8360
            tcg_ctx.gen_opc_icount[lj] = num_insns;
B
bellard 已提交
8361
        }
P
pbrook 已提交
8362 8363 8364
        if (num_insns + 1 == max_insns && (tb->cflags & CF_LAST_IO))
            gen_io_start();

8365
        pc_ptr = disas_insn(env, dc, pc_ptr);
P
pbrook 已提交
8366
        num_insns++;
B
bellard 已提交
8367 8368 8369 8370 8371
        /* stop translation if indicated */
        if (dc->is_jmp)
            break;
        /* if single step mode, we generate only one instruction and
           generate an exception */
8372 8373 8374
        /* if irq were inhibited with HF_INHIBIT_IRQ_MASK, we clear
           the flag and abort the translation to give the irqs a
           change to be happen */
8375
        if (dc->tf || dc->singlestep_enabled ||
P
pbrook 已提交
8376
            (flags & HF_INHIBIT_IRQ_MASK)) {
B
bellard 已提交
8377
            gen_jmp_im(pc_ptr - dc->cs_base);
B
bellard 已提交
8378 8379 8380 8381
            gen_eob(dc);
            break;
        }
        /* if too long translation, stop generation too */
8382
        if (tcg_ctx.gen_opc_ptr >= gen_opc_end ||
P
pbrook 已提交
8383 8384
            (pc_ptr - pc_start) >= (TARGET_PAGE_SIZE - 32) ||
            num_insns >= max_insns) {
B
bellard 已提交
8385
            gen_jmp_im(pc_ptr - dc->cs_base);
B
bellard 已提交
8386 8387 8388
            gen_eob(dc);
            break;
        }
8389 8390 8391 8392 8393
        if (singlestep) {
            gen_jmp_im(pc_ptr - dc->cs_base);
            gen_eob(dc);
            break;
        }
B
bellard 已提交
8394
    }
P
pbrook 已提交
8395 8396
    if (tb->cflags & CF_LAST_IO)
        gen_io_end();
8397
    gen_tb_end(tb, num_insns);
8398
    *tcg_ctx.gen_opc_ptr = INDEX_op_end;
B
bellard 已提交
8399 8400
    /* we don't forget to fill the last values */
    if (search_pc) {
8401
        j = tcg_ctx.gen_opc_ptr - tcg_ctx.gen_opc_buf;
B
bellard 已提交
8402 8403
        lj++;
        while (lj <= j)
8404
            tcg_ctx.gen_opc_instr_start[lj++] = 0;
B
bellard 已提交
8405
    }
8406

B
bellard 已提交
8407
#ifdef DEBUG_DISAS
8408
    if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) {
B
bellard 已提交
8409
        int disas_flags;
8410 8411
        qemu_log("----------------\n");
        qemu_log("IN: %s\n", lookup_symbol(pc_start));
B
bellard 已提交
8412 8413 8414 8415 8416 8417
#ifdef TARGET_X86_64
        if (dc->code64)
            disas_flags = 2;
        else
#endif
            disas_flags = !dc->code32;
B
Blue Swirl 已提交
8418
        log_target_disas(env, pc_start, pc_ptr - pc_start, disas_flags);
8419
        qemu_log("\n");
B
bellard 已提交
8420 8421 8422
    }
#endif

P
pbrook 已提交
8423
    if (!search_pc) {
B
bellard 已提交
8424
        tb->size = pc_ptr - pc_start;
P
pbrook 已提交
8425 8426
        tb->icount = num_insns;
    }
B
bellard 已提交
8427 8428
}

8429
void gen_intermediate_code(CPUX86State *env, TranslationBlock *tb)
B
bellard 已提交
8430
{
8431
    gen_intermediate_code_internal(env, tb, 0);
B
bellard 已提交
8432 8433
}

8434
void gen_intermediate_code_pc(CPUX86State *env, TranslationBlock *tb)
B
bellard 已提交
8435
{
8436
    gen_intermediate_code_internal(env, tb, 1);
B
bellard 已提交
8437 8438
}

8439
void restore_state_to_opc(CPUX86State *env, TranslationBlock *tb, int pc_pos)
A
aurel32 已提交
8440 8441 8442
{
    int cc_op;
#ifdef DEBUG_DISAS
8443
    if (qemu_loglevel_mask(CPU_LOG_TB_OP)) {
A
aurel32 已提交
8444
        int i;
8445
        qemu_log("RESTORE:\n");
A
aurel32 已提交
8446
        for(i = 0;i <= pc_pos; i++) {
8447
            if (tcg_ctx.gen_opc_instr_start[i]) {
8448 8449
                qemu_log("0x%04x: " TARGET_FMT_lx "\n", i,
                        tcg_ctx.gen_opc_pc[i]);
A
aurel32 已提交
8450 8451
            }
        }
8452
        qemu_log("pc_pos=0x%x eip=" TARGET_FMT_lx " cs_base=%x\n",
8453
                pc_pos, tcg_ctx.gen_opc_pc[pc_pos] - tb->cs_base,
A
aurel32 已提交
8454 8455 8456
                (uint32_t)tb->cs_base);
    }
#endif
8457
    env->eip = tcg_ctx.gen_opc_pc[pc_pos] - tb->cs_base;
A
aurel32 已提交
8458 8459 8460 8461
    cc_op = gen_opc_cc_op[pc_pos];
    if (cc_op != CC_OP_DYNAMIC)
        env->cc_op = cc_op;
}