i915_irq.c 120.0 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/circ_buf.h>
32 33 34
#include <linux/slab.h>
#include <linux/sysrq.h>

35
#include <drm/drm_drv.h>
36 37
#include <drm/drm_irq.h>

38
#include "display/intel_display_types.h"
39 40 41 42 43
#include "display/intel_fifo_underrun.h"
#include "display/intel_hotplug.h"
#include "display/intel_lpe_audio.h"
#include "display/intel_psr.h"

44
#include "gt/intel_breadcrumbs.h"
45
#include "gt/intel_gt.h"
46
#include "gt/intel_gt_irq.h"
47
#include "gt/intel_gt_pm_irq.h"
48
#include "gt/intel_rps.h"
49

L
Linus Torvalds 已提交
50
#include "i915_drv.h"
51
#include "i915_irq.h"
C
Chris Wilson 已提交
52
#include "i915_trace.h"
53
#include "intel_pm.h"
L
Linus Torvalds 已提交
54

55 56 57 58 59 60 61 62
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

63 64
typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val);

65 66 67 68
static const u32 hpd_ilk[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
};

69 70 71 72
static const u32 hpd_ivb[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
};

73
static const u32 hpd_bdw[HPD_NUM_PINS] = {
74
	[HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A),
75 76
};

77
static const u32 hpd_ibx[HPD_NUM_PINS] = {
78 79 80 81
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
82
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG,
83 84
};

85
static const u32 hpd_cpt[HPD_NUM_PINS] = {
86
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
87
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
88 89
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
90
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
91 92
};

X
Xiong Zhang 已提交
93
static const u32 hpd_spt[HPD_NUM_PINS] = {
94
	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
X
Xiong Zhang 已提交
95 96 97
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
98
	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT,
X
Xiong Zhang 已提交
99 100
};

101
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
102 103 104 105 106
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
107
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN,
108 109
};

110
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
111 112 113 114 115
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
116
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
117 118
};

119
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
120 121 122 123 124
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
125
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
126 127
};

128
static const u32 hpd_bxt[HPD_NUM_PINS] = {
129 130 131
	[HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A),
	[HPD_PORT_B] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_B),
	[HPD_PORT_C] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_C),
132 133
};

134
static const u32 hpd_gen11[HPD_NUM_PINS] = {
135 136 137 138 139 140
	[HPD_PORT_TC1] = GEN11_TC_HOTPLUG(HPD_PORT_TC1) | GEN11_TBT_HOTPLUG(HPD_PORT_TC1),
	[HPD_PORT_TC2] = GEN11_TC_HOTPLUG(HPD_PORT_TC2) | GEN11_TBT_HOTPLUG(HPD_PORT_TC2),
	[HPD_PORT_TC3] = GEN11_TC_HOTPLUG(HPD_PORT_TC3) | GEN11_TBT_HOTPLUG(HPD_PORT_TC3),
	[HPD_PORT_TC4] = GEN11_TC_HOTPLUG(HPD_PORT_TC4) | GEN11_TBT_HOTPLUG(HPD_PORT_TC4),
	[HPD_PORT_TC5] = GEN11_TC_HOTPLUG(HPD_PORT_TC5) | GEN11_TBT_HOTPLUG(HPD_PORT_TC5),
	[HPD_PORT_TC6] = GEN11_TC_HOTPLUG(HPD_PORT_TC6) | GEN11_TBT_HOTPLUG(HPD_PORT_TC6),
141 142
};

143
static const u32 hpd_icp[HPD_NUM_PINS] = {
144 145 146
	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A),
	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B),
	[HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C),
147 148 149 150 151 152
	[HPD_PORT_TC1] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1),
	[HPD_PORT_TC2] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC2),
	[HPD_PORT_TC3] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC3),
	[HPD_PORT_TC4] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC4),
	[HPD_PORT_TC5] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC5),
	[HPD_PORT_TC6] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC6),
153 154
};

155
static const u32 hpd_sde_dg1[HPD_NUM_PINS] = {
156 157 158 159
	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A),
	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B),
	[HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C),
	[HPD_PORT_D] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_D),
160 161
};

162 163 164 165 166 167 168 169 170 171 172 173 174
static void intel_hpd_init_pins(struct drm_i915_private *dev_priv)
{
	struct i915_hotplug *hpd = &dev_priv->hotplug;

	if (HAS_GMCH(dev_priv)) {
		if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv))
			hpd->hpd = hpd_status_g4x;
		else
			hpd->hpd = hpd_status_i915;
		return;
	}

175
	if (INTEL_GEN(dev_priv) >= 11)
176 177 178 179 180 181 182 183 184 185
		hpd->hpd = hpd_gen11;
	else if (IS_GEN9_LP(dev_priv))
		hpd->hpd = hpd_bxt;
	else if (INTEL_GEN(dev_priv) >= 8)
		hpd->hpd = hpd_bdw;
	else if (INTEL_GEN(dev_priv) >= 7)
		hpd->hpd = hpd_ivb;
	else
		hpd->hpd = hpd_ilk;

186 187
	if ((INTEL_PCH_TYPE(dev_priv) < PCH_DG1) &&
	    (!HAS_PCH_SPLIT(dev_priv) || HAS_PCH_NOP(dev_priv)))
188 189
		return;

190 191 192 193
	if (HAS_PCH_DG1(dev_priv))
		hpd->pch_hpd = hpd_sde_dg1;
	else if (HAS_PCH_TGP(dev_priv) || HAS_PCH_JSP(dev_priv) ||
		 HAS_PCH_ICP(dev_priv) || HAS_PCH_MCC(dev_priv))
194 195 196 197 198 199 200 201 202 203 204
		hpd->pch_hpd = hpd_icp;
	else if (HAS_PCH_CNP(dev_priv) || HAS_PCH_SPT(dev_priv))
		hpd->pch_hpd = hpd_spt;
	else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_CPT(dev_priv))
		hpd->pch_hpd = hpd_cpt;
	else if (HAS_PCH_IBX(dev_priv))
		hpd->pch_hpd = hpd_ibx;
	else
		MISSING_CASE(INTEL_PCH_TYPE(dev_priv));
}

205 206 207 208 209 210 211 212
static void
intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);

	drm_crtc_handle_vblank(&crtc->base);
}

213 214
void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr,
		    i915_reg_t iir, i915_reg_t ier)
215
{
216 217
	intel_uncore_write(uncore, imr, 0xffffffff);
	intel_uncore_posting_read(uncore, imr);
218

219
	intel_uncore_write(uncore, ier, 0);
220 221

	/* IIR can theoretically queue up two events. Be paranoid. */
222 223 224 225
	intel_uncore_write(uncore, iir, 0xffffffff);
	intel_uncore_posting_read(uncore, iir);
	intel_uncore_write(uncore, iir, 0xffffffff);
	intel_uncore_posting_read(uncore, iir);
226 227
}

228
void gen2_irq_reset(struct intel_uncore *uncore)
229
{
230 231
	intel_uncore_write16(uncore, GEN2_IMR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IMR);
232

233
	intel_uncore_write16(uncore, GEN2_IER, 0);
234 235

	/* IIR can theoretically queue up two events. Be paranoid. */
236 237 238 239
	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IIR);
	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IIR);
240 241
}

242 243 244
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
245
static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg)
246
{
247
	u32 val = intel_uncore_read(uncore, reg);
248 249 250 251

	if (val == 0)
		return;

252 253 254
	drm_WARN(&uncore->i915->drm, 1,
		 "Interrupt register 0x%x is not zero: 0x%08x\n",
		 i915_mmio_reg_offset(reg), val);
255 256 257 258
	intel_uncore_write(uncore, reg, 0xffffffff);
	intel_uncore_posting_read(uncore, reg);
	intel_uncore_write(uncore, reg, 0xffffffff);
	intel_uncore_posting_read(uncore, reg);
259
}
260

261
static void gen2_assert_iir_is_zero(struct intel_uncore *uncore)
262
{
263
	u16 val = intel_uncore_read16(uncore, GEN2_IIR);
264 265 266 267

	if (val == 0)
		return;

268 269 270
	drm_WARN(&uncore->i915->drm, 1,
		 "Interrupt register 0x%x is not zero: 0x%08x\n",
		 i915_mmio_reg_offset(GEN2_IIR), val);
271 272 273 274
	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IIR);
	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IIR);
275 276
}

277 278 279 280
void gen3_irq_init(struct intel_uncore *uncore,
		   i915_reg_t imr, u32 imr_val,
		   i915_reg_t ier, u32 ier_val,
		   i915_reg_t iir)
281
{
282
	gen3_assert_iir_is_zero(uncore, iir);
283

284 285 286
	intel_uncore_write(uncore, ier, ier_val);
	intel_uncore_write(uncore, imr, imr_val);
	intel_uncore_posting_read(uncore, imr);
287 288
}

289 290
void gen2_irq_init(struct intel_uncore *uncore,
		   u32 imr_val, u32 ier_val)
291
{
292
	gen2_assert_iir_is_zero(uncore);
293

294 295 296
	intel_uncore_write16(uncore, GEN2_IER, ier_val);
	intel_uncore_write16(uncore, GEN2_IMR, imr_val);
	intel_uncore_posting_read16(uncore, GEN2_IMR);
297 298
}

299 300 301
/* For display hotplug interrupt */
static inline void
i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
302 303
				     u32 mask,
				     u32 bits)
304
{
305
	u32 val;
306

307
	lockdep_assert_held(&dev_priv->irq_lock);
308
	drm_WARN_ON(&dev_priv->drm, bits & ~mask);
309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328

	val = I915_READ(PORT_HOTPLUG_EN);
	val &= ~mask;
	val |= bits;
	I915_WRITE(PORT_HOTPLUG_EN, val);
}

/**
 * i915_hotplug_interrupt_update - update hotplug interrupt enable
 * @dev_priv: driver private
 * @mask: bits to update
 * @bits: bits to enable
 * NOTE: the HPD enable bits are modified both inside and outside
 * of an interrupt context. To avoid that read-modify-write cycles
 * interfer, these bits are protected by a spinlock. Since this
 * function is usually not called from a context where the lock is
 * held already, this function acquires the lock itself. A non-locking
 * version is also available.
 */
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
329 330
				   u32 mask,
				   u32 bits)
331 332 333 334 335 336
{
	spin_lock_irq(&dev_priv->irq_lock);
	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
	spin_unlock_irq(&dev_priv->irq_lock);
}

337 338 339 340 341 342
/**
 * ilk_update_display_irq - update DEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
343
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
344 345
			    u32 interrupt_mask,
			    u32 enabled_irq_mask)
346
{
347
	u32 new_val;
348

349
	lockdep_assert_held(&dev_priv->irq_lock);
350
	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
351 352 353 354 355

	new_val = dev_priv->irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

356 357
	if (new_val != dev_priv->irq_mask &&
	    !drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) {
358
		dev_priv->irq_mask = new_val;
359
		I915_WRITE(DEIMR, dev_priv->irq_mask);
360
		POSTING_READ(DEIMR);
361 362 363
	}
}

364
/**
365 366 367 368 369
 * bdw_update_port_irq - update DE port interrupt
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
370
static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
371 372
				u32 interrupt_mask,
				u32 enabled_irq_mask)
373
{
374 375
	u32 new_val;
	u32 old_val;
376

377
	lockdep_assert_held(&dev_priv->irq_lock);
378

379
	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
380

381
	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
382 383 384 385 386 387 388 389 390 391 392 393 394 395
		return;

	old_val = I915_READ(GEN8_DE_PORT_IMR);

	new_val = old_val;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != old_val) {
		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
		POSTING_READ(GEN8_DE_PORT_IMR);
	}
}

396 397 398 399 400 401 402 403 404
/**
 * bdw_update_pipe_irq - update DE pipe interrupt
 * @dev_priv: driver private
 * @pipe: pipe whose interrupt to update
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
405 406
			 u32 interrupt_mask,
			 u32 enabled_irq_mask)
407
{
408
	u32 new_val;
409

410
	lockdep_assert_held(&dev_priv->irq_lock);
411

412
	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
413

414
	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
415 416 417 418 419 420 421 422 423 424 425 426 427
		return;

	new_val = dev_priv->de_irq_mask[pipe];
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->de_irq_mask[pipe]) {
		dev_priv->de_irq_mask[pipe] = new_val;
		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
	}
}

428 429 430 431 432 433
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
434
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
435 436
				  u32 interrupt_mask,
				  u32 enabled_irq_mask)
437
{
438
	u32 sdeimr = I915_READ(SDEIMR);
439 440 441
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

442
	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
443

444
	lockdep_assert_held(&dev_priv->irq_lock);
445

446
	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
447 448
		return;

449 450 451
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
452

453 454
u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
			      enum pipe pipe)
455
{
456 457
	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
	u32 enable_mask = status_mask << 16;
458

459
	lockdep_assert_held(&dev_priv->irq_lock);
460

461 462
	if (INTEL_GEN(dev_priv) < 5)
		goto out;
463 464

	/*
465 466
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
467
	 */
468 469
	if (drm_WARN_ON_ONCE(&dev_priv->drm,
			     status_mask & PIPE_A_PSR_STATUS_VLV))
470
		return 0;
471 472 473 474
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
475 476
	if (drm_WARN_ON_ONCE(&dev_priv->drm,
			     status_mask & PIPE_B_PSR_STATUS_VLV))
477
		return 0;
478 479 480 481 482 483 484 485 486

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

487
out:
488 489 490 491 492
	drm_WARN_ONCE(&dev_priv->drm,
		      enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask);
493

494 495 496
	return enable_mask;
}

497 498
void i915_enable_pipestat(struct drm_i915_private *dev_priv,
			  enum pipe pipe, u32 status_mask)
499
{
500
	i915_reg_t reg = PIPESTAT(pipe);
501 502
	u32 enable_mask;

503 504 505
	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: status_mask=0x%x\n",
		      pipe_name(pipe), status_mask);
506 507

	lockdep_assert_held(&dev_priv->irq_lock);
508
	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
509 510 511 512 513 514 515 516 517

	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
		return;

	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);

	I915_WRITE(reg, enable_mask | status_mask);
	POSTING_READ(reg);
518 519
}

520 521
void i915_disable_pipestat(struct drm_i915_private *dev_priv,
			   enum pipe pipe, u32 status_mask)
522
{
523
	i915_reg_t reg = PIPESTAT(pipe);
524 525
	u32 enable_mask;

526 527 528
	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: status_mask=0x%x\n",
		      pipe_name(pipe), status_mask);
529 530

	lockdep_assert_held(&dev_priv->irq_lock);
531
	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
532 533 534 535 536 537 538 539 540

	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
		return;

	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);

	I915_WRITE(reg, enable_mask | status_mask);
	POSTING_READ(reg);
541 542
}

543 544 545 546 547 548 549 550
static bool i915_has_asle(struct drm_i915_private *dev_priv)
{
	if (!dev_priv->opregion.asle)
		return false;

	return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv);
}

551
/**
552
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
553
 * @dev_priv: i915 device private
554
 */
555
static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
556
{
557
	if (!i915_has_asle(dev_priv))
558 559
		return;

560
	spin_lock_irq(&dev_priv->irq_lock);
561

562
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
563
	if (INTEL_GEN(dev_priv) >= 4)
564
		i915_enable_pipestat(dev_priv, PIPE_A,
565
				     PIPE_LEGACY_BLC_EVENT_STATUS);
566

567
	spin_unlock_irq(&dev_priv->irq_lock);
568 569
}

570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

620 621 622
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
623
u32 i915_get_vblank_counter(struct drm_crtc *crtc)
624
{
625 626
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
627
	const struct drm_display_mode *mode = &vblank->hwmode;
628
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
629
	i915_reg_t high_frame, low_frame;
630
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
631
	unsigned long irqflags;
632

633 634 635 636 637 638 639 640 641 642 643 644 645 646
	/*
	 * On i965gm TV output the frame counter only works up to
	 * the point when we enable the TV encoder. After that the
	 * frame counter ceases to work and reads zero. We need a
	 * vblank wait before enabling the TV encoder and so we
	 * have to enable vblank interrupts while the frame counter
	 * is still in a working state. However the core vblank code
	 * does not like us returning non-zero frame counter values
	 * when we've told it that we don't have a working frame
	 * counter. Thus we must stop non-zero values leaking out.
	 */
	if (!vblank->max_vblank_count)
		return 0;

647 648 649 650 651
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
652

653 654 655 656 657 658
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

659 660
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
661

662 663
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);

664 665 666 667 668 669
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
670 671 672
		high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
		low   = intel_de_read_fw(dev_priv, low_frame);
		high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
673 674
	} while (high1 != high2);

675 676
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

677
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
678
	pixel = low & PIPE_PIXEL_MASK;
679
	low >>= PIPE_FRAME_LOW_SHIFT;
680 681 682 683 684 685

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
686
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
687 688
}

689
u32 g4x_get_vblank_counter(struct drm_crtc *crtc)
690
{
691
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
692
	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
693
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
694

695 696 697
	if (!vblank->max_vblank_count)
		return 0;

698
	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
699 700
}

701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732
/*
 * On certain encoders on certain platforms, pipe
 * scanline register will not work to get the scanline,
 * since the timings are driven from the PORT or issues
 * with scanline register updates.
 * This function will use Framestamp and current
 * timestamp registers to calculate the scanline.
 */
static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	struct drm_vblank_crtc *vblank =
		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
	const struct drm_display_mode *mode = &vblank->hwmode;
	u32 vblank_start = mode->crtc_vblank_start;
	u32 vtotal = mode->crtc_vtotal;
	u32 htotal = mode->crtc_htotal;
	u32 clock = mode->crtc_clock;
	u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;

	/*
	 * To avoid the race condition where we might cross into the
	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
	 * during the same frame.
	 */
	do {
		/*
		 * This field provides read back of the display
		 * pipe frame time stamp. The time stamp value
		 * is sampled at every start of vertical blank.
		 */
733 734
		scan_prev_time = intel_de_read_fw(dev_priv,
						  PIPE_FRMTMSTMP(crtc->pipe));
735 736 737 738 739

		/*
		 * The TIMESTAMP_CTR register has the current
		 * time stamp value.
		 */
740
		scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR);
741

742 743
		scan_post_time = intel_de_read_fw(dev_priv,
						  PIPE_FRMTMSTMP(crtc->pipe));
744 745 746 747 748 749 750 751 752 753
	} while (scan_post_time != scan_prev_time);

	scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
					clock), 1000 * htotal);
	scanline = min(scanline, vtotal - 1);
	scanline = (scanline + vblank_start) % vtotal;

	return scanline;
}

754 755 756 757
/*
 * intel_de_read_fw(), only for fast reads of display block, no need for
 * forcewake etc.
 */
758 759 760
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
761
	struct drm_i915_private *dev_priv = to_i915(dev);
762 763
	const struct drm_display_mode *mode;
	struct drm_vblank_crtc *vblank;
764
	enum pipe pipe = crtc->pipe;
765
	int position, vtotal;
766

767 768 769
	if (!crtc->active)
		return -1;

770 771 772
	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
	mode = &vblank->hwmode;

773
	if (crtc->mode_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
774 775
		return __intel_get_crtc_scanline_from_timestamp(crtc);

776
	vtotal = mode->crtc_vtotal;
777 778 779
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

780
	if (IS_GEN(dev_priv, 2))
781
		position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
782
	else
783
		position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
784

785 786 787 788 789 790 791 792 793 794 795 796
	/*
	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
	 * read it just before the start of vblank.  So try it again
	 * so we don't accidentally end up spanning a vblank frame
	 * increment, causing the pipe_update_end() code to squak at us.
	 *
	 * The nature of this problem means we can't simply check the ISR
	 * bit and return the vblank start value; nor can we use the scanline
	 * debug register in the transcoder as it appears to have the same
	 * problem.  We may need to extend this to include other platforms,
	 * but so far testing only shows the problem on HSW.
	 */
797
	if (HAS_DDI(dev_priv) && !position) {
798 799 800 801
		int i, temp;

		for (i = 0; i < 100; i++) {
			udelay(1);
802
			temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
803 804 805 806 807 808 809
			if (temp != position) {
				position = temp;
				break;
			}
		}
	}

810
	/*
811 812
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
813
	 */
814
	return (position + crtc->scanline_offset) % vtotal;
815 816
}

817 818 819 820 821
static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc,
				     bool in_vblank_irq,
				     int *vpos, int *hpos,
				     ktime_t *stime, ktime_t *etime,
				     const struct drm_display_mode *mode)
822
{
823
	struct drm_device *dev = _crtc->dev;
824
	struct drm_i915_private *dev_priv = to_i915(dev);
825
	struct intel_crtc *crtc = to_intel_crtc(_crtc);
826
	enum pipe pipe = crtc->pipe;
827
	int position;
828
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
829
	unsigned long irqflags;
830 831
	bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 ||
		IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) ||
832
		crtc->mode_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER;
833

834
	if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) {
835 836 837
		drm_dbg(&dev_priv->drm,
			"trying to get scanoutpos for disabled "
			"pipe %c\n", pipe_name(pipe));
838
		return false;
839 840
	}

841
	htotal = mode->crtc_htotal;
842
	hsync_start = mode->crtc_hsync_start;
843 844 845
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
846

847 848 849 850 851 852
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

853 854 855 856 857 858
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
859

860 861 862 863 864 865
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

866
	if (use_scanline_counter) {
867 868 869
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
870
		position = __intel_get_crtc_scanline(crtc);
871 872 873 874 875
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
876
		position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
877

878 879 880 881
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
882

883 884 885 886 887 888 889 890 891 892 893 894
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

895 896 897 898 899 900 901 902 903 904
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
905 906
	}

907 908 909 910 911 912 913 914
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

915 916 917 918 919 920 921 922 923 924
	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
925

926
	if (use_scanline_counter) {
927 928 929 930 931 932
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
933

934
	return true;
935 936
}

937 938 939 940 941
bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
				     ktime_t *vblank_time, bool in_vblank_irq)
{
	return drm_crtc_vblank_helper_get_vblank_timestamp_internal(
		crtc, max_error, vblank_time, in_vblank_irq,
942
		i915_get_crtc_scanoutpos);
943 944
}

945 946
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
947
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
948 949 950 951 952 953 954 955 956 957
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

958
/**
959
 * ivb_parity_work - Workqueue called when a parity error interrupt
960 961 962 963 964 965 966
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
967
static void ivb_parity_work(struct work_struct *work)
968
{
969
	struct drm_i915_private *dev_priv =
970
		container_of(work, typeof(*dev_priv), l3_parity.error_work);
971
	struct intel_gt *gt = &dev_priv->gt;
972
	u32 error_status, row, bank, subbank;
973
	char *parity_event[6];
974 975
	u32 misccpctl;
	u8 slice = 0;
976 977 978 979 980

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
981
	mutex_lock(&dev_priv->drm.struct_mutex);
982

983
	/* If we've screwed up tracking, just let the interrupt fire again */
984
	if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice))
985 986
		goto out;

987 988 989 990
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

991
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
992
		i915_reg_t reg;
993

994
		slice--;
995 996
		if (drm_WARN_ON_ONCE(&dev_priv->drm,
				     slice >= NUM_L3_SLICES(dev_priv)))
997
			break;
998

999
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1000

1001
		reg = GEN7_L3CDERRST1(slice);
1002

1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1018
		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1019
				   KOBJ_CHANGE, parity_event);
1020

1021 1022
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1023

1024 1025 1026 1027 1028
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1029

1030
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1031

1032
out:
1033
	drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice);
1034 1035 1036
	spin_lock_irq(&gt->irq_lock);
	gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv));
	spin_unlock_irq(&gt->irq_lock);
1037

1038
	mutex_unlock(&dev_priv->drm.struct_mutex);
1039 1040
}

1041
static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1042
{
1043
	switch (pin) {
1044
	case HPD_PORT_TC1:
1045
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(HPD_PORT_TC1);
1046
	case HPD_PORT_TC2:
1047
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(HPD_PORT_TC2);
1048
	case HPD_PORT_TC3:
1049
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(HPD_PORT_TC3);
1050
	case HPD_PORT_TC4:
1051
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(HPD_PORT_TC4);
1052
	case HPD_PORT_TC5:
1053
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(HPD_PORT_TC5);
1054
	case HPD_PORT_TC6:
1055
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(HPD_PORT_TC6);
1056 1057 1058 1059 1060
	default:
		return false;
	}
}

1061
static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1062
{
1063 1064
	switch (pin) {
	case HPD_PORT_A:
1065
		return val & PORTA_HOTPLUG_LONG_DETECT;
1066
	case HPD_PORT_B:
1067
		return val & PORTB_HOTPLUG_LONG_DETECT;
1068
	case HPD_PORT_C:
1069 1070 1071 1072 1073 1074
		return val & PORTC_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1075
static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1076
{
1077 1078
	switch (pin) {
	case HPD_PORT_A:
1079
		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(HPD_PORT_A);
1080
	case HPD_PORT_B:
1081
		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(HPD_PORT_B);
1082
	case HPD_PORT_C:
1083
		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(HPD_PORT_C);
1084
	case HPD_PORT_D:
1085
		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(HPD_PORT_D);
1086 1087 1088 1089 1090
	default:
		return false;
	}
}

1091
static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1092
{
1093
	switch (pin) {
1094
	case HPD_PORT_TC1:
1095
		return val & ICP_TC_HPD_LONG_DETECT(HPD_PORT_TC1);
1096
	case HPD_PORT_TC2:
1097
		return val & ICP_TC_HPD_LONG_DETECT(HPD_PORT_TC2);
1098
	case HPD_PORT_TC3:
1099
		return val & ICP_TC_HPD_LONG_DETECT(HPD_PORT_TC3);
1100
	case HPD_PORT_TC4:
1101
		return val & ICP_TC_HPD_LONG_DETECT(HPD_PORT_TC4);
1102
	case HPD_PORT_TC5:
1103
		return val & ICP_TC_HPD_LONG_DETECT(HPD_PORT_TC5);
1104
	case HPD_PORT_TC6:
1105
		return val & ICP_TC_HPD_LONG_DETECT(HPD_PORT_TC6);
1106 1107 1108 1109 1110
	default:
		return false;
	}
}

1111
static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
1112
{
1113 1114
	switch (pin) {
	case HPD_PORT_E:
1115 1116 1117 1118 1119 1120
		return val & PORTE_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1121
static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1122
{
1123 1124
	switch (pin) {
	case HPD_PORT_A:
1125
		return val & PORTA_HOTPLUG_LONG_DETECT;
1126
	case HPD_PORT_B:
1127
		return val & PORTB_HOTPLUG_LONG_DETECT;
1128
	case HPD_PORT_C:
1129
		return val & PORTC_HOTPLUG_LONG_DETECT;
1130
	case HPD_PORT_D:
1131 1132 1133 1134 1135 1136
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1137
static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1138
{
1139 1140
	switch (pin) {
	case HPD_PORT_A:
1141 1142 1143 1144 1145 1146
		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1147
static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1148
{
1149 1150
	switch (pin) {
	case HPD_PORT_B:
1151
		return val & PORTB_HOTPLUG_LONG_DETECT;
1152
	case HPD_PORT_C:
1153
		return val & PORTC_HOTPLUG_LONG_DETECT;
1154
	case HPD_PORT_D:
1155 1156 1157
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
1158 1159 1160
	}
}

1161
static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1162
{
1163 1164
	switch (pin) {
	case HPD_PORT_B:
1165
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1166
	case HPD_PORT_C:
1167
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1168
	case HPD_PORT_D:
1169 1170 1171
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
	default:
		return false;
1172 1173 1174
	}
}

1175 1176 1177 1178 1179 1180 1181
/*
 * Get a bit mask of pins that have triggered, and which ones may be long.
 * This can be called multiple times with the same masks to accumulate
 * hotplug detection results from several registers.
 *
 * Note that the caller is expected to zero out the masks initially.
 */
1182 1183 1184 1185
static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
			       u32 *pin_mask, u32 *long_mask,
			       u32 hotplug_trigger, u32 dig_hotplug_reg,
			       const u32 hpd[HPD_NUM_PINS],
1186
			       bool long_pulse_detect(enum hpd_pin pin, u32 val))
1187
{
1188
	enum hpd_pin pin;
1189

1190 1191
	BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS);

1192 1193
	for_each_hpd_pin(pin) {
		if ((hpd[pin] & hotplug_trigger) == 0)
1194
			continue;
1195

1196
		*pin_mask |= BIT(pin);
1197

1198
		if (long_pulse_detect(pin, dig_hotplug_reg))
1199
			*long_mask |= BIT(pin);
1200 1201
	}

1202 1203 1204
	drm_dbg(&dev_priv->drm,
		"hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
		hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1205 1206 1207

}

1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232
static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
				  const u32 hpd[HPD_NUM_PINS])
{
	struct intel_encoder *encoder;
	u32 enabled_irqs = 0;

	for_each_intel_encoder(&dev_priv->drm, encoder)
		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
			enabled_irqs |= hpd[encoder->hpd_pin];

	return enabled_irqs;
}

static u32 intel_hpd_hotplug_irqs(struct drm_i915_private *dev_priv,
				  const u32 hpd[HPD_NUM_PINS])
{
	struct intel_encoder *encoder;
	u32 hotplug_irqs = 0;

	for_each_intel_encoder(&dev_priv->drm, encoder)
		hotplug_irqs |= hpd[encoder->hpd_pin];

	return hotplug_irqs;
}

1233
static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1234
{
1235
	wake_up_all(&dev_priv->gmbus_wait_queue);
1236 1237
}

1238
static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1239
{
1240
	wake_up_all(&dev_priv->gmbus_wait_queue);
1241 1242
}

1243
#if defined(CONFIG_DEBUG_FS)
1244 1245
static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe,
1246 1247 1248
					 u32 crc0, u32 crc1,
					 u32 crc2, u32 crc3,
					 u32 crc4)
1249
{
T
Tomeu Vizoso 已提交
1250
	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1251
	struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc;
1252 1253 1254
	u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 };

	trace_intel_pipe_crc(crtc, crcs);
1255

1256
	spin_lock(&pipe_crc->lock);
1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267
	/*
	 * For some not yet identified reason, the first CRC is
	 * bonkers. So let's just wait for the next vblank and read
	 * out the buggy result.
	 *
	 * On GEN8+ sometimes the second CRC is bonkers as well, so
	 * don't trust that one either.
	 */
	if (pipe_crc->skipped <= 0 ||
	    (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
		pipe_crc->skipped++;
T
Tomeu Vizoso 已提交
1268
		spin_unlock(&pipe_crc->lock);
1269
		return;
T
Tomeu Vizoso 已提交
1270
	}
1271 1272 1273 1274 1275
	spin_unlock(&pipe_crc->lock);

	drm_crtc_add_crc_entry(&crtc->base, true,
				drm_crtc_accurate_vblank_count(&crtc->base),
				crcs);
1276
}
1277 1278
#else
static inline void
1279 1280
display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
			     enum pipe pipe,
1281 1282 1283
			     u32 crc0, u32 crc1,
			     u32 crc2, u32 crc3,
			     u32 crc4) {}
1284 1285
#endif

1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
static void flip_done_handler(struct drm_i915_private *i915,
			      enum pipe pipe)
{
	struct intel_crtc *crtc = intel_get_crtc_for_pipe(i915, pipe);
	struct drm_crtc_state *crtc_state = crtc->base.state;
	struct drm_pending_vblank_event *e = crtc_state->event;
	struct drm_device *dev = &i915->drm;
	unsigned long irqflags;

	spin_lock_irqsave(&dev->event_lock, irqflags);

	crtc_state->event = NULL;

	drm_crtc_send_vblank_event(&crtc->base, e);

	spin_unlock_irqrestore(&dev->event_lock, irqflags);
}
1303

1304 1305
static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
D
Daniel Vetter 已提交
1306
{
1307
	display_pipe_crc_irq_handler(dev_priv, pipe,
1308 1309
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1310 1311
}

1312 1313
static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
1314
{
1315
	display_pipe_crc_irq_handler(dev_priv, pipe,
1316 1317 1318 1319 1320
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1321
}
1322

1323 1324
static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
1325
{
1326
	u32 res1, res2;
1327

1328
	if (INTEL_GEN(dev_priv) >= 3)
1329 1330 1331 1332
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

1333
	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
1334 1335 1336
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1337

1338
	display_pipe_crc_irq_handler(dev_priv, pipe,
1339 1340 1341 1342
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1343
}
1344

1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357
static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		I915_WRITE(PIPESTAT(pipe),
			   PIPESTAT_INT_STATUS_MASK |
			   PIPE_FIFO_UNDERRUN_STATUS);

		dev_priv->pipestat_irq_mask[pipe] = 0;
	}
}

1358 1359
static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1360
{
1361
	enum pipe pipe;
1362

1363
	spin_lock(&dev_priv->irq_lock);
1364 1365 1366 1367 1368 1369

	if (!dev_priv->display_irqs_enabled) {
		spin_unlock(&dev_priv->irq_lock);
		return;
	}

1370
	for_each_pipe(dev_priv, pipe) {
1371
		i915_reg_t reg;
1372
		u32 status_mask, enable_mask, iir_bit = 0;
1373

1374 1375 1376 1377 1378 1379 1380
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1381 1382

		/* fifo underruns are filterered in the underrun handler. */
1383
		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1384 1385

		switch (pipe) {
1386
		default:
1387 1388 1389 1390 1391 1392
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1393 1394 1395
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1396 1397
		}
		if (iir & iir_bit)
1398
			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1399

1400
		if (!status_mask)
1401 1402 1403
			continue;

		reg = PIPESTAT(pipe);
1404 1405
		pipe_stats[pipe] = I915_READ(reg) & status_mask;
		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
1406 1407 1408

		/*
		 * Clear the PIPE*STAT regs before the IIR
1409 1410 1411 1412 1413 1414
		 *
		 * Toggle the enable bits to make sure we get an
		 * edge in the ISR pipe event bit if we don't clear
		 * all the enabled status bits. Otherwise the edge
		 * triggered IIR on i965/g4x wouldn't notice that
		 * an interrupt is still pending.
1415
		 */
1416 1417 1418 1419
		if (pipe_stats[pipe]) {
			I915_WRITE(reg, pipe_stats[pipe]);
			I915_WRITE(reg, enable_mask);
		}
1420
	}
1421
	spin_unlock(&dev_priv->irq_lock);
1422 1423
}

1424 1425 1426 1427 1428 1429 1430
static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
{
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1431
			intel_handle_vblank(dev_priv, pipe);
1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
	}
}

static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
{
	bool blc_event = false;
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1449
			intel_handle_vblank(dev_priv, pipe);
1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472

		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
			blc_event = true;

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
	}

	if (blc_event || (iir & I915_ASLE_INTERRUPT))
		intel_opregion_asle_intr(dev_priv);
}

static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
{
	bool blc_event = false;
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1473
			intel_handle_vblank(dev_priv, pipe);
1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491

		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
			blc_event = true;

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
	}

	if (blc_event || (iir & I915_ASLE_INTERRUPT))
		intel_opregion_asle_intr(dev_priv);

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev_priv);
}

1492
static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1493 1494 1495
					    u32 pipe_stats[I915_MAX_PIPES])
{
	enum pipe pipe;
1496

1497
	for_each_pipe(dev_priv, pipe) {
1498
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1499
			intel_handle_vblank(dev_priv, pipe);
1500 1501

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1502
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1503

1504 1505
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1506 1507 1508
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1509
		gmbus_irq_handler(dev_priv);
1510 1511
}

1512
static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
1513
{
1514 1515 1516 1517 1518 1519 1520 1521 1522
	u32 hotplug_status = 0, hotplug_status_mask;
	int i;

	if (IS_G4X(dev_priv) ||
	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
			DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
	else
		hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
1523

1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539
	/*
	 * We absolutely have to clear all the pending interrupt
	 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
	 * interrupt bit won't have an edge, and the i965/g4x
	 * edge triggered IIR will not notice that an interrupt
	 * is still pending. We can't use PORT_HOTPLUG_EN to
	 * guarantee the edge as the act of toggling the enable
	 * bits can itself generate a new hotplug interrupt :(
	 */
	for (i = 0; i < 10; i++) {
		u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask;

		if (tmp == 0)
			return hotplug_status;

		hotplug_status |= tmp;
1540
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1541 1542
	}

1543 1544 1545
	drm_WARN_ONCE(&dev_priv->drm, 1,
		      "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
		      I915_READ(PORT_HOTPLUG_STAT));
1546

1547 1548 1549
	return hotplug_status;
}

1550
static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1551 1552 1553
				 u32 hotplug_status)
{
	u32 pin_mask = 0, long_mask = 0;
1554
	u32 hotplug_trigger;
1555

1556 1557 1558 1559 1560
	if (IS_G4X(dev_priv) ||
	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
	else
		hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1561

1562 1563 1564 1565 1566
	if (hotplug_trigger) {
		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
				   hotplug_trigger, hotplug_trigger,
				   dev_priv->hotplug.hpd,
				   i9xx_port_hotplug_long_detect);
1567

1568
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1569
	}
1570 1571 1572 1573 1574

	if ((IS_G4X(dev_priv) ||
	     IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
		dp_aux_irq_handler(dev_priv);
1575 1576
}

1577
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1578
{
1579
	struct drm_i915_private *dev_priv = arg;
J
Jesse Barnes 已提交
1580 1581
	irqreturn_t ret = IRQ_NONE;

1582 1583 1584
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1585
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
1586
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1587

1588
	do {
1589
		u32 iir, gt_iir, pm_iir;
1590
		u32 pipe_stats[I915_MAX_PIPES] = {};
1591
		u32 hotplug_status = 0;
1592
		u32 ier = 0;
1593

J
Jesse Barnes 已提交
1594 1595
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);
1596
		iir = I915_READ(VLV_IIR);
J
Jesse Barnes 已提交
1597 1598

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1599
			break;
J
Jesse Barnes 已提交
1600 1601 1602

		ret = IRQ_HANDLED;

1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
		 * bits this time around.
		 */
1616
		I915_WRITE(VLV_MASTER_IER, 0);
1617 1618
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1619 1620 1621 1622 1623 1624

		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

1625
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1626
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1627

1628 1629
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1630
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1631

1632 1633 1634 1635
		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
			   I915_LPE_PIPE_B_INTERRUPT))
			intel_lpe_audio_irq_handler(dev_priv);

1636 1637 1638 1639 1640 1641
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);
1642

1643
		I915_WRITE(VLV_IER, ier);
1644
		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1645

1646
		if (gt_iir)
1647
			gen6_gt_irq_handler(&dev_priv->gt, gt_iir);
1648
		if (pm_iir)
1649
			gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir);
1650

1651
		if (hotplug_status)
1652
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1653

1654
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1655
	} while (0);
J
Jesse Barnes 已提交
1656

1657
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1658

J
Jesse Barnes 已提交
1659 1660 1661
	return ret;
}

1662 1663
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1664
	struct drm_i915_private *dev_priv = arg;
1665 1666
	irqreturn_t ret = IRQ_NONE;

1667 1668 1669
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1670
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
1671
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1672

1673
	do {
1674
		u32 master_ctl, iir;
1675
		u32 pipe_stats[I915_MAX_PIPES] = {};
1676
		u32 hotplug_status = 0;
1677 1678
		u32 ier = 0;

1679 1680
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1681

1682 1683
		if (master_ctl == 0 && iir == 0)
			break;
1684

1685 1686
		ret = IRQ_HANDLED;

1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
		 * bits this time around.
		 */
1700
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1701 1702
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1703

1704
		gen8_gt_irq_handler(&dev_priv->gt, master_ctl);
1705

1706
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1707
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1708

1709 1710
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1711
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1712

1713 1714 1715 1716 1717
		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
			   I915_LPE_PIPE_B_INTERRUPT |
			   I915_LPE_PIPE_C_INTERRUPT))
			intel_lpe_audio_irq_handler(dev_priv);

1718 1719 1720 1721 1722 1723 1724
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);

1725
		I915_WRITE(VLV_IER, ier);
1726
		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
1727 1728

		if (hotplug_status)
1729
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1730

1731
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1732
	} while (0);
1733

1734
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1735

1736 1737 1738
	return ret;
}

1739
static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1740
				u32 hotplug_trigger)
1741 1742 1743
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

1744 1745 1746 1747 1748 1749
	/*
	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
	 * unless we touch the hotplug register, even if hotplug_trigger is
	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
	 * errors.
	 */
1750
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1751 1752 1753 1754 1755 1756 1757 1758
	if (!hotplug_trigger) {
		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
			PORTD_HOTPLUG_STATUS_MASK |
			PORTC_HOTPLUG_STATUS_MASK |
			PORTB_HOTPLUG_STATUS_MASK;
		dig_hotplug_reg &= ~mask;
	}

1759
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1760 1761
	if (!hotplug_trigger)
		return;
1762

1763 1764 1765
	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
			   hotplug_trigger, dig_hotplug_reg,
			   dev_priv->hotplug.pch_hpd,
1766 1767
			   pch_port_hotplug_long_detect);

1768
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1769 1770
}

1771
static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1772
{
1773
	enum pipe pipe;
1774
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1775

1776
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
1777

1778 1779 1780
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1781 1782
		drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n",
			port_name(port));
1783
	}
1784

1785
	if (pch_iir & SDE_AUX_MASK)
1786
		dp_aux_irq_handler(dev_priv);
1787

1788
	if (pch_iir & SDE_GMBUS)
1789
		gmbus_irq_handler(dev_priv);
1790 1791

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1792
		drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n");
1793 1794

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1795
		drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n");
1796 1797

	if (pch_iir & SDE_POISON)
1798
		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1799

1800
	if (pch_iir & SDE_FDI_MASK) {
1801
		for_each_pipe(dev_priv, pipe)
1802 1803 1804
			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
				pipe_name(pipe),
				I915_READ(FDI_RX_IIR(pipe)));
1805
	}
1806 1807

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1808
		drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n");
1809 1810

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1811 1812
		drm_dbg(&dev_priv->drm,
			"PCH transcoder CRC error interrupt\n");
1813 1814

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1815
		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
1816 1817

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1818
		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
1819 1820
}

1821
static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
1822 1823
{
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1824
	enum pipe pipe;
1825

1826
	if (err_int & ERR_INT_POISON)
1827
		drm_err(&dev_priv->drm, "Poison interrupt\n");
1828

1829
	for_each_pipe(dev_priv, pipe) {
1830 1831
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1832

D
Daniel Vetter 已提交
1833
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1834 1835
			if (IS_IVYBRIDGE(dev_priv))
				ivb_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
1836
			else
1837
				hsw_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
1838 1839
		}
	}
1840

1841 1842 1843
	I915_WRITE(GEN7_ERR_INT, err_int);
}

1844
static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
1845 1846
{
	u32 serr_int = I915_READ(SERR_INT);
1847
	enum pipe pipe;
1848

1849
	if (serr_int & SERR_INT_POISON)
1850
		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1851

1852 1853 1854
	for_each_pipe(dev_priv, pipe)
		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
1855 1856

	I915_WRITE(SERR_INT, serr_int);
1857 1858
}

1859
static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1860
{
1861
	enum pipe pipe;
1862
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1863

1864
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
1865

1866 1867 1868
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
1869 1870
		drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n",
			port_name(port));
1871
	}
1872 1873

	if (pch_iir & SDE_AUX_MASK_CPT)
1874
		dp_aux_irq_handler(dev_priv);
1875 1876

	if (pch_iir & SDE_GMBUS_CPT)
1877
		gmbus_irq_handler(dev_priv);
1878 1879

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1880
		drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n");
1881 1882

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1883
		drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n");
1884

1885
	if (pch_iir & SDE_FDI_MASK_CPT) {
1886
		for_each_pipe(dev_priv, pipe)
1887 1888 1889
			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
				pipe_name(pipe),
				I915_READ(FDI_RX_IIR(pipe)));
1890
	}
1891 1892

	if (pch_iir & SDE_ERROR_CPT)
1893
		cpt_serr_int_handler(dev_priv);
1894 1895
}

1896
static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1897
{
1898
	u32 ddi_hotplug_trigger, tc_hotplug_trigger;
1899 1900
	u32 pin_mask = 0, long_mask = 0;

1901 1902 1903 1904
	if (HAS_PCH_DG1(dev_priv)) {
		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_DG1;
		tc_hotplug_trigger = 0;
	} else if (HAS_PCH_TGP(dev_priv)) {
1905 1906
		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
		tc_hotplug_trigger = pch_iir & SDE_TC_MASK_TGP;
M
Matt Roper 已提交
1907 1908 1909
	} else if (HAS_PCH_JSP(dev_priv)) {
		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
		tc_hotplug_trigger = 0;
1910
	} else if (HAS_PCH_MCC(dev_priv)) {
1911
		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
1912
		tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1);
1913
	} else {
1914 1915 1916
		drm_WARN(&dev_priv->drm, !HAS_PCH_ICP(dev_priv),
			 "Unrecognized PCH type 0x%x\n",
			 INTEL_PCH_TYPE(dev_priv));
M
Matt Roper 已提交
1917

1918 1919 1920 1921
		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
		tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP;
	}

1922 1923 1924 1925 1926 1927 1928
	if (ddi_hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
		I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);

		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1929 1930
				   ddi_hotplug_trigger, dig_hotplug_reg,
				   dev_priv->hotplug.pch_hpd,
1931 1932 1933 1934 1935 1936 1937 1938 1939 1940
				   icp_ddi_port_hotplug_long_detect);
	}

	if (tc_hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
		I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);

		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1941 1942
				   tc_hotplug_trigger, dig_hotplug_reg,
				   dev_priv->hotplug.pch_hpd,
1943
				   icp_tc_port_hotplug_long_detect);
1944 1945 1946 1947 1948 1949 1950 1951 1952
	}

	if (pin_mask)
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);

	if (pch_iir & SDE_GMBUS_ICP)
		gmbus_irq_handler(dev_priv);
}

1953
static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965
{
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
		~SDE_PORTE_HOTPLUG_SPT;
	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
	u32 pin_mask = 0, long_mask = 0;

	if (hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);

1966
		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1967 1968
				   hotplug_trigger, dig_hotplug_reg,
				   dev_priv->hotplug.pch_hpd,
1969
				   spt_port_hotplug_long_detect);
1970 1971 1972 1973 1974 1975 1976 1977
	}

	if (hotplug2_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);

1978
		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1979 1980
				   hotplug2_trigger, dig_hotplug_reg,
				   dev_priv->hotplug.pch_hpd,
1981 1982 1983 1984
				   spt_port_hotplug2_long_detect);
	}

	if (pin_mask)
1985
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1986 1987

	if (pch_iir & SDE_GMBUS_CPT)
1988
		gmbus_irq_handler(dev_priv);
1989 1990
}

1991
static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
1992
				u32 hotplug_trigger)
1993 1994 1995 1996 1997 1998
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);

1999 2000 2001
	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
			   hotplug_trigger, dig_hotplug_reg,
			   dev_priv->hotplug.hpd,
2002 2003
			   ilk_port_hotplug_long_detect);

2004
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2005 2006
}

2007 2008
static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2009
{
2010
	enum pipe pipe;
2011 2012
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;

2013
	if (hotplug_trigger)
2014
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
2015 2016

	if (de_iir & DE_AUX_CHANNEL_A)
2017
		dp_aux_irq_handler(dev_priv);
2018 2019

	if (de_iir & DE_GSE)
2020
		intel_opregion_asle_intr(dev_priv);
2021 2022

	if (de_iir & DE_POISON)
2023
		drm_err(&dev_priv->drm, "Poison interrupt\n");
2024

2025
	for_each_pipe(dev_priv, pipe) {
2026
		if (de_iir & DE_PIPE_VBLANK(pipe))
2027
			intel_handle_vblank(dev_priv, pipe);
2028

2029
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2030
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2031

2032
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
2033
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2034 2035 2036 2037 2038 2039
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

2040 2041
		if (HAS_PCH_CPT(dev_priv))
			cpt_irq_handler(dev_priv, pch_iir);
2042
		else
2043
			ibx_irq_handler(dev_priv, pch_iir);
2044 2045 2046 2047 2048

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

2049
	if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT)
2050
		gen5_rps_irq_handler(&dev_priv->gt.rps);
2051 2052
}

2053 2054
static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2055
{
2056
	enum pipe pipe;
2057 2058
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;

2059
	if (hotplug_trigger)
2060
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
2061 2062

	if (de_iir & DE_ERR_INT_IVB)
2063
		ivb_err_int_handler(dev_priv);
2064

2065 2066 2067 2068 2069 2070
	if (de_iir & DE_EDP_PSR_INT_HSW) {
		u32 psr_iir = I915_READ(EDP_PSR_IIR);

		intel_psr_irq_handler(dev_priv, psr_iir);
		I915_WRITE(EDP_PSR_IIR, psr_iir);
	}
2071

2072
	if (de_iir & DE_AUX_CHANNEL_A_IVB)
2073
		dp_aux_irq_handler(dev_priv);
2074 2075

	if (de_iir & DE_GSE_IVB)
2076
		intel_opregion_asle_intr(dev_priv);
2077

2078
	for_each_pipe(dev_priv, pipe) {
2079
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2080
			intel_handle_vblank(dev_priv, pipe);
2081 2082 2083
	}

	/* check event from PCH */
2084
	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
2085 2086
		u32 pch_iir = I915_READ(SDEIIR);

2087
		cpt_irq_handler(dev_priv, pch_iir);
2088 2089 2090 2091 2092 2093

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2094 2095 2096 2097 2098 2099 2100 2101
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2102
static irqreturn_t ilk_irq_handler(int irq, void *arg)
2103
{
2104 2105
	struct drm_i915_private *i915 = arg;
	void __iomem * const regs = i915->uncore.regs;
2106
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2107
	irqreturn_t ret = IRQ_NONE;
2108

2109
	if (unlikely(!intel_irqs_enabled(i915)))
2110 2111
		return IRQ_NONE;

2112
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2113
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
2114

2115
	/* disable master interrupt before clearing iir  */
2116 2117
	de_ier = raw_reg_read(regs, DEIER);
	raw_reg_write(regs, DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2118

2119 2120 2121 2122 2123
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2124 2125 2126
	if (!HAS_PCH_NOP(i915)) {
		sde_ier = raw_reg_read(regs, SDEIER);
		raw_reg_write(regs, SDEIER, 0);
2127
	}
2128

2129 2130
	/* Find, clear, then process each source of interrupt */

2131
	gt_iir = raw_reg_read(regs, GTIIR);
2132
	if (gt_iir) {
2133 2134 2135
		raw_reg_write(regs, GTIIR, gt_iir);
		if (INTEL_GEN(i915) >= 6)
			gen6_gt_irq_handler(&i915->gt, gt_iir);
2136
		else
2137 2138
			gen5_gt_irq_handler(&i915->gt, gt_iir);
		ret = IRQ_HANDLED;
2139 2140
	}

2141
	de_iir = raw_reg_read(regs, DEIIR);
2142
	if (de_iir) {
2143 2144 2145
		raw_reg_write(regs, DEIIR, de_iir);
		if (INTEL_GEN(i915) >= 7)
			ivb_display_irq_handler(i915, de_iir);
2146
		else
2147 2148
			ilk_display_irq_handler(i915, de_iir);
		ret = IRQ_HANDLED;
2149 2150
	}

2151 2152
	if (INTEL_GEN(i915) >= 6) {
		u32 pm_iir = raw_reg_read(regs, GEN6_PMIIR);
2153
		if (pm_iir) {
2154 2155
			raw_reg_write(regs, GEN6_PMIIR, pm_iir);
			gen6_rps_irq_handler(&i915->gt.rps, pm_iir);
2156 2157
			ret = IRQ_HANDLED;
		}
2158
	}
2159

2160 2161 2162
	raw_reg_write(regs, DEIER, de_ier);
	if (sde_ier)
		raw_reg_write(regs, SDEIER, sde_ier);
2163

2164
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2165
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
2166

2167 2168 2169
	return ret;
}

2170
static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
2171
				u32 hotplug_trigger)
2172
{
2173
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2174

2175 2176
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2177

2178 2179 2180
	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
			   hotplug_trigger, dig_hotplug_reg,
			   dev_priv->hotplug.hpd,
2181
			   bxt_port_hotplug_long_detect);
2182

2183
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2184 2185
}

2186 2187 2188
static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
{
	u32 pin_mask = 0, long_mask = 0;
2189 2190
	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
2191 2192

	if (trigger_tc) {
2193 2194
		u32 dig_hotplug_reg;

2195 2196 2197
		dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL);
		I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);

2198 2199 2200
		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
				   trigger_tc, dig_hotplug_reg,
				   dev_priv->hotplug.hpd,
2201
				   gen11_port_hotplug_long_detect);
2202 2203 2204 2205 2206 2207 2208 2209
	}

	if (trigger_tbt) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL);
		I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);

2210 2211 2212
		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
				   trigger_tbt, dig_hotplug_reg,
				   dev_priv->hotplug.hpd,
2213
				   gen11_port_hotplug_long_detect);
2214 2215 2216
	}

	if (pin_mask)
2217
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2218
	else
2219 2220
		drm_err(&dev_priv->drm,
			"Unexpected DE HPD interrupt 0x%08x\n", iir);
2221 2222
}

2223 2224
static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv)
{
2225
	u32 mask;
2226

2227 2228 2229
	if (INTEL_GEN(dev_priv) >= 12)
		return TGL_DE_PORT_AUX_DDIA |
			TGL_DE_PORT_AUX_DDIB |
2230 2231 2232 2233 2234 2235 2236 2237
			TGL_DE_PORT_AUX_DDIC |
			TGL_DE_PORT_AUX_USBC1 |
			TGL_DE_PORT_AUX_USBC2 |
			TGL_DE_PORT_AUX_USBC3 |
			TGL_DE_PORT_AUX_USBC4 |
			TGL_DE_PORT_AUX_USBC5 |
			TGL_DE_PORT_AUX_USBC6;

2238 2239

	mask = GEN8_AUX_CHANNEL_A;
2240 2241 2242 2243 2244
	if (INTEL_GEN(dev_priv) >= 9)
		mask |= GEN9_AUX_CHANNEL_B |
			GEN9_AUX_CHANNEL_C |
			GEN9_AUX_CHANNEL_D;

2245
	if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11))
2246 2247
		mask |= CNL_AUX_CHANNEL_F;

2248 2249
	if (IS_GEN(dev_priv, 11))
		mask |= ICL_AUX_CHANNEL_E;
2250 2251 2252 2253

	return mask;
}

2254 2255
static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv)
{
2256 2257 2258
	if (IS_ROCKETLAKE(dev_priv))
		return RKL_DE_PIPE_IRQ_FAULT_ERRORS;
	else if (INTEL_GEN(dev_priv) >= 11)
2259 2260
		return GEN11_DE_PIPE_IRQ_FAULT_ERRORS;
	else if (INTEL_GEN(dev_priv) >= 9)
2261 2262 2263 2264 2265
		return GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
	else
		return GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
}

2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276
static void
gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
{
	bool found = false;

	if (iir & GEN8_DE_MISC_GSE) {
		intel_opregion_asle_intr(dev_priv);
		found = true;
	}

	if (iir & GEN8_DE_EDP_PSR) {
2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289
		u32 psr_iir;
		i915_reg_t iir_reg;

		if (INTEL_GEN(dev_priv) >= 12)
			iir_reg = TRANS_PSR_IIR(dev_priv->psr.transcoder);
		else
			iir_reg = EDP_PSR_IIR;

		psr_iir = I915_READ(iir_reg);
		I915_WRITE(iir_reg, psr_iir);

		if (psr_iir)
			found = true;
2290 2291 2292 2293 2294

		intel_psr_irq_handler(dev_priv, psr_iir);
	}

	if (!found)
2295
		drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n");
2296 2297
}

2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354
static void gen11_dsi_te_interrupt_handler(struct drm_i915_private *dev_priv,
					   u32 te_trigger)
{
	enum pipe pipe = INVALID_PIPE;
	enum transcoder dsi_trans;
	enum port port;
	u32 val, tmp;

	/*
	 * Incase of dual link, TE comes from DSI_1
	 * this is to check if dual link is enabled
	 */
	val = I915_READ(TRANS_DDI_FUNC_CTL2(TRANSCODER_DSI_0));
	val &= PORT_SYNC_MODE_ENABLE;

	/*
	 * if dual link is enabled, then read DSI_0
	 * transcoder registers
	 */
	port = ((te_trigger & DSI1_TE && val) || (te_trigger & DSI0_TE)) ?
						  PORT_A : PORT_B;
	dsi_trans = (port == PORT_A) ? TRANSCODER_DSI_0 : TRANSCODER_DSI_1;

	/* Check if DSI configured in command mode */
	val = I915_READ(DSI_TRANS_FUNC_CONF(dsi_trans));
	val = val & OP_MODE_MASK;

	if (val != CMD_MODE_NO_GATE && val != CMD_MODE_TE_GATE) {
		drm_err(&dev_priv->drm, "DSI trancoder not configured in command mode\n");
		return;
	}

	/* Get PIPE for handling VBLANK event */
	val = I915_READ(TRANS_DDI_FUNC_CTL(dsi_trans));
	switch (val & TRANS_DDI_EDP_INPUT_MASK) {
	case TRANS_DDI_EDP_INPUT_A_ON:
		pipe = PIPE_A;
		break;
	case TRANS_DDI_EDP_INPUT_B_ONOFF:
		pipe = PIPE_B;
		break;
	case TRANS_DDI_EDP_INPUT_C_ONOFF:
		pipe = PIPE_C;
		break;
	default:
		drm_err(&dev_priv->drm, "Invalid PIPE\n");
		return;
	}

	intel_handle_vblank(dev_priv, pipe);

	/* clear TE in dsi IIR */
	port = (te_trigger & DSI1_TE) ? PORT_B : PORT_A;
	tmp = I915_READ(DSI_INTR_IDENT_REG(port));
	I915_WRITE(DSI_INTR_IDENT_REG(port), tmp);
}

2355 2356
static irqreturn_t
gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2357 2358
{
	irqreturn_t ret = IRQ_NONE;
2359
	u32 iir;
2360
	enum pipe pipe;
J
Jesse Barnes 已提交
2361

2362
	if (master_ctl & GEN8_DE_MISC_IRQ) {
2363 2364 2365
		iir = I915_READ(GEN8_DE_MISC_IIR);
		if (iir) {
			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2366
			ret = IRQ_HANDLED;
2367 2368
			gen8_de_misc_irq_handler(dev_priv, iir);
		} else {
2369 2370
			drm_err(&dev_priv->drm,
				"The master control interrupt lied (DE MISC)!\n");
2371
		}
2372 2373
	}

2374 2375 2376 2377 2378 2379 2380
	if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
		iir = I915_READ(GEN11_DE_HPD_IIR);
		if (iir) {
			I915_WRITE(GEN11_DE_HPD_IIR, iir);
			ret = IRQ_HANDLED;
			gen11_hpd_irq_handler(dev_priv, iir);
		} else {
2381 2382
			drm_err(&dev_priv->drm,
				"The master control interrupt lied, (DE HPD)!\n");
2383 2384 2385
		}
	}

2386
	if (master_ctl & GEN8_DE_PORT_IRQ) {
2387 2388 2389
		iir = I915_READ(GEN8_DE_PORT_IIR);
		if (iir) {
			u32 tmp_mask;
2390
			bool found = false;
2391

2392
			I915_WRITE(GEN8_DE_PORT_IIR, iir);
2393
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2394

2395
			if (iir & gen8_de_port_aux_mask(dev_priv)) {
2396
				dp_aux_irq_handler(dev_priv);
2397 2398 2399
				found = true;
			}

2400
			if (IS_GEN9_LP(dev_priv)) {
2401 2402
				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
				if (tmp_mask) {
2403
					bxt_hpd_irq_handler(dev_priv, tmp_mask);
2404 2405 2406
					found = true;
				}
			} else if (IS_BROADWELL(dev_priv)) {
2407
				tmp_mask = iir & BDW_DE_PORT_HOTPLUG_MASK;
2408
				if (tmp_mask) {
2409
					ilk_hpd_irq_handler(dev_priv, tmp_mask);
2410 2411
					found = true;
				}
2412 2413
			}

2414
			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
2415
				gmbus_irq_handler(dev_priv);
S
Shashank Sharma 已提交
2416 2417 2418
				found = true;
			}

2419 2420 2421 2422 2423 2424 2425 2426
			if (INTEL_GEN(dev_priv) >= 11) {
				tmp_mask = iir & (DSI0_TE | DSI1_TE);
				if (tmp_mask) {
					gen11_dsi_te_interrupt_handler(dev_priv, tmp_mask);
					found = true;
				}
			}

2427
			if (!found)
2428 2429
				drm_err(&dev_priv->drm,
					"Unexpected DE Port interrupt\n");
2430
		}
2431
		else
2432 2433
			drm_err(&dev_priv->drm,
				"The master control interrupt lied (DE PORT)!\n");
2434 2435
	}

2436
	for_each_pipe(dev_priv, pipe) {
2437
		u32 fault_errors;
2438

2439 2440
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2441

2442 2443
		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (!iir) {
2444 2445
			drm_err(&dev_priv->drm,
				"The master control interrupt lied (DE PIPE)!\n");
2446 2447
			continue;
		}
2448

2449 2450
		ret = IRQ_HANDLED;
		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2451

2452
		if (iir & GEN8_PIPE_VBLANK)
2453
			intel_handle_vblank(dev_priv, pipe);
2454

2455 2456 2457
		if (iir & GEN9_PIPE_PLANE1_FLIP_DONE)
			flip_done_handler(dev_priv, pipe);

2458
		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
2459
			hsw_pipe_crc_irq_handler(dev_priv, pipe);
2460

2461 2462
		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2463

2464
		fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv);
2465
		if (fault_errors)
2466 2467 2468 2469
			drm_err(&dev_priv->drm,
				"Fault errors on pipe %c: 0x%08x\n",
				pipe_name(pipe),
				fault_errors);
2470 2471
	}

2472
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2473
	    master_ctl & GEN8_DE_PCH_IRQ) {
2474 2475 2476 2477 2478
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
2479 2480 2481
		iir = I915_READ(SDEIIR);
		if (iir) {
			I915_WRITE(SDEIIR, iir);
2482
			ret = IRQ_HANDLED;
2483

2484 2485
			if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
				icp_irq_handler(dev_priv, iir);
2486
			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
2487
				spt_irq_handler(dev_priv, iir);
2488
			else
2489
				cpt_irq_handler(dev_priv, iir);
2490 2491 2492 2493 2494
		} else {
			/*
			 * Like on previous PCH there seems to be something
			 * fishy going on with forwarding PCH interrupts.
			 */
2495 2496
			drm_dbg(&dev_priv->drm,
				"The master control interrupt lied (SDE)!\n");
2497
		}
2498 2499
	}

2500 2501 2502
	return ret;
}

2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520
static inline u32 gen8_master_intr_disable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN8_MASTER_IRQ, 0);

	/*
	 * Now with master disabled, get a sample of level indications
	 * for this interrupt. Indications will be cleared on related acks.
	 * New indications can and will light up during processing,
	 * and will generate new interrupt after enabling master.
	 */
	return raw_reg_read(regs, GEN8_MASTER_IRQ);
}

static inline void gen8_master_intr_enable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
}

2521 2522
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
2523
	struct drm_i915_private *dev_priv = arg;
2524
	void __iomem * const regs = dev_priv->uncore.regs;
2525 2526 2527 2528 2529
	u32 master_ctl;

	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2530 2531 2532
	master_ctl = gen8_master_intr_disable(regs);
	if (!master_ctl) {
		gen8_master_intr_enable(regs);
2533
		return IRQ_NONE;
2534
	}
2535

2536 2537
	/* Find, queue (onto bottom-halves), then clear each source */
	gen8_gt_irq_handler(&dev_priv->gt, master_ctl);
2538 2539 2540

	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	if (master_ctl & ~GEN8_GT_IRQS) {
2541
		disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2542
		gen8_de_irq_handler(dev_priv, master_ctl);
2543
		enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2544
	}
2545

2546
	gen8_master_intr_enable(regs);
2547

2548
	return IRQ_HANDLED;
2549 2550
}

2551
static u32
2552
gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl)
2553
{
2554
	void __iomem * const regs = gt->uncore->regs;
2555
	u32 iir;
2556 2557

	if (!(master_ctl & GEN11_GU_MISC_IRQ))
2558 2559 2560 2561 2562
		return 0;

	iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
	if (likely(iir))
		raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
2563

2564
	return iir;
2565 2566 2567
}

static void
2568
gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir)
2569 2570
{
	if (iir & GEN11_GU_MISC_GSE)
2571
		intel_opregion_asle_intr(gt->i915);
2572 2573
}

2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591
static inline u32 gen11_master_intr_disable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);

	/*
	 * Now with master disabled, get a sample of level indications
	 * for this interrupt. Indications will be cleared on related acks.
	 * New indications can and will light up during processing,
	 * and will generate new interrupt after enabling master.
	 */
	return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
}

static inline void gen11_master_intr_enable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
}

2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610
static void
gen11_display_irq_handler(struct drm_i915_private *i915)
{
	void __iomem * const regs = i915->uncore.regs;
	const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);

	disable_rpm_wakeref_asserts(&i915->runtime_pm);
	/*
	 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
	 * for the display related bits.
	 */
	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0);
	gen8_de_irq_handler(i915, disp_ctl);
	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL,
		      GEN11_DISPLAY_IRQ_ENABLE);

	enable_rpm_wakeref_asserts(&i915->runtime_pm);
}

2611 2612 2613 2614
static __always_inline irqreturn_t
__gen11_irq_handler(struct drm_i915_private * const i915,
		    u32 (*intr_disable)(void __iomem * const regs),
		    void (*intr_enable)(void __iomem * const regs))
M
Mika Kuoppala 已提交
2615
{
2616
	void __iomem * const regs = i915->uncore.regs;
2617
	struct intel_gt *gt = &i915->gt;
M
Mika Kuoppala 已提交
2618
	u32 master_ctl;
2619
	u32 gu_misc_iir;
M
Mika Kuoppala 已提交
2620 2621 2622 2623

	if (!intel_irqs_enabled(i915))
		return IRQ_NONE;

2624
	master_ctl = intr_disable(regs);
2625
	if (!master_ctl) {
2626
		intr_enable(regs);
M
Mika Kuoppala 已提交
2627
		return IRQ_NONE;
2628
	}
M
Mika Kuoppala 已提交
2629

2630
	/* Find, queue (onto bottom-halves), then clear each source */
2631
	gen11_gt_irq_handler(gt, master_ctl);
M
Mika Kuoppala 已提交
2632 2633

	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2634 2635
	if (master_ctl & GEN11_DISPLAY_IRQ)
		gen11_display_irq_handler(i915);
M
Mika Kuoppala 已提交
2636

2637
	gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl);
2638

2639
	intr_enable(regs);
M
Mika Kuoppala 已提交
2640

2641
	gen11_gu_misc_irq_handler(gt, gu_misc_iir);
2642

M
Mika Kuoppala 已提交
2643 2644 2645
	return IRQ_HANDLED;
}

2646 2647 2648 2649 2650 2651 2652
static irqreturn_t gen11_irq_handler(int irq, void *arg)
{
	return __gen11_irq_handler(arg,
				   gen11_master_intr_disable,
				   gen11_master_intr_enable);
}

2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692
static u32 dg1_master_intr_disable_and_ack(void __iomem * const regs)
{
	u32 val;

	/* First disable interrupts */
	raw_reg_write(regs, DG1_MSTR_UNIT_INTR, 0);

	/* Get the indication levels and ack the master unit */
	val = raw_reg_read(regs, DG1_MSTR_UNIT_INTR);
	if (unlikely(!val))
		return 0;

	raw_reg_write(regs, DG1_MSTR_UNIT_INTR, val);

	/*
	 * Now with master disabled, get a sample of level indications
	 * for this interrupt and ack them right away - we keep GEN11_MASTER_IRQ
	 * out as this bit doesn't exist anymore for DG1
	 */
	val = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ) & ~GEN11_MASTER_IRQ;
	if (unlikely(!val))
		return 0;

	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, val);

	return val;
}

static inline void dg1_master_intr_enable(void __iomem * const regs)
{
	raw_reg_write(regs, DG1_MSTR_UNIT_INTR, DG1_MSTR_IRQ);
}

static irqreturn_t dg1_irq_handler(int irq, void *arg)
{
	return __gen11_irq_handler(arg,
				   dg1_master_intr_disable_and_ack,
				   dg1_master_intr_enable);
}

2693 2694 2695
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2696
int i8xx_enable_vblank(struct drm_crtc *crtc)
2697
{
2698 2699
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2700
	unsigned long irqflags;
2701

2702
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2703
	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2704
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2705

2706 2707 2708
	return 0;
}

2709
int i915gm_enable_vblank(struct drm_crtc *crtc)
2710
{
2711
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2712

2713 2714 2715 2716 2717 2718 2719 2720
	/*
	 * Vblank interrupts fail to wake the device up from C2+.
	 * Disabling render clock gating during C-states avoids
	 * the problem. There is a small power cost so we do this
	 * only when vblank interrupts are actually enabled.
	 */
	if (dev_priv->vblank_enabled++ == 0)
		I915_WRITE(SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2721

2722
	return i8xx_enable_vblank(crtc);
2723 2724
}

2725
int i965_enable_vblank(struct drm_crtc *crtc)
2726
{
2727 2728
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2729 2730 2731
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2732 2733
	i915_enable_pipestat(dev_priv, pipe,
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
2734 2735 2736 2737 2738
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2739
int ilk_enable_vblank(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
2740
{
2741 2742
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
J
Jesse Barnes 已提交
2743
	unsigned long irqflags;
2744
	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
2745
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
2746 2747

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2748
	ilk_enable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
2749 2750
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

2751 2752 2753 2754
	/* Even though there is no DMC, frame counter can get stuck when
	 * PSR is active as no frames are generated.
	 */
	if (HAS_PSR(dev_priv))
2755
		drm_crtc_vblank_restore(crtc);
2756

J
Jesse Barnes 已提交
2757 2758 2759
	return 0;
}

2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790
static bool gen11_dsi_configure_te(struct intel_crtc *intel_crtc,
				   bool enable)
{
	struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
	enum port port;
	u32 tmp;

	if (!(intel_crtc->mode_flags &
	    (I915_MODE_FLAG_DSI_USE_TE1 | I915_MODE_FLAG_DSI_USE_TE0)))
		return false;

	/* for dual link cases we consider TE from slave */
	if (intel_crtc->mode_flags & I915_MODE_FLAG_DSI_USE_TE1)
		port = PORT_B;
	else
		port = PORT_A;

	tmp =  I915_READ(DSI_INTR_MASK_REG(port));
	if (enable)
		tmp &= ~DSI_TE_EVENT;
	else
		tmp |= DSI_TE_EVENT;

	I915_WRITE(DSI_INTR_MASK_REG(port), tmp);

	tmp = I915_READ(DSI_INTR_IDENT_REG(port));
	I915_WRITE(DSI_INTR_IDENT_REG(port), tmp);

	return true;
}

2791
int bdw_enable_vblank(struct drm_crtc *crtc)
2792
{
2793
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2794 2795
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	enum pipe pipe = intel_crtc->pipe;
2796 2797
	unsigned long irqflags;

2798 2799 2800
	if (gen11_dsi_configure_te(intel_crtc, true))
		return 0;

2801
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2802
	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2803
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2804

2805 2806 2807 2808
	/* Even if there is no DMC, frame counter can get stuck when
	 * PSR is active as no frames are generated, so check only for PSR.
	 */
	if (HAS_PSR(dev_priv))
2809
		drm_crtc_vblank_restore(crtc);
2810

2811 2812 2813
	return 0;
}

2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826
void skl_enable_flip_done(struct intel_crtc *crtc)
{
	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
	unsigned long irqflags;

	spin_lock_irqsave(&i915->irq_lock, irqflags);

	bdw_enable_pipe_irq(i915, pipe, GEN9_PIPE_PLANE1_FLIP_DONE);

	spin_unlock_irqrestore(&i915->irq_lock, irqflags);
}

2827 2828 2829
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2830
void i8xx_disable_vblank(struct drm_crtc *crtc)
2831
{
2832 2833
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2834
	unsigned long irqflags;
2835

2836
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2837
	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2838 2839 2840
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2841
void i915gm_disable_vblank(struct drm_crtc *crtc)
2842
{
2843
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2844

2845
	i8xx_disable_vblank(crtc);
2846

2847 2848
	if (--dev_priv->vblank_enabled == 0)
		I915_WRITE(SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2849 2850
}

2851
void i965_disable_vblank(struct drm_crtc *crtc)
2852
{
2853 2854
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2855 2856 2857
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2858 2859
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2860 2861 2862
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2863
void ilk_disable_vblank(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
2864
{
2865 2866
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
J
Jesse Barnes 已提交
2867
	unsigned long irqflags;
2868
	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
2869
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
2870 2871

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2872
	ilk_disable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
2873 2874 2875
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2876
void bdw_disable_vblank(struct drm_crtc *crtc)
2877
{
2878
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2879 2880
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	enum pipe pipe = intel_crtc->pipe;
2881 2882
	unsigned long irqflags;

2883 2884 2885
	if (gen11_dsi_configure_te(intel_crtc, false))
		return;

2886
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2887
	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2888 2889 2890
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903
void skl_disable_flip_done(struct intel_crtc *crtc)
{
	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
	unsigned long irqflags;

	spin_lock_irqsave(&i915->irq_lock, irqflags);

	bdw_disable_pipe_irq(i915, pipe, GEN9_PIPE_PLANE1_FLIP_DONE);

	spin_unlock_irqrestore(&i915->irq_lock, irqflags);
}

2904
static void ibx_irq_reset(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
2905
{
2906 2907
	struct intel_uncore *uncore = &dev_priv->uncore;

2908
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
2909 2910
		return;

2911
	GEN3_IRQ_RESET(uncore, SDE);
2912

2913
	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
2914
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
2915
}
2916

P
Paulo Zanoni 已提交
2917 2918 2919 2920 2921 2922 2923 2924
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
2925
static void ibx_irq_pre_postinstall(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
2926
{
2927
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
2928 2929
		return;

2930
	drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
2931 2932 2933 2934
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

2935 2936
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
2937 2938
	struct intel_uncore *uncore = &dev_priv->uncore;

2939
	if (IS_CHERRYVIEW(dev_priv))
2940
		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
2941
	else
2942
		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK);
2943

2944
	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
2945
	intel_uncore_write(uncore, PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2946

2947
	i9xx_pipestat_irq_reset(dev_priv);
2948

2949
	GEN3_IRQ_RESET(uncore, VLV_);
2950
	dev_priv->irq_mask = ~0u;
2951 2952
}

2953 2954
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
{
2955 2956
	struct intel_uncore *uncore = &dev_priv->uncore;

2957
	u32 pipestat_mask;
2958
	u32 enable_mask;
2959 2960
	enum pipe pipe;

2961
	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
2962 2963 2964 2965 2966

	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);

2967 2968
	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2969 2970 2971 2972
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_LPE_PIPE_A_INTERRUPT |
		I915_LPE_PIPE_B_INTERRUPT;

2973
	if (IS_CHERRYVIEW(dev_priv))
2974 2975
		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
			I915_LPE_PIPE_C_INTERRUPT;
2976

2977
	drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u);
2978

2979 2980
	dev_priv->irq_mask = ~enable_mask;

2981
	GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask);
2982 2983 2984 2985
}

/* drm_dma.h hooks
*/
2986
static void ilk_irq_reset(struct drm_i915_private *dev_priv)
2987
{
2988
	struct intel_uncore *uncore = &dev_priv->uncore;
2989

2990
	GEN3_IRQ_RESET(uncore, DE);
2991 2992
	dev_priv->irq_mask = ~0u;

2993
	if (IS_GEN(dev_priv, 7))
2994
		intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff);
2995

2996
	if (IS_HASWELL(dev_priv)) {
2997 2998
		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
2999 3000
	}

3001
	gen5_gt_irq_reset(&dev_priv->gt);
3002

3003
	ibx_irq_reset(dev_priv);
3004 3005
}

3006
static void valleyview_irq_reset(struct drm_i915_private *dev_priv)
J
Jesse Barnes 已提交
3007
{
3008 3009 3010
	I915_WRITE(VLV_MASTER_IER, 0);
	POSTING_READ(VLV_MASTER_IER);

3011
	gen5_gt_irq_reset(&dev_priv->gt);
J
Jesse Barnes 已提交
3012

3013
	spin_lock_irq(&dev_priv->irq_lock);
3014 3015
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3016
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
3017 3018
}

3019
static void gen8_irq_reset(struct drm_i915_private *dev_priv)
3020
{
3021
	struct intel_uncore *uncore = &dev_priv->uncore;
3022
	enum pipe pipe;
3023

3024
	gen8_master_intr_disable(dev_priv->uncore.regs);
3025

3026
	gen8_gt_irq_reset(&dev_priv->gt);
3027

3028 3029
	intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
	intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
3030

3031
	for_each_pipe(dev_priv, pipe)
3032 3033
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3034
			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
3035

3036 3037 3038
	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3039

3040
	if (HAS_PCH_SPLIT(dev_priv))
3041
		ibx_irq_reset(dev_priv);
3042
}
3043

3044
static void gen11_display_irq_reset(struct drm_i915_private *dev_priv)
M
Mika Kuoppala 已提交
3045
{
3046
	struct intel_uncore *uncore = &dev_priv->uncore;
3047
	enum pipe pipe;
3048 3049
	u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
M
Mika Kuoppala 已提交
3050

3051
	intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0);
M
Mika Kuoppala 已提交
3052

3053 3054 3055
	if (INTEL_GEN(dev_priv) >= 12) {
		enum transcoder trans;

3056
		for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069
			enum intel_display_power_domain domain;

			domain = POWER_DOMAIN_TRANSCODER(trans);
			if (!intel_display_power_is_enabled(dev_priv, domain))
				continue;

			intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff);
			intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff);
		}
	} else {
		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
	}
3070

M
Mika Kuoppala 已提交
3071 3072 3073
	for_each_pipe(dev_priv, pipe)
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3074
			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
M
Mika Kuoppala 已提交
3075

3076 3077 3078
	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
	GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_);
3079

3080
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3081
		GEN3_IRQ_RESET(uncore, SDE);
M
Matt Roper 已提交
3082

3083 3084
	/* Wa_14010685332:icl,jsl,ehl,tgl,rkl */
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) {
M
Matt Roper 已提交
3085 3086 3087 3088 3089
		intel_uncore_rmw(uncore, SOUTH_CHICKEN1,
				 SBCLK_RUN_REFCLK_DIS, SBCLK_RUN_REFCLK_DIS);
		intel_uncore_rmw(uncore, SOUTH_CHICKEN1,
				 SBCLK_RUN_REFCLK_DIS, 0);
	}
M
Mika Kuoppala 已提交
3090 3091
}

3092 3093 3094 3095
static void gen11_irq_reset(struct drm_i915_private *dev_priv)
{
	struct intel_uncore *uncore = &dev_priv->uncore;

3096 3097 3098 3099
	if (HAS_MASTER_UNIT_IRQ(dev_priv))
		dg1_master_intr_disable_and_ack(dev_priv->uncore.regs);
	else
		gen11_master_intr_disable(dev_priv->uncore.regs);
3100 3101 3102 3103 3104 3105 3106 3107

	gen11_gt_irq_reset(&dev_priv->gt);
	gen11_display_irq_reset(dev_priv);

	GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
}

3108
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3109
				     u8 pipe_mask)
3110
{
3111 3112
	struct intel_uncore *uncore = &dev_priv->uncore;

3113
	u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3114
	enum pipe pipe;
3115

3116 3117 3118
	if (INTEL_GEN(dev_priv) >= 9)
		extra_ier |= GEN9_PIPE_PLANE1_FLIP_DONE;

3119
	spin_lock_irq(&dev_priv->irq_lock);
3120 3121 3122 3123 3124 3125

	if (!intel_irqs_enabled(dev_priv)) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}

3126
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3127
		GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
3128 3129
				  dev_priv->de_irq_mask[pipe],
				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
3130

3131
	spin_unlock_irq(&dev_priv->irq_lock);
3132 3133
}

3134
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3135
				     u8 pipe_mask)
3136
{
3137
	struct intel_uncore *uncore = &dev_priv->uncore;
3138 3139
	enum pipe pipe;

3140
	spin_lock_irq(&dev_priv->irq_lock);
3141 3142 3143 3144 3145 3146

	if (!intel_irqs_enabled(dev_priv)) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}

3147
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3148
		GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
3149

3150 3151 3152
	spin_unlock_irq(&dev_priv->irq_lock);

	/* make sure we're done processing display irqs */
3153
	intel_synchronize_irq(dev_priv);
3154 3155
}

3156
static void cherryview_irq_reset(struct drm_i915_private *dev_priv)
3157
{
3158
	struct intel_uncore *uncore = &dev_priv->uncore;
3159 3160 3161 3162

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3163
	gen8_gt_irq_reset(&dev_priv->gt);
3164

3165
	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3166

3167
	spin_lock_irq(&dev_priv->irq_lock);
3168 3169
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3170
	spin_unlock_irq(&dev_priv->irq_lock);
3171 3172
}

3173
static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
3174
{
3175
	u32 hotplug;
3176 3177 3178

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
3179 3180
	 * duration to 2ms (which is the minimum in the Display Port spec).
	 * The pulse duration bits are reserved on LPT+.
3181
	 */
3182
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3183 3184 3185
	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
		     PORTC_PULSE_DURATION_MASK |
		     PORTD_PULSE_DURATION_MASK);
3186
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3187 3188
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3189 3190 3191 3192
	/*
	 * When CPU and PCH are on the same package, port A
	 * HPD must be enabled in both north and south.
	 */
3193
	if (HAS_PCH_LPT_LP(dev_priv))
3194
		hotplug |= PORTA_HOTPLUG_ENABLE;
3195
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3196
}
X
Xiong Zhang 已提交
3197

3198 3199 3200 3201
static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

3202
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
3203
	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
3204 3205 3206 3207 3208 3209

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	ibx_hpd_detection_setup(dev_priv);
}

3210 3211
static void icp_ddi_hpd_detection_setup(struct drm_i915_private *dev_priv,
					u32 enable_mask)
3212 3213 3214 3215
{
	u32 hotplug;

	hotplug = I915_READ(SHOTPLUG_CTL_DDI);
3216
	hotplug |= enable_mask;
3217
	I915_WRITE(SHOTPLUG_CTL_DDI, hotplug);
3218
}
3219

3220 3221 3222 3223 3224 3225 3226 3227
static void icp_tc_hpd_detection_setup(struct drm_i915_private *dev_priv,
				       u32 enable_mask)
{
	u32 hotplug;

	hotplug = I915_READ(SHOTPLUG_CTL_TC);
	hotplug |= enable_mask;
	I915_WRITE(SHOTPLUG_CTL_TC, hotplug);
3228 3229
}

3230
static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv,
3231
			      u32 ddi_enable_mask, u32 tc_enable_mask)
3232 3233 3234
{
	u32 hotplug_irqs, enabled_irqs;

3235
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
3236
	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
3237

3238 3239
	if (INTEL_PCH_TYPE(dev_priv) <= PCH_TGP)
		I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3240

3241 3242
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

3243 3244 3245
	icp_ddi_hpd_detection_setup(dev_priv, ddi_enable_mask);
	if (tc_enable_mask)
		icp_tc_hpd_detection_setup(dev_priv, tc_enable_mask);
3246 3247
}

3248 3249 3250 3251
/*
 * EHL doesn't need most of gen11_hpd_irq_setup, it's handling only the
 * equivalent of SDE.
 */
3252 3253
static void mcc_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
3254
	icp_hpd_irq_setup(dev_priv,
3255
			  ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE(HPD_PORT_TC1));
3256 3257
}

M
Matt Roper 已提交
3258 3259 3260 3261 3262 3263 3264 3265
/*
 * JSP behaves exactly the same as MCC above except that port C is mapped to
 * the DDI-C pins instead of the TC1 pins.  This means we should follow TGP's
 * masks & tables rather than ICP's masks & tables.
 */
static void jsp_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	icp_hpd_irq_setup(dev_priv,
3266
			  TGP_DDI_HPD_ENABLE_MASK, 0);
M
Matt Roper 已提交
3267 3268
}

3269 3270
static void dg1_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
C
Clinton A Taylor 已提交
3271 3272 3273 3274 3275 3276 3277 3278 3279
	u32 val;

	val = I915_READ(SOUTH_CHICKEN1);
	val |= (INVERT_DDIA_HPD |
		INVERT_DDIB_HPD |
		INVERT_DDIC_HPD |
		INVERT_DDID_HPD);
	I915_WRITE(SOUTH_CHICKEN1, val);

3280 3281 3282 3283
	icp_hpd_irq_setup(dev_priv,
			  DG1_DDI_HPD_ENABLE_MASK, 0);
}

3284
static void gen11_tc_hpd_detection_setup(struct drm_i915_private *dev_priv)
3285 3286 3287 3288
{
	u32 hotplug;

	hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL);
3289 3290 3291 3292 3293 3294
	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) |
		   GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) |
		   GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) |
		   GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) |
		   GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) |
		   GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6);
3295
	I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug);
3296 3297 3298 3299 3300
}

static void gen11_tbt_hpd_detection_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug;
3301 3302

	hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL);
3303 3304 3305 3306 3307 3308
	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) |
		   GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) |
		   GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) |
		   GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) |
		   GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) |
		   GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6);
3309
	I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug);
3310 3311 3312 3313 3314 3315 3316
}

static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;
	u32 val;

3317
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
3318
	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
3319 3320 3321

	val = I915_READ(GEN11_DE_HPD_IMR);
	val &= ~hotplug_irqs;
3322
	val |= ~enabled_irqs & hotplug_irqs;
3323 3324 3325
	I915_WRITE(GEN11_DE_HPD_IMR, val);
	POSTING_READ(GEN11_DE_HPD_IMR);

3326 3327
	gen11_tc_hpd_detection_setup(dev_priv);
	gen11_tbt_hpd_detection_setup(dev_priv);
3328

3329
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP)
3330
		icp_hpd_irq_setup(dev_priv,
3331
				  TGP_DDI_HPD_ENABLE_MASK, TGP_TC_HPD_ENABLE_MASK);
3332
	else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3333
		icp_hpd_irq_setup(dev_priv,
3334
				  ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE_MASK);
3335 3336
}

3337
static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3338
{
3339 3340 3341 3342 3343 3344 3345 3346 3347
	u32 val, hotplug;

	/* Display WA #1179 WaHardHangonHotPlug: cnp */
	if (HAS_PCH_CNP(dev_priv)) {
		val = I915_READ(SOUTH_CHICKEN1);
		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
		val |= CHASSIS_CLK_REQ_DURATION(0xf);
		I915_WRITE(SOUTH_CHICKEN1, val);
	}
3348 3349 3350

	/* Enable digital hotplug on the PCH */
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3351 3352 3353 3354
	hotplug |= PORTA_HOTPLUG_ENABLE |
		   PORTB_HOTPLUG_ENABLE |
		   PORTC_HOTPLUG_ENABLE |
		   PORTD_HOTPLUG_ENABLE;
3355 3356 3357 3358 3359
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);

	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
	hotplug |= PORTE_HOTPLUG_ENABLE;
	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3360 3361
}

3362 3363 3364 3365
static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

3366 3367 3368
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP)
		I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);

3369
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
3370
	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
3371 3372 3373 3374 3375 3376

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	spt_hpd_detection_setup(dev_priv);
}

3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392
static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug;

	/*
	 * Enable digital hotplug on the CPU, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 * The pulse duration bits are reserved on HSW+.
	 */
	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
		   DIGITAL_PORTA_PULSE_DURATION_2ms;
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
}

3393
static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3394
{
3395
	u32 hotplug_irqs, enabled_irqs;
3396

3397 3398
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
3399

3400
	if (INTEL_GEN(dev_priv) >= 8)
3401
		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3402
	else
3403
		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3404

3405
	ilk_hpd_detection_setup(dev_priv);
3406

3407
	ibx_hpd_irq_setup(dev_priv);
3408 3409
}

3410 3411
static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
				    u32 enabled_irqs)
3412
{
3413
	u32 hotplug;
3414

3415
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3416 3417 3418
	hotplug |= PORTA_HOTPLUG_ENABLE |
		   PORTB_HOTPLUG_ENABLE |
		   PORTC_HOTPLUG_ENABLE;
3419

3420 3421 3422
	drm_dbg_kms(&dev_priv->drm,
		    "Invert bit setting: hp_ctl:%x hp_port:%x\n",
		    hotplug, enabled_irqs);
3423 3424 3425 3426 3427 3428
	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;

	/*
	 * For BXT invert bit has to be set based on AOB design
	 * for HPD detection logic, update it based on VBT fields.
	 */
3429
	if ((enabled_irqs & GEN8_DE_PORT_HOTPLUG(HPD_PORT_A)) &&
3430 3431
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
		hotplug |= BXT_DDIA_HPD_INVERT;
3432
	if ((enabled_irqs & GEN8_DE_PORT_HOTPLUG(HPD_PORT_B)) &&
3433 3434
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
		hotplug |= BXT_DDIB_HPD_INVERT;
3435
	if ((enabled_irqs & GEN8_DE_PORT_HOTPLUG(HPD_PORT_C)) &&
3436 3437 3438
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
		hotplug |= BXT_DDIC_HPD_INVERT;

3439
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3440 3441
}

3442 3443 3444 3445
static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

3446
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
3447
	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
3448 3449 3450

	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);

3451
	bxt_hpd_detection_setup(dev_priv, enabled_irqs);
3452 3453
}

3454
static void ibx_irq_postinstall(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
3455
{
3456
	u32 mask;
3457

3458
	if (HAS_PCH_NOP(dev_priv))
D
Daniel Vetter 已提交
3459 3460
		return;

3461
	if (HAS_PCH_IBX(dev_priv))
3462
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3463
	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3464
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3465 3466
	else
		mask = SDE_GMBUS_CPT;
3467

3468
	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
P
Paulo Zanoni 已提交
3469 3470 3471
	I915_WRITE(SDEIMR, ~mask);
}

3472
static void ilk_irq_postinstall(struct drm_i915_private *dev_priv)
3473
{
3474
	struct intel_uncore *uncore = &dev_priv->uncore;
3475 3476
	u32 display_mask, extra_mask;

3477
	if (INTEL_GEN(dev_priv) >= 7) {
3478
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3479
				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
3480
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3481 3482
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
			      DE_DP_A_HOTPLUG_IVB);
3483 3484
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3485 3486
				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
				DE_PIPEA_CRC_DONE | DE_POISON);
3487
		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK |
3488 3489
			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
			      DE_DP_A_HOTPLUG);
3490
	}
3491

3492
	if (IS_HASWELL(dev_priv)) {
3493
		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
3494 3495 3496
		display_mask |= DE_EDP_PSR_INT_HSW;
	}

3497 3498 3499
	if (IS_IRONLAKE_M(dev_priv))
		extra_mask |= DE_PCU_EVENT;

3500
	dev_priv->irq_mask = ~display_mask;
3501

3502
	ibx_irq_pre_postinstall(dev_priv);
P
Paulo Zanoni 已提交
3503

3504 3505
	gen5_gt_irq_postinstall(&dev_priv->gt);

3506 3507
	GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask,
		      display_mask | extra_mask);
3508

3509
	ibx_irq_postinstall(dev_priv);
3510 3511
}

3512 3513
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
3514
	lockdep_assert_held(&dev_priv->irq_lock);
3515 3516 3517 3518 3519 3520

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3521 3522
	if (intel_irqs_enabled(dev_priv)) {
		vlv_display_irq_reset(dev_priv);
3523
		vlv_display_irq_postinstall(dev_priv);
3524
	}
3525 3526 3527 3528
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
3529
	lockdep_assert_held(&dev_priv->irq_lock);
3530 3531 3532 3533 3534 3535

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3536
	if (intel_irqs_enabled(dev_priv))
3537
		vlv_display_irq_reset(dev_priv);
3538 3539
}

3540

3541
static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv)
3542
{
3543
	gen5_gt_irq_postinstall(&dev_priv->gt);
J
Jesse Barnes 已提交
3544

3545
	spin_lock_irq(&dev_priv->irq_lock);
3546 3547
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3548 3549
	spin_unlock_irq(&dev_priv->irq_lock);

J
Jesse Barnes 已提交
3550
	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3551
	POSTING_READ(VLV_MASTER_IER);
3552 3553
}

3554 3555
static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3556 3557
	struct intel_uncore *uncore = &dev_priv->uncore;

3558 3559
	u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) |
		GEN8_PIPE_CDCLK_CRC_DONE;
3560
	u32 de_pipe_enables;
3561
	u32 de_port_masked = gen8_de_port_aux_mask(dev_priv);
3562
	u32 de_port_enables;
3563
	u32 de_misc_masked = GEN8_DE_EDP_PSR;
3564 3565
	u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
3566
	enum pipe pipe;
3567

3568 3569 3570
	if (INTEL_GEN(dev_priv) <= 10)
		de_misc_masked |= GEN8_DE_MISC_GSE;

3571 3572
	if (IS_GEN9_LP(dev_priv))
		de_port_masked |= BXT_DE_PORT_GMBUS;
R
Rodrigo Vivi 已提交
3573

3574 3575 3576 3577 3578 3579 3580
	if (INTEL_GEN(dev_priv) >= 11) {
		enum port port;

		if (intel_bios_is_dsi_present(dev_priv, &port))
			de_port_masked |= DSI0_TE | DSI1_TE;
	}

3581 3582 3583
	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3584 3585 3586
	if (INTEL_GEN(dev_priv) >= 9)
		de_pipe_enables |= GEN9_PIPE_PLANE1_FLIP_DONE;

3587
	de_port_enables = de_port_masked;
3588
	if (IS_GEN9_LP(dev_priv))
3589 3590
		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
	else if (IS_BROADWELL(dev_priv))
3591
		de_port_enables |= BDW_DE_PORT_HOTPLUG_MASK;
3592

3593 3594 3595
	if (INTEL_GEN(dev_priv) >= 12) {
		enum transcoder trans;

3596
		for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607
			enum intel_display_power_domain domain;

			domain = POWER_DOMAIN_TRANSCODER(trans);
			if (!intel_display_power_is_enabled(dev_priv, domain))
				continue;

			gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans));
		}
	} else {
		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
	}
3608

M
Mika Kahola 已提交
3609 3610
	for_each_pipe(dev_priv, pipe) {
		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
3611

3612
		if (intel_display_power_is_enabled(dev_priv,
3613
				POWER_DOMAIN_PIPE(pipe)))
3614
			GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
3615 3616
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
M
Mika Kahola 已提交
3617
	}
3618

3619 3620
	GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
	GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
3621

3622 3623
	if (INTEL_GEN(dev_priv) >= 11) {
		u32 de_hpd_masked = 0;
3624 3625
		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
				     GEN11_DE_TBT_HOTPLUG_MASK;
3626

3627 3628
		GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked,
			      de_hpd_enables);
3629
	}
3630 3631
}

3632
static void gen8_irq_postinstall(struct drm_i915_private *dev_priv)
3633
{
3634
	if (HAS_PCH_SPLIT(dev_priv))
3635
		ibx_irq_pre_postinstall(dev_priv);
P
Paulo Zanoni 已提交
3636

3637
	gen8_gt_irq_postinstall(&dev_priv->gt);
3638 3639
	gen8_de_irq_postinstall(dev_priv);

3640
	if (HAS_PCH_SPLIT(dev_priv))
3641
		ibx_irq_postinstall(dev_priv);
3642

3643
	gen8_master_intr_enable(dev_priv->uncore.regs);
3644 3645
}

3646
static void icp_irq_postinstall(struct drm_i915_private *dev_priv)
3647 3648 3649
{
	u32 mask = SDE_GMBUS_ICP;

3650
	drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0);
3651 3652 3653
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);

3654
	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
3655 3656 3657
	I915_WRITE(SDEIMR, ~mask);
}

3658
static void gen11_irq_postinstall(struct drm_i915_private *dev_priv)
M
Mika Kuoppala 已提交
3659
{
3660
	struct intel_uncore *uncore = &dev_priv->uncore;
3661
	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
M
Mika Kuoppala 已提交
3662

3663
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3664
		icp_irq_postinstall(dev_priv);
3665

3666
	gen11_gt_irq_postinstall(&dev_priv->gt);
M
Mika Kuoppala 已提交
3667 3668
	gen8_de_irq_postinstall(dev_priv);

3669
	GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
3670

M
Mika Kuoppala 已提交
3671 3672
	I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);

3673 3674 3675 3676 3677 3678 3679
	if (HAS_MASTER_UNIT_IRQ(dev_priv)) {
		dg1_master_intr_enable(uncore->regs);
		POSTING_READ(DG1_MSTR_UNIT_INTR);
	} else {
		gen11_master_intr_enable(uncore->regs);
		POSTING_READ(GEN11_GFX_MSTR_IRQ);
	}
M
Mika Kuoppala 已提交
3680 3681
}

3682
static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv)
3683
{
3684
	gen8_gt_irq_postinstall(&dev_priv->gt);
3685

3686
	spin_lock_irq(&dev_priv->irq_lock);
3687 3688
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3689 3690
	spin_unlock_irq(&dev_priv->irq_lock);

3691
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3692 3693 3694
	POSTING_READ(GEN8_MASTER_IRQ);
}

3695
static void i8xx_irq_reset(struct drm_i915_private *dev_priv)
L
Linus Torvalds 已提交
3696
{
3697
	struct intel_uncore *uncore = &dev_priv->uncore;
3698

3699 3700
	i9xx_pipestat_irq_reset(dev_priv);

3701
	GEN2_IRQ_RESET(uncore);
3702
	dev_priv->irq_mask = ~0u;
C
Chris Wilson 已提交
3703 3704
}

3705
static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv)
C
Chris Wilson 已提交
3706
{
3707
	struct intel_uncore *uncore = &dev_priv->uncore;
3708
	u16 enable_mask;
C
Chris Wilson 已提交
3709

3710 3711 3712 3713
	intel_uncore_write16(uncore,
			     EMR,
			     ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH));
C
Chris Wilson 已提交
3714 3715 3716 3717

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3718 3719
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_MASTER_ERROR_INTERRUPT);
C
Chris Wilson 已提交
3720

3721 3722 3723
	enable_mask =
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3724
		I915_MASTER_ERROR_INTERRUPT |
3725 3726
		I915_USER_INTERRUPT;

3727
	GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask);
C
Chris Wilson 已提交
3728

3729 3730
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3731
	spin_lock_irq(&dev_priv->irq_lock);
3732 3733
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3734
	spin_unlock_irq(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3735 3736
}

3737
static void i8xx_error_irq_ack(struct drm_i915_private *i915,
3738 3739
			       u16 *eir, u16 *eir_stuck)
{
3740
	struct intel_uncore *uncore = &i915->uncore;
3741 3742
	u16 emr;

3743
	*eir = intel_uncore_read16(uncore, EIR);
3744 3745

	if (*eir)
3746
		intel_uncore_write16(uncore, EIR, *eir);
3747

3748
	*eir_stuck = intel_uncore_read16(uncore, EIR);
3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761
	if (*eir_stuck == 0)
		return;

	/*
	 * Toggle all EMR bits to make sure we get an edge
	 * in the ISR master error bit if we don't clear
	 * all the EIR bits. Otherwise the edge triggered
	 * IIR on i965/g4x wouldn't notice that an interrupt
	 * is still pending. Also some EIR bits can't be
	 * cleared except by handling the underlying error
	 * (or by a GPU reset) so we mask any bit that
	 * remains set.
	 */
3762 3763 3764
	emr = intel_uncore_read16(uncore, EMR);
	intel_uncore_write16(uncore, EMR, 0xffff);
	intel_uncore_write16(uncore, EMR, emr | *eir_stuck);
3765 3766 3767 3768 3769 3770 3771 3772
}

static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
				   u16 eir, u16 eir_stuck)
{
	DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);

	if (eir_stuck)
3773 3774
		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n",
			eir_stuck);
3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810
}

static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
			       u32 *eir, u32 *eir_stuck)
{
	u32 emr;

	*eir = I915_READ(EIR);

	I915_WRITE(EIR, *eir);

	*eir_stuck = I915_READ(EIR);
	if (*eir_stuck == 0)
		return;

	/*
	 * Toggle all EMR bits to make sure we get an edge
	 * in the ISR master error bit if we don't clear
	 * all the EIR bits. Otherwise the edge triggered
	 * IIR on i965/g4x wouldn't notice that an interrupt
	 * is still pending. Also some EIR bits can't be
	 * cleared except by handling the underlying error
	 * (or by a GPU reset) so we mask any bit that
	 * remains set.
	 */
	emr = I915_READ(EMR);
	I915_WRITE(EMR, 0xffffffff);
	I915_WRITE(EMR, emr | *eir_stuck);
}

static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
				   u32 eir, u32 eir_stuck)
{
	DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);

	if (eir_stuck)
3811 3812
		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n",
			eir_stuck);
3813 3814
}

3815
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3816
{
3817
	struct drm_i915_private *dev_priv = arg;
3818
	irqreturn_t ret = IRQ_NONE;
C
Chris Wilson 已提交
3819

3820 3821 3822
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3823
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
3824
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3825

3826
	do {
3827
		u32 pipe_stats[I915_MAX_PIPES] = {};
3828
		u16 eir = 0, eir_stuck = 0;
3829
		u16 iir;
3830

3831
		iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR);
3832 3833 3834 3835
		if (iir == 0)
			break;

		ret = IRQ_HANDLED;
C
Chris Wilson 已提交
3836

3837 3838 3839
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
C
Chris Wilson 已提交
3840

3841 3842 3843
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);

3844
		intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir);
C
Chris Wilson 已提交
3845 3846

		if (iir & I915_USER_INTERRUPT)
3847
			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
C
Chris Wilson 已提交
3848

3849 3850
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
C
Chris Wilson 已提交
3851

3852 3853
		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
	} while (0);
3854

3855
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
C
Chris Wilson 已提交
3856

3857
	return ret;
C
Chris Wilson 已提交
3858 3859
}

3860
static void i915_irq_reset(struct drm_i915_private *dev_priv)
3861
{
3862
	struct intel_uncore *uncore = &dev_priv->uncore;
3863

3864
	if (I915_HAS_HOTPLUG(dev_priv)) {
3865
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3866 3867 3868
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3869 3870
	i9xx_pipestat_irq_reset(dev_priv);

3871
	GEN3_IRQ_RESET(uncore, GEN2_);
3872
	dev_priv->irq_mask = ~0u;
3873 3874
}

3875
static void i915_irq_postinstall(struct drm_i915_private *dev_priv)
3876
{
3877
	struct intel_uncore *uncore = &dev_priv->uncore;
3878
	u32 enable_mask;
3879

3880 3881
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
			  I915_ERROR_MEMORY_REFRESH));
3882 3883 3884 3885 3886

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3887 3888
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_MASTER_ERROR_INTERRUPT);
3889 3890 3891 3892 3893

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3894
		I915_MASTER_ERROR_INTERRUPT |
3895 3896
		I915_USER_INTERRUPT;

3897
	if (I915_HAS_HOTPLUG(dev_priv)) {
3898 3899 3900 3901 3902 3903
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

3904
	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
3905

3906 3907
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3908
	spin_lock_irq(&dev_priv->irq_lock);
3909 3910
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3911
	spin_unlock_irq(&dev_priv->irq_lock);
3912

3913
	i915_enable_asle_pipestat(dev_priv);
3914 3915
}

3916
static irqreturn_t i915_irq_handler(int irq, void *arg)
3917
{
3918
	struct drm_i915_private *dev_priv = arg;
3919
	irqreturn_t ret = IRQ_NONE;
3920

3921 3922 3923
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3924
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
3925
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3926

3927
	do {
3928
		u32 pipe_stats[I915_MAX_PIPES] = {};
3929
		u32 eir = 0, eir_stuck = 0;
3930 3931
		u32 hotplug_status = 0;
		u32 iir;
3932

3933
		iir = I915_READ(GEN2_IIR);
3934 3935 3936 3937 3938 3939 3940 3941
		if (iir == 0)
			break;

		ret = IRQ_HANDLED;

		if (I915_HAS_HOTPLUG(dev_priv) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3942

3943 3944 3945
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3946

3947 3948 3949
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);

3950
		I915_WRITE(GEN2_IIR, iir);
3951 3952

		if (iir & I915_USER_INTERRUPT)
3953
			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
3954

3955 3956
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
3957

3958 3959 3960 3961 3962
		if (hotplug_status)
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);

		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
	} while (0);
3963

3964
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3965

3966 3967 3968
	return ret;
}

3969
static void i965_irq_reset(struct drm_i915_private *dev_priv)
3970
{
3971
	struct intel_uncore *uncore = &dev_priv->uncore;
3972

3973
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3974
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3975

3976 3977
	i9xx_pipestat_irq_reset(dev_priv);

3978
	GEN3_IRQ_RESET(uncore, GEN2_);
3979
	dev_priv->irq_mask = ~0u;
3980 3981
}

3982
static void i965_irq_postinstall(struct drm_i915_private *dev_priv)
3983
{
3984
	struct intel_uncore *uncore = &dev_priv->uncore;
3985
	u32 enable_mask;
3986 3987
	u32 error_mask;

3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002
	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev_priv)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

4003
	/* Unmask the interrupts that we always want on. */
4004 4005 4006 4007 4008
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PORT_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4009
		  I915_MASTER_ERROR_INTERRUPT);
4010

4011 4012 4013 4014 4015
	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4016
		I915_MASTER_ERROR_INTERRUPT |
4017
		I915_USER_INTERRUPT;
4018

4019
	if (IS_G4X(dev_priv))
4020
		enable_mask |= I915_BSD_USER_INTERRUPT;
4021

4022
	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4023

4024 4025
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4026
	spin_lock_irq(&dev_priv->irq_lock);
4027 4028 4029
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4030
	spin_unlock_irq(&dev_priv->irq_lock);
4031

4032
	i915_enable_asle_pipestat(dev_priv);
4033 4034
}

4035
static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
4036 4037 4038
{
	u32 hotplug_en;

4039
	lockdep_assert_held(&dev_priv->irq_lock);
4040

4041 4042
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
4043
	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4044 4045 4046 4047
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
4048
	if (IS_G4X(dev_priv))
4049 4050 4051 4052
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
4053
	i915_hotplug_interrupt_update_locked(dev_priv,
4054 4055 4056 4057
					     HOTPLUG_INT_EN_MASK |
					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
					     hotplug_en);
4058 4059
}

4060
static irqreturn_t i965_irq_handler(int irq, void *arg)
4061
{
4062
	struct drm_i915_private *dev_priv = arg;
4063
	irqreturn_t ret = IRQ_NONE;
4064

4065 4066 4067
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4068
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
4069
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
4070

4071
	do {
4072
		u32 pipe_stats[I915_MAX_PIPES] = {};
4073
		u32 eir = 0, eir_stuck = 0;
4074 4075
		u32 hotplug_status = 0;
		u32 iir;
4076

4077
		iir = I915_READ(GEN2_IIR);
4078
		if (iir == 0)
4079 4080 4081 4082
			break;

		ret = IRQ_HANDLED;

4083 4084 4085 4086 4087 4088
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);

		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4089

4090 4091 4092
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);

4093
		I915_WRITE(GEN2_IIR, iir);
4094 4095

		if (iir & I915_USER_INTERRUPT)
4096
			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
4097

4098
		if (iir & I915_BSD_USER_INTERRUPT)
4099
			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[VCS0]);
4100

4101 4102
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4103

4104 4105 4106 4107 4108
		if (hotplug_status)
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);

		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
	} while (0);
4109

4110
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
4111

4112 4113 4114
	return ret;
}

4115 4116 4117 4118 4119 4120 4121
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4122
void intel_irq_init(struct drm_i915_private *dev_priv)
4123
{
4124
	struct drm_device *dev = &dev_priv->drm;
4125
	int i;
4126

4127 4128
	intel_hpd_init_pins(dev_priv);

4129 4130
	intel_hpd_init_work(dev_priv);

4131
	INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work);
4132 4133
	for (i = 0; i < MAX_L3_SLICES; ++i)
		dev_priv->l3_parity.remap_info[i] = NULL;
4134

4135
	/* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */
4136
	if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11)
4137
		dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16;
4138

4139
	dev->vblank_disable_immediate = true;
4140

4141 4142 4143 4144 4145 4146 4147 4148 4149 4150
	/* Most platforms treat the display irq block as an always-on
	 * power domain. vlv/chv can disable it at runtime and need
	 * special care to avoid writing any of the display block registers
	 * outside of the power domain. We defer setting up the display irqs
	 * in this case to the runtime pm.
	 */
	dev_priv->display_irqs_enabled = true;
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		dev_priv->display_irqs_enabled = false;

L
Lyude 已提交
4151
	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4152 4153 4154 4155 4156 4157 4158
	/* If we have MST support, we want to avoid doing short HPD IRQ storm
	 * detection, as short HPD storms will occur as a natural part of
	 * sideband messaging with MST.
	 * On older platforms however, IRQ storms can occur with both long and
	 * short pulses, as seen on some G4x systems.
	 */
	dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv);
L
Lyude 已提交
4159

4160 4161 4162 4163
	if (HAS_GMCH(dev_priv)) {
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
	} else {
4164 4165 4166
		if (HAS_PCH_DG1(dev_priv))
			dev_priv->display.hpd_irq_setup = dg1_hpd_irq_setup;
		else if (HAS_PCH_JSP(dev_priv))
M
Matt Roper 已提交
4167 4168
			dev_priv->display.hpd_irq_setup = jsp_hpd_irq_setup;
		else if (HAS_PCH_MCC(dev_priv))
4169 4170
			dev_priv->display.hpd_irq_setup = mcc_hpd_irq_setup;
		else if (INTEL_GEN(dev_priv) >= 11)
4171 4172
			dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
		else if (IS_GEN9_LP(dev_priv))
4173
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4174
		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
4175 4176
			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
		else
4177
			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4178 4179
	}
}
4180

4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194
/**
 * intel_irq_fini - deinitializes IRQ support
 * @i915: i915 device instance
 *
 * This function deinitializes all the IRQ support.
 */
void intel_irq_fini(struct drm_i915_private *i915)
{
	int i;

	for (i = 0; i < MAX_L3_SLICES; ++i)
		kfree(i915->l3_parity.remap_info[i]);
}

4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208
static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv)
{
	if (HAS_GMCH(dev_priv)) {
		if (IS_CHERRYVIEW(dev_priv))
			return cherryview_irq_handler;
		else if (IS_VALLEYVIEW(dev_priv))
			return valleyview_irq_handler;
		else if (IS_GEN(dev_priv, 4))
			return i965_irq_handler;
		else if (IS_GEN(dev_priv, 3))
			return i915_irq_handler;
		else
			return i8xx_irq_handler;
	} else {
4209 4210
		if (HAS_MASTER_UNIT_IRQ(dev_priv))
			return dg1_irq_handler;
4211 4212 4213 4214 4215
		if (INTEL_GEN(dev_priv) >= 11)
			return gen11_irq_handler;
		else if (INTEL_GEN(dev_priv) >= 8)
			return gen8_irq_handler;
		else
4216
			return ilk_irq_handler;
4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238
	}
}

static void intel_irq_reset(struct drm_i915_private *dev_priv)
{
	if (HAS_GMCH(dev_priv)) {
		if (IS_CHERRYVIEW(dev_priv))
			cherryview_irq_reset(dev_priv);
		else if (IS_VALLEYVIEW(dev_priv))
			valleyview_irq_reset(dev_priv);
		else if (IS_GEN(dev_priv, 4))
			i965_irq_reset(dev_priv);
		else if (IS_GEN(dev_priv, 3))
			i915_irq_reset(dev_priv);
		else
			i8xx_irq_reset(dev_priv);
	} else {
		if (INTEL_GEN(dev_priv) >= 11)
			gen11_irq_reset(dev_priv);
		else if (INTEL_GEN(dev_priv) >= 8)
			gen8_irq_reset(dev_priv);
		else
4239
			ilk_irq_reset(dev_priv);
4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261
	}
}

static void intel_irq_postinstall(struct drm_i915_private *dev_priv)
{
	if (HAS_GMCH(dev_priv)) {
		if (IS_CHERRYVIEW(dev_priv))
			cherryview_irq_postinstall(dev_priv);
		else if (IS_VALLEYVIEW(dev_priv))
			valleyview_irq_postinstall(dev_priv);
		else if (IS_GEN(dev_priv, 4))
			i965_irq_postinstall(dev_priv);
		else if (IS_GEN(dev_priv, 3))
			i915_irq_postinstall(dev_priv);
		else
			i8xx_irq_postinstall(dev_priv);
	} else {
		if (INTEL_GEN(dev_priv) >= 11)
			gen11_irq_postinstall(dev_priv);
		else if (INTEL_GEN(dev_priv) >= 8)
			gen8_irq_postinstall(dev_priv);
		else
4262
			ilk_irq_postinstall(dev_priv);
4263 4264 4265
	}
}

4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4277 4278
int intel_irq_install(struct drm_i915_private *dev_priv)
{
4279 4280 4281
	int irq = dev_priv->drm.pdev->irq;
	int ret;

4282 4283 4284 4285 4286
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
4287
	dev_priv->runtime_pm.irqs_enabled = true;
4288

4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302
	dev_priv->drm.irq_enabled = true;

	intel_irq_reset(dev_priv);

	ret = request_irq(irq, intel_irq_handler(dev_priv),
			  IRQF_SHARED, DRIVER_NAME, dev_priv);
	if (ret < 0) {
		dev_priv->drm.irq_enabled = false;
		return ret;
	}

	intel_irq_postinstall(dev_priv);

	return ret;
4303 4304
}

4305 4306 4307 4308 4309 4310 4311
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4312 4313
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
4314 4315 4316
	int irq = dev_priv->drm.pdev->irq;

	/*
4317 4318 4319 4320
	 * FIXME we can get called twice during driver probe
	 * error handling as well as during driver remove due to
	 * intel_modeset_driver_remove() calling us out of sequence.
	 * Would be nice if it didn't do that...
4321 4322 4323 4324 4325 4326 4327 4328 4329 4330
	 */
	if (!dev_priv->drm.irq_enabled)
		return;

	dev_priv->drm.irq_enabled = false;

	intel_irq_reset(dev_priv);

	free_irq(irq, dev_priv);

4331
	intel_hpd_cancel_work(dev_priv);
4332
	dev_priv->runtime_pm.irqs_enabled = false;
4333 4334
}

4335 4336 4337 4338 4339 4340 4341
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4342
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4343
{
4344
	intel_irq_reset(dev_priv);
4345
	dev_priv->runtime_pm.irqs_enabled = false;
4346
	intel_synchronize_irq(dev_priv);
4347 4348
}

4349 4350 4351 4352 4353 4354 4355
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4356
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4357
{
4358
	dev_priv->runtime_pm.irqs_enabled = true;
4359 4360
	intel_irq_reset(dev_priv);
	intel_irq_postinstall(dev_priv);
4361
}
4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375

bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
	return dev_priv->runtime_pm.irqs_enabled;
}

void intel_synchronize_irq(struct drm_i915_private *i915)
{
	synchronize_irq(i915->drm.pdev->irq);
}