i915_irq.c 120.9 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/circ_buf.h>
32 33 34
#include <linux/slab.h>
#include <linux/sysrq.h>

35
#include <drm/drm_drv.h>
36 37
#include <drm/drm_irq.h>

38
#include "display/intel_display_types.h"
39 40 41 42 43
#include "display/intel_fifo_underrun.h"
#include "display/intel_hotplug.h"
#include "display/intel_lpe_audio.h"
#include "display/intel_psr.h"

44
#include "gt/intel_breadcrumbs.h"
45
#include "gt/intel_gt.h"
46
#include "gt/intel_gt_irq.h"
47
#include "gt/intel_gt_pm_irq.h"
48
#include "gt/intel_rps.h"
49

L
Linus Torvalds 已提交
50
#include "i915_drv.h"
51
#include "i915_irq.h"
C
Chris Wilson 已提交
52
#include "i915_trace.h"
53
#include "intel_pm.h"
L
Linus Torvalds 已提交
54

55 56 57 58 59 60 61 62
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

63 64
typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val);

65 66 67 68
static const u32 hpd_ilk[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
};

69 70 71 72
static const u32 hpd_ivb[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
};

73
static const u32 hpd_bdw[HPD_NUM_PINS] = {
74
	[HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A),
75 76
};

77
static const u32 hpd_ibx[HPD_NUM_PINS] = {
78 79 80 81
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
82
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG,
83 84
};

85
static const u32 hpd_cpt[HPD_NUM_PINS] = {
86
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
87
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
88 89
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
90
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
91 92
};

X
Xiong Zhang 已提交
93
static const u32 hpd_spt[HPD_NUM_PINS] = {
94
	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
X
Xiong Zhang 已提交
95 96 97
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
98
	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT,
X
Xiong Zhang 已提交
99 100
};

101
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
102 103 104 105 106
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
107
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN,
108 109
};

110
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
111 112 113 114 115
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
116
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
117 118
};

119
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
120 121 122 123 124
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
125
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
126 127
};

128
static const u32 hpd_bxt[HPD_NUM_PINS] = {
129 130 131
	[HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A),
	[HPD_PORT_B] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_B),
	[HPD_PORT_C] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_C),
132 133
};

134
static const u32 hpd_gen11[HPD_NUM_PINS] = {
V
Ville Syrjälä 已提交
135 136 137 138 139 140
	[HPD_PORT_TC1] = GEN11_TC_HOTPLUG(TC_PORT_1) | GEN11_TBT_HOTPLUG(TC_PORT_1),
	[HPD_PORT_TC2] = GEN11_TC_HOTPLUG(TC_PORT_2) | GEN11_TBT_HOTPLUG(TC_PORT_2),
	[HPD_PORT_TC3] = GEN11_TC_HOTPLUG(TC_PORT_3) | GEN11_TBT_HOTPLUG(TC_PORT_3),
	[HPD_PORT_TC4] = GEN11_TC_HOTPLUG(TC_PORT_4) | GEN11_TBT_HOTPLUG(TC_PORT_4),
	[HPD_PORT_TC5] = GEN11_TC_HOTPLUG(TC_PORT_5) | GEN11_TBT_HOTPLUG(TC_PORT_5),
	[HPD_PORT_TC6] = GEN11_TC_HOTPLUG(TC_PORT_6) | GEN11_TBT_HOTPLUG(TC_PORT_6),
141 142
};

143
static const u32 hpd_icp[HPD_NUM_PINS] = {
144 145 146
	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A),
	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B),
	[HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C),
V
Ville Syrjälä 已提交
147 148 149 150 151 152
	[HPD_PORT_TC1] = SDE_TC_HOTPLUG_ICP(TC_PORT_1),
	[HPD_PORT_TC2] = SDE_TC_HOTPLUG_ICP(TC_PORT_2),
	[HPD_PORT_TC3] = SDE_TC_HOTPLUG_ICP(TC_PORT_3),
	[HPD_PORT_TC4] = SDE_TC_HOTPLUG_ICP(TC_PORT_4),
	[HPD_PORT_TC5] = SDE_TC_HOTPLUG_ICP(TC_PORT_5),
	[HPD_PORT_TC6] = SDE_TC_HOTPLUG_ICP(TC_PORT_6),
153 154
};

155
static const u32 hpd_sde_dg1[HPD_NUM_PINS] = {
156 157 158 159
	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A),
	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B),
	[HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C),
	[HPD_PORT_D] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_D),
160 161
};

162 163 164 165 166 167 168 169 170 171 172 173 174
static void intel_hpd_init_pins(struct drm_i915_private *dev_priv)
{
	struct i915_hotplug *hpd = &dev_priv->hotplug;

	if (HAS_GMCH(dev_priv)) {
		if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv))
			hpd->hpd = hpd_status_g4x;
		else
			hpd->hpd = hpd_status_i915;
		return;
	}

175
	if (INTEL_GEN(dev_priv) >= 11)
176 177 178 179 180 181 182 183 184 185
		hpd->hpd = hpd_gen11;
	else if (IS_GEN9_LP(dev_priv))
		hpd->hpd = hpd_bxt;
	else if (INTEL_GEN(dev_priv) >= 8)
		hpd->hpd = hpd_bdw;
	else if (INTEL_GEN(dev_priv) >= 7)
		hpd->hpd = hpd_ivb;
	else
		hpd->hpd = hpd_ilk;

186 187
	if ((INTEL_PCH_TYPE(dev_priv) < PCH_DG1) &&
	    (!HAS_PCH_SPLIT(dev_priv) || HAS_PCH_NOP(dev_priv)))
188 189
		return;

190 191 192 193
	if (HAS_PCH_DG1(dev_priv))
		hpd->pch_hpd = hpd_sde_dg1;
	else if (HAS_PCH_TGP(dev_priv) || HAS_PCH_JSP(dev_priv) ||
		 HAS_PCH_ICP(dev_priv) || HAS_PCH_MCC(dev_priv))
194 195 196 197 198 199 200 201 202 203 204
		hpd->pch_hpd = hpd_icp;
	else if (HAS_PCH_CNP(dev_priv) || HAS_PCH_SPT(dev_priv))
		hpd->pch_hpd = hpd_spt;
	else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_CPT(dev_priv))
		hpd->pch_hpd = hpd_cpt;
	else if (HAS_PCH_IBX(dev_priv))
		hpd->pch_hpd = hpd_ibx;
	else
		MISSING_CASE(INTEL_PCH_TYPE(dev_priv));
}

205 206 207 208 209 210 211 212
static void
intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);

	drm_crtc_handle_vblank(&crtc->base);
}

213 214
void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr,
		    i915_reg_t iir, i915_reg_t ier)
215
{
216 217
	intel_uncore_write(uncore, imr, 0xffffffff);
	intel_uncore_posting_read(uncore, imr);
218

219
	intel_uncore_write(uncore, ier, 0);
220 221

	/* IIR can theoretically queue up two events. Be paranoid. */
222 223 224 225
	intel_uncore_write(uncore, iir, 0xffffffff);
	intel_uncore_posting_read(uncore, iir);
	intel_uncore_write(uncore, iir, 0xffffffff);
	intel_uncore_posting_read(uncore, iir);
226 227
}

228
void gen2_irq_reset(struct intel_uncore *uncore)
229
{
230 231
	intel_uncore_write16(uncore, GEN2_IMR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IMR);
232

233
	intel_uncore_write16(uncore, GEN2_IER, 0);
234 235

	/* IIR can theoretically queue up two events. Be paranoid. */
236 237 238 239
	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IIR);
	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IIR);
240 241
}

242 243 244
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
245
static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg)
246
{
247
	u32 val = intel_uncore_read(uncore, reg);
248 249 250 251

	if (val == 0)
		return;

252 253 254
	drm_WARN(&uncore->i915->drm, 1,
		 "Interrupt register 0x%x is not zero: 0x%08x\n",
		 i915_mmio_reg_offset(reg), val);
255 256 257 258
	intel_uncore_write(uncore, reg, 0xffffffff);
	intel_uncore_posting_read(uncore, reg);
	intel_uncore_write(uncore, reg, 0xffffffff);
	intel_uncore_posting_read(uncore, reg);
259
}
260

261
static void gen2_assert_iir_is_zero(struct intel_uncore *uncore)
262
{
263
	u16 val = intel_uncore_read16(uncore, GEN2_IIR);
264 265 266 267

	if (val == 0)
		return;

268 269 270
	drm_WARN(&uncore->i915->drm, 1,
		 "Interrupt register 0x%x is not zero: 0x%08x\n",
		 i915_mmio_reg_offset(GEN2_IIR), val);
271 272 273 274
	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IIR);
	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IIR);
275 276
}

277 278 279 280
void gen3_irq_init(struct intel_uncore *uncore,
		   i915_reg_t imr, u32 imr_val,
		   i915_reg_t ier, u32 ier_val,
		   i915_reg_t iir)
281
{
282
	gen3_assert_iir_is_zero(uncore, iir);
283

284 285 286
	intel_uncore_write(uncore, ier, ier_val);
	intel_uncore_write(uncore, imr, imr_val);
	intel_uncore_posting_read(uncore, imr);
287 288
}

289 290
void gen2_irq_init(struct intel_uncore *uncore,
		   u32 imr_val, u32 ier_val)
291
{
292
	gen2_assert_iir_is_zero(uncore);
293

294 295 296
	intel_uncore_write16(uncore, GEN2_IER, ier_val);
	intel_uncore_write16(uncore, GEN2_IMR, imr_val);
	intel_uncore_posting_read16(uncore, GEN2_IMR);
297 298
}

299 300 301
/* For display hotplug interrupt */
static inline void
i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
302 303
				     u32 mask,
				     u32 bits)
304
{
305
	u32 val;
306

307
	lockdep_assert_held(&dev_priv->irq_lock);
308
	drm_WARN_ON(&dev_priv->drm, bits & ~mask);
309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328

	val = I915_READ(PORT_HOTPLUG_EN);
	val &= ~mask;
	val |= bits;
	I915_WRITE(PORT_HOTPLUG_EN, val);
}

/**
 * i915_hotplug_interrupt_update - update hotplug interrupt enable
 * @dev_priv: driver private
 * @mask: bits to update
 * @bits: bits to enable
 * NOTE: the HPD enable bits are modified both inside and outside
 * of an interrupt context. To avoid that read-modify-write cycles
 * interfer, these bits are protected by a spinlock. Since this
 * function is usually not called from a context where the lock is
 * held already, this function acquires the lock itself. A non-locking
 * version is also available.
 */
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
329 330
				   u32 mask,
				   u32 bits)
331 332 333 334 335 336
{
	spin_lock_irq(&dev_priv->irq_lock);
	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
	spin_unlock_irq(&dev_priv->irq_lock);
}

337 338 339 340 341 342
/**
 * ilk_update_display_irq - update DEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
343
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
344 345
			    u32 interrupt_mask,
			    u32 enabled_irq_mask)
346
{
347
	u32 new_val;
348

349
	lockdep_assert_held(&dev_priv->irq_lock);
350
	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
351 352 353 354 355

	new_val = dev_priv->irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

356 357
	if (new_val != dev_priv->irq_mask &&
	    !drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) {
358
		dev_priv->irq_mask = new_val;
359
		I915_WRITE(DEIMR, dev_priv->irq_mask);
360
		POSTING_READ(DEIMR);
361 362 363
	}
}

364
/**
365 366 367 368 369
 * bdw_update_port_irq - update DE port interrupt
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
370
static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
371 372
				u32 interrupt_mask,
				u32 enabled_irq_mask)
373
{
374 375
	u32 new_val;
	u32 old_val;
376

377
	lockdep_assert_held(&dev_priv->irq_lock);
378

379
	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
380

381
	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
382 383 384 385 386 387 388 389 390 391 392 393 394 395
		return;

	old_val = I915_READ(GEN8_DE_PORT_IMR);

	new_val = old_val;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != old_val) {
		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
		POSTING_READ(GEN8_DE_PORT_IMR);
	}
}

396 397 398 399 400 401 402 403 404
/**
 * bdw_update_pipe_irq - update DE pipe interrupt
 * @dev_priv: driver private
 * @pipe: pipe whose interrupt to update
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
405 406
			 u32 interrupt_mask,
			 u32 enabled_irq_mask)
407
{
408
	u32 new_val;
409

410
	lockdep_assert_held(&dev_priv->irq_lock);
411

412
	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
413

414
	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
415 416 417 418 419 420 421 422 423 424 425 426 427
		return;

	new_val = dev_priv->de_irq_mask[pipe];
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->de_irq_mask[pipe]) {
		dev_priv->de_irq_mask[pipe] = new_val;
		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
	}
}

428 429 430 431 432 433
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
434
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
435 436
				  u32 interrupt_mask,
				  u32 enabled_irq_mask)
437
{
438
	u32 sdeimr = I915_READ(SDEIMR);
439 440 441
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

442
	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
443

444
	lockdep_assert_held(&dev_priv->irq_lock);
445

446
	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
447 448
		return;

449 450 451
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
452

453 454
u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
			      enum pipe pipe)
455
{
456 457
	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
	u32 enable_mask = status_mask << 16;
458

459
	lockdep_assert_held(&dev_priv->irq_lock);
460

461 462
	if (INTEL_GEN(dev_priv) < 5)
		goto out;
463 464

	/*
465 466
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
467
	 */
468 469
	if (drm_WARN_ON_ONCE(&dev_priv->drm,
			     status_mask & PIPE_A_PSR_STATUS_VLV))
470
		return 0;
471 472 473 474
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
475 476
	if (drm_WARN_ON_ONCE(&dev_priv->drm,
			     status_mask & PIPE_B_PSR_STATUS_VLV))
477
		return 0;
478 479 480 481 482 483 484 485 486

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

487
out:
488 489 490 491 492
	drm_WARN_ONCE(&dev_priv->drm,
		      enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask);
493

494 495 496
	return enable_mask;
}

497 498
void i915_enable_pipestat(struct drm_i915_private *dev_priv,
			  enum pipe pipe, u32 status_mask)
499
{
500
	i915_reg_t reg = PIPESTAT(pipe);
501 502
	u32 enable_mask;

503 504 505
	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: status_mask=0x%x\n",
		      pipe_name(pipe), status_mask);
506 507

	lockdep_assert_held(&dev_priv->irq_lock);
508
	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
509 510 511 512 513 514 515 516 517

	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
		return;

	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);

	I915_WRITE(reg, enable_mask | status_mask);
	POSTING_READ(reg);
518 519
}

520 521
void i915_disable_pipestat(struct drm_i915_private *dev_priv,
			   enum pipe pipe, u32 status_mask)
522
{
523
	i915_reg_t reg = PIPESTAT(pipe);
524 525
	u32 enable_mask;

526 527 528
	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: status_mask=0x%x\n",
		      pipe_name(pipe), status_mask);
529 530

	lockdep_assert_held(&dev_priv->irq_lock);
531
	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
532 533 534 535 536 537 538 539 540

	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
		return;

	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);

	I915_WRITE(reg, enable_mask | status_mask);
	POSTING_READ(reg);
541 542
}

543 544 545 546 547 548 549 550
static bool i915_has_asle(struct drm_i915_private *dev_priv)
{
	if (!dev_priv->opregion.asle)
		return false;

	return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv);
}

551
/**
552
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
553
 * @dev_priv: i915 device private
554
 */
555
static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
556
{
557
	if (!i915_has_asle(dev_priv))
558 559
		return;

560
	spin_lock_irq(&dev_priv->irq_lock);
561

562
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
563
	if (INTEL_GEN(dev_priv) >= 4)
564
		i915_enable_pipestat(dev_priv, PIPE_A,
565
				     PIPE_LEGACY_BLC_EVENT_STATUS);
566

567
	spin_unlock_irq(&dev_priv->irq_lock);
568 569
}

570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

620 621 622
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
623
u32 i915_get_vblank_counter(struct drm_crtc *crtc)
624
{
625 626
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
627
	const struct drm_display_mode *mode = &vblank->hwmode;
628
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
629
	i915_reg_t high_frame, low_frame;
630
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
631
	unsigned long irqflags;
632

633 634 635 636 637 638 639 640 641 642 643 644 645 646
	/*
	 * On i965gm TV output the frame counter only works up to
	 * the point when we enable the TV encoder. After that the
	 * frame counter ceases to work and reads zero. We need a
	 * vblank wait before enabling the TV encoder and so we
	 * have to enable vblank interrupts while the frame counter
	 * is still in a working state. However the core vblank code
	 * does not like us returning non-zero frame counter values
	 * when we've told it that we don't have a working frame
	 * counter. Thus we must stop non-zero values leaking out.
	 */
	if (!vblank->max_vblank_count)
		return 0;

647 648 649 650 651
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
652

653 654 655 656 657 658
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

659 660
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
661

662 663
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);

664 665 666 667 668 669
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
670 671 672
		high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
		low   = intel_de_read_fw(dev_priv, low_frame);
		high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
673 674
	} while (high1 != high2);

675 676
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

677
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
678
	pixel = low & PIPE_PIXEL_MASK;
679
	low >>= PIPE_FRAME_LOW_SHIFT;
680 681 682 683 684 685

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
686
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
687 688
}

689
u32 g4x_get_vblank_counter(struct drm_crtc *crtc)
690
{
691
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
692
	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
693
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
694

695 696 697
	if (!vblank->max_vblank_count)
		return 0;

698
	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
699 700
}

701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732
/*
 * On certain encoders on certain platforms, pipe
 * scanline register will not work to get the scanline,
 * since the timings are driven from the PORT or issues
 * with scanline register updates.
 * This function will use Framestamp and current
 * timestamp registers to calculate the scanline.
 */
static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	struct drm_vblank_crtc *vblank =
		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
	const struct drm_display_mode *mode = &vblank->hwmode;
	u32 vblank_start = mode->crtc_vblank_start;
	u32 vtotal = mode->crtc_vtotal;
	u32 htotal = mode->crtc_htotal;
	u32 clock = mode->crtc_clock;
	u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;

	/*
	 * To avoid the race condition where we might cross into the
	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
	 * during the same frame.
	 */
	do {
		/*
		 * This field provides read back of the display
		 * pipe frame time stamp. The time stamp value
		 * is sampled at every start of vertical blank.
		 */
733 734
		scan_prev_time = intel_de_read_fw(dev_priv,
						  PIPE_FRMTMSTMP(crtc->pipe));
735 736 737 738 739

		/*
		 * The TIMESTAMP_CTR register has the current
		 * time stamp value.
		 */
740
		scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR);
741

742 743
		scan_post_time = intel_de_read_fw(dev_priv,
						  PIPE_FRMTMSTMP(crtc->pipe));
744 745 746 747 748 749 750 751 752 753
	} while (scan_post_time != scan_prev_time);

	scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
					clock), 1000 * htotal);
	scanline = min(scanline, vtotal - 1);
	scanline = (scanline + vblank_start) % vtotal;

	return scanline;
}

754 755 756 757
/*
 * intel_de_read_fw(), only for fast reads of display block, no need for
 * forcewake etc.
 */
758 759 760
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
761
	struct drm_i915_private *dev_priv = to_i915(dev);
762 763
	const struct drm_display_mode *mode;
	struct drm_vblank_crtc *vblank;
764
	enum pipe pipe = crtc->pipe;
765
	int position, vtotal;
766

767 768 769
	if (!crtc->active)
		return -1;

770 771 772
	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
	mode = &vblank->hwmode;

773
	if (crtc->mode_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
774 775
		return __intel_get_crtc_scanline_from_timestamp(crtc);

776
	vtotal = mode->crtc_vtotal;
777 778 779
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

780
	if (IS_GEN(dev_priv, 2))
781
		position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
782
	else
783
		position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
784

785 786 787 788 789 790 791 792 793 794 795 796
	/*
	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
	 * read it just before the start of vblank.  So try it again
	 * so we don't accidentally end up spanning a vblank frame
	 * increment, causing the pipe_update_end() code to squak at us.
	 *
	 * The nature of this problem means we can't simply check the ISR
	 * bit and return the vblank start value; nor can we use the scanline
	 * debug register in the transcoder as it appears to have the same
	 * problem.  We may need to extend this to include other platforms,
	 * but so far testing only shows the problem on HSW.
	 */
797
	if (HAS_DDI(dev_priv) && !position) {
798 799 800 801
		int i, temp;

		for (i = 0; i < 100; i++) {
			udelay(1);
802
			temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
803 804 805 806 807 808 809
			if (temp != position) {
				position = temp;
				break;
			}
		}
	}

810
	/*
811 812
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
813
	 */
814
	return (position + crtc->scanline_offset) % vtotal;
815 816
}

817 818 819 820 821
static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc,
				     bool in_vblank_irq,
				     int *vpos, int *hpos,
				     ktime_t *stime, ktime_t *etime,
				     const struct drm_display_mode *mode)
822
{
823
	struct drm_device *dev = _crtc->dev;
824
	struct drm_i915_private *dev_priv = to_i915(dev);
825
	struct intel_crtc *crtc = to_intel_crtc(_crtc);
826
	enum pipe pipe = crtc->pipe;
827
	int position;
828
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
829
	unsigned long irqflags;
830 831
	bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 ||
		IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) ||
832
		crtc->mode_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER;
833

834
	if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) {
835 836 837
		drm_dbg(&dev_priv->drm,
			"trying to get scanoutpos for disabled "
			"pipe %c\n", pipe_name(pipe));
838
		return false;
839 840
	}

841
	htotal = mode->crtc_htotal;
842
	hsync_start = mode->crtc_hsync_start;
843 844 845
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
846

847 848 849 850 851 852
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

853 854 855 856 857 858
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
859

860 861 862 863 864 865
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

866
	if (use_scanline_counter) {
867 868 869
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
870
		position = __intel_get_crtc_scanline(crtc);
871 872 873 874 875
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
876
		position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
877

878 879 880 881
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
882

883 884 885 886 887 888 889 890 891 892 893 894
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

895 896 897 898 899 900 901 902 903 904
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
905 906
	}

907 908 909 910 911 912 913 914
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

915 916 917 918 919 920 921 922 923 924
	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
925

926
	if (use_scanline_counter) {
927 928 929 930 931 932
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
933

934
	return true;
935 936
}

937 938 939 940 941
bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
				     ktime_t *vblank_time, bool in_vblank_irq)
{
	return drm_crtc_vblank_helper_get_vblank_timestamp_internal(
		crtc, max_error, vblank_time, in_vblank_irq,
942
		i915_get_crtc_scanoutpos);
943 944
}

945 946
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
947
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
948 949 950 951 952 953 954 955 956 957
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

958
/**
959
 * ivb_parity_work - Workqueue called when a parity error interrupt
960 961 962 963 964 965 966
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
967
static void ivb_parity_work(struct work_struct *work)
968
{
969
	struct drm_i915_private *dev_priv =
970
		container_of(work, typeof(*dev_priv), l3_parity.error_work);
971
	struct intel_gt *gt = &dev_priv->gt;
972
	u32 error_status, row, bank, subbank;
973
	char *parity_event[6];
974 975
	u32 misccpctl;
	u8 slice = 0;
976 977 978 979 980

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
981
	mutex_lock(&dev_priv->drm.struct_mutex);
982

983
	/* If we've screwed up tracking, just let the interrupt fire again */
984
	if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice))
985 986
		goto out;

987 988 989 990
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

991
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
992
		i915_reg_t reg;
993

994
		slice--;
995 996
		if (drm_WARN_ON_ONCE(&dev_priv->drm,
				     slice >= NUM_L3_SLICES(dev_priv)))
997
			break;
998

999
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1000

1001
		reg = GEN7_L3CDERRST1(slice);
1002

1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1018
		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1019
				   KOBJ_CHANGE, parity_event);
1020

1021 1022
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1023

1024 1025 1026 1027 1028
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1029

1030
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1031

1032
out:
1033
	drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice);
1034 1035 1036
	spin_lock_irq(&gt->irq_lock);
	gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv));
	spin_unlock_irq(&gt->irq_lock);
1037

1038
	mutex_unlock(&dev_priv->drm.struct_mutex);
1039 1040
}

1041
static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1042
{
1043
	switch (pin) {
1044
	case HPD_PORT_TC1:
V
Ville Syrjälä 已提交
1045
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(TC_PORT_1);
1046
	case HPD_PORT_TC2:
V
Ville Syrjälä 已提交
1047
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(TC_PORT_2);
1048
	case HPD_PORT_TC3:
V
Ville Syrjälä 已提交
1049
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(TC_PORT_3);
1050
	case HPD_PORT_TC4:
V
Ville Syrjälä 已提交
1051
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(TC_PORT_4);
1052
	case HPD_PORT_TC5:
V
Ville Syrjälä 已提交
1053
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(TC_PORT_5);
1054
	case HPD_PORT_TC6:
V
Ville Syrjälä 已提交
1055
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(TC_PORT_6);
1056 1057 1058 1059 1060
	default:
		return false;
	}
}

1061
static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1062
{
1063 1064
	switch (pin) {
	case HPD_PORT_A:
1065
		return val & PORTA_HOTPLUG_LONG_DETECT;
1066
	case HPD_PORT_B:
1067
		return val & PORTB_HOTPLUG_LONG_DETECT;
1068
	case HPD_PORT_C:
1069 1070 1071 1072 1073 1074
		return val & PORTC_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1075
static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1076
{
1077 1078
	switch (pin) {
	case HPD_PORT_A:
1079
		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(HPD_PORT_A);
1080
	case HPD_PORT_B:
1081
		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(HPD_PORT_B);
1082
	case HPD_PORT_C:
1083
		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(HPD_PORT_C);
1084
	case HPD_PORT_D:
1085
		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(HPD_PORT_D);
1086 1087 1088 1089 1090
	default:
		return false;
	}
}

1091
static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1092
{
1093
	switch (pin) {
1094
	case HPD_PORT_TC1:
V
Ville Syrjälä 已提交
1095
		return val & ICP_TC_HPD_LONG_DETECT(TC_PORT_1);
1096
	case HPD_PORT_TC2:
V
Ville Syrjälä 已提交
1097
		return val & ICP_TC_HPD_LONG_DETECT(TC_PORT_2);
1098
	case HPD_PORT_TC3:
V
Ville Syrjälä 已提交
1099
		return val & ICP_TC_HPD_LONG_DETECT(TC_PORT_3);
1100
	case HPD_PORT_TC4:
V
Ville Syrjälä 已提交
1101
		return val & ICP_TC_HPD_LONG_DETECT(TC_PORT_4);
1102
	case HPD_PORT_TC5:
V
Ville Syrjälä 已提交
1103
		return val & ICP_TC_HPD_LONG_DETECT(TC_PORT_5);
1104
	case HPD_PORT_TC6:
V
Ville Syrjälä 已提交
1105
		return val & ICP_TC_HPD_LONG_DETECT(TC_PORT_6);
1106 1107 1108 1109 1110
	default:
		return false;
	}
}

1111
static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
1112
{
1113 1114
	switch (pin) {
	case HPD_PORT_E:
1115 1116 1117 1118 1119 1120
		return val & PORTE_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1121
static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1122
{
1123 1124
	switch (pin) {
	case HPD_PORT_A:
1125
		return val & PORTA_HOTPLUG_LONG_DETECT;
1126
	case HPD_PORT_B:
1127
		return val & PORTB_HOTPLUG_LONG_DETECT;
1128
	case HPD_PORT_C:
1129
		return val & PORTC_HOTPLUG_LONG_DETECT;
1130
	case HPD_PORT_D:
1131 1132 1133 1134 1135 1136
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1137
static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1138
{
1139 1140
	switch (pin) {
	case HPD_PORT_A:
1141 1142 1143 1144 1145 1146
		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1147
static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1148
{
1149 1150
	switch (pin) {
	case HPD_PORT_B:
1151
		return val & PORTB_HOTPLUG_LONG_DETECT;
1152
	case HPD_PORT_C:
1153
		return val & PORTC_HOTPLUG_LONG_DETECT;
1154
	case HPD_PORT_D:
1155 1156 1157
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
1158 1159 1160
	}
}

1161
static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1162
{
1163 1164
	switch (pin) {
	case HPD_PORT_B:
1165
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1166
	case HPD_PORT_C:
1167
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1168
	case HPD_PORT_D:
1169 1170 1171
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
	default:
		return false;
1172 1173 1174
	}
}

1175 1176 1177 1178 1179 1180 1181
/*
 * Get a bit mask of pins that have triggered, and which ones may be long.
 * This can be called multiple times with the same masks to accumulate
 * hotplug detection results from several registers.
 *
 * Note that the caller is expected to zero out the masks initially.
 */
1182 1183 1184 1185
static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
			       u32 *pin_mask, u32 *long_mask,
			       u32 hotplug_trigger, u32 dig_hotplug_reg,
			       const u32 hpd[HPD_NUM_PINS],
1186
			       bool long_pulse_detect(enum hpd_pin pin, u32 val))
1187
{
1188
	enum hpd_pin pin;
1189

1190 1191
	BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS);

1192 1193
	for_each_hpd_pin(pin) {
		if ((hpd[pin] & hotplug_trigger) == 0)
1194
			continue;
1195

1196
		*pin_mask |= BIT(pin);
1197

1198
		if (long_pulse_detect(pin, dig_hotplug_reg))
1199
			*long_mask |= BIT(pin);
1200 1201
	}

1202 1203 1204
	drm_dbg(&dev_priv->drm,
		"hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
		hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1205 1206 1207

}

1208
static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1209
{
1210
	wake_up_all(&dev_priv->gmbus_wait_queue);
1211 1212
}

1213
static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1214
{
1215
	wake_up_all(&dev_priv->gmbus_wait_queue);
1216 1217
}

1218
#if defined(CONFIG_DEBUG_FS)
1219 1220
static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe,
1221 1222 1223
					 u32 crc0, u32 crc1,
					 u32 crc2, u32 crc3,
					 u32 crc4)
1224
{
T
Tomeu Vizoso 已提交
1225
	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1226
	struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc;
1227 1228 1229
	u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 };

	trace_intel_pipe_crc(crtc, crcs);
1230

1231
	spin_lock(&pipe_crc->lock);
1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
	/*
	 * For some not yet identified reason, the first CRC is
	 * bonkers. So let's just wait for the next vblank and read
	 * out the buggy result.
	 *
	 * On GEN8+ sometimes the second CRC is bonkers as well, so
	 * don't trust that one either.
	 */
	if (pipe_crc->skipped <= 0 ||
	    (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
		pipe_crc->skipped++;
T
Tomeu Vizoso 已提交
1243
		spin_unlock(&pipe_crc->lock);
1244
		return;
T
Tomeu Vizoso 已提交
1245
	}
1246 1247 1248 1249 1250
	spin_unlock(&pipe_crc->lock);

	drm_crtc_add_crc_entry(&crtc->base, true,
				drm_crtc_accurate_vblank_count(&crtc->base),
				crcs);
1251
}
1252 1253
#else
static inline void
1254 1255
display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
			     enum pipe pipe,
1256 1257 1258
			     u32 crc0, u32 crc1,
			     u32 crc2, u32 crc3,
			     u32 crc4) {}
1259 1260
#endif

1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277
static void flip_done_handler(struct drm_i915_private *i915,
			      enum pipe pipe)
{
	struct intel_crtc *crtc = intel_get_crtc_for_pipe(i915, pipe);
	struct drm_crtc_state *crtc_state = crtc->base.state;
	struct drm_pending_vblank_event *e = crtc_state->event;
	struct drm_device *dev = &i915->drm;
	unsigned long irqflags;

	spin_lock_irqsave(&dev->event_lock, irqflags);

	crtc_state->event = NULL;

	drm_crtc_send_vblank_event(&crtc->base, e);

	spin_unlock_irqrestore(&dev->event_lock, irqflags);
}
1278

1279 1280
static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
D
Daniel Vetter 已提交
1281
{
1282
	display_pipe_crc_irq_handler(dev_priv, pipe,
1283 1284
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1285 1286
}

1287 1288
static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
1289
{
1290
	display_pipe_crc_irq_handler(dev_priv, pipe,
1291 1292 1293 1294 1295
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1296
}
1297

1298 1299
static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
1300
{
1301
	u32 res1, res2;
1302

1303
	if (INTEL_GEN(dev_priv) >= 3)
1304 1305 1306 1307
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

1308
	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
1309 1310 1311
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1312

1313
	display_pipe_crc_irq_handler(dev_priv, pipe,
1314 1315 1316 1317
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1318
}
1319

1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332
static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		I915_WRITE(PIPESTAT(pipe),
			   PIPESTAT_INT_STATUS_MASK |
			   PIPE_FIFO_UNDERRUN_STATUS);

		dev_priv->pipestat_irq_mask[pipe] = 0;
	}
}

1333 1334
static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1335
{
1336
	enum pipe pipe;
1337

1338
	spin_lock(&dev_priv->irq_lock);
1339 1340 1341 1342 1343 1344

	if (!dev_priv->display_irqs_enabled) {
		spin_unlock(&dev_priv->irq_lock);
		return;
	}

1345
	for_each_pipe(dev_priv, pipe) {
1346
		i915_reg_t reg;
1347
		u32 status_mask, enable_mask, iir_bit = 0;
1348

1349 1350 1351 1352 1353 1354 1355
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1356 1357

		/* fifo underruns are filterered in the underrun handler. */
1358
		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1359 1360

		switch (pipe) {
1361
		default:
1362 1363 1364 1365 1366 1367
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1368 1369 1370
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1371 1372
		}
		if (iir & iir_bit)
1373
			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1374

1375
		if (!status_mask)
1376 1377 1378
			continue;

		reg = PIPESTAT(pipe);
1379 1380
		pipe_stats[pipe] = I915_READ(reg) & status_mask;
		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
1381 1382 1383

		/*
		 * Clear the PIPE*STAT regs before the IIR
1384 1385 1386 1387 1388 1389
		 *
		 * Toggle the enable bits to make sure we get an
		 * edge in the ISR pipe event bit if we don't clear
		 * all the enabled status bits. Otherwise the edge
		 * triggered IIR on i965/g4x wouldn't notice that
		 * an interrupt is still pending.
1390
		 */
1391 1392 1393 1394
		if (pipe_stats[pipe]) {
			I915_WRITE(reg, pipe_stats[pipe]);
			I915_WRITE(reg, enable_mask);
		}
1395
	}
1396
	spin_unlock(&dev_priv->irq_lock);
1397 1398
}

1399 1400 1401 1402 1403 1404 1405
static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
{
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1406
			intel_handle_vblank(dev_priv, pipe);
1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
	}
}

static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
{
	bool blc_event = false;
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1424
			intel_handle_vblank(dev_priv, pipe);
1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447

		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
			blc_event = true;

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
	}

	if (blc_event || (iir & I915_ASLE_INTERRUPT))
		intel_opregion_asle_intr(dev_priv);
}

static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
{
	bool blc_event = false;
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1448
			intel_handle_vblank(dev_priv, pipe);
1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466

		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
			blc_event = true;

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
	}

	if (blc_event || (iir & I915_ASLE_INTERRUPT))
		intel_opregion_asle_intr(dev_priv);

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev_priv);
}

1467
static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1468 1469 1470
					    u32 pipe_stats[I915_MAX_PIPES])
{
	enum pipe pipe;
1471

1472
	for_each_pipe(dev_priv, pipe) {
1473
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1474
			intel_handle_vblank(dev_priv, pipe);
1475 1476

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1477
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1478

1479 1480
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1481 1482 1483
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1484
		gmbus_irq_handler(dev_priv);
1485 1486
}

1487
static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
1488
{
1489 1490 1491 1492 1493 1494 1495 1496 1497
	u32 hotplug_status = 0, hotplug_status_mask;
	int i;

	if (IS_G4X(dev_priv) ||
	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
			DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
	else
		hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
1498

1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
	/*
	 * We absolutely have to clear all the pending interrupt
	 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
	 * interrupt bit won't have an edge, and the i965/g4x
	 * edge triggered IIR will not notice that an interrupt
	 * is still pending. We can't use PORT_HOTPLUG_EN to
	 * guarantee the edge as the act of toggling the enable
	 * bits can itself generate a new hotplug interrupt :(
	 */
	for (i = 0; i < 10; i++) {
		u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask;

		if (tmp == 0)
			return hotplug_status;

		hotplug_status |= tmp;
1515
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1516 1517
	}

1518 1519 1520
	drm_WARN_ONCE(&dev_priv->drm, 1,
		      "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
		      I915_READ(PORT_HOTPLUG_STAT));
1521

1522 1523 1524
	return hotplug_status;
}

1525
static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1526 1527 1528
				 u32 hotplug_status)
{
	u32 pin_mask = 0, long_mask = 0;
1529
	u32 hotplug_trigger;
1530

1531 1532 1533 1534 1535
	if (IS_G4X(dev_priv) ||
	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
	else
		hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1536

1537 1538 1539 1540 1541
	if (hotplug_trigger) {
		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
				   hotplug_trigger, hotplug_trigger,
				   dev_priv->hotplug.hpd,
				   i9xx_port_hotplug_long_detect);
1542

1543
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1544
	}
1545 1546 1547 1548 1549

	if ((IS_G4X(dev_priv) ||
	     IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
		dp_aux_irq_handler(dev_priv);
1550 1551
}

1552
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1553
{
1554
	struct drm_i915_private *dev_priv = arg;
J
Jesse Barnes 已提交
1555 1556
	irqreturn_t ret = IRQ_NONE;

1557 1558 1559
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1560
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
1561
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1562

1563
	do {
1564
		u32 iir, gt_iir, pm_iir;
1565
		u32 pipe_stats[I915_MAX_PIPES] = {};
1566
		u32 hotplug_status = 0;
1567
		u32 ier = 0;
1568

J
Jesse Barnes 已提交
1569 1570
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);
1571
		iir = I915_READ(VLV_IIR);
J
Jesse Barnes 已提交
1572 1573

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1574
			break;
J
Jesse Barnes 已提交
1575 1576 1577

		ret = IRQ_HANDLED;

1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
		 * bits this time around.
		 */
1591
		I915_WRITE(VLV_MASTER_IER, 0);
1592 1593
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1594 1595 1596 1597 1598 1599

		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

1600
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1601
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1602

1603 1604
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1605
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1606

1607 1608 1609 1610
		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
			   I915_LPE_PIPE_B_INTERRUPT))
			intel_lpe_audio_irq_handler(dev_priv);

1611 1612 1613 1614 1615 1616
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);
1617

1618
		I915_WRITE(VLV_IER, ier);
1619
		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1620

1621
		if (gt_iir)
1622
			gen6_gt_irq_handler(&dev_priv->gt, gt_iir);
1623
		if (pm_iir)
1624
			gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir);
1625

1626
		if (hotplug_status)
1627
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1628

1629
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1630
	} while (0);
J
Jesse Barnes 已提交
1631

1632
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1633

J
Jesse Barnes 已提交
1634 1635 1636
	return ret;
}

1637 1638
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1639
	struct drm_i915_private *dev_priv = arg;
1640 1641
	irqreturn_t ret = IRQ_NONE;

1642 1643 1644
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1645
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
1646
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1647

1648
	do {
1649
		u32 master_ctl, iir;
1650
		u32 pipe_stats[I915_MAX_PIPES] = {};
1651
		u32 hotplug_status = 0;
1652 1653
		u32 ier = 0;

1654 1655
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1656

1657 1658
		if (master_ctl == 0 && iir == 0)
			break;
1659

1660 1661
		ret = IRQ_HANDLED;

1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
		 * bits this time around.
		 */
1675
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1676 1677
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1678

1679
		gen8_gt_irq_handler(&dev_priv->gt, master_ctl);
1680

1681
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1682
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1683

1684 1685
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1686
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1687

1688 1689 1690 1691 1692
		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
			   I915_LPE_PIPE_B_INTERRUPT |
			   I915_LPE_PIPE_C_INTERRUPT))
			intel_lpe_audio_irq_handler(dev_priv);

1693 1694 1695 1696 1697 1698 1699
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);

1700
		I915_WRITE(VLV_IER, ier);
1701
		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
1702 1703

		if (hotplug_status)
1704
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1705

1706
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1707
	} while (0);
1708

1709
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1710

1711 1712 1713
	return ret;
}

1714
static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1715
				u32 hotplug_trigger)
1716 1717 1718
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

1719 1720 1721 1722 1723 1724
	/*
	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
	 * unless we touch the hotplug register, even if hotplug_trigger is
	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
	 * errors.
	 */
1725
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1726 1727 1728 1729 1730 1731 1732 1733
	if (!hotplug_trigger) {
		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
			PORTD_HOTPLUG_STATUS_MASK |
			PORTC_HOTPLUG_STATUS_MASK |
			PORTB_HOTPLUG_STATUS_MASK;
		dig_hotplug_reg &= ~mask;
	}

1734
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1735 1736
	if (!hotplug_trigger)
		return;
1737

1738 1739 1740
	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
			   hotplug_trigger, dig_hotplug_reg,
			   dev_priv->hotplug.pch_hpd,
1741 1742
			   pch_port_hotplug_long_detect);

1743
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1744 1745
}

1746
static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1747
{
1748
	enum pipe pipe;
1749
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1750

1751
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
1752

1753 1754 1755
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1756 1757
		drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n",
			port_name(port));
1758
	}
1759

1760
	if (pch_iir & SDE_AUX_MASK)
1761
		dp_aux_irq_handler(dev_priv);
1762

1763
	if (pch_iir & SDE_GMBUS)
1764
		gmbus_irq_handler(dev_priv);
1765 1766

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1767
		drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n");
1768 1769

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1770
		drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n");
1771 1772

	if (pch_iir & SDE_POISON)
1773
		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1774

1775
	if (pch_iir & SDE_FDI_MASK) {
1776
		for_each_pipe(dev_priv, pipe)
1777 1778 1779
			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
				pipe_name(pipe),
				I915_READ(FDI_RX_IIR(pipe)));
1780
	}
1781 1782

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1783
		drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n");
1784 1785

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1786 1787
		drm_dbg(&dev_priv->drm,
			"PCH transcoder CRC error interrupt\n");
1788 1789

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1790
		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
1791 1792

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1793
		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
1794 1795
}

1796
static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
1797 1798
{
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1799
	enum pipe pipe;
1800

1801
	if (err_int & ERR_INT_POISON)
1802
		drm_err(&dev_priv->drm, "Poison interrupt\n");
1803

1804
	for_each_pipe(dev_priv, pipe) {
1805 1806
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1807

D
Daniel Vetter 已提交
1808
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1809 1810
			if (IS_IVYBRIDGE(dev_priv))
				ivb_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
1811
			else
1812
				hsw_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
1813 1814
		}
	}
1815

1816 1817 1818
	I915_WRITE(GEN7_ERR_INT, err_int);
}

1819
static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
1820 1821
{
	u32 serr_int = I915_READ(SERR_INT);
1822
	enum pipe pipe;
1823

1824
	if (serr_int & SERR_INT_POISON)
1825
		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1826

1827 1828 1829
	for_each_pipe(dev_priv, pipe)
		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
1830 1831

	I915_WRITE(SERR_INT, serr_int);
1832 1833
}

1834
static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1835
{
1836
	enum pipe pipe;
1837
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1838

1839
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
1840

1841 1842 1843
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
1844 1845
		drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n",
			port_name(port));
1846
	}
1847 1848

	if (pch_iir & SDE_AUX_MASK_CPT)
1849
		dp_aux_irq_handler(dev_priv);
1850 1851

	if (pch_iir & SDE_GMBUS_CPT)
1852
		gmbus_irq_handler(dev_priv);
1853 1854

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1855
		drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n");
1856 1857

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1858
		drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n");
1859

1860
	if (pch_iir & SDE_FDI_MASK_CPT) {
1861
		for_each_pipe(dev_priv, pipe)
1862 1863 1864
			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
				pipe_name(pipe),
				I915_READ(FDI_RX_IIR(pipe)));
1865
	}
1866 1867

	if (pch_iir & SDE_ERROR_CPT)
1868
		cpt_serr_int_handler(dev_priv);
1869 1870
}

1871
static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1872
{
1873
	u32 ddi_hotplug_trigger, tc_hotplug_trigger;
1874 1875
	u32 pin_mask = 0, long_mask = 0;

1876 1877 1878 1879
	if (HAS_PCH_DG1(dev_priv)) {
		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_DG1;
		tc_hotplug_trigger = 0;
	} else if (HAS_PCH_TGP(dev_priv)) {
1880 1881
		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
		tc_hotplug_trigger = pch_iir & SDE_TC_MASK_TGP;
M
Matt Roper 已提交
1882 1883 1884
	} else if (HAS_PCH_JSP(dev_priv)) {
		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
		tc_hotplug_trigger = 0;
1885
	} else if (HAS_PCH_MCC(dev_priv)) {
1886
		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
V
Ville Syrjälä 已提交
1887
		tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_ICP(TC_PORT_1);
1888
	} else {
1889 1890 1891
		drm_WARN(&dev_priv->drm, !HAS_PCH_ICP(dev_priv),
			 "Unrecognized PCH type 0x%x\n",
			 INTEL_PCH_TYPE(dev_priv));
M
Matt Roper 已提交
1892

1893 1894 1895 1896
		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
		tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP;
	}

1897 1898 1899 1900 1901 1902 1903
	if (ddi_hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
		I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);

		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1904 1905
				   ddi_hotplug_trigger, dig_hotplug_reg,
				   dev_priv->hotplug.pch_hpd,
1906 1907 1908 1909 1910 1911 1912 1913 1914 1915
				   icp_ddi_port_hotplug_long_detect);
	}

	if (tc_hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
		I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);

		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1916 1917
				   tc_hotplug_trigger, dig_hotplug_reg,
				   dev_priv->hotplug.pch_hpd,
1918
				   icp_tc_port_hotplug_long_detect);
1919 1920 1921 1922 1923 1924 1925 1926 1927
	}

	if (pin_mask)
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);

	if (pch_iir & SDE_GMBUS_ICP)
		gmbus_irq_handler(dev_priv);
}

1928
static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940
{
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
		~SDE_PORTE_HOTPLUG_SPT;
	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
	u32 pin_mask = 0, long_mask = 0;

	if (hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);

1941
		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1942 1943
				   hotplug_trigger, dig_hotplug_reg,
				   dev_priv->hotplug.pch_hpd,
1944
				   spt_port_hotplug_long_detect);
1945 1946 1947 1948 1949 1950 1951 1952
	}

	if (hotplug2_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);

1953
		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1954 1955
				   hotplug2_trigger, dig_hotplug_reg,
				   dev_priv->hotplug.pch_hpd,
1956 1957 1958 1959
				   spt_port_hotplug2_long_detect);
	}

	if (pin_mask)
1960
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1961 1962

	if (pch_iir & SDE_GMBUS_CPT)
1963
		gmbus_irq_handler(dev_priv);
1964 1965
}

1966
static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
1967
				u32 hotplug_trigger)
1968 1969 1970 1971 1972 1973
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);

1974 1975 1976
	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
			   hotplug_trigger, dig_hotplug_reg,
			   dev_priv->hotplug.hpd,
1977 1978
			   ilk_port_hotplug_long_detect);

1979
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1980 1981
}

1982 1983
static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
1984
{
1985
	enum pipe pipe;
1986 1987
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;

1988
	if (hotplug_trigger)
1989
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
1990 1991

	if (de_iir & DE_AUX_CHANNEL_A)
1992
		dp_aux_irq_handler(dev_priv);
1993 1994

	if (de_iir & DE_GSE)
1995
		intel_opregion_asle_intr(dev_priv);
1996 1997

	if (de_iir & DE_POISON)
1998
		drm_err(&dev_priv->drm, "Poison interrupt\n");
1999

2000
	for_each_pipe(dev_priv, pipe) {
2001
		if (de_iir & DE_PIPE_VBLANK(pipe))
2002
			intel_handle_vblank(dev_priv, pipe);
2003

2004
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2005
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2006

2007
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
2008
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2009 2010 2011 2012 2013 2014
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

2015 2016
		if (HAS_PCH_CPT(dev_priv))
			cpt_irq_handler(dev_priv, pch_iir);
2017
		else
2018
			ibx_irq_handler(dev_priv, pch_iir);
2019 2020 2021 2022 2023

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

2024
	if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT)
2025
		gen5_rps_irq_handler(&dev_priv->gt.rps);
2026 2027
}

2028 2029
static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2030
{
2031
	enum pipe pipe;
2032 2033
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;

2034
	if (hotplug_trigger)
2035
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
2036 2037

	if (de_iir & DE_ERR_INT_IVB)
2038
		ivb_err_int_handler(dev_priv);
2039

2040 2041 2042 2043 2044 2045
	if (de_iir & DE_EDP_PSR_INT_HSW) {
		u32 psr_iir = I915_READ(EDP_PSR_IIR);

		intel_psr_irq_handler(dev_priv, psr_iir);
		I915_WRITE(EDP_PSR_IIR, psr_iir);
	}
2046

2047
	if (de_iir & DE_AUX_CHANNEL_A_IVB)
2048
		dp_aux_irq_handler(dev_priv);
2049 2050

	if (de_iir & DE_GSE_IVB)
2051
		intel_opregion_asle_intr(dev_priv);
2052

2053
	for_each_pipe(dev_priv, pipe) {
2054
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2055
			intel_handle_vblank(dev_priv, pipe);
2056 2057 2058
	}

	/* check event from PCH */
2059
	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
2060 2061
		u32 pch_iir = I915_READ(SDEIIR);

2062
		cpt_irq_handler(dev_priv, pch_iir);
2063 2064 2065 2066 2067 2068

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2069 2070 2071 2072 2073 2074 2075 2076
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2077
static irqreturn_t ilk_irq_handler(int irq, void *arg)
2078
{
2079 2080
	struct drm_i915_private *i915 = arg;
	void __iomem * const regs = i915->uncore.regs;
2081
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2082
	irqreturn_t ret = IRQ_NONE;
2083

2084
	if (unlikely(!intel_irqs_enabled(i915)))
2085 2086
		return IRQ_NONE;

2087
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2088
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
2089

2090
	/* disable master interrupt before clearing iir  */
2091 2092
	de_ier = raw_reg_read(regs, DEIER);
	raw_reg_write(regs, DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2093

2094 2095 2096 2097 2098
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2099 2100 2101
	if (!HAS_PCH_NOP(i915)) {
		sde_ier = raw_reg_read(regs, SDEIER);
		raw_reg_write(regs, SDEIER, 0);
2102
	}
2103

2104 2105
	/* Find, clear, then process each source of interrupt */

2106
	gt_iir = raw_reg_read(regs, GTIIR);
2107
	if (gt_iir) {
2108 2109 2110
		raw_reg_write(regs, GTIIR, gt_iir);
		if (INTEL_GEN(i915) >= 6)
			gen6_gt_irq_handler(&i915->gt, gt_iir);
2111
		else
2112 2113
			gen5_gt_irq_handler(&i915->gt, gt_iir);
		ret = IRQ_HANDLED;
2114 2115
	}

2116
	de_iir = raw_reg_read(regs, DEIIR);
2117
	if (de_iir) {
2118 2119 2120
		raw_reg_write(regs, DEIIR, de_iir);
		if (INTEL_GEN(i915) >= 7)
			ivb_display_irq_handler(i915, de_iir);
2121
		else
2122 2123
			ilk_display_irq_handler(i915, de_iir);
		ret = IRQ_HANDLED;
2124 2125
	}

2126 2127
	if (INTEL_GEN(i915) >= 6) {
		u32 pm_iir = raw_reg_read(regs, GEN6_PMIIR);
2128
		if (pm_iir) {
2129 2130
			raw_reg_write(regs, GEN6_PMIIR, pm_iir);
			gen6_rps_irq_handler(&i915->gt.rps, pm_iir);
2131 2132
			ret = IRQ_HANDLED;
		}
2133
	}
2134

2135 2136 2137
	raw_reg_write(regs, DEIER, de_ier);
	if (sde_ier)
		raw_reg_write(regs, SDEIER, sde_ier);
2138

2139
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2140
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
2141

2142 2143 2144
	return ret;
}

2145
static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
2146
				u32 hotplug_trigger)
2147
{
2148
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2149

2150 2151
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2152

2153 2154 2155
	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
			   hotplug_trigger, dig_hotplug_reg,
			   dev_priv->hotplug.hpd,
2156
			   bxt_port_hotplug_long_detect);
2157

2158
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2159 2160
}

2161 2162 2163
static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
{
	u32 pin_mask = 0, long_mask = 0;
2164 2165
	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
2166 2167

	if (trigger_tc) {
2168 2169
		u32 dig_hotplug_reg;

2170 2171 2172
		dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL);
		I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);

2173 2174 2175
		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
				   trigger_tc, dig_hotplug_reg,
				   dev_priv->hotplug.hpd,
2176
				   gen11_port_hotplug_long_detect);
2177 2178 2179 2180 2181 2182 2183 2184
	}

	if (trigger_tbt) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL);
		I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);

2185 2186 2187
		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
				   trigger_tbt, dig_hotplug_reg,
				   dev_priv->hotplug.hpd,
2188
				   gen11_port_hotplug_long_detect);
2189 2190 2191
	}

	if (pin_mask)
2192
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2193
	else
2194 2195
		drm_err(&dev_priv->drm,
			"Unexpected DE HPD interrupt 0x%08x\n", iir);
2196 2197
}

2198 2199
static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv)
{
2200
	u32 mask;
2201

2202 2203 2204
	if (INTEL_GEN(dev_priv) >= 12)
		return TGL_DE_PORT_AUX_DDIA |
			TGL_DE_PORT_AUX_DDIB |
2205 2206 2207 2208 2209 2210 2211 2212
			TGL_DE_PORT_AUX_DDIC |
			TGL_DE_PORT_AUX_USBC1 |
			TGL_DE_PORT_AUX_USBC2 |
			TGL_DE_PORT_AUX_USBC3 |
			TGL_DE_PORT_AUX_USBC4 |
			TGL_DE_PORT_AUX_USBC5 |
			TGL_DE_PORT_AUX_USBC6;

2213 2214

	mask = GEN8_AUX_CHANNEL_A;
2215 2216 2217 2218 2219
	if (INTEL_GEN(dev_priv) >= 9)
		mask |= GEN9_AUX_CHANNEL_B |
			GEN9_AUX_CHANNEL_C |
			GEN9_AUX_CHANNEL_D;

2220
	if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11))
2221 2222
		mask |= CNL_AUX_CHANNEL_F;

2223 2224
	if (IS_GEN(dev_priv, 11))
		mask |= ICL_AUX_CHANNEL_E;
2225 2226 2227 2228

	return mask;
}

2229 2230
static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv)
{
2231 2232 2233
	if (IS_ROCKETLAKE(dev_priv))
		return RKL_DE_PIPE_IRQ_FAULT_ERRORS;
	else if (INTEL_GEN(dev_priv) >= 11)
2234 2235
		return GEN11_DE_PIPE_IRQ_FAULT_ERRORS;
	else if (INTEL_GEN(dev_priv) >= 9)
2236 2237 2238 2239 2240
		return GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
	else
		return GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
}

2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251
static void
gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
{
	bool found = false;

	if (iir & GEN8_DE_MISC_GSE) {
		intel_opregion_asle_intr(dev_priv);
		found = true;
	}

	if (iir & GEN8_DE_EDP_PSR) {
2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264
		u32 psr_iir;
		i915_reg_t iir_reg;

		if (INTEL_GEN(dev_priv) >= 12)
			iir_reg = TRANS_PSR_IIR(dev_priv->psr.transcoder);
		else
			iir_reg = EDP_PSR_IIR;

		psr_iir = I915_READ(iir_reg);
		I915_WRITE(iir_reg, psr_iir);

		if (psr_iir)
			found = true;
2265 2266 2267 2268 2269

		intel_psr_irq_handler(dev_priv, psr_iir);
	}

	if (!found)
2270
		drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n");
2271 2272
}

2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329
static void gen11_dsi_te_interrupt_handler(struct drm_i915_private *dev_priv,
					   u32 te_trigger)
{
	enum pipe pipe = INVALID_PIPE;
	enum transcoder dsi_trans;
	enum port port;
	u32 val, tmp;

	/*
	 * Incase of dual link, TE comes from DSI_1
	 * this is to check if dual link is enabled
	 */
	val = I915_READ(TRANS_DDI_FUNC_CTL2(TRANSCODER_DSI_0));
	val &= PORT_SYNC_MODE_ENABLE;

	/*
	 * if dual link is enabled, then read DSI_0
	 * transcoder registers
	 */
	port = ((te_trigger & DSI1_TE && val) || (te_trigger & DSI0_TE)) ?
						  PORT_A : PORT_B;
	dsi_trans = (port == PORT_A) ? TRANSCODER_DSI_0 : TRANSCODER_DSI_1;

	/* Check if DSI configured in command mode */
	val = I915_READ(DSI_TRANS_FUNC_CONF(dsi_trans));
	val = val & OP_MODE_MASK;

	if (val != CMD_MODE_NO_GATE && val != CMD_MODE_TE_GATE) {
		drm_err(&dev_priv->drm, "DSI trancoder not configured in command mode\n");
		return;
	}

	/* Get PIPE for handling VBLANK event */
	val = I915_READ(TRANS_DDI_FUNC_CTL(dsi_trans));
	switch (val & TRANS_DDI_EDP_INPUT_MASK) {
	case TRANS_DDI_EDP_INPUT_A_ON:
		pipe = PIPE_A;
		break;
	case TRANS_DDI_EDP_INPUT_B_ONOFF:
		pipe = PIPE_B;
		break;
	case TRANS_DDI_EDP_INPUT_C_ONOFF:
		pipe = PIPE_C;
		break;
	default:
		drm_err(&dev_priv->drm, "Invalid PIPE\n");
		return;
	}

	intel_handle_vblank(dev_priv, pipe);

	/* clear TE in dsi IIR */
	port = (te_trigger & DSI1_TE) ? PORT_B : PORT_A;
	tmp = I915_READ(DSI_INTR_IDENT_REG(port));
	I915_WRITE(DSI_INTR_IDENT_REG(port), tmp);
}

2330 2331
static irqreturn_t
gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2332 2333
{
	irqreturn_t ret = IRQ_NONE;
2334
	u32 iir;
2335
	enum pipe pipe;
J
Jesse Barnes 已提交
2336

2337
	if (master_ctl & GEN8_DE_MISC_IRQ) {
2338 2339 2340
		iir = I915_READ(GEN8_DE_MISC_IIR);
		if (iir) {
			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2341
			ret = IRQ_HANDLED;
2342 2343
			gen8_de_misc_irq_handler(dev_priv, iir);
		} else {
2344 2345
			drm_err(&dev_priv->drm,
				"The master control interrupt lied (DE MISC)!\n");
2346
		}
2347 2348
	}

2349 2350 2351 2352 2353 2354 2355
	if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
		iir = I915_READ(GEN11_DE_HPD_IIR);
		if (iir) {
			I915_WRITE(GEN11_DE_HPD_IIR, iir);
			ret = IRQ_HANDLED;
			gen11_hpd_irq_handler(dev_priv, iir);
		} else {
2356 2357
			drm_err(&dev_priv->drm,
				"The master control interrupt lied, (DE HPD)!\n");
2358 2359 2360
		}
	}

2361
	if (master_ctl & GEN8_DE_PORT_IRQ) {
2362 2363 2364
		iir = I915_READ(GEN8_DE_PORT_IIR);
		if (iir) {
			u32 tmp_mask;
2365
			bool found = false;
2366

2367
			I915_WRITE(GEN8_DE_PORT_IIR, iir);
2368
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2369

2370
			if (iir & gen8_de_port_aux_mask(dev_priv)) {
2371
				dp_aux_irq_handler(dev_priv);
2372 2373 2374
				found = true;
			}

2375
			if (IS_GEN9_LP(dev_priv)) {
2376 2377
				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
				if (tmp_mask) {
2378
					bxt_hpd_irq_handler(dev_priv, tmp_mask);
2379 2380 2381
					found = true;
				}
			} else if (IS_BROADWELL(dev_priv)) {
2382
				tmp_mask = iir & BDW_DE_PORT_HOTPLUG_MASK;
2383
				if (tmp_mask) {
2384
					ilk_hpd_irq_handler(dev_priv, tmp_mask);
2385 2386
					found = true;
				}
2387 2388
			}

2389
			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
2390
				gmbus_irq_handler(dev_priv);
S
Shashank Sharma 已提交
2391 2392 2393
				found = true;
			}

2394 2395 2396 2397 2398 2399 2400 2401
			if (INTEL_GEN(dev_priv) >= 11) {
				tmp_mask = iir & (DSI0_TE | DSI1_TE);
				if (tmp_mask) {
					gen11_dsi_te_interrupt_handler(dev_priv, tmp_mask);
					found = true;
				}
			}

2402
			if (!found)
2403 2404
				drm_err(&dev_priv->drm,
					"Unexpected DE Port interrupt\n");
2405
		}
2406
		else
2407 2408
			drm_err(&dev_priv->drm,
				"The master control interrupt lied (DE PORT)!\n");
2409 2410
	}

2411
	for_each_pipe(dev_priv, pipe) {
2412
		u32 fault_errors;
2413

2414 2415
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2416

2417 2418
		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (!iir) {
2419 2420
			drm_err(&dev_priv->drm,
				"The master control interrupt lied (DE PIPE)!\n");
2421 2422
			continue;
		}
2423

2424 2425
		ret = IRQ_HANDLED;
		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2426

2427
		if (iir & GEN8_PIPE_VBLANK)
2428
			intel_handle_vblank(dev_priv, pipe);
2429

2430 2431 2432
		if (iir & GEN9_PIPE_PLANE1_FLIP_DONE)
			flip_done_handler(dev_priv, pipe);

2433
		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
2434
			hsw_pipe_crc_irq_handler(dev_priv, pipe);
2435

2436 2437
		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2438

2439
		fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv);
2440
		if (fault_errors)
2441 2442 2443 2444
			drm_err(&dev_priv->drm,
				"Fault errors on pipe %c: 0x%08x\n",
				pipe_name(pipe),
				fault_errors);
2445 2446
	}

2447
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2448
	    master_ctl & GEN8_DE_PCH_IRQ) {
2449 2450 2451 2452 2453
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
2454 2455 2456
		iir = I915_READ(SDEIIR);
		if (iir) {
			I915_WRITE(SDEIIR, iir);
2457
			ret = IRQ_HANDLED;
2458

2459 2460
			if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
				icp_irq_handler(dev_priv, iir);
2461
			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
2462
				spt_irq_handler(dev_priv, iir);
2463
			else
2464
				cpt_irq_handler(dev_priv, iir);
2465 2466 2467 2468 2469
		} else {
			/*
			 * Like on previous PCH there seems to be something
			 * fishy going on with forwarding PCH interrupts.
			 */
2470 2471
			drm_dbg(&dev_priv->drm,
				"The master control interrupt lied (SDE)!\n");
2472
		}
2473 2474
	}

2475 2476 2477
	return ret;
}

2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495
static inline u32 gen8_master_intr_disable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN8_MASTER_IRQ, 0);

	/*
	 * Now with master disabled, get a sample of level indications
	 * for this interrupt. Indications will be cleared on related acks.
	 * New indications can and will light up during processing,
	 * and will generate new interrupt after enabling master.
	 */
	return raw_reg_read(regs, GEN8_MASTER_IRQ);
}

static inline void gen8_master_intr_enable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
}

2496 2497
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
2498
	struct drm_i915_private *dev_priv = arg;
2499
	void __iomem * const regs = dev_priv->uncore.regs;
2500 2501 2502 2503 2504
	u32 master_ctl;

	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2505 2506 2507
	master_ctl = gen8_master_intr_disable(regs);
	if (!master_ctl) {
		gen8_master_intr_enable(regs);
2508
		return IRQ_NONE;
2509
	}
2510

2511 2512
	/* Find, queue (onto bottom-halves), then clear each source */
	gen8_gt_irq_handler(&dev_priv->gt, master_ctl);
2513 2514 2515

	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	if (master_ctl & ~GEN8_GT_IRQS) {
2516
		disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2517
		gen8_de_irq_handler(dev_priv, master_ctl);
2518
		enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2519
	}
2520

2521
	gen8_master_intr_enable(regs);
2522

2523
	return IRQ_HANDLED;
2524 2525
}

2526
static u32
2527
gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl)
2528
{
2529
	void __iomem * const regs = gt->uncore->regs;
2530
	u32 iir;
2531 2532

	if (!(master_ctl & GEN11_GU_MISC_IRQ))
2533 2534 2535 2536 2537
		return 0;

	iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
	if (likely(iir))
		raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
2538

2539
	return iir;
2540 2541 2542
}

static void
2543
gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir)
2544 2545
{
	if (iir & GEN11_GU_MISC_GSE)
2546
		intel_opregion_asle_intr(gt->i915);
2547 2548
}

2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566
static inline u32 gen11_master_intr_disable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);

	/*
	 * Now with master disabled, get a sample of level indications
	 * for this interrupt. Indications will be cleared on related acks.
	 * New indications can and will light up during processing,
	 * and will generate new interrupt after enabling master.
	 */
	return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
}

static inline void gen11_master_intr_enable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
}

2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585
static void
gen11_display_irq_handler(struct drm_i915_private *i915)
{
	void __iomem * const regs = i915->uncore.regs;
	const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);

	disable_rpm_wakeref_asserts(&i915->runtime_pm);
	/*
	 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
	 * for the display related bits.
	 */
	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0);
	gen8_de_irq_handler(i915, disp_ctl);
	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL,
		      GEN11_DISPLAY_IRQ_ENABLE);

	enable_rpm_wakeref_asserts(&i915->runtime_pm);
}

2586 2587 2588 2589
static __always_inline irqreturn_t
__gen11_irq_handler(struct drm_i915_private * const i915,
		    u32 (*intr_disable)(void __iomem * const regs),
		    void (*intr_enable)(void __iomem * const regs))
M
Mika Kuoppala 已提交
2590
{
2591
	void __iomem * const regs = i915->uncore.regs;
2592
	struct intel_gt *gt = &i915->gt;
M
Mika Kuoppala 已提交
2593
	u32 master_ctl;
2594
	u32 gu_misc_iir;
M
Mika Kuoppala 已提交
2595 2596 2597 2598

	if (!intel_irqs_enabled(i915))
		return IRQ_NONE;

2599
	master_ctl = intr_disable(regs);
2600
	if (!master_ctl) {
2601
		intr_enable(regs);
M
Mika Kuoppala 已提交
2602
		return IRQ_NONE;
2603
	}
M
Mika Kuoppala 已提交
2604

2605
	/* Find, queue (onto bottom-halves), then clear each source */
2606
	gen11_gt_irq_handler(gt, master_ctl);
M
Mika Kuoppala 已提交
2607 2608

	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2609 2610
	if (master_ctl & GEN11_DISPLAY_IRQ)
		gen11_display_irq_handler(i915);
M
Mika Kuoppala 已提交
2611

2612
	gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl);
2613

2614
	intr_enable(regs);
M
Mika Kuoppala 已提交
2615

2616
	gen11_gu_misc_irq_handler(gt, gu_misc_iir);
2617

M
Mika Kuoppala 已提交
2618 2619 2620
	return IRQ_HANDLED;
}

2621 2622 2623 2624 2625 2626 2627
static irqreturn_t gen11_irq_handler(int irq, void *arg)
{
	return __gen11_irq_handler(arg,
				   gen11_master_intr_disable,
				   gen11_master_intr_enable);
}

2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667
static u32 dg1_master_intr_disable_and_ack(void __iomem * const regs)
{
	u32 val;

	/* First disable interrupts */
	raw_reg_write(regs, DG1_MSTR_UNIT_INTR, 0);

	/* Get the indication levels and ack the master unit */
	val = raw_reg_read(regs, DG1_MSTR_UNIT_INTR);
	if (unlikely(!val))
		return 0;

	raw_reg_write(regs, DG1_MSTR_UNIT_INTR, val);

	/*
	 * Now with master disabled, get a sample of level indications
	 * for this interrupt and ack them right away - we keep GEN11_MASTER_IRQ
	 * out as this bit doesn't exist anymore for DG1
	 */
	val = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ) & ~GEN11_MASTER_IRQ;
	if (unlikely(!val))
		return 0;

	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, val);

	return val;
}

static inline void dg1_master_intr_enable(void __iomem * const regs)
{
	raw_reg_write(regs, DG1_MSTR_UNIT_INTR, DG1_MSTR_IRQ);
}

static irqreturn_t dg1_irq_handler(int irq, void *arg)
{
	return __gen11_irq_handler(arg,
				   dg1_master_intr_disable_and_ack,
				   dg1_master_intr_enable);
}

2668 2669 2670
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2671
int i8xx_enable_vblank(struct drm_crtc *crtc)
2672
{
2673 2674
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2675
	unsigned long irqflags;
2676

2677
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2678
	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2679
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2680

2681 2682 2683
	return 0;
}

2684
int i915gm_enable_vblank(struct drm_crtc *crtc)
2685
{
2686
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2687

2688 2689 2690 2691 2692 2693 2694 2695
	/*
	 * Vblank interrupts fail to wake the device up from C2+.
	 * Disabling render clock gating during C-states avoids
	 * the problem. There is a small power cost so we do this
	 * only when vblank interrupts are actually enabled.
	 */
	if (dev_priv->vblank_enabled++ == 0)
		I915_WRITE(SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2696

2697
	return i8xx_enable_vblank(crtc);
2698 2699
}

2700
int i965_enable_vblank(struct drm_crtc *crtc)
2701
{
2702 2703
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2704 2705 2706
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2707 2708
	i915_enable_pipestat(dev_priv, pipe,
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
2709 2710 2711 2712 2713
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2714
int ilk_enable_vblank(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
2715
{
2716 2717
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
J
Jesse Barnes 已提交
2718
	unsigned long irqflags;
2719
	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
2720
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
2721 2722

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2723
	ilk_enable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
2724 2725
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

2726 2727 2728 2729
	/* Even though there is no DMC, frame counter can get stuck when
	 * PSR is active as no frames are generated.
	 */
	if (HAS_PSR(dev_priv))
2730
		drm_crtc_vblank_restore(crtc);
2731

J
Jesse Barnes 已提交
2732 2733 2734
	return 0;
}

2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765
static bool gen11_dsi_configure_te(struct intel_crtc *intel_crtc,
				   bool enable)
{
	struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
	enum port port;
	u32 tmp;

	if (!(intel_crtc->mode_flags &
	    (I915_MODE_FLAG_DSI_USE_TE1 | I915_MODE_FLAG_DSI_USE_TE0)))
		return false;

	/* for dual link cases we consider TE from slave */
	if (intel_crtc->mode_flags & I915_MODE_FLAG_DSI_USE_TE1)
		port = PORT_B;
	else
		port = PORT_A;

	tmp =  I915_READ(DSI_INTR_MASK_REG(port));
	if (enable)
		tmp &= ~DSI_TE_EVENT;
	else
		tmp |= DSI_TE_EVENT;

	I915_WRITE(DSI_INTR_MASK_REG(port), tmp);

	tmp = I915_READ(DSI_INTR_IDENT_REG(port));
	I915_WRITE(DSI_INTR_IDENT_REG(port), tmp);

	return true;
}

2766
int bdw_enable_vblank(struct drm_crtc *crtc)
2767
{
2768
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2769 2770
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	enum pipe pipe = intel_crtc->pipe;
2771 2772
	unsigned long irqflags;

2773 2774 2775
	if (gen11_dsi_configure_te(intel_crtc, true))
		return 0;

2776
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2777
	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2778
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2779

2780 2781 2782 2783
	/* Even if there is no DMC, frame counter can get stuck when
	 * PSR is active as no frames are generated, so check only for PSR.
	 */
	if (HAS_PSR(dev_priv))
2784
		drm_crtc_vblank_restore(crtc);
2785

2786 2787 2788
	return 0;
}

2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801
void skl_enable_flip_done(struct intel_crtc *crtc)
{
	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
	unsigned long irqflags;

	spin_lock_irqsave(&i915->irq_lock, irqflags);

	bdw_enable_pipe_irq(i915, pipe, GEN9_PIPE_PLANE1_FLIP_DONE);

	spin_unlock_irqrestore(&i915->irq_lock, irqflags);
}

2802 2803 2804
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2805
void i8xx_disable_vblank(struct drm_crtc *crtc)
2806
{
2807 2808
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2809
	unsigned long irqflags;
2810

2811
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2812
	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2813 2814 2815
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2816
void i915gm_disable_vblank(struct drm_crtc *crtc)
2817
{
2818
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2819

2820
	i8xx_disable_vblank(crtc);
2821

2822 2823
	if (--dev_priv->vblank_enabled == 0)
		I915_WRITE(SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2824 2825
}

2826
void i965_disable_vblank(struct drm_crtc *crtc)
2827
{
2828 2829
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2830 2831 2832
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2833 2834
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2835 2836 2837
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2838
void ilk_disable_vblank(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
2839
{
2840 2841
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
J
Jesse Barnes 已提交
2842
	unsigned long irqflags;
2843
	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
2844
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
2845 2846

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2847
	ilk_disable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
2848 2849 2850
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2851
void bdw_disable_vblank(struct drm_crtc *crtc)
2852
{
2853
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2854 2855
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	enum pipe pipe = intel_crtc->pipe;
2856 2857
	unsigned long irqflags;

2858 2859 2860
	if (gen11_dsi_configure_te(intel_crtc, false))
		return;

2861
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2862
	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2863 2864 2865
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878
void skl_disable_flip_done(struct intel_crtc *crtc)
{
	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
	unsigned long irqflags;

	spin_lock_irqsave(&i915->irq_lock, irqflags);

	bdw_disable_pipe_irq(i915, pipe, GEN9_PIPE_PLANE1_FLIP_DONE);

	spin_unlock_irqrestore(&i915->irq_lock, irqflags);
}

2879
static void ibx_irq_reset(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
2880
{
2881 2882
	struct intel_uncore *uncore = &dev_priv->uncore;

2883
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
2884 2885
		return;

2886
	GEN3_IRQ_RESET(uncore, SDE);
2887

2888
	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
2889
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
2890
}
2891

P
Paulo Zanoni 已提交
2892 2893 2894 2895 2896 2897 2898 2899
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
2900
static void ibx_irq_pre_postinstall(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
2901
{
2902
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
2903 2904
		return;

2905
	drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
2906 2907 2908 2909
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

2910 2911
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
2912 2913
	struct intel_uncore *uncore = &dev_priv->uncore;

2914
	if (IS_CHERRYVIEW(dev_priv))
2915
		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
2916
	else
2917
		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK);
2918

2919
	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
2920
	intel_uncore_write(uncore, PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2921

2922
	i9xx_pipestat_irq_reset(dev_priv);
2923

2924
	GEN3_IRQ_RESET(uncore, VLV_);
2925
	dev_priv->irq_mask = ~0u;
2926 2927
}

2928 2929
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
{
2930 2931
	struct intel_uncore *uncore = &dev_priv->uncore;

2932
	u32 pipestat_mask;
2933
	u32 enable_mask;
2934 2935
	enum pipe pipe;

2936
	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
2937 2938 2939 2940 2941

	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);

2942 2943
	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2944 2945 2946 2947
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_LPE_PIPE_A_INTERRUPT |
		I915_LPE_PIPE_B_INTERRUPT;

2948
	if (IS_CHERRYVIEW(dev_priv))
2949 2950
		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
			I915_LPE_PIPE_C_INTERRUPT;
2951

2952
	drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u);
2953

2954 2955
	dev_priv->irq_mask = ~enable_mask;

2956
	GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask);
2957 2958 2959 2960
}

/* drm_dma.h hooks
*/
2961
static void ilk_irq_reset(struct drm_i915_private *dev_priv)
2962
{
2963
	struct intel_uncore *uncore = &dev_priv->uncore;
2964

2965
	GEN3_IRQ_RESET(uncore, DE);
2966 2967
	dev_priv->irq_mask = ~0u;

2968
	if (IS_GEN(dev_priv, 7))
2969
		intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff);
2970

2971
	if (IS_HASWELL(dev_priv)) {
2972 2973
		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
2974 2975
	}

2976
	gen5_gt_irq_reset(&dev_priv->gt);
2977

2978
	ibx_irq_reset(dev_priv);
2979 2980
}

2981
static void valleyview_irq_reset(struct drm_i915_private *dev_priv)
J
Jesse Barnes 已提交
2982
{
2983 2984 2985
	I915_WRITE(VLV_MASTER_IER, 0);
	POSTING_READ(VLV_MASTER_IER);

2986
	gen5_gt_irq_reset(&dev_priv->gt);
J
Jesse Barnes 已提交
2987

2988
	spin_lock_irq(&dev_priv->irq_lock);
2989 2990
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
2991
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
2992 2993
}

2994
static void gen8_irq_reset(struct drm_i915_private *dev_priv)
2995
{
2996
	struct intel_uncore *uncore = &dev_priv->uncore;
2997
	enum pipe pipe;
2998

2999
	gen8_master_intr_disable(dev_priv->uncore.regs);
3000

3001
	gen8_gt_irq_reset(&dev_priv->gt);
3002

3003 3004
	intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
	intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
3005

3006
	for_each_pipe(dev_priv, pipe)
3007 3008
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3009
			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
3010

3011 3012 3013
	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3014

3015
	if (HAS_PCH_SPLIT(dev_priv))
3016
		ibx_irq_reset(dev_priv);
3017
}
3018

3019
static void gen11_display_irq_reset(struct drm_i915_private *dev_priv)
M
Mika Kuoppala 已提交
3020
{
3021
	struct intel_uncore *uncore = &dev_priv->uncore;
3022
	enum pipe pipe;
3023 3024
	u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
M
Mika Kuoppala 已提交
3025

3026
	intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0);
M
Mika Kuoppala 已提交
3027

3028 3029 3030
	if (INTEL_GEN(dev_priv) >= 12) {
		enum transcoder trans;

3031
		for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044
			enum intel_display_power_domain domain;

			domain = POWER_DOMAIN_TRANSCODER(trans);
			if (!intel_display_power_is_enabled(dev_priv, domain))
				continue;

			intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff);
			intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff);
		}
	} else {
		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
	}
3045

M
Mika Kuoppala 已提交
3046 3047 3048
	for_each_pipe(dev_priv, pipe)
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3049
			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
M
Mika Kuoppala 已提交
3050

3051 3052 3053
	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
	GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_);
3054

3055
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3056
		GEN3_IRQ_RESET(uncore, SDE);
M
Matt Roper 已提交
3057

3058 3059
	/* Wa_14010685332:icl,jsl,ehl,tgl,rkl */
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) {
M
Matt Roper 已提交
3060 3061 3062 3063 3064
		intel_uncore_rmw(uncore, SOUTH_CHICKEN1,
				 SBCLK_RUN_REFCLK_DIS, SBCLK_RUN_REFCLK_DIS);
		intel_uncore_rmw(uncore, SOUTH_CHICKEN1,
				 SBCLK_RUN_REFCLK_DIS, 0);
	}
M
Mika Kuoppala 已提交
3065 3066
}

3067 3068 3069 3070
static void gen11_irq_reset(struct drm_i915_private *dev_priv)
{
	struct intel_uncore *uncore = &dev_priv->uncore;

3071 3072 3073 3074
	if (HAS_MASTER_UNIT_IRQ(dev_priv))
		dg1_master_intr_disable_and_ack(dev_priv->uncore.regs);
	else
		gen11_master_intr_disable(dev_priv->uncore.regs);
3075 3076 3077 3078 3079 3080 3081 3082

	gen11_gt_irq_reset(&dev_priv->gt);
	gen11_display_irq_reset(dev_priv);

	GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
}

3083
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3084
				     u8 pipe_mask)
3085
{
3086 3087
	struct intel_uncore *uncore = &dev_priv->uncore;

3088
	u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3089
	enum pipe pipe;
3090

3091 3092 3093
	if (INTEL_GEN(dev_priv) >= 9)
		extra_ier |= GEN9_PIPE_PLANE1_FLIP_DONE;

3094
	spin_lock_irq(&dev_priv->irq_lock);
3095 3096 3097 3098 3099 3100

	if (!intel_irqs_enabled(dev_priv)) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}

3101
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3102
		GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
3103 3104
				  dev_priv->de_irq_mask[pipe],
				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
3105

3106
	spin_unlock_irq(&dev_priv->irq_lock);
3107 3108
}

3109
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3110
				     u8 pipe_mask)
3111
{
3112
	struct intel_uncore *uncore = &dev_priv->uncore;
3113 3114
	enum pipe pipe;

3115
	spin_lock_irq(&dev_priv->irq_lock);
3116 3117 3118 3119 3120 3121

	if (!intel_irqs_enabled(dev_priv)) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}

3122
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3123
		GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
3124

3125 3126 3127
	spin_unlock_irq(&dev_priv->irq_lock);

	/* make sure we're done processing display irqs */
3128
	intel_synchronize_irq(dev_priv);
3129 3130
}

3131
static void cherryview_irq_reset(struct drm_i915_private *dev_priv)
3132
{
3133
	struct intel_uncore *uncore = &dev_priv->uncore;
3134 3135 3136 3137

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3138
	gen8_gt_irq_reset(&dev_priv->gt);
3139

3140
	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3141

3142
	spin_lock_irq(&dev_priv->irq_lock);
3143 3144
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3145
	spin_unlock_irq(&dev_priv->irq_lock);
3146 3147
}

3148
static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
3149 3150 3151 3152 3153
				  const u32 hpd[HPD_NUM_PINS])
{
	struct intel_encoder *encoder;
	u32 enabled_irqs = 0;

3154
	for_each_intel_encoder(&dev_priv->drm, encoder)
3155 3156 3157 3158 3159 3160
		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
			enabled_irqs |= hpd[encoder->hpd_pin];

	return enabled_irqs;
}

3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172
static u32 intel_hpd_hotplug_irqs(struct drm_i915_private *dev_priv,
				  const u32 hpd[HPD_NUM_PINS])
{
	struct intel_encoder *encoder;
	u32 hotplug_irqs = 0;

	for_each_intel_encoder(&dev_priv->drm, encoder)
		hotplug_irqs |= hpd[encoder->hpd_pin];

	return hotplug_irqs;
}

3173
static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
3174
{
3175
	u32 hotplug;
3176 3177 3178

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
3179 3180
	 * duration to 2ms (which is the minimum in the Display Port spec).
	 * The pulse duration bits are reserved on LPT+.
3181
	 */
3182
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3183 3184 3185
	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
		     PORTC_PULSE_DURATION_MASK |
		     PORTD_PULSE_DURATION_MASK);
3186
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3187 3188
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3189 3190 3191 3192
	/*
	 * When CPU and PCH are on the same package, port A
	 * HPD must be enabled in both north and south.
	 */
3193
	if (HAS_PCH_LPT_LP(dev_priv))
3194
		hotplug |= PORTA_HOTPLUG_ENABLE;
3195
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3196
}
X
Xiong Zhang 已提交
3197

3198 3199 3200 3201
static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

3202
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
3203
	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
3204 3205 3206 3207 3208 3209

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	ibx_hpd_detection_setup(dev_priv);
}

3210 3211
static void icp_ddi_hpd_detection_setup(struct drm_i915_private *dev_priv,
					u32 enable_mask)
3212 3213 3214 3215
{
	u32 hotplug;

	hotplug = I915_READ(SHOTPLUG_CTL_DDI);
3216
	hotplug |= enable_mask;
3217
	I915_WRITE(SHOTPLUG_CTL_DDI, hotplug);
3218
}
3219

3220 3221 3222 3223 3224 3225 3226 3227
static void icp_tc_hpd_detection_setup(struct drm_i915_private *dev_priv,
				       u32 enable_mask)
{
	u32 hotplug;

	hotplug = I915_READ(SHOTPLUG_CTL_TC);
	hotplug |= enable_mask;
	I915_WRITE(SHOTPLUG_CTL_TC, hotplug);
3228 3229
}

3230
static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv,
3231
			      u32 ddi_enable_mask, u32 tc_enable_mask)
3232 3233 3234
{
	u32 hotplug_irqs, enabled_irqs;

3235
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
3236
	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
3237

3238 3239
	if (INTEL_PCH_TYPE(dev_priv) <= PCH_TGP)
		I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3240

3241 3242
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

3243 3244 3245
	icp_ddi_hpd_detection_setup(dev_priv, ddi_enable_mask);
	if (tc_enable_mask)
		icp_tc_hpd_detection_setup(dev_priv, tc_enable_mask);
3246 3247
}

3248 3249 3250 3251
/*
 * EHL doesn't need most of gen11_hpd_irq_setup, it's handling only the
 * equivalent of SDE.
 */
3252 3253
static void mcc_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
3254
	icp_hpd_irq_setup(dev_priv,
V
Ville Syrjälä 已提交
3255
			  ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE(TC_PORT_1));
3256 3257
}

M
Matt Roper 已提交
3258 3259 3260 3261 3262 3263 3264 3265
/*
 * JSP behaves exactly the same as MCC above except that port C is mapped to
 * the DDI-C pins instead of the TC1 pins.  This means we should follow TGP's
 * masks & tables rather than ICP's masks & tables.
 */
static void jsp_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	icp_hpd_irq_setup(dev_priv,
3266
			  TGP_DDI_HPD_ENABLE_MASK, 0);
M
Matt Roper 已提交
3267 3268
}

3269 3270
static void dg1_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
C
Clinton A Taylor 已提交
3271 3272 3273 3274 3275 3276 3277 3278 3279
	u32 val;

	val = I915_READ(SOUTH_CHICKEN1);
	val |= (INVERT_DDIA_HPD |
		INVERT_DDIB_HPD |
		INVERT_DDIC_HPD |
		INVERT_DDID_HPD);
	I915_WRITE(SOUTH_CHICKEN1, val);

3280 3281 3282 3283
	icp_hpd_irq_setup(dev_priv,
			  DG1_DDI_HPD_ENABLE_MASK, 0);
}

3284 3285 3286 3287 3288
static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug;

	hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL);
V
Ville Syrjälä 已提交
3289 3290 3291 3292 3293 3294
	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(TC_PORT_1) |
		   GEN11_HOTPLUG_CTL_ENABLE(TC_PORT_2) |
		   GEN11_HOTPLUG_CTL_ENABLE(TC_PORT_3) |
		   GEN11_HOTPLUG_CTL_ENABLE(TC_PORT_4) |
		   GEN11_HOTPLUG_CTL_ENABLE(TC_PORT_5) |
		   GEN11_HOTPLUG_CTL_ENABLE(TC_PORT_6);
3295
	I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug);
3296 3297

	hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL);
V
Ville Syrjälä 已提交
3298 3299 3300 3301 3302 3303
	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(TC_PORT_1) |
		   GEN11_HOTPLUG_CTL_ENABLE(TC_PORT_2) |
		   GEN11_HOTPLUG_CTL_ENABLE(TC_PORT_3) |
		   GEN11_HOTPLUG_CTL_ENABLE(TC_PORT_4) |
		   GEN11_HOTPLUG_CTL_ENABLE(TC_PORT_5) |
		   GEN11_HOTPLUG_CTL_ENABLE(TC_PORT_6);
3304
	I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug);
3305 3306 3307 3308 3309 3310 3311
}

static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;
	u32 val;

3312
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
3313
	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
3314 3315 3316

	val = I915_READ(GEN11_DE_HPD_IMR);
	val &= ~hotplug_irqs;
3317
	val |= ~enabled_irqs & hotplug_irqs;
3318 3319 3320 3321
	I915_WRITE(GEN11_DE_HPD_IMR, val);
	POSTING_READ(GEN11_DE_HPD_IMR);

	gen11_hpd_detection_setup(dev_priv);
3322

3323
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP)
3324
		icp_hpd_irq_setup(dev_priv,
3325
				  TGP_DDI_HPD_ENABLE_MASK, TGP_TC_HPD_ENABLE_MASK);
3326
	else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3327
		icp_hpd_irq_setup(dev_priv,
3328
				  ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE_MASK);
3329 3330
}

3331
static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3332
{
3333 3334 3335 3336 3337 3338 3339 3340 3341
	u32 val, hotplug;

	/* Display WA #1179 WaHardHangonHotPlug: cnp */
	if (HAS_PCH_CNP(dev_priv)) {
		val = I915_READ(SOUTH_CHICKEN1);
		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
		val |= CHASSIS_CLK_REQ_DURATION(0xf);
		I915_WRITE(SOUTH_CHICKEN1, val);
	}
3342 3343 3344

	/* Enable digital hotplug on the PCH */
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3345 3346 3347 3348
	hotplug |= PORTA_HOTPLUG_ENABLE |
		   PORTB_HOTPLUG_ENABLE |
		   PORTC_HOTPLUG_ENABLE |
		   PORTD_HOTPLUG_ENABLE;
3349 3350 3351 3352 3353
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);

	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
	hotplug |= PORTE_HOTPLUG_ENABLE;
	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3354 3355
}

3356 3357 3358 3359
static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

3360 3361 3362
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP)
		I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);

3363
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
3364
	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
3365 3366 3367 3368 3369 3370

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	spt_hpd_detection_setup(dev_priv);
}

3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386
static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug;

	/*
	 * Enable digital hotplug on the CPU, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 * The pulse duration bits are reserved on HSW+.
	 */
	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
		   DIGITAL_PORTA_PULSE_DURATION_2ms;
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
}

3387
static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3388
{
3389
	u32 hotplug_irqs, enabled_irqs;
3390

3391 3392
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
3393

3394
	if (INTEL_GEN(dev_priv) >= 8)
3395
		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3396
	else
3397
		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3398

3399
	ilk_hpd_detection_setup(dev_priv);
3400

3401
	ibx_hpd_irq_setup(dev_priv);
3402 3403
}

3404 3405
static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
				      u32 enabled_irqs)
3406
{
3407
	u32 hotplug;
3408

3409
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3410 3411 3412
	hotplug |= PORTA_HOTPLUG_ENABLE |
		   PORTB_HOTPLUG_ENABLE |
		   PORTC_HOTPLUG_ENABLE;
3413

3414 3415 3416
	drm_dbg_kms(&dev_priv->drm,
		    "Invert bit setting: hp_ctl:%x hp_port:%x\n",
		    hotplug, enabled_irqs);
3417 3418 3419 3420 3421 3422
	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;

	/*
	 * For BXT invert bit has to be set based on AOB design
	 * for HPD detection logic, update it based on VBT fields.
	 */
3423
	if ((enabled_irqs & GEN8_DE_PORT_HOTPLUG(HPD_PORT_A)) &&
3424 3425
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
		hotplug |= BXT_DDIA_HPD_INVERT;
3426
	if ((enabled_irqs & GEN8_DE_PORT_HOTPLUG(HPD_PORT_B)) &&
3427 3428
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
		hotplug |= BXT_DDIB_HPD_INVERT;
3429
	if ((enabled_irqs & GEN8_DE_PORT_HOTPLUG(HPD_PORT_C)) &&
3430 3431 3432
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
		hotplug |= BXT_DDIC_HPD_INVERT;

3433
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3434 3435
}

3436 3437 3438 3439 3440 3441 3442 3443 3444
static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
{
	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
}

static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

3445
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
3446
	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
3447 3448 3449 3450 3451 3452

	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);

	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
}

3453
static void ibx_irq_postinstall(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
3454
{
3455
	u32 mask;
3456

3457
	if (HAS_PCH_NOP(dev_priv))
D
Daniel Vetter 已提交
3458 3459
		return;

3460
	if (HAS_PCH_IBX(dev_priv))
3461
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3462
	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3463
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3464 3465
	else
		mask = SDE_GMBUS_CPT;
3466

3467
	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
P
Paulo Zanoni 已提交
3468
	I915_WRITE(SDEIMR, ~mask);
3469 3470 3471

	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
	    HAS_PCH_LPT(dev_priv))
3472
		ibx_hpd_detection_setup(dev_priv);
3473 3474
	else
		spt_hpd_detection_setup(dev_priv);
P
Paulo Zanoni 已提交
3475 3476
}

3477
static void ilk_irq_postinstall(struct drm_i915_private *dev_priv)
3478
{
3479
	struct intel_uncore *uncore = &dev_priv->uncore;
3480 3481
	u32 display_mask, extra_mask;

3482
	if (INTEL_GEN(dev_priv) >= 7) {
3483
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3484
				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
3485
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3486 3487
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
			      DE_DP_A_HOTPLUG_IVB);
3488 3489
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3490 3491
				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
				DE_PIPEA_CRC_DONE | DE_POISON);
3492
		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK |
3493 3494
			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
			      DE_DP_A_HOTPLUG);
3495
	}
3496

3497
	if (IS_HASWELL(dev_priv)) {
3498
		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
3499 3500 3501
		display_mask |= DE_EDP_PSR_INT_HSW;
	}

3502 3503 3504
	if (IS_IRONLAKE_M(dev_priv))
		extra_mask |= DE_PCU_EVENT;

3505
	dev_priv->irq_mask = ~display_mask;
3506

3507
	ibx_irq_pre_postinstall(dev_priv);
P
Paulo Zanoni 已提交
3508

3509 3510
	gen5_gt_irq_postinstall(&dev_priv->gt);

3511 3512
	GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask,
		      display_mask | extra_mask);
3513

3514 3515
	ilk_hpd_detection_setup(dev_priv);

3516
	ibx_irq_postinstall(dev_priv);
3517 3518
}

3519 3520
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
3521
	lockdep_assert_held(&dev_priv->irq_lock);
3522 3523 3524 3525 3526 3527

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3528 3529
	if (intel_irqs_enabled(dev_priv)) {
		vlv_display_irq_reset(dev_priv);
3530
		vlv_display_irq_postinstall(dev_priv);
3531
	}
3532 3533 3534 3535
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
3536
	lockdep_assert_held(&dev_priv->irq_lock);
3537 3538 3539 3540 3541 3542

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3543
	if (intel_irqs_enabled(dev_priv))
3544
		vlv_display_irq_reset(dev_priv);
3545 3546
}

3547

3548
static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv)
3549
{
3550
	gen5_gt_irq_postinstall(&dev_priv->gt);
J
Jesse Barnes 已提交
3551

3552
	spin_lock_irq(&dev_priv->irq_lock);
3553 3554
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3555 3556
	spin_unlock_irq(&dev_priv->irq_lock);

J
Jesse Barnes 已提交
3557
	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3558
	POSTING_READ(VLV_MASTER_IER);
3559 3560
}

3561 3562
static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3563 3564
	struct intel_uncore *uncore = &dev_priv->uncore;

3565 3566
	u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) |
		GEN8_PIPE_CDCLK_CRC_DONE;
3567
	u32 de_pipe_enables;
3568
	u32 de_port_masked = gen8_de_port_aux_mask(dev_priv);
3569
	u32 de_port_enables;
3570
	u32 de_misc_masked = GEN8_DE_EDP_PSR;
3571 3572
	u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
3573
	enum pipe pipe;
3574

3575 3576 3577
	if (INTEL_GEN(dev_priv) <= 10)
		de_misc_masked |= GEN8_DE_MISC_GSE;

3578 3579
	if (IS_GEN9_LP(dev_priv))
		de_port_masked |= BXT_DE_PORT_GMBUS;
R
Rodrigo Vivi 已提交
3580

3581 3582 3583 3584 3585 3586 3587
	if (INTEL_GEN(dev_priv) >= 11) {
		enum port port;

		if (intel_bios_is_dsi_present(dev_priv, &port))
			de_port_masked |= DSI0_TE | DSI1_TE;
	}

3588 3589 3590
	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3591 3592 3593
	if (INTEL_GEN(dev_priv) >= 9)
		de_pipe_enables |= GEN9_PIPE_PLANE1_FLIP_DONE;

3594
	de_port_enables = de_port_masked;
3595
	if (IS_GEN9_LP(dev_priv))
3596 3597
		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
	else if (IS_BROADWELL(dev_priv))
3598
		de_port_enables |= BDW_DE_PORT_HOTPLUG_MASK;
3599

3600 3601 3602
	if (INTEL_GEN(dev_priv) >= 12) {
		enum transcoder trans;

3603
		for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614
			enum intel_display_power_domain domain;

			domain = POWER_DOMAIN_TRANSCODER(trans);
			if (!intel_display_power_is_enabled(dev_priv, domain))
				continue;

			gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans));
		}
	} else {
		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
	}
3615

M
Mika Kahola 已提交
3616 3617
	for_each_pipe(dev_priv, pipe) {
		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
3618

3619
		if (intel_display_power_is_enabled(dev_priv,
3620
				POWER_DOMAIN_PIPE(pipe)))
3621
			GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
3622 3623
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
M
Mika Kahola 已提交
3624
	}
3625

3626 3627
	GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
	GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
3628

3629 3630
	if (INTEL_GEN(dev_priv) >= 11) {
		u32 de_hpd_masked = 0;
3631 3632
		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
				     GEN11_DE_TBT_HOTPLUG_MASK;
3633

3634 3635
		GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked,
			      de_hpd_enables);
3636 3637
		gen11_hpd_detection_setup(dev_priv);
	} else if (IS_GEN9_LP(dev_priv)) {
3638
		bxt_hpd_detection_setup(dev_priv);
3639
	} else if (IS_BROADWELL(dev_priv)) {
3640
		ilk_hpd_detection_setup(dev_priv);
3641
	}
3642 3643
}

3644
static void gen8_irq_postinstall(struct drm_i915_private *dev_priv)
3645
{
3646
	if (HAS_PCH_SPLIT(dev_priv))
3647
		ibx_irq_pre_postinstall(dev_priv);
P
Paulo Zanoni 已提交
3648

3649
	gen8_gt_irq_postinstall(&dev_priv->gt);
3650 3651
	gen8_de_irq_postinstall(dev_priv);

3652
	if (HAS_PCH_SPLIT(dev_priv))
3653
		ibx_irq_postinstall(dev_priv);
3654

3655
	gen8_master_intr_enable(dev_priv->uncore.regs);
3656 3657
}

3658
static void icp_irq_postinstall(struct drm_i915_private *dev_priv)
3659 3660 3661
{
	u32 mask = SDE_GMBUS_ICP;

3662
	drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0);
3663 3664 3665
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);

3666
	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
3667 3668
	I915_WRITE(SDEIMR, ~mask);

3669 3670 3671
	if (HAS_PCH_DG1(dev_priv))
		icp_ddi_hpd_detection_setup(dev_priv, DG1_DDI_HPD_ENABLE_MASK);
	else if (HAS_PCH_TGP(dev_priv)) {
3672 3673 3674 3675 3676 3677
		icp_ddi_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK);
		icp_tc_hpd_detection_setup(dev_priv, TGP_TC_HPD_ENABLE_MASK);
	} else if (HAS_PCH_JSP(dev_priv)) {
		icp_ddi_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK);
	} else if (HAS_PCH_MCC(dev_priv)) {
		icp_ddi_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK);
V
Ville Syrjälä 已提交
3678
		icp_tc_hpd_detection_setup(dev_priv, ICP_TC_HPD_ENABLE(TC_PORT_1));
3679 3680 3681 3682
	} else {
		icp_ddi_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK);
		icp_tc_hpd_detection_setup(dev_priv, ICP_TC_HPD_ENABLE_MASK);
	}
3683 3684
}

3685
static void gen11_irq_postinstall(struct drm_i915_private *dev_priv)
M
Mika Kuoppala 已提交
3686
{
3687
	struct intel_uncore *uncore = &dev_priv->uncore;
3688
	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
M
Mika Kuoppala 已提交
3689

3690
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3691
		icp_irq_postinstall(dev_priv);
3692

3693
	gen11_gt_irq_postinstall(&dev_priv->gt);
M
Mika Kuoppala 已提交
3694 3695
	gen8_de_irq_postinstall(dev_priv);

3696
	GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
3697

M
Mika Kuoppala 已提交
3698 3699
	I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);

3700 3701 3702 3703 3704 3705 3706
	if (HAS_MASTER_UNIT_IRQ(dev_priv)) {
		dg1_master_intr_enable(uncore->regs);
		POSTING_READ(DG1_MSTR_UNIT_INTR);
	} else {
		gen11_master_intr_enable(uncore->regs);
		POSTING_READ(GEN11_GFX_MSTR_IRQ);
	}
M
Mika Kuoppala 已提交
3707 3708
}

3709
static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv)
3710
{
3711
	gen8_gt_irq_postinstall(&dev_priv->gt);
3712

3713
	spin_lock_irq(&dev_priv->irq_lock);
3714 3715
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3716 3717
	spin_unlock_irq(&dev_priv->irq_lock);

3718
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3719 3720 3721
	POSTING_READ(GEN8_MASTER_IRQ);
}

3722
static void i8xx_irq_reset(struct drm_i915_private *dev_priv)
L
Linus Torvalds 已提交
3723
{
3724
	struct intel_uncore *uncore = &dev_priv->uncore;
3725

3726 3727
	i9xx_pipestat_irq_reset(dev_priv);

3728
	GEN2_IRQ_RESET(uncore);
3729
	dev_priv->irq_mask = ~0u;
C
Chris Wilson 已提交
3730 3731
}

3732
static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv)
C
Chris Wilson 已提交
3733
{
3734
	struct intel_uncore *uncore = &dev_priv->uncore;
3735
	u16 enable_mask;
C
Chris Wilson 已提交
3736

3737 3738 3739 3740
	intel_uncore_write16(uncore,
			     EMR,
			     ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH));
C
Chris Wilson 已提交
3741 3742 3743 3744

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3745 3746
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_MASTER_ERROR_INTERRUPT);
C
Chris Wilson 已提交
3747

3748 3749 3750
	enable_mask =
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3751
		I915_MASTER_ERROR_INTERRUPT |
3752 3753
		I915_USER_INTERRUPT;

3754
	GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask);
C
Chris Wilson 已提交
3755

3756 3757
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3758
	spin_lock_irq(&dev_priv->irq_lock);
3759 3760
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3761
	spin_unlock_irq(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3762 3763
}

3764
static void i8xx_error_irq_ack(struct drm_i915_private *i915,
3765 3766
			       u16 *eir, u16 *eir_stuck)
{
3767
	struct intel_uncore *uncore = &i915->uncore;
3768 3769
	u16 emr;

3770
	*eir = intel_uncore_read16(uncore, EIR);
3771 3772

	if (*eir)
3773
		intel_uncore_write16(uncore, EIR, *eir);
3774

3775
	*eir_stuck = intel_uncore_read16(uncore, EIR);
3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788
	if (*eir_stuck == 0)
		return;

	/*
	 * Toggle all EMR bits to make sure we get an edge
	 * in the ISR master error bit if we don't clear
	 * all the EIR bits. Otherwise the edge triggered
	 * IIR on i965/g4x wouldn't notice that an interrupt
	 * is still pending. Also some EIR bits can't be
	 * cleared except by handling the underlying error
	 * (or by a GPU reset) so we mask any bit that
	 * remains set.
	 */
3789 3790 3791
	emr = intel_uncore_read16(uncore, EMR);
	intel_uncore_write16(uncore, EMR, 0xffff);
	intel_uncore_write16(uncore, EMR, emr | *eir_stuck);
3792 3793 3794 3795 3796 3797 3798 3799
}

static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
				   u16 eir, u16 eir_stuck)
{
	DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);

	if (eir_stuck)
3800 3801
		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n",
			eir_stuck);
3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837
}

static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
			       u32 *eir, u32 *eir_stuck)
{
	u32 emr;

	*eir = I915_READ(EIR);

	I915_WRITE(EIR, *eir);

	*eir_stuck = I915_READ(EIR);
	if (*eir_stuck == 0)
		return;

	/*
	 * Toggle all EMR bits to make sure we get an edge
	 * in the ISR master error bit if we don't clear
	 * all the EIR bits. Otherwise the edge triggered
	 * IIR on i965/g4x wouldn't notice that an interrupt
	 * is still pending. Also some EIR bits can't be
	 * cleared except by handling the underlying error
	 * (or by a GPU reset) so we mask any bit that
	 * remains set.
	 */
	emr = I915_READ(EMR);
	I915_WRITE(EMR, 0xffffffff);
	I915_WRITE(EMR, emr | *eir_stuck);
}

static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
				   u32 eir, u32 eir_stuck)
{
	DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);

	if (eir_stuck)
3838 3839
		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n",
			eir_stuck);
3840 3841
}

3842
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3843
{
3844
	struct drm_i915_private *dev_priv = arg;
3845
	irqreturn_t ret = IRQ_NONE;
C
Chris Wilson 已提交
3846

3847 3848 3849
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3850
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
3851
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3852

3853
	do {
3854
		u32 pipe_stats[I915_MAX_PIPES] = {};
3855
		u16 eir = 0, eir_stuck = 0;
3856
		u16 iir;
3857

3858
		iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR);
3859 3860 3861 3862
		if (iir == 0)
			break;

		ret = IRQ_HANDLED;
C
Chris Wilson 已提交
3863

3864 3865 3866
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
C
Chris Wilson 已提交
3867

3868 3869 3870
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);

3871
		intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir);
C
Chris Wilson 已提交
3872 3873

		if (iir & I915_USER_INTERRUPT)
3874
			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
C
Chris Wilson 已提交
3875

3876 3877
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
C
Chris Wilson 已提交
3878

3879 3880
		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
	} while (0);
3881

3882
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
C
Chris Wilson 已提交
3883

3884
	return ret;
C
Chris Wilson 已提交
3885 3886
}

3887
static void i915_irq_reset(struct drm_i915_private *dev_priv)
3888
{
3889
	struct intel_uncore *uncore = &dev_priv->uncore;
3890

3891
	if (I915_HAS_HOTPLUG(dev_priv)) {
3892
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3893 3894 3895
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3896 3897
	i9xx_pipestat_irq_reset(dev_priv);

3898
	GEN3_IRQ_RESET(uncore, GEN2_);
3899
	dev_priv->irq_mask = ~0u;
3900 3901
}

3902
static void i915_irq_postinstall(struct drm_i915_private *dev_priv)
3903
{
3904
	struct intel_uncore *uncore = &dev_priv->uncore;
3905
	u32 enable_mask;
3906

3907 3908
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
			  I915_ERROR_MEMORY_REFRESH));
3909 3910 3911 3912 3913

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3914 3915
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_MASTER_ERROR_INTERRUPT);
3916 3917 3918 3919 3920

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3921
		I915_MASTER_ERROR_INTERRUPT |
3922 3923
		I915_USER_INTERRUPT;

3924
	if (I915_HAS_HOTPLUG(dev_priv)) {
3925 3926 3927 3928 3929 3930
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

3931
	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
3932

3933 3934
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3935
	spin_lock_irq(&dev_priv->irq_lock);
3936 3937
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3938
	spin_unlock_irq(&dev_priv->irq_lock);
3939

3940
	i915_enable_asle_pipestat(dev_priv);
3941 3942
}

3943
static irqreturn_t i915_irq_handler(int irq, void *arg)
3944
{
3945
	struct drm_i915_private *dev_priv = arg;
3946
	irqreturn_t ret = IRQ_NONE;
3947

3948 3949 3950
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3951
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
3952
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3953

3954
	do {
3955
		u32 pipe_stats[I915_MAX_PIPES] = {};
3956
		u32 eir = 0, eir_stuck = 0;
3957 3958
		u32 hotplug_status = 0;
		u32 iir;
3959

3960
		iir = I915_READ(GEN2_IIR);
3961 3962 3963 3964 3965 3966 3967 3968
		if (iir == 0)
			break;

		ret = IRQ_HANDLED;

		if (I915_HAS_HOTPLUG(dev_priv) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3969

3970 3971 3972
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3973

3974 3975 3976
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);

3977
		I915_WRITE(GEN2_IIR, iir);
3978 3979

		if (iir & I915_USER_INTERRUPT)
3980
			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
3981

3982 3983
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
3984

3985 3986 3987 3988 3989
		if (hotplug_status)
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);

		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
	} while (0);
3990

3991
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3992

3993 3994 3995
	return ret;
}

3996
static void i965_irq_reset(struct drm_i915_private *dev_priv)
3997
{
3998
	struct intel_uncore *uncore = &dev_priv->uncore;
3999

4000
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4001
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4002

4003 4004
	i9xx_pipestat_irq_reset(dev_priv);

4005
	GEN3_IRQ_RESET(uncore, GEN2_);
4006
	dev_priv->irq_mask = ~0u;
4007 4008
}

4009
static void i965_irq_postinstall(struct drm_i915_private *dev_priv)
4010
{
4011
	struct intel_uncore *uncore = &dev_priv->uncore;
4012
	u32 enable_mask;
4013 4014
	u32 error_mask;

4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029
	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev_priv)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

4030
	/* Unmask the interrupts that we always want on. */
4031 4032 4033 4034 4035
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PORT_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4036
		  I915_MASTER_ERROR_INTERRUPT);
4037

4038 4039 4040 4041 4042
	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4043
		I915_MASTER_ERROR_INTERRUPT |
4044
		I915_USER_INTERRUPT;
4045

4046
	if (IS_G4X(dev_priv))
4047
		enable_mask |= I915_BSD_USER_INTERRUPT;
4048

4049
	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4050

4051 4052
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4053
	spin_lock_irq(&dev_priv->irq_lock);
4054 4055 4056
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4057
	spin_unlock_irq(&dev_priv->irq_lock);
4058

4059
	i915_enable_asle_pipestat(dev_priv);
4060 4061
}

4062
static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
4063 4064 4065
{
	u32 hotplug_en;

4066
	lockdep_assert_held(&dev_priv->irq_lock);
4067

4068 4069
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
4070
	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4071 4072 4073 4074
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
4075
	if (IS_G4X(dev_priv))
4076 4077 4078 4079
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
4080
	i915_hotplug_interrupt_update_locked(dev_priv,
4081 4082 4083 4084
					     HOTPLUG_INT_EN_MASK |
					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
					     hotplug_en);
4085 4086
}

4087
static irqreturn_t i965_irq_handler(int irq, void *arg)
4088
{
4089
	struct drm_i915_private *dev_priv = arg;
4090
	irqreturn_t ret = IRQ_NONE;
4091

4092 4093 4094
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4095
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
4096
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
4097

4098
	do {
4099
		u32 pipe_stats[I915_MAX_PIPES] = {};
4100
		u32 eir = 0, eir_stuck = 0;
4101 4102
		u32 hotplug_status = 0;
		u32 iir;
4103

4104
		iir = I915_READ(GEN2_IIR);
4105
		if (iir == 0)
4106 4107 4108 4109
			break;

		ret = IRQ_HANDLED;

4110 4111 4112 4113 4114 4115
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);

		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4116

4117 4118 4119
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);

4120
		I915_WRITE(GEN2_IIR, iir);
4121 4122

		if (iir & I915_USER_INTERRUPT)
4123
			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
4124

4125
		if (iir & I915_BSD_USER_INTERRUPT)
4126
			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[VCS0]);
4127

4128 4129
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4130

4131 4132 4133 4134 4135
		if (hotplug_status)
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);

		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
	} while (0);
4136

4137
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
4138

4139 4140 4141
	return ret;
}

4142 4143 4144 4145 4146 4147 4148
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4149
void intel_irq_init(struct drm_i915_private *dev_priv)
4150
{
4151
	struct drm_device *dev = &dev_priv->drm;
4152
	int i;
4153

4154 4155
	intel_hpd_init_pins(dev_priv);

4156 4157
	intel_hpd_init_work(dev_priv);

4158
	INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work);
4159 4160
	for (i = 0; i < MAX_L3_SLICES; ++i)
		dev_priv->l3_parity.remap_info[i] = NULL;
4161

4162
	/* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */
4163
	if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11)
4164
		dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16;
4165

4166
	dev->vblank_disable_immediate = true;
4167

4168 4169 4170 4171 4172 4173 4174 4175 4176 4177
	/* Most platforms treat the display irq block as an always-on
	 * power domain. vlv/chv can disable it at runtime and need
	 * special care to avoid writing any of the display block registers
	 * outside of the power domain. We defer setting up the display irqs
	 * in this case to the runtime pm.
	 */
	dev_priv->display_irqs_enabled = true;
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		dev_priv->display_irqs_enabled = false;

L
Lyude 已提交
4178
	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4179 4180 4181 4182 4183 4184 4185
	/* If we have MST support, we want to avoid doing short HPD IRQ storm
	 * detection, as short HPD storms will occur as a natural part of
	 * sideband messaging with MST.
	 * On older platforms however, IRQ storms can occur with both long and
	 * short pulses, as seen on some G4x systems.
	 */
	dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv);
L
Lyude 已提交
4186

4187 4188 4189 4190
	if (HAS_GMCH(dev_priv)) {
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
	} else {
4191 4192 4193
		if (HAS_PCH_DG1(dev_priv))
			dev_priv->display.hpd_irq_setup = dg1_hpd_irq_setup;
		else if (HAS_PCH_JSP(dev_priv))
M
Matt Roper 已提交
4194 4195
			dev_priv->display.hpd_irq_setup = jsp_hpd_irq_setup;
		else if (HAS_PCH_MCC(dev_priv))
4196 4197
			dev_priv->display.hpd_irq_setup = mcc_hpd_irq_setup;
		else if (INTEL_GEN(dev_priv) >= 11)
4198 4199
			dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
		else if (IS_GEN9_LP(dev_priv))
4200
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4201
		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
4202 4203
			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
		else
4204
			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4205 4206
	}
}
4207

4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221
/**
 * intel_irq_fini - deinitializes IRQ support
 * @i915: i915 device instance
 *
 * This function deinitializes all the IRQ support.
 */
void intel_irq_fini(struct drm_i915_private *i915)
{
	int i;

	for (i = 0; i < MAX_L3_SLICES; ++i)
		kfree(i915->l3_parity.remap_info[i]);
}

4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235
static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv)
{
	if (HAS_GMCH(dev_priv)) {
		if (IS_CHERRYVIEW(dev_priv))
			return cherryview_irq_handler;
		else if (IS_VALLEYVIEW(dev_priv))
			return valleyview_irq_handler;
		else if (IS_GEN(dev_priv, 4))
			return i965_irq_handler;
		else if (IS_GEN(dev_priv, 3))
			return i915_irq_handler;
		else
			return i8xx_irq_handler;
	} else {
4236 4237
		if (HAS_MASTER_UNIT_IRQ(dev_priv))
			return dg1_irq_handler;
4238 4239 4240 4241 4242
		if (INTEL_GEN(dev_priv) >= 11)
			return gen11_irq_handler;
		else if (INTEL_GEN(dev_priv) >= 8)
			return gen8_irq_handler;
		else
4243
			return ilk_irq_handler;
4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265
	}
}

static void intel_irq_reset(struct drm_i915_private *dev_priv)
{
	if (HAS_GMCH(dev_priv)) {
		if (IS_CHERRYVIEW(dev_priv))
			cherryview_irq_reset(dev_priv);
		else if (IS_VALLEYVIEW(dev_priv))
			valleyview_irq_reset(dev_priv);
		else if (IS_GEN(dev_priv, 4))
			i965_irq_reset(dev_priv);
		else if (IS_GEN(dev_priv, 3))
			i915_irq_reset(dev_priv);
		else
			i8xx_irq_reset(dev_priv);
	} else {
		if (INTEL_GEN(dev_priv) >= 11)
			gen11_irq_reset(dev_priv);
		else if (INTEL_GEN(dev_priv) >= 8)
			gen8_irq_reset(dev_priv);
		else
4266
			ilk_irq_reset(dev_priv);
4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288
	}
}

static void intel_irq_postinstall(struct drm_i915_private *dev_priv)
{
	if (HAS_GMCH(dev_priv)) {
		if (IS_CHERRYVIEW(dev_priv))
			cherryview_irq_postinstall(dev_priv);
		else if (IS_VALLEYVIEW(dev_priv))
			valleyview_irq_postinstall(dev_priv);
		else if (IS_GEN(dev_priv, 4))
			i965_irq_postinstall(dev_priv);
		else if (IS_GEN(dev_priv, 3))
			i915_irq_postinstall(dev_priv);
		else
			i8xx_irq_postinstall(dev_priv);
	} else {
		if (INTEL_GEN(dev_priv) >= 11)
			gen11_irq_postinstall(dev_priv);
		else if (INTEL_GEN(dev_priv) >= 8)
			gen8_irq_postinstall(dev_priv);
		else
4289
			ilk_irq_postinstall(dev_priv);
4290 4291 4292
	}
}

4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4304 4305
int intel_irq_install(struct drm_i915_private *dev_priv)
{
4306 4307 4308
	int irq = dev_priv->drm.pdev->irq;
	int ret;

4309 4310 4311 4312 4313
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
4314
	dev_priv->runtime_pm.irqs_enabled = true;
4315

4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329
	dev_priv->drm.irq_enabled = true;

	intel_irq_reset(dev_priv);

	ret = request_irq(irq, intel_irq_handler(dev_priv),
			  IRQF_SHARED, DRIVER_NAME, dev_priv);
	if (ret < 0) {
		dev_priv->drm.irq_enabled = false;
		return ret;
	}

	intel_irq_postinstall(dev_priv);

	return ret;
4330 4331
}

4332 4333 4334 4335 4336 4337 4338
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4339 4340
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
4341 4342 4343
	int irq = dev_priv->drm.pdev->irq;

	/*
4344 4345 4346 4347
	 * FIXME we can get called twice during driver probe
	 * error handling as well as during driver remove due to
	 * intel_modeset_driver_remove() calling us out of sequence.
	 * Would be nice if it didn't do that...
4348 4349 4350 4351 4352 4353 4354 4355 4356 4357
	 */
	if (!dev_priv->drm.irq_enabled)
		return;

	dev_priv->drm.irq_enabled = false;

	intel_irq_reset(dev_priv);

	free_irq(irq, dev_priv);

4358
	intel_hpd_cancel_work(dev_priv);
4359
	dev_priv->runtime_pm.irqs_enabled = false;
4360 4361
}

4362 4363 4364 4365 4366 4367 4368
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4369
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4370
{
4371
	intel_irq_reset(dev_priv);
4372
	dev_priv->runtime_pm.irqs_enabled = false;
4373
	intel_synchronize_irq(dev_priv);
4374 4375
}

4376 4377 4378 4379 4380 4381 4382
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4383
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4384
{
4385
	dev_priv->runtime_pm.irqs_enabled = true;
4386 4387
	intel_irq_reset(dev_priv);
	intel_irq_postinstall(dev_priv);
4388
}
4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402

bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
	return dev_priv->runtime_pm.irqs_enabled;
}

void intel_synchronize_irq(struct drm_i915_private *i915)
{
	synchronize_irq(i915->drm.pdev->irq);
}