i915_irq.c 113.5 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/circ_buf.h>
32 33 34
#include <linux/slab.h>
#include <linux/sysrq.h>

35
#include <drm/drm_drv.h>
36
#include <drm/drm_irq.h>
37
#include <drm/i915_drm.h>
38

39
#include "display/intel_display_types.h"
40 41 42 43 44
#include "display/intel_fifo_underrun.h"
#include "display/intel_hotplug.h"
#include "display/intel_lpe_audio.h"
#include "display/intel_psr.h"

45
#include "gt/intel_gt.h"
46
#include "gt/intel_gt_irq.h"
47
#include "gt/intel_gt_pm_irq.h"
48
#include "gt/intel_rps.h"
49

L
Linus Torvalds 已提交
50
#include "i915_drv.h"
51
#include "i915_irq.h"
C
Chris Wilson 已提交
52
#include "i915_trace.h"
53
#include "intel_pm.h"
L
Linus Torvalds 已提交
54

55 56 57 58 59 60 61 62
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

63 64
typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val);

65 66 67 68
static const u32 hpd_ilk[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
};

69 70 71 72
static const u32 hpd_ivb[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
};

73 74 75 76
static const u32 hpd_bdw[HPD_NUM_PINS] = {
	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
};

77
static const u32 hpd_ibx[HPD_NUM_PINS] = {
78 79 80 81 82 83 84
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

85
static const u32 hpd_cpt[HPD_NUM_PINS] = {
86
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
87
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
88 89 90 91 92
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

X
Xiong Zhang 已提交
93
static const u32 hpd_spt[HPD_NUM_PINS] = {
94
	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
X
Xiong Zhang 已提交
95 96 97 98 99 100
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
};

101
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
102 103 104 105 106 107 108 109
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

110
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
111 112 113 114 115 116 117 118
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

119
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
120 121 122 123 124 125 126 127
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

128 129
/* BXT hpd list */
static const u32 hpd_bxt[HPD_NUM_PINS] = {
130
	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
131 132 133 134
	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
};

135 136 137 138 139
static const u32 hpd_gen11[HPD_NUM_PINS] = {
	[HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
	[HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
	[HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
	[HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG
140 141
};

142 143 144 145 146 147 148 149 150
static const u32 hpd_gen12[HPD_NUM_PINS] = {
	[HPD_PORT_D] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
	[HPD_PORT_E] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
	[HPD_PORT_F] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
	[HPD_PORT_G] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG,
	[HPD_PORT_H] = GEN12_TC5_HOTPLUG | GEN12_TBT5_HOTPLUG,
	[HPD_PORT_I] = GEN12_TC6_HOTPLUG | GEN12_TBT6_HOTPLUG
};

151
static const u32 hpd_icp[HPD_NUM_PINS] = {
152 153 154 155 156 157
	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A),
	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B),
	[HPD_PORT_C] = SDE_TC_HOTPLUG_ICP(PORT_TC1),
	[HPD_PORT_D] = SDE_TC_HOTPLUG_ICP(PORT_TC2),
	[HPD_PORT_E] = SDE_TC_HOTPLUG_ICP(PORT_TC3),
	[HPD_PORT_F] = SDE_TC_HOTPLUG_ICP(PORT_TC4),
158 159
};

160
static const u32 hpd_tgp[HPD_NUM_PINS] = {
161 162 163 164 165 166 167 168 169
	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A),
	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B),
	[HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(PORT_C),
	[HPD_PORT_D] = SDE_TC_HOTPLUG_ICP(PORT_TC1),
	[HPD_PORT_E] = SDE_TC_HOTPLUG_ICP(PORT_TC2),
	[HPD_PORT_F] = SDE_TC_HOTPLUG_ICP(PORT_TC3),
	[HPD_PORT_G] = SDE_TC_HOTPLUG_ICP(PORT_TC4),
	[HPD_PORT_H] = SDE_TC_HOTPLUG_ICP(PORT_TC5),
	[HPD_PORT_I] = SDE_TC_HOTPLUG_ICP(PORT_TC6),
170 171
};

172 173
void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr,
		    i915_reg_t iir, i915_reg_t ier)
174
{
175 176
	intel_uncore_write(uncore, imr, 0xffffffff);
	intel_uncore_posting_read(uncore, imr);
177

178
	intel_uncore_write(uncore, ier, 0);
179 180

	/* IIR can theoretically queue up two events. Be paranoid. */
181 182 183 184
	intel_uncore_write(uncore, iir, 0xffffffff);
	intel_uncore_posting_read(uncore, iir);
	intel_uncore_write(uncore, iir, 0xffffffff);
	intel_uncore_posting_read(uncore, iir);
185 186
}

187
void gen2_irq_reset(struct intel_uncore *uncore)
188
{
189 190
	intel_uncore_write16(uncore, GEN2_IMR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IMR);
191

192
	intel_uncore_write16(uncore, GEN2_IER, 0);
193 194

	/* IIR can theoretically queue up two events. Be paranoid. */
195 196 197 198
	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IIR);
	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IIR);
199 200
}

201 202 203
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
204
static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg)
205
{
206
	u32 val = intel_uncore_read(uncore, reg);
207 208 209 210 211

	if (val == 0)
		return;

	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
212
	     i915_mmio_reg_offset(reg), val);
213 214 215 216
	intel_uncore_write(uncore, reg, 0xffffffff);
	intel_uncore_posting_read(uncore, reg);
	intel_uncore_write(uncore, reg, 0xffffffff);
	intel_uncore_posting_read(uncore, reg);
217
}
218

219
static void gen2_assert_iir_is_zero(struct intel_uncore *uncore)
220
{
221
	u16 val = intel_uncore_read16(uncore, GEN2_IIR);
222 223 224 225 226

	if (val == 0)
		return;

	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
227
	     i915_mmio_reg_offset(GEN2_IIR), val);
228 229 230 231
	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IIR);
	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IIR);
232 233
}

234 235 236 237
void gen3_irq_init(struct intel_uncore *uncore,
		   i915_reg_t imr, u32 imr_val,
		   i915_reg_t ier, u32 ier_val,
		   i915_reg_t iir)
238
{
239
	gen3_assert_iir_is_zero(uncore, iir);
240

241 242 243
	intel_uncore_write(uncore, ier, ier_val);
	intel_uncore_write(uncore, imr, imr_val);
	intel_uncore_posting_read(uncore, imr);
244 245
}

246 247
void gen2_irq_init(struct intel_uncore *uncore,
		   u32 imr_val, u32 ier_val)
248
{
249
	gen2_assert_iir_is_zero(uncore);
250

251 252 253
	intel_uncore_write16(uncore, GEN2_IER, ier_val);
	intel_uncore_write16(uncore, GEN2_IMR, imr_val);
	intel_uncore_posting_read16(uncore, GEN2_IMR);
254 255
}

256 257 258
/* For display hotplug interrupt */
static inline void
i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
259 260
				     u32 mask,
				     u32 bits)
261
{
262
	u32 val;
263

264
	lockdep_assert_held(&dev_priv->irq_lock);
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285
	WARN_ON(bits & ~mask);

	val = I915_READ(PORT_HOTPLUG_EN);
	val &= ~mask;
	val |= bits;
	I915_WRITE(PORT_HOTPLUG_EN, val);
}

/**
 * i915_hotplug_interrupt_update - update hotplug interrupt enable
 * @dev_priv: driver private
 * @mask: bits to update
 * @bits: bits to enable
 * NOTE: the HPD enable bits are modified both inside and outside
 * of an interrupt context. To avoid that read-modify-write cycles
 * interfer, these bits are protected by a spinlock. Since this
 * function is usually not called from a context where the lock is
 * held already, this function acquires the lock itself. A non-locking
 * version is also available.
 */
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
286 287
				   u32 mask,
				   u32 bits)
288 289 290 291 292 293
{
	spin_lock_irq(&dev_priv->irq_lock);
	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
	spin_unlock_irq(&dev_priv->irq_lock);
}

294 295 296 297 298 299
/**
 * ilk_update_display_irq - update DEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
300
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
301 302
			    u32 interrupt_mask,
			    u32 enabled_irq_mask)
303
{
304
	u32 new_val;
305

306
	lockdep_assert_held(&dev_priv->irq_lock);
307

308 309
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

310
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
311 312
		return;

313 314 315 316 317 318
	new_val = dev_priv->irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->irq_mask) {
		dev_priv->irq_mask = new_val;
319
		I915_WRITE(DEIMR, dev_priv->irq_mask);
320
		POSTING_READ(DEIMR);
321 322 323
	}
}

324
/**
325 326 327 328 329
 * bdw_update_port_irq - update DE port interrupt
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
330
static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
331 332
				u32 interrupt_mask,
				u32 enabled_irq_mask)
333
{
334 335
	u32 new_val;
	u32 old_val;
336

337
	lockdep_assert_held(&dev_priv->irq_lock);
338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	old_val = I915_READ(GEN8_DE_PORT_IMR);

	new_val = old_val;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != old_val) {
		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
		POSTING_READ(GEN8_DE_PORT_IMR);
	}
}

356 357 358 359 360 361 362 363 364
/**
 * bdw_update_pipe_irq - update DE pipe interrupt
 * @dev_priv: driver private
 * @pipe: pipe whose interrupt to update
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
365 366
			 u32 interrupt_mask,
			 u32 enabled_irq_mask)
367
{
368
	u32 new_val;
369

370
	lockdep_assert_held(&dev_priv->irq_lock);
371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	new_val = dev_priv->de_irq_mask[pipe];
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->de_irq_mask[pipe]) {
		dev_priv->de_irq_mask[pipe] = new_val;
		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
	}
}

388 389 390 391 392 393
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
394
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
395 396
				  u32 interrupt_mask,
				  u32 enabled_irq_mask)
397
{
398
	u32 sdeimr = I915_READ(SDEIMR);
399 400 401
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

402 403
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

404
	lockdep_assert_held(&dev_priv->irq_lock);
405

406
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
407 408
		return;

409 410 411
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
412

413 414
u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
			      enum pipe pipe)
415
{
416 417
	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
	u32 enable_mask = status_mask << 16;
418

419
	lockdep_assert_held(&dev_priv->irq_lock);
420

421 422
	if (INTEL_GEN(dev_priv) < 5)
		goto out;
423 424

	/*
425 426
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
427 428 429
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
430 431 432 433 434 435
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
436 437 438 439 440 441 442 443 444

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

445 446 447 448 449 450
out:
	WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		  status_mask & ~PIPESTAT_INT_STATUS_MASK,
		  "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		  pipe_name(pipe), enable_mask, status_mask);

451 452 453
	return enable_mask;
}

454 455
void i915_enable_pipestat(struct drm_i915_private *dev_priv,
			  enum pipe pipe, u32 status_mask)
456
{
457
	i915_reg_t reg = PIPESTAT(pipe);
458 459
	u32 enable_mask;

460 461 462 463 464 465 466 467 468 469 470 471 472 473 474
	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
		  "pipe %c: status_mask=0x%x\n",
		  pipe_name(pipe), status_mask);

	lockdep_assert_held(&dev_priv->irq_lock);
	WARN_ON(!intel_irqs_enabled(dev_priv));

	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
		return;

	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);

	I915_WRITE(reg, enable_mask | status_mask);
	POSTING_READ(reg);
475 476
}

477 478
void i915_disable_pipestat(struct drm_i915_private *dev_priv,
			   enum pipe pipe, u32 status_mask)
479
{
480
	i915_reg_t reg = PIPESTAT(pipe);
481 482
	u32 enable_mask;

483 484 485 486 487 488 489 490 491 492 493 494 495 496 497
	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
		  "pipe %c: status_mask=0x%x\n",
		  pipe_name(pipe), status_mask);

	lockdep_assert_held(&dev_priv->irq_lock);
	WARN_ON(!intel_irqs_enabled(dev_priv));

	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
		return;

	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);

	I915_WRITE(reg, enable_mask | status_mask);
	POSTING_READ(reg);
498 499
}

500 501 502 503 504 505 506 507
static bool i915_has_asle(struct drm_i915_private *dev_priv)
{
	if (!dev_priv->opregion.asle)
		return false;

	return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv);
}

508
/**
509
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
510
 * @dev_priv: i915 device private
511
 */
512
static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
513
{
514
	if (!i915_has_asle(dev_priv))
515 516
		return;

517
	spin_lock_irq(&dev_priv->irq_lock);
518

519
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
520
	if (INTEL_GEN(dev_priv) >= 4)
521
		i915_enable_pipestat(dev_priv, PIPE_A,
522
				     PIPE_LEGACY_BLC_EVENT_STATUS);
523

524
	spin_unlock_irq(&dev_priv->irq_lock);
525 526
}

527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

577 578 579
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
580
u32 i915_get_vblank_counter(struct drm_crtc *crtc)
581
{
582 583
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
584
	const struct drm_display_mode *mode = &vblank->hwmode;
585
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
586
	i915_reg_t high_frame, low_frame;
587
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
588
	unsigned long irqflags;
589

590 591 592 593 594 595 596 597 598 599 600 601 602 603
	/*
	 * On i965gm TV output the frame counter only works up to
	 * the point when we enable the TV encoder. After that the
	 * frame counter ceases to work and reads zero. We need a
	 * vblank wait before enabling the TV encoder and so we
	 * have to enable vblank interrupts while the frame counter
	 * is still in a working state. However the core vblank code
	 * does not like us returning non-zero frame counter values
	 * when we've told it that we don't have a working frame
	 * counter. Thus we must stop non-zero values leaking out.
	 */
	if (!vblank->max_vblank_count)
		return 0;

604 605 606 607 608
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
609

610 611 612 613 614 615
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

616 617
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
618

619 620
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);

621 622 623 624 625 626
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
627 628 629
		high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
		low   = I915_READ_FW(low_frame);
		high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
630 631
	} while (high1 != high2);

632 633
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

634
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
635
	pixel = low & PIPE_PIXEL_MASK;
636
	low >>= PIPE_FRAME_LOW_SHIFT;
637 638 639 640 641 642

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
643
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
644 645
}

646
u32 g4x_get_vblank_counter(struct drm_crtc *crtc)
647
{
648 649
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
650

651
	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
652 653
}

654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
/*
 * On certain encoders on certain platforms, pipe
 * scanline register will not work to get the scanline,
 * since the timings are driven from the PORT or issues
 * with scanline register updates.
 * This function will use Framestamp and current
 * timestamp registers to calculate the scanline.
 */
static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	struct drm_vblank_crtc *vblank =
		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
	const struct drm_display_mode *mode = &vblank->hwmode;
	u32 vblank_start = mode->crtc_vblank_start;
	u32 vtotal = mode->crtc_vtotal;
	u32 htotal = mode->crtc_htotal;
	u32 clock = mode->crtc_clock;
	u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;

	/*
	 * To avoid the race condition where we might cross into the
	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
	 * during the same frame.
	 */
	do {
		/*
		 * This field provides read back of the display
		 * pipe frame time stamp. The time stamp value
		 * is sampled at every start of vertical blank.
		 */
		scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));

		/*
		 * The TIMESTAMP_CTR register has the current
		 * time stamp value.
		 */
		scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR);

		scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
	} while (scan_post_time != scan_prev_time);

	scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
					clock), 1000 * htotal);
	scanline = min(scanline, vtotal - 1);
	scanline = (scanline + vblank_start) % vtotal;

	return scanline;
}

705
/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
706 707 708
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
709
	struct drm_i915_private *dev_priv = to_i915(dev);
710 711
	const struct drm_display_mode *mode;
	struct drm_vblank_crtc *vblank;
712
	enum pipe pipe = crtc->pipe;
713
	int position, vtotal;
714

715 716 717
	if (!crtc->active)
		return -1;

718 719 720
	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
	mode = &vblank->hwmode;

721 722 723
	if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
		return __intel_get_crtc_scanline_from_timestamp(crtc);

724
	vtotal = mode->crtc_vtotal;
725 726 727
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

728
	if (IS_GEN(dev_priv, 2))
729
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
730
	else
731
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
732

733 734 735 736 737 738 739 740 741 742 743 744
	/*
	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
	 * read it just before the start of vblank.  So try it again
	 * so we don't accidentally end up spanning a vblank frame
	 * increment, causing the pipe_update_end() code to squak at us.
	 *
	 * The nature of this problem means we can't simply check the ISR
	 * bit and return the vblank start value; nor can we use the scanline
	 * debug register in the transcoder as it appears to have the same
	 * problem.  We may need to extend this to include other platforms,
	 * but so far testing only shows the problem on HSW.
	 */
745
	if (HAS_DDI(dev_priv) && !position) {
746 747 748 749
		int i, temp;

		for (i = 0; i < 100; i++) {
			udelay(1);
750
			temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
751 752 753 754 755 756 757
			if (temp != position) {
				position = temp;
				break;
			}
		}
	}

758
	/*
759 760
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
761
	 */
762
	return (position + crtc->scanline_offset) % vtotal;
763 764
}

765
bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int index,
766 767 768
			      bool in_vblank_irq, int *vpos, int *hpos,
			      ktime_t *stime, ktime_t *etime,
			      const struct drm_display_mode *mode)
769
{
770
	struct drm_i915_private *dev_priv = to_i915(dev);
771 772
	struct intel_crtc *crtc = to_intel_crtc(drm_crtc_from_index(dev, index));
	enum pipe pipe = crtc->pipe;
773
	int position;
774
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
775
	unsigned long irqflags;
776 777 778
	bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 ||
		IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) ||
		mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER;
779

780
	if (WARN_ON(!mode->crtc_clock)) {
781
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
782
				 "pipe %c\n", pipe_name(pipe));
783
		return false;
784 785
	}

786
	htotal = mode->crtc_htotal;
787
	hsync_start = mode->crtc_hsync_start;
788 789 790
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
791

792 793 794 795 796 797
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

798 799 800 801 802 803
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
804

805 806 807 808 809 810
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

811
	if (use_scanline_counter) {
812 813 814
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
815
		position = __intel_get_crtc_scanline(crtc);
816 817 818 819 820
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
821
		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
822

823 824 825 826
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
827

828 829 830 831 832 833 834 835 836 837 838 839
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

840 841 842 843 844 845 846 847 848 849
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
850 851
	}

852 853 854 855 856 857 858 859
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

860 861 862 863 864 865 866 867 868 869
	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
870

871
	if (use_scanline_counter) {
872 873 874 875 876 877
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
878

879
	return true;
880 881
}

882 883
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
884
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
885 886 887 888 889 890 891 892 893 894
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

895
/**
896
 * ivb_parity_work - Workqueue called when a parity error interrupt
897 898 899 900 901 902 903
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
904
static void ivb_parity_work(struct work_struct *work)
905
{
906
	struct drm_i915_private *dev_priv =
907
		container_of(work, typeof(*dev_priv), l3_parity.error_work);
908
	struct intel_gt *gt = &dev_priv->gt;
909
	u32 error_status, row, bank, subbank;
910
	char *parity_event[6];
911 912
	u32 misccpctl;
	u8 slice = 0;
913 914 915 916 917

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
918
	mutex_lock(&dev_priv->drm.struct_mutex);
919

920 921 922 923
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

924 925 926 927
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

928
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
929
		i915_reg_t reg;
930

931
		slice--;
932
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
933
			break;
934

935
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
936

937
		reg = GEN7_L3CDERRST1(slice);
938

939 940 941 942 943 944 945 946 947 948 949 950 951 952 953
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

954
		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
955
				   KOBJ_CHANGE, parity_event);
956

957 958
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
959

960 961 962 963 964
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
965

966
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
967

968 969
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
970 971 972
	spin_lock_irq(&gt->irq_lock);
	gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv));
	spin_unlock_irq(&gt->irq_lock);
973

974
	mutex_unlock(&dev_priv->drm.struct_mutex);
975 976
}

977
static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
978
{
979 980
	switch (pin) {
	case HPD_PORT_C:
981
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
982
	case HPD_PORT_D:
983
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
984
	case HPD_PORT_E:
985
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
986
	case HPD_PORT_F:
987 988 989 990 991 992
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
	default:
		return false;
	}
}

993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
static bool gen12_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
{
	switch (pin) {
	case HPD_PORT_D:
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
	case HPD_PORT_E:
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
	case HPD_PORT_F:
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
	case HPD_PORT_G:
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
	case HPD_PORT_H:
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC5);
	case HPD_PORT_I:
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC6);
	default:
		return false;
	}
}

1013
static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1014
{
1015 1016
	switch (pin) {
	case HPD_PORT_A:
1017
		return val & PORTA_HOTPLUG_LONG_DETECT;
1018
	case HPD_PORT_B:
1019
		return val & PORTB_HOTPLUG_LONG_DETECT;
1020
	case HPD_PORT_C:
1021 1022 1023 1024 1025 1026
		return val & PORTC_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1027
static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1028
{
1029 1030
	switch (pin) {
	case HPD_PORT_A:
1031
		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_A);
1032
	case HPD_PORT_B:
1033
		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_B);
1034
	case HPD_PORT_C:
1035
		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_C);
1036 1037 1038 1039 1040
	default:
		return false;
	}
}

1041
static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1042
{
1043 1044
	switch (pin) {
	case HPD_PORT_C:
1045
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
1046
	case HPD_PORT_D:
1047
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
1048
	case HPD_PORT_E:
1049
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
1050
	case HPD_PORT_F:
1051 1052 1053 1054 1055 1056
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
	default:
		return false;
	}
}

1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
static bool tgp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
{
	switch (pin) {
	case HPD_PORT_D:
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
	case HPD_PORT_E:
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
	case HPD_PORT_F:
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
	case HPD_PORT_G:
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
	case HPD_PORT_H:
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC5);
	case HPD_PORT_I:
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC6);
	default:
		return false;
	}
}

1077
static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
1078
{
1079 1080
	switch (pin) {
	case HPD_PORT_E:
1081 1082 1083 1084 1085 1086
		return val & PORTE_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1087
static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1088
{
1089 1090
	switch (pin) {
	case HPD_PORT_A:
1091
		return val & PORTA_HOTPLUG_LONG_DETECT;
1092
	case HPD_PORT_B:
1093
		return val & PORTB_HOTPLUG_LONG_DETECT;
1094
	case HPD_PORT_C:
1095
		return val & PORTC_HOTPLUG_LONG_DETECT;
1096
	case HPD_PORT_D:
1097 1098 1099 1100 1101 1102
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1103
static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1104
{
1105 1106
	switch (pin) {
	case HPD_PORT_A:
1107 1108 1109 1110 1111 1112
		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1113
static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1114
{
1115 1116
	switch (pin) {
	case HPD_PORT_B:
1117
		return val & PORTB_HOTPLUG_LONG_DETECT;
1118
	case HPD_PORT_C:
1119
		return val & PORTC_HOTPLUG_LONG_DETECT;
1120
	case HPD_PORT_D:
1121 1122 1123
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
1124 1125 1126
	}
}

1127
static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1128
{
1129 1130
	switch (pin) {
	case HPD_PORT_B:
1131
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1132
	case HPD_PORT_C:
1133
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1134
	case HPD_PORT_D:
1135 1136 1137
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
	default:
		return false;
1138 1139 1140
	}
}

1141 1142 1143 1144 1145 1146 1147
/*
 * Get a bit mask of pins that have triggered, and which ones may be long.
 * This can be called multiple times with the same masks to accumulate
 * hotplug detection results from several registers.
 *
 * Note that the caller is expected to zero out the masks initially.
 */
1148 1149 1150 1151
static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
			       u32 *pin_mask, u32 *long_mask,
			       u32 hotplug_trigger, u32 dig_hotplug_reg,
			       const u32 hpd[HPD_NUM_PINS],
1152
			       bool long_pulse_detect(enum hpd_pin pin, u32 val))
1153
{
1154
	enum hpd_pin pin;
1155

1156 1157
	BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS);

1158 1159
	for_each_hpd_pin(pin) {
		if ((hpd[pin] & hotplug_trigger) == 0)
1160
			continue;
1161

1162
		*pin_mask |= BIT(pin);
1163

1164
		if (long_pulse_detect(pin, dig_hotplug_reg))
1165
			*long_mask |= BIT(pin);
1166 1167
	}

1168 1169
	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1170 1171 1172

}

1173
static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1174
{
1175
	wake_up_all(&dev_priv->gmbus_wait_queue);
1176 1177
}

1178
static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1179
{
1180
	wake_up_all(&dev_priv->gmbus_wait_queue);
1181 1182
}

1183
#if defined(CONFIG_DEBUG_FS)
1184 1185
static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe,
1186 1187 1188
					 u32 crc0, u32 crc1,
					 u32 crc2, u32 crc3,
					 u32 crc4)
1189 1190
{
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
T
Tomeu Vizoso 已提交
1191
	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1192 1193 1194
	u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 };

	trace_intel_pipe_crc(crtc, crcs);
1195

1196
	spin_lock(&pipe_crc->lock);
1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207
	/*
	 * For some not yet identified reason, the first CRC is
	 * bonkers. So let's just wait for the next vblank and read
	 * out the buggy result.
	 *
	 * On GEN8+ sometimes the second CRC is bonkers as well, so
	 * don't trust that one either.
	 */
	if (pipe_crc->skipped <= 0 ||
	    (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
		pipe_crc->skipped++;
T
Tomeu Vizoso 已提交
1208
		spin_unlock(&pipe_crc->lock);
1209
		return;
T
Tomeu Vizoso 已提交
1210
	}
1211 1212 1213 1214 1215
	spin_unlock(&pipe_crc->lock);

	drm_crtc_add_crc_entry(&crtc->base, true,
				drm_crtc_accurate_vblank_count(&crtc->base),
				crcs);
1216
}
1217 1218
#else
static inline void
1219 1220
display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
			     enum pipe pipe,
1221 1222 1223
			     u32 crc0, u32 crc1,
			     u32 crc2, u32 crc3,
			     u32 crc4) {}
1224 1225
#endif

1226

1227 1228
static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
D
Daniel Vetter 已提交
1229
{
1230
	display_pipe_crc_irq_handler(dev_priv, pipe,
1231 1232
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1233 1234
}

1235 1236
static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
1237
{
1238
	display_pipe_crc_irq_handler(dev_priv, pipe,
1239 1240 1241 1242 1243
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1244
}
1245

1246 1247
static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
1248
{
1249
	u32 res1, res2;
1250

1251
	if (INTEL_GEN(dev_priv) >= 3)
1252 1253 1254 1255
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

1256
	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
1257 1258 1259
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1260

1261
	display_pipe_crc_irq_handler(dev_priv, pipe,
1262 1263 1264 1265
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1266
}
1267

1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		I915_WRITE(PIPESTAT(pipe),
			   PIPESTAT_INT_STATUS_MASK |
			   PIPE_FIFO_UNDERRUN_STATUS);

		dev_priv->pipestat_irq_mask[pipe] = 0;
	}
}

1281 1282
static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1283
{
1284
	enum pipe pipe;
1285

1286
	spin_lock(&dev_priv->irq_lock);
1287 1288 1289 1290 1291 1292

	if (!dev_priv->display_irqs_enabled) {
		spin_unlock(&dev_priv->irq_lock);
		return;
	}

1293
	for_each_pipe(dev_priv, pipe) {
1294
		i915_reg_t reg;
1295
		u32 status_mask, enable_mask, iir_bit = 0;
1296

1297 1298 1299 1300 1301 1302 1303
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1304 1305

		/* fifo underruns are filterered in the underrun handler. */
1306
		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1307 1308

		switch (pipe) {
1309
		default:
1310 1311 1312 1313 1314 1315
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1316 1317 1318
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1319 1320
		}
		if (iir & iir_bit)
1321
			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1322

1323
		if (!status_mask)
1324 1325 1326
			continue;

		reg = PIPESTAT(pipe);
1327 1328
		pipe_stats[pipe] = I915_READ(reg) & status_mask;
		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
1329 1330 1331

		/*
		 * Clear the PIPE*STAT regs before the IIR
1332 1333 1334 1335 1336 1337
		 *
		 * Toggle the enable bits to make sure we get an
		 * edge in the ISR pipe event bit if we don't clear
		 * all the enabled status bits. Otherwise the edge
		 * triggered IIR on i965/g4x wouldn't notice that
		 * an interrupt is still pending.
1338
		 */
1339 1340 1341 1342
		if (pipe_stats[pipe]) {
			I915_WRITE(reg, pipe_stats[pipe]);
			I915_WRITE(reg, enable_mask);
		}
1343
	}
1344
	spin_unlock(&dev_priv->irq_lock);
1345 1346
}

1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
{
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
			drm_handle_vblank(&dev_priv->drm, pipe);

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
	}
}

static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
{
	bool blc_event = false;
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
			drm_handle_vblank(&dev_priv->drm, pipe);

		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
			blc_event = true;

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
	}

	if (blc_event || (iir & I915_ASLE_INTERRUPT))
		intel_opregion_asle_intr(dev_priv);
}

static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
{
	bool blc_event = false;
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
			drm_handle_vblank(&dev_priv->drm, pipe);

		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
			blc_event = true;

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
	}

	if (blc_event || (iir & I915_ASLE_INTERRUPT))
		intel_opregion_asle_intr(dev_priv);

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev_priv);
}

1415
static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1416 1417 1418
					    u32 pipe_stats[I915_MAX_PIPES])
{
	enum pipe pipe;
1419

1420
	for_each_pipe(dev_priv, pipe) {
1421 1422
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
			drm_handle_vblank(&dev_priv->drm, pipe);
1423 1424

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1425
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1426

1427 1428
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1429 1430 1431
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1432
		gmbus_irq_handler(dev_priv);
1433 1434
}

1435
static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
1436
{
1437 1438 1439 1440 1441 1442 1443 1444 1445
	u32 hotplug_status = 0, hotplug_status_mask;
	int i;

	if (IS_G4X(dev_priv) ||
	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
			DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
	else
		hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
1446

1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462
	/*
	 * We absolutely have to clear all the pending interrupt
	 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
	 * interrupt bit won't have an edge, and the i965/g4x
	 * edge triggered IIR will not notice that an interrupt
	 * is still pending. We can't use PORT_HOTPLUG_EN to
	 * guarantee the edge as the act of toggling the enable
	 * bits can itself generate a new hotplug interrupt :(
	 */
	for (i = 0; i < 10; i++) {
		u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask;

		if (tmp == 0)
			return hotplug_status;

		hotplug_status |= tmp;
1463
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1464 1465 1466 1467 1468
	}

	WARN_ONCE(1,
		  "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
		  I915_READ(PORT_HOTPLUG_STAT));
1469

1470 1471 1472
	return hotplug_status;
}

1473
static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1474 1475 1476
				 u32 hotplug_status)
{
	u32 pin_mask = 0, long_mask = 0;
1477

1478 1479
	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
	    IS_CHERRYVIEW(dev_priv)) {
1480
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1481

1482
		if (hotplug_trigger) {
1483 1484 1485
			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
					   hotplug_trigger, hotplug_trigger,
					   hpd_status_g4x,
1486 1487
					   i9xx_port_hotplug_long_detect);

1488
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1489
		}
1490 1491

		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1492
			dp_aux_irq_handler(dev_priv);
1493 1494
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1495

1496
		if (hotplug_trigger) {
1497 1498 1499
			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
					   hotplug_trigger, hotplug_trigger,
					   hpd_status_i915,
1500
					   i9xx_port_hotplug_long_detect);
1501
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1502
		}
1503
	}
1504 1505
}

1506
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1507
{
1508
	struct drm_i915_private *dev_priv = arg;
J
Jesse Barnes 已提交
1509 1510
	irqreturn_t ret = IRQ_NONE;

1511 1512 1513
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1514
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
1515
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1516

1517
	do {
1518
		u32 iir, gt_iir, pm_iir;
1519
		u32 pipe_stats[I915_MAX_PIPES] = {};
1520
		u32 hotplug_status = 0;
1521
		u32 ier = 0;
1522

J
Jesse Barnes 已提交
1523 1524
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);
1525
		iir = I915_READ(VLV_IIR);
J
Jesse Barnes 已提交
1526 1527

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1528
			break;
J
Jesse Barnes 已提交
1529 1530 1531

		ret = IRQ_HANDLED;

1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
		 * bits this time around.
		 */
1545
		I915_WRITE(VLV_MASTER_IER, 0);
1546 1547
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1548 1549 1550 1551 1552 1553

		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

1554
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1555
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1556

1557 1558
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1559
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1560

1561 1562 1563 1564
		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
			   I915_LPE_PIPE_B_INTERRUPT))
			intel_lpe_audio_irq_handler(dev_priv);

1565 1566 1567 1568 1569 1570
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);
1571

1572
		I915_WRITE(VLV_IER, ier);
1573
		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1574

1575
		if (gt_iir)
1576
			gen6_gt_irq_handler(&dev_priv->gt, gt_iir);
1577
		if (pm_iir)
1578
			gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir);
1579

1580
		if (hotplug_status)
1581
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1582

1583
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1584
	} while (0);
J
Jesse Barnes 已提交
1585

1586
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1587

J
Jesse Barnes 已提交
1588 1589 1590
	return ret;
}

1591 1592
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1593
	struct drm_i915_private *dev_priv = arg;
1594 1595
	irqreturn_t ret = IRQ_NONE;

1596 1597 1598
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1599
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
1600
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1601

1602
	do {
1603
		u32 master_ctl, iir;
1604
		u32 pipe_stats[I915_MAX_PIPES] = {};
1605
		u32 hotplug_status = 0;
1606
		u32 gt_iir[4];
1607 1608
		u32 ier = 0;

1609 1610
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1611

1612 1613
		if (master_ctl == 0 && iir == 0)
			break;
1614

1615 1616
		ret = IRQ_HANDLED;

1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
		 * bits this time around.
		 */
1630
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1631 1632
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1633

1634
		gen8_gt_irq_ack(&dev_priv->gt, master_ctl, gt_iir);
1635

1636
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1637
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1638

1639 1640
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1641
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1642

1643 1644 1645 1646 1647
		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
			   I915_LPE_PIPE_B_INTERRUPT |
			   I915_LPE_PIPE_C_INTERRUPT))
			intel_lpe_audio_irq_handler(dev_priv);

1648 1649 1650 1651 1652 1653 1654
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);

1655
		I915_WRITE(VLV_IER, ier);
1656
		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
1657

1658
		gen8_gt_irq_handler(&dev_priv->gt, master_ctl, gt_iir);
1659

1660
		if (hotplug_status)
1661
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1662

1663
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1664
	} while (0);
1665

1666
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1667

1668 1669 1670
	return ret;
}

1671 1672
static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
1673 1674 1675 1676
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

1677 1678 1679 1680 1681 1682
	/*
	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
	 * unless we touch the hotplug register, even if hotplug_trigger is
	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
	 * errors.
	 */
1683
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1684 1685 1686 1687 1688 1689 1690 1691
	if (!hotplug_trigger) {
		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
			PORTD_HOTPLUG_STATUS_MASK |
			PORTC_HOTPLUG_STATUS_MASK |
			PORTB_HOTPLUG_STATUS_MASK;
		dig_hotplug_reg &= ~mask;
	}

1692
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1693 1694
	if (!hotplug_trigger)
		return;
1695

1696
	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
1697 1698 1699
			   dig_hotplug_reg, hpd,
			   pch_port_hotplug_long_detect);

1700
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1701 1702
}

1703
static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1704
{
1705
	enum pipe pipe;
1706
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1707

1708
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
1709

1710 1711 1712
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1713
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1714 1715
				 port_name(port));
	}
1716

1717
	if (pch_iir & SDE_AUX_MASK)
1718
		dp_aux_irq_handler(dev_priv);
1719

1720
	if (pch_iir & SDE_GMBUS)
1721
		gmbus_irq_handler(dev_priv);
1722 1723 1724 1725 1726 1727 1728 1729 1730 1731

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1732
	if (pch_iir & SDE_FDI_MASK)
1733
		for_each_pipe(dev_priv, pipe)
1734 1735 1736
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1737 1738 1739 1740 1741 1742 1743 1744

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1745
		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
1746 1747

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1748
		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
1749 1750
}

1751
static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
1752 1753
{
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1754
	enum pipe pipe;
1755

1756 1757 1758
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

1759
	for_each_pipe(dev_priv, pipe) {
1760 1761
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1762

D
Daniel Vetter 已提交
1763
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1764 1765
			if (IS_IVYBRIDGE(dev_priv))
				ivb_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
1766
			else
1767
				hsw_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
1768 1769
		}
	}
1770

1771 1772 1773
	I915_WRITE(GEN7_ERR_INT, err_int);
}

1774
static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
1775 1776
{
	u32 serr_int = I915_READ(SERR_INT);
1777
	enum pipe pipe;
1778

1779 1780 1781
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1782 1783 1784
	for_each_pipe(dev_priv, pipe)
		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
1785 1786

	I915_WRITE(SERR_INT, serr_int);
1787 1788
}

1789
static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1790
{
1791
	enum pipe pipe;
1792
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1793

1794
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
1795

1796 1797 1798 1799 1800 1801
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
1802 1803

	if (pch_iir & SDE_AUX_MASK_CPT)
1804
		dp_aux_irq_handler(dev_priv);
1805 1806

	if (pch_iir & SDE_GMBUS_CPT)
1807
		gmbus_irq_handler(dev_priv);
1808 1809 1810 1811 1812 1813 1814 1815

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
1816
		for_each_pipe(dev_priv, pipe)
1817 1818 1819
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1820 1821

	if (pch_iir & SDE_ERROR_CPT)
1822
		cpt_serr_int_handler(dev_priv);
1823 1824
}

1825
static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1826
{
1827
	u32 ddi_hotplug_trigger, tc_hotplug_trigger;
1828
	u32 pin_mask = 0, long_mask = 0;
1829 1830
	bool (*tc_port_hotplug_long_detect)(enum hpd_pin pin, u32 val);
	const u32 *pins;
1831

1832 1833 1834 1835 1836
	if (HAS_PCH_TGP(dev_priv)) {
		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
		tc_hotplug_trigger = pch_iir & SDE_TC_MASK_TGP;
		tc_port_hotplug_long_detect = tgp_tc_port_hotplug_long_detect;
		pins = hpd_tgp;
M
Matt Roper 已提交
1837 1838 1839 1840
	} else if (HAS_PCH_JSP(dev_priv)) {
		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
		tc_hotplug_trigger = 0;
		pins = hpd_tgp;
1841
	} else if (HAS_PCH_MCC(dev_priv)) {
1842 1843
		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
		tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_ICP(PORT_TC1);
1844
		tc_port_hotplug_long_detect = icp_tc_port_hotplug_long_detect;
1845
		pins = hpd_icp;
1846
	} else {
M
Matt Roper 已提交
1847 1848 1849
		WARN(!HAS_PCH_ICP(dev_priv),
		     "Unrecognized PCH type 0x%x\n", INTEL_PCH_TYPE(dev_priv));

1850 1851
		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
		tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP;
1852 1853
		tc_port_hotplug_long_detect = icp_tc_port_hotplug_long_detect;
		pins = hpd_icp;
1854 1855
	}

1856 1857 1858 1859 1860 1861 1862 1863
	if (ddi_hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
		I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);

		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
				   ddi_hotplug_trigger,
1864
				   dig_hotplug_reg, pins,
1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875
				   icp_ddi_port_hotplug_long_detect);
	}

	if (tc_hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
		I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);

		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
				   tc_hotplug_trigger,
1876
				   dig_hotplug_reg, pins,
1877
				   tc_port_hotplug_long_detect);
1878 1879 1880 1881 1882 1883 1884 1885 1886
	}

	if (pin_mask)
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);

	if (pch_iir & SDE_GMBUS_ICP)
		gmbus_irq_handler(dev_priv);
}

1887
static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899
{
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
		~SDE_PORTE_HOTPLUG_SPT;
	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
	u32 pin_mask = 0, long_mask = 0;

	if (hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);

1900 1901
		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
				   hotplug_trigger, dig_hotplug_reg, hpd_spt,
1902
				   spt_port_hotplug_long_detect);
1903 1904 1905 1906 1907 1908 1909 1910
	}

	if (hotplug2_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);

1911 1912
		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
				   hotplug2_trigger, dig_hotplug_reg, hpd_spt,
1913 1914 1915 1916
				   spt_port_hotplug2_long_detect);
	}

	if (pin_mask)
1917
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1918 1919

	if (pch_iir & SDE_GMBUS_CPT)
1920
		gmbus_irq_handler(dev_priv);
1921 1922
}

1923 1924
static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
1925 1926 1927 1928 1929 1930 1931
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);

1932
	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
1933 1934 1935
			   dig_hotplug_reg, hpd,
			   ilk_port_hotplug_long_detect);

1936
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1937 1938
}

1939 1940
static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
1941
{
1942
	enum pipe pipe;
1943 1944
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;

1945
	if (hotplug_trigger)
1946
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
1947 1948

	if (de_iir & DE_AUX_CHANNEL_A)
1949
		dp_aux_irq_handler(dev_priv);
1950 1951

	if (de_iir & DE_GSE)
1952
		intel_opregion_asle_intr(dev_priv);
1953 1954 1955 1956

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

1957
	for_each_pipe(dev_priv, pipe) {
1958 1959
		if (de_iir & DE_PIPE_VBLANK(pipe))
			drm_handle_vblank(&dev_priv->drm, pipe);
1960

1961
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
1962
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1963

1964
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
1965
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1966 1967 1968 1969 1970 1971
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

1972 1973
		if (HAS_PCH_CPT(dev_priv))
			cpt_irq_handler(dev_priv, pch_iir);
1974
		else
1975
			ibx_irq_handler(dev_priv, pch_iir);
1976 1977 1978 1979 1980

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

1981
	if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT)
1982
		gen5_rps_irq_handler(&dev_priv->gt.rps);
1983 1984
}

1985 1986
static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
1987
{
1988
	enum pipe pipe;
1989 1990
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;

1991
	if (hotplug_trigger)
1992
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
1993 1994

	if (de_iir & DE_ERR_INT_IVB)
1995
		ivb_err_int_handler(dev_priv);
1996

1997 1998 1999 2000 2001 2002
	if (de_iir & DE_EDP_PSR_INT_HSW) {
		u32 psr_iir = I915_READ(EDP_PSR_IIR);

		intel_psr_irq_handler(dev_priv, psr_iir);
		I915_WRITE(EDP_PSR_IIR, psr_iir);
	}
2003

2004
	if (de_iir & DE_AUX_CHANNEL_A_IVB)
2005
		dp_aux_irq_handler(dev_priv);
2006 2007

	if (de_iir & DE_GSE_IVB)
2008
		intel_opregion_asle_intr(dev_priv);
2009

2010
	for_each_pipe(dev_priv, pipe) {
2011 2012
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
			drm_handle_vblank(&dev_priv->drm, pipe);
2013 2014 2015
	}

	/* check event from PCH */
2016
	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
2017 2018
		u32 pch_iir = I915_READ(SDEIIR);

2019
		cpt_irq_handler(dev_priv, pch_iir);
2020 2021 2022 2023 2024 2025

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2026 2027 2028 2029 2030 2031 2032 2033
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2034
static irqreturn_t ilk_irq_handler(int irq, void *arg)
2035
{
2036
	struct drm_i915_private *dev_priv = arg;
2037
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2038
	irqreturn_t ret = IRQ_NONE;
2039

2040 2041 2042
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2043
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2044
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2045

2046 2047 2048 2049
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);

2050 2051 2052 2053 2054
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2055
	if (!HAS_PCH_NOP(dev_priv)) {
2056 2057 2058
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
	}
2059

2060 2061
	/* Find, clear, then process each source of interrupt */

2062
	gt_iir = I915_READ(GTIIR);
2063
	if (gt_iir) {
2064 2065
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2066
		if (INTEL_GEN(dev_priv) >= 6)
2067
			gen6_gt_irq_handler(&dev_priv->gt, gt_iir);
2068
		else
2069
			gen5_gt_irq_handler(&dev_priv->gt, gt_iir);
2070 2071
	}

2072 2073
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2074 2075
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2076 2077
		if (INTEL_GEN(dev_priv) >= 7)
			ivb_display_irq_handler(dev_priv, de_iir);
2078
		else
2079
			ilk_display_irq_handler(dev_priv, de_iir);
2080 2081
	}

2082
	if (INTEL_GEN(dev_priv) >= 6) {
2083 2084 2085 2086
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2087
			gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir);
2088
		}
2089
	}
2090 2091

	I915_WRITE(DEIER, de_ier);
2092
	if (!HAS_PCH_NOP(dev_priv))
2093
		I915_WRITE(SDEIER, sde_ier);
2094

2095
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2096
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2097

2098 2099 2100
	return ret;
}

2101 2102
static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2103
				const u32 hpd[HPD_NUM_PINS])
2104
{
2105
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2106

2107 2108
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2109

2110
	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
2111
			   dig_hotplug_reg, hpd,
2112
			   bxt_port_hotplug_long_detect);
2113

2114
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2115 2116
}

2117 2118 2119
static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
{
	u32 pin_mask = 0, long_mask = 0;
2120 2121
	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
2122 2123 2124 2125 2126 2127 2128 2129 2130 2131
	long_pulse_detect_func long_pulse_detect;
	const u32 *hpd;

	if (INTEL_GEN(dev_priv) >= 12) {
		long_pulse_detect = gen12_port_hotplug_long_detect;
		hpd = hpd_gen12;
	} else {
		long_pulse_detect = gen11_port_hotplug_long_detect;
		hpd = hpd_gen11;
	}
2132 2133

	if (trigger_tc) {
2134 2135
		u32 dig_hotplug_reg;

2136 2137 2138 2139
		dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL);
		I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);

		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc,
2140
				   dig_hotplug_reg, hpd, long_pulse_detect);
2141 2142 2143 2144 2145 2146 2147 2148 2149
	}

	if (trigger_tbt) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL);
		I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);

		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt,
2150
				   dig_hotplug_reg, hpd, long_pulse_detect);
2151 2152 2153
	}

	if (pin_mask)
2154
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2155
	else
2156 2157 2158
		DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir);
}

2159 2160
static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv)
{
2161
	u32 mask;
2162

2163 2164 2165
	if (INTEL_GEN(dev_priv) >= 12)
		return TGL_DE_PORT_AUX_DDIA |
			TGL_DE_PORT_AUX_DDIB |
2166 2167 2168 2169 2170 2171 2172 2173
			TGL_DE_PORT_AUX_DDIC |
			TGL_DE_PORT_AUX_USBC1 |
			TGL_DE_PORT_AUX_USBC2 |
			TGL_DE_PORT_AUX_USBC3 |
			TGL_DE_PORT_AUX_USBC4 |
			TGL_DE_PORT_AUX_USBC5 |
			TGL_DE_PORT_AUX_USBC6;

2174 2175

	mask = GEN8_AUX_CHANNEL_A;
2176 2177 2178 2179 2180
	if (INTEL_GEN(dev_priv) >= 9)
		mask |= GEN9_AUX_CHANNEL_B |
			GEN9_AUX_CHANNEL_C |
			GEN9_AUX_CHANNEL_D;

2181
	if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11))
2182 2183
		mask |= CNL_AUX_CHANNEL_F;

2184 2185
	if (IS_GEN(dev_priv, 11))
		mask |= ICL_AUX_CHANNEL_E;
2186 2187 2188 2189

	return mask;
}

2190 2191
static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv)
{
2192 2193 2194
	if (INTEL_GEN(dev_priv) >= 11)
		return GEN11_DE_PIPE_IRQ_FAULT_ERRORS;
	else if (INTEL_GEN(dev_priv) >= 9)
2195 2196 2197 2198 2199
		return GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
	else
		return GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
}

2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210
static void
gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
{
	bool found = false;

	if (iir & GEN8_DE_MISC_GSE) {
		intel_opregion_asle_intr(dev_priv);
		found = true;
	}

	if (iir & GEN8_DE_EDP_PSR) {
2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223
		u32 psr_iir;
		i915_reg_t iir_reg;

		if (INTEL_GEN(dev_priv) >= 12)
			iir_reg = TRANS_PSR_IIR(dev_priv->psr.transcoder);
		else
			iir_reg = EDP_PSR_IIR;

		psr_iir = I915_READ(iir_reg);
		I915_WRITE(iir_reg, psr_iir);

		if (psr_iir)
			found = true;
2224 2225 2226 2227 2228 2229 2230 2231

		intel_psr_irq_handler(dev_priv, psr_iir);
	}

	if (!found)
		DRM_ERROR("Unexpected DE Misc interrupt\n");
}

2232 2233
static irqreturn_t
gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2234 2235
{
	irqreturn_t ret = IRQ_NONE;
2236
	u32 iir;
2237
	enum pipe pipe;
J
Jesse Barnes 已提交
2238

2239
	if (master_ctl & GEN8_DE_MISC_IRQ) {
2240 2241 2242
		iir = I915_READ(GEN8_DE_MISC_IIR);
		if (iir) {
			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2243
			ret = IRQ_HANDLED;
2244 2245
			gen8_de_misc_irq_handler(dev_priv, iir);
		} else {
2246
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2247
		}
2248 2249
	}

2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260
	if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
		iir = I915_READ(GEN11_DE_HPD_IIR);
		if (iir) {
			I915_WRITE(GEN11_DE_HPD_IIR, iir);
			ret = IRQ_HANDLED;
			gen11_hpd_irq_handler(dev_priv, iir);
		} else {
			DRM_ERROR("The master control interrupt lied, (DE HPD)!\n");
		}
	}

2261
	if (master_ctl & GEN8_DE_PORT_IRQ) {
2262 2263 2264
		iir = I915_READ(GEN8_DE_PORT_IIR);
		if (iir) {
			u32 tmp_mask;
2265
			bool found = false;
2266

2267
			I915_WRITE(GEN8_DE_PORT_IIR, iir);
2268
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2269

2270
			if (iir & gen8_de_port_aux_mask(dev_priv)) {
2271
				dp_aux_irq_handler(dev_priv);
2272 2273 2274
				found = true;
			}

2275
			if (IS_GEN9_LP(dev_priv)) {
2276 2277
				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
				if (tmp_mask) {
2278 2279
					bxt_hpd_irq_handler(dev_priv, tmp_mask,
							    hpd_bxt);
2280 2281 2282 2283 2284
					found = true;
				}
			} else if (IS_BROADWELL(dev_priv)) {
				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
				if (tmp_mask) {
2285 2286
					ilk_hpd_irq_handler(dev_priv,
							    tmp_mask, hpd_bdw);
2287 2288
					found = true;
				}
2289 2290
			}

2291
			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
2292
				gmbus_irq_handler(dev_priv);
S
Shashank Sharma 已提交
2293 2294 2295
				found = true;
			}

2296
			if (!found)
2297
				DRM_ERROR("Unexpected DE Port interrupt\n");
2298
		}
2299 2300
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2301 2302
	}

2303
	for_each_pipe(dev_priv, pipe) {
2304
		u32 fault_errors;
2305

2306 2307
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2308

2309 2310 2311 2312 2313
		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (!iir) {
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
			continue;
		}
2314

2315 2316
		ret = IRQ_HANDLED;
		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2317

2318 2319
		if (iir & GEN8_PIPE_VBLANK)
			drm_handle_vblank(&dev_priv->drm, pipe);
2320

2321
		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
2322
			hsw_pipe_crc_irq_handler(dev_priv, pipe);
2323

2324 2325
		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2326

2327
		fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv);
2328
		if (fault_errors)
2329
			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
2330 2331
				  pipe_name(pipe),
				  fault_errors);
2332 2333
	}

2334
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2335
	    master_ctl & GEN8_DE_PCH_IRQ) {
2336 2337 2338 2339 2340
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
2341 2342 2343
		iir = I915_READ(SDEIIR);
		if (iir) {
			I915_WRITE(SDEIIR, iir);
2344
			ret = IRQ_HANDLED;
2345

2346 2347
			if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
				icp_irq_handler(dev_priv, iir);
2348
			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
2349
				spt_irq_handler(dev_priv, iir);
2350
			else
2351
				cpt_irq_handler(dev_priv, iir);
2352 2353 2354 2355 2356 2357 2358
		} else {
			/*
			 * Like on previous PCH there seems to be something
			 * fishy going on with forwarding PCH interrupts.
			 */
			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
		}
2359 2360
	}

2361 2362 2363
	return ret;
}

2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381
static inline u32 gen8_master_intr_disable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN8_MASTER_IRQ, 0);

	/*
	 * Now with master disabled, get a sample of level indications
	 * for this interrupt. Indications will be cleared on related acks.
	 * New indications can and will light up during processing,
	 * and will generate new interrupt after enabling master.
	 */
	return raw_reg_read(regs, GEN8_MASTER_IRQ);
}

static inline void gen8_master_intr_enable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
}

2382 2383
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
2384
	struct drm_i915_private *dev_priv = arg;
2385
	void __iomem * const regs = dev_priv->uncore.regs;
2386
	u32 master_ctl;
2387
	u32 gt_iir[4];
2388 2389 2390 2391

	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2392 2393 2394
	master_ctl = gen8_master_intr_disable(regs);
	if (!master_ctl) {
		gen8_master_intr_enable(regs);
2395
		return IRQ_NONE;
2396
	}
2397 2398

	/* Find, clear, then process each source of interrupt */
2399
	gen8_gt_irq_ack(&dev_priv->gt, master_ctl, gt_iir);
2400 2401 2402

	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	if (master_ctl & ~GEN8_GT_IRQS) {
2403
		disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2404
		gen8_de_irq_handler(dev_priv, master_ctl);
2405
		enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2406
	}
2407

2408
	gen8_master_intr_enable(regs);
2409

2410
	gen8_gt_irq_handler(&dev_priv->gt, master_ctl, gt_iir);
2411

2412
	return IRQ_HANDLED;
2413 2414
}

2415
static u32
2416
gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl)
2417
{
2418
	void __iomem * const regs = gt->uncore->regs;
2419
	u32 iir;
2420 2421

	if (!(master_ctl & GEN11_GU_MISC_IRQ))
2422 2423 2424 2425 2426
		return 0;

	iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
	if (likely(iir))
		raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
2427

2428
	return iir;
2429 2430 2431
}

static void
2432
gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir)
2433 2434
{
	if (iir & GEN11_GU_MISC_GSE)
2435
		intel_opregion_asle_intr(gt->i915);
2436 2437
}

2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455
static inline u32 gen11_master_intr_disable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);

	/*
	 * Now with master disabled, get a sample of level indications
	 * for this interrupt. Indications will be cleared on related acks.
	 * New indications can and will light up during processing,
	 * and will generate new interrupt after enabling master.
	 */
	return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
}

static inline void gen11_master_intr_enable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
}

2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474
static void
gen11_display_irq_handler(struct drm_i915_private *i915)
{
	void __iomem * const regs = i915->uncore.regs;
	const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);

	disable_rpm_wakeref_asserts(&i915->runtime_pm);
	/*
	 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
	 * for the display related bits.
	 */
	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0);
	gen8_de_irq_handler(i915, disp_ctl);
	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL,
		      GEN11_DISPLAY_IRQ_ENABLE);

	enable_rpm_wakeref_asserts(&i915->runtime_pm);
}

2475 2476 2477 2478
static __always_inline irqreturn_t
__gen11_irq_handler(struct drm_i915_private * const i915,
		    u32 (*intr_disable)(void __iomem * const regs),
		    void (*intr_enable)(void __iomem * const regs))
M
Mika Kuoppala 已提交
2479
{
2480
	void __iomem * const regs = i915->uncore.regs;
2481
	struct intel_gt *gt = &i915->gt;
M
Mika Kuoppala 已提交
2482
	u32 master_ctl;
2483
	u32 gu_misc_iir;
M
Mika Kuoppala 已提交
2484 2485 2486 2487

	if (!intel_irqs_enabled(i915))
		return IRQ_NONE;

2488
	master_ctl = intr_disable(regs);
2489
	if (!master_ctl) {
2490
		intr_enable(regs);
M
Mika Kuoppala 已提交
2491
		return IRQ_NONE;
2492
	}
M
Mika Kuoppala 已提交
2493 2494

	/* Find, clear, then process each source of interrupt. */
2495
	gen11_gt_irq_handler(gt, master_ctl);
M
Mika Kuoppala 已提交
2496 2497

	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2498 2499
	if (master_ctl & GEN11_DISPLAY_IRQ)
		gen11_display_irq_handler(i915);
M
Mika Kuoppala 已提交
2500

2501
	gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl);
2502

2503
	intr_enable(regs);
M
Mika Kuoppala 已提交
2504

2505
	gen11_gu_misc_irq_handler(gt, gu_misc_iir);
2506

M
Mika Kuoppala 已提交
2507 2508 2509
	return IRQ_HANDLED;
}

2510 2511 2512 2513 2514 2515 2516
static irqreturn_t gen11_irq_handler(int irq, void *arg)
{
	return __gen11_irq_handler(arg,
				   gen11_master_intr_disable,
				   gen11_master_intr_enable);
}

2517 2518 2519
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2520
int i8xx_enable_vblank(struct drm_crtc *crtc)
2521
{
2522 2523
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2524
	unsigned long irqflags;
2525

2526
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2527
	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2528
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2529

2530 2531 2532
	return 0;
}

2533
int i915gm_enable_vblank(struct drm_crtc *crtc)
2534
{
2535
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2536

2537 2538 2539 2540 2541 2542 2543 2544
	/*
	 * Vblank interrupts fail to wake the device up from C2+.
	 * Disabling render clock gating during C-states avoids
	 * the problem. There is a small power cost so we do this
	 * only when vblank interrupts are actually enabled.
	 */
	if (dev_priv->vblank_enabled++ == 0)
		I915_WRITE(SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2545

2546
	return i8xx_enable_vblank(crtc);
2547 2548
}

2549
int i965_enable_vblank(struct drm_crtc *crtc)
2550
{
2551 2552
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2553 2554 2555
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2556 2557
	i915_enable_pipestat(dev_priv, pipe,
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
2558 2559 2560 2561 2562
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2563
int ilk_enable_vblank(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
2564
{
2565 2566
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
J
Jesse Barnes 已提交
2567
	unsigned long irqflags;
2568
	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
2569
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
2570 2571

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2572
	ilk_enable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
2573 2574
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

2575 2576 2577 2578
	/* Even though there is no DMC, frame counter can get stuck when
	 * PSR is active as no frames are generated.
	 */
	if (HAS_PSR(dev_priv))
2579
		drm_crtc_vblank_restore(crtc);
2580

J
Jesse Barnes 已提交
2581 2582 2583
	return 0;
}

2584
int bdw_enable_vblank(struct drm_crtc *crtc)
2585
{
2586 2587
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2588 2589 2590
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2591
	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2592
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2593

2594 2595 2596 2597
	/* Even if there is no DMC, frame counter can get stuck when
	 * PSR is active as no frames are generated, so check only for PSR.
	 */
	if (HAS_PSR(dev_priv))
2598
		drm_crtc_vblank_restore(crtc);
2599

2600 2601 2602
	return 0;
}

2603 2604 2605
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2606
void i8xx_disable_vblank(struct drm_crtc *crtc)
2607
{
2608 2609
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2610
	unsigned long irqflags;
2611

2612
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2613
	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2614 2615 2616
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2617
void i915gm_disable_vblank(struct drm_crtc *crtc)
2618
{
2619
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2620

2621
	i8xx_disable_vblank(crtc);
2622

2623 2624
	if (--dev_priv->vblank_enabled == 0)
		I915_WRITE(SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2625 2626
}

2627
void i965_disable_vblank(struct drm_crtc *crtc)
2628
{
2629 2630
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2631 2632 2633
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2634 2635
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2636 2637 2638
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2639
void ilk_disable_vblank(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
2640
{
2641 2642
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
J
Jesse Barnes 已提交
2643
	unsigned long irqflags;
2644
	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
2645
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
2646 2647

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2648
	ilk_disable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
2649 2650 2651
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2652
void bdw_disable_vblank(struct drm_crtc *crtc)
2653
{
2654 2655
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2656 2657 2658
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2659
	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2660 2661 2662
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2663
static void ibx_irq_reset(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
2664
{
2665 2666
	struct intel_uncore *uncore = &dev_priv->uncore;

2667
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
2668 2669
		return;

2670
	GEN3_IRQ_RESET(uncore, SDE);
2671

2672
	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
2673
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
2674
}
2675

P
Paulo Zanoni 已提交
2676 2677 2678 2679 2680 2681 2682 2683
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
2684
static void ibx_irq_pre_postinstall(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
2685
{
2686
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
2687 2688 2689
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
2690 2691 2692 2693
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

2694 2695
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
2696 2697
	struct intel_uncore *uncore = &dev_priv->uncore;

2698
	if (IS_CHERRYVIEW(dev_priv))
2699
		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
2700
	else
2701
		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK);
2702

2703
	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
2704
	intel_uncore_write(uncore, PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2705

2706
	i9xx_pipestat_irq_reset(dev_priv);
2707

2708
	GEN3_IRQ_RESET(uncore, VLV_);
2709
	dev_priv->irq_mask = ~0u;
2710 2711
}

2712 2713
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
{
2714 2715
	struct intel_uncore *uncore = &dev_priv->uncore;

2716
	u32 pipestat_mask;
2717
	u32 enable_mask;
2718 2719
	enum pipe pipe;

2720
	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
2721 2722 2723 2724 2725

	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);

2726 2727
	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2728 2729 2730 2731
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_LPE_PIPE_A_INTERRUPT |
		I915_LPE_PIPE_B_INTERRUPT;

2732
	if (IS_CHERRYVIEW(dev_priv))
2733 2734
		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
			I915_LPE_PIPE_C_INTERRUPT;
2735

2736
	WARN_ON(dev_priv->irq_mask != ~0u);
2737

2738 2739
	dev_priv->irq_mask = ~enable_mask;

2740
	GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask);
2741 2742 2743 2744
}

/* drm_dma.h hooks
*/
2745
static void ilk_irq_reset(struct drm_i915_private *dev_priv)
2746
{
2747
	struct intel_uncore *uncore = &dev_priv->uncore;
2748

2749
	GEN3_IRQ_RESET(uncore, DE);
2750
	if (IS_GEN(dev_priv, 7))
2751
		intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff);
2752

2753
	if (IS_HASWELL(dev_priv)) {
2754 2755
		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
2756 2757
	}

2758
	gen5_gt_irq_reset(&dev_priv->gt);
2759

2760
	ibx_irq_reset(dev_priv);
2761 2762
}

2763
static void valleyview_irq_reset(struct drm_i915_private *dev_priv)
J
Jesse Barnes 已提交
2764
{
2765 2766 2767
	I915_WRITE(VLV_MASTER_IER, 0);
	POSTING_READ(VLV_MASTER_IER);

2768
	gen5_gt_irq_reset(&dev_priv->gt);
J
Jesse Barnes 已提交
2769

2770
	spin_lock_irq(&dev_priv->irq_lock);
2771 2772
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
2773
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
2774 2775
}

2776
static void gen8_irq_reset(struct drm_i915_private *dev_priv)
2777
{
2778
	struct intel_uncore *uncore = &dev_priv->uncore;
2779
	enum pipe pipe;
2780

2781
	gen8_master_intr_disable(dev_priv->uncore.regs);
2782

2783
	gen8_gt_irq_reset(&dev_priv->gt);
2784

2785 2786
	intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
	intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
2787

2788
	for_each_pipe(dev_priv, pipe)
2789 2790
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
2791
			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
2792

2793 2794 2795
	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
2796

2797
	if (HAS_PCH_SPLIT(dev_priv))
2798
		ibx_irq_reset(dev_priv);
2799
}
2800

2801
static void gen11_display_irq_reset(struct drm_i915_private *dev_priv)
M
Mika Kuoppala 已提交
2802
{
2803
	struct intel_uncore *uncore = &dev_priv->uncore;
2804
	enum pipe pipe;
M
Mika Kuoppala 已提交
2805

2806
	intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0);
M
Mika Kuoppala 已提交
2807

2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824
	if (INTEL_GEN(dev_priv) >= 12) {
		enum transcoder trans;

		for (trans = TRANSCODER_A; trans <= TRANSCODER_D; trans++) {
			enum intel_display_power_domain domain;

			domain = POWER_DOMAIN_TRANSCODER(trans);
			if (!intel_display_power_is_enabled(dev_priv, domain))
				continue;

			intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff);
			intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff);
		}
	} else {
		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
	}
2825

M
Mika Kuoppala 已提交
2826 2827 2828
	for_each_pipe(dev_priv, pipe)
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
2829
			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
M
Mika Kuoppala 已提交
2830

2831 2832 2833
	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
	GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_);
2834

2835
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
2836
		GEN3_IRQ_RESET(uncore, SDE);
M
Mika Kuoppala 已提交
2837 2838
}

2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851
static void gen11_irq_reset(struct drm_i915_private *dev_priv)
{
	struct intel_uncore *uncore = &dev_priv->uncore;

	gen11_master_intr_disable(dev_priv->uncore.regs);

	gen11_gt_irq_reset(&dev_priv->gt);
	gen11_display_irq_reset(dev_priv);

	GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
}

2852
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
2853
				     u8 pipe_mask)
2854
{
2855 2856
	struct intel_uncore *uncore = &dev_priv->uncore;

2857
	u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
2858
	enum pipe pipe;
2859

2860
	spin_lock_irq(&dev_priv->irq_lock);
2861 2862 2863 2864 2865 2866

	if (!intel_irqs_enabled(dev_priv)) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}

2867
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
2868
		GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
2869 2870
				  dev_priv->de_irq_mask[pipe],
				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
2871

2872
	spin_unlock_irq(&dev_priv->irq_lock);
2873 2874
}

2875
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
2876
				     u8 pipe_mask)
2877
{
2878
	struct intel_uncore *uncore = &dev_priv->uncore;
2879 2880
	enum pipe pipe;

2881
	spin_lock_irq(&dev_priv->irq_lock);
2882 2883 2884 2885 2886 2887

	if (!intel_irqs_enabled(dev_priv)) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}

2888
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
2889
		GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
2890

2891 2892 2893
	spin_unlock_irq(&dev_priv->irq_lock);

	/* make sure we're done processing display irqs */
2894
	intel_synchronize_irq(dev_priv);
2895 2896
}

2897
static void cherryview_irq_reset(struct drm_i915_private *dev_priv)
2898
{
2899
	struct intel_uncore *uncore = &dev_priv->uncore;
2900 2901 2902 2903

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

2904
	gen8_gt_irq_reset(&dev_priv->gt);
2905

2906
	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
2907

2908
	spin_lock_irq(&dev_priv->irq_lock);
2909 2910
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
2911
	spin_unlock_irq(&dev_priv->irq_lock);
2912 2913
}

2914
static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
2915 2916 2917 2918 2919
				  const u32 hpd[HPD_NUM_PINS])
{
	struct intel_encoder *encoder;
	u32 enabled_irqs = 0;

2920
	for_each_intel_encoder(&dev_priv->drm, encoder)
2921 2922 2923 2924 2925 2926
		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
			enabled_irqs |= hpd[encoder->hpd_pin];

	return enabled_irqs;
}

2927
static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
2928
{
2929
	u32 hotplug;
2930 2931 2932

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
2933 2934
	 * duration to 2ms (which is the minimum in the Display Port spec).
	 * The pulse duration bits are reserved on LPT+.
2935
	 */
2936
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
2937 2938 2939
	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
		     PORTC_PULSE_DURATION_MASK |
		     PORTD_PULSE_DURATION_MASK);
2940
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2941 2942
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2943 2944 2945 2946
	/*
	 * When CPU and PCH are on the same package, port A
	 * HPD must be enabled in both north and south.
	 */
2947
	if (HAS_PCH_LPT_LP(dev_priv))
2948
		hotplug |= PORTA_HOTPLUG_ENABLE;
2949
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2950
}
X
Xiong Zhang 已提交
2951

2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968
static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

	if (HAS_PCH_IBX(dev_priv)) {
		hotplug_irqs = SDE_HOTPLUG_MASK;
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
	} else {
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
	}

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	ibx_hpd_detection_setup(dev_priv);
}

2969 2970 2971
static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv,
				    u32 ddi_hotplug_enable_mask,
				    u32 tc_hotplug_enable_mask)
2972 2973 2974 2975
{
	u32 hotplug;

	hotplug = I915_READ(SHOTPLUG_CTL_DDI);
2976
	hotplug |= ddi_hotplug_enable_mask;
2977 2978
	I915_WRITE(SHOTPLUG_CTL_DDI, hotplug);

2979 2980 2981 2982 2983
	if (tc_hotplug_enable_mask) {
		hotplug = I915_READ(SHOTPLUG_CTL_TC);
		hotplug |= tc_hotplug_enable_mask;
		I915_WRITE(SHOTPLUG_CTL_TC, hotplug);
	}
2984 2985
}

2986 2987 2988 2989
static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv,
			      u32 sde_ddi_mask, u32 sde_tc_mask,
			      u32 ddi_enable_mask, u32 tc_enable_mask,
			      const u32 *pins)
2990 2991 2992
{
	u32 hotplug_irqs, enabled_irqs;

2993 2994
	hotplug_irqs = sde_ddi_mask | sde_tc_mask;
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, pins);
2995

2996 2997
	I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);

2998 2999
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

3000
	icp_hpd_detection_setup(dev_priv, ddi_enable_mask, tc_enable_mask);
3001 3002
}

3003 3004 3005 3006
/*
 * EHL doesn't need most of gen11_hpd_irq_setup, it's handling only the
 * equivalent of SDE.
 */
3007 3008
static void mcc_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
3009
	icp_hpd_irq_setup(dev_priv,
3010 3011
			  SDE_DDI_MASK_ICP, SDE_TC_HOTPLUG_ICP(PORT_TC1),
			  ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE(PORT_TC1),
3012
			  hpd_icp);
3013 3014
}

M
Matt Roper 已提交
3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027
/*
 * JSP behaves exactly the same as MCC above except that port C is mapped to
 * the DDI-C pins instead of the TC1 pins.  This means we should follow TGP's
 * masks & tables rather than ICP's masks & tables.
 */
static void jsp_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	icp_hpd_irq_setup(dev_priv,
			  SDE_DDI_MASK_TGP, 0,
			  TGP_DDI_HPD_ENABLE_MASK, 0,
			  hpd_tgp);
}

3028 3029 3030 3031 3032 3033 3034 3035 3036 3037
static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug;

	hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL);
	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
	I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug);
3038 3039 3040 3041 3042 3043 3044

	hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL);
	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
	I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug);
3045 3046 3047 3048 3049
}

static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;
3050
	const u32 *hpd;
3051 3052
	u32 val;

3053 3054
	hpd = INTEL_GEN(dev_priv) >= 12 ? hpd_gen12 : hpd_gen11;
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd);
3055
	hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK;
3056 3057 3058 3059 3060 3061 3062

	val = I915_READ(GEN11_DE_HPD_IMR);
	val &= ~hotplug_irqs;
	I915_WRITE(GEN11_DE_HPD_IMR, val);
	POSTING_READ(GEN11_DE_HPD_IMR);

	gen11_hpd_detection_setup(dev_priv);
3063

3064
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP)
3065 3066 3067
		icp_hpd_irq_setup(dev_priv, SDE_DDI_MASK_TGP, SDE_TC_MASK_TGP,
				  TGP_DDI_HPD_ENABLE_MASK,
				  TGP_TC_HPD_ENABLE_MASK, hpd_tgp);
3068
	else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3069 3070 3071
		icp_hpd_irq_setup(dev_priv, SDE_DDI_MASK_ICP, SDE_TC_MASK_ICP,
				  ICP_DDI_HPD_ENABLE_MASK,
				  ICP_TC_HPD_ENABLE_MASK, hpd_icp);
3072 3073
}

3074
static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3075
{
3076 3077 3078 3079 3080 3081 3082 3083 3084
	u32 val, hotplug;

	/* Display WA #1179 WaHardHangonHotPlug: cnp */
	if (HAS_PCH_CNP(dev_priv)) {
		val = I915_READ(SOUTH_CHICKEN1);
		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
		val |= CHASSIS_CLK_REQ_DURATION(0xf);
		I915_WRITE(SOUTH_CHICKEN1, val);
	}
3085 3086 3087

	/* Enable digital hotplug on the PCH */
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3088 3089 3090 3091
	hotplug |= PORTA_HOTPLUG_ENABLE |
		   PORTB_HOTPLUG_ENABLE |
		   PORTC_HOTPLUG_ENABLE |
		   PORTD_HOTPLUG_ENABLE;
3092 3093 3094 3095 3096
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);

	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
	hotplug |= PORTE_HOTPLUG_ENABLE;
	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3097 3098
}

3099 3100 3101 3102
static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

3103 3104 3105
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP)
		I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);

3106 3107 3108 3109 3110 3111 3112 3113
	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	spt_hpd_detection_setup(dev_priv);
}

3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129
static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug;

	/*
	 * Enable digital hotplug on the CPU, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 * The pulse duration bits are reserved on HSW+.
	 */
	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
		   DIGITAL_PORTA_PULSE_DURATION_2ms;
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
}

3130
static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3131
{
3132
	u32 hotplug_irqs, enabled_irqs;
3133

3134
	if (INTEL_GEN(dev_priv) >= 8) {
3135
		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3136
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
3137 3138

		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3139
	} else if (INTEL_GEN(dev_priv) >= 7) {
3140
		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3141
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
3142 3143

		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3144 3145
	} else {
		hotplug_irqs = DE_DP_A_HOTPLUG;
3146
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3147

3148 3149
		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
	}
3150

3151
	ilk_hpd_detection_setup(dev_priv);
3152

3153
	ibx_hpd_irq_setup(dev_priv);
3154 3155
}

3156 3157
static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
				      u32 enabled_irqs)
3158
{
3159
	u32 hotplug;
3160

3161
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3162 3163 3164
	hotplug |= PORTA_HOTPLUG_ENABLE |
		   PORTB_HOTPLUG_ENABLE |
		   PORTC_HOTPLUG_ENABLE;
3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183

	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
		      hotplug, enabled_irqs);
	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;

	/*
	 * For BXT invert bit has to be set based on AOB design
	 * for HPD detection logic, update it based on VBT fields.
	 */
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
		hotplug |= BXT_DDIA_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
		hotplug |= BXT_DDIB_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
		hotplug |= BXT_DDIC_HPD_INVERT;

3184
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3185 3186
}

3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203
static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
{
	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
}

static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;

	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);

	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
}

3204
static void ibx_irq_postinstall(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
3205
{
3206
	u32 mask;
3207

3208
	if (HAS_PCH_NOP(dev_priv))
D
Daniel Vetter 已提交
3209 3210
		return;

3211
	if (HAS_PCH_IBX(dev_priv))
3212
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3213
	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3214
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3215 3216
	else
		mask = SDE_GMBUS_CPT;
3217

3218
	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
P
Paulo Zanoni 已提交
3219
	I915_WRITE(SDEIMR, ~mask);
3220 3221 3222

	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
	    HAS_PCH_LPT(dev_priv))
3223
		ibx_hpd_detection_setup(dev_priv);
3224 3225
	else
		spt_hpd_detection_setup(dev_priv);
P
Paulo Zanoni 已提交
3226 3227
}

3228
static void ilk_irq_postinstall(struct drm_i915_private *dev_priv)
3229
{
3230
	struct intel_uncore *uncore = &dev_priv->uncore;
3231 3232
	u32 display_mask, extra_mask;

3233
	if (INTEL_GEN(dev_priv) >= 7) {
3234
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3235
				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
3236
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3237 3238
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
			      DE_DP_A_HOTPLUG_IVB);
3239 3240
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3241 3242
				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
				DE_PIPEA_CRC_DONE | DE_POISON);
3243 3244 3245
		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
			      DE_DP_A_HOTPLUG);
3246
	}
3247

3248
	if (IS_HASWELL(dev_priv)) {
3249
		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
3250 3251 3252
		display_mask |= DE_EDP_PSR_INT_HSW;
	}

3253
	dev_priv->irq_mask = ~display_mask;
3254

3255
	ibx_irq_pre_postinstall(dev_priv);
P
Paulo Zanoni 已提交
3256

3257 3258
	GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask,
		      display_mask | extra_mask);
3259

3260
	gen5_gt_irq_postinstall(&dev_priv->gt);
3261

3262 3263
	ilk_hpd_detection_setup(dev_priv);

3264
	ibx_irq_postinstall(dev_priv);
3265

3266
	if (IS_IRONLAKE_M(dev_priv)) {
3267 3268 3269
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3270 3271
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3272
		spin_lock_irq(&dev_priv->irq_lock);
3273
		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3274
		spin_unlock_irq(&dev_priv->irq_lock);
3275
	}
3276 3277
}

3278 3279
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
3280
	lockdep_assert_held(&dev_priv->irq_lock);
3281 3282 3283 3284 3285 3286

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3287 3288
	if (intel_irqs_enabled(dev_priv)) {
		vlv_display_irq_reset(dev_priv);
3289
		vlv_display_irq_postinstall(dev_priv);
3290
	}
3291 3292 3293 3294
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
3295
	lockdep_assert_held(&dev_priv->irq_lock);
3296 3297 3298 3299 3300 3301

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3302
	if (intel_irqs_enabled(dev_priv))
3303
		vlv_display_irq_reset(dev_priv);
3304 3305
}

3306

3307
static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv)
3308
{
3309
	gen5_gt_irq_postinstall(&dev_priv->gt);
J
Jesse Barnes 已提交
3310

3311
	spin_lock_irq(&dev_priv->irq_lock);
3312 3313
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3314 3315
	spin_unlock_irq(&dev_priv->irq_lock);

J
Jesse Barnes 已提交
3316
	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3317
	POSTING_READ(VLV_MASTER_IER);
3318 3319
}

3320 3321
static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3322 3323
	struct intel_uncore *uncore = &dev_priv->uncore;

3324 3325
	u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	u32 de_pipe_enables;
3326 3327
	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
	u32 de_port_enables;
3328
	u32 de_misc_masked = GEN8_DE_EDP_PSR;
3329
	enum pipe pipe;
3330

3331 3332 3333
	if (INTEL_GEN(dev_priv) <= 10)
		de_misc_masked |= GEN8_DE_MISC_GSE;

3334
	if (INTEL_GEN(dev_priv) >= 9) {
3335
		de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
3336 3337
		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
				  GEN9_AUX_CHANNEL_D;
3338
		if (IS_GEN9_LP(dev_priv))
3339 3340
			de_port_masked |= BXT_DE_PORT_GMBUS;
	} else {
3341
		de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3342
	}
3343

3344 3345 3346
	if (INTEL_GEN(dev_priv) >= 11)
		de_port_masked |= ICL_AUX_CHANNEL_E;

3347
	if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11)
R
Rodrigo Vivi 已提交
3348 3349
		de_port_masked |= CNL_AUX_CHANNEL_F;

3350 3351 3352
	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3353
	de_port_enables = de_port_masked;
3354
	if (IS_GEN9_LP(dev_priv))
3355 3356
		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
	else if (IS_BROADWELL(dev_priv))
3357 3358
		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;

3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373
	if (INTEL_GEN(dev_priv) >= 12) {
		enum transcoder trans;

		for (trans = TRANSCODER_A; trans <= TRANSCODER_D; trans++) {
			enum intel_display_power_domain domain;

			domain = POWER_DOMAIN_TRANSCODER(trans);
			if (!intel_display_power_is_enabled(dev_priv, domain))
				continue;

			gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans));
		}
	} else {
		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
	}
3374

M
Mika Kahola 已提交
3375 3376
	for_each_pipe(dev_priv, pipe) {
		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
3377

3378
		if (intel_display_power_is_enabled(dev_priv,
3379
				POWER_DOMAIN_PIPE(pipe)))
3380
			GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
3381 3382
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
M
Mika Kahola 已提交
3383
	}
3384

3385 3386
	GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
	GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
3387

3388 3389
	if (INTEL_GEN(dev_priv) >= 11) {
		u32 de_hpd_masked = 0;
3390 3391
		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
				     GEN11_DE_TBT_HOTPLUG_MASK;
3392

3393 3394
		GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked,
			      de_hpd_enables);
3395 3396
		gen11_hpd_detection_setup(dev_priv);
	} else if (IS_GEN9_LP(dev_priv)) {
3397
		bxt_hpd_detection_setup(dev_priv);
3398
	} else if (IS_BROADWELL(dev_priv)) {
3399
		ilk_hpd_detection_setup(dev_priv);
3400
	}
3401 3402
}

3403
static void gen8_irq_postinstall(struct drm_i915_private *dev_priv)
3404
{
3405
	if (HAS_PCH_SPLIT(dev_priv))
3406
		ibx_irq_pre_postinstall(dev_priv);
P
Paulo Zanoni 已提交
3407

3408
	gen8_gt_irq_postinstall(&dev_priv->gt);
3409 3410
	gen8_de_irq_postinstall(dev_priv);

3411
	if (HAS_PCH_SPLIT(dev_priv))
3412
		ibx_irq_postinstall(dev_priv);
3413

3414
	gen8_master_intr_enable(dev_priv->uncore.regs);
3415 3416
}

3417
static void icp_irq_postinstall(struct drm_i915_private *dev_priv)
3418 3419 3420 3421 3422 3423 3424
{
	u32 mask = SDE_GMBUS_ICP;

	WARN_ON(I915_READ(SDEIER) != 0);
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);

3425
	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
3426 3427
	I915_WRITE(SDEIMR, ~mask);

3428 3429 3430
	if (HAS_PCH_TGP(dev_priv))
		icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK,
					TGP_TC_HPD_ENABLE_MASK);
3431
	else if (HAS_PCH_JSP(dev_priv))
3432
		icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK, 0);
3433 3434 3435
	else if (HAS_PCH_MCC(dev_priv))
		icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK,
					ICP_TC_HPD_ENABLE(PORT_TC1));
3436 3437 3438
	else
		icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK,
					ICP_TC_HPD_ENABLE_MASK);
3439 3440
}

3441
static void gen11_irq_postinstall(struct drm_i915_private *dev_priv)
M
Mika Kuoppala 已提交
3442
{
3443
	struct intel_uncore *uncore = &dev_priv->uncore;
3444
	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
M
Mika Kuoppala 已提交
3445

3446
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3447
		icp_irq_postinstall(dev_priv);
3448

3449
	gen11_gt_irq_postinstall(&dev_priv->gt);
M
Mika Kuoppala 已提交
3450 3451
	gen8_de_irq_postinstall(dev_priv);

3452
	GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
3453

M
Mika Kuoppala 已提交
3454 3455
	I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);

3456
	gen11_master_intr_enable(uncore->regs);
3457
	POSTING_READ(GEN11_GFX_MSTR_IRQ);
M
Mika Kuoppala 已提交
3458 3459
}

3460
static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv)
3461
{
3462
	gen8_gt_irq_postinstall(&dev_priv->gt);
3463

3464
	spin_lock_irq(&dev_priv->irq_lock);
3465 3466
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3467 3468
	spin_unlock_irq(&dev_priv->irq_lock);

3469
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3470 3471 3472
	POSTING_READ(GEN8_MASTER_IRQ);
}

3473
static void i8xx_irq_reset(struct drm_i915_private *dev_priv)
L
Linus Torvalds 已提交
3474
{
3475
	struct intel_uncore *uncore = &dev_priv->uncore;
3476

3477 3478
	i9xx_pipestat_irq_reset(dev_priv);

3479
	GEN2_IRQ_RESET(uncore);
C
Chris Wilson 已提交
3480 3481
}

3482
static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv)
C
Chris Wilson 已提交
3483
{
3484
	struct intel_uncore *uncore = &dev_priv->uncore;
3485
	u16 enable_mask;
C
Chris Wilson 已提交
3486

3487 3488 3489 3490
	intel_uncore_write16(uncore,
			     EMR,
			     ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH));
C
Chris Wilson 已提交
3491 3492 3493 3494

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3495 3496
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_MASTER_ERROR_INTERRUPT);
C
Chris Wilson 已提交
3497

3498 3499 3500
	enable_mask =
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3501
		I915_MASTER_ERROR_INTERRUPT |
3502 3503
		I915_USER_INTERRUPT;

3504
	GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask);
C
Chris Wilson 已提交
3505

3506 3507
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3508
	spin_lock_irq(&dev_priv->irq_lock);
3509 3510
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3511
	spin_unlock_irq(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3512 3513
}

3514
static void i8xx_error_irq_ack(struct drm_i915_private *i915,
3515 3516
			       u16 *eir, u16 *eir_stuck)
{
3517
	struct intel_uncore *uncore = &i915->uncore;
3518 3519
	u16 emr;

3520
	*eir = intel_uncore_read16(uncore, EIR);
3521 3522

	if (*eir)
3523
		intel_uncore_write16(uncore, EIR, *eir);
3524

3525
	*eir_stuck = intel_uncore_read16(uncore, EIR);
3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538
	if (*eir_stuck == 0)
		return;

	/*
	 * Toggle all EMR bits to make sure we get an edge
	 * in the ISR master error bit if we don't clear
	 * all the EIR bits. Otherwise the edge triggered
	 * IIR on i965/g4x wouldn't notice that an interrupt
	 * is still pending. Also some EIR bits can't be
	 * cleared except by handling the underlying error
	 * (or by a GPU reset) so we mask any bit that
	 * remains set.
	 */
3539 3540 3541
	emr = intel_uncore_read16(uncore, EMR);
	intel_uncore_write16(uncore, EMR, 0xffff);
	intel_uncore_write16(uncore, EMR, emr | *eir_stuck);
3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589
}

static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
				   u16 eir, u16 eir_stuck)
{
	DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);

	if (eir_stuck)
		DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck);
}

static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
			       u32 *eir, u32 *eir_stuck)
{
	u32 emr;

	*eir = I915_READ(EIR);

	I915_WRITE(EIR, *eir);

	*eir_stuck = I915_READ(EIR);
	if (*eir_stuck == 0)
		return;

	/*
	 * Toggle all EMR bits to make sure we get an edge
	 * in the ISR master error bit if we don't clear
	 * all the EIR bits. Otherwise the edge triggered
	 * IIR on i965/g4x wouldn't notice that an interrupt
	 * is still pending. Also some EIR bits can't be
	 * cleared except by handling the underlying error
	 * (or by a GPU reset) so we mask any bit that
	 * remains set.
	 */
	emr = I915_READ(EMR);
	I915_WRITE(EMR, 0xffffffff);
	I915_WRITE(EMR, emr | *eir_stuck);
}

static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
				   u32 eir, u32 eir_stuck)
{
	DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);

	if (eir_stuck)
		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck);
}

3590
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3591
{
3592
	struct drm_i915_private *dev_priv = arg;
3593
	irqreturn_t ret = IRQ_NONE;
C
Chris Wilson 已提交
3594

3595 3596 3597
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3598
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
3599
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3600

3601
	do {
3602
		u32 pipe_stats[I915_MAX_PIPES] = {};
3603
		u16 eir = 0, eir_stuck = 0;
3604
		u16 iir;
3605

3606
		iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR);
3607 3608 3609 3610
		if (iir == 0)
			break;

		ret = IRQ_HANDLED;
C
Chris Wilson 已提交
3611

3612 3613 3614
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
C
Chris Wilson 已提交
3615

3616 3617 3618
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);

3619
		intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir);
C
Chris Wilson 已提交
3620 3621

		if (iir & I915_USER_INTERRUPT)
3622
			intel_engine_signal_breadcrumbs(dev_priv->engine[RCS0]);
C
Chris Wilson 已提交
3623

3624 3625
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
C
Chris Wilson 已提交
3626

3627 3628
		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
	} while (0);
3629

3630
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
C
Chris Wilson 已提交
3631

3632
	return ret;
C
Chris Wilson 已提交
3633 3634
}

3635
static void i915_irq_reset(struct drm_i915_private *dev_priv)
3636
{
3637
	struct intel_uncore *uncore = &dev_priv->uncore;
3638

3639
	if (I915_HAS_HOTPLUG(dev_priv)) {
3640
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3641 3642 3643
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3644 3645
	i9xx_pipestat_irq_reset(dev_priv);

3646
	GEN3_IRQ_RESET(uncore, GEN2_);
3647 3648
}

3649
static void i915_irq_postinstall(struct drm_i915_private *dev_priv)
3650
{
3651
	struct intel_uncore *uncore = &dev_priv->uncore;
3652
	u32 enable_mask;
3653

3654 3655
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
			  I915_ERROR_MEMORY_REFRESH));
3656 3657 3658 3659 3660

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3661 3662
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_MASTER_ERROR_INTERRUPT);
3663 3664 3665 3666 3667

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3668
		I915_MASTER_ERROR_INTERRUPT |
3669 3670
		I915_USER_INTERRUPT;

3671
	if (I915_HAS_HOTPLUG(dev_priv)) {
3672 3673 3674 3675 3676 3677
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

3678
	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
3679

3680 3681
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3682
	spin_lock_irq(&dev_priv->irq_lock);
3683 3684
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3685
	spin_unlock_irq(&dev_priv->irq_lock);
3686

3687
	i915_enable_asle_pipestat(dev_priv);
3688 3689
}

3690
static irqreturn_t i915_irq_handler(int irq, void *arg)
3691
{
3692
	struct drm_i915_private *dev_priv = arg;
3693
	irqreturn_t ret = IRQ_NONE;
3694

3695 3696 3697
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3698
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
3699
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3700

3701
	do {
3702
		u32 pipe_stats[I915_MAX_PIPES] = {};
3703
		u32 eir = 0, eir_stuck = 0;
3704 3705
		u32 hotplug_status = 0;
		u32 iir;
3706

3707
		iir = I915_READ(GEN2_IIR);
3708 3709 3710 3711 3712 3713 3714 3715
		if (iir == 0)
			break;

		ret = IRQ_HANDLED;

		if (I915_HAS_HOTPLUG(dev_priv) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3716

3717 3718 3719
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3720

3721 3722 3723
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);

3724
		I915_WRITE(GEN2_IIR, iir);
3725 3726

		if (iir & I915_USER_INTERRUPT)
3727
			intel_engine_signal_breadcrumbs(dev_priv->engine[RCS0]);
3728

3729 3730
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
3731

3732 3733 3734 3735 3736
		if (hotplug_status)
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);

		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
	} while (0);
3737

3738
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3739

3740 3741 3742
	return ret;
}

3743
static void i965_irq_reset(struct drm_i915_private *dev_priv)
3744
{
3745
	struct intel_uncore *uncore = &dev_priv->uncore;
3746

3747
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3748
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3749

3750 3751
	i9xx_pipestat_irq_reset(dev_priv);

3752
	GEN3_IRQ_RESET(uncore, GEN2_);
3753 3754
}

3755
static void i965_irq_postinstall(struct drm_i915_private *dev_priv)
3756
{
3757
	struct intel_uncore *uncore = &dev_priv->uncore;
3758
	u32 enable_mask;
3759 3760
	u32 error_mask;

3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775
	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev_priv)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

3776
	/* Unmask the interrupts that we always want on. */
3777 3778 3779 3780 3781
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PORT_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3782
		  I915_MASTER_ERROR_INTERRUPT);
3783

3784 3785 3786 3787 3788
	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3789
		I915_MASTER_ERROR_INTERRUPT |
3790
		I915_USER_INTERRUPT;
3791

3792
	if (IS_G4X(dev_priv))
3793
		enable_mask |= I915_BSD_USER_INTERRUPT;
3794

3795
	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
3796

3797 3798
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3799
	spin_lock_irq(&dev_priv->irq_lock);
3800 3801 3802
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3803
	spin_unlock_irq(&dev_priv->irq_lock);
3804

3805
	i915_enable_asle_pipestat(dev_priv);
3806 3807
}

3808
static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
3809 3810 3811
{
	u32 hotplug_en;

3812
	lockdep_assert_held(&dev_priv->irq_lock);
3813

3814 3815
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
3816
	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
3817 3818 3819 3820
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
3821
	if (IS_G4X(dev_priv))
3822 3823 3824 3825
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
3826
	i915_hotplug_interrupt_update_locked(dev_priv,
3827 3828 3829 3830
					     HOTPLUG_INT_EN_MASK |
					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
					     hotplug_en);
3831 3832
}

3833
static irqreturn_t i965_irq_handler(int irq, void *arg)
3834
{
3835
	struct drm_i915_private *dev_priv = arg;
3836
	irqreturn_t ret = IRQ_NONE;
3837

3838 3839 3840
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3841
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
3842
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3843

3844
	do {
3845
		u32 pipe_stats[I915_MAX_PIPES] = {};
3846
		u32 eir = 0, eir_stuck = 0;
3847 3848
		u32 hotplug_status = 0;
		u32 iir;
3849

3850
		iir = I915_READ(GEN2_IIR);
3851
		if (iir == 0)
3852 3853 3854 3855
			break;

		ret = IRQ_HANDLED;

3856 3857 3858 3859 3860 3861
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);

		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3862

3863 3864 3865
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);

3866
		I915_WRITE(GEN2_IIR, iir);
3867 3868

		if (iir & I915_USER_INTERRUPT)
3869
			intel_engine_signal_breadcrumbs(dev_priv->engine[RCS0]);
3870

3871
		if (iir & I915_BSD_USER_INTERRUPT)
3872
			intel_engine_signal_breadcrumbs(dev_priv->engine[VCS0]);
3873

3874 3875
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
3876

3877 3878 3879 3880 3881
		if (hotplug_status)
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);

		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
	} while (0);
3882

3883
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3884

3885 3886 3887
	return ret;
}

3888 3889 3890 3891 3892 3893 3894
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
3895
void intel_irq_init(struct drm_i915_private *dev_priv)
3896
{
3897
	struct drm_device *dev = &dev_priv->drm;
3898
	int i;
3899

3900 3901
	intel_hpd_init_work(dev_priv);

3902
	INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work);
3903 3904
	for (i = 0; i < MAX_L3_SLICES; ++i)
		dev_priv->l3_parity.remap_info[i] = NULL;
3905

3906
	/* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */
3907
	if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11)
3908
		dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16;
3909

3910
	dev->vblank_disable_immediate = true;
3911

3912 3913 3914 3915 3916 3917 3918 3919 3920 3921
	/* Most platforms treat the display irq block as an always-on
	 * power domain. vlv/chv can disable it at runtime and need
	 * special care to avoid writing any of the display block registers
	 * outside of the power domain. We defer setting up the display irqs
	 * in this case to the runtime pm.
	 */
	dev_priv->display_irqs_enabled = true;
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		dev_priv->display_irqs_enabled = false;

L
Lyude 已提交
3922
	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
3923 3924 3925 3926 3927 3928 3929
	/* If we have MST support, we want to avoid doing short HPD IRQ storm
	 * detection, as short HPD storms will occur as a natural part of
	 * sideband messaging with MST.
	 * On older platforms however, IRQ storms can occur with both long and
	 * short pulses, as seen on some G4x systems.
	 */
	dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv);
L
Lyude 已提交
3930

3931 3932 3933 3934
	if (HAS_GMCH(dev_priv)) {
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
	} else {
M
Matt Roper 已提交
3935 3936 3937
		if (HAS_PCH_JSP(dev_priv))
			dev_priv->display.hpd_irq_setup = jsp_hpd_irq_setup;
		else if (HAS_PCH_MCC(dev_priv))
3938 3939
			dev_priv->display.hpd_irq_setup = mcc_hpd_irq_setup;
		else if (INTEL_GEN(dev_priv) >= 11)
3940 3941
			dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
		else if (IS_GEN9_LP(dev_priv))
3942
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
3943
		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
3944 3945
			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
		else
3946
			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
3947 3948
	}
}
3949

3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963
/**
 * intel_irq_fini - deinitializes IRQ support
 * @i915: i915 device instance
 *
 * This function deinitializes all the IRQ support.
 */
void intel_irq_fini(struct drm_i915_private *i915)
{
	int i;

	for (i = 0; i < MAX_L3_SLICES; ++i)
		kfree(i915->l3_parity.remap_info[i]);
}

3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982
static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv)
{
	if (HAS_GMCH(dev_priv)) {
		if (IS_CHERRYVIEW(dev_priv))
			return cherryview_irq_handler;
		else if (IS_VALLEYVIEW(dev_priv))
			return valleyview_irq_handler;
		else if (IS_GEN(dev_priv, 4))
			return i965_irq_handler;
		else if (IS_GEN(dev_priv, 3))
			return i915_irq_handler;
		else
			return i8xx_irq_handler;
	} else {
		if (INTEL_GEN(dev_priv) >= 11)
			return gen11_irq_handler;
		else if (INTEL_GEN(dev_priv) >= 8)
			return gen8_irq_handler;
		else
3983
			return ilk_irq_handler;
3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005
	}
}

static void intel_irq_reset(struct drm_i915_private *dev_priv)
{
	if (HAS_GMCH(dev_priv)) {
		if (IS_CHERRYVIEW(dev_priv))
			cherryview_irq_reset(dev_priv);
		else if (IS_VALLEYVIEW(dev_priv))
			valleyview_irq_reset(dev_priv);
		else if (IS_GEN(dev_priv, 4))
			i965_irq_reset(dev_priv);
		else if (IS_GEN(dev_priv, 3))
			i915_irq_reset(dev_priv);
		else
			i8xx_irq_reset(dev_priv);
	} else {
		if (INTEL_GEN(dev_priv) >= 11)
			gen11_irq_reset(dev_priv);
		else if (INTEL_GEN(dev_priv) >= 8)
			gen8_irq_reset(dev_priv);
		else
4006
			ilk_irq_reset(dev_priv);
4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028
	}
}

static void intel_irq_postinstall(struct drm_i915_private *dev_priv)
{
	if (HAS_GMCH(dev_priv)) {
		if (IS_CHERRYVIEW(dev_priv))
			cherryview_irq_postinstall(dev_priv);
		else if (IS_VALLEYVIEW(dev_priv))
			valleyview_irq_postinstall(dev_priv);
		else if (IS_GEN(dev_priv, 4))
			i965_irq_postinstall(dev_priv);
		else if (IS_GEN(dev_priv, 3))
			i915_irq_postinstall(dev_priv);
		else
			i8xx_irq_postinstall(dev_priv);
	} else {
		if (INTEL_GEN(dev_priv) >= 11)
			gen11_irq_postinstall(dev_priv);
		else if (INTEL_GEN(dev_priv) >= 8)
			gen8_irq_postinstall(dev_priv);
		else
4029
			ilk_irq_postinstall(dev_priv);
4030 4031 4032
	}
}

4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4044 4045
int intel_irq_install(struct drm_i915_private *dev_priv)
{
4046 4047 4048
	int irq = dev_priv->drm.pdev->irq;
	int ret;

4049 4050 4051 4052 4053
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
4054
	dev_priv->runtime_pm.irqs_enabled = true;
4055

4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069
	dev_priv->drm.irq_enabled = true;

	intel_irq_reset(dev_priv);

	ret = request_irq(irq, intel_irq_handler(dev_priv),
			  IRQF_SHARED, DRIVER_NAME, dev_priv);
	if (ret < 0) {
		dev_priv->drm.irq_enabled = false;
		return ret;
	}

	intel_irq_postinstall(dev_priv);

	return ret;
4070 4071
}

4072 4073 4074 4075 4076 4077 4078
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4079 4080
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
4081 4082 4083
	int irq = dev_priv->drm.pdev->irq;

	/*
4084 4085 4086 4087
	 * FIXME we can get called twice during driver probe
	 * error handling as well as during driver remove due to
	 * intel_modeset_driver_remove() calling us out of sequence.
	 * Would be nice if it didn't do that...
4088 4089 4090 4091 4092 4093 4094 4095 4096 4097
	 */
	if (!dev_priv->drm.irq_enabled)
		return;

	dev_priv->drm.irq_enabled = false;

	intel_irq_reset(dev_priv);

	free_irq(irq, dev_priv);

4098
	intel_hpd_cancel_work(dev_priv);
4099
	dev_priv->runtime_pm.irqs_enabled = false;
4100 4101
}

4102 4103 4104 4105 4106 4107 4108
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4109
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4110
{
4111
	intel_irq_reset(dev_priv);
4112
	dev_priv->runtime_pm.irqs_enabled = false;
4113
	intel_synchronize_irq(dev_priv);
4114 4115
}

4116 4117 4118 4119 4120 4121 4122
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4123
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4124
{
4125
	dev_priv->runtime_pm.irqs_enabled = true;
4126 4127
	intel_irq_reset(dev_priv);
	intel_irq_postinstall(dev_priv);
4128
}
4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142

bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
	return dev_priv->runtime_pm.irqs_enabled;
}

void intel_synchronize_irq(struct drm_i915_private *i915)
{
	synchronize_irq(i915->drm.pdev->irq);
}