i915_irq.c 114.4 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/circ_buf.h>
32 33 34
#include <linux/slab.h>
#include <linux/sysrq.h>

35
#include <drm/drm_drv.h>
36
#include <drm/drm_irq.h>
37
#include <drm/i915_drm.h>
38

39
#include "display/intel_display_types.h"
40 41 42 43 44
#include "display/intel_fifo_underrun.h"
#include "display/intel_hotplug.h"
#include "display/intel_lpe_audio.h"
#include "display/intel_psr.h"

45
#include "gt/intel_gt.h"
46
#include "gt/intel_gt_irq.h"
47
#include "gt/intel_gt_pm_irq.h"
48
#include "gt/intel_rps.h"
49

L
Linus Torvalds 已提交
50
#include "i915_drv.h"
51
#include "i915_irq.h"
C
Chris Wilson 已提交
52
#include "i915_trace.h"
53
#include "intel_pm.h"
L
Linus Torvalds 已提交
54

55 56 57 58 59 60 61 62
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

63 64
typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val);

65 66 67 68
static const u32 hpd_ilk[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
};

69 70 71 72
static const u32 hpd_ivb[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
};

73 74 75 76
static const u32 hpd_bdw[HPD_NUM_PINS] = {
	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
};

77
static const u32 hpd_ibx[HPD_NUM_PINS] = {
78 79 80 81
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
82
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG,
83 84
};

85
static const u32 hpd_cpt[HPD_NUM_PINS] = {
86
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
87
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
88 89
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
90
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
91 92
};

X
Xiong Zhang 已提交
93
static const u32 hpd_spt[HPD_NUM_PINS] = {
94
	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
X
Xiong Zhang 已提交
95 96 97
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
98
	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT,
X
Xiong Zhang 已提交
99 100
};

101
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
102 103 104 105 106
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
107
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN,
108 109
};

110
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
111 112 113 114 115
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
116
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
117 118
};

119
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
120 121 122 123 124
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
125
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
126 127
};

128 129
/* BXT hpd list */
static const u32 hpd_bxt[HPD_NUM_PINS] = {
130
	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
131
	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
132
	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC,
133 134
};

135 136 137 138
static const u32 hpd_gen11[HPD_NUM_PINS] = {
	[HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
	[HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
	[HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
139
	[HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG,
140 141
};

142 143 144 145 146 147
static const u32 hpd_gen12[HPD_NUM_PINS] = {
	[HPD_PORT_D] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
	[HPD_PORT_E] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
	[HPD_PORT_F] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
	[HPD_PORT_G] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG,
	[HPD_PORT_H] = GEN12_TC5_HOTPLUG | GEN12_TBT5_HOTPLUG,
148
	[HPD_PORT_I] = GEN12_TC6_HOTPLUG | GEN12_TBT6_HOTPLUG,
149 150
};

151
static const u32 hpd_icp[HPD_NUM_PINS] = {
152 153 154 155 156 157
	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A),
	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B),
	[HPD_PORT_C] = SDE_TC_HOTPLUG_ICP(PORT_TC1),
	[HPD_PORT_D] = SDE_TC_HOTPLUG_ICP(PORT_TC2),
	[HPD_PORT_E] = SDE_TC_HOTPLUG_ICP(PORT_TC3),
	[HPD_PORT_F] = SDE_TC_HOTPLUG_ICP(PORT_TC4),
158 159
};

160
static const u32 hpd_tgp[HPD_NUM_PINS] = {
161 162 163 164 165 166 167 168 169
	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A),
	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B),
	[HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(PORT_C),
	[HPD_PORT_D] = SDE_TC_HOTPLUG_ICP(PORT_TC1),
	[HPD_PORT_E] = SDE_TC_HOTPLUG_ICP(PORT_TC2),
	[HPD_PORT_F] = SDE_TC_HOTPLUG_ICP(PORT_TC3),
	[HPD_PORT_G] = SDE_TC_HOTPLUG_ICP(PORT_TC4),
	[HPD_PORT_H] = SDE_TC_HOTPLUG_ICP(PORT_TC5),
	[HPD_PORT_I] = SDE_TC_HOTPLUG_ICP(PORT_TC6),
170 171
};

172 173
void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr,
		    i915_reg_t iir, i915_reg_t ier)
174
{
175 176
	intel_uncore_write(uncore, imr, 0xffffffff);
	intel_uncore_posting_read(uncore, imr);
177

178
	intel_uncore_write(uncore, ier, 0);
179 180

	/* IIR can theoretically queue up two events. Be paranoid. */
181 182 183 184
	intel_uncore_write(uncore, iir, 0xffffffff);
	intel_uncore_posting_read(uncore, iir);
	intel_uncore_write(uncore, iir, 0xffffffff);
	intel_uncore_posting_read(uncore, iir);
185 186
}

187
void gen2_irq_reset(struct intel_uncore *uncore)
188
{
189 190
	intel_uncore_write16(uncore, GEN2_IMR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IMR);
191

192
	intel_uncore_write16(uncore, GEN2_IER, 0);
193 194

	/* IIR can theoretically queue up two events. Be paranoid. */
195 196 197 198
	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IIR);
	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IIR);
199 200
}

201 202 203
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
204
static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg)
205
{
206
	u32 val = intel_uncore_read(uncore, reg);
207 208 209 210

	if (val == 0)
		return;

211 212 213
	drm_WARN(&uncore->i915->drm, 1,
		 "Interrupt register 0x%x is not zero: 0x%08x\n",
		 i915_mmio_reg_offset(reg), val);
214 215 216 217
	intel_uncore_write(uncore, reg, 0xffffffff);
	intel_uncore_posting_read(uncore, reg);
	intel_uncore_write(uncore, reg, 0xffffffff);
	intel_uncore_posting_read(uncore, reg);
218
}
219

220
static void gen2_assert_iir_is_zero(struct intel_uncore *uncore)
221
{
222
	u16 val = intel_uncore_read16(uncore, GEN2_IIR);
223 224 225 226

	if (val == 0)
		return;

227 228 229
	drm_WARN(&uncore->i915->drm, 1,
		 "Interrupt register 0x%x is not zero: 0x%08x\n",
		 i915_mmio_reg_offset(GEN2_IIR), val);
230 231 232 233
	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IIR);
	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IIR);
234 235
}

236 237 238 239
void gen3_irq_init(struct intel_uncore *uncore,
		   i915_reg_t imr, u32 imr_val,
		   i915_reg_t ier, u32 ier_val,
		   i915_reg_t iir)
240
{
241
	gen3_assert_iir_is_zero(uncore, iir);
242

243 244 245
	intel_uncore_write(uncore, ier, ier_val);
	intel_uncore_write(uncore, imr, imr_val);
	intel_uncore_posting_read(uncore, imr);
246 247
}

248 249
void gen2_irq_init(struct intel_uncore *uncore,
		   u32 imr_val, u32 ier_val)
250
{
251
	gen2_assert_iir_is_zero(uncore);
252

253 254 255
	intel_uncore_write16(uncore, GEN2_IER, ier_val);
	intel_uncore_write16(uncore, GEN2_IMR, imr_val);
	intel_uncore_posting_read16(uncore, GEN2_IMR);
256 257
}

258 259 260
/* For display hotplug interrupt */
static inline void
i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
261 262
				     u32 mask,
				     u32 bits)
263
{
264
	u32 val;
265

266
	lockdep_assert_held(&dev_priv->irq_lock);
267
	drm_WARN_ON(&dev_priv->drm, bits & ~mask);
268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287

	val = I915_READ(PORT_HOTPLUG_EN);
	val &= ~mask;
	val |= bits;
	I915_WRITE(PORT_HOTPLUG_EN, val);
}

/**
 * i915_hotplug_interrupt_update - update hotplug interrupt enable
 * @dev_priv: driver private
 * @mask: bits to update
 * @bits: bits to enable
 * NOTE: the HPD enable bits are modified both inside and outside
 * of an interrupt context. To avoid that read-modify-write cycles
 * interfer, these bits are protected by a spinlock. Since this
 * function is usually not called from a context where the lock is
 * held already, this function acquires the lock itself. A non-locking
 * version is also available.
 */
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
288 289
				   u32 mask,
				   u32 bits)
290 291 292 293 294 295
{
	spin_lock_irq(&dev_priv->irq_lock);
	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
	spin_unlock_irq(&dev_priv->irq_lock);
}

296 297 298 299 300 301
/**
 * ilk_update_display_irq - update DEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
302
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
303 304
			    u32 interrupt_mask,
			    u32 enabled_irq_mask)
305
{
306
	u32 new_val;
307

308
	lockdep_assert_held(&dev_priv->irq_lock);
309

310
	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
311

312
	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
313 314
		return;

315 316 317 318 319 320
	new_val = dev_priv->irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->irq_mask) {
		dev_priv->irq_mask = new_val;
321
		I915_WRITE(DEIMR, dev_priv->irq_mask);
322
		POSTING_READ(DEIMR);
323 324 325
	}
}

326
/**
327 328 329 330 331
 * bdw_update_port_irq - update DE port interrupt
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
332
static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
333 334
				u32 interrupt_mask,
				u32 enabled_irq_mask)
335
{
336 337
	u32 new_val;
	u32 old_val;
338

339
	lockdep_assert_held(&dev_priv->irq_lock);
340

341
	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
342

343
	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
344 345 346 347 348 349 350 351 352 353 354 355 356 357
		return;

	old_val = I915_READ(GEN8_DE_PORT_IMR);

	new_val = old_val;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != old_val) {
		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
		POSTING_READ(GEN8_DE_PORT_IMR);
	}
}

358 359 360 361 362 363 364 365 366
/**
 * bdw_update_pipe_irq - update DE pipe interrupt
 * @dev_priv: driver private
 * @pipe: pipe whose interrupt to update
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
367 368
			 u32 interrupt_mask,
			 u32 enabled_irq_mask)
369
{
370
	u32 new_val;
371

372
	lockdep_assert_held(&dev_priv->irq_lock);
373

374
	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
375

376
	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
377 378 379 380 381 382 383 384 385 386 387 388 389
		return;

	new_val = dev_priv->de_irq_mask[pipe];
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->de_irq_mask[pipe]) {
		dev_priv->de_irq_mask[pipe] = new_val;
		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
	}
}

390 391 392 393 394 395
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
396
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
397 398
				  u32 interrupt_mask,
				  u32 enabled_irq_mask)
399
{
400
	u32 sdeimr = I915_READ(SDEIMR);
401 402 403
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

404
	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
405

406
	lockdep_assert_held(&dev_priv->irq_lock);
407

408
	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
409 410
		return;

411 412 413
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
414

415 416
u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
			      enum pipe pipe)
417
{
418 419
	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
	u32 enable_mask = status_mask << 16;
420

421
	lockdep_assert_held(&dev_priv->irq_lock);
422

423 424
	if (INTEL_GEN(dev_priv) < 5)
		goto out;
425 426

	/*
427 428
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
429
	 */
430 431
	if (drm_WARN_ON_ONCE(&dev_priv->drm,
			     status_mask & PIPE_A_PSR_STATUS_VLV))
432
		return 0;
433 434 435 436
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
437 438
	if (drm_WARN_ON_ONCE(&dev_priv->drm,
			     status_mask & PIPE_B_PSR_STATUS_VLV))
439
		return 0;
440 441 442 443 444 445 446 447 448

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

449
out:
450 451 452 453 454
	drm_WARN_ONCE(&dev_priv->drm,
		      enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask);
455

456 457 458
	return enable_mask;
}

459 460
void i915_enable_pipestat(struct drm_i915_private *dev_priv,
			  enum pipe pipe, u32 status_mask)
461
{
462
	i915_reg_t reg = PIPESTAT(pipe);
463 464
	u32 enable_mask;

465 466 467
	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: status_mask=0x%x\n",
		      pipe_name(pipe), status_mask);
468 469

	lockdep_assert_held(&dev_priv->irq_lock);
470
	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
471 472 473 474 475 476 477 478 479

	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
		return;

	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);

	I915_WRITE(reg, enable_mask | status_mask);
	POSTING_READ(reg);
480 481
}

482 483
void i915_disable_pipestat(struct drm_i915_private *dev_priv,
			   enum pipe pipe, u32 status_mask)
484
{
485
	i915_reg_t reg = PIPESTAT(pipe);
486 487
	u32 enable_mask;

488 489 490
	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: status_mask=0x%x\n",
		      pipe_name(pipe), status_mask);
491 492

	lockdep_assert_held(&dev_priv->irq_lock);
493
	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
494 495 496 497 498 499 500 501 502

	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
		return;

	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);

	I915_WRITE(reg, enable_mask | status_mask);
	POSTING_READ(reg);
503 504
}

505 506 507 508 509 510 511 512
static bool i915_has_asle(struct drm_i915_private *dev_priv)
{
	if (!dev_priv->opregion.asle)
		return false;

	return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv);
}

513
/**
514
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
515
 * @dev_priv: i915 device private
516
 */
517
static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
518
{
519
	if (!i915_has_asle(dev_priv))
520 521
		return;

522
	spin_lock_irq(&dev_priv->irq_lock);
523

524
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
525
	if (INTEL_GEN(dev_priv) >= 4)
526
		i915_enable_pipestat(dev_priv, PIPE_A,
527
				     PIPE_LEGACY_BLC_EVENT_STATUS);
528

529
	spin_unlock_irq(&dev_priv->irq_lock);
530 531
}

532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

582 583 584
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
585
u32 i915_get_vblank_counter(struct drm_crtc *crtc)
586
{
587 588
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
589
	const struct drm_display_mode *mode = &vblank->hwmode;
590
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
591
	i915_reg_t high_frame, low_frame;
592
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
593
	unsigned long irqflags;
594

595 596 597 598 599 600 601 602 603 604 605 606 607 608
	/*
	 * On i965gm TV output the frame counter only works up to
	 * the point when we enable the TV encoder. After that the
	 * frame counter ceases to work and reads zero. We need a
	 * vblank wait before enabling the TV encoder and so we
	 * have to enable vblank interrupts while the frame counter
	 * is still in a working state. However the core vblank code
	 * does not like us returning non-zero frame counter values
	 * when we've told it that we don't have a working frame
	 * counter. Thus we must stop non-zero values leaking out.
	 */
	if (!vblank->max_vblank_count)
		return 0;

609 610 611 612 613
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
614

615 616 617 618 619 620
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

621 622
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
623

624 625
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);

626 627 628 629 630 631
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
632 633 634
		high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
		low   = intel_de_read_fw(dev_priv, low_frame);
		high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
635 636
	} while (high1 != high2);

637 638
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

639
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
640
	pixel = low & PIPE_PIXEL_MASK;
641
	low >>= PIPE_FRAME_LOW_SHIFT;
642 643 644 645 646 647

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
648
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
649 650
}

651
u32 g4x_get_vblank_counter(struct drm_crtc *crtc)
652
{
653 654
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
655

656
	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
657 658
}

659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690
/*
 * On certain encoders on certain platforms, pipe
 * scanline register will not work to get the scanline,
 * since the timings are driven from the PORT or issues
 * with scanline register updates.
 * This function will use Framestamp and current
 * timestamp registers to calculate the scanline.
 */
static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	struct drm_vblank_crtc *vblank =
		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
	const struct drm_display_mode *mode = &vblank->hwmode;
	u32 vblank_start = mode->crtc_vblank_start;
	u32 vtotal = mode->crtc_vtotal;
	u32 htotal = mode->crtc_htotal;
	u32 clock = mode->crtc_clock;
	u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;

	/*
	 * To avoid the race condition where we might cross into the
	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
	 * during the same frame.
	 */
	do {
		/*
		 * This field provides read back of the display
		 * pipe frame time stamp. The time stamp value
		 * is sampled at every start of vertical blank.
		 */
691 692
		scan_prev_time = intel_de_read_fw(dev_priv,
						  PIPE_FRMTMSTMP(crtc->pipe));
693 694 695 696 697

		/*
		 * The TIMESTAMP_CTR register has the current
		 * time stamp value.
		 */
698
		scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR);
699

700 701
		scan_post_time = intel_de_read_fw(dev_priv,
						  PIPE_FRMTMSTMP(crtc->pipe));
702 703 704 705 706 707 708 709 710 711
	} while (scan_post_time != scan_prev_time);

	scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
					clock), 1000 * htotal);
	scanline = min(scanline, vtotal - 1);
	scanline = (scanline + vblank_start) % vtotal;

	return scanline;
}

712 713 714 715
/*
 * intel_de_read_fw(), only for fast reads of display block, no need for
 * forcewake etc.
 */
716 717 718
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
719
	struct drm_i915_private *dev_priv = to_i915(dev);
720 721
	const struct drm_display_mode *mode;
	struct drm_vblank_crtc *vblank;
722
	enum pipe pipe = crtc->pipe;
723
	int position, vtotal;
724

725 726 727
	if (!crtc->active)
		return -1;

728 729 730
	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
	mode = &vblank->hwmode;

731 732 733
	if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
		return __intel_get_crtc_scanline_from_timestamp(crtc);

734
	vtotal = mode->crtc_vtotal;
735 736 737
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

738
	if (IS_GEN(dev_priv, 2))
739
		position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
740
	else
741
		position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
742

743 744 745 746 747 748 749 750 751 752 753 754
	/*
	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
	 * read it just before the start of vblank.  So try it again
	 * so we don't accidentally end up spanning a vblank frame
	 * increment, causing the pipe_update_end() code to squak at us.
	 *
	 * The nature of this problem means we can't simply check the ISR
	 * bit and return the vblank start value; nor can we use the scanline
	 * debug register in the transcoder as it appears to have the same
	 * problem.  We may need to extend this to include other platforms,
	 * but so far testing only shows the problem on HSW.
	 */
755
	if (HAS_DDI(dev_priv) && !position) {
756 757 758 759
		int i, temp;

		for (i = 0; i < 100; i++) {
			udelay(1);
760
			temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
761 762 763 764 765 766 767
			if (temp != position) {
				position = temp;
				break;
			}
		}
	}

768
	/*
769 770
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
771
	 */
772
	return (position + crtc->scanline_offset) % vtotal;
773 774
}

775
bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int index,
776 777 778
			      bool in_vblank_irq, int *vpos, int *hpos,
			      ktime_t *stime, ktime_t *etime,
			      const struct drm_display_mode *mode)
779
{
780
	struct drm_i915_private *dev_priv = to_i915(dev);
781 782
	struct intel_crtc *crtc = to_intel_crtc(drm_crtc_from_index(dev, index));
	enum pipe pipe = crtc->pipe;
783
	int position;
784
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
785
	unsigned long irqflags;
786 787 788
	bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 ||
		IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) ||
		mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER;
789

790
	if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) {
791 792 793
		drm_dbg(&dev_priv->drm,
			"trying to get scanoutpos for disabled "
			"pipe %c\n", pipe_name(pipe));
794
		return false;
795 796
	}

797
	htotal = mode->crtc_htotal;
798
	hsync_start = mode->crtc_hsync_start;
799 800 801
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
802

803 804 805 806 807 808
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

809 810 811 812 813 814
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
815

816 817 818 819 820 821
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

822
	if (use_scanline_counter) {
823 824 825
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
826
		position = __intel_get_crtc_scanline(crtc);
827 828 829 830 831
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
832
		position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
833

834 835 836 837
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
838

839 840 841 842 843 844 845 846 847 848 849 850
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

851 852 853 854 855 856 857 858 859 860
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
861 862
	}

863 864 865 866 867 868 869 870
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

871 872 873 874 875 876 877 878 879 880
	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
881

882
	if (use_scanline_counter) {
883 884 885 886 887 888
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
889

890
	return true;
891 892
}

893 894
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
895
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
896 897 898 899 900 901 902 903 904 905
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

906
/**
907
 * ivb_parity_work - Workqueue called when a parity error interrupt
908 909 910 911 912 913 914
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
915
static void ivb_parity_work(struct work_struct *work)
916
{
917
	struct drm_i915_private *dev_priv =
918
		container_of(work, typeof(*dev_priv), l3_parity.error_work);
919
	struct intel_gt *gt = &dev_priv->gt;
920
	u32 error_status, row, bank, subbank;
921
	char *parity_event[6];
922 923
	u32 misccpctl;
	u8 slice = 0;
924 925 926 927 928

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
929
	mutex_lock(&dev_priv->drm.struct_mutex);
930

931
	/* If we've screwed up tracking, just let the interrupt fire again */
932
	if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice))
933 934
		goto out;

935 936 937 938
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

939
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
940
		i915_reg_t reg;
941

942
		slice--;
943 944
		if (drm_WARN_ON_ONCE(&dev_priv->drm,
				     slice >= NUM_L3_SLICES(dev_priv)))
945
			break;
946

947
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
948

949
		reg = GEN7_L3CDERRST1(slice);
950

951 952 953 954 955 956 957 958 959 960 961 962 963 964 965
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

966
		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
967
				   KOBJ_CHANGE, parity_event);
968

969 970
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
971

972 973 974 975 976
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
977

978
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
979

980
out:
981
	drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice);
982 983 984
	spin_lock_irq(&gt->irq_lock);
	gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv));
	spin_unlock_irq(&gt->irq_lock);
985

986
	mutex_unlock(&dev_priv->drm.struct_mutex);
987 988
}

989
static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
990
{
991 992
	switch (pin) {
	case HPD_PORT_C:
993
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
994
	case HPD_PORT_D:
995
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
996
	case HPD_PORT_E:
997
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
998
	case HPD_PORT_F:
999 1000 1001 1002 1003 1004
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
	default:
		return false;
	}
}

1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
static bool gen12_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
{
	switch (pin) {
	case HPD_PORT_D:
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
	case HPD_PORT_E:
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
	case HPD_PORT_F:
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
	case HPD_PORT_G:
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
	case HPD_PORT_H:
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC5);
	case HPD_PORT_I:
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC6);
	default:
		return false;
	}
}

1025
static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1026
{
1027 1028
	switch (pin) {
	case HPD_PORT_A:
1029
		return val & PORTA_HOTPLUG_LONG_DETECT;
1030
	case HPD_PORT_B:
1031
		return val & PORTB_HOTPLUG_LONG_DETECT;
1032
	case HPD_PORT_C:
1033 1034 1035 1036 1037 1038
		return val & PORTC_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1039
static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1040
{
1041 1042
	switch (pin) {
	case HPD_PORT_A:
1043
		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_A);
1044
	case HPD_PORT_B:
1045
		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_B);
1046
	case HPD_PORT_C:
1047
		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_C);
1048 1049 1050 1051 1052
	default:
		return false;
	}
}

1053
static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1054
{
1055 1056
	switch (pin) {
	case HPD_PORT_C:
1057
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
1058
	case HPD_PORT_D:
1059
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
1060
	case HPD_PORT_E:
1061
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
1062
	case HPD_PORT_F:
1063 1064 1065 1066 1067 1068
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
	default:
		return false;
	}
}

1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088
static bool tgp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
{
	switch (pin) {
	case HPD_PORT_D:
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
	case HPD_PORT_E:
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
	case HPD_PORT_F:
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
	case HPD_PORT_G:
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
	case HPD_PORT_H:
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC5);
	case HPD_PORT_I:
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC6);
	default:
		return false;
	}
}

1089
static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
1090
{
1091 1092
	switch (pin) {
	case HPD_PORT_E:
1093 1094 1095 1096 1097 1098
		return val & PORTE_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1099
static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1100
{
1101 1102
	switch (pin) {
	case HPD_PORT_A:
1103
		return val & PORTA_HOTPLUG_LONG_DETECT;
1104
	case HPD_PORT_B:
1105
		return val & PORTB_HOTPLUG_LONG_DETECT;
1106
	case HPD_PORT_C:
1107
		return val & PORTC_HOTPLUG_LONG_DETECT;
1108
	case HPD_PORT_D:
1109 1110 1111 1112 1113 1114
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1115
static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1116
{
1117 1118
	switch (pin) {
	case HPD_PORT_A:
1119 1120 1121 1122 1123 1124
		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1125
static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1126
{
1127 1128
	switch (pin) {
	case HPD_PORT_B:
1129
		return val & PORTB_HOTPLUG_LONG_DETECT;
1130
	case HPD_PORT_C:
1131
		return val & PORTC_HOTPLUG_LONG_DETECT;
1132
	case HPD_PORT_D:
1133 1134 1135
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
1136 1137 1138
	}
}

1139
static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1140
{
1141 1142
	switch (pin) {
	case HPD_PORT_B:
1143
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1144
	case HPD_PORT_C:
1145
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1146
	case HPD_PORT_D:
1147 1148 1149
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
	default:
		return false;
1150 1151 1152
	}
}

1153 1154 1155 1156 1157 1158 1159
/*
 * Get a bit mask of pins that have triggered, and which ones may be long.
 * This can be called multiple times with the same masks to accumulate
 * hotplug detection results from several registers.
 *
 * Note that the caller is expected to zero out the masks initially.
 */
1160 1161 1162 1163
static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
			       u32 *pin_mask, u32 *long_mask,
			       u32 hotplug_trigger, u32 dig_hotplug_reg,
			       const u32 hpd[HPD_NUM_PINS],
1164
			       bool long_pulse_detect(enum hpd_pin pin, u32 val))
1165
{
1166
	enum hpd_pin pin;
1167

1168 1169
	BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS);

1170 1171
	for_each_hpd_pin(pin) {
		if ((hpd[pin] & hotplug_trigger) == 0)
1172
			continue;
1173

1174
		*pin_mask |= BIT(pin);
1175

1176
		if (long_pulse_detect(pin, dig_hotplug_reg))
1177
			*long_mask |= BIT(pin);
1178 1179
	}

1180 1181 1182
	drm_dbg(&dev_priv->drm,
		"hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
		hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1183 1184 1185

}

1186
static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1187
{
1188
	wake_up_all(&dev_priv->gmbus_wait_queue);
1189 1190
}

1191
static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1192
{
1193
	wake_up_all(&dev_priv->gmbus_wait_queue);
1194 1195
}

1196
#if defined(CONFIG_DEBUG_FS)
1197 1198
static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe,
1199 1200 1201
					 u32 crc0, u32 crc1,
					 u32 crc2, u32 crc3,
					 u32 crc4)
1202 1203
{
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
T
Tomeu Vizoso 已提交
1204
	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1205 1206 1207
	u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 };

	trace_intel_pipe_crc(crtc, crcs);
1208

1209
	spin_lock(&pipe_crc->lock);
1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220
	/*
	 * For some not yet identified reason, the first CRC is
	 * bonkers. So let's just wait for the next vblank and read
	 * out the buggy result.
	 *
	 * On GEN8+ sometimes the second CRC is bonkers as well, so
	 * don't trust that one either.
	 */
	if (pipe_crc->skipped <= 0 ||
	    (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
		pipe_crc->skipped++;
T
Tomeu Vizoso 已提交
1221
		spin_unlock(&pipe_crc->lock);
1222
		return;
T
Tomeu Vizoso 已提交
1223
	}
1224 1225 1226 1227 1228
	spin_unlock(&pipe_crc->lock);

	drm_crtc_add_crc_entry(&crtc->base, true,
				drm_crtc_accurate_vblank_count(&crtc->base),
				crcs);
1229
}
1230 1231
#else
static inline void
1232 1233
display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
			     enum pipe pipe,
1234 1235 1236
			     u32 crc0, u32 crc1,
			     u32 crc2, u32 crc3,
			     u32 crc4) {}
1237 1238
#endif

1239

1240 1241
static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
D
Daniel Vetter 已提交
1242
{
1243
	display_pipe_crc_irq_handler(dev_priv, pipe,
1244 1245
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1246 1247
}

1248 1249
static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
1250
{
1251
	display_pipe_crc_irq_handler(dev_priv, pipe,
1252 1253 1254 1255 1256
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1257
}
1258

1259 1260
static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
1261
{
1262
	u32 res1, res2;
1263

1264
	if (INTEL_GEN(dev_priv) >= 3)
1265 1266 1267 1268
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

1269
	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
1270 1271 1272
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1273

1274
	display_pipe_crc_irq_handler(dev_priv, pipe,
1275 1276 1277 1278
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1279
}
1280

1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		I915_WRITE(PIPESTAT(pipe),
			   PIPESTAT_INT_STATUS_MASK |
			   PIPE_FIFO_UNDERRUN_STATUS);

		dev_priv->pipestat_irq_mask[pipe] = 0;
	}
}

1294 1295
static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1296
{
1297
	enum pipe pipe;
1298

1299
	spin_lock(&dev_priv->irq_lock);
1300 1301 1302 1303 1304 1305

	if (!dev_priv->display_irqs_enabled) {
		spin_unlock(&dev_priv->irq_lock);
		return;
	}

1306
	for_each_pipe(dev_priv, pipe) {
1307
		i915_reg_t reg;
1308
		u32 status_mask, enable_mask, iir_bit = 0;
1309

1310 1311 1312 1313 1314 1315 1316
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1317 1318

		/* fifo underruns are filterered in the underrun handler. */
1319
		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1320 1321

		switch (pipe) {
1322
		default:
1323 1324 1325 1326 1327 1328
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1329 1330 1331
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1332 1333
		}
		if (iir & iir_bit)
1334
			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1335

1336
		if (!status_mask)
1337 1338 1339
			continue;

		reg = PIPESTAT(pipe);
1340 1341
		pipe_stats[pipe] = I915_READ(reg) & status_mask;
		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
1342 1343 1344

		/*
		 * Clear the PIPE*STAT regs before the IIR
1345 1346 1347 1348 1349 1350
		 *
		 * Toggle the enable bits to make sure we get an
		 * edge in the ISR pipe event bit if we don't clear
		 * all the enabled status bits. Otherwise the edge
		 * triggered IIR on i965/g4x wouldn't notice that
		 * an interrupt is still pending.
1351
		 */
1352 1353 1354 1355
		if (pipe_stats[pipe]) {
			I915_WRITE(reg, pipe_stats[pipe]);
			I915_WRITE(reg, enable_mask);
		}
1356
	}
1357
	spin_unlock(&dev_priv->irq_lock);
1358 1359
}

1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427
static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
{
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
			drm_handle_vblank(&dev_priv->drm, pipe);

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
	}
}

static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
{
	bool blc_event = false;
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
			drm_handle_vblank(&dev_priv->drm, pipe);

		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
			blc_event = true;

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
	}

	if (blc_event || (iir & I915_ASLE_INTERRUPT))
		intel_opregion_asle_intr(dev_priv);
}

static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
{
	bool blc_event = false;
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
			drm_handle_vblank(&dev_priv->drm, pipe);

		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
			blc_event = true;

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
	}

	if (blc_event || (iir & I915_ASLE_INTERRUPT))
		intel_opregion_asle_intr(dev_priv);

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev_priv);
}

1428
static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1429 1430 1431
					    u32 pipe_stats[I915_MAX_PIPES])
{
	enum pipe pipe;
1432

1433
	for_each_pipe(dev_priv, pipe) {
1434 1435
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
			drm_handle_vblank(&dev_priv->drm, pipe);
1436 1437

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1438
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1439

1440 1441
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1442 1443 1444
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1445
		gmbus_irq_handler(dev_priv);
1446 1447
}

1448
static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
1449
{
1450 1451 1452 1453 1454 1455 1456 1457 1458
	u32 hotplug_status = 0, hotplug_status_mask;
	int i;

	if (IS_G4X(dev_priv) ||
	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
			DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
	else
		hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
1459

1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475
	/*
	 * We absolutely have to clear all the pending interrupt
	 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
	 * interrupt bit won't have an edge, and the i965/g4x
	 * edge triggered IIR will not notice that an interrupt
	 * is still pending. We can't use PORT_HOTPLUG_EN to
	 * guarantee the edge as the act of toggling the enable
	 * bits can itself generate a new hotplug interrupt :(
	 */
	for (i = 0; i < 10; i++) {
		u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask;

		if (tmp == 0)
			return hotplug_status;

		hotplug_status |= tmp;
1476
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1477 1478
	}

1479 1480 1481
	drm_WARN_ONCE(&dev_priv->drm, 1,
		      "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
		      I915_READ(PORT_HOTPLUG_STAT));
1482

1483 1484 1485
	return hotplug_status;
}

1486
static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1487 1488 1489
				 u32 hotplug_status)
{
	u32 pin_mask = 0, long_mask = 0;
1490

1491 1492
	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
	    IS_CHERRYVIEW(dev_priv)) {
1493
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1494

1495
		if (hotplug_trigger) {
1496 1497 1498
			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
					   hotplug_trigger, hotplug_trigger,
					   hpd_status_g4x,
1499 1500
					   i9xx_port_hotplug_long_detect);

1501
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1502
		}
1503 1504

		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1505
			dp_aux_irq_handler(dev_priv);
1506 1507
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1508

1509
		if (hotplug_trigger) {
1510 1511 1512
			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
					   hotplug_trigger, hotplug_trigger,
					   hpd_status_i915,
1513
					   i9xx_port_hotplug_long_detect);
1514
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1515
		}
1516
	}
1517 1518
}

1519
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1520
{
1521
	struct drm_i915_private *dev_priv = arg;
J
Jesse Barnes 已提交
1522 1523
	irqreturn_t ret = IRQ_NONE;

1524 1525 1526
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1527
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
1528
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1529

1530
	do {
1531
		u32 iir, gt_iir, pm_iir;
1532
		u32 pipe_stats[I915_MAX_PIPES] = {};
1533
		u32 hotplug_status = 0;
1534
		u32 ier = 0;
1535

J
Jesse Barnes 已提交
1536 1537
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);
1538
		iir = I915_READ(VLV_IIR);
J
Jesse Barnes 已提交
1539 1540

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1541
			break;
J
Jesse Barnes 已提交
1542 1543 1544

		ret = IRQ_HANDLED;

1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
		 * bits this time around.
		 */
1558
		I915_WRITE(VLV_MASTER_IER, 0);
1559 1560
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1561 1562 1563 1564 1565 1566

		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

1567
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1568
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1569

1570 1571
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1572
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1573

1574 1575 1576 1577
		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
			   I915_LPE_PIPE_B_INTERRUPT))
			intel_lpe_audio_irq_handler(dev_priv);

1578 1579 1580 1581 1582 1583
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);
1584

1585
		I915_WRITE(VLV_IER, ier);
1586
		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1587

1588
		if (gt_iir)
1589
			gen6_gt_irq_handler(&dev_priv->gt, gt_iir);
1590
		if (pm_iir)
1591
			gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir);
1592

1593
		if (hotplug_status)
1594
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1595

1596
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1597
	} while (0);
J
Jesse Barnes 已提交
1598

1599
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1600

J
Jesse Barnes 已提交
1601 1602 1603
	return ret;
}

1604 1605
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1606
	struct drm_i915_private *dev_priv = arg;
1607 1608
	irqreturn_t ret = IRQ_NONE;

1609 1610 1611
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1612
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
1613
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1614

1615
	do {
1616
		u32 master_ctl, iir;
1617
		u32 pipe_stats[I915_MAX_PIPES] = {};
1618
		u32 hotplug_status = 0;
1619 1620
		u32 ier = 0;

1621 1622
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1623

1624 1625
		if (master_ctl == 0 && iir == 0)
			break;
1626

1627 1628
		ret = IRQ_HANDLED;

1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
		 * bits this time around.
		 */
1642
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1643 1644
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1645

1646
		gen8_gt_irq_handler(&dev_priv->gt, master_ctl);
1647

1648
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1649
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1650

1651 1652
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1653
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1654

1655 1656 1657 1658 1659
		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
			   I915_LPE_PIPE_B_INTERRUPT |
			   I915_LPE_PIPE_C_INTERRUPT))
			intel_lpe_audio_irq_handler(dev_priv);

1660 1661 1662 1663 1664 1665 1666
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);

1667
		I915_WRITE(VLV_IER, ier);
1668
		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
1669 1670

		if (hotplug_status)
1671
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1672

1673
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1674
	} while (0);
1675

1676
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1677

1678 1679 1680
	return ret;
}

1681 1682
static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
1683 1684 1685 1686
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

1687 1688 1689 1690 1691 1692
	/*
	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
	 * unless we touch the hotplug register, even if hotplug_trigger is
	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
	 * errors.
	 */
1693
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1694 1695 1696 1697 1698 1699 1700 1701
	if (!hotplug_trigger) {
		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
			PORTD_HOTPLUG_STATUS_MASK |
			PORTC_HOTPLUG_STATUS_MASK |
			PORTB_HOTPLUG_STATUS_MASK;
		dig_hotplug_reg &= ~mask;
	}

1702
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1703 1704
	if (!hotplug_trigger)
		return;
1705

1706
	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
1707 1708 1709
			   dig_hotplug_reg, hpd,
			   pch_port_hotplug_long_detect);

1710
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1711 1712
}

1713
static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1714
{
1715
	enum pipe pipe;
1716
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1717

1718
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
1719

1720 1721 1722
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1723 1724
		drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n",
			port_name(port));
1725
	}
1726

1727
	if (pch_iir & SDE_AUX_MASK)
1728
		dp_aux_irq_handler(dev_priv);
1729

1730
	if (pch_iir & SDE_GMBUS)
1731
		gmbus_irq_handler(dev_priv);
1732 1733

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1734
		drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n");
1735 1736

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1737
		drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n");
1738 1739

	if (pch_iir & SDE_POISON)
1740
		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1741

1742
	if (pch_iir & SDE_FDI_MASK) {
1743
		for_each_pipe(dev_priv, pipe)
1744 1745 1746
			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
				pipe_name(pipe),
				I915_READ(FDI_RX_IIR(pipe)));
1747
	}
1748 1749

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1750
		drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n");
1751 1752

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1753 1754
		drm_dbg(&dev_priv->drm,
			"PCH transcoder CRC error interrupt\n");
1755 1756

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1757
		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
1758 1759

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1760
		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
1761 1762
}

1763
static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
1764 1765
{
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1766
	enum pipe pipe;
1767

1768
	if (err_int & ERR_INT_POISON)
1769
		drm_err(&dev_priv->drm, "Poison interrupt\n");
1770

1771
	for_each_pipe(dev_priv, pipe) {
1772 1773
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1774

D
Daniel Vetter 已提交
1775
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1776 1777
			if (IS_IVYBRIDGE(dev_priv))
				ivb_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
1778
			else
1779
				hsw_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
1780 1781
		}
	}
1782

1783 1784 1785
	I915_WRITE(GEN7_ERR_INT, err_int);
}

1786
static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
1787 1788
{
	u32 serr_int = I915_READ(SERR_INT);
1789
	enum pipe pipe;
1790

1791
	if (serr_int & SERR_INT_POISON)
1792
		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1793

1794 1795 1796
	for_each_pipe(dev_priv, pipe)
		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
1797 1798

	I915_WRITE(SERR_INT, serr_int);
1799 1800
}

1801
static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1802
{
1803
	enum pipe pipe;
1804
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1805

1806
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
1807

1808 1809 1810
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
1811 1812
		drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n",
			port_name(port));
1813
	}
1814 1815

	if (pch_iir & SDE_AUX_MASK_CPT)
1816
		dp_aux_irq_handler(dev_priv);
1817 1818

	if (pch_iir & SDE_GMBUS_CPT)
1819
		gmbus_irq_handler(dev_priv);
1820 1821

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1822
		drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n");
1823 1824

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1825
		drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n");
1826

1827
	if (pch_iir & SDE_FDI_MASK_CPT) {
1828
		for_each_pipe(dev_priv, pipe)
1829 1830 1831
			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
				pipe_name(pipe),
				I915_READ(FDI_RX_IIR(pipe)));
1832
	}
1833 1834

	if (pch_iir & SDE_ERROR_CPT)
1835
		cpt_serr_int_handler(dev_priv);
1836 1837
}

1838
static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1839
{
1840
	u32 ddi_hotplug_trigger, tc_hotplug_trigger;
1841
	u32 pin_mask = 0, long_mask = 0;
1842 1843
	bool (*tc_port_hotplug_long_detect)(enum hpd_pin pin, u32 val);
	const u32 *pins;
1844

1845 1846 1847 1848 1849
	if (HAS_PCH_TGP(dev_priv)) {
		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
		tc_hotplug_trigger = pch_iir & SDE_TC_MASK_TGP;
		tc_port_hotplug_long_detect = tgp_tc_port_hotplug_long_detect;
		pins = hpd_tgp;
M
Matt Roper 已提交
1850 1851 1852 1853
	} else if (HAS_PCH_JSP(dev_priv)) {
		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
		tc_hotplug_trigger = 0;
		pins = hpd_tgp;
1854
	} else if (HAS_PCH_MCC(dev_priv)) {
1855 1856
		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
		tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_ICP(PORT_TC1);
1857
		tc_port_hotplug_long_detect = icp_tc_port_hotplug_long_detect;
1858
		pins = hpd_icp;
1859
	} else {
1860 1861 1862
		drm_WARN(&dev_priv->drm, !HAS_PCH_ICP(dev_priv),
			 "Unrecognized PCH type 0x%x\n",
			 INTEL_PCH_TYPE(dev_priv));
M
Matt Roper 已提交
1863

1864 1865
		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
		tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP;
1866 1867
		tc_port_hotplug_long_detect = icp_tc_port_hotplug_long_detect;
		pins = hpd_icp;
1868 1869
	}

1870 1871 1872 1873 1874 1875 1876 1877
	if (ddi_hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
		I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);

		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
				   ddi_hotplug_trigger,
1878
				   dig_hotplug_reg, pins,
1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889
				   icp_ddi_port_hotplug_long_detect);
	}

	if (tc_hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
		I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);

		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
				   tc_hotplug_trigger,
1890
				   dig_hotplug_reg, pins,
1891
				   tc_port_hotplug_long_detect);
1892 1893 1894 1895 1896 1897 1898 1899 1900
	}

	if (pin_mask)
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);

	if (pch_iir & SDE_GMBUS_ICP)
		gmbus_irq_handler(dev_priv);
}

1901
static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913
{
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
		~SDE_PORTE_HOTPLUG_SPT;
	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
	u32 pin_mask = 0, long_mask = 0;

	if (hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);

1914 1915
		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
				   hotplug_trigger, dig_hotplug_reg, hpd_spt,
1916
				   spt_port_hotplug_long_detect);
1917 1918 1919 1920 1921 1922 1923 1924
	}

	if (hotplug2_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);

1925 1926
		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
				   hotplug2_trigger, dig_hotplug_reg, hpd_spt,
1927 1928 1929 1930
				   spt_port_hotplug2_long_detect);
	}

	if (pin_mask)
1931
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1932 1933

	if (pch_iir & SDE_GMBUS_CPT)
1934
		gmbus_irq_handler(dev_priv);
1935 1936
}

1937 1938
static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
1939 1940 1941 1942 1943 1944 1945
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);

1946
	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
1947 1948 1949
			   dig_hotplug_reg, hpd,
			   ilk_port_hotplug_long_detect);

1950
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1951 1952
}

1953 1954
static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
1955
{
1956
	enum pipe pipe;
1957 1958
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;

1959
	if (hotplug_trigger)
1960
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
1961 1962

	if (de_iir & DE_AUX_CHANNEL_A)
1963
		dp_aux_irq_handler(dev_priv);
1964 1965

	if (de_iir & DE_GSE)
1966
		intel_opregion_asle_intr(dev_priv);
1967 1968

	if (de_iir & DE_POISON)
1969
		drm_err(&dev_priv->drm, "Poison interrupt\n");
1970

1971
	for_each_pipe(dev_priv, pipe) {
1972 1973
		if (de_iir & DE_PIPE_VBLANK(pipe))
			drm_handle_vblank(&dev_priv->drm, pipe);
1974

1975
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
1976
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1977

1978
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
1979
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1980 1981 1982 1983 1984 1985
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

1986 1987
		if (HAS_PCH_CPT(dev_priv))
			cpt_irq_handler(dev_priv, pch_iir);
1988
		else
1989
			ibx_irq_handler(dev_priv, pch_iir);
1990 1991 1992 1993 1994

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

1995
	if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT)
1996
		gen5_rps_irq_handler(&dev_priv->gt.rps);
1997 1998
}

1999 2000
static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2001
{
2002
	enum pipe pipe;
2003 2004
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;

2005
	if (hotplug_trigger)
2006
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
2007 2008

	if (de_iir & DE_ERR_INT_IVB)
2009
		ivb_err_int_handler(dev_priv);
2010

2011 2012 2013 2014 2015 2016
	if (de_iir & DE_EDP_PSR_INT_HSW) {
		u32 psr_iir = I915_READ(EDP_PSR_IIR);

		intel_psr_irq_handler(dev_priv, psr_iir);
		I915_WRITE(EDP_PSR_IIR, psr_iir);
	}
2017

2018
	if (de_iir & DE_AUX_CHANNEL_A_IVB)
2019
		dp_aux_irq_handler(dev_priv);
2020 2021

	if (de_iir & DE_GSE_IVB)
2022
		intel_opregion_asle_intr(dev_priv);
2023

2024
	for_each_pipe(dev_priv, pipe) {
2025 2026
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
			drm_handle_vblank(&dev_priv->drm, pipe);
2027 2028 2029
	}

	/* check event from PCH */
2030
	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
2031 2032
		u32 pch_iir = I915_READ(SDEIIR);

2033
		cpt_irq_handler(dev_priv, pch_iir);
2034 2035 2036 2037 2038 2039

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2040 2041 2042 2043 2044 2045 2046 2047
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2048
static irqreturn_t ilk_irq_handler(int irq, void *arg)
2049
{
2050
	struct drm_i915_private *dev_priv = arg;
2051
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2052
	irqreturn_t ret = IRQ_NONE;
2053

2054 2055 2056
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2057
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2058
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2059

2060 2061 2062 2063
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);

2064 2065 2066 2067 2068
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2069
	if (!HAS_PCH_NOP(dev_priv)) {
2070 2071 2072
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
	}
2073

2074 2075
	/* Find, clear, then process each source of interrupt */

2076
	gt_iir = I915_READ(GTIIR);
2077
	if (gt_iir) {
2078 2079
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2080
		if (INTEL_GEN(dev_priv) >= 6)
2081
			gen6_gt_irq_handler(&dev_priv->gt, gt_iir);
2082
		else
2083
			gen5_gt_irq_handler(&dev_priv->gt, gt_iir);
2084 2085
	}

2086 2087
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2088 2089
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2090 2091
		if (INTEL_GEN(dev_priv) >= 7)
			ivb_display_irq_handler(dev_priv, de_iir);
2092
		else
2093
			ilk_display_irq_handler(dev_priv, de_iir);
2094 2095
	}

2096
	if (INTEL_GEN(dev_priv) >= 6) {
2097 2098 2099 2100
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2101
			gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir);
2102
		}
2103
	}
2104 2105

	I915_WRITE(DEIER, de_ier);
2106
	if (!HAS_PCH_NOP(dev_priv))
2107
		I915_WRITE(SDEIER, sde_ier);
2108

2109
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2110
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2111

2112 2113 2114
	return ret;
}

2115 2116
static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2117
				const u32 hpd[HPD_NUM_PINS])
2118
{
2119
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2120

2121 2122
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2123

2124
	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
2125
			   dig_hotplug_reg, hpd,
2126
			   bxt_port_hotplug_long_detect);
2127

2128
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2129 2130
}

2131 2132 2133
static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
{
	u32 pin_mask = 0, long_mask = 0;
2134 2135
	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
2136 2137 2138 2139 2140 2141 2142 2143 2144 2145
	long_pulse_detect_func long_pulse_detect;
	const u32 *hpd;

	if (INTEL_GEN(dev_priv) >= 12) {
		long_pulse_detect = gen12_port_hotplug_long_detect;
		hpd = hpd_gen12;
	} else {
		long_pulse_detect = gen11_port_hotplug_long_detect;
		hpd = hpd_gen11;
	}
2146 2147

	if (trigger_tc) {
2148 2149
		u32 dig_hotplug_reg;

2150 2151 2152 2153
		dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL);
		I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);

		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc,
2154
				   dig_hotplug_reg, hpd, long_pulse_detect);
2155 2156 2157 2158 2159 2160 2161 2162 2163
	}

	if (trigger_tbt) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL);
		I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);

		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt,
2164
				   dig_hotplug_reg, hpd, long_pulse_detect);
2165 2166 2167
	}

	if (pin_mask)
2168
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2169
	else
2170 2171
		drm_err(&dev_priv->drm,
			"Unexpected DE HPD interrupt 0x%08x\n", iir);
2172 2173
}

2174 2175
static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv)
{
2176
	u32 mask;
2177

2178 2179 2180
	if (INTEL_GEN(dev_priv) >= 12)
		return TGL_DE_PORT_AUX_DDIA |
			TGL_DE_PORT_AUX_DDIB |
2181 2182 2183 2184 2185 2186 2187 2188
			TGL_DE_PORT_AUX_DDIC |
			TGL_DE_PORT_AUX_USBC1 |
			TGL_DE_PORT_AUX_USBC2 |
			TGL_DE_PORT_AUX_USBC3 |
			TGL_DE_PORT_AUX_USBC4 |
			TGL_DE_PORT_AUX_USBC5 |
			TGL_DE_PORT_AUX_USBC6;

2189 2190

	mask = GEN8_AUX_CHANNEL_A;
2191 2192 2193 2194 2195
	if (INTEL_GEN(dev_priv) >= 9)
		mask |= GEN9_AUX_CHANNEL_B |
			GEN9_AUX_CHANNEL_C |
			GEN9_AUX_CHANNEL_D;

2196
	if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11))
2197 2198
		mask |= CNL_AUX_CHANNEL_F;

2199 2200
	if (IS_GEN(dev_priv, 11))
		mask |= ICL_AUX_CHANNEL_E;
2201 2202 2203 2204

	return mask;
}

2205 2206
static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv)
{
2207 2208 2209
	if (INTEL_GEN(dev_priv) >= 11)
		return GEN11_DE_PIPE_IRQ_FAULT_ERRORS;
	else if (INTEL_GEN(dev_priv) >= 9)
2210 2211 2212 2213 2214
		return GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
	else
		return GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
}

2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225
static void
gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
{
	bool found = false;

	if (iir & GEN8_DE_MISC_GSE) {
		intel_opregion_asle_intr(dev_priv);
		found = true;
	}

	if (iir & GEN8_DE_EDP_PSR) {
2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238
		u32 psr_iir;
		i915_reg_t iir_reg;

		if (INTEL_GEN(dev_priv) >= 12)
			iir_reg = TRANS_PSR_IIR(dev_priv->psr.transcoder);
		else
			iir_reg = EDP_PSR_IIR;

		psr_iir = I915_READ(iir_reg);
		I915_WRITE(iir_reg, psr_iir);

		if (psr_iir)
			found = true;
2239 2240 2241 2242 2243

		intel_psr_irq_handler(dev_priv, psr_iir);
	}

	if (!found)
2244
		drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n");
2245 2246
}

2247 2248
static irqreturn_t
gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2249 2250
{
	irqreturn_t ret = IRQ_NONE;
2251
	u32 iir;
2252
	enum pipe pipe;
J
Jesse Barnes 已提交
2253

2254
	if (master_ctl & GEN8_DE_MISC_IRQ) {
2255 2256 2257
		iir = I915_READ(GEN8_DE_MISC_IIR);
		if (iir) {
			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2258
			ret = IRQ_HANDLED;
2259 2260
			gen8_de_misc_irq_handler(dev_priv, iir);
		} else {
2261 2262
			drm_err(&dev_priv->drm,
				"The master control interrupt lied (DE MISC)!\n");
2263
		}
2264 2265
	}

2266 2267 2268 2269 2270 2271 2272
	if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
		iir = I915_READ(GEN11_DE_HPD_IIR);
		if (iir) {
			I915_WRITE(GEN11_DE_HPD_IIR, iir);
			ret = IRQ_HANDLED;
			gen11_hpd_irq_handler(dev_priv, iir);
		} else {
2273 2274
			drm_err(&dev_priv->drm,
				"The master control interrupt lied, (DE HPD)!\n");
2275 2276 2277
		}
	}

2278
	if (master_ctl & GEN8_DE_PORT_IRQ) {
2279 2280 2281
		iir = I915_READ(GEN8_DE_PORT_IIR);
		if (iir) {
			u32 tmp_mask;
2282
			bool found = false;
2283

2284
			I915_WRITE(GEN8_DE_PORT_IIR, iir);
2285
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2286

2287
			if (iir & gen8_de_port_aux_mask(dev_priv)) {
2288
				dp_aux_irq_handler(dev_priv);
2289 2290 2291
				found = true;
			}

2292
			if (IS_GEN9_LP(dev_priv)) {
2293 2294
				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
				if (tmp_mask) {
2295 2296
					bxt_hpd_irq_handler(dev_priv, tmp_mask,
							    hpd_bxt);
2297 2298 2299 2300 2301
					found = true;
				}
			} else if (IS_BROADWELL(dev_priv)) {
				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
				if (tmp_mask) {
2302 2303
					ilk_hpd_irq_handler(dev_priv,
							    tmp_mask, hpd_bdw);
2304 2305
					found = true;
				}
2306 2307
			}

2308
			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
2309
				gmbus_irq_handler(dev_priv);
S
Shashank Sharma 已提交
2310 2311 2312
				found = true;
			}

2313
			if (!found)
2314 2315
				drm_err(&dev_priv->drm,
					"Unexpected DE Port interrupt\n");
2316
		}
2317
		else
2318 2319
			drm_err(&dev_priv->drm,
				"The master control interrupt lied (DE PORT)!\n");
2320 2321
	}

2322
	for_each_pipe(dev_priv, pipe) {
2323
		u32 fault_errors;
2324

2325 2326
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2327

2328 2329
		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (!iir) {
2330 2331
			drm_err(&dev_priv->drm,
				"The master control interrupt lied (DE PIPE)!\n");
2332 2333
			continue;
		}
2334

2335 2336
		ret = IRQ_HANDLED;
		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2337

2338 2339
		if (iir & GEN8_PIPE_VBLANK)
			drm_handle_vblank(&dev_priv->drm, pipe);
2340

2341
		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
2342
			hsw_pipe_crc_irq_handler(dev_priv, pipe);
2343

2344 2345
		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2346

2347
		fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv);
2348
		if (fault_errors)
2349 2350 2351 2352
			drm_err(&dev_priv->drm,
				"Fault errors on pipe %c: 0x%08x\n",
				pipe_name(pipe),
				fault_errors);
2353 2354
	}

2355
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2356
	    master_ctl & GEN8_DE_PCH_IRQ) {
2357 2358 2359 2360 2361
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
2362 2363 2364
		iir = I915_READ(SDEIIR);
		if (iir) {
			I915_WRITE(SDEIIR, iir);
2365
			ret = IRQ_HANDLED;
2366

2367 2368
			if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
				icp_irq_handler(dev_priv, iir);
2369
			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
2370
				spt_irq_handler(dev_priv, iir);
2371
			else
2372
				cpt_irq_handler(dev_priv, iir);
2373 2374 2375 2376 2377
		} else {
			/*
			 * Like on previous PCH there seems to be something
			 * fishy going on with forwarding PCH interrupts.
			 */
2378 2379
			drm_dbg(&dev_priv->drm,
				"The master control interrupt lied (SDE)!\n");
2380
		}
2381 2382
	}

2383 2384 2385
	return ret;
}

2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403
static inline u32 gen8_master_intr_disable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN8_MASTER_IRQ, 0);

	/*
	 * Now with master disabled, get a sample of level indications
	 * for this interrupt. Indications will be cleared on related acks.
	 * New indications can and will light up during processing,
	 * and will generate new interrupt after enabling master.
	 */
	return raw_reg_read(regs, GEN8_MASTER_IRQ);
}

static inline void gen8_master_intr_enable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
}

2404 2405
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
2406
	struct drm_i915_private *dev_priv = arg;
2407
	void __iomem * const regs = dev_priv->uncore.regs;
2408 2409 2410 2411 2412
	u32 master_ctl;

	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2413 2414 2415
	master_ctl = gen8_master_intr_disable(regs);
	if (!master_ctl) {
		gen8_master_intr_enable(regs);
2416
		return IRQ_NONE;
2417
	}
2418

2419 2420
	/* Find, queue (onto bottom-halves), then clear each source */
	gen8_gt_irq_handler(&dev_priv->gt, master_ctl);
2421 2422 2423

	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	if (master_ctl & ~GEN8_GT_IRQS) {
2424
		disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2425
		gen8_de_irq_handler(dev_priv, master_ctl);
2426
		enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2427
	}
2428

2429
	gen8_master_intr_enable(regs);
2430

2431
	return IRQ_HANDLED;
2432 2433
}

2434
static u32
2435
gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl)
2436
{
2437
	void __iomem * const regs = gt->uncore->regs;
2438
	u32 iir;
2439 2440

	if (!(master_ctl & GEN11_GU_MISC_IRQ))
2441 2442 2443 2444 2445
		return 0;

	iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
	if (likely(iir))
		raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
2446

2447
	return iir;
2448 2449 2450
}

static void
2451
gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir)
2452 2453
{
	if (iir & GEN11_GU_MISC_GSE)
2454
		intel_opregion_asle_intr(gt->i915);
2455 2456
}

2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474
static inline u32 gen11_master_intr_disable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);

	/*
	 * Now with master disabled, get a sample of level indications
	 * for this interrupt. Indications will be cleared on related acks.
	 * New indications can and will light up during processing,
	 * and will generate new interrupt after enabling master.
	 */
	return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
}

static inline void gen11_master_intr_enable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
}

2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493
static void
gen11_display_irq_handler(struct drm_i915_private *i915)
{
	void __iomem * const regs = i915->uncore.regs;
	const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);

	disable_rpm_wakeref_asserts(&i915->runtime_pm);
	/*
	 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
	 * for the display related bits.
	 */
	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0);
	gen8_de_irq_handler(i915, disp_ctl);
	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL,
		      GEN11_DISPLAY_IRQ_ENABLE);

	enable_rpm_wakeref_asserts(&i915->runtime_pm);
}

2494 2495 2496 2497
static __always_inline irqreturn_t
__gen11_irq_handler(struct drm_i915_private * const i915,
		    u32 (*intr_disable)(void __iomem * const regs),
		    void (*intr_enable)(void __iomem * const regs))
M
Mika Kuoppala 已提交
2498
{
2499
	void __iomem * const regs = i915->uncore.regs;
2500
	struct intel_gt *gt = &i915->gt;
M
Mika Kuoppala 已提交
2501
	u32 master_ctl;
2502
	u32 gu_misc_iir;
M
Mika Kuoppala 已提交
2503 2504 2505 2506

	if (!intel_irqs_enabled(i915))
		return IRQ_NONE;

2507
	master_ctl = intr_disable(regs);
2508
	if (!master_ctl) {
2509
		intr_enable(regs);
M
Mika Kuoppala 已提交
2510
		return IRQ_NONE;
2511
	}
M
Mika Kuoppala 已提交
2512

2513
	/* Find, queue (onto bottom-halves), then clear each source */
2514
	gen11_gt_irq_handler(gt, master_ctl);
M
Mika Kuoppala 已提交
2515 2516

	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2517 2518
	if (master_ctl & GEN11_DISPLAY_IRQ)
		gen11_display_irq_handler(i915);
M
Mika Kuoppala 已提交
2519

2520
	gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl);
2521

2522
	intr_enable(regs);
M
Mika Kuoppala 已提交
2523

2524
	gen11_gu_misc_irq_handler(gt, gu_misc_iir);
2525

M
Mika Kuoppala 已提交
2526 2527 2528
	return IRQ_HANDLED;
}

2529 2530 2531 2532 2533 2534 2535
static irqreturn_t gen11_irq_handler(int irq, void *arg)
{
	return __gen11_irq_handler(arg,
				   gen11_master_intr_disable,
				   gen11_master_intr_enable);
}

2536 2537 2538
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2539
int i8xx_enable_vblank(struct drm_crtc *crtc)
2540
{
2541 2542
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2543
	unsigned long irqflags;
2544

2545
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2546
	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2547
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2548

2549 2550 2551
	return 0;
}

2552
int i915gm_enable_vblank(struct drm_crtc *crtc)
2553
{
2554
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2555

2556 2557 2558 2559 2560 2561 2562 2563
	/*
	 * Vblank interrupts fail to wake the device up from C2+.
	 * Disabling render clock gating during C-states avoids
	 * the problem. There is a small power cost so we do this
	 * only when vblank interrupts are actually enabled.
	 */
	if (dev_priv->vblank_enabled++ == 0)
		I915_WRITE(SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2564

2565
	return i8xx_enable_vblank(crtc);
2566 2567
}

2568
int i965_enable_vblank(struct drm_crtc *crtc)
2569
{
2570 2571
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2572 2573 2574
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2575 2576
	i915_enable_pipestat(dev_priv, pipe,
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
2577 2578 2579 2580 2581
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2582
int ilk_enable_vblank(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
2583
{
2584 2585
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
J
Jesse Barnes 已提交
2586
	unsigned long irqflags;
2587
	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
2588
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
2589 2590

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2591
	ilk_enable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
2592 2593
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

2594 2595 2596 2597
	/* Even though there is no DMC, frame counter can get stuck when
	 * PSR is active as no frames are generated.
	 */
	if (HAS_PSR(dev_priv))
2598
		drm_crtc_vblank_restore(crtc);
2599

J
Jesse Barnes 已提交
2600 2601 2602
	return 0;
}

2603
int bdw_enable_vblank(struct drm_crtc *crtc)
2604
{
2605 2606
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2607 2608 2609
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2610
	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2611
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2612

2613 2614 2615 2616
	/* Even if there is no DMC, frame counter can get stuck when
	 * PSR is active as no frames are generated, so check only for PSR.
	 */
	if (HAS_PSR(dev_priv))
2617
		drm_crtc_vblank_restore(crtc);
2618

2619 2620 2621
	return 0;
}

2622 2623 2624
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2625
void i8xx_disable_vblank(struct drm_crtc *crtc)
2626
{
2627 2628
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2629
	unsigned long irqflags;
2630

2631
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2632
	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2633 2634 2635
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2636
void i915gm_disable_vblank(struct drm_crtc *crtc)
2637
{
2638
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2639

2640
	i8xx_disable_vblank(crtc);
2641

2642 2643
	if (--dev_priv->vblank_enabled == 0)
		I915_WRITE(SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2644 2645
}

2646
void i965_disable_vblank(struct drm_crtc *crtc)
2647
{
2648 2649
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2650 2651 2652
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2653 2654
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2655 2656 2657
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2658
void ilk_disable_vblank(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
2659
{
2660 2661
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
J
Jesse Barnes 已提交
2662
	unsigned long irqflags;
2663
	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
2664
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
2665 2666

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2667
	ilk_disable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
2668 2669 2670
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2671
void bdw_disable_vblank(struct drm_crtc *crtc)
2672
{
2673 2674
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2675 2676 2677
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2678
	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2679 2680 2681
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2682
static void ibx_irq_reset(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
2683
{
2684 2685
	struct intel_uncore *uncore = &dev_priv->uncore;

2686
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
2687 2688
		return;

2689
	GEN3_IRQ_RESET(uncore, SDE);
2690

2691
	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
2692
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
2693
}
2694

P
Paulo Zanoni 已提交
2695 2696 2697 2698 2699 2700 2701 2702
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
2703
static void ibx_irq_pre_postinstall(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
2704
{
2705
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
2706 2707
		return;

2708
	drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
2709 2710 2711 2712
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

2713 2714
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
2715 2716
	struct intel_uncore *uncore = &dev_priv->uncore;

2717
	if (IS_CHERRYVIEW(dev_priv))
2718
		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
2719
	else
2720
		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK);
2721

2722
	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
2723
	intel_uncore_write(uncore, PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2724

2725
	i9xx_pipestat_irq_reset(dev_priv);
2726

2727
	GEN3_IRQ_RESET(uncore, VLV_);
2728
	dev_priv->irq_mask = ~0u;
2729 2730
}

2731 2732
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
{
2733 2734
	struct intel_uncore *uncore = &dev_priv->uncore;

2735
	u32 pipestat_mask;
2736
	u32 enable_mask;
2737 2738
	enum pipe pipe;

2739
	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
2740 2741 2742 2743 2744

	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);

2745 2746
	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2747 2748 2749 2750
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_LPE_PIPE_A_INTERRUPT |
		I915_LPE_PIPE_B_INTERRUPT;

2751
	if (IS_CHERRYVIEW(dev_priv))
2752 2753
		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
			I915_LPE_PIPE_C_INTERRUPT;
2754

2755
	drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u);
2756

2757 2758
	dev_priv->irq_mask = ~enable_mask;

2759
	GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask);
2760 2761 2762 2763
}

/* drm_dma.h hooks
*/
2764
static void ilk_irq_reset(struct drm_i915_private *dev_priv)
2765
{
2766
	struct intel_uncore *uncore = &dev_priv->uncore;
2767

2768
	GEN3_IRQ_RESET(uncore, DE);
2769
	if (IS_GEN(dev_priv, 7))
2770
		intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff);
2771

2772
	if (IS_HASWELL(dev_priv)) {
2773 2774
		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
2775 2776
	}

2777
	gen5_gt_irq_reset(&dev_priv->gt);
2778

2779
	ibx_irq_reset(dev_priv);
2780 2781
}

2782
static void valleyview_irq_reset(struct drm_i915_private *dev_priv)
J
Jesse Barnes 已提交
2783
{
2784 2785 2786
	I915_WRITE(VLV_MASTER_IER, 0);
	POSTING_READ(VLV_MASTER_IER);

2787
	gen5_gt_irq_reset(&dev_priv->gt);
J
Jesse Barnes 已提交
2788

2789
	spin_lock_irq(&dev_priv->irq_lock);
2790 2791
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
2792
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
2793 2794
}

2795
static void gen8_irq_reset(struct drm_i915_private *dev_priv)
2796
{
2797
	struct intel_uncore *uncore = &dev_priv->uncore;
2798
	enum pipe pipe;
2799

2800
	gen8_master_intr_disable(dev_priv->uncore.regs);
2801

2802
	gen8_gt_irq_reset(&dev_priv->gt);
2803

2804 2805
	intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
	intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
2806

2807
	for_each_pipe(dev_priv, pipe)
2808 2809
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
2810
			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
2811

2812 2813 2814
	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
2815

2816
	if (HAS_PCH_SPLIT(dev_priv))
2817
		ibx_irq_reset(dev_priv);
2818
}
2819

2820
static void gen11_display_irq_reset(struct drm_i915_private *dev_priv)
M
Mika Kuoppala 已提交
2821
{
2822
	struct intel_uncore *uncore = &dev_priv->uncore;
2823
	enum pipe pipe;
M
Mika Kuoppala 已提交
2824

2825
	intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0);
M
Mika Kuoppala 已提交
2826

2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843
	if (INTEL_GEN(dev_priv) >= 12) {
		enum transcoder trans;

		for (trans = TRANSCODER_A; trans <= TRANSCODER_D; trans++) {
			enum intel_display_power_domain domain;

			domain = POWER_DOMAIN_TRANSCODER(trans);
			if (!intel_display_power_is_enabled(dev_priv, domain))
				continue;

			intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff);
			intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff);
		}
	} else {
		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
	}
2844

M
Mika Kuoppala 已提交
2845 2846 2847
	for_each_pipe(dev_priv, pipe)
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
2848
			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
M
Mika Kuoppala 已提交
2849

2850 2851 2852
	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
	GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_);
2853

2854
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
2855
		GEN3_IRQ_RESET(uncore, SDE);
M
Mika Kuoppala 已提交
2856 2857
}

2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870
static void gen11_irq_reset(struct drm_i915_private *dev_priv)
{
	struct intel_uncore *uncore = &dev_priv->uncore;

	gen11_master_intr_disable(dev_priv->uncore.regs);

	gen11_gt_irq_reset(&dev_priv->gt);
	gen11_display_irq_reset(dev_priv);

	GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
}

2871
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
2872
				     u8 pipe_mask)
2873
{
2874 2875
	struct intel_uncore *uncore = &dev_priv->uncore;

2876
	u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
2877
	enum pipe pipe;
2878

2879
	spin_lock_irq(&dev_priv->irq_lock);
2880 2881 2882 2883 2884 2885

	if (!intel_irqs_enabled(dev_priv)) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}

2886
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
2887
		GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
2888 2889
				  dev_priv->de_irq_mask[pipe],
				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
2890

2891
	spin_unlock_irq(&dev_priv->irq_lock);
2892 2893
}

2894
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
2895
				     u8 pipe_mask)
2896
{
2897
	struct intel_uncore *uncore = &dev_priv->uncore;
2898 2899
	enum pipe pipe;

2900
	spin_lock_irq(&dev_priv->irq_lock);
2901 2902 2903 2904 2905 2906

	if (!intel_irqs_enabled(dev_priv)) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}

2907
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
2908
		GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
2909

2910 2911 2912
	spin_unlock_irq(&dev_priv->irq_lock);

	/* make sure we're done processing display irqs */
2913
	intel_synchronize_irq(dev_priv);
2914 2915
}

2916
static void cherryview_irq_reset(struct drm_i915_private *dev_priv)
2917
{
2918
	struct intel_uncore *uncore = &dev_priv->uncore;
2919 2920 2921 2922

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

2923
	gen8_gt_irq_reset(&dev_priv->gt);
2924

2925
	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
2926

2927
	spin_lock_irq(&dev_priv->irq_lock);
2928 2929
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
2930
	spin_unlock_irq(&dev_priv->irq_lock);
2931 2932
}

2933
static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
2934 2935 2936 2937 2938
				  const u32 hpd[HPD_NUM_PINS])
{
	struct intel_encoder *encoder;
	u32 enabled_irqs = 0;

2939
	for_each_intel_encoder(&dev_priv->drm, encoder)
2940 2941 2942 2943 2944 2945
		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
			enabled_irqs |= hpd[encoder->hpd_pin];

	return enabled_irqs;
}

2946
static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
2947
{
2948
	u32 hotplug;
2949 2950 2951

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
2952 2953
	 * duration to 2ms (which is the minimum in the Display Port spec).
	 * The pulse duration bits are reserved on LPT+.
2954
	 */
2955
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
2956 2957 2958
	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
		     PORTC_PULSE_DURATION_MASK |
		     PORTD_PULSE_DURATION_MASK);
2959
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2960 2961
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2962 2963 2964 2965
	/*
	 * When CPU and PCH are on the same package, port A
	 * HPD must be enabled in both north and south.
	 */
2966
	if (HAS_PCH_LPT_LP(dev_priv))
2967
		hotplug |= PORTA_HOTPLUG_ENABLE;
2968
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2969
}
X
Xiong Zhang 已提交
2970

2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987
static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

	if (HAS_PCH_IBX(dev_priv)) {
		hotplug_irqs = SDE_HOTPLUG_MASK;
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
	} else {
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
	}

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	ibx_hpd_detection_setup(dev_priv);
}

2988 2989 2990
static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv,
				    u32 ddi_hotplug_enable_mask,
				    u32 tc_hotplug_enable_mask)
2991 2992 2993 2994
{
	u32 hotplug;

	hotplug = I915_READ(SHOTPLUG_CTL_DDI);
2995
	hotplug |= ddi_hotplug_enable_mask;
2996 2997
	I915_WRITE(SHOTPLUG_CTL_DDI, hotplug);

2998 2999 3000 3001 3002
	if (tc_hotplug_enable_mask) {
		hotplug = I915_READ(SHOTPLUG_CTL_TC);
		hotplug |= tc_hotplug_enable_mask;
		I915_WRITE(SHOTPLUG_CTL_TC, hotplug);
	}
3003 3004
}

3005 3006 3007 3008
static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv,
			      u32 sde_ddi_mask, u32 sde_tc_mask,
			      u32 ddi_enable_mask, u32 tc_enable_mask,
			      const u32 *pins)
3009 3010 3011
{
	u32 hotplug_irqs, enabled_irqs;

3012 3013
	hotplug_irqs = sde_ddi_mask | sde_tc_mask;
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, pins);
3014

3015 3016
	I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);

3017 3018
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

3019
	icp_hpd_detection_setup(dev_priv, ddi_enable_mask, tc_enable_mask);
3020 3021
}

3022 3023 3024 3025
/*
 * EHL doesn't need most of gen11_hpd_irq_setup, it's handling only the
 * equivalent of SDE.
 */
3026 3027
static void mcc_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
3028
	icp_hpd_irq_setup(dev_priv,
3029 3030
			  SDE_DDI_MASK_ICP, SDE_TC_HOTPLUG_ICP(PORT_TC1),
			  ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE(PORT_TC1),
3031
			  hpd_icp);
3032 3033
}

M
Matt Roper 已提交
3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046
/*
 * JSP behaves exactly the same as MCC above except that port C is mapped to
 * the DDI-C pins instead of the TC1 pins.  This means we should follow TGP's
 * masks & tables rather than ICP's masks & tables.
 */
static void jsp_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	icp_hpd_irq_setup(dev_priv,
			  SDE_DDI_MASK_TGP, 0,
			  TGP_DDI_HPD_ENABLE_MASK, 0,
			  hpd_tgp);
}

3047 3048 3049 3050 3051 3052 3053 3054 3055 3056
static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug;

	hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL);
	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
	I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug);
3057 3058 3059 3060 3061 3062 3063

	hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL);
	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
	I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug);
3064 3065 3066 3067 3068
}

static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;
3069
	const u32 *hpd;
3070 3071
	u32 val;

3072 3073
	hpd = INTEL_GEN(dev_priv) >= 12 ? hpd_gen12 : hpd_gen11;
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd);
3074
	hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK;
3075 3076 3077 3078 3079 3080 3081

	val = I915_READ(GEN11_DE_HPD_IMR);
	val &= ~hotplug_irqs;
	I915_WRITE(GEN11_DE_HPD_IMR, val);
	POSTING_READ(GEN11_DE_HPD_IMR);

	gen11_hpd_detection_setup(dev_priv);
3082

3083
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP)
3084 3085 3086
		icp_hpd_irq_setup(dev_priv, SDE_DDI_MASK_TGP, SDE_TC_MASK_TGP,
				  TGP_DDI_HPD_ENABLE_MASK,
				  TGP_TC_HPD_ENABLE_MASK, hpd_tgp);
3087
	else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3088 3089 3090
		icp_hpd_irq_setup(dev_priv, SDE_DDI_MASK_ICP, SDE_TC_MASK_ICP,
				  ICP_DDI_HPD_ENABLE_MASK,
				  ICP_TC_HPD_ENABLE_MASK, hpd_icp);
3091 3092
}

3093
static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3094
{
3095 3096 3097 3098 3099 3100 3101 3102 3103
	u32 val, hotplug;

	/* Display WA #1179 WaHardHangonHotPlug: cnp */
	if (HAS_PCH_CNP(dev_priv)) {
		val = I915_READ(SOUTH_CHICKEN1);
		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
		val |= CHASSIS_CLK_REQ_DURATION(0xf);
		I915_WRITE(SOUTH_CHICKEN1, val);
	}
3104 3105 3106

	/* Enable digital hotplug on the PCH */
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3107 3108 3109 3110
	hotplug |= PORTA_HOTPLUG_ENABLE |
		   PORTB_HOTPLUG_ENABLE |
		   PORTC_HOTPLUG_ENABLE |
		   PORTD_HOTPLUG_ENABLE;
3111 3112 3113 3114 3115
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);

	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
	hotplug |= PORTE_HOTPLUG_ENABLE;
	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3116 3117
}

3118 3119 3120 3121
static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

3122 3123 3124
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP)
		I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);

3125 3126 3127 3128 3129 3130 3131 3132
	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	spt_hpd_detection_setup(dev_priv);
}

3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148
static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug;

	/*
	 * Enable digital hotplug on the CPU, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 * The pulse duration bits are reserved on HSW+.
	 */
	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
		   DIGITAL_PORTA_PULSE_DURATION_2ms;
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
}

3149
static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3150
{
3151
	u32 hotplug_irqs, enabled_irqs;
3152

3153
	if (INTEL_GEN(dev_priv) >= 8) {
3154
		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3155
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
3156 3157

		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3158
	} else if (INTEL_GEN(dev_priv) >= 7) {
3159
		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3160
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
3161 3162

		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3163 3164
	} else {
		hotplug_irqs = DE_DP_A_HOTPLUG;
3165
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3166

3167 3168
		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
	}
3169

3170
	ilk_hpd_detection_setup(dev_priv);
3171

3172
	ibx_hpd_irq_setup(dev_priv);
3173 3174
}

3175 3176
static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
				      u32 enabled_irqs)
3177
{
3178
	u32 hotplug;
3179

3180
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3181 3182 3183
	hotplug |= PORTA_HOTPLUG_ENABLE |
		   PORTB_HOTPLUG_ENABLE |
		   PORTC_HOTPLUG_ENABLE;
3184

3185 3186 3187
	drm_dbg_kms(&dev_priv->drm,
		    "Invert bit setting: hp_ctl:%x hp_port:%x\n",
		    hotplug, enabled_irqs);
3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203
	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;

	/*
	 * For BXT invert bit has to be set based on AOB design
	 * for HPD detection logic, update it based on VBT fields.
	 */
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
		hotplug |= BXT_DDIA_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
		hotplug |= BXT_DDIB_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
		hotplug |= BXT_DDIC_HPD_INVERT;

3204
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3205 3206
}

3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223
static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
{
	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
}

static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;

	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);

	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
}

3224
static void ibx_irq_postinstall(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
3225
{
3226
	u32 mask;
3227

3228
	if (HAS_PCH_NOP(dev_priv))
D
Daniel Vetter 已提交
3229 3230
		return;

3231
	if (HAS_PCH_IBX(dev_priv))
3232
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3233
	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3234
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3235 3236
	else
		mask = SDE_GMBUS_CPT;
3237

3238
	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
P
Paulo Zanoni 已提交
3239
	I915_WRITE(SDEIMR, ~mask);
3240 3241 3242

	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
	    HAS_PCH_LPT(dev_priv))
3243
		ibx_hpd_detection_setup(dev_priv);
3244 3245
	else
		spt_hpd_detection_setup(dev_priv);
P
Paulo Zanoni 已提交
3246 3247
}

3248
static void ilk_irq_postinstall(struct drm_i915_private *dev_priv)
3249
{
3250
	struct intel_uncore *uncore = &dev_priv->uncore;
3251 3252
	u32 display_mask, extra_mask;

3253
	if (INTEL_GEN(dev_priv) >= 7) {
3254
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3255
				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
3256
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3257 3258
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
			      DE_DP_A_HOTPLUG_IVB);
3259 3260
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3261 3262
				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
				DE_PIPEA_CRC_DONE | DE_POISON);
3263 3264 3265
		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
			      DE_DP_A_HOTPLUG);
3266
	}
3267

3268
	if (IS_HASWELL(dev_priv)) {
3269
		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
3270 3271 3272
		display_mask |= DE_EDP_PSR_INT_HSW;
	}

3273
	dev_priv->irq_mask = ~display_mask;
3274

3275
	ibx_irq_pre_postinstall(dev_priv);
P
Paulo Zanoni 已提交
3276

3277 3278
	GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask,
		      display_mask | extra_mask);
3279

3280
	gen5_gt_irq_postinstall(&dev_priv->gt);
3281

3282 3283
	ilk_hpd_detection_setup(dev_priv);

3284
	ibx_irq_postinstall(dev_priv);
3285

3286
	if (IS_IRONLAKE_M(dev_priv)) {
3287 3288 3289
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3290 3291
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3292
		spin_lock_irq(&dev_priv->irq_lock);
3293
		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3294
		spin_unlock_irq(&dev_priv->irq_lock);
3295
	}
3296 3297
}

3298 3299
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
3300
	lockdep_assert_held(&dev_priv->irq_lock);
3301 3302 3303 3304 3305 3306

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3307 3308
	if (intel_irqs_enabled(dev_priv)) {
		vlv_display_irq_reset(dev_priv);
3309
		vlv_display_irq_postinstall(dev_priv);
3310
	}
3311 3312 3313 3314
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
3315
	lockdep_assert_held(&dev_priv->irq_lock);
3316 3317 3318 3319 3320 3321

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3322
	if (intel_irqs_enabled(dev_priv))
3323
		vlv_display_irq_reset(dev_priv);
3324 3325
}

3326

3327
static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv)
3328
{
3329
	gen5_gt_irq_postinstall(&dev_priv->gt);
J
Jesse Barnes 已提交
3330

3331
	spin_lock_irq(&dev_priv->irq_lock);
3332 3333
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3334 3335
	spin_unlock_irq(&dev_priv->irq_lock);

J
Jesse Barnes 已提交
3336
	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3337
	POSTING_READ(VLV_MASTER_IER);
3338 3339
}

3340 3341
static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3342 3343
	struct intel_uncore *uncore = &dev_priv->uncore;

3344 3345
	u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	u32 de_pipe_enables;
3346 3347
	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
	u32 de_port_enables;
3348
	u32 de_misc_masked = GEN8_DE_EDP_PSR;
3349
	enum pipe pipe;
3350

3351 3352 3353
	if (INTEL_GEN(dev_priv) <= 10)
		de_misc_masked |= GEN8_DE_MISC_GSE;

3354
	if (INTEL_GEN(dev_priv) >= 9) {
3355
		de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
3356 3357
		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
				  GEN9_AUX_CHANNEL_D;
3358
		if (IS_GEN9_LP(dev_priv))
3359 3360
			de_port_masked |= BXT_DE_PORT_GMBUS;
	} else {
3361
		de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3362
	}
3363

3364 3365 3366
	if (INTEL_GEN(dev_priv) >= 11)
		de_port_masked |= ICL_AUX_CHANNEL_E;

3367
	if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11)
R
Rodrigo Vivi 已提交
3368 3369
		de_port_masked |= CNL_AUX_CHANNEL_F;

3370 3371 3372
	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3373
	de_port_enables = de_port_masked;
3374
	if (IS_GEN9_LP(dev_priv))
3375 3376
		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
	else if (IS_BROADWELL(dev_priv))
3377 3378
		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;

3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393
	if (INTEL_GEN(dev_priv) >= 12) {
		enum transcoder trans;

		for (trans = TRANSCODER_A; trans <= TRANSCODER_D; trans++) {
			enum intel_display_power_domain domain;

			domain = POWER_DOMAIN_TRANSCODER(trans);
			if (!intel_display_power_is_enabled(dev_priv, domain))
				continue;

			gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans));
		}
	} else {
		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
	}
3394

M
Mika Kahola 已提交
3395 3396
	for_each_pipe(dev_priv, pipe) {
		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
3397

3398
		if (intel_display_power_is_enabled(dev_priv,
3399
				POWER_DOMAIN_PIPE(pipe)))
3400
			GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
3401 3402
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
M
Mika Kahola 已提交
3403
	}
3404

3405 3406
	GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
	GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
3407

3408 3409
	if (INTEL_GEN(dev_priv) >= 11) {
		u32 de_hpd_masked = 0;
3410 3411
		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
				     GEN11_DE_TBT_HOTPLUG_MASK;
3412

3413 3414
		GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked,
			      de_hpd_enables);
3415 3416
		gen11_hpd_detection_setup(dev_priv);
	} else if (IS_GEN9_LP(dev_priv)) {
3417
		bxt_hpd_detection_setup(dev_priv);
3418
	} else if (IS_BROADWELL(dev_priv)) {
3419
		ilk_hpd_detection_setup(dev_priv);
3420
	}
3421 3422
}

3423
static void gen8_irq_postinstall(struct drm_i915_private *dev_priv)
3424
{
3425
	if (HAS_PCH_SPLIT(dev_priv))
3426
		ibx_irq_pre_postinstall(dev_priv);
P
Paulo Zanoni 已提交
3427

3428
	gen8_gt_irq_postinstall(&dev_priv->gt);
3429 3430
	gen8_de_irq_postinstall(dev_priv);

3431
	if (HAS_PCH_SPLIT(dev_priv))
3432
		ibx_irq_postinstall(dev_priv);
3433

3434
	gen8_master_intr_enable(dev_priv->uncore.regs);
3435 3436
}

3437
static void icp_irq_postinstall(struct drm_i915_private *dev_priv)
3438 3439 3440
{
	u32 mask = SDE_GMBUS_ICP;

3441
	drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0);
3442 3443 3444
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);

3445
	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
3446 3447
	I915_WRITE(SDEIMR, ~mask);

3448 3449 3450
	if (HAS_PCH_TGP(dev_priv))
		icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK,
					TGP_TC_HPD_ENABLE_MASK);
3451
	else if (HAS_PCH_JSP(dev_priv))
3452
		icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK, 0);
3453 3454 3455
	else if (HAS_PCH_MCC(dev_priv))
		icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK,
					ICP_TC_HPD_ENABLE(PORT_TC1));
3456 3457 3458
	else
		icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK,
					ICP_TC_HPD_ENABLE_MASK);
3459 3460
}

3461
static void gen11_irq_postinstall(struct drm_i915_private *dev_priv)
M
Mika Kuoppala 已提交
3462
{
3463
	struct intel_uncore *uncore = &dev_priv->uncore;
3464
	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
M
Mika Kuoppala 已提交
3465

3466
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3467
		icp_irq_postinstall(dev_priv);
3468

3469
	gen11_gt_irq_postinstall(&dev_priv->gt);
M
Mika Kuoppala 已提交
3470 3471
	gen8_de_irq_postinstall(dev_priv);

3472
	GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
3473

M
Mika Kuoppala 已提交
3474 3475
	I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);

3476
	gen11_master_intr_enable(uncore->regs);
3477
	POSTING_READ(GEN11_GFX_MSTR_IRQ);
M
Mika Kuoppala 已提交
3478 3479
}

3480
static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv)
3481
{
3482
	gen8_gt_irq_postinstall(&dev_priv->gt);
3483

3484
	spin_lock_irq(&dev_priv->irq_lock);
3485 3486
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3487 3488
	spin_unlock_irq(&dev_priv->irq_lock);

3489
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3490 3491 3492
	POSTING_READ(GEN8_MASTER_IRQ);
}

3493
static void i8xx_irq_reset(struct drm_i915_private *dev_priv)
L
Linus Torvalds 已提交
3494
{
3495
	struct intel_uncore *uncore = &dev_priv->uncore;
3496

3497 3498
	i9xx_pipestat_irq_reset(dev_priv);

3499
	GEN2_IRQ_RESET(uncore);
C
Chris Wilson 已提交
3500 3501
}

3502
static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv)
C
Chris Wilson 已提交
3503
{
3504
	struct intel_uncore *uncore = &dev_priv->uncore;
3505
	u16 enable_mask;
C
Chris Wilson 已提交
3506

3507 3508 3509 3510
	intel_uncore_write16(uncore,
			     EMR,
			     ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH));
C
Chris Wilson 已提交
3511 3512 3513 3514

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3515 3516
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_MASTER_ERROR_INTERRUPT);
C
Chris Wilson 已提交
3517

3518 3519 3520
	enable_mask =
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3521
		I915_MASTER_ERROR_INTERRUPT |
3522 3523
		I915_USER_INTERRUPT;

3524
	GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask);
C
Chris Wilson 已提交
3525

3526 3527
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3528
	spin_lock_irq(&dev_priv->irq_lock);
3529 3530
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3531
	spin_unlock_irq(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3532 3533
}

3534
static void i8xx_error_irq_ack(struct drm_i915_private *i915,
3535 3536
			       u16 *eir, u16 *eir_stuck)
{
3537
	struct intel_uncore *uncore = &i915->uncore;
3538 3539
	u16 emr;

3540
	*eir = intel_uncore_read16(uncore, EIR);
3541 3542

	if (*eir)
3543
		intel_uncore_write16(uncore, EIR, *eir);
3544

3545
	*eir_stuck = intel_uncore_read16(uncore, EIR);
3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558
	if (*eir_stuck == 0)
		return;

	/*
	 * Toggle all EMR bits to make sure we get an edge
	 * in the ISR master error bit if we don't clear
	 * all the EIR bits. Otherwise the edge triggered
	 * IIR on i965/g4x wouldn't notice that an interrupt
	 * is still pending. Also some EIR bits can't be
	 * cleared except by handling the underlying error
	 * (or by a GPU reset) so we mask any bit that
	 * remains set.
	 */
3559 3560 3561
	emr = intel_uncore_read16(uncore, EMR);
	intel_uncore_write16(uncore, EMR, 0xffff);
	intel_uncore_write16(uncore, EMR, emr | *eir_stuck);
3562 3563 3564 3565 3566 3567 3568 3569
}

static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
				   u16 eir, u16 eir_stuck)
{
	DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);

	if (eir_stuck)
3570 3571
		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n",
			eir_stuck);
3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607
}

static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
			       u32 *eir, u32 *eir_stuck)
{
	u32 emr;

	*eir = I915_READ(EIR);

	I915_WRITE(EIR, *eir);

	*eir_stuck = I915_READ(EIR);
	if (*eir_stuck == 0)
		return;

	/*
	 * Toggle all EMR bits to make sure we get an edge
	 * in the ISR master error bit if we don't clear
	 * all the EIR bits. Otherwise the edge triggered
	 * IIR on i965/g4x wouldn't notice that an interrupt
	 * is still pending. Also some EIR bits can't be
	 * cleared except by handling the underlying error
	 * (or by a GPU reset) so we mask any bit that
	 * remains set.
	 */
	emr = I915_READ(EMR);
	I915_WRITE(EMR, 0xffffffff);
	I915_WRITE(EMR, emr | *eir_stuck);
}

static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
				   u32 eir, u32 eir_stuck)
{
	DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);

	if (eir_stuck)
3608 3609
		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n",
			eir_stuck);
3610 3611
}

3612
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3613
{
3614
	struct drm_i915_private *dev_priv = arg;
3615
	irqreturn_t ret = IRQ_NONE;
C
Chris Wilson 已提交
3616

3617 3618 3619
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3620
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
3621
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3622

3623
	do {
3624
		u32 pipe_stats[I915_MAX_PIPES] = {};
3625
		u16 eir = 0, eir_stuck = 0;
3626
		u16 iir;
3627

3628
		iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR);
3629 3630 3631 3632
		if (iir == 0)
			break;

		ret = IRQ_HANDLED;
C
Chris Wilson 已提交
3633

3634 3635 3636
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
C
Chris Wilson 已提交
3637

3638 3639 3640
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);

3641
		intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir);
C
Chris Wilson 已提交
3642 3643

		if (iir & I915_USER_INTERRUPT)
3644
			intel_engine_signal_breadcrumbs(dev_priv->engine[RCS0]);
C
Chris Wilson 已提交
3645

3646 3647
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
C
Chris Wilson 已提交
3648

3649 3650
		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
	} while (0);
3651

3652
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
C
Chris Wilson 已提交
3653

3654
	return ret;
C
Chris Wilson 已提交
3655 3656
}

3657
static void i915_irq_reset(struct drm_i915_private *dev_priv)
3658
{
3659
	struct intel_uncore *uncore = &dev_priv->uncore;
3660

3661
	if (I915_HAS_HOTPLUG(dev_priv)) {
3662
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3663 3664 3665
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3666 3667
	i9xx_pipestat_irq_reset(dev_priv);

3668
	GEN3_IRQ_RESET(uncore, GEN2_);
3669 3670
}

3671
static void i915_irq_postinstall(struct drm_i915_private *dev_priv)
3672
{
3673
	struct intel_uncore *uncore = &dev_priv->uncore;
3674
	u32 enable_mask;
3675

3676 3677
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
			  I915_ERROR_MEMORY_REFRESH));
3678 3679 3680 3681 3682

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3683 3684
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_MASTER_ERROR_INTERRUPT);
3685 3686 3687 3688 3689

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3690
		I915_MASTER_ERROR_INTERRUPT |
3691 3692
		I915_USER_INTERRUPT;

3693
	if (I915_HAS_HOTPLUG(dev_priv)) {
3694 3695 3696 3697 3698 3699
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

3700
	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
3701

3702 3703
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3704
	spin_lock_irq(&dev_priv->irq_lock);
3705 3706
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3707
	spin_unlock_irq(&dev_priv->irq_lock);
3708

3709
	i915_enable_asle_pipestat(dev_priv);
3710 3711
}

3712
static irqreturn_t i915_irq_handler(int irq, void *arg)
3713
{
3714
	struct drm_i915_private *dev_priv = arg;
3715
	irqreturn_t ret = IRQ_NONE;
3716

3717 3718 3719
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3720
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
3721
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3722

3723
	do {
3724
		u32 pipe_stats[I915_MAX_PIPES] = {};
3725
		u32 eir = 0, eir_stuck = 0;
3726 3727
		u32 hotplug_status = 0;
		u32 iir;
3728

3729
		iir = I915_READ(GEN2_IIR);
3730 3731 3732 3733 3734 3735 3736 3737
		if (iir == 0)
			break;

		ret = IRQ_HANDLED;

		if (I915_HAS_HOTPLUG(dev_priv) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3738

3739 3740 3741
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3742

3743 3744 3745
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);

3746
		I915_WRITE(GEN2_IIR, iir);
3747 3748

		if (iir & I915_USER_INTERRUPT)
3749
			intel_engine_signal_breadcrumbs(dev_priv->engine[RCS0]);
3750

3751 3752
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
3753

3754 3755 3756 3757 3758
		if (hotplug_status)
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);

		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
	} while (0);
3759

3760
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3761

3762 3763 3764
	return ret;
}

3765
static void i965_irq_reset(struct drm_i915_private *dev_priv)
3766
{
3767
	struct intel_uncore *uncore = &dev_priv->uncore;
3768

3769
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3770
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3771

3772 3773
	i9xx_pipestat_irq_reset(dev_priv);

3774
	GEN3_IRQ_RESET(uncore, GEN2_);
3775 3776
}

3777
static void i965_irq_postinstall(struct drm_i915_private *dev_priv)
3778
{
3779
	struct intel_uncore *uncore = &dev_priv->uncore;
3780
	u32 enable_mask;
3781 3782
	u32 error_mask;

3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797
	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev_priv)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

3798
	/* Unmask the interrupts that we always want on. */
3799 3800 3801 3802 3803
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PORT_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3804
		  I915_MASTER_ERROR_INTERRUPT);
3805

3806 3807 3808 3809 3810
	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3811
		I915_MASTER_ERROR_INTERRUPT |
3812
		I915_USER_INTERRUPT;
3813

3814
	if (IS_G4X(dev_priv))
3815
		enable_mask |= I915_BSD_USER_INTERRUPT;
3816

3817
	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
3818

3819 3820
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3821
	spin_lock_irq(&dev_priv->irq_lock);
3822 3823 3824
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3825
	spin_unlock_irq(&dev_priv->irq_lock);
3826

3827
	i915_enable_asle_pipestat(dev_priv);
3828 3829
}

3830
static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
3831 3832 3833
{
	u32 hotplug_en;

3834
	lockdep_assert_held(&dev_priv->irq_lock);
3835

3836 3837
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
3838
	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
3839 3840 3841 3842
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
3843
	if (IS_G4X(dev_priv))
3844 3845 3846 3847
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
3848
	i915_hotplug_interrupt_update_locked(dev_priv,
3849 3850 3851 3852
					     HOTPLUG_INT_EN_MASK |
					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
					     hotplug_en);
3853 3854
}

3855
static irqreturn_t i965_irq_handler(int irq, void *arg)
3856
{
3857
	struct drm_i915_private *dev_priv = arg;
3858
	irqreturn_t ret = IRQ_NONE;
3859

3860 3861 3862
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3863
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
3864
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3865

3866
	do {
3867
		u32 pipe_stats[I915_MAX_PIPES] = {};
3868
		u32 eir = 0, eir_stuck = 0;
3869 3870
		u32 hotplug_status = 0;
		u32 iir;
3871

3872
		iir = I915_READ(GEN2_IIR);
3873
		if (iir == 0)
3874 3875 3876 3877
			break;

		ret = IRQ_HANDLED;

3878 3879 3880 3881 3882 3883
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);

		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3884

3885 3886 3887
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);

3888
		I915_WRITE(GEN2_IIR, iir);
3889 3890

		if (iir & I915_USER_INTERRUPT)
3891
			intel_engine_signal_breadcrumbs(dev_priv->engine[RCS0]);
3892

3893
		if (iir & I915_BSD_USER_INTERRUPT)
3894
			intel_engine_signal_breadcrumbs(dev_priv->engine[VCS0]);
3895

3896 3897
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
3898

3899 3900 3901 3902 3903
		if (hotplug_status)
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);

		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
	} while (0);
3904

3905
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3906

3907 3908 3909
	return ret;
}

3910 3911 3912 3913 3914 3915 3916
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
3917
void intel_irq_init(struct drm_i915_private *dev_priv)
3918
{
3919
	struct drm_device *dev = &dev_priv->drm;
3920
	int i;
3921

3922 3923
	intel_hpd_init_work(dev_priv);

3924
	INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work);
3925 3926
	for (i = 0; i < MAX_L3_SLICES; ++i)
		dev_priv->l3_parity.remap_info[i] = NULL;
3927

3928
	/* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */
3929
	if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11)
3930
		dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16;
3931

3932
	dev->vblank_disable_immediate = true;
3933

3934 3935 3936 3937 3938 3939 3940 3941 3942 3943
	/* Most platforms treat the display irq block as an always-on
	 * power domain. vlv/chv can disable it at runtime and need
	 * special care to avoid writing any of the display block registers
	 * outside of the power domain. We defer setting up the display irqs
	 * in this case to the runtime pm.
	 */
	dev_priv->display_irqs_enabled = true;
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		dev_priv->display_irqs_enabled = false;

L
Lyude 已提交
3944
	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
3945 3946 3947 3948 3949 3950 3951
	/* If we have MST support, we want to avoid doing short HPD IRQ storm
	 * detection, as short HPD storms will occur as a natural part of
	 * sideband messaging with MST.
	 * On older platforms however, IRQ storms can occur with both long and
	 * short pulses, as seen on some G4x systems.
	 */
	dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv);
L
Lyude 已提交
3952

3953 3954 3955 3956
	if (HAS_GMCH(dev_priv)) {
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
	} else {
M
Matt Roper 已提交
3957 3958 3959
		if (HAS_PCH_JSP(dev_priv))
			dev_priv->display.hpd_irq_setup = jsp_hpd_irq_setup;
		else if (HAS_PCH_MCC(dev_priv))
3960 3961
			dev_priv->display.hpd_irq_setup = mcc_hpd_irq_setup;
		else if (INTEL_GEN(dev_priv) >= 11)
3962 3963
			dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
		else if (IS_GEN9_LP(dev_priv))
3964
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
3965
		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
3966 3967
			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
		else
3968
			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
3969 3970
	}
}
3971

3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985
/**
 * intel_irq_fini - deinitializes IRQ support
 * @i915: i915 device instance
 *
 * This function deinitializes all the IRQ support.
 */
void intel_irq_fini(struct drm_i915_private *i915)
{
	int i;

	for (i = 0; i < MAX_L3_SLICES; ++i)
		kfree(i915->l3_parity.remap_info[i]);
}

3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004
static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv)
{
	if (HAS_GMCH(dev_priv)) {
		if (IS_CHERRYVIEW(dev_priv))
			return cherryview_irq_handler;
		else if (IS_VALLEYVIEW(dev_priv))
			return valleyview_irq_handler;
		else if (IS_GEN(dev_priv, 4))
			return i965_irq_handler;
		else if (IS_GEN(dev_priv, 3))
			return i915_irq_handler;
		else
			return i8xx_irq_handler;
	} else {
		if (INTEL_GEN(dev_priv) >= 11)
			return gen11_irq_handler;
		else if (INTEL_GEN(dev_priv) >= 8)
			return gen8_irq_handler;
		else
4005
			return ilk_irq_handler;
4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027
	}
}

static void intel_irq_reset(struct drm_i915_private *dev_priv)
{
	if (HAS_GMCH(dev_priv)) {
		if (IS_CHERRYVIEW(dev_priv))
			cherryview_irq_reset(dev_priv);
		else if (IS_VALLEYVIEW(dev_priv))
			valleyview_irq_reset(dev_priv);
		else if (IS_GEN(dev_priv, 4))
			i965_irq_reset(dev_priv);
		else if (IS_GEN(dev_priv, 3))
			i915_irq_reset(dev_priv);
		else
			i8xx_irq_reset(dev_priv);
	} else {
		if (INTEL_GEN(dev_priv) >= 11)
			gen11_irq_reset(dev_priv);
		else if (INTEL_GEN(dev_priv) >= 8)
			gen8_irq_reset(dev_priv);
		else
4028
			ilk_irq_reset(dev_priv);
4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050
	}
}

static void intel_irq_postinstall(struct drm_i915_private *dev_priv)
{
	if (HAS_GMCH(dev_priv)) {
		if (IS_CHERRYVIEW(dev_priv))
			cherryview_irq_postinstall(dev_priv);
		else if (IS_VALLEYVIEW(dev_priv))
			valleyview_irq_postinstall(dev_priv);
		else if (IS_GEN(dev_priv, 4))
			i965_irq_postinstall(dev_priv);
		else if (IS_GEN(dev_priv, 3))
			i915_irq_postinstall(dev_priv);
		else
			i8xx_irq_postinstall(dev_priv);
	} else {
		if (INTEL_GEN(dev_priv) >= 11)
			gen11_irq_postinstall(dev_priv);
		else if (INTEL_GEN(dev_priv) >= 8)
			gen8_irq_postinstall(dev_priv);
		else
4051
			ilk_irq_postinstall(dev_priv);
4052 4053 4054
	}
}

4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4066 4067
int intel_irq_install(struct drm_i915_private *dev_priv)
{
4068 4069 4070
	int irq = dev_priv->drm.pdev->irq;
	int ret;

4071 4072 4073 4074 4075
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
4076
	dev_priv->runtime_pm.irqs_enabled = true;
4077

4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091
	dev_priv->drm.irq_enabled = true;

	intel_irq_reset(dev_priv);

	ret = request_irq(irq, intel_irq_handler(dev_priv),
			  IRQF_SHARED, DRIVER_NAME, dev_priv);
	if (ret < 0) {
		dev_priv->drm.irq_enabled = false;
		return ret;
	}

	intel_irq_postinstall(dev_priv);

	return ret;
4092 4093
}

4094 4095 4096 4097 4098 4099 4100
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4101 4102
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
4103 4104 4105
	int irq = dev_priv->drm.pdev->irq;

	/*
4106 4107 4108 4109
	 * FIXME we can get called twice during driver probe
	 * error handling as well as during driver remove due to
	 * intel_modeset_driver_remove() calling us out of sequence.
	 * Would be nice if it didn't do that...
4110 4111 4112 4113 4114 4115 4116 4117 4118 4119
	 */
	if (!dev_priv->drm.irq_enabled)
		return;

	dev_priv->drm.irq_enabled = false;

	intel_irq_reset(dev_priv);

	free_irq(irq, dev_priv);

4120
	intel_hpd_cancel_work(dev_priv);
4121
	dev_priv->runtime_pm.irqs_enabled = false;
4122 4123
}

4124 4125 4126 4127 4128 4129 4130
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4131
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4132
{
4133
	intel_irq_reset(dev_priv);
4134
	dev_priv->runtime_pm.irqs_enabled = false;
4135
	intel_synchronize_irq(dev_priv);
4136 4137
}

4138 4139 4140 4141 4142 4143 4144
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4145
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4146
{
4147
	dev_priv->runtime_pm.irqs_enabled = true;
4148 4149
	intel_irq_reset(dev_priv);
	intel_irq_postinstall(dev_priv);
4150
}
4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164

bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
	return dev_priv->runtime_pm.irqs_enabled;
}

void intel_synchronize_irq(struct drm_i915_private *i915)
{
	synchronize_irq(i915->drm.pdev->irq);
}