i915_irq.c 117.2 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/circ_buf.h>
32 33 34
#include <linux/slab.h>
#include <linux/sysrq.h>

35
#include <drm/drm_drv.h>
36 37
#include <drm/drm_irq.h>

38
#include "display/intel_display_types.h"
39 40 41 42 43
#include "display/intel_fifo_underrun.h"
#include "display/intel_hotplug.h"
#include "display/intel_lpe_audio.h"
#include "display/intel_psr.h"

44
#include "gt/intel_gt.h"
45
#include "gt/intel_gt_irq.h"
46
#include "gt/intel_gt_pm_irq.h"
47
#include "gt/intel_rps.h"
48

L
Linus Torvalds 已提交
49
#include "i915_drv.h"
50
#include "i915_irq.h"
C
Chris Wilson 已提交
51
#include "i915_trace.h"
52
#include "intel_pm.h"
L
Linus Torvalds 已提交
53

54 55 56 57 58 59 60 61
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

62 63
typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val);

64 65 66 67
static const u32 hpd_ilk[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
};

68 69 70 71
static const u32 hpd_ivb[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
};

72 73 74 75
static const u32 hpd_bdw[HPD_NUM_PINS] = {
	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
};

76
static const u32 hpd_ibx[HPD_NUM_PINS] = {
77 78 79 80
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
81
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG,
82 83
};

84
static const u32 hpd_cpt[HPD_NUM_PINS] = {
85
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
86
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
87 88
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
89
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
90 91
};

X
Xiong Zhang 已提交
92
static const u32 hpd_spt[HPD_NUM_PINS] = {
93
	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
X
Xiong Zhang 已提交
94 95 96
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
97
	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT,
X
Xiong Zhang 已提交
98 99
};

100
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
101 102 103 104 105
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
106
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN,
107 108
};

109
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
110 111 112 113 114
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
115
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
116 117
};

118
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
119 120 121 122 123
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
124
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
125 126
};

127
static const u32 hpd_bxt[HPD_NUM_PINS] = {
128
	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
129
	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
130
	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC,
131 132
};

133 134 135 136
static const u32 hpd_gen11[HPD_NUM_PINS] = {
	[HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
	[HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
	[HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
137
	[HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG,
138 139
};

140 141 142 143 144 145
static const u32 hpd_gen12[HPD_NUM_PINS] = {
	[HPD_PORT_D] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
	[HPD_PORT_E] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
	[HPD_PORT_F] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
	[HPD_PORT_G] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG,
	[HPD_PORT_H] = GEN12_TC5_HOTPLUG | GEN12_TBT5_HOTPLUG,
146
	[HPD_PORT_I] = GEN12_TC6_HOTPLUG | GEN12_TBT6_HOTPLUG,
147 148
};

149
static const u32 hpd_icp[HPD_NUM_PINS] = {
150 151 152 153 154 155
	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A),
	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B),
	[HPD_PORT_C] = SDE_TC_HOTPLUG_ICP(PORT_TC1),
	[HPD_PORT_D] = SDE_TC_HOTPLUG_ICP(PORT_TC2),
	[HPD_PORT_E] = SDE_TC_HOTPLUG_ICP(PORT_TC3),
	[HPD_PORT_F] = SDE_TC_HOTPLUG_ICP(PORT_TC4),
156 157
};

158
static const u32 hpd_tgp[HPD_NUM_PINS] = {
159 160 161 162 163 164 165 166 167
	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A),
	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B),
	[HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(PORT_C),
	[HPD_PORT_D] = SDE_TC_HOTPLUG_ICP(PORT_TC1),
	[HPD_PORT_E] = SDE_TC_HOTPLUG_ICP(PORT_TC2),
	[HPD_PORT_F] = SDE_TC_HOTPLUG_ICP(PORT_TC3),
	[HPD_PORT_G] = SDE_TC_HOTPLUG_ICP(PORT_TC4),
	[HPD_PORT_H] = SDE_TC_HOTPLUG_ICP(PORT_TC5),
	[HPD_PORT_I] = SDE_TC_HOTPLUG_ICP(PORT_TC6),
168 169
};

170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212
static void intel_hpd_init_pins(struct drm_i915_private *dev_priv)
{
	struct i915_hotplug *hpd = &dev_priv->hotplug;

	if (HAS_GMCH(dev_priv)) {
		if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv))
			hpd->hpd = hpd_status_g4x;
		else
			hpd->hpd = hpd_status_i915;
		return;
	}

	if (INTEL_GEN(dev_priv) >= 12)
		hpd->hpd = hpd_gen12;
	else if (INTEL_GEN(dev_priv) >= 11)
		hpd->hpd = hpd_gen11;
	else if (IS_GEN9_LP(dev_priv))
		hpd->hpd = hpd_bxt;
	else if (INTEL_GEN(dev_priv) >= 8)
		hpd->hpd = hpd_bdw;
	else if (INTEL_GEN(dev_priv) >= 7)
		hpd->hpd = hpd_ivb;
	else
		hpd->hpd = hpd_ilk;

	if (!HAS_PCH_SPLIT(dev_priv) || HAS_PCH_NOP(dev_priv))
		return;

	if (HAS_PCH_TGP(dev_priv) || HAS_PCH_JSP(dev_priv))
		hpd->pch_hpd = hpd_tgp;
	else if (HAS_PCH_ICP(dev_priv) || HAS_PCH_MCC(dev_priv))
		hpd->pch_hpd = hpd_icp;
	else if (HAS_PCH_CNP(dev_priv) || HAS_PCH_SPT(dev_priv))
		hpd->pch_hpd = hpd_spt;
	else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_CPT(dev_priv))
		hpd->pch_hpd = hpd_cpt;
	else if (HAS_PCH_IBX(dev_priv))
		hpd->pch_hpd = hpd_ibx;
	else
		MISSING_CASE(INTEL_PCH_TYPE(dev_priv));
}

213 214 215 216 217 218 219 220
static void
intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);

	drm_crtc_handle_vblank(&crtc->base);
}

221 222
void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr,
		    i915_reg_t iir, i915_reg_t ier)
223
{
224 225
	intel_uncore_write(uncore, imr, 0xffffffff);
	intel_uncore_posting_read(uncore, imr);
226

227
	intel_uncore_write(uncore, ier, 0);
228 229

	/* IIR can theoretically queue up two events. Be paranoid. */
230 231 232 233
	intel_uncore_write(uncore, iir, 0xffffffff);
	intel_uncore_posting_read(uncore, iir);
	intel_uncore_write(uncore, iir, 0xffffffff);
	intel_uncore_posting_read(uncore, iir);
234 235
}

236
void gen2_irq_reset(struct intel_uncore *uncore)
237
{
238 239
	intel_uncore_write16(uncore, GEN2_IMR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IMR);
240

241
	intel_uncore_write16(uncore, GEN2_IER, 0);
242 243

	/* IIR can theoretically queue up two events. Be paranoid. */
244 245 246 247
	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IIR);
	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IIR);
248 249
}

250 251 252
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
253
static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg)
254
{
255
	u32 val = intel_uncore_read(uncore, reg);
256 257 258 259

	if (val == 0)
		return;

260 261 262
	drm_WARN(&uncore->i915->drm, 1,
		 "Interrupt register 0x%x is not zero: 0x%08x\n",
		 i915_mmio_reg_offset(reg), val);
263 264 265 266
	intel_uncore_write(uncore, reg, 0xffffffff);
	intel_uncore_posting_read(uncore, reg);
	intel_uncore_write(uncore, reg, 0xffffffff);
	intel_uncore_posting_read(uncore, reg);
267
}
268

269
static void gen2_assert_iir_is_zero(struct intel_uncore *uncore)
270
{
271
	u16 val = intel_uncore_read16(uncore, GEN2_IIR);
272 273 274 275

	if (val == 0)
		return;

276 277 278
	drm_WARN(&uncore->i915->drm, 1,
		 "Interrupt register 0x%x is not zero: 0x%08x\n",
		 i915_mmio_reg_offset(GEN2_IIR), val);
279 280 281 282
	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IIR);
	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IIR);
283 284
}

285 286 287 288
void gen3_irq_init(struct intel_uncore *uncore,
		   i915_reg_t imr, u32 imr_val,
		   i915_reg_t ier, u32 ier_val,
		   i915_reg_t iir)
289
{
290
	gen3_assert_iir_is_zero(uncore, iir);
291

292 293 294
	intel_uncore_write(uncore, ier, ier_val);
	intel_uncore_write(uncore, imr, imr_val);
	intel_uncore_posting_read(uncore, imr);
295 296
}

297 298
void gen2_irq_init(struct intel_uncore *uncore,
		   u32 imr_val, u32 ier_val)
299
{
300
	gen2_assert_iir_is_zero(uncore);
301

302 303 304
	intel_uncore_write16(uncore, GEN2_IER, ier_val);
	intel_uncore_write16(uncore, GEN2_IMR, imr_val);
	intel_uncore_posting_read16(uncore, GEN2_IMR);
305 306
}

307 308 309
/* For display hotplug interrupt */
static inline void
i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
310 311
				     u32 mask,
				     u32 bits)
312
{
313
	u32 val;
314

315
	lockdep_assert_held(&dev_priv->irq_lock);
316
	drm_WARN_ON(&dev_priv->drm, bits & ~mask);
317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336

	val = I915_READ(PORT_HOTPLUG_EN);
	val &= ~mask;
	val |= bits;
	I915_WRITE(PORT_HOTPLUG_EN, val);
}

/**
 * i915_hotplug_interrupt_update - update hotplug interrupt enable
 * @dev_priv: driver private
 * @mask: bits to update
 * @bits: bits to enable
 * NOTE: the HPD enable bits are modified both inside and outside
 * of an interrupt context. To avoid that read-modify-write cycles
 * interfer, these bits are protected by a spinlock. Since this
 * function is usually not called from a context where the lock is
 * held already, this function acquires the lock itself. A non-locking
 * version is also available.
 */
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
337 338
				   u32 mask,
				   u32 bits)
339 340 341 342 343 344
{
	spin_lock_irq(&dev_priv->irq_lock);
	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
	spin_unlock_irq(&dev_priv->irq_lock);
}

345 346 347 348 349 350
/**
 * ilk_update_display_irq - update DEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
351
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
352 353
			    u32 interrupt_mask,
			    u32 enabled_irq_mask)
354
{
355
	u32 new_val;
356

357
	lockdep_assert_held(&dev_priv->irq_lock);
358

359
	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
360

361
	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
362 363
		return;

364 365 366 367 368 369
	new_val = dev_priv->irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->irq_mask) {
		dev_priv->irq_mask = new_val;
370
		I915_WRITE(DEIMR, dev_priv->irq_mask);
371
		POSTING_READ(DEIMR);
372 373 374
	}
}

375
/**
376 377 378 379 380
 * bdw_update_port_irq - update DE port interrupt
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
381
static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
382 383
				u32 interrupt_mask,
				u32 enabled_irq_mask)
384
{
385 386
	u32 new_val;
	u32 old_val;
387

388
	lockdep_assert_held(&dev_priv->irq_lock);
389

390
	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
391

392
	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
393 394 395 396 397 398 399 400 401 402 403 404 405 406
		return;

	old_val = I915_READ(GEN8_DE_PORT_IMR);

	new_val = old_val;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != old_val) {
		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
		POSTING_READ(GEN8_DE_PORT_IMR);
	}
}

407 408 409 410 411 412 413 414 415
/**
 * bdw_update_pipe_irq - update DE pipe interrupt
 * @dev_priv: driver private
 * @pipe: pipe whose interrupt to update
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
416 417
			 u32 interrupt_mask,
			 u32 enabled_irq_mask)
418
{
419
	u32 new_val;
420

421
	lockdep_assert_held(&dev_priv->irq_lock);
422

423
	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
424

425
	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
426 427 428 429 430 431 432 433 434 435 436 437 438
		return;

	new_val = dev_priv->de_irq_mask[pipe];
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->de_irq_mask[pipe]) {
		dev_priv->de_irq_mask[pipe] = new_val;
		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
	}
}

439 440 441 442 443 444
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
445
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
446 447
				  u32 interrupt_mask,
				  u32 enabled_irq_mask)
448
{
449
	u32 sdeimr = I915_READ(SDEIMR);
450 451 452
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

453
	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
454

455
	lockdep_assert_held(&dev_priv->irq_lock);
456

457
	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
458 459
		return;

460 461 462
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
463

464 465
u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
			      enum pipe pipe)
466
{
467 468
	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
	u32 enable_mask = status_mask << 16;
469

470
	lockdep_assert_held(&dev_priv->irq_lock);
471

472 473
	if (INTEL_GEN(dev_priv) < 5)
		goto out;
474 475

	/*
476 477
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
478
	 */
479 480
	if (drm_WARN_ON_ONCE(&dev_priv->drm,
			     status_mask & PIPE_A_PSR_STATUS_VLV))
481
		return 0;
482 483 484 485
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
486 487
	if (drm_WARN_ON_ONCE(&dev_priv->drm,
			     status_mask & PIPE_B_PSR_STATUS_VLV))
488
		return 0;
489 490 491 492 493 494 495 496 497

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

498
out:
499 500 501 502 503
	drm_WARN_ONCE(&dev_priv->drm,
		      enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask);
504

505 506 507
	return enable_mask;
}

508 509
void i915_enable_pipestat(struct drm_i915_private *dev_priv,
			  enum pipe pipe, u32 status_mask)
510
{
511
	i915_reg_t reg = PIPESTAT(pipe);
512 513
	u32 enable_mask;

514 515 516
	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: status_mask=0x%x\n",
		      pipe_name(pipe), status_mask);
517 518

	lockdep_assert_held(&dev_priv->irq_lock);
519
	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
520 521 522 523 524 525 526 527 528

	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
		return;

	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);

	I915_WRITE(reg, enable_mask | status_mask);
	POSTING_READ(reg);
529 530
}

531 532
void i915_disable_pipestat(struct drm_i915_private *dev_priv,
			   enum pipe pipe, u32 status_mask)
533
{
534
	i915_reg_t reg = PIPESTAT(pipe);
535 536
	u32 enable_mask;

537 538 539
	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: status_mask=0x%x\n",
		      pipe_name(pipe), status_mask);
540 541

	lockdep_assert_held(&dev_priv->irq_lock);
542
	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
543 544 545 546 547 548 549 550 551

	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
		return;

	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);

	I915_WRITE(reg, enable_mask | status_mask);
	POSTING_READ(reg);
552 553
}

554 555 556 557 558 559 560 561
static bool i915_has_asle(struct drm_i915_private *dev_priv)
{
	if (!dev_priv->opregion.asle)
		return false;

	return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv);
}

562
/**
563
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
564
 * @dev_priv: i915 device private
565
 */
566
static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
567
{
568
	if (!i915_has_asle(dev_priv))
569 570
		return;

571
	spin_lock_irq(&dev_priv->irq_lock);
572

573
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
574
	if (INTEL_GEN(dev_priv) >= 4)
575
		i915_enable_pipestat(dev_priv, PIPE_A,
576
				     PIPE_LEGACY_BLC_EVENT_STATUS);
577

578
	spin_unlock_irq(&dev_priv->irq_lock);
579 580
}

581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

631 632 633
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
634
u32 i915_get_vblank_counter(struct drm_crtc *crtc)
635
{
636 637
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
638
	const struct drm_display_mode *mode = &vblank->hwmode;
639
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
640
	i915_reg_t high_frame, low_frame;
641
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
642
	unsigned long irqflags;
643

644 645 646 647 648 649 650 651 652 653 654 655 656 657
	/*
	 * On i965gm TV output the frame counter only works up to
	 * the point when we enable the TV encoder. After that the
	 * frame counter ceases to work and reads zero. We need a
	 * vblank wait before enabling the TV encoder and so we
	 * have to enable vblank interrupts while the frame counter
	 * is still in a working state. However the core vblank code
	 * does not like us returning non-zero frame counter values
	 * when we've told it that we don't have a working frame
	 * counter. Thus we must stop non-zero values leaking out.
	 */
	if (!vblank->max_vblank_count)
		return 0;

658 659 660 661 662
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
663

664 665 666 667 668 669
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

670 671
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
672

673 674
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);

675 676 677 678 679 680
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
681 682 683
		high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
		low   = intel_de_read_fw(dev_priv, low_frame);
		high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
684 685
	} while (high1 != high2);

686 687
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

688
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
689
	pixel = low & PIPE_PIXEL_MASK;
690
	low >>= PIPE_FRAME_LOW_SHIFT;
691 692 693 694 695 696

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
697
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
698 699
}

700
u32 g4x_get_vblank_counter(struct drm_crtc *crtc)
701
{
702 703
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
704

705
	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
706 707
}

708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739
/*
 * On certain encoders on certain platforms, pipe
 * scanline register will not work to get the scanline,
 * since the timings are driven from the PORT or issues
 * with scanline register updates.
 * This function will use Framestamp and current
 * timestamp registers to calculate the scanline.
 */
static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	struct drm_vblank_crtc *vblank =
		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
	const struct drm_display_mode *mode = &vblank->hwmode;
	u32 vblank_start = mode->crtc_vblank_start;
	u32 vtotal = mode->crtc_vtotal;
	u32 htotal = mode->crtc_htotal;
	u32 clock = mode->crtc_clock;
	u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;

	/*
	 * To avoid the race condition where we might cross into the
	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
	 * during the same frame.
	 */
	do {
		/*
		 * This field provides read back of the display
		 * pipe frame time stamp. The time stamp value
		 * is sampled at every start of vertical blank.
		 */
740 741
		scan_prev_time = intel_de_read_fw(dev_priv,
						  PIPE_FRMTMSTMP(crtc->pipe));
742 743 744 745 746

		/*
		 * The TIMESTAMP_CTR register has the current
		 * time stamp value.
		 */
747
		scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR);
748

749 750
		scan_post_time = intel_de_read_fw(dev_priv,
						  PIPE_FRMTMSTMP(crtc->pipe));
751 752 753 754 755 756 757 758 759 760
	} while (scan_post_time != scan_prev_time);

	scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
					clock), 1000 * htotal);
	scanline = min(scanline, vtotal - 1);
	scanline = (scanline + vblank_start) % vtotal;

	return scanline;
}

761 762 763 764
/*
 * intel_de_read_fw(), only for fast reads of display block, no need for
 * forcewake etc.
 */
765 766 767
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
768
	struct drm_i915_private *dev_priv = to_i915(dev);
769 770
	const struct drm_display_mode *mode;
	struct drm_vblank_crtc *vblank;
771
	enum pipe pipe = crtc->pipe;
772
	int position, vtotal;
773

774 775 776
	if (!crtc->active)
		return -1;

777 778 779
	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
	mode = &vblank->hwmode;

780
	if (crtc->mode_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
781 782
		return __intel_get_crtc_scanline_from_timestamp(crtc);

783
	vtotal = mode->crtc_vtotal;
784 785 786
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

787
	if (IS_GEN(dev_priv, 2))
788
		position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
789
	else
790
		position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
791

792 793 794 795 796 797 798 799 800 801 802 803
	/*
	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
	 * read it just before the start of vblank.  So try it again
	 * so we don't accidentally end up spanning a vblank frame
	 * increment, causing the pipe_update_end() code to squak at us.
	 *
	 * The nature of this problem means we can't simply check the ISR
	 * bit and return the vblank start value; nor can we use the scanline
	 * debug register in the transcoder as it appears to have the same
	 * problem.  We may need to extend this to include other platforms,
	 * but so far testing only shows the problem on HSW.
	 */
804
	if (HAS_DDI(dev_priv) && !position) {
805 806 807 808
		int i, temp;

		for (i = 0; i < 100; i++) {
			udelay(1);
809
			temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
810 811 812 813 814 815 816
			if (temp != position) {
				position = temp;
				break;
			}
		}
	}

817
	/*
818 819
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
820
	 */
821
	return (position + crtc->scanline_offset) % vtotal;
822 823
}

824 825 826 827 828
static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc,
				     bool in_vblank_irq,
				     int *vpos, int *hpos,
				     ktime_t *stime, ktime_t *etime,
				     const struct drm_display_mode *mode)
829
{
830
	struct drm_device *dev = _crtc->dev;
831
	struct drm_i915_private *dev_priv = to_i915(dev);
832
	struct intel_crtc *crtc = to_intel_crtc(_crtc);
833
	enum pipe pipe = crtc->pipe;
834
	int position;
835
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
836
	unsigned long irqflags;
837 838
	bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 ||
		IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) ||
839
		crtc->mode_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER;
840

841
	if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) {
842 843 844
		drm_dbg(&dev_priv->drm,
			"trying to get scanoutpos for disabled "
			"pipe %c\n", pipe_name(pipe));
845
		return false;
846 847
	}

848
	htotal = mode->crtc_htotal;
849
	hsync_start = mode->crtc_hsync_start;
850 851 852
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
853

854 855 856 857 858 859
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

860 861 862 863 864 865
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
866

867 868 869 870 871 872
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

873
	if (use_scanline_counter) {
874 875 876
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
877
		position = __intel_get_crtc_scanline(crtc);
878 879 880 881 882
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
883
		position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
884

885 886 887 888
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
889

890 891 892 893 894 895 896 897 898 899 900 901
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

902 903 904 905 906 907 908 909 910 911
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
912 913
	}

914 915 916 917 918 919 920 921
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

922 923 924 925 926 927 928 929 930 931
	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
932

933
	if (use_scanline_counter) {
934 935 936 937 938 939
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
940

941
	return true;
942 943
}

944 945 946 947 948
bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
				     ktime_t *vblank_time, bool in_vblank_irq)
{
	return drm_crtc_vblank_helper_get_vblank_timestamp_internal(
		crtc, max_error, vblank_time, in_vblank_irq,
949
		i915_get_crtc_scanoutpos);
950 951
}

952 953
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
954
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
955 956 957 958 959 960 961 962 963 964
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

965
/**
966
 * ivb_parity_work - Workqueue called when a parity error interrupt
967 968 969 970 971 972 973
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
974
static void ivb_parity_work(struct work_struct *work)
975
{
976
	struct drm_i915_private *dev_priv =
977
		container_of(work, typeof(*dev_priv), l3_parity.error_work);
978
	struct intel_gt *gt = &dev_priv->gt;
979
	u32 error_status, row, bank, subbank;
980
	char *parity_event[6];
981 982
	u32 misccpctl;
	u8 slice = 0;
983 984 985 986 987

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
988
	mutex_lock(&dev_priv->drm.struct_mutex);
989

990
	/* If we've screwed up tracking, just let the interrupt fire again */
991
	if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice))
992 993
		goto out;

994 995 996 997
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

998
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
999
		i915_reg_t reg;
1000

1001
		slice--;
1002 1003
		if (drm_WARN_ON_ONCE(&dev_priv->drm,
				     slice >= NUM_L3_SLICES(dev_priv)))
1004
			break;
1005

1006
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1007

1008
		reg = GEN7_L3CDERRST1(slice);
1009

1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1025
		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1026
				   KOBJ_CHANGE, parity_event);
1027

1028 1029
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1030

1031 1032 1033 1034 1035
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1036

1037
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1038

1039
out:
1040
	drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice);
1041 1042 1043
	spin_lock_irq(&gt->irq_lock);
	gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv));
	spin_unlock_irq(&gt->irq_lock);
1044

1045
	mutex_unlock(&dev_priv->drm.struct_mutex);
1046 1047
}

1048
static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1049
{
1050 1051
	switch (pin) {
	case HPD_PORT_C:
1052
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
1053
	case HPD_PORT_D:
1054
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
1055
	case HPD_PORT_E:
1056
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
1057
	case HPD_PORT_F:
1058 1059 1060 1061 1062 1063
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
	default:
		return false;
	}
}

1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
static bool gen12_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
{
	switch (pin) {
	case HPD_PORT_D:
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
	case HPD_PORT_E:
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
	case HPD_PORT_F:
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
	case HPD_PORT_G:
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
	case HPD_PORT_H:
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC5);
	case HPD_PORT_I:
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC6);
	default:
		return false;
	}
}

1084
static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1085
{
1086 1087
	switch (pin) {
	case HPD_PORT_A:
1088
		return val & PORTA_HOTPLUG_LONG_DETECT;
1089
	case HPD_PORT_B:
1090
		return val & PORTB_HOTPLUG_LONG_DETECT;
1091
	case HPD_PORT_C:
1092 1093 1094 1095 1096 1097
		return val & PORTC_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1098
static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1099
{
1100 1101
	switch (pin) {
	case HPD_PORT_A:
1102
		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_A);
1103
	case HPD_PORT_B:
1104
		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_B);
1105
	case HPD_PORT_C:
1106
		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_C);
1107 1108 1109 1110 1111
	default:
		return false;
	}
}

1112
static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1113
{
1114 1115
	switch (pin) {
	case HPD_PORT_C:
1116
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
1117
	case HPD_PORT_D:
1118
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
1119
	case HPD_PORT_E:
1120
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
1121
	case HPD_PORT_F:
1122 1123 1124 1125 1126 1127
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
	default:
		return false;
	}
}

1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
static bool tgp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
{
	switch (pin) {
	case HPD_PORT_D:
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
	case HPD_PORT_E:
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
	case HPD_PORT_F:
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
	case HPD_PORT_G:
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
	case HPD_PORT_H:
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC5);
	case HPD_PORT_I:
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC6);
	default:
		return false;
	}
}

1148
static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
1149
{
1150 1151
	switch (pin) {
	case HPD_PORT_E:
1152 1153 1154 1155 1156 1157
		return val & PORTE_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1158
static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1159
{
1160 1161
	switch (pin) {
	case HPD_PORT_A:
1162
		return val & PORTA_HOTPLUG_LONG_DETECT;
1163
	case HPD_PORT_B:
1164
		return val & PORTB_HOTPLUG_LONG_DETECT;
1165
	case HPD_PORT_C:
1166
		return val & PORTC_HOTPLUG_LONG_DETECT;
1167
	case HPD_PORT_D:
1168 1169 1170 1171 1172 1173
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1174
static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1175
{
1176 1177
	switch (pin) {
	case HPD_PORT_A:
1178 1179 1180 1181 1182 1183
		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1184
static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1185
{
1186 1187
	switch (pin) {
	case HPD_PORT_B:
1188
		return val & PORTB_HOTPLUG_LONG_DETECT;
1189
	case HPD_PORT_C:
1190
		return val & PORTC_HOTPLUG_LONG_DETECT;
1191
	case HPD_PORT_D:
1192 1193 1194
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
1195 1196 1197
	}
}

1198
static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1199
{
1200 1201
	switch (pin) {
	case HPD_PORT_B:
1202
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1203
	case HPD_PORT_C:
1204
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1205
	case HPD_PORT_D:
1206 1207 1208
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
	default:
		return false;
1209 1210 1211
	}
}

1212 1213 1214 1215 1216 1217 1218
/*
 * Get a bit mask of pins that have triggered, and which ones may be long.
 * This can be called multiple times with the same masks to accumulate
 * hotplug detection results from several registers.
 *
 * Note that the caller is expected to zero out the masks initially.
 */
1219 1220 1221 1222
static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
			       u32 *pin_mask, u32 *long_mask,
			       u32 hotplug_trigger, u32 dig_hotplug_reg,
			       const u32 hpd[HPD_NUM_PINS],
1223
			       bool long_pulse_detect(enum hpd_pin pin, u32 val))
1224
{
1225
	enum hpd_pin pin;
1226

1227 1228
	BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS);

1229 1230
	for_each_hpd_pin(pin) {
		if ((hpd[pin] & hotplug_trigger) == 0)
1231
			continue;
1232

1233
		*pin_mask |= BIT(pin);
1234

1235
		if (long_pulse_detect(pin, dig_hotplug_reg))
1236
			*long_mask |= BIT(pin);
1237 1238
	}

1239 1240 1241
	drm_dbg(&dev_priv->drm,
		"hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
		hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1242 1243 1244

}

1245
static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1246
{
1247
	wake_up_all(&dev_priv->gmbus_wait_queue);
1248 1249
}

1250
static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1251
{
1252
	wake_up_all(&dev_priv->gmbus_wait_queue);
1253 1254
}

1255
#if defined(CONFIG_DEBUG_FS)
1256 1257
static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe,
1258 1259 1260
					 u32 crc0, u32 crc1,
					 u32 crc2, u32 crc3,
					 u32 crc4)
1261
{
T
Tomeu Vizoso 已提交
1262
	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1263
	struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc;
1264 1265 1266
	u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 };

	trace_intel_pipe_crc(crtc, crcs);
1267

1268
	spin_lock(&pipe_crc->lock);
1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
	/*
	 * For some not yet identified reason, the first CRC is
	 * bonkers. So let's just wait for the next vblank and read
	 * out the buggy result.
	 *
	 * On GEN8+ sometimes the second CRC is bonkers as well, so
	 * don't trust that one either.
	 */
	if (pipe_crc->skipped <= 0 ||
	    (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
		pipe_crc->skipped++;
T
Tomeu Vizoso 已提交
1280
		spin_unlock(&pipe_crc->lock);
1281
		return;
T
Tomeu Vizoso 已提交
1282
	}
1283 1284 1285 1286 1287
	spin_unlock(&pipe_crc->lock);

	drm_crtc_add_crc_entry(&crtc->base, true,
				drm_crtc_accurate_vblank_count(&crtc->base),
				crcs);
1288
}
1289 1290
#else
static inline void
1291 1292
display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
			     enum pipe pipe,
1293 1294 1295
			     u32 crc0, u32 crc1,
			     u32 crc2, u32 crc3,
			     u32 crc4) {}
1296 1297
#endif

1298

1299 1300
static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
D
Daniel Vetter 已提交
1301
{
1302
	display_pipe_crc_irq_handler(dev_priv, pipe,
1303 1304
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1305 1306
}

1307 1308
static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
1309
{
1310
	display_pipe_crc_irq_handler(dev_priv, pipe,
1311 1312 1313 1314 1315
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1316
}
1317

1318 1319
static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
1320
{
1321
	u32 res1, res2;
1322

1323
	if (INTEL_GEN(dev_priv) >= 3)
1324 1325 1326 1327
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

1328
	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
1329 1330 1331
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1332

1333
	display_pipe_crc_irq_handler(dev_priv, pipe,
1334 1335 1336 1337
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1338
}
1339

1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		I915_WRITE(PIPESTAT(pipe),
			   PIPESTAT_INT_STATUS_MASK |
			   PIPE_FIFO_UNDERRUN_STATUS);

		dev_priv->pipestat_irq_mask[pipe] = 0;
	}
}

1353 1354
static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1355
{
1356
	enum pipe pipe;
1357

1358
	spin_lock(&dev_priv->irq_lock);
1359 1360 1361 1362 1363 1364

	if (!dev_priv->display_irqs_enabled) {
		spin_unlock(&dev_priv->irq_lock);
		return;
	}

1365
	for_each_pipe(dev_priv, pipe) {
1366
		i915_reg_t reg;
1367
		u32 status_mask, enable_mask, iir_bit = 0;
1368

1369 1370 1371 1372 1373 1374 1375
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1376 1377

		/* fifo underruns are filterered in the underrun handler. */
1378
		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1379 1380

		switch (pipe) {
1381
		default:
1382 1383 1384 1385 1386 1387
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1388 1389 1390
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1391 1392
		}
		if (iir & iir_bit)
1393
			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1394

1395
		if (!status_mask)
1396 1397 1398
			continue;

		reg = PIPESTAT(pipe);
1399 1400
		pipe_stats[pipe] = I915_READ(reg) & status_mask;
		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
1401 1402 1403

		/*
		 * Clear the PIPE*STAT regs before the IIR
1404 1405 1406 1407 1408 1409
		 *
		 * Toggle the enable bits to make sure we get an
		 * edge in the ISR pipe event bit if we don't clear
		 * all the enabled status bits. Otherwise the edge
		 * triggered IIR on i965/g4x wouldn't notice that
		 * an interrupt is still pending.
1410
		 */
1411 1412 1413 1414
		if (pipe_stats[pipe]) {
			I915_WRITE(reg, pipe_stats[pipe]);
			I915_WRITE(reg, enable_mask);
		}
1415
	}
1416
	spin_unlock(&dev_priv->irq_lock);
1417 1418
}

1419 1420 1421 1422 1423 1424 1425
static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
{
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1426
			intel_handle_vblank(dev_priv, pipe);
1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
	}
}

static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
{
	bool blc_event = false;
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1444
			intel_handle_vblank(dev_priv, pipe);
1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467

		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
			blc_event = true;

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
	}

	if (blc_event || (iir & I915_ASLE_INTERRUPT))
		intel_opregion_asle_intr(dev_priv);
}

static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
{
	bool blc_event = false;
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1468
			intel_handle_vblank(dev_priv, pipe);
1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486

		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
			blc_event = true;

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
	}

	if (blc_event || (iir & I915_ASLE_INTERRUPT))
		intel_opregion_asle_intr(dev_priv);

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev_priv);
}

1487
static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1488 1489 1490
					    u32 pipe_stats[I915_MAX_PIPES])
{
	enum pipe pipe;
1491

1492
	for_each_pipe(dev_priv, pipe) {
1493
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1494
			intel_handle_vblank(dev_priv, pipe);
1495 1496

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1497
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1498

1499 1500
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1501 1502 1503
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1504
		gmbus_irq_handler(dev_priv);
1505 1506
}

1507
static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
1508
{
1509 1510 1511 1512 1513 1514 1515 1516 1517
	u32 hotplug_status = 0, hotplug_status_mask;
	int i;

	if (IS_G4X(dev_priv) ||
	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
			DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
	else
		hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
1518

1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534
	/*
	 * We absolutely have to clear all the pending interrupt
	 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
	 * interrupt bit won't have an edge, and the i965/g4x
	 * edge triggered IIR will not notice that an interrupt
	 * is still pending. We can't use PORT_HOTPLUG_EN to
	 * guarantee the edge as the act of toggling the enable
	 * bits can itself generate a new hotplug interrupt :(
	 */
	for (i = 0; i < 10; i++) {
		u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask;

		if (tmp == 0)
			return hotplug_status;

		hotplug_status |= tmp;
1535
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1536 1537
	}

1538 1539 1540
	drm_WARN_ONCE(&dev_priv->drm, 1,
		      "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
		      I915_READ(PORT_HOTPLUG_STAT));
1541

1542 1543 1544
	return hotplug_status;
}

1545
static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1546 1547 1548
				 u32 hotplug_status)
{
	u32 pin_mask = 0, long_mask = 0;
1549
	u32 hotplug_trigger;
1550

1551 1552 1553 1554 1555
	if (IS_G4X(dev_priv) ||
	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
	else
		hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1556

1557 1558 1559 1560 1561
	if (hotplug_trigger) {
		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
				   hotplug_trigger, hotplug_trigger,
				   dev_priv->hotplug.hpd,
				   i9xx_port_hotplug_long_detect);
1562

1563
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1564
	}
1565 1566 1567 1568 1569

	if ((IS_G4X(dev_priv) ||
	     IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
		dp_aux_irq_handler(dev_priv);
1570 1571
}

1572
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1573
{
1574
	struct drm_i915_private *dev_priv = arg;
J
Jesse Barnes 已提交
1575 1576
	irqreturn_t ret = IRQ_NONE;

1577 1578 1579
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1580
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
1581
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1582

1583
	do {
1584
		u32 iir, gt_iir, pm_iir;
1585
		u32 pipe_stats[I915_MAX_PIPES] = {};
1586
		u32 hotplug_status = 0;
1587
		u32 ier = 0;
1588

J
Jesse Barnes 已提交
1589 1590
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);
1591
		iir = I915_READ(VLV_IIR);
J
Jesse Barnes 已提交
1592 1593

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1594
			break;
J
Jesse Barnes 已提交
1595 1596 1597

		ret = IRQ_HANDLED;

1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
		 * bits this time around.
		 */
1611
		I915_WRITE(VLV_MASTER_IER, 0);
1612 1613
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1614 1615 1616 1617 1618 1619

		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

1620
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1621
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1622

1623 1624
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1625
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1626

1627 1628 1629 1630
		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
			   I915_LPE_PIPE_B_INTERRUPT))
			intel_lpe_audio_irq_handler(dev_priv);

1631 1632 1633 1634 1635 1636
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);
1637

1638
		I915_WRITE(VLV_IER, ier);
1639
		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1640

1641
		if (gt_iir)
1642
			gen6_gt_irq_handler(&dev_priv->gt, gt_iir);
1643
		if (pm_iir)
1644
			gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir);
1645

1646
		if (hotplug_status)
1647
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1648

1649
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1650
	} while (0);
J
Jesse Barnes 已提交
1651

1652
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1653

J
Jesse Barnes 已提交
1654 1655 1656
	return ret;
}

1657 1658
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1659
	struct drm_i915_private *dev_priv = arg;
1660 1661
	irqreturn_t ret = IRQ_NONE;

1662 1663 1664
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1665
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
1666
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1667

1668
	do {
1669
		u32 master_ctl, iir;
1670
		u32 pipe_stats[I915_MAX_PIPES] = {};
1671
		u32 hotplug_status = 0;
1672 1673
		u32 ier = 0;

1674 1675
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1676

1677 1678
		if (master_ctl == 0 && iir == 0)
			break;
1679

1680 1681
		ret = IRQ_HANDLED;

1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
		 * bits this time around.
		 */
1695
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1696 1697
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1698

1699
		gen8_gt_irq_handler(&dev_priv->gt, master_ctl);
1700

1701
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1702
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1703

1704 1705
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1706
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1707

1708 1709 1710 1711 1712
		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
			   I915_LPE_PIPE_B_INTERRUPT |
			   I915_LPE_PIPE_C_INTERRUPT))
			intel_lpe_audio_irq_handler(dev_priv);

1713 1714 1715 1716 1717 1718 1719
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);

1720
		I915_WRITE(VLV_IER, ier);
1721
		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
1722 1723

		if (hotplug_status)
1724
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1725

1726
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1727
	} while (0);
1728

1729
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1730

1731 1732 1733
	return ret;
}

1734
static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1735
				u32 hotplug_trigger)
1736 1737 1738
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

1739 1740 1741 1742 1743 1744
	/*
	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
	 * unless we touch the hotplug register, even if hotplug_trigger is
	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
	 * errors.
	 */
1745
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1746 1747 1748 1749 1750 1751 1752 1753
	if (!hotplug_trigger) {
		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
			PORTD_HOTPLUG_STATUS_MASK |
			PORTC_HOTPLUG_STATUS_MASK |
			PORTB_HOTPLUG_STATUS_MASK;
		dig_hotplug_reg &= ~mask;
	}

1754
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1755 1756
	if (!hotplug_trigger)
		return;
1757

1758 1759 1760
	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
			   hotplug_trigger, dig_hotplug_reg,
			   dev_priv->hotplug.pch_hpd,
1761 1762
			   pch_port_hotplug_long_detect);

1763
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1764 1765
}

1766
static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1767
{
1768
	enum pipe pipe;
1769
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1770

1771
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
1772

1773 1774 1775
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1776 1777
		drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n",
			port_name(port));
1778
	}
1779

1780
	if (pch_iir & SDE_AUX_MASK)
1781
		dp_aux_irq_handler(dev_priv);
1782

1783
	if (pch_iir & SDE_GMBUS)
1784
		gmbus_irq_handler(dev_priv);
1785 1786

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1787
		drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n");
1788 1789

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1790
		drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n");
1791 1792

	if (pch_iir & SDE_POISON)
1793
		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1794

1795
	if (pch_iir & SDE_FDI_MASK) {
1796
		for_each_pipe(dev_priv, pipe)
1797 1798 1799
			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
				pipe_name(pipe),
				I915_READ(FDI_RX_IIR(pipe)));
1800
	}
1801 1802

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1803
		drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n");
1804 1805

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1806 1807
		drm_dbg(&dev_priv->drm,
			"PCH transcoder CRC error interrupt\n");
1808 1809

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1810
		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
1811 1812

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1813
		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
1814 1815
}

1816
static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
1817 1818
{
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1819
	enum pipe pipe;
1820

1821
	if (err_int & ERR_INT_POISON)
1822
		drm_err(&dev_priv->drm, "Poison interrupt\n");
1823

1824
	for_each_pipe(dev_priv, pipe) {
1825 1826
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1827

D
Daniel Vetter 已提交
1828
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1829 1830
			if (IS_IVYBRIDGE(dev_priv))
				ivb_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
1831
			else
1832
				hsw_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
1833 1834
		}
	}
1835

1836 1837 1838
	I915_WRITE(GEN7_ERR_INT, err_int);
}

1839
static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
1840 1841
{
	u32 serr_int = I915_READ(SERR_INT);
1842
	enum pipe pipe;
1843

1844
	if (serr_int & SERR_INT_POISON)
1845
		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1846

1847 1848 1849
	for_each_pipe(dev_priv, pipe)
		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
1850 1851

	I915_WRITE(SERR_INT, serr_int);
1852 1853
}

1854
static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1855
{
1856
	enum pipe pipe;
1857
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1858

1859
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
1860

1861 1862 1863
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
1864 1865
		drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n",
			port_name(port));
1866
	}
1867 1868

	if (pch_iir & SDE_AUX_MASK_CPT)
1869
		dp_aux_irq_handler(dev_priv);
1870 1871

	if (pch_iir & SDE_GMBUS_CPT)
1872
		gmbus_irq_handler(dev_priv);
1873 1874

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1875
		drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n");
1876 1877

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1878
		drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n");
1879

1880
	if (pch_iir & SDE_FDI_MASK_CPT) {
1881
		for_each_pipe(dev_priv, pipe)
1882 1883 1884
			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
				pipe_name(pipe),
				I915_READ(FDI_RX_IIR(pipe)));
1885
	}
1886 1887

	if (pch_iir & SDE_ERROR_CPT)
1888
		cpt_serr_int_handler(dev_priv);
1889 1890
}

1891
static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1892
{
1893
	u32 ddi_hotplug_trigger, tc_hotplug_trigger;
1894
	u32 pin_mask = 0, long_mask = 0;
1895
	bool (*tc_port_hotplug_long_detect)(enum hpd_pin pin, u32 val);
1896

1897 1898 1899 1900
	if (HAS_PCH_TGP(dev_priv)) {
		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
		tc_hotplug_trigger = pch_iir & SDE_TC_MASK_TGP;
		tc_port_hotplug_long_detect = tgp_tc_port_hotplug_long_detect;
M
Matt Roper 已提交
1901 1902 1903
	} else if (HAS_PCH_JSP(dev_priv)) {
		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
		tc_hotplug_trigger = 0;
1904
	} else if (HAS_PCH_MCC(dev_priv)) {
1905 1906
		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
		tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_ICP(PORT_TC1);
1907
		tc_port_hotplug_long_detect = icp_tc_port_hotplug_long_detect;
1908
	} else {
1909 1910 1911
		drm_WARN(&dev_priv->drm, !HAS_PCH_ICP(dev_priv),
			 "Unrecognized PCH type 0x%x\n",
			 INTEL_PCH_TYPE(dev_priv));
M
Matt Roper 已提交
1912

1913 1914
		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
		tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP;
1915
		tc_port_hotplug_long_detect = icp_tc_port_hotplug_long_detect;
1916 1917
	}

1918 1919 1920 1921 1922 1923 1924
	if (ddi_hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
		I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);

		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1925 1926
				   ddi_hotplug_trigger, dig_hotplug_reg,
				   dev_priv->hotplug.pch_hpd,
1927 1928 1929 1930 1931 1932 1933 1934 1935 1936
				   icp_ddi_port_hotplug_long_detect);
	}

	if (tc_hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
		I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);

		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1937 1938
				   tc_hotplug_trigger, dig_hotplug_reg,
				   dev_priv->hotplug.pch_hpd,
1939
				   tc_port_hotplug_long_detect);
1940 1941 1942 1943 1944 1945 1946 1947 1948
	}

	if (pin_mask)
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);

	if (pch_iir & SDE_GMBUS_ICP)
		gmbus_irq_handler(dev_priv);
}

1949
static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961
{
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
		~SDE_PORTE_HOTPLUG_SPT;
	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
	u32 pin_mask = 0, long_mask = 0;

	if (hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);

1962
		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1963 1964
				   hotplug_trigger, dig_hotplug_reg,
				   dev_priv->hotplug.pch_hpd,
1965
				   spt_port_hotplug_long_detect);
1966 1967 1968 1969 1970 1971 1972 1973
	}

	if (hotplug2_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);

1974
		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1975 1976
				   hotplug2_trigger, dig_hotplug_reg,
				   dev_priv->hotplug.pch_hpd,
1977 1978 1979 1980
				   spt_port_hotplug2_long_detect);
	}

	if (pin_mask)
1981
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1982 1983

	if (pch_iir & SDE_GMBUS_CPT)
1984
		gmbus_irq_handler(dev_priv);
1985 1986
}

1987
static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
1988
				u32 hotplug_trigger)
1989 1990 1991 1992 1993 1994
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);

1995 1996 1997
	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
			   hotplug_trigger, dig_hotplug_reg,
			   dev_priv->hotplug.hpd,
1998 1999
			   ilk_port_hotplug_long_detect);

2000
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2001 2002
}

2003 2004
static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2005
{
2006
	enum pipe pipe;
2007 2008
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;

2009
	if (hotplug_trigger)
2010
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
2011 2012

	if (de_iir & DE_AUX_CHANNEL_A)
2013
		dp_aux_irq_handler(dev_priv);
2014 2015

	if (de_iir & DE_GSE)
2016
		intel_opregion_asle_intr(dev_priv);
2017 2018

	if (de_iir & DE_POISON)
2019
		drm_err(&dev_priv->drm, "Poison interrupt\n");
2020

2021
	for_each_pipe(dev_priv, pipe) {
2022
		if (de_iir & DE_PIPE_VBLANK(pipe))
2023
			intel_handle_vblank(dev_priv, pipe);
2024

2025
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2026
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2027

2028
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
2029
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2030 2031 2032 2033 2034 2035
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

2036 2037
		if (HAS_PCH_CPT(dev_priv))
			cpt_irq_handler(dev_priv, pch_iir);
2038
		else
2039
			ibx_irq_handler(dev_priv, pch_iir);
2040 2041 2042 2043 2044

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

2045
	if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT)
2046
		gen5_rps_irq_handler(&dev_priv->gt.rps);
2047 2048
}

2049 2050
static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2051
{
2052
	enum pipe pipe;
2053 2054
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;

2055
	if (hotplug_trigger)
2056
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
2057 2058

	if (de_iir & DE_ERR_INT_IVB)
2059
		ivb_err_int_handler(dev_priv);
2060

2061 2062 2063 2064 2065 2066
	if (de_iir & DE_EDP_PSR_INT_HSW) {
		u32 psr_iir = I915_READ(EDP_PSR_IIR);

		intel_psr_irq_handler(dev_priv, psr_iir);
		I915_WRITE(EDP_PSR_IIR, psr_iir);
	}
2067

2068
	if (de_iir & DE_AUX_CHANNEL_A_IVB)
2069
		dp_aux_irq_handler(dev_priv);
2070 2071

	if (de_iir & DE_GSE_IVB)
2072
		intel_opregion_asle_intr(dev_priv);
2073

2074
	for_each_pipe(dev_priv, pipe) {
2075
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2076
			intel_handle_vblank(dev_priv, pipe);
2077 2078 2079
	}

	/* check event from PCH */
2080
	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
2081 2082
		u32 pch_iir = I915_READ(SDEIIR);

2083
		cpt_irq_handler(dev_priv, pch_iir);
2084 2085 2086 2087 2088 2089

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2090 2091 2092 2093 2094 2095 2096 2097
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2098
static irqreturn_t ilk_irq_handler(int irq, void *arg)
2099
{
2100 2101
	struct drm_i915_private *i915 = arg;
	void __iomem * const regs = i915->uncore.regs;
2102
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2103
	irqreturn_t ret = IRQ_NONE;
2104

2105
	if (unlikely(!intel_irqs_enabled(i915)))
2106 2107
		return IRQ_NONE;

2108
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2109
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
2110

2111
	/* disable master interrupt before clearing iir  */
2112 2113
	de_ier = raw_reg_read(regs, DEIER);
	raw_reg_write(regs, DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2114

2115 2116 2117 2118 2119
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2120 2121 2122
	if (!HAS_PCH_NOP(i915)) {
		sde_ier = raw_reg_read(regs, SDEIER);
		raw_reg_write(regs, SDEIER, 0);
2123
	}
2124

2125 2126
	/* Find, clear, then process each source of interrupt */

2127
	gt_iir = raw_reg_read(regs, GTIIR);
2128
	if (gt_iir) {
2129 2130 2131
		raw_reg_write(regs, GTIIR, gt_iir);
		if (INTEL_GEN(i915) >= 6)
			gen6_gt_irq_handler(&i915->gt, gt_iir);
2132
		else
2133 2134
			gen5_gt_irq_handler(&i915->gt, gt_iir);
		ret = IRQ_HANDLED;
2135 2136
	}

2137
	de_iir = raw_reg_read(regs, DEIIR);
2138
	if (de_iir) {
2139 2140 2141
		raw_reg_write(regs, DEIIR, de_iir);
		if (INTEL_GEN(i915) >= 7)
			ivb_display_irq_handler(i915, de_iir);
2142
		else
2143 2144
			ilk_display_irq_handler(i915, de_iir);
		ret = IRQ_HANDLED;
2145 2146
	}

2147 2148
	if (INTEL_GEN(i915) >= 6) {
		u32 pm_iir = raw_reg_read(regs, GEN6_PMIIR);
2149
		if (pm_iir) {
2150 2151
			raw_reg_write(regs, GEN6_PMIIR, pm_iir);
			gen6_rps_irq_handler(&i915->gt.rps, pm_iir);
2152 2153
			ret = IRQ_HANDLED;
		}
2154
	}
2155

2156 2157 2158
	raw_reg_write(regs, DEIER, de_ier);
	if (sde_ier)
		raw_reg_write(regs, SDEIER, sde_ier);
2159

2160
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2161
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
2162

2163 2164 2165
	return ret;
}

2166
static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
2167
				u32 hotplug_trigger)
2168
{
2169
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2170

2171 2172
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2173

2174 2175 2176
	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
			   hotplug_trigger, dig_hotplug_reg,
			   dev_priv->hotplug.hpd,
2177
			   bxt_port_hotplug_long_detect);
2178

2179
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2180 2181
}

2182 2183 2184
static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
{
	u32 pin_mask = 0, long_mask = 0;
2185 2186
	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
2187 2188
	long_pulse_detect_func long_pulse_detect;

2189
	if (INTEL_GEN(dev_priv) >= 12)
2190
		long_pulse_detect = gen12_port_hotplug_long_detect;
2191
	else
2192
		long_pulse_detect = gen11_port_hotplug_long_detect;
2193 2194

	if (trigger_tc) {
2195 2196
		u32 dig_hotplug_reg;

2197 2198 2199
		dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL);
		I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);

2200 2201 2202 2203
		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
				   trigger_tc, dig_hotplug_reg,
				   dev_priv->hotplug.hpd,
				   long_pulse_detect);
2204 2205 2206 2207 2208 2209 2210 2211
	}

	if (trigger_tbt) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL);
		I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);

2212 2213 2214 2215
		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
				   trigger_tbt, dig_hotplug_reg,
				   dev_priv->hotplug.hpd,
				   long_pulse_detect);
2216 2217 2218
	}

	if (pin_mask)
2219
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2220
	else
2221 2222
		drm_err(&dev_priv->drm,
			"Unexpected DE HPD interrupt 0x%08x\n", iir);
2223 2224
}

2225 2226
static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv)
{
2227
	u32 mask;
2228

2229 2230 2231
	if (INTEL_GEN(dev_priv) >= 12)
		return TGL_DE_PORT_AUX_DDIA |
			TGL_DE_PORT_AUX_DDIB |
2232 2233 2234 2235 2236 2237 2238 2239
			TGL_DE_PORT_AUX_DDIC |
			TGL_DE_PORT_AUX_USBC1 |
			TGL_DE_PORT_AUX_USBC2 |
			TGL_DE_PORT_AUX_USBC3 |
			TGL_DE_PORT_AUX_USBC4 |
			TGL_DE_PORT_AUX_USBC5 |
			TGL_DE_PORT_AUX_USBC6;

2240 2241

	mask = GEN8_AUX_CHANNEL_A;
2242 2243 2244 2245 2246
	if (INTEL_GEN(dev_priv) >= 9)
		mask |= GEN9_AUX_CHANNEL_B |
			GEN9_AUX_CHANNEL_C |
			GEN9_AUX_CHANNEL_D;

2247
	if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11))
2248 2249
		mask |= CNL_AUX_CHANNEL_F;

2250 2251
	if (IS_GEN(dev_priv, 11))
		mask |= ICL_AUX_CHANNEL_E;
2252 2253 2254 2255

	return mask;
}

2256 2257
static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv)
{
2258 2259 2260
	if (IS_ROCKETLAKE(dev_priv))
		return RKL_DE_PIPE_IRQ_FAULT_ERRORS;
	else if (INTEL_GEN(dev_priv) >= 11)
2261 2262
		return GEN11_DE_PIPE_IRQ_FAULT_ERRORS;
	else if (INTEL_GEN(dev_priv) >= 9)
2263 2264 2265 2266 2267
		return GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
	else
		return GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
}

2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278
static void
gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
{
	bool found = false;

	if (iir & GEN8_DE_MISC_GSE) {
		intel_opregion_asle_intr(dev_priv);
		found = true;
	}

	if (iir & GEN8_DE_EDP_PSR) {
2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291
		u32 psr_iir;
		i915_reg_t iir_reg;

		if (INTEL_GEN(dev_priv) >= 12)
			iir_reg = TRANS_PSR_IIR(dev_priv->psr.transcoder);
		else
			iir_reg = EDP_PSR_IIR;

		psr_iir = I915_READ(iir_reg);
		I915_WRITE(iir_reg, psr_iir);

		if (psr_iir)
			found = true;
2292 2293 2294 2295 2296

		intel_psr_irq_handler(dev_priv, psr_iir);
	}

	if (!found)
2297
		drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n");
2298 2299
}

2300 2301
static irqreturn_t
gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2302 2303
{
	irqreturn_t ret = IRQ_NONE;
2304
	u32 iir;
2305
	enum pipe pipe;
J
Jesse Barnes 已提交
2306

2307
	if (master_ctl & GEN8_DE_MISC_IRQ) {
2308 2309 2310
		iir = I915_READ(GEN8_DE_MISC_IIR);
		if (iir) {
			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2311
			ret = IRQ_HANDLED;
2312 2313
			gen8_de_misc_irq_handler(dev_priv, iir);
		} else {
2314 2315
			drm_err(&dev_priv->drm,
				"The master control interrupt lied (DE MISC)!\n");
2316
		}
2317 2318
	}

2319 2320 2321 2322 2323 2324 2325
	if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
		iir = I915_READ(GEN11_DE_HPD_IIR);
		if (iir) {
			I915_WRITE(GEN11_DE_HPD_IIR, iir);
			ret = IRQ_HANDLED;
			gen11_hpd_irq_handler(dev_priv, iir);
		} else {
2326 2327
			drm_err(&dev_priv->drm,
				"The master control interrupt lied, (DE HPD)!\n");
2328 2329 2330
		}
	}

2331
	if (master_ctl & GEN8_DE_PORT_IRQ) {
2332 2333 2334
		iir = I915_READ(GEN8_DE_PORT_IIR);
		if (iir) {
			u32 tmp_mask;
2335
			bool found = false;
2336

2337
			I915_WRITE(GEN8_DE_PORT_IIR, iir);
2338
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2339

2340
			if (iir & gen8_de_port_aux_mask(dev_priv)) {
2341
				dp_aux_irq_handler(dev_priv);
2342 2343 2344
				found = true;
			}

2345
			if (IS_GEN9_LP(dev_priv)) {
2346 2347
				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
				if (tmp_mask) {
2348
					bxt_hpd_irq_handler(dev_priv, tmp_mask);
2349 2350 2351 2352 2353
					found = true;
				}
			} else if (IS_BROADWELL(dev_priv)) {
				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
				if (tmp_mask) {
2354
					ilk_hpd_irq_handler(dev_priv, tmp_mask);
2355 2356
					found = true;
				}
2357 2358
			}

2359
			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
2360
				gmbus_irq_handler(dev_priv);
S
Shashank Sharma 已提交
2361 2362 2363
				found = true;
			}

2364
			if (!found)
2365 2366
				drm_err(&dev_priv->drm,
					"Unexpected DE Port interrupt\n");
2367
		}
2368
		else
2369 2370
			drm_err(&dev_priv->drm,
				"The master control interrupt lied (DE PORT)!\n");
2371 2372
	}

2373
	for_each_pipe(dev_priv, pipe) {
2374
		u32 fault_errors;
2375

2376 2377
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2378

2379 2380
		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (!iir) {
2381 2382
			drm_err(&dev_priv->drm,
				"The master control interrupt lied (DE PIPE)!\n");
2383 2384
			continue;
		}
2385

2386 2387
		ret = IRQ_HANDLED;
		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2388

2389
		if (iir & GEN8_PIPE_VBLANK)
2390
			intel_handle_vblank(dev_priv, pipe);
2391

2392
		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
2393
			hsw_pipe_crc_irq_handler(dev_priv, pipe);
2394

2395 2396
		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2397

2398
		fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv);
2399
		if (fault_errors)
2400 2401 2402 2403
			drm_err(&dev_priv->drm,
				"Fault errors on pipe %c: 0x%08x\n",
				pipe_name(pipe),
				fault_errors);
2404 2405
	}

2406
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2407
	    master_ctl & GEN8_DE_PCH_IRQ) {
2408 2409 2410 2411 2412
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
2413 2414 2415
		iir = I915_READ(SDEIIR);
		if (iir) {
			I915_WRITE(SDEIIR, iir);
2416
			ret = IRQ_HANDLED;
2417

2418 2419
			if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
				icp_irq_handler(dev_priv, iir);
2420
			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
2421
				spt_irq_handler(dev_priv, iir);
2422
			else
2423
				cpt_irq_handler(dev_priv, iir);
2424 2425 2426 2427 2428
		} else {
			/*
			 * Like on previous PCH there seems to be something
			 * fishy going on with forwarding PCH interrupts.
			 */
2429 2430
			drm_dbg(&dev_priv->drm,
				"The master control interrupt lied (SDE)!\n");
2431
		}
2432 2433
	}

2434 2435 2436
	return ret;
}

2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454
static inline u32 gen8_master_intr_disable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN8_MASTER_IRQ, 0);

	/*
	 * Now with master disabled, get a sample of level indications
	 * for this interrupt. Indications will be cleared on related acks.
	 * New indications can and will light up during processing,
	 * and will generate new interrupt after enabling master.
	 */
	return raw_reg_read(regs, GEN8_MASTER_IRQ);
}

static inline void gen8_master_intr_enable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
}

2455 2456
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
2457
	struct drm_i915_private *dev_priv = arg;
2458
	void __iomem * const regs = dev_priv->uncore.regs;
2459 2460 2461 2462 2463
	u32 master_ctl;

	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2464 2465 2466
	master_ctl = gen8_master_intr_disable(regs);
	if (!master_ctl) {
		gen8_master_intr_enable(regs);
2467
		return IRQ_NONE;
2468
	}
2469

2470 2471
	/* Find, queue (onto bottom-halves), then clear each source */
	gen8_gt_irq_handler(&dev_priv->gt, master_ctl);
2472 2473 2474

	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	if (master_ctl & ~GEN8_GT_IRQS) {
2475
		disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2476
		gen8_de_irq_handler(dev_priv, master_ctl);
2477
		enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2478
	}
2479

2480
	gen8_master_intr_enable(regs);
2481

2482
	return IRQ_HANDLED;
2483 2484
}

2485
static u32
2486
gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl)
2487
{
2488
	void __iomem * const regs = gt->uncore->regs;
2489
	u32 iir;
2490 2491

	if (!(master_ctl & GEN11_GU_MISC_IRQ))
2492 2493 2494 2495 2496
		return 0;

	iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
	if (likely(iir))
		raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
2497

2498
	return iir;
2499 2500 2501
}

static void
2502
gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir)
2503 2504
{
	if (iir & GEN11_GU_MISC_GSE)
2505
		intel_opregion_asle_intr(gt->i915);
2506 2507
}

2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525
static inline u32 gen11_master_intr_disable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);

	/*
	 * Now with master disabled, get a sample of level indications
	 * for this interrupt. Indications will be cleared on related acks.
	 * New indications can and will light up during processing,
	 * and will generate new interrupt after enabling master.
	 */
	return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
}

static inline void gen11_master_intr_enable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
}

2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544
static void
gen11_display_irq_handler(struct drm_i915_private *i915)
{
	void __iomem * const regs = i915->uncore.regs;
	const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);

	disable_rpm_wakeref_asserts(&i915->runtime_pm);
	/*
	 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
	 * for the display related bits.
	 */
	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0);
	gen8_de_irq_handler(i915, disp_ctl);
	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL,
		      GEN11_DISPLAY_IRQ_ENABLE);

	enable_rpm_wakeref_asserts(&i915->runtime_pm);
}

2545 2546 2547 2548
static __always_inline irqreturn_t
__gen11_irq_handler(struct drm_i915_private * const i915,
		    u32 (*intr_disable)(void __iomem * const regs),
		    void (*intr_enable)(void __iomem * const regs))
M
Mika Kuoppala 已提交
2549
{
2550
	void __iomem * const regs = i915->uncore.regs;
2551
	struct intel_gt *gt = &i915->gt;
M
Mika Kuoppala 已提交
2552
	u32 master_ctl;
2553
	u32 gu_misc_iir;
M
Mika Kuoppala 已提交
2554 2555 2556 2557

	if (!intel_irqs_enabled(i915))
		return IRQ_NONE;

2558
	master_ctl = intr_disable(regs);
2559
	if (!master_ctl) {
2560
		intr_enable(regs);
M
Mika Kuoppala 已提交
2561
		return IRQ_NONE;
2562
	}
M
Mika Kuoppala 已提交
2563

2564
	/* Find, queue (onto bottom-halves), then clear each source */
2565
	gen11_gt_irq_handler(gt, master_ctl);
M
Mika Kuoppala 已提交
2566 2567

	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2568 2569
	if (master_ctl & GEN11_DISPLAY_IRQ)
		gen11_display_irq_handler(i915);
M
Mika Kuoppala 已提交
2570

2571
	gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl);
2572

2573
	intr_enable(regs);
M
Mika Kuoppala 已提交
2574

2575
	gen11_gu_misc_irq_handler(gt, gu_misc_iir);
2576

M
Mika Kuoppala 已提交
2577 2578 2579
	return IRQ_HANDLED;
}

2580 2581 2582 2583 2584 2585 2586
static irqreturn_t gen11_irq_handler(int irq, void *arg)
{
	return __gen11_irq_handler(arg,
				   gen11_master_intr_disable,
				   gen11_master_intr_enable);
}

2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626
static u32 dg1_master_intr_disable_and_ack(void __iomem * const regs)
{
	u32 val;

	/* First disable interrupts */
	raw_reg_write(regs, DG1_MSTR_UNIT_INTR, 0);

	/* Get the indication levels and ack the master unit */
	val = raw_reg_read(regs, DG1_MSTR_UNIT_INTR);
	if (unlikely(!val))
		return 0;

	raw_reg_write(regs, DG1_MSTR_UNIT_INTR, val);

	/*
	 * Now with master disabled, get a sample of level indications
	 * for this interrupt and ack them right away - we keep GEN11_MASTER_IRQ
	 * out as this bit doesn't exist anymore for DG1
	 */
	val = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ) & ~GEN11_MASTER_IRQ;
	if (unlikely(!val))
		return 0;

	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, val);

	return val;
}

static inline void dg1_master_intr_enable(void __iomem * const regs)
{
	raw_reg_write(regs, DG1_MSTR_UNIT_INTR, DG1_MSTR_IRQ);
}

static irqreturn_t dg1_irq_handler(int irq, void *arg)
{
	return __gen11_irq_handler(arg,
				   dg1_master_intr_disable_and_ack,
				   dg1_master_intr_enable);
}

2627 2628 2629
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2630
int i8xx_enable_vblank(struct drm_crtc *crtc)
2631
{
2632 2633
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2634
	unsigned long irqflags;
2635

2636
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2637
	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2638
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2639

2640 2641 2642
	return 0;
}

2643
int i915gm_enable_vblank(struct drm_crtc *crtc)
2644
{
2645
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2646

2647 2648 2649 2650 2651 2652 2653 2654
	/*
	 * Vblank interrupts fail to wake the device up from C2+.
	 * Disabling render clock gating during C-states avoids
	 * the problem. There is a small power cost so we do this
	 * only when vblank interrupts are actually enabled.
	 */
	if (dev_priv->vblank_enabled++ == 0)
		I915_WRITE(SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2655

2656
	return i8xx_enable_vblank(crtc);
2657 2658
}

2659
int i965_enable_vblank(struct drm_crtc *crtc)
2660
{
2661 2662
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2663 2664 2665
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2666 2667
	i915_enable_pipestat(dev_priv, pipe,
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
2668 2669 2670 2671 2672
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2673
int ilk_enable_vblank(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
2674
{
2675 2676
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
J
Jesse Barnes 已提交
2677
	unsigned long irqflags;
2678
	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
2679
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
2680 2681

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2682
	ilk_enable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
2683 2684
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

2685 2686 2687 2688
	/* Even though there is no DMC, frame counter can get stuck when
	 * PSR is active as no frames are generated.
	 */
	if (HAS_PSR(dev_priv))
2689
		drm_crtc_vblank_restore(crtc);
2690

J
Jesse Barnes 已提交
2691 2692 2693
	return 0;
}

2694
int bdw_enable_vblank(struct drm_crtc *crtc)
2695
{
2696 2697
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2698 2699 2700
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2701
	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2702
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2703

2704 2705 2706 2707
	/* Even if there is no DMC, frame counter can get stuck when
	 * PSR is active as no frames are generated, so check only for PSR.
	 */
	if (HAS_PSR(dev_priv))
2708
		drm_crtc_vblank_restore(crtc);
2709

2710 2711 2712
	return 0;
}

2713 2714 2715
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2716
void i8xx_disable_vblank(struct drm_crtc *crtc)
2717
{
2718 2719
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2720
	unsigned long irqflags;
2721

2722
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2723
	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2724 2725 2726
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2727
void i915gm_disable_vblank(struct drm_crtc *crtc)
2728
{
2729
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2730

2731
	i8xx_disable_vblank(crtc);
2732

2733 2734
	if (--dev_priv->vblank_enabled == 0)
		I915_WRITE(SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2735 2736
}

2737
void i965_disable_vblank(struct drm_crtc *crtc)
2738
{
2739 2740
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2741 2742 2743
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2744 2745
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2746 2747 2748
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2749
void ilk_disable_vblank(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
2750
{
2751 2752
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
J
Jesse Barnes 已提交
2753
	unsigned long irqflags;
2754
	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
2755
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
2756 2757

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2758
	ilk_disable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
2759 2760 2761
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2762
void bdw_disable_vblank(struct drm_crtc *crtc)
2763
{
2764 2765
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2766 2767 2768
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2769
	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2770 2771 2772
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2773
static void ibx_irq_reset(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
2774
{
2775 2776
	struct intel_uncore *uncore = &dev_priv->uncore;

2777
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
2778 2779
		return;

2780
	GEN3_IRQ_RESET(uncore, SDE);
2781

2782
	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
2783
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
2784
}
2785

P
Paulo Zanoni 已提交
2786 2787 2788 2789 2790 2791 2792 2793
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
2794
static void ibx_irq_pre_postinstall(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
2795
{
2796
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
2797 2798
		return;

2799
	drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
2800 2801 2802 2803
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

2804 2805
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
2806 2807
	struct intel_uncore *uncore = &dev_priv->uncore;

2808
	if (IS_CHERRYVIEW(dev_priv))
2809
		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
2810
	else
2811
		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK);
2812

2813
	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
2814
	intel_uncore_write(uncore, PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2815

2816
	i9xx_pipestat_irq_reset(dev_priv);
2817

2818
	GEN3_IRQ_RESET(uncore, VLV_);
2819
	dev_priv->irq_mask = ~0u;
2820 2821
}

2822 2823
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
{
2824 2825
	struct intel_uncore *uncore = &dev_priv->uncore;

2826
	u32 pipestat_mask;
2827
	u32 enable_mask;
2828 2829
	enum pipe pipe;

2830
	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
2831 2832 2833 2834 2835

	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);

2836 2837
	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2838 2839 2840 2841
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_LPE_PIPE_A_INTERRUPT |
		I915_LPE_PIPE_B_INTERRUPT;

2842
	if (IS_CHERRYVIEW(dev_priv))
2843 2844
		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
			I915_LPE_PIPE_C_INTERRUPT;
2845

2846
	drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u);
2847

2848 2849
	dev_priv->irq_mask = ~enable_mask;

2850
	GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask);
2851 2852 2853 2854
}

/* drm_dma.h hooks
*/
2855
static void ilk_irq_reset(struct drm_i915_private *dev_priv)
2856
{
2857
	struct intel_uncore *uncore = &dev_priv->uncore;
2858

2859
	GEN3_IRQ_RESET(uncore, DE);
2860
	if (IS_GEN(dev_priv, 7))
2861
		intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff);
2862

2863
	if (IS_HASWELL(dev_priv)) {
2864 2865
		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
2866 2867
	}

2868
	gen5_gt_irq_reset(&dev_priv->gt);
2869

2870
	ibx_irq_reset(dev_priv);
2871 2872
}

2873
static void valleyview_irq_reset(struct drm_i915_private *dev_priv)
J
Jesse Barnes 已提交
2874
{
2875 2876 2877
	I915_WRITE(VLV_MASTER_IER, 0);
	POSTING_READ(VLV_MASTER_IER);

2878
	gen5_gt_irq_reset(&dev_priv->gt);
J
Jesse Barnes 已提交
2879

2880
	spin_lock_irq(&dev_priv->irq_lock);
2881 2882
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
2883
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
2884 2885
}

2886
static void gen8_irq_reset(struct drm_i915_private *dev_priv)
2887
{
2888
	struct intel_uncore *uncore = &dev_priv->uncore;
2889
	enum pipe pipe;
2890

2891
	gen8_master_intr_disable(dev_priv->uncore.regs);
2892

2893
	gen8_gt_irq_reset(&dev_priv->gt);
2894

2895 2896
	intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
	intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
2897

2898
	for_each_pipe(dev_priv, pipe)
2899 2900
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
2901
			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
2902

2903 2904 2905
	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
2906

2907
	if (HAS_PCH_SPLIT(dev_priv))
2908
		ibx_irq_reset(dev_priv);
2909
}
2910

2911
static void gen11_display_irq_reset(struct drm_i915_private *dev_priv)
M
Mika Kuoppala 已提交
2912
{
2913
	struct intel_uncore *uncore = &dev_priv->uncore;
2914
	enum pipe pipe;
2915 2916
	u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
M
Mika Kuoppala 已提交
2917

2918
	intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0);
M
Mika Kuoppala 已提交
2919

2920 2921 2922
	if (INTEL_GEN(dev_priv) >= 12) {
		enum transcoder trans;

2923
		for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936
			enum intel_display_power_domain domain;

			domain = POWER_DOMAIN_TRANSCODER(trans);
			if (!intel_display_power_is_enabled(dev_priv, domain))
				continue;

			intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff);
			intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff);
		}
	} else {
		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
	}
2937

M
Mika Kuoppala 已提交
2938 2939 2940
	for_each_pipe(dev_priv, pipe)
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
2941
			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
M
Mika Kuoppala 已提交
2942

2943 2944 2945
	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
	GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_);
2946

2947
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
2948
		GEN3_IRQ_RESET(uncore, SDE);
M
Matt Roper 已提交
2949

2950 2951
	/* Wa_14010685332:icl,jsl,ehl,tgl,rkl */
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) {
M
Matt Roper 已提交
2952 2953 2954 2955 2956
		intel_uncore_rmw(uncore, SOUTH_CHICKEN1,
				 SBCLK_RUN_REFCLK_DIS, SBCLK_RUN_REFCLK_DIS);
		intel_uncore_rmw(uncore, SOUTH_CHICKEN1,
				 SBCLK_RUN_REFCLK_DIS, 0);
	}
M
Mika Kuoppala 已提交
2957 2958
}

2959 2960 2961 2962
static void gen11_irq_reset(struct drm_i915_private *dev_priv)
{
	struct intel_uncore *uncore = &dev_priv->uncore;

2963 2964 2965 2966
	if (HAS_MASTER_UNIT_IRQ(dev_priv))
		dg1_master_intr_disable_and_ack(dev_priv->uncore.regs);
	else
		gen11_master_intr_disable(dev_priv->uncore.regs);
2967 2968 2969 2970 2971 2972 2973 2974

	gen11_gt_irq_reset(&dev_priv->gt);
	gen11_display_irq_reset(dev_priv);

	GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
}

2975
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
2976
				     u8 pipe_mask)
2977
{
2978 2979
	struct intel_uncore *uncore = &dev_priv->uncore;

2980
	u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
2981
	enum pipe pipe;
2982

2983
	spin_lock_irq(&dev_priv->irq_lock);
2984 2985 2986 2987 2988 2989

	if (!intel_irqs_enabled(dev_priv)) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}

2990
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
2991
		GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
2992 2993
				  dev_priv->de_irq_mask[pipe],
				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
2994

2995
	spin_unlock_irq(&dev_priv->irq_lock);
2996 2997
}

2998
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
2999
				     u8 pipe_mask)
3000
{
3001
	struct intel_uncore *uncore = &dev_priv->uncore;
3002 3003
	enum pipe pipe;

3004
	spin_lock_irq(&dev_priv->irq_lock);
3005 3006 3007 3008 3009 3010

	if (!intel_irqs_enabled(dev_priv)) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}

3011
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3012
		GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
3013

3014 3015 3016
	spin_unlock_irq(&dev_priv->irq_lock);

	/* make sure we're done processing display irqs */
3017
	intel_synchronize_irq(dev_priv);
3018 3019
}

3020
static void cherryview_irq_reset(struct drm_i915_private *dev_priv)
3021
{
3022
	struct intel_uncore *uncore = &dev_priv->uncore;
3023 3024 3025 3026

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3027
	gen8_gt_irq_reset(&dev_priv->gt);
3028

3029
	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3030

3031
	spin_lock_irq(&dev_priv->irq_lock);
3032 3033
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3034
	spin_unlock_irq(&dev_priv->irq_lock);
3035 3036
}

3037
static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
3038 3039 3040 3041 3042
				  const u32 hpd[HPD_NUM_PINS])
{
	struct intel_encoder *encoder;
	u32 enabled_irqs = 0;

3043
	for_each_intel_encoder(&dev_priv->drm, encoder)
3044 3045 3046 3047 3048 3049
		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
			enabled_irqs |= hpd[encoder->hpd_pin];

	return enabled_irqs;
}

3050
static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
3051
{
3052
	u32 hotplug;
3053 3054 3055

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
3056 3057
	 * duration to 2ms (which is the minimum in the Display Port spec).
	 * The pulse duration bits are reserved on LPT+.
3058
	 */
3059
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3060 3061 3062
	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
		     PORTC_PULSE_DURATION_MASK |
		     PORTD_PULSE_DURATION_MASK);
3063
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3064 3065
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3066 3067 3068 3069
	/*
	 * When CPU and PCH are on the same package, port A
	 * HPD must be enabled in both north and south.
	 */
3070
	if (HAS_PCH_LPT_LP(dev_priv))
3071
		hotplug |= PORTA_HOTPLUG_ENABLE;
3072
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3073
}
X
Xiong Zhang 已提交
3074

3075 3076 3077 3078
static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

3079
	if (HAS_PCH_IBX(dev_priv))
3080
		hotplug_irqs = SDE_HOTPLUG_MASK;
3081
	else
3082
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3083 3084

	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
3085 3086 3087 3088 3089 3090

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	ibx_hpd_detection_setup(dev_priv);
}

3091 3092 3093
static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv,
				    u32 ddi_hotplug_enable_mask,
				    u32 tc_hotplug_enable_mask)
3094 3095 3096 3097
{
	u32 hotplug;

	hotplug = I915_READ(SHOTPLUG_CTL_DDI);
3098
	hotplug |= ddi_hotplug_enable_mask;
3099 3100
	I915_WRITE(SHOTPLUG_CTL_DDI, hotplug);

3101 3102 3103 3104 3105
	if (tc_hotplug_enable_mask) {
		hotplug = I915_READ(SHOTPLUG_CTL_TC);
		hotplug |= tc_hotplug_enable_mask;
		I915_WRITE(SHOTPLUG_CTL_TC, hotplug);
	}
3106 3107
}

3108 3109
static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv,
			      u32 sde_ddi_mask, u32 sde_tc_mask,
3110
			      u32 ddi_enable_mask, u32 tc_enable_mask)
3111 3112 3113
{
	u32 hotplug_irqs, enabled_irqs;

3114
	hotplug_irqs = sde_ddi_mask | sde_tc_mask;
3115
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
3116

3117 3118
	if (INTEL_PCH_TYPE(dev_priv) <= PCH_TGP)
		I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3119

3120 3121
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

3122
	icp_hpd_detection_setup(dev_priv, ddi_enable_mask, tc_enable_mask);
3123 3124
}

3125 3126 3127 3128
/*
 * EHL doesn't need most of gen11_hpd_irq_setup, it's handling only the
 * equivalent of SDE.
 */
3129 3130
static void mcc_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
3131
	icp_hpd_irq_setup(dev_priv,
3132
			  SDE_DDI_MASK_ICP, SDE_TC_HOTPLUG_ICP(PORT_TC1),
3133
			  ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE(PORT_TC1));
3134 3135
}

M
Matt Roper 已提交
3136 3137 3138 3139 3140 3141 3142 3143 3144
/*
 * JSP behaves exactly the same as MCC above except that port C is mapped to
 * the DDI-C pins instead of the TC1 pins.  This means we should follow TGP's
 * masks & tables rather than ICP's masks & tables.
 */
static void jsp_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	icp_hpd_irq_setup(dev_priv,
			  SDE_DDI_MASK_TGP, 0,
3145
			  TGP_DDI_HPD_ENABLE_MASK, 0);
M
Matt Roper 已提交
3146 3147
}

3148 3149 3150 3151 3152 3153 3154 3155 3156 3157
static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug;

	hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL);
	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
	I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug);
3158 3159 3160 3161 3162 3163 3164

	hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL);
	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
	I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug);
3165 3166 3167 3168 3169 3170 3171
}

static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;
	u32 val;

3172
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
3173
	hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK;
3174 3175 3176

	val = I915_READ(GEN11_DE_HPD_IMR);
	val &= ~hotplug_irqs;
3177
	val |= ~enabled_irqs & hotplug_irqs;
3178 3179 3180 3181
	I915_WRITE(GEN11_DE_HPD_IMR, val);
	POSTING_READ(GEN11_DE_HPD_IMR);

	gen11_hpd_detection_setup(dev_priv);
3182

3183
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP)
3184
		icp_hpd_irq_setup(dev_priv, SDE_DDI_MASK_TGP, SDE_TC_MASK_TGP,
3185
				  TGP_DDI_HPD_ENABLE_MASK, TGP_TC_HPD_ENABLE_MASK);
3186
	else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3187
		icp_hpd_irq_setup(dev_priv, SDE_DDI_MASK_ICP, SDE_TC_MASK_ICP,
3188
				  ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE_MASK);
3189 3190
}

3191
static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3192
{
3193 3194 3195 3196 3197 3198 3199 3200 3201
	u32 val, hotplug;

	/* Display WA #1179 WaHardHangonHotPlug: cnp */
	if (HAS_PCH_CNP(dev_priv)) {
		val = I915_READ(SOUTH_CHICKEN1);
		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
		val |= CHASSIS_CLK_REQ_DURATION(0xf);
		I915_WRITE(SOUTH_CHICKEN1, val);
	}
3202 3203 3204

	/* Enable digital hotplug on the PCH */
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3205 3206 3207 3208
	hotplug |= PORTA_HOTPLUG_ENABLE |
		   PORTB_HOTPLUG_ENABLE |
		   PORTC_HOTPLUG_ENABLE |
		   PORTD_HOTPLUG_ENABLE;
3209 3210 3211 3212 3213
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);

	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
	hotplug |= PORTE_HOTPLUG_ENABLE;
	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3214 3215
}

3216 3217 3218 3219
static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

3220 3221 3222
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP)
		I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);

3223
	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3224
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
3225 3226 3227 3228 3229 3230

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	spt_hpd_detection_setup(dev_priv);
}

3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246
static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug;

	/*
	 * Enable digital hotplug on the CPU, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 * The pulse duration bits are reserved on HSW+.
	 */
	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
		   DIGITAL_PORTA_PULSE_DURATION_2ms;
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
}

3247
static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3248
{
3249
	u32 hotplug_irqs, enabled_irqs;
3250

3251
	if (INTEL_GEN(dev_priv) >= 8) {
3252
		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3253
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
3254 3255

		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3256
	} else if (INTEL_GEN(dev_priv) >= 7) {
3257
		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3258
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
3259 3260

		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3261 3262
	} else {
		hotplug_irqs = DE_DP_A_HOTPLUG;
3263
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
3264

3265 3266
		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
	}
3267

3268
	ilk_hpd_detection_setup(dev_priv);
3269

3270
	ibx_hpd_irq_setup(dev_priv);
3271 3272
}

3273 3274
static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
				      u32 enabled_irqs)
3275
{
3276
	u32 hotplug;
3277

3278
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3279 3280 3281
	hotplug |= PORTA_HOTPLUG_ENABLE |
		   PORTB_HOTPLUG_ENABLE |
		   PORTC_HOTPLUG_ENABLE;
3282

3283 3284 3285
	drm_dbg_kms(&dev_priv->drm,
		    "Invert bit setting: hp_ctl:%x hp_port:%x\n",
		    hotplug, enabled_irqs);
3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301
	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;

	/*
	 * For BXT invert bit has to be set based on AOB design
	 * for HPD detection logic, update it based on VBT fields.
	 */
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
		hotplug |= BXT_DDIA_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
		hotplug |= BXT_DDIB_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
		hotplug |= BXT_DDIC_HPD_INVERT;

3302
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3303 3304
}

3305 3306 3307 3308 3309 3310 3311 3312 3313
static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
{
	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
}

static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

3314
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
3315 3316 3317 3318 3319 3320 3321
	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;

	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);

	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
}

3322
static void ibx_irq_postinstall(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
3323
{
3324
	u32 mask;
3325

3326
	if (HAS_PCH_NOP(dev_priv))
D
Daniel Vetter 已提交
3327 3328
		return;

3329
	if (HAS_PCH_IBX(dev_priv))
3330
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3331
	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3332
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3333 3334
	else
		mask = SDE_GMBUS_CPT;
3335

3336
	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
P
Paulo Zanoni 已提交
3337
	I915_WRITE(SDEIMR, ~mask);
3338 3339 3340

	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
	    HAS_PCH_LPT(dev_priv))
3341
		ibx_hpd_detection_setup(dev_priv);
3342 3343
	else
		spt_hpd_detection_setup(dev_priv);
P
Paulo Zanoni 已提交
3344 3345
}

3346
static void ilk_irq_postinstall(struct drm_i915_private *dev_priv)
3347
{
3348
	struct intel_uncore *uncore = &dev_priv->uncore;
3349 3350
	u32 display_mask, extra_mask;

3351
	if (INTEL_GEN(dev_priv) >= 7) {
3352
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3353
				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
3354
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3355 3356
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
			      DE_DP_A_HOTPLUG_IVB);
3357 3358
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3359 3360
				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
				DE_PIPEA_CRC_DONE | DE_POISON);
3361 3362 3363
		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
			      DE_DP_A_HOTPLUG);
3364
	}
3365

3366
	if (IS_HASWELL(dev_priv)) {
3367
		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
3368 3369 3370
		display_mask |= DE_EDP_PSR_INT_HSW;
	}

3371
	dev_priv->irq_mask = ~display_mask;
3372

3373
	ibx_irq_pre_postinstall(dev_priv);
P
Paulo Zanoni 已提交
3374

3375 3376
	GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask,
		      display_mask | extra_mask);
3377

3378
	gen5_gt_irq_postinstall(&dev_priv->gt);
3379

3380 3381
	ilk_hpd_detection_setup(dev_priv);

3382
	ibx_irq_postinstall(dev_priv);
3383

3384
	if (IS_IRONLAKE_M(dev_priv)) {
3385 3386 3387
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3388 3389
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3390
		spin_lock_irq(&dev_priv->irq_lock);
3391
		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3392
		spin_unlock_irq(&dev_priv->irq_lock);
3393
	}
3394 3395
}

3396 3397
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
3398
	lockdep_assert_held(&dev_priv->irq_lock);
3399 3400 3401 3402 3403 3404

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3405 3406
	if (intel_irqs_enabled(dev_priv)) {
		vlv_display_irq_reset(dev_priv);
3407
		vlv_display_irq_postinstall(dev_priv);
3408
	}
3409 3410 3411 3412
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
3413
	lockdep_assert_held(&dev_priv->irq_lock);
3414 3415 3416 3417 3418 3419

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3420
	if (intel_irqs_enabled(dev_priv))
3421
		vlv_display_irq_reset(dev_priv);
3422 3423
}

3424

3425
static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv)
3426
{
3427
	gen5_gt_irq_postinstall(&dev_priv->gt);
J
Jesse Barnes 已提交
3428

3429
	spin_lock_irq(&dev_priv->irq_lock);
3430 3431
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3432 3433
	spin_unlock_irq(&dev_priv->irq_lock);

J
Jesse Barnes 已提交
3434
	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3435
	POSTING_READ(VLV_MASTER_IER);
3436 3437
}

3438 3439
static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3440 3441
	struct intel_uncore *uncore = &dev_priv->uncore;

3442 3443
	u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) |
		GEN8_PIPE_CDCLK_CRC_DONE;
3444
	u32 de_pipe_enables;
3445
	u32 de_port_masked = gen8_de_port_aux_mask(dev_priv);
3446
	u32 de_port_enables;
3447
	u32 de_misc_masked = GEN8_DE_EDP_PSR;
3448 3449
	u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
3450
	enum pipe pipe;
3451

3452 3453 3454
	if (INTEL_GEN(dev_priv) <= 10)
		de_misc_masked |= GEN8_DE_MISC_GSE;

3455 3456
	if (IS_GEN9_LP(dev_priv))
		de_port_masked |= BXT_DE_PORT_GMBUS;
R
Rodrigo Vivi 已提交
3457

3458 3459 3460
	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3461
	de_port_enables = de_port_masked;
3462
	if (IS_GEN9_LP(dev_priv))
3463 3464
		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
	else if (IS_BROADWELL(dev_priv))
3465 3466
		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;

3467 3468 3469
	if (INTEL_GEN(dev_priv) >= 12) {
		enum transcoder trans;

3470
		for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481
			enum intel_display_power_domain domain;

			domain = POWER_DOMAIN_TRANSCODER(trans);
			if (!intel_display_power_is_enabled(dev_priv, domain))
				continue;

			gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans));
		}
	} else {
		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
	}
3482

M
Mika Kahola 已提交
3483 3484
	for_each_pipe(dev_priv, pipe) {
		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
3485

3486
		if (intel_display_power_is_enabled(dev_priv,
3487
				POWER_DOMAIN_PIPE(pipe)))
3488
			GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
3489 3490
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
M
Mika Kahola 已提交
3491
	}
3492

3493 3494
	GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
	GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
3495

3496 3497
	if (INTEL_GEN(dev_priv) >= 11) {
		u32 de_hpd_masked = 0;
3498 3499
		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
				     GEN11_DE_TBT_HOTPLUG_MASK;
3500

3501 3502
		GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked,
			      de_hpd_enables);
3503 3504
		gen11_hpd_detection_setup(dev_priv);
	} else if (IS_GEN9_LP(dev_priv)) {
3505
		bxt_hpd_detection_setup(dev_priv);
3506
	} else if (IS_BROADWELL(dev_priv)) {
3507
		ilk_hpd_detection_setup(dev_priv);
3508
	}
3509 3510
}

3511
static void gen8_irq_postinstall(struct drm_i915_private *dev_priv)
3512
{
3513
	if (HAS_PCH_SPLIT(dev_priv))
3514
		ibx_irq_pre_postinstall(dev_priv);
P
Paulo Zanoni 已提交
3515

3516
	gen8_gt_irq_postinstall(&dev_priv->gt);
3517 3518
	gen8_de_irq_postinstall(dev_priv);

3519
	if (HAS_PCH_SPLIT(dev_priv))
3520
		ibx_irq_postinstall(dev_priv);
3521

3522
	gen8_master_intr_enable(dev_priv->uncore.regs);
3523 3524
}

3525
static void icp_irq_postinstall(struct drm_i915_private *dev_priv)
3526 3527 3528
{
	u32 mask = SDE_GMBUS_ICP;

3529
	drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0);
3530 3531 3532
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);

3533
	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
3534 3535
	I915_WRITE(SDEIMR, ~mask);

3536 3537 3538
	if (HAS_PCH_TGP(dev_priv))
		icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK,
					TGP_TC_HPD_ENABLE_MASK);
3539
	else if (HAS_PCH_JSP(dev_priv))
3540
		icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK, 0);
3541 3542 3543
	else if (HAS_PCH_MCC(dev_priv))
		icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK,
					ICP_TC_HPD_ENABLE(PORT_TC1));
3544 3545 3546
	else
		icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK,
					ICP_TC_HPD_ENABLE_MASK);
3547 3548
}

3549
static void gen11_irq_postinstall(struct drm_i915_private *dev_priv)
M
Mika Kuoppala 已提交
3550
{
3551
	struct intel_uncore *uncore = &dev_priv->uncore;
3552
	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
M
Mika Kuoppala 已提交
3553

3554
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3555
		icp_irq_postinstall(dev_priv);
3556

3557
	gen11_gt_irq_postinstall(&dev_priv->gt);
M
Mika Kuoppala 已提交
3558 3559
	gen8_de_irq_postinstall(dev_priv);

3560
	GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
3561

M
Mika Kuoppala 已提交
3562 3563
	I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);

3564 3565 3566 3567 3568 3569 3570
	if (HAS_MASTER_UNIT_IRQ(dev_priv)) {
		dg1_master_intr_enable(uncore->regs);
		POSTING_READ(DG1_MSTR_UNIT_INTR);
	} else {
		gen11_master_intr_enable(uncore->regs);
		POSTING_READ(GEN11_GFX_MSTR_IRQ);
	}
M
Mika Kuoppala 已提交
3571 3572
}

3573
static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv)
3574
{
3575
	gen8_gt_irq_postinstall(&dev_priv->gt);
3576

3577
	spin_lock_irq(&dev_priv->irq_lock);
3578 3579
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3580 3581
	spin_unlock_irq(&dev_priv->irq_lock);

3582
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3583 3584 3585
	POSTING_READ(GEN8_MASTER_IRQ);
}

3586
static void i8xx_irq_reset(struct drm_i915_private *dev_priv)
L
Linus Torvalds 已提交
3587
{
3588
	struct intel_uncore *uncore = &dev_priv->uncore;
3589

3590 3591
	i9xx_pipestat_irq_reset(dev_priv);

3592
	GEN2_IRQ_RESET(uncore);
C
Chris Wilson 已提交
3593 3594
}

3595
static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv)
C
Chris Wilson 已提交
3596
{
3597
	struct intel_uncore *uncore = &dev_priv->uncore;
3598
	u16 enable_mask;
C
Chris Wilson 已提交
3599

3600 3601 3602 3603
	intel_uncore_write16(uncore,
			     EMR,
			     ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH));
C
Chris Wilson 已提交
3604 3605 3606 3607

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3608 3609
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_MASTER_ERROR_INTERRUPT);
C
Chris Wilson 已提交
3610

3611 3612 3613
	enable_mask =
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3614
		I915_MASTER_ERROR_INTERRUPT |
3615 3616
		I915_USER_INTERRUPT;

3617
	GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask);
C
Chris Wilson 已提交
3618

3619 3620
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3621
	spin_lock_irq(&dev_priv->irq_lock);
3622 3623
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3624
	spin_unlock_irq(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3625 3626
}

3627
static void i8xx_error_irq_ack(struct drm_i915_private *i915,
3628 3629
			       u16 *eir, u16 *eir_stuck)
{
3630
	struct intel_uncore *uncore = &i915->uncore;
3631 3632
	u16 emr;

3633
	*eir = intel_uncore_read16(uncore, EIR);
3634 3635

	if (*eir)
3636
		intel_uncore_write16(uncore, EIR, *eir);
3637

3638
	*eir_stuck = intel_uncore_read16(uncore, EIR);
3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651
	if (*eir_stuck == 0)
		return;

	/*
	 * Toggle all EMR bits to make sure we get an edge
	 * in the ISR master error bit if we don't clear
	 * all the EIR bits. Otherwise the edge triggered
	 * IIR on i965/g4x wouldn't notice that an interrupt
	 * is still pending. Also some EIR bits can't be
	 * cleared except by handling the underlying error
	 * (or by a GPU reset) so we mask any bit that
	 * remains set.
	 */
3652 3653 3654
	emr = intel_uncore_read16(uncore, EMR);
	intel_uncore_write16(uncore, EMR, 0xffff);
	intel_uncore_write16(uncore, EMR, emr | *eir_stuck);
3655 3656 3657 3658 3659 3660 3661 3662
}

static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
				   u16 eir, u16 eir_stuck)
{
	DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);

	if (eir_stuck)
3663 3664
		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n",
			eir_stuck);
3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700
}

static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
			       u32 *eir, u32 *eir_stuck)
{
	u32 emr;

	*eir = I915_READ(EIR);

	I915_WRITE(EIR, *eir);

	*eir_stuck = I915_READ(EIR);
	if (*eir_stuck == 0)
		return;

	/*
	 * Toggle all EMR bits to make sure we get an edge
	 * in the ISR master error bit if we don't clear
	 * all the EIR bits. Otherwise the edge triggered
	 * IIR on i965/g4x wouldn't notice that an interrupt
	 * is still pending. Also some EIR bits can't be
	 * cleared except by handling the underlying error
	 * (or by a GPU reset) so we mask any bit that
	 * remains set.
	 */
	emr = I915_READ(EMR);
	I915_WRITE(EMR, 0xffffffff);
	I915_WRITE(EMR, emr | *eir_stuck);
}

static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
				   u32 eir, u32 eir_stuck)
{
	DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);

	if (eir_stuck)
3701 3702
		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n",
			eir_stuck);
3703 3704
}

3705
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3706
{
3707
	struct drm_i915_private *dev_priv = arg;
3708
	irqreturn_t ret = IRQ_NONE;
C
Chris Wilson 已提交
3709

3710 3711 3712
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3713
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
3714
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3715

3716
	do {
3717
		u32 pipe_stats[I915_MAX_PIPES] = {};
3718
		u16 eir = 0, eir_stuck = 0;
3719
		u16 iir;
3720

3721
		iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR);
3722 3723 3724 3725
		if (iir == 0)
			break;

		ret = IRQ_HANDLED;
C
Chris Wilson 已提交
3726

3727 3728 3729
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
C
Chris Wilson 已提交
3730

3731 3732 3733
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);

3734
		intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir);
C
Chris Wilson 已提交
3735 3736

		if (iir & I915_USER_INTERRUPT)
3737
			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
C
Chris Wilson 已提交
3738

3739 3740
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
C
Chris Wilson 已提交
3741

3742 3743
		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
	} while (0);
3744

3745
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
C
Chris Wilson 已提交
3746

3747
	return ret;
C
Chris Wilson 已提交
3748 3749
}

3750
static void i915_irq_reset(struct drm_i915_private *dev_priv)
3751
{
3752
	struct intel_uncore *uncore = &dev_priv->uncore;
3753

3754
	if (I915_HAS_HOTPLUG(dev_priv)) {
3755
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3756 3757 3758
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3759 3760
	i9xx_pipestat_irq_reset(dev_priv);

3761
	GEN3_IRQ_RESET(uncore, GEN2_);
3762 3763
}

3764
static void i915_irq_postinstall(struct drm_i915_private *dev_priv)
3765
{
3766
	struct intel_uncore *uncore = &dev_priv->uncore;
3767
	u32 enable_mask;
3768

3769 3770
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
			  I915_ERROR_MEMORY_REFRESH));
3771 3772 3773 3774 3775

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3776 3777
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_MASTER_ERROR_INTERRUPT);
3778 3779 3780 3781 3782

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3783
		I915_MASTER_ERROR_INTERRUPT |
3784 3785
		I915_USER_INTERRUPT;

3786
	if (I915_HAS_HOTPLUG(dev_priv)) {
3787 3788 3789 3790 3791 3792
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

3793
	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
3794

3795 3796
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3797
	spin_lock_irq(&dev_priv->irq_lock);
3798 3799
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3800
	spin_unlock_irq(&dev_priv->irq_lock);
3801

3802
	i915_enable_asle_pipestat(dev_priv);
3803 3804
}

3805
static irqreturn_t i915_irq_handler(int irq, void *arg)
3806
{
3807
	struct drm_i915_private *dev_priv = arg;
3808
	irqreturn_t ret = IRQ_NONE;
3809

3810 3811 3812
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3813
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
3814
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3815

3816
	do {
3817
		u32 pipe_stats[I915_MAX_PIPES] = {};
3818
		u32 eir = 0, eir_stuck = 0;
3819 3820
		u32 hotplug_status = 0;
		u32 iir;
3821

3822
		iir = I915_READ(GEN2_IIR);
3823 3824 3825 3826 3827 3828 3829 3830
		if (iir == 0)
			break;

		ret = IRQ_HANDLED;

		if (I915_HAS_HOTPLUG(dev_priv) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3831

3832 3833 3834
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3835

3836 3837 3838
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);

3839
		I915_WRITE(GEN2_IIR, iir);
3840 3841

		if (iir & I915_USER_INTERRUPT)
3842
			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
3843

3844 3845
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
3846

3847 3848 3849 3850 3851
		if (hotplug_status)
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);

		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
	} while (0);
3852

3853
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3854

3855 3856 3857
	return ret;
}

3858
static void i965_irq_reset(struct drm_i915_private *dev_priv)
3859
{
3860
	struct intel_uncore *uncore = &dev_priv->uncore;
3861

3862
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3863
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3864

3865 3866
	i9xx_pipestat_irq_reset(dev_priv);

3867
	GEN3_IRQ_RESET(uncore, GEN2_);
3868 3869
}

3870
static void i965_irq_postinstall(struct drm_i915_private *dev_priv)
3871
{
3872
	struct intel_uncore *uncore = &dev_priv->uncore;
3873
	u32 enable_mask;
3874 3875
	u32 error_mask;

3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890
	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev_priv)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

3891
	/* Unmask the interrupts that we always want on. */
3892 3893 3894 3895 3896
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PORT_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3897
		  I915_MASTER_ERROR_INTERRUPT);
3898

3899 3900 3901 3902 3903
	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3904
		I915_MASTER_ERROR_INTERRUPT |
3905
		I915_USER_INTERRUPT;
3906

3907
	if (IS_G4X(dev_priv))
3908
		enable_mask |= I915_BSD_USER_INTERRUPT;
3909

3910
	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
3911

3912 3913
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3914
	spin_lock_irq(&dev_priv->irq_lock);
3915 3916 3917
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3918
	spin_unlock_irq(&dev_priv->irq_lock);
3919

3920
	i915_enable_asle_pipestat(dev_priv);
3921 3922
}

3923
static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
3924 3925 3926
{
	u32 hotplug_en;

3927
	lockdep_assert_held(&dev_priv->irq_lock);
3928

3929 3930
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
3931
	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
3932 3933 3934 3935
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
3936
	if (IS_G4X(dev_priv))
3937 3938 3939 3940
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
3941
	i915_hotplug_interrupt_update_locked(dev_priv,
3942 3943 3944 3945
					     HOTPLUG_INT_EN_MASK |
					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
					     hotplug_en);
3946 3947
}

3948
static irqreturn_t i965_irq_handler(int irq, void *arg)
3949
{
3950
	struct drm_i915_private *dev_priv = arg;
3951
	irqreturn_t ret = IRQ_NONE;
3952

3953 3954 3955
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3956
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
3957
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3958

3959
	do {
3960
		u32 pipe_stats[I915_MAX_PIPES] = {};
3961
		u32 eir = 0, eir_stuck = 0;
3962 3963
		u32 hotplug_status = 0;
		u32 iir;
3964

3965
		iir = I915_READ(GEN2_IIR);
3966
		if (iir == 0)
3967 3968 3969 3970
			break;

		ret = IRQ_HANDLED;

3971 3972 3973 3974 3975 3976
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);

		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3977

3978 3979 3980
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);

3981
		I915_WRITE(GEN2_IIR, iir);
3982 3983

		if (iir & I915_USER_INTERRUPT)
3984
			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
3985

3986
		if (iir & I915_BSD_USER_INTERRUPT)
3987
			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[VCS0]);
3988

3989 3990
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
3991

3992 3993 3994 3995 3996
		if (hotplug_status)
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);

		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
	} while (0);
3997

3998
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3999

4000 4001 4002
	return ret;
}

4003 4004 4005 4006 4007 4008 4009
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4010
void intel_irq_init(struct drm_i915_private *dev_priv)
4011
{
4012
	struct drm_device *dev = &dev_priv->drm;
4013
	int i;
4014

4015 4016
	intel_hpd_init_pins(dev_priv);

4017 4018
	intel_hpd_init_work(dev_priv);

4019
	INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work);
4020 4021
	for (i = 0; i < MAX_L3_SLICES; ++i)
		dev_priv->l3_parity.remap_info[i] = NULL;
4022

4023
	/* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */
4024
	if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11)
4025
		dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16;
4026

4027
	dev->vblank_disable_immediate = true;
4028

4029 4030 4031 4032 4033 4034 4035 4036 4037 4038
	/* Most platforms treat the display irq block as an always-on
	 * power domain. vlv/chv can disable it at runtime and need
	 * special care to avoid writing any of the display block registers
	 * outside of the power domain. We defer setting up the display irqs
	 * in this case to the runtime pm.
	 */
	dev_priv->display_irqs_enabled = true;
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		dev_priv->display_irqs_enabled = false;

L
Lyude 已提交
4039
	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4040 4041 4042 4043 4044 4045 4046
	/* If we have MST support, we want to avoid doing short HPD IRQ storm
	 * detection, as short HPD storms will occur as a natural part of
	 * sideband messaging with MST.
	 * On older platforms however, IRQ storms can occur with both long and
	 * short pulses, as seen on some G4x systems.
	 */
	dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv);
L
Lyude 已提交
4047

4048 4049 4050 4051
	if (HAS_GMCH(dev_priv)) {
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
	} else {
M
Matt Roper 已提交
4052 4053 4054
		if (HAS_PCH_JSP(dev_priv))
			dev_priv->display.hpd_irq_setup = jsp_hpd_irq_setup;
		else if (HAS_PCH_MCC(dev_priv))
4055 4056
			dev_priv->display.hpd_irq_setup = mcc_hpd_irq_setup;
		else if (INTEL_GEN(dev_priv) >= 11)
4057 4058
			dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
		else if (IS_GEN9_LP(dev_priv))
4059
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4060
		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
4061 4062
			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
		else
4063
			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4064 4065
	}
}
4066

4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080
/**
 * intel_irq_fini - deinitializes IRQ support
 * @i915: i915 device instance
 *
 * This function deinitializes all the IRQ support.
 */
void intel_irq_fini(struct drm_i915_private *i915)
{
	int i;

	for (i = 0; i < MAX_L3_SLICES; ++i)
		kfree(i915->l3_parity.remap_info[i]);
}

4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094
static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv)
{
	if (HAS_GMCH(dev_priv)) {
		if (IS_CHERRYVIEW(dev_priv))
			return cherryview_irq_handler;
		else if (IS_VALLEYVIEW(dev_priv))
			return valleyview_irq_handler;
		else if (IS_GEN(dev_priv, 4))
			return i965_irq_handler;
		else if (IS_GEN(dev_priv, 3))
			return i915_irq_handler;
		else
			return i8xx_irq_handler;
	} else {
4095 4096
		if (HAS_MASTER_UNIT_IRQ(dev_priv))
			return dg1_irq_handler;
4097 4098 4099 4100 4101
		if (INTEL_GEN(dev_priv) >= 11)
			return gen11_irq_handler;
		else if (INTEL_GEN(dev_priv) >= 8)
			return gen8_irq_handler;
		else
4102
			return ilk_irq_handler;
4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124
	}
}

static void intel_irq_reset(struct drm_i915_private *dev_priv)
{
	if (HAS_GMCH(dev_priv)) {
		if (IS_CHERRYVIEW(dev_priv))
			cherryview_irq_reset(dev_priv);
		else if (IS_VALLEYVIEW(dev_priv))
			valleyview_irq_reset(dev_priv);
		else if (IS_GEN(dev_priv, 4))
			i965_irq_reset(dev_priv);
		else if (IS_GEN(dev_priv, 3))
			i915_irq_reset(dev_priv);
		else
			i8xx_irq_reset(dev_priv);
	} else {
		if (INTEL_GEN(dev_priv) >= 11)
			gen11_irq_reset(dev_priv);
		else if (INTEL_GEN(dev_priv) >= 8)
			gen8_irq_reset(dev_priv);
		else
4125
			ilk_irq_reset(dev_priv);
4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147
	}
}

static void intel_irq_postinstall(struct drm_i915_private *dev_priv)
{
	if (HAS_GMCH(dev_priv)) {
		if (IS_CHERRYVIEW(dev_priv))
			cherryview_irq_postinstall(dev_priv);
		else if (IS_VALLEYVIEW(dev_priv))
			valleyview_irq_postinstall(dev_priv);
		else if (IS_GEN(dev_priv, 4))
			i965_irq_postinstall(dev_priv);
		else if (IS_GEN(dev_priv, 3))
			i915_irq_postinstall(dev_priv);
		else
			i8xx_irq_postinstall(dev_priv);
	} else {
		if (INTEL_GEN(dev_priv) >= 11)
			gen11_irq_postinstall(dev_priv);
		else if (INTEL_GEN(dev_priv) >= 8)
			gen8_irq_postinstall(dev_priv);
		else
4148
			ilk_irq_postinstall(dev_priv);
4149 4150 4151
	}
}

4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4163 4164
int intel_irq_install(struct drm_i915_private *dev_priv)
{
4165 4166 4167
	int irq = dev_priv->drm.pdev->irq;
	int ret;

4168 4169 4170 4171 4172
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
4173
	dev_priv->runtime_pm.irqs_enabled = true;
4174

4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188
	dev_priv->drm.irq_enabled = true;

	intel_irq_reset(dev_priv);

	ret = request_irq(irq, intel_irq_handler(dev_priv),
			  IRQF_SHARED, DRIVER_NAME, dev_priv);
	if (ret < 0) {
		dev_priv->drm.irq_enabled = false;
		return ret;
	}

	intel_irq_postinstall(dev_priv);

	return ret;
4189 4190
}

4191 4192 4193 4194 4195 4196 4197
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4198 4199
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
4200 4201 4202
	int irq = dev_priv->drm.pdev->irq;

	/*
4203 4204 4205 4206
	 * FIXME we can get called twice during driver probe
	 * error handling as well as during driver remove due to
	 * intel_modeset_driver_remove() calling us out of sequence.
	 * Would be nice if it didn't do that...
4207 4208 4209 4210 4211 4212 4213 4214 4215 4216
	 */
	if (!dev_priv->drm.irq_enabled)
		return;

	dev_priv->drm.irq_enabled = false;

	intel_irq_reset(dev_priv);

	free_irq(irq, dev_priv);

4217
	intel_hpd_cancel_work(dev_priv);
4218
	dev_priv->runtime_pm.irqs_enabled = false;
4219 4220
}

4221 4222 4223 4224 4225 4226 4227
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4228
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4229
{
4230
	intel_irq_reset(dev_priv);
4231
	dev_priv->runtime_pm.irqs_enabled = false;
4232
	intel_synchronize_irq(dev_priv);
4233 4234
}

4235 4236 4237 4238 4239 4240 4241
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4242
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4243
{
4244
	dev_priv->runtime_pm.irqs_enabled = true;
4245 4246
	intel_irq_reset(dev_priv);
	intel_irq_postinstall(dev_priv);
4247
}
4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261

bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
	return dev_priv->runtime_pm.irqs_enabled;
}

void intel_synchronize_irq(struct drm_i915_private *i915)
{
	synchronize_irq(i915->drm.pdev->irq);
}