amdgpu_device.c 121.6 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/power_supply.h>
29
#include <linux/kthread.h>
30
#include <linux/module.h>
A
Alex Deucher 已提交
31 32
#include <linux/console.h>
#include <linux/slab.h>
33

34
#include <drm/drm_atomic_helper.h>
35
#include <drm/drm_probe_helper.h>
A
Alex Deucher 已提交
36 37 38 39 40
#include <drm/amdgpu_drm.h>
#include <linux/vgaarb.h>
#include <linux/vga_switcheroo.h>
#include <linux/efi.h>
#include "amdgpu.h"
41
#include "amdgpu_trace.h"
A
Alex Deucher 已提交
42 43 44
#include "amdgpu_i2c.h"
#include "atom.h"
#include "amdgpu_atombios.h"
45
#include "amdgpu_atomfirmware.h"
46
#include "amd_pcie.h"
K
Ken Wang 已提交
47 48 49
#ifdef CONFIG_DRM_AMDGPU_SI
#include "si.h"
#endif
50 51 52
#ifdef CONFIG_DRM_AMDGPU_CIK
#include "cik.h"
#endif
53
#include "vi.h"
54
#include "soc15.h"
55
#include "nv.h"
A
Alex Deucher 已提交
56
#include "bif/bif_4_1_d.h"
57
#include <linux/pci.h>
58
#include <linux/firmware.h>
59
#include "amdgpu_vf_error.h"
A
Alex Deucher 已提交
60

61
#include "amdgpu_amdkfd.h"
62
#include "amdgpu_pm.h"
A
Alex Deucher 已提交
63

64
#include "amdgpu_xgmi.h"
65
#include "amdgpu_ras.h"
J
Jonathan Kim 已提交
66
#include "amdgpu_pmu.h"
67
#include "amdgpu_fru_eeprom.h"
68

69
#include <linux/suspend.h>
70
#include <drm/task_barrier.h>
71

72
MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
73
MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin");
74
MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
75
MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin");
76
MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin");
77
MODULE_FIRMWARE("amdgpu/arcturus_gpu_info.bin");
78
MODULE_FIRMWARE("amdgpu/renoir_gpu_info.bin");
79
MODULE_FIRMWARE("amdgpu/navi10_gpu_info.bin");
80
MODULE_FIRMWARE("amdgpu/navi14_gpu_info.bin");
81
MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin");
82

83 84
#define AMDGPU_RESUME_MS		2000

85
const char *amdgpu_asic_name[] = {
86 87 88 89 90
	"TAHITI",
	"PITCAIRN",
	"VERDE",
	"OLAND",
	"HAINAN",
A
Alex Deucher 已提交
91 92 93 94 95 96 97
	"BONAIRE",
	"KAVERI",
	"KABINI",
	"HAWAII",
	"MULLINS",
	"TOPAZ",
	"TONGA",
98
	"FIJI",
A
Alex Deucher 已提交
99
	"CARRIZO",
S
Samuel Li 已提交
100
	"STONEY",
101 102
	"POLARIS10",
	"POLARIS11",
103
	"POLARIS12",
L
Leo Liu 已提交
104
	"VEGAM",
K
Ken Wang 已提交
105
	"VEGA10",
106
	"VEGA12",
107
	"VEGA20",
108
	"RAVEN",
L
Le Ma 已提交
109
	"ARCTURUS",
110
	"RENOIR",
H
Huang Rui 已提交
111
	"NAVI10",
X
Xiaojie Yuan 已提交
112
	"NAVI14",
X
Xiaojie Yuan 已提交
113
	"NAVI12",
A
Alex Deucher 已提交
114 115 116
	"LAST",
};

117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138
/**
 * DOC: pcie_replay_count
 *
 * The amdgpu driver provides a sysfs API for reporting the total number
 * of PCIe replays (NAKs)
 * The file pcie_replay_count is used for this and returns the total
 * number of replays as a sum of the NAKs generated and NAKs received
 */

static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct drm_device *ddev = dev_get_drvdata(dev);
	struct amdgpu_device *adev = ddev->dev_private;
	uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev);

	return snprintf(buf, PAGE_SIZE, "%llu\n", cnt);
}

static DEVICE_ATTR(pcie_replay_count, S_IRUGO,
		amdgpu_device_get_pcie_replay_count, NULL);

139 140
static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);

141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206
/**
 * DOC: product_name
 *
 * The amdgpu driver provides a sysfs API for reporting the product name
 * for the device
 * The file serial_number is used for this and returns the product name
 * as returned from the FRU.
 * NOTE: This is only available for certain server cards
 */

static ssize_t amdgpu_device_get_product_name(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct drm_device *ddev = dev_get_drvdata(dev);
	struct amdgpu_device *adev = ddev->dev_private;

	return snprintf(buf, PAGE_SIZE, "%s\n", adev->product_name);
}

static DEVICE_ATTR(product_name, S_IRUGO,
		amdgpu_device_get_product_name, NULL);

/**
 * DOC: product_number
 *
 * The amdgpu driver provides a sysfs API for reporting the part number
 * for the device
 * The file serial_number is used for this and returns the part number
 * as returned from the FRU.
 * NOTE: This is only available for certain server cards
 */

static ssize_t amdgpu_device_get_product_number(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct drm_device *ddev = dev_get_drvdata(dev);
	struct amdgpu_device *adev = ddev->dev_private;

	return snprintf(buf, PAGE_SIZE, "%s\n", adev->product_number);
}

static DEVICE_ATTR(product_number, S_IRUGO,
		amdgpu_device_get_product_number, NULL);

/**
 * DOC: serial_number
 *
 * The amdgpu driver provides a sysfs API for reporting the serial number
 * for the device
 * The file serial_number is used for this and returns the serial number
 * as returned from the FRU.
 * NOTE: This is only available for certain server cards
 */

static ssize_t amdgpu_device_get_serial_number(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct drm_device *ddev = dev_get_drvdata(dev);
	struct amdgpu_device *adev = ddev->dev_private;

	return snprintf(buf, PAGE_SIZE, "%s\n", adev->serial);
}

static DEVICE_ATTR(serial_number, S_IRUGO,
		amdgpu_device_get_serial_number, NULL);

207
/**
208
 * amdgpu_device_supports_boco - Is the device a dGPU with HG/PX power control
209 210 211 212 213 214
 *
 * @dev: drm_device pointer
 *
 * Returns true if the device is a dGPU with HG/PX power control,
 * otherwise return false.
 */
215
bool amdgpu_device_supports_boco(struct drm_device *dev)
A
Alex Deucher 已提交
216 217 218
{
	struct amdgpu_device *adev = dev->dev_private;

219
	if (adev->flags & AMD_IS_PX)
A
Alex Deucher 已提交
220 221 222 223
		return true;
	return false;
}

224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
/**
 * amdgpu_device_supports_baco - Does the device support BACO
 *
 * @dev: drm_device pointer
 *
 * Returns true if the device supporte BACO,
 * otherwise return false.
 */
bool amdgpu_device_supports_baco(struct drm_device *dev)
{
	struct amdgpu_device *adev = dev->dev_private;

	return amdgpu_asic_supports_baco(adev);
}

239 240 241 242 243 244 245 246 247 248 249 250 251 252 253
/**
 * VRAM access helper functions.
 *
 * amdgpu_device_vram_access - read/write a buffer in vram
 *
 * @adev: amdgpu_device pointer
 * @pos: offset of the buffer in vram
 * @buf: virtual address of the buffer in system memory
 * @size: read/write size, sizeof(@buf) must > @size
 * @write: true - write to vram, otherwise - read from vram
 */
void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
			       uint32_t *buf, size_t size, bool write)
{
	unsigned long flags;
254 255 256
	uint32_t hi = ~0;
	uint64_t last;

257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282

#ifdef CONFIG_64BIT
	last = min(pos + size, adev->gmc.visible_vram_size);
	if (last > pos) {
		void __iomem *addr = adev->mman.aper_base_kaddr + pos;
		size_t count = last - pos;

		if (write) {
			memcpy_toio(addr, buf, count);
			mb();
			amdgpu_asic_flush_hdp(adev, NULL);
		} else {
			amdgpu_asic_invalidate_hdp(adev, NULL);
			mb();
			memcpy_fromio(buf, addr, count);
		}

		if (count == size)
			return;

		pos += count;
		buf += count / 4;
		size -= count;
	}
#endif

283 284 285
	spin_lock_irqsave(&adev->mmio_idx_lock, flags);
	for (last = pos + size; pos < last; pos += 4) {
		uint32_t tmp = pos >> 31;
286 287

		WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)pos) | 0x80000000);
288 289 290 291
		if (tmp != hi) {
			WREG32_NO_KIQ(mmMM_INDEX_HI, tmp);
			hi = tmp;
		}
292 293 294 295 296
		if (write)
			WREG32_NO_KIQ(mmMM_DATA, *buf++);
		else
			*buf++ = RREG32_NO_KIQ(mmMM_DATA);
	}
297
	spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
298 299
}

A
Alex Deucher 已提交
300 301 302
/*
 * MMIO register access helper functions.
 */
303 304 305 306 307 308 309 310 311
/**
 * amdgpu_mm_rreg - read a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 * @acc_flags: access flags which require special behavior
 *
 * Returns the 32 bit value from the offset specified.
 */
A
Alex Deucher 已提交
312
uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
M
Monk Liu 已提交
313
			uint32_t acc_flags)
A
Alex Deucher 已提交
314
{
315 316
	uint32_t ret;

317
	if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev))
318
		return amdgpu_kiq_rreg(adev, reg);
319

320
	if ((reg * 4) < adev->rmmio_size)
321
		ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
A
Alex Deucher 已提交
322 323 324 325 326 327 328 329
	else {
		unsigned long flags;

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
		writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
		ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
	}
330 331
	trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
	return ret;
A
Alex Deucher 已提交
332 333
}

334 335 336 337 338 339
/*
 * MMIO register read with bytes helper functions
 * @offset:bytes offset from MMIO start
 *
*/

340 341 342 343 344 345 346 347
/**
 * amdgpu_mm_rreg8 - read a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @offset: byte aligned register offset
 *
 * Returns the 8 bit value from the offset specified.
 */
348 349 350 351 352 353 354 355 356 357 358 359
uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset) {
	if (offset < adev->rmmio_size)
		return (readb(adev->rmmio + offset));
	BUG();
}

/*
 * MMIO register write with bytes helper functions
 * @offset:bytes offset from MMIO start
 * @value: the value want to be written to the register
 *
*/
360 361 362 363 364 365 366 367 368
/**
 * amdgpu_mm_wreg8 - read a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @offset: byte aligned register offset
 * @value: 8 bit value to write
 *
 * Writes the value specified to the offset specified.
 */
369 370 371 372 373 374 375
void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value) {
	if (offset < adev->rmmio_size)
		writeb(value, adev->rmmio + offset);
	else
		BUG();
}

M
Monk Liu 已提交
376 377 378 379
void static inline amdgpu_mm_wreg_mmio(struct amdgpu_device *adev, uint32_t reg, uint32_t v, uint32_t acc_flags)
{
	trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);

380
	if ((reg * 4) < adev->rmmio_size)
M
Monk Liu 已提交
381 382 383 384 385 386 387 388 389 390 391
		writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
	else {
		unsigned long flags;

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
		writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
		writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
	}
}

392 393 394 395 396 397 398 399 400 401
/**
 * amdgpu_mm_wreg - write to a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 * @v: 32 bit value to write to the register
 * @acc_flags: access flags which require special behavior
 *
 * Writes the value specified to the offset specified.
 */
A
Alex Deucher 已提交
402
void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
M
Monk Liu 已提交
403
		    uint32_t acc_flags)
A
Alex Deucher 已提交
404
{
405
	if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev))
406
		return amdgpu_kiq_wreg(adev, reg, v);
407

M
Monk Liu 已提交
408 409
	amdgpu_mm_wreg_mmio(adev, reg, v, acc_flags);
}
A
Alex Deucher 已提交
410

M
Monk Liu 已提交
411 412 413 414 415 416 417 418 419 420 421
/*
 * amdgpu_mm_wreg_mmio_rlc -  write register either with mmio or with RLC path if in range
 *
 * this function is invoked only the debugfs register access
 * */
void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
		    uint32_t acc_flags)
{
	if (amdgpu_sriov_fullaccess(adev) &&
		adev->gfx.rlc.funcs &&
		adev->gfx.rlc.funcs->is_rlcg_access_range) {
422

M
Monk Liu 已提交
423 424
		if (adev->gfx.rlc.funcs->is_rlcg_access_range(adev, reg))
			return adev->gfx.rlc.funcs->rlcg_wreg(adev, reg, v);
425
	}
M
Monk Liu 已提交
426 427

	amdgpu_mm_wreg_mmio(adev, reg, v, acc_flags);
A
Alex Deucher 已提交
428 429
}

430 431 432 433 434 435 436 437
/**
 * amdgpu_io_rreg - read an IO register
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 *
 * Returns the 32 bit value from the offset specified.
 */
A
Alex Deucher 已提交
438 439 440 441 442 443 444 445 446 447
u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
{
	if ((reg * 4) < adev->rio_mem_size)
		return ioread32(adev->rio_mem + (reg * 4));
	else {
		iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
		return ioread32(adev->rio_mem + (mmMM_DATA * 4));
	}
}

448 449 450 451 452 453 454 455 456
/**
 * amdgpu_io_wreg - write to an IO register
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 * @v: 32 bit value to write to the register
 *
 * Writes the value specified to the offset specified.
 */
A
Alex Deucher 已提交
457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504
void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
{
	if ((reg * 4) < adev->rio_mem_size)
		iowrite32(v, adev->rio_mem + (reg * 4));
	else {
		iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
		iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
	}
}

/**
 * amdgpu_mm_rdoorbell - read a doorbell dword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 *
 * Returns the value in the doorbell aperture at the
 * requested doorbell index (CIK).
 */
u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
{
	if (index < adev->doorbell.num_doorbells) {
		return readl(adev->doorbell.ptr + index);
	} else {
		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
		return 0;
	}
}

/**
 * amdgpu_mm_wdoorbell - write a doorbell dword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 * @v: value to write
 *
 * Writes @v to the doorbell aperture at the
 * requested doorbell index (CIK).
 */
void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
{
	if (index < adev->doorbell.num_doorbells) {
		writel(v, adev->doorbell.ptr + index);
	} else {
		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
	}
}

505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542
/**
 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 *
 * Returns the value in the doorbell aperture at the
 * requested doorbell index (VEGA10+).
 */
u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
{
	if (index < adev->doorbell.num_doorbells) {
		return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
	} else {
		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
		return 0;
	}
}

/**
 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 * @v: value to write
 *
 * Writes @v to the doorbell aperture at the
 * requested doorbell index (VEGA10+).
 */
void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
{
	if (index < adev->doorbell.num_doorbells) {
		atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
	} else {
		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
	}
}

A
Alex Deucher 已提交
543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576
/**
 * amdgpu_invalid_rreg - dummy reg read function
 *
 * @adev: amdgpu device pointer
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
	BUG();
	return 0;
}

/**
 * amdgpu_invalid_wreg - dummy reg write function
 *
 * @adev: amdgpu device pointer
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
{
	DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
		  reg, v);
	BUG();
}

577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610
/**
 * amdgpu_invalid_rreg64 - dummy 64 bit reg read function
 *
 * @adev: amdgpu device pointer
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint64_t amdgpu_invalid_rreg64(struct amdgpu_device *adev, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read 64 bit register 0x%04X\n", reg);
	BUG();
	return 0;
}

/**
 * amdgpu_invalid_wreg64 - dummy reg write function
 *
 * @adev: amdgpu device pointer
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_invalid_wreg64(struct amdgpu_device *adev, uint32_t reg, uint64_t v)
{
	DRM_ERROR("Invalid callback to write 64 bit register 0x%04X with 0x%08llX\n",
		  reg, v);
	BUG();
}

A
Alex Deucher 已提交
611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650
/**
 * amdgpu_block_invalid_rreg - dummy reg read function
 *
 * @adev: amdgpu device pointer
 * @block: offset of instance
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
					  uint32_t block, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
		  reg, block);
	BUG();
	return 0;
}

/**
 * amdgpu_block_invalid_wreg - dummy reg write function
 *
 * @adev: amdgpu device pointer
 * @block: offset of instance
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
				      uint32_t block,
				      uint32_t reg, uint32_t v)
{
	DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
		  reg, block, v);
	BUG();
}

651 652 653 654 655 656 657 658
/**
 * amdgpu_device_vram_scratch_init - allocate the VRAM scratch page
 *
 * @adev: amdgpu device pointer
 *
 * Allocates a scratch page of VRAM for use by various things in the
 * driver.
 */
659
static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
660
{
661 662 663 664 665
	return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
				       PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
				       &adev->vram_scratch.robj,
				       &adev->vram_scratch.gpu_addr,
				       (void **)&adev->vram_scratch.ptr);
A
Alex Deucher 已提交
666 667
}

668 669 670 671 672 673 674
/**
 * amdgpu_device_vram_scratch_fini - Free the VRAM scratch page
 *
 * @adev: amdgpu device pointer
 *
 * Frees the VRAM scratch page.
 */
675
static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
676
{
677
	amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
A
Alex Deucher 已提交
678 679 680
}

/**
681
 * amdgpu_device_program_register_sequence - program an array of registers.
A
Alex Deucher 已提交
682 683 684 685 686 687 688 689
 *
 * @adev: amdgpu_device pointer
 * @registers: pointer to the register array
 * @array_size: size of the register array
 *
 * Programs an array or registers with and and or masks.
 * This is a helper for setting golden registers.
 */
690 691 692
void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
					     const u32 *registers,
					     const u32 array_size)
A
Alex Deucher 已提交
693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709
{
	u32 tmp, reg, and_mask, or_mask;
	int i;

	if (array_size % 3)
		return;

	for (i = 0; i < array_size; i +=3) {
		reg = registers[i + 0];
		and_mask = registers[i + 1];
		or_mask = registers[i + 2];

		if (and_mask == 0xffffffff) {
			tmp = or_mask;
		} else {
			tmp = RREG32(reg);
			tmp &= ~and_mask;
710 711 712 713
			if (adev->family >= AMDGPU_FAMILY_AI)
				tmp |= (or_mask & and_mask);
			else
				tmp |= or_mask;
A
Alex Deucher 已提交
714 715 716 717 718
		}
		WREG32(reg, tmp);
	}
}

719 720 721 722 723 724 725 726
/**
 * amdgpu_device_pci_config_reset - reset the GPU
 *
 * @adev: amdgpu_device pointer
 *
 * Resets the GPU using the pci config reset sequence.
 * Only applicable to asics prior to vega10.
 */
727
void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
A
Alex Deucher 已提交
728 729 730 731 732 733 734 735
{
	pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
}

/*
 * GPU doorbell aperture helpers function.
 */
/**
736
 * amdgpu_device_doorbell_init - Init doorbell driver information.
A
Alex Deucher 已提交
737 738 739 740 741 742
 *
 * @adev: amdgpu_device pointer
 *
 * Init doorbell driver information (CIK)
 * Returns 0 on success, error on failure.
 */
743
static int amdgpu_device_doorbell_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
744
{
745

746 747 748 749 750 751 752 753 754
	/* No doorbell on SI hardware generation */
	if (adev->asic_type < CHIP_BONAIRE) {
		adev->doorbell.base = 0;
		adev->doorbell.size = 0;
		adev->doorbell.num_doorbells = 0;
		adev->doorbell.ptr = NULL;
		return 0;
	}

755 756 757
	if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET)
		return -EINVAL;

758 759
	amdgpu_asic_init_doorbell_index(adev);

A
Alex Deucher 已提交
760 761 762 763
	/* doorbell bar mapping */
	adev->doorbell.base = pci_resource_start(adev->pdev, 2);
	adev->doorbell.size = pci_resource_len(adev->pdev, 2);

764
	adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
765
					     adev->doorbell_index.max_assignment+1);
A
Alex Deucher 已提交
766 767 768
	if (adev->doorbell.num_doorbells == 0)
		return -EINVAL;

769
	/* For Vega, reserve and map two pages on doorbell BAR since SDMA
770 771 772 773
	 * paging queue doorbell use the second page. The
	 * AMDGPU_DOORBELL64_MAX_ASSIGNMENT definition assumes all the
	 * doorbells are in the first page. So with paging queue enabled,
	 * the max num_doorbells should + 1 page (0x400 in dword)
774 775
	 */
	if (adev->asic_type >= CHIP_VEGA10)
776
		adev->doorbell.num_doorbells += 0x400;
777

778 779 780 781
	adev->doorbell.ptr = ioremap(adev->doorbell.base,
				     adev->doorbell.num_doorbells *
				     sizeof(u32));
	if (adev->doorbell.ptr == NULL)
A
Alex Deucher 已提交
782 783 784 785 786 787
		return -ENOMEM;

	return 0;
}

/**
788
 * amdgpu_device_doorbell_fini - Tear down doorbell driver information.
A
Alex Deucher 已提交
789 790 791 792 793
 *
 * @adev: amdgpu_device pointer
 *
 * Tear down doorbell driver information (CIK)
 */
794
static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
795 796 797 798 799
{
	iounmap(adev->doorbell.ptr);
	adev->doorbell.ptr = NULL;
}

800

A
Alex Deucher 已提交
801 802

/*
803
 * amdgpu_device_wb_*()
804
 * Writeback is the method by which the GPU updates special pages in memory
A
Alex Xie 已提交
805
 * with the status of certain GPU events (fences, ring pointers,etc.).
A
Alex Deucher 已提交
806 807 808
 */

/**
809
 * amdgpu_device_wb_fini - Disable Writeback and free memory
A
Alex Deucher 已提交
810 811 812 813 814 815
 *
 * @adev: amdgpu_device pointer
 *
 * Disables Writeback and frees the Writeback memory (all asics).
 * Used at driver shutdown.
 */
816
static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
817 818
{
	if (adev->wb.wb_obj) {
819 820 821
		amdgpu_bo_free_kernel(&adev->wb.wb_obj,
				      &adev->wb.gpu_addr,
				      (void **)&adev->wb.wb);
A
Alex Deucher 已提交
822 823 824 825 826
		adev->wb.wb_obj = NULL;
	}
}

/**
827
 * amdgpu_device_wb_init- Init Writeback driver info and allocate memory
A
Alex Deucher 已提交
828 829 830
 *
 * @adev: amdgpu_device pointer
 *
831
 * Initializes writeback and allocates writeback memory (all asics).
A
Alex Deucher 已提交
832 833 834
 * Used at driver startup.
 * Returns 0 on success or an -error on failure.
 */
835
static int amdgpu_device_wb_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
836 837 838 839
{
	int r;

	if (adev->wb.wb_obj == NULL) {
840 841
		/* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
		r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
842 843 844
					    PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
					    &adev->wb.wb_obj, &adev->wb.gpu_addr,
					    (void **)&adev->wb.wb);
A
Alex Deucher 已提交
845 846 847 848 849 850 851 852 853
		if (r) {
			dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
			return r;
		}

		adev->wb.num_wb = AMDGPU_MAX_WB;
		memset(&adev->wb.used, 0, sizeof(adev->wb.used));

		/* clear wb memory */
M
Monk Liu 已提交
854
		memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8);
A
Alex Deucher 已提交
855 856 857 858 859 860
	}

	return 0;
}

/**
861
 * amdgpu_device_wb_get - Allocate a wb entry
A
Alex Deucher 已提交
862 863 864 865 866 867 868
 *
 * @adev: amdgpu_device pointer
 * @wb: wb index
 *
 * Allocate a wb slot for use by the driver (all asics).
 * Returns 0 on success or -EINVAL on failure.
 */
869
int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
A
Alex Deucher 已提交
870 871 872
{
	unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);

873
	if (offset < adev->wb.num_wb) {
K
Ken Wang 已提交
874
		__set_bit(offset, adev->wb.used);
M
Monk Liu 已提交
875
		*wb = offset << 3; /* convert to dw offset */
876 877 878 879 880 881
		return 0;
	} else {
		return -EINVAL;
	}
}

A
Alex Deucher 已提交
882
/**
883
 * amdgpu_device_wb_free - Free a wb entry
A
Alex Deucher 已提交
884 885 886 887 888 889
 *
 * @adev: amdgpu_device pointer
 * @wb: wb index
 *
 * Free a wb slot allocated for use by the driver (all asics)
 */
890
void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
A
Alex Deucher 已提交
891
{
M
Monk Liu 已提交
892
	wb >>= 3;
A
Alex Deucher 已提交
893
	if (wb < adev->wb.num_wb)
M
Monk Liu 已提交
894
		__clear_bit(wb, adev->wb.used);
A
Alex Deucher 已提交
895 896
}

897 898 899 900 901 902 903 904 905 906 907
/**
 * amdgpu_device_resize_fb_bar - try to resize FB BAR
 *
 * @adev: amdgpu_device pointer
 *
 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
 * to fail, but if any of the BARs is not accessible after the size we abort
 * driver loading by returning -ENODEV.
 */
int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
{
908
	u64 space_needed = roundup_pow_of_two(adev->gmc.real_vram_size);
909
	u32 rbar_size = order_base_2(((space_needed >> 20) | 1)) - 1;
910 911 912
	struct pci_bus *root;
	struct resource *res;
	unsigned i;
913 914 915
	u16 cmd;
	int r;

916 917 918 919
	/* Bypass for VF */
	if (amdgpu_sriov_vf(adev))
		return 0;

920 921 922 923 924 925
	/* Check if the root BUS has 64bit memory resources */
	root = adev->pdev->bus;
	while (root->parent)
		root = root->parent;

	pci_bus_for_each_resource(root, res, i) {
926
		if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
927 928 929 930 931 932 933 934
		    res->start > 0x100000000ull)
			break;
	}

	/* Trying to resize is pointless without a root hub window above 4GB */
	if (!res)
		return 0;

935 936 937 938 939 940
	/* Disable memory decoding while we change the BAR addresses and size */
	pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
	pci_write_config_word(adev->pdev, PCI_COMMAND,
			      cmd & ~PCI_COMMAND_MEMORY);

	/* Free the VRAM and doorbell BAR, we most likely need to move both. */
941
	amdgpu_device_doorbell_fini(adev);
942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957
	if (adev->asic_type >= CHIP_BONAIRE)
		pci_release_resource(adev->pdev, 2);

	pci_release_resource(adev->pdev, 0);

	r = pci_resize_resource(adev->pdev, 0, rbar_size);
	if (r == -ENOSPC)
		DRM_INFO("Not enough PCI address space for a large BAR.");
	else if (r && r != -ENOTSUPP)
		DRM_ERROR("Problem resizing BAR0 (%d).", r);

	pci_assign_unassigned_bus_resources(adev->pdev->bus);

	/* When the doorbell or fb BAR isn't available we have no chance of
	 * using the device.
	 */
958
	r = amdgpu_device_doorbell_init(adev);
959 960 961 962 963 964 965
	if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
		return -ENODEV;

	pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);

	return 0;
}
966

A
Alex Deucher 已提交
967 968 969 970
/*
 * GPU helpers function.
 */
/**
A
Alex Deucher 已提交
971
 * amdgpu_device_need_post - check if the hw need post or not
A
Alex Deucher 已提交
972 973 974
 *
 * @adev: amdgpu_device pointer
 *
975 976 977
 * Check if the asic has been initialized (all asics) at driver startup
 * or post is needed if  hw reset is performed.
 * Returns true if need or false if not.
A
Alex Deucher 已提交
978
 */
A
Alex Deucher 已提交
979
bool amdgpu_device_need_post(struct amdgpu_device *adev)
A
Alex Deucher 已提交
980 981 982
{
	uint32_t reg;

983 984 985 986
	if (amdgpu_sriov_vf(adev))
		return false;

	if (amdgpu_passthrough(adev)) {
M
Monk Liu 已提交
987 988 989 990
		/* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
		 * some old smc fw still need driver do vPost otherwise gpu hang, while
		 * those smc fw version above 22.15 doesn't have this flaw, so we force
		 * vpost executed for smc version below 22.15
991 992 993 994 995 996 997 998 999 1000
		 */
		if (adev->asic_type == CHIP_FIJI) {
			int err;
			uint32_t fw_ver;
			err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
			/* force vPost if error occured */
			if (err)
				return true;

			fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
M
Monk Liu 已提交
1001 1002
			if (fw_ver < 0x00160e00)
				return true;
1003 1004
		}
	}
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021

	if (adev->has_hw_reset) {
		adev->has_hw_reset = false;
		return true;
	}

	/* bios scratch used on CIK+ */
	if (adev->asic_type >= CHIP_BONAIRE)
		return amdgpu_atombios_scratch_need_asic_init(adev);

	/* check MEM_SIZE for older asics */
	reg = amdgpu_asic_get_config_memsize(adev);

	if ((reg != 0) && (reg != 0xffffffff))
		return false;

	return true;
1022 1023
}

A
Alex Deucher 已提交
1024 1025
/* if we get transitioned to only one device, take VGA back */
/**
1026
 * amdgpu_device_vga_set_decode - enable/disable vga decode
A
Alex Deucher 已提交
1027 1028 1029 1030 1031 1032 1033
 *
 * @cookie: amdgpu_device pointer
 * @state: enable/disable vga decode
 *
 * Enable/disable vga decode (all asics).
 * Returns VGA resource flags.
 */
1034
static unsigned int amdgpu_device_vga_set_decode(void *cookie, bool state)
A
Alex Deucher 已提交
1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
{
	struct amdgpu_device *adev = cookie;
	amdgpu_asic_set_vga_state(adev, state);
	if (state)
		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
	else
		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
}

1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
/**
 * amdgpu_device_check_block_size - validate the vm block size
 *
 * @adev: amdgpu_device pointer
 *
 * Validates the vm block size specified via module parameter.
 * The vm block size defines number of bits in page table versus page directory,
 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
 * page table and the remaining bits are in the page directory.
 */
1055
static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
1056 1057 1058 1059
{
	/* defines number of bits in page table versus page directory,
	 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
	 * page table and the remaining bits are in the page directory */
1060 1061
	if (amdgpu_vm_block_size == -1)
		return;
1062

1063
	if (amdgpu_vm_block_size < 9) {
1064 1065
		dev_warn(adev->dev, "VM page table size (%d) too small\n",
			 amdgpu_vm_block_size);
1066
		amdgpu_vm_block_size = -1;
1067 1068 1069
	}
}

1070 1071 1072 1073 1074 1075 1076 1077
/**
 * amdgpu_device_check_vm_size - validate the vm size
 *
 * @adev: amdgpu_device pointer
 *
 * Validates the vm size in GB specified via module parameter.
 * The VM size is the size of the GPU virtual memory space in GB.
 */
1078
static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
1079
{
1080 1081 1082 1083
	/* no need to check the default value */
	if (amdgpu_vm_size == -1)
		return;

1084 1085 1086
	if (amdgpu_vm_size < 1) {
		dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
			 amdgpu_vm_size);
1087
		amdgpu_vm_size = -1;
1088 1089 1090
	}
}

1091 1092 1093
static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev)
{
	struct sysinfo si;
1094
	bool is_os_64 = (sizeof(void *) == 8);
1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
	uint64_t total_memory;
	uint64_t dram_size_seven_GB = 0x1B8000000;
	uint64_t dram_size_three_GB = 0xB8000000;

	if (amdgpu_smu_memory_pool_size == 0)
		return;

	if (!is_os_64) {
		DRM_WARN("Not 64-bit OS, feature not supported\n");
		goto def_value;
	}
	si_meminfo(&si);
	total_memory = (uint64_t)si.totalram * si.mem_unit;

	if ((amdgpu_smu_memory_pool_size == 1) ||
		(amdgpu_smu_memory_pool_size == 2)) {
		if (total_memory < dram_size_three_GB)
			goto def_value1;
	} else if ((amdgpu_smu_memory_pool_size == 4) ||
		(amdgpu_smu_memory_pool_size == 8)) {
		if (total_memory < dram_size_seven_GB)
			goto def_value1;
	} else {
		DRM_WARN("Smu memory pool size not supported\n");
		goto def_value;
	}
	adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28;

	return;

def_value1:
	DRM_WARN("No enough system memory\n");
def_value:
	adev->pm.smu_prv_buffer_size = 0;
}

A
Alex Deucher 已提交
1131
/**
1132
 * amdgpu_device_check_arguments - validate module params
A
Alex Deucher 已提交
1133 1134 1135 1136 1137 1138
 *
 * @adev: amdgpu_device pointer
 *
 * Validates certain module parameters and updates
 * the associated values used by the driver (all asics).
 */
1139
static int amdgpu_device_check_arguments(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1140
{
1141 1142 1143 1144
	if (amdgpu_sched_jobs < 4) {
		dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
			 amdgpu_sched_jobs);
		amdgpu_sched_jobs = 4;
1145
	} else if (!is_power_of_2(amdgpu_sched_jobs)){
1146 1147 1148 1149
		dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
			 amdgpu_sched_jobs);
		amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
	}
A
Alex Deucher 已提交
1150

1151
	if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
1152 1153 1154
		/* gart size must be greater or equal to 32M */
		dev_warn(adev->dev, "gart size (%d) too small\n",
			 amdgpu_gart_size);
1155
		amdgpu_gart_size = -1;
A
Alex Deucher 已提交
1156 1157
	}

1158
	if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
1159
		/* gtt size must be greater or equal to 32M */
1160 1161 1162
		dev_warn(adev->dev, "gtt size (%d) too small\n",
				 amdgpu_gtt_size);
		amdgpu_gtt_size = -1;
A
Alex Deucher 已提交
1163 1164
	}

1165 1166 1167 1168 1169 1170 1171
	/* valid range is between 4 and 9 inclusive */
	if (amdgpu_vm_fragment_size != -1 &&
	    (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
		dev_warn(adev->dev, "valid range is between 4 and 9\n");
		amdgpu_vm_fragment_size = -1;
	}

1172 1173
	amdgpu_device_check_smu_prv_buffer_size(adev);

1174
	amdgpu_device_check_vm_size(adev);
A
Alex Deucher 已提交
1175

1176
	amdgpu_device_check_block_size(adev);
C
Christian König 已提交
1177

1178
	adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
1179

1180
	return 0;
A
Alex Deucher 已提交
1181 1182 1183 1184 1185 1186
}

/**
 * amdgpu_switcheroo_set_state - set switcheroo state
 *
 * @pdev: pci dev pointer
1187
 * @state: vga_switcheroo state
A
Alex Deucher 已提交
1188 1189 1190 1191 1192 1193 1194
 *
 * Callback for the switcheroo driver.  Suspends or resumes the
 * the asics before or after it is powered up using ACPI methods.
 */
static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
1195
	int r;
A
Alex Deucher 已提交
1196

1197
	if (amdgpu_device_supports_boco(dev) && state == VGA_SWITCHEROO_OFF)
A
Alex Deucher 已提交
1198 1199 1200
		return;

	if (state == VGA_SWITCHEROO_ON) {
1201
		pr_info("amdgpu: switched on\n");
A
Alex Deucher 已提交
1202 1203 1204
		/* don't suspend or resume card normally */
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;

1205 1206 1207 1208 1209 1210
		pci_set_power_state(dev->pdev, PCI_D0);
		pci_restore_state(dev->pdev);
		r = pci_enable_device(dev->pdev);
		if (r)
			DRM_WARN("pci_enable_device failed (%d)\n", r);
		amdgpu_device_resume(dev, true);
A
Alex Deucher 已提交
1211 1212 1213 1214

		dev->switch_power_state = DRM_SWITCH_POWER_ON;
		drm_kms_helper_poll_enable(dev);
	} else {
1215
		pr_info("amdgpu: switched off\n");
A
Alex Deucher 已提交
1216 1217
		drm_kms_helper_poll_disable(dev);
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1218 1219 1220 1221 1222
		amdgpu_device_suspend(dev, true);
		pci_save_state(dev->pdev);
		/* Shut down the device */
		pci_disable_device(dev->pdev);
		pci_set_power_state(dev->pdev, PCI_D3cold);
A
Alex Deucher 已提交
1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
	}
}

/**
 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
 *
 * @pdev: pci dev pointer
 *
 * Callback for the switcheroo driver.  Check of the switcheroo
 * state can be changed.
 * Returns true if the state can be changed, false if not.
 */
static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	/*
	* FIXME: open_count is protected by drm_global_mutex but that would lead to
	* locking inversion with the driver load path. And the access here is
	* completely racy anyway. So don't bother with locking for now.
	*/
1245
	return atomic_read(&dev->open_count) == 0;
A
Alex Deucher 已提交
1246 1247 1248 1249 1250 1251 1252 1253
}

static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
	.set_gpu_state = amdgpu_switcheroo_set_state,
	.reprobe = NULL,
	.can_switch = amdgpu_switcheroo_can_switch,
};

1254 1255 1256
/**
 * amdgpu_device_ip_set_clockgating_state - set the CG state
 *
1257
 * @dev: amdgpu_device pointer
1258 1259 1260 1261 1262 1263 1264
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 * @state: clockgating state (gate or ungate)
 *
 * Sets the requested clockgating state for all instances of
 * the hardware IP specified.
 * Returns the error code from the last instance.
 */
1265
int amdgpu_device_ip_set_clockgating_state(void *dev,
1266 1267
					   enum amd_ip_block_type block_type,
					   enum amd_clockgating_state state)
A
Alex Deucher 已提交
1268
{
1269
	struct amdgpu_device *adev = dev;
A
Alex Deucher 已提交
1270 1271 1272
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1273
		if (!adev->ip_blocks[i].status.valid)
1274
			continue;
1275 1276 1277 1278 1279 1280 1281 1282 1283
		if (adev->ip_blocks[i].version->type != block_type)
			continue;
		if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
			continue;
		r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
			(void *)adev, state);
		if (r)
			DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1284 1285 1286 1287
	}
	return r;
}

1288 1289 1290
/**
 * amdgpu_device_ip_set_powergating_state - set the PG state
 *
1291
 * @dev: amdgpu_device pointer
1292 1293 1294 1295 1296 1297 1298
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 * @state: powergating state (gate or ungate)
 *
 * Sets the requested powergating state for all instances of
 * the hardware IP specified.
 * Returns the error code from the last instance.
 */
1299
int amdgpu_device_ip_set_powergating_state(void *dev,
1300 1301
					   enum amd_ip_block_type block_type,
					   enum amd_powergating_state state)
A
Alex Deucher 已提交
1302
{
1303
	struct amdgpu_device *adev = dev;
A
Alex Deucher 已提交
1304 1305 1306
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1307
		if (!adev->ip_blocks[i].status.valid)
1308
			continue;
1309 1310 1311 1312 1313 1314 1315 1316 1317
		if (adev->ip_blocks[i].version->type != block_type)
			continue;
		if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
			continue;
		r = adev->ip_blocks[i].version->funcs->set_powergating_state(
			(void *)adev, state);
		if (r)
			DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1318 1319 1320 1321
	}
	return r;
}

1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332
/**
 * amdgpu_device_ip_get_clockgating_state - get the CG state
 *
 * @adev: amdgpu_device pointer
 * @flags: clockgating feature flags
 *
 * Walks the list of IPs on the device and updates the clockgating
 * flags for each IP.
 * Updates @flags with the feature flags for each hardware IP where
 * clockgating is enabled.
 */
1333 1334
void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
					    u32 *flags)
1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
		if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
			adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
	}
}

1346 1347 1348 1349 1350 1351 1352 1353 1354
/**
 * amdgpu_device_ip_wait_for_idle - wait for idle
 *
 * @adev: amdgpu_device pointer
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 *
 * Waits for the request hardware IP to be idle.
 * Returns 0 for success or a negative error code on failure.
 */
1355 1356
int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
				   enum amd_ip_block_type block_type)
1357 1358 1359 1360
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1361
		if (!adev->ip_blocks[i].status.valid)
1362
			continue;
1363 1364
		if (adev->ip_blocks[i].version->type == block_type) {
			r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
1365 1366 1367 1368 1369 1370 1371 1372 1373
			if (r)
				return r;
			break;
		}
	}
	return 0;

}

1374 1375 1376 1377 1378 1379 1380 1381 1382
/**
 * amdgpu_device_ip_is_idle - is the hardware IP idle
 *
 * @adev: amdgpu_device pointer
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 *
 * Check if the hardware IP is idle or not.
 * Returns true if it the IP is idle, false if not.
 */
1383 1384
bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
			      enum amd_ip_block_type block_type)
1385 1386 1387 1388
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1389
		if (!adev->ip_blocks[i].status.valid)
1390
			continue;
1391 1392
		if (adev->ip_blocks[i].version->type == block_type)
			return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
1393 1394 1395 1396 1397
	}
	return true;

}

1398 1399 1400 1401
/**
 * amdgpu_device_ip_get_ip_block - get a hw IP pointer
 *
 * @adev: amdgpu_device pointer
1402
 * @type: Type of hardware IP (SMU, GFX, UVD, etc.)
1403 1404 1405 1406
 *
 * Returns a pointer to the hardware IP block structure
 * if it exists for the asic, otherwise NULL.
 */
1407 1408 1409
struct amdgpu_ip_block *
amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
			      enum amd_ip_block_type type)
A
Alex Deucher 已提交
1410 1411 1412 1413
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++)
1414
		if (adev->ip_blocks[i].version->type == type)
A
Alex Deucher 已提交
1415 1416 1417 1418 1419 1420
			return &adev->ip_blocks[i];

	return NULL;
}

/**
1421
 * amdgpu_device_ip_block_version_cmp
A
Alex Deucher 已提交
1422 1423
 *
 * @adev: amdgpu_device pointer
1424
 * @type: enum amd_ip_block_type
A
Alex Deucher 已提交
1425 1426 1427 1428 1429 1430
 * @major: major version
 * @minor: minor version
 *
 * return 0 if equal or greater
 * return 1 if smaller or the ip_block doesn't exist
 */
1431 1432 1433
int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
				       enum amd_ip_block_type type,
				       u32 major, u32 minor)
A
Alex Deucher 已提交
1434
{
1435
	struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
A
Alex Deucher 已提交
1436

1437 1438 1439
	if (ip_block && ((ip_block->version->major > major) ||
			((ip_block->version->major == major) &&
			(ip_block->version->minor >= minor))))
A
Alex Deucher 已提交
1440 1441 1442 1443 1444
		return 0;

	return 1;
}

1445
/**
1446
 * amdgpu_device_ip_block_add
1447 1448 1449 1450 1451 1452 1453
 *
 * @adev: amdgpu_device pointer
 * @ip_block_version: pointer to the IP to add
 *
 * Adds the IP block driver information to the collection of IPs
 * on the asic.
 */
1454 1455
int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
			       const struct amdgpu_ip_block_version *ip_block_version)
1456 1457 1458 1459
{
	if (!ip_block_version)
		return -EINVAL;

1460
	DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks,
1461 1462
		  ip_block_version->funcs->name);

1463 1464 1465 1466 1467
	adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;

	return 0;
}

1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479
/**
 * amdgpu_device_enable_virtual_display - enable virtual display feature
 *
 * @adev: amdgpu_device pointer
 *
 * Enabled the virtual display feature if the user has enabled it via
 * the module parameter virtual_display.  This feature provides a virtual
 * display hardware on headless boards or in virtualized environments.
 * This function parses and validates the configuration string specified by
 * the user and configues the virtual display configuration (number of
 * virtual connectors, crtcs, etc.) specified.
 */
1480
static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
1481 1482 1483 1484 1485 1486
{
	adev->enable_virtual_display = false;

	if (amdgpu_virtual_display) {
		struct drm_device *ddev = adev->ddev;
		const char *pci_address_name = pci_name(ddev->pdev);
1487
		char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
1488 1489 1490

		pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
		pciaddstr_tmp = pciaddstr;
1491 1492
		while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
			pciaddname = strsep(&pciaddname_tmp, ",");
1493 1494
			if (!strcmp("all", pciaddname)
			    || !strcmp(pci_address_name, pciaddname)) {
1495 1496 1497
				long num_crtc;
				int res = -1;

1498
				adev->enable_virtual_display = true;
1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512

				if (pciaddname_tmp)
					res = kstrtol(pciaddname_tmp, 10,
						      &num_crtc);

				if (!res) {
					if (num_crtc < 1)
						num_crtc = 1;
					if (num_crtc > 6)
						num_crtc = 6;
					adev->mode_info.num_crtc = num_crtc;
				} else {
					adev->mode_info.num_crtc = 1;
				}
1513 1514 1515 1516
				break;
			}
		}

1517 1518 1519
		DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
			 amdgpu_virtual_display, pci_address_name,
			 adev->enable_virtual_display, adev->mode_info.num_crtc);
1520 1521 1522 1523 1524

		kfree(pciaddstr);
	}
}

1525 1526 1527 1528 1529 1530 1531 1532 1533 1534
/**
 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware
 *
 * @adev: amdgpu_device pointer
 *
 * Parses the asic configuration parameters specified in the gpu info
 * firmware and makes them availale to the driver for use in configuring
 * the asic.
 * Returns 0 on success, -EINVAL on failure.
 */
1535 1536 1537 1538 1539 1540 1541
static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
{
	const char *chip_name;
	char fw_name[30];
	int err;
	const struct gpu_info_firmware_header_v1_0 *hdr;

1542 1543
	adev->firmware.gpu_info_fw = NULL;

1544 1545 1546 1547 1548
	switch (adev->asic_type) {
	case CHIP_TOPAZ:
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_POLARIS10:
1549
	case CHIP_POLARIS11:
1550
	case CHIP_POLARIS12:
1551
	case CHIP_VEGAM:
1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567
	case CHIP_CARRIZO:
	case CHIP_STONEY:
#ifdef CONFIG_DRM_AMDGPU_SI
	case CHIP_VERDE:
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_OLAND:
	case CHIP_HAINAN:
#endif
#ifdef CONFIG_DRM_AMDGPU_CIK
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
#endif
1568
	case CHIP_VEGA20:
1569 1570 1571 1572 1573
	default:
		return 0;
	case CHIP_VEGA10:
		chip_name = "vega10";
		break;
1574 1575 1576
	case CHIP_VEGA12:
		chip_name = "vega12";
		break;
1577
	case CHIP_RAVEN:
1578 1579
		if (adev->rev_id >= 8)
			chip_name = "raven2";
1580 1581
		else if (adev->pdev->device == 0x15d8)
			chip_name = "picasso";
1582 1583
		else
			chip_name = "raven";
1584
		break;
1585 1586 1587
	case CHIP_ARCTURUS:
		chip_name = "arcturus";
		break;
1588 1589 1590
	case CHIP_RENOIR:
		chip_name = "renoir";
		break;
1591 1592 1593
	case CHIP_NAVI10:
		chip_name = "navi10";
		break;
1594 1595 1596
	case CHIP_NAVI14:
		chip_name = "navi14";
		break;
1597 1598 1599
	case CHIP_NAVI12:
		chip_name = "navi12";
		break;
1600 1601 1602
	}

	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
1603
	err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
1604 1605 1606 1607 1608 1609
	if (err) {
		dev_err(adev->dev,
			"Failed to load gpu_info firmware \"%s\"\n",
			fw_name);
		goto out;
	}
1610
	err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
1611 1612 1613 1614 1615 1616 1617
	if (err) {
		dev_err(adev->dev,
			"Failed to validate gpu_info firmware \"%s\"\n",
			fw_name);
		goto out;
	}

1618
	hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
1619 1620 1621 1622 1623 1624
	amdgpu_ucode_print_gpu_info_hdr(&hdr->header);

	switch (hdr->version_major) {
	case 1:
	{
		const struct gpu_info_firmware_v1_0 *gpu_info_fw =
1625
			(const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
1626 1627
								le32_to_cpu(hdr->header.ucode_array_offset_bytes));

1628 1629 1630
		if (amdgpu_discovery && adev->asic_type >= CHIP_NAVI10)
			goto parse_soc_bounding_box;

1631 1632 1633 1634
		adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
		adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
		adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
		adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
1635
		adev->gfx.config.max_texture_channel_caches =
1636 1637 1638 1639 1640
			le32_to_cpu(gpu_info_fw->gc_num_tccs);
		adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
		adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
		adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
		adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
1641
		adev->gfx.config.double_offchip_lds_buf =
1642 1643
			le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
		adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
1644 1645 1646 1647 1648
		adev->gfx.cu_info.max_waves_per_simd =
			le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
		adev->gfx.cu_info.max_scratch_slots_per_cu =
			le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
		adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
1649
		if (hdr->version_minor >= 1) {
1650 1651 1652 1653 1654 1655 1656 1657
			const struct gpu_info_firmware_v1_1 *gpu_info_fw =
				(const struct gpu_info_firmware_v1_1 *)(adev->firmware.gpu_info_fw->data +
									le32_to_cpu(hdr->header.ucode_array_offset_bytes));
			adev->gfx.config.num_sc_per_sh =
				le32_to_cpu(gpu_info_fw->num_sc_per_sh);
			adev->gfx.config.num_packer_per_sc =
				le32_to_cpu(gpu_info_fw->num_packer_per_sc);
		}
1658 1659 1660 1661 1662 1663

parse_soc_bounding_box:
		/*
		 * soc bounding box info is not integrated in disocovery table,
		 * we always need to parse it from gpu info firmware.
		 */
1664 1665 1666 1667 1668 1669
		if (hdr->version_minor == 2) {
			const struct gpu_info_firmware_v1_2 *gpu_info_fw =
				(const struct gpu_info_firmware_v1_2 *)(adev->firmware.gpu_info_fw->data +
									le32_to_cpu(hdr->header.ucode_array_offset_bytes));
			adev->dm.soc_bounding_box = &gpu_info_fw->soc_bounding_box;
		}
1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681
		break;
	}
	default:
		dev_err(adev->dev,
			"Unsupported gpu_info table %d\n", hdr->header.ucode_version);
		err = -EINVAL;
		goto out;
	}
out:
	return err;
}

1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
/**
 * amdgpu_device_ip_early_init - run early init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Early initialization pass for hardware IPs.  The hardware IPs that make
 * up each asic are discovered each IP's early_init callback is run.  This
 * is the first stage in initializing the asic.
 * Returns 0 on success, negative error code on failure.
 */
1692
static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1693
{
1694
	int i, r;
A
Alex Deucher 已提交
1695

1696
	amdgpu_device_enable_virtual_display(adev);
1697

A
Alex Deucher 已提交
1698
	switch (adev->asic_type) {
1699 1700
	case CHIP_TOPAZ:
	case CHIP_TONGA:
1701
	case CHIP_FIJI:
1702
	case CHIP_POLARIS10:
1703
	case CHIP_POLARIS11:
1704
	case CHIP_POLARIS12:
1705
	case CHIP_VEGAM:
1706
	case CHIP_CARRIZO:
1707 1708
	case CHIP_STONEY:
		if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
1709 1710 1711 1712 1713 1714 1715 1716
			adev->family = AMDGPU_FAMILY_CZ;
		else
			adev->family = AMDGPU_FAMILY_VI;

		r = vi_set_ip_blocks(adev);
		if (r)
			return r;
		break;
K
Ken Wang 已提交
1717 1718 1719 1720 1721 1722
#ifdef CONFIG_DRM_AMDGPU_SI
	case CHIP_VERDE:
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_OLAND:
	case CHIP_HAINAN:
K
Ken Wang 已提交
1723
		adev->family = AMDGPU_FAMILY_SI;
K
Ken Wang 已提交
1724 1725 1726 1727 1728
		r = si_set_ip_blocks(adev);
		if (r)
			return r;
		break;
#endif
1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744
#ifdef CONFIG_DRM_AMDGPU_CIK
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
		if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
			adev->family = AMDGPU_FAMILY_CI;
		else
			adev->family = AMDGPU_FAMILY_KV;

		r = cik_set_ip_blocks(adev);
		if (r)
			return r;
		break;
#endif
1745 1746
	case CHIP_VEGA10:
	case CHIP_VEGA12:
1747
	case CHIP_VEGA20:
1748
	case CHIP_RAVEN:
1749
	case CHIP_ARCTURUS:
1750 1751 1752
	case CHIP_RENOIR:
		if (adev->asic_type == CHIP_RAVEN ||
		    adev->asic_type == CHIP_RENOIR)
1753 1754 1755
			adev->family = AMDGPU_FAMILY_RV;
		else
			adev->family = AMDGPU_FAMILY_AI;
1756 1757 1758 1759 1760

		r = soc15_set_ip_blocks(adev);
		if (r)
			return r;
		break;
1761
	case  CHIP_NAVI10:
1762
	case  CHIP_NAVI14:
1763
	case  CHIP_NAVI12:
1764 1765 1766 1767 1768 1769
		adev->family = AMDGPU_FAMILY_NV;

		r = nv_set_ip_blocks(adev);
		if (r)
			return r;
		break;
A
Alex Deucher 已提交
1770 1771 1772 1773 1774
	default:
		/* FIXME: not supported yet */
		return -EINVAL;
	}

1775 1776 1777 1778
	r = amdgpu_device_parse_gpu_info_fw(adev);
	if (r)
		return r;

1779 1780 1781
	if (amdgpu_discovery && adev->asic_type >= CHIP_NAVI10)
		amdgpu_discovery_get_gfx_info(adev);

1782 1783
	amdgpu_amdkfd_device_probe(adev);

1784
	if (amdgpu_sriov_vf(adev)) {
1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798
		/* handle vbios stuff prior full access mode for new handshake */
		if (adev->virt.req_init_data_ver == 1) {
			if (!amdgpu_get_bios(adev)) {
				DRM_ERROR("failed to get vbios\n");
				return -EINVAL;
			}

			r = amdgpu_atombios_init(adev);
			if (r) {
				dev_err(adev->dev, "amdgpu_atombios_init failed\n");
				amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
				return r;
			}
		}
1799
	}
1800

1801 1802 1803
	/* we need to send REQ_GPU here for legacy handshaker otherwise the vbios
	 * will not be prepared by host for this VF */
	if (amdgpu_sriov_vf(adev) && adev->virt.req_init_data_ver < 1) {
1804 1805
		r = amdgpu_virt_request_full_gpu(adev, true);
		if (r)
1806
			return r;
1807 1808
	}

1809
	adev->pm.pp_feature = amdgpu_pp_feature_mask;
1810
	if (amdgpu_sriov_vf(adev) || sched_policy == KFD_SCHED_POLICY_NO_HWS)
1811
		adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
1812

A
Alex Deucher 已提交
1813 1814
	for (i = 0; i < adev->num_ip_blocks; i++) {
		if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
1815 1816
			DRM_ERROR("disabled ip block: %d <%s>\n",
				  i, adev->ip_blocks[i].version->funcs->name);
1817
			adev->ip_blocks[i].status.valid = false;
A
Alex Deucher 已提交
1818
		} else {
1819 1820
			if (adev->ip_blocks[i].version->funcs->early_init) {
				r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
1821
				if (r == -ENOENT) {
1822
					adev->ip_blocks[i].status.valid = false;
1823
				} else if (r) {
1824 1825
					DRM_ERROR("early_init of IP block <%s> failed %d\n",
						  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1826
					return r;
1827
				} else {
1828
					adev->ip_blocks[i].status.valid = true;
1829
				}
1830
			} else {
1831
				adev->ip_blocks[i].status.valid = true;
A
Alex Deucher 已提交
1832 1833
			}
		}
1834 1835
		/* get the vbios after the asic_funcs are set up */
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
1836 1837 1838 1839
			/* skip vbios handling for new handshake */
			if (amdgpu_sriov_vf(adev) && adev->virt.req_init_data_ver == 1)
				continue;

1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850
			/* Read BIOS */
			if (!amdgpu_get_bios(adev))
				return -EINVAL;

			r = amdgpu_atombios_init(adev);
			if (r) {
				dev_err(adev->dev, "amdgpu_atombios_init failed\n");
				amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
				return r;
			}
		}
A
Alex Deucher 已提交
1851 1852
	}

1853 1854 1855
	adev->cg_flags &= amdgpu_cg_mask;
	adev->pg_flags &= amdgpu_pg_mask;

A
Alex Deucher 已提交
1856 1857 1858
	return 0;
}

1859 1860 1861 1862 1863 1864 1865 1866 1867 1868
static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev)
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.sw)
			continue;
		if (adev->ip_blocks[i].status.hw)
			continue;
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
1869
		    (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) ||
1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
			r = adev->ip_blocks[i].version->funcs->hw_init(adev);
			if (r) {
				DRM_ERROR("hw_init of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
			adev->ip_blocks[i].status.hw = true;
		}
	}

	return 0;
}

static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev)
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.sw)
			continue;
		if (adev->ip_blocks[i].status.hw)
			continue;
		r = adev->ip_blocks[i].version->funcs->hw_init(adev);
		if (r) {
			DRM_ERROR("hw_init of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
			return r;
		}
		adev->ip_blocks[i].status.hw = true;
	}

	return 0;
}

1905 1906 1907 1908
static int amdgpu_device_fw_loading(struct amdgpu_device *adev)
{
	int r = 0;
	int i;
1909
	uint32_t smu_version;
1910 1911 1912

	if (adev->asic_type >= CHIP_VEGA10) {
		for (i = 0; i < adev->num_ip_blocks; i++) {
1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923
			if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_PSP)
				continue;

			/* no need to do the fw loading again if already done*/
			if (adev->ip_blocks[i].status.hw == true)
				break;

			if (adev->in_gpu_reset || adev->in_suspend) {
				r = adev->ip_blocks[i].version->funcs->resume(adev);
				if (r) {
					DRM_ERROR("resume of IP block <%s> failed %d\n",
1924
							  adev->ip_blocks[i].version->funcs->name, r);
1925 1926 1927 1928 1929 1930 1931 1932
					return r;
				}
			} else {
				r = adev->ip_blocks[i].version->funcs->hw_init(adev);
				if (r) {
					DRM_ERROR("hw_init of IP block <%s> failed %d\n",
							  adev->ip_blocks[i].version->funcs->name, r);
					return r;
1933 1934
				}
			}
1935 1936 1937

			adev->ip_blocks[i].status.hw = true;
			break;
1938 1939
		}
	}
1940

1941 1942
	if (!amdgpu_sriov_vf(adev) || adev->asic_type == CHIP_TONGA)
		r = amdgpu_pm_load_smu_firmware(adev, &smu_version);
1943

1944
	return r;
1945 1946
}

1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957
/**
 * amdgpu_device_ip_init - run init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main initialization pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the sw_init and hw_init callbacks
 * are run.  sw_init initializes the software state associated with each IP
 * and hw_init initializes the hardware associated with each IP.
 * Returns 0 on success, negative error code on failure.
 */
1958
static int amdgpu_device_ip_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1959 1960 1961
{
	int i, r;

1962 1963 1964 1965
	r = amdgpu_ras_init(adev);
	if (r)
		return r;

1966 1967 1968 1969 1970 1971
	if (amdgpu_sriov_vf(adev) && adev->virt.req_init_data_ver > 0) {
		r = amdgpu_virt_request_full_gpu(adev, true);
		if (r)
			return -EAGAIN;
	}

A
Alex Deucher 已提交
1972
	for (i = 0; i < adev->num_ip_blocks; i++) {
1973
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
1974
			continue;
1975
		r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
1976
		if (r) {
1977 1978
			DRM_ERROR("sw_init of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
1979
			goto init_failed;
1980
		}
1981
		adev->ip_blocks[i].status.sw = true;
1982

A
Alex Deucher 已提交
1983
		/* need to do gmc hw init early so we can allocate gpu mem */
1984
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
1985
			r = amdgpu_device_vram_scratch_init(adev);
1986 1987
			if (r) {
				DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
1988
				goto init_failed;
1989
			}
1990
			r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
1991 1992
			if (r) {
				DRM_ERROR("hw_init %d failed %d\n", i, r);
1993
				goto init_failed;
1994
			}
1995
			r = amdgpu_device_wb_init(adev);
1996
			if (r) {
1997
				DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
1998
				goto init_failed;
1999
			}
2000
			adev->ip_blocks[i].status.hw = true;
M
Monk Liu 已提交
2001 2002

			/* right after GMC hw init, we create CSA */
2003
			if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) {
R
Rex Zhu 已提交
2004 2005 2006
				r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj,
								AMDGPU_GEM_DOMAIN_VRAM,
								AMDGPU_CSA_SIZE);
M
Monk Liu 已提交
2007 2008
				if (r) {
					DRM_ERROR("allocate CSA failed %d\n", r);
2009
					goto init_failed;
M
Monk Liu 已提交
2010 2011
				}
			}
A
Alex Deucher 已提交
2012 2013 2014
		}
	}

2015 2016 2017
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_init_data_exchange(adev);

2018 2019 2020 2021 2022 2023 2024
	r = amdgpu_ib_pool_init(adev);
	if (r) {
		dev_err(adev->dev, "IB initialization failed (%d).\n", r);
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
		goto init_failed;
	}

2025 2026
	r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/
	if (r)
2027
		goto init_failed;
2028 2029 2030

	r = amdgpu_device_ip_hw_init_phase1(adev);
	if (r)
2031
		goto init_failed;
2032

2033 2034
	r = amdgpu_device_fw_loading(adev);
	if (r)
2035
		goto init_failed;
2036

2037 2038
	r = amdgpu_device_ip_hw_init_phase2(adev);
	if (r)
2039
		goto init_failed;
A
Alex Deucher 已提交
2040

2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053
	/*
	 * retired pages will be loaded from eeprom and reserved here,
	 * it should be called after amdgpu_device_ip_hw_init_phase2  since
	 * for some ASICs the RAS EEPROM code relies on SMU fully functioning
	 * for I2C communication which only true at this point.
	 * recovery_init may fail, but it can free all resources allocated by
	 * itself and its failure should not stop amdgpu init process.
	 *
	 * Note: theoretically, this should be called before all vram allocations
	 * to protect retired page from abusing
	 */
	amdgpu_ras_recovery_init(adev);

2054 2055
	if (adev->gmc.xgmi.num_physical_nodes > 1)
		amdgpu_xgmi_add_device(adev);
2056
	amdgpu_amdkfd_device_init(adev);
2057

2058 2059
	amdgpu_fru_get_product_info(adev);

2060
init_failed:
2061
	if (amdgpu_sriov_vf(adev))
2062 2063
		amdgpu_virt_release_full_gpu(adev, true);

2064
	return r;
A
Alex Deucher 已提交
2065 2066
}

2067 2068 2069 2070 2071 2072 2073 2074 2075
/**
 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer
 *
 * @adev: amdgpu_device pointer
 *
 * Writes a reset magic value to the gart pointer in VRAM.  The driver calls
 * this function before a GPU reset.  If the value is retained after a
 * GPU reset, VRAM has not been lost.  Some GPU resets may destry VRAM contents.
 */
2076
static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
2077 2078 2079 2080
{
	memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
}

2081 2082 2083 2084 2085 2086 2087 2088 2089 2090
/**
 * amdgpu_device_check_vram_lost - check if vram is valid
 *
 * @adev: amdgpu_device pointer
 *
 * Checks the reset magic value written to the gart pointer in VRAM.
 * The driver calls this after a GPU reset to see if the contents of
 * VRAM is lost or now.
 * returns true if vram is lost, false if not.
 */
2091
static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
2092 2093 2094 2095 2096
{
	return !!memcmp(adev->gart.ptr, adev->reset_magic,
			AMDGPU_RESET_MAGIC_NUM);
}

2097
/**
2098
 * amdgpu_device_set_cg_state - set clockgating for amdgpu device
2099 2100
 *
 * @adev: amdgpu_device pointer
2101
 * @state: clockgating state (gate or ungate)
2102 2103
 *
 * The list of all the hardware IPs that make up the asic is walked and the
2104 2105 2106
 * set_clockgating_state callbacks are run.
 * Late initialization pass enabling clockgating for hardware IPs.
 * Fini or suspend, pass disabling clockgating for hardware IPs.
2107 2108
 * Returns 0 on success, negative error code on failure.
 */
2109

2110 2111
static int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
						enum amd_clockgating_state state)
A
Alex Deucher 已提交
2112
{
2113
	int i, j, r;
A
Alex Deucher 已提交
2114

2115 2116 2117
	if (amdgpu_emu_mode == 1)
		return 0;

2118 2119
	for (j = 0; j < adev->num_ip_blocks; j++) {
		i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
2120
		if (!adev->ip_blocks[i].status.late_initialized)
A
Alex Deucher 已提交
2121
			continue;
2122
		/* skip CG for VCE/UVD, it's handled specially */
2123
		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
2124
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
2125
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
2126
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
2127
		    adev->ip_blocks[i].version->funcs->set_clockgating_state) {
2128
			/* enable clockgating to save power */
2129
			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
2130
										     state);
2131 2132
			if (r) {
				DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
2133
					  adev->ip_blocks[i].version->funcs->name, r);
2134 2135
				return r;
			}
2136
		}
A
Alex Deucher 已提交
2137
	}
2138

2139 2140 2141
	return 0;
}

2142
static int amdgpu_device_set_pg_state(struct amdgpu_device *adev, enum amd_powergating_state state)
2143
{
2144
	int i, j, r;
2145

2146 2147 2148
	if (amdgpu_emu_mode == 1)
		return 0;

2149 2150
	for (j = 0; j < adev->num_ip_blocks; j++) {
		i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
2151
		if (!adev->ip_blocks[i].status.late_initialized)
2152 2153 2154 2155 2156
			continue;
		/* skip CG for VCE/UVD, it's handled specially */
		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
2157
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
2158 2159 2160
		    adev->ip_blocks[i].version->funcs->set_powergating_state) {
			/* enable powergating to save power */
			r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
2161
											state);
2162 2163 2164 2165 2166 2167 2168
			if (r) {
				DRM_ERROR("set_powergating_state(gate) of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
		}
	}
2169 2170 2171
	return 0;
}

2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208
static int amdgpu_device_enable_mgpu_fan_boost(void)
{
	struct amdgpu_gpu_instance *gpu_ins;
	struct amdgpu_device *adev;
	int i, ret = 0;

	mutex_lock(&mgpu_info.mutex);

	/*
	 * MGPU fan boost feature should be enabled
	 * only when there are two or more dGPUs in
	 * the system
	 */
	if (mgpu_info.num_dgpu < 2)
		goto out;

	for (i = 0; i < mgpu_info.num_dgpu; i++) {
		gpu_ins = &(mgpu_info.gpu_ins[i]);
		adev = gpu_ins->adev;
		if (!(adev->flags & AMD_IS_APU) &&
		    !gpu_ins->mgpu_fan_enabled &&
		    adev->powerplay.pp_funcs &&
		    adev->powerplay.pp_funcs->enable_mgpu_fan_boost) {
			ret = amdgpu_dpm_enable_mgpu_fan_boost(adev);
			if (ret)
				break;

			gpu_ins->mgpu_fan_enabled = 1;
		}
	}

out:
	mutex_unlock(&mgpu_info.mutex);

	return ret;
}

2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220
/**
 * amdgpu_device_ip_late_init - run late init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Late initialization pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the late_init callbacks are run.
 * late_init covers any special initialization that an IP requires
 * after all of the have been initialized or something that needs to happen
 * late in the init process.
 * Returns 0 on success, negative error code on failure.
 */
2221
static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
2222
{
2223
	struct amdgpu_gpu_instance *gpu_instance;
2224 2225 2226
	int i = 0, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2227
		if (!adev->ip_blocks[i].status.hw)
2228 2229 2230 2231 2232 2233 2234 2235 2236
			continue;
		if (adev->ip_blocks[i].version->funcs->late_init) {
			r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
			if (r) {
				DRM_ERROR("late_init of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
		}
2237
		adev->ip_blocks[i].status.late_initialized = true;
2238 2239
	}

2240 2241
	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE);
	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE);
2242

2243
	amdgpu_device_fill_reset_magic(adev);
A
Alex Deucher 已提交
2244

2245 2246 2247 2248
	r = amdgpu_device_enable_mgpu_fan_boost();
	if (r)
		DRM_ERROR("enable mgpu fan boost failed (%d).\n", r);

2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282

	if (adev->gmc.xgmi.num_physical_nodes > 1) {
		mutex_lock(&mgpu_info.mutex);

		/*
		 * Reset device p-state to low as this was booted with high.
		 *
		 * This should be performed only after all devices from the same
		 * hive get initialized.
		 *
		 * However, it's unknown how many device in the hive in advance.
		 * As this is counted one by one during devices initializations.
		 *
		 * So, we wait for all XGMI interlinked devices initialized.
		 * This may bring some delays as those devices may come from
		 * different hives. But that should be OK.
		 */
		if (mgpu_info.num_dgpu == adev->gmc.xgmi.num_physical_nodes) {
			for (i = 0; i < mgpu_info.num_gpu; i++) {
				gpu_instance = &(mgpu_info.gpu_ins[i]);
				if (gpu_instance->adev->flags & AMD_IS_APU)
					continue;

				r = amdgpu_xgmi_set_pstate(gpu_instance->adev, 0);
				if (r) {
					DRM_ERROR("pstate setting failed (%d).\n", r);
					break;
				}
			}
		}

		mutex_unlock(&mgpu_info.mutex);
	}

A
Alex Deucher 已提交
2283 2284 2285
	return 0;
}

2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296
/**
 * amdgpu_device_ip_fini - run fini for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main teardown pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks
 * are run.  hw_fini tears down the hardware associated with each IP
 * and sw_fini tears down any software state associated with each IP.
 * Returns 0 on success, negative error code on failure.
 */
2297
static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2298 2299 2300
{
	int i, r;

2301 2302
	amdgpu_ras_pre_fini(adev);

2303 2304 2305
	if (adev->gmc.xgmi.num_physical_nodes > 1)
		amdgpu_xgmi_remove_device(adev);

2306
	amdgpu_amdkfd_device_fini(adev);
2307 2308

	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
2309 2310
	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);

2311 2312
	/* need to disable SMC first */
	for (i = 0; i < adev->num_ip_blocks; i++) {
2313
		if (!adev->ip_blocks[i].status.hw)
2314
			continue;
2315
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
2316
			r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
2317 2318 2319
			/* XXX handle errors */
			if (r) {
				DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2320
					  adev->ip_blocks[i].version->funcs->name, r);
2321
			}
2322
			adev->ip_blocks[i].status.hw = false;
2323 2324 2325 2326
			break;
		}
	}

A
Alex Deucher 已提交
2327
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2328
		if (!adev->ip_blocks[i].status.hw)
A
Alex Deucher 已提交
2329
			continue;
2330

2331
		r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
A
Alex Deucher 已提交
2332
		/* XXX handle errors */
2333
		if (r) {
2334 2335
			DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2336
		}
2337

2338
		adev->ip_blocks[i].status.hw = false;
A
Alex Deucher 已提交
2339 2340
	}

2341

A
Alex Deucher 已提交
2342
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2343
		if (!adev->ip_blocks[i].status.sw)
A
Alex Deucher 已提交
2344
			continue;
2345 2346

		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
2347
			amdgpu_ucode_free_bo(adev);
R
Rex Zhu 已提交
2348
			amdgpu_free_static_csa(&adev->virt.csa_obj);
2349 2350
			amdgpu_device_wb_fini(adev);
			amdgpu_device_vram_scratch_fini(adev);
2351
			amdgpu_ib_pool_fini(adev);
2352 2353
		}

2354
		r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
A
Alex Deucher 已提交
2355
		/* XXX handle errors */
2356
		if (r) {
2357 2358
			DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2359
		}
2360 2361
		adev->ip_blocks[i].status.sw = false;
		adev->ip_blocks[i].status.valid = false;
A
Alex Deucher 已提交
2362 2363
	}

M
Monk Liu 已提交
2364
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2365
		if (!adev->ip_blocks[i].status.late_initialized)
2366
			continue;
2367 2368 2369
		if (adev->ip_blocks[i].version->funcs->late_fini)
			adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
		adev->ip_blocks[i].status.late_initialized = false;
M
Monk Liu 已提交
2370 2371
	}

2372 2373
	amdgpu_ras_fini(adev);

2374
	if (amdgpu_sriov_vf(adev))
2375 2376
		if (amdgpu_virt_release_full_gpu(adev, false))
			DRM_ERROR("failed to release exclusive mode on fini\n");
M
Monk Liu 已提交
2377

A
Alex Deucher 已提交
2378 2379 2380
	return 0;
}

2381
/**
2382
 * amdgpu_device_delayed_init_work_handler - work handler for IB tests
2383
 *
2384
 * @work: work_struct.
2385
 */
2386
static void amdgpu_device_delayed_init_work_handler(struct work_struct *work)
2387 2388
{
	struct amdgpu_device *adev =
2389
		container_of(work, struct amdgpu_device, delayed_init_work.work);
2390 2391 2392 2393 2394
	int r;

	r = amdgpu_ib_ring_tests(adev);
	if (r)
		DRM_ERROR("ib ring test failed (%d).\n", r);
2395 2396
}

2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409
static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work)
{
	struct amdgpu_device *adev =
		container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work);

	mutex_lock(&adev->gfx.gfx_off_mutex);
	if (!adev->gfx.gfx_off_state && !adev->gfx.gfx_off_req_count) {
		if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true))
			adev->gfx.gfx_off_state = true;
	}
	mutex_unlock(&adev->gfx.gfx_off_mutex);
}

2410
/**
2411
 * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1)
2412 2413 2414 2415 2416 2417 2418 2419 2420
 *
 * @adev: amdgpu_device pointer
 *
 * Main suspend function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked, clockgating is disabled and the
 * suspend callbacks are run.  suspend puts the hardware and software state
 * in each IP into a state suitable for suspend.
 * Returns 0 on success, negative error code on failure.
 */
2421 2422 2423 2424
static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev)
{
	int i, r;

2425

2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
		/* displays are handled separately */
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) {
			/* XXX handle errors */
			r = adev->ip_blocks[i].version->funcs->suspend(adev);
			/* XXX handle errors */
			if (r) {
				DRM_ERROR("suspend of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
2437
				return r;
2438
			}
2439
			adev->ip_blocks[i].status.hw = false;
2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457
		}
	}

	return 0;
}

/**
 * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2)
 *
 * @adev: amdgpu_device pointer
 *
 * Main suspend function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked, clockgating is disabled and the
 * suspend callbacks are run.  suspend puts the hardware and software state
 * in each IP into a state suitable for suspend.
 * Returns 0 on success, negative error code on failure.
 */
static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2458 2459 2460 2461
{
	int i, r;

	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2462
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
2463
			continue;
2464 2465 2466
		/* displays are handled in phase1 */
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)
			continue;
2467 2468 2469 2470 2471 2472
		/* PSP lost connection when err_event_athub occurs */
		if (amdgpu_ras_intr_triggered() &&
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
			adev->ip_blocks[i].status.hw = false;
			continue;
		}
A
Alex Deucher 已提交
2473
		/* XXX handle errors */
2474
		r = adev->ip_blocks[i].version->funcs->suspend(adev);
A
Alex Deucher 已提交
2475
		/* XXX handle errors */
2476
		if (r) {
2477 2478
			DRM_ERROR("suspend of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2479
		}
2480
		adev->ip_blocks[i].status.hw = false;
2481
		/* handle putting the SMC in the appropriate state */
2482 2483 2484 2485 2486 2487 2488 2489
		if(!amdgpu_sriov_vf(adev)){
			if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
				r = amdgpu_dpm_set_mp1_state(adev, adev->mp1_state);
				if (r) {
					DRM_ERROR("SMC failed to set mp1 state %d, %d\n",
							adev->mp1_state, r);
					return r;
				}
2490 2491
			}
		}
2492
		adev->ip_blocks[i].status.hw = false;
A
Alex Deucher 已提交
2493 2494 2495 2496 2497
	}

	return 0;
}

2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512
/**
 * amdgpu_device_ip_suspend - run suspend for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main suspend function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked, clockgating is disabled and the
 * suspend callbacks are run.  suspend puts the hardware and software state
 * in each IP into a state suitable for suspend.
 * Returns 0 on success, negative error code on failure.
 */
int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
{
	int r;

2513 2514 2515
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_request_full_gpu(adev, false);

2516 2517 2518 2519 2520
	r = amdgpu_device_ip_suspend_phase1(adev);
	if (r)
		return r;
	r = amdgpu_device_ip_suspend_phase2(adev);

2521 2522 2523
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_release_full_gpu(adev, false);

2524 2525 2526
	return r;
}

2527
static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
2528 2529 2530
{
	int i, r;

2531 2532 2533
	static enum amd_ip_block_type ip_order[] = {
		AMD_IP_BLOCK_TYPE_GMC,
		AMD_IP_BLOCK_TYPE_COMMON,
2534
		AMD_IP_BLOCK_TYPE_PSP,
2535 2536
		AMD_IP_BLOCK_TYPE_IH,
	};
2537

2538 2539 2540
	for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
		int j;
		struct amdgpu_ip_block *block;
2541

2542 2543 2544
		for (j = 0; j < adev->num_ip_blocks; j++) {
			block = &adev->ip_blocks[j];

2545
			block->status.hw = false;
2546 2547 2548 2549 2550
			if (block->version->type != ip_order[i] ||
				!block->status.valid)
				continue;

			r = block->version->funcs->hw_init(adev);
2551
			DRM_INFO("RE-INIT-early: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
2552 2553
			if (r)
				return r;
2554
			block->status.hw = true;
2555 2556 2557 2558 2559 2560
		}
	}

	return 0;
}

2561
static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
2562 2563 2564
{
	int i, r;

2565 2566 2567 2568 2569
	static enum amd_ip_block_type ip_order[] = {
		AMD_IP_BLOCK_TYPE_SMC,
		AMD_IP_BLOCK_TYPE_DCE,
		AMD_IP_BLOCK_TYPE_GFX,
		AMD_IP_BLOCK_TYPE_SDMA,
2570
		AMD_IP_BLOCK_TYPE_UVD,
2571 2572
		AMD_IP_BLOCK_TYPE_VCE,
		AMD_IP_BLOCK_TYPE_VCN
2573
	};
2574

2575 2576 2577
	for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
		int j;
		struct amdgpu_ip_block *block;
2578

2579 2580 2581 2582
		for (j = 0; j < adev->num_ip_blocks; j++) {
			block = &adev->ip_blocks[j];

			if (block->version->type != ip_order[i] ||
2583 2584
				!block->status.valid ||
				block->status.hw)
2585 2586
				continue;

2587 2588 2589 2590 2591
			if (block->version->type == AMD_IP_BLOCK_TYPE_SMC)
				r = block->version->funcs->resume(adev);
			else
				r = block->version->funcs->hw_init(adev);

2592
			DRM_INFO("RE-INIT-late: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
2593 2594
			if (r)
				return r;
2595
			block->status.hw = true;
2596 2597 2598 2599 2600 2601
		}
	}

	return 0;
}

2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613
/**
 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * First resume function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the resume callbacks are run for
 * COMMON, GMC, and IH.  resume puts the hardware into a functional state
 * after a suspend and updates the software state as necessary.  This
 * function is also used for restoring the GPU after a GPU reset.
 * Returns 0 on success, negative error code on failure.
 */
2614
static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2615 2616 2617
{
	int i, r;

2618
	for (i = 0; i < adev->num_ip_blocks; i++) {
2619
		if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
2620 2621
			continue;
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2622 2623
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
2624

2625 2626 2627 2628 2629 2630
			r = adev->ip_blocks[i].version->funcs->resume(adev);
			if (r) {
				DRM_ERROR("resume of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
2631
			adev->ip_blocks[i].status.hw = true;
2632 2633 2634 2635 2636 2637
		}
	}

	return 0;
}

2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650
/**
 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * First resume function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the resume callbacks are run for
 * all blocks except COMMON, GMC, and IH.  resume puts the hardware into a
 * functional state after a suspend and updates the software state as
 * necessary.  This function is also used for restoring the GPU after a GPU
 * reset.
 * Returns 0 on success, negative error code on failure.
 */
2651
static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2652 2653 2654 2655
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2656
		if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
A
Alex Deucher 已提交
2657
			continue;
2658
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2659
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
2660 2661
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
2662
			continue;
2663
		r = adev->ip_blocks[i].version->funcs->resume(adev);
2664
		if (r) {
2665 2666
			DRM_ERROR("resume of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
2667
			return r;
2668
		}
2669
		adev->ip_blocks[i].status.hw = true;
A
Alex Deucher 已提交
2670 2671 2672 2673 2674
	}

	return 0;
}

2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686
/**
 * amdgpu_device_ip_resume - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main resume function for hardware IPs.  The hardware IPs
 * are split into two resume functions because they are
 * are also used in in recovering from a GPU reset and some additional
 * steps need to be take between them.  In this case (S3/S4) they are
 * run sequentially.
 * Returns 0 on success, negative error code on failure.
 */
2687
static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
2688 2689 2690
{
	int r;

2691
	r = amdgpu_device_ip_resume_phase1(adev);
2692 2693
	if (r)
		return r;
2694 2695 2696 2697 2698

	r = amdgpu_device_fw_loading(adev);
	if (r)
		return r;

2699
	r = amdgpu_device_ip_resume_phase2(adev);
2700 2701 2702 2703

	return r;
}

2704 2705 2706 2707 2708 2709 2710
/**
 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV
 *
 * @adev: amdgpu_device pointer
 *
 * Query the VBIOS data tables to determine if the board supports SR-IOV.
 */
2711
static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
2712
{
M
Monk Liu 已提交
2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723
	if (amdgpu_sriov_vf(adev)) {
		if (adev->is_atom_fw) {
			if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
		} else {
			if (amdgpu_atombios_has_gpu_virtualization_table(adev))
				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
		}

		if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
2724
	}
2725 2726
}

2727 2728 2729 2730 2731 2732 2733 2734
/**
 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic
 *
 * @asic_type: AMD asic type
 *
 * Check if there is DC (new modesetting infrastructre) support for an asic.
 * returns true if DC has support, false if not.
 */
2735 2736 2737 2738 2739
bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
{
	switch (asic_type) {
#if defined(CONFIG_DRM_AMD_DC)
	case CHIP_BONAIRE:
2740
	case CHIP_KAVERI:
2741 2742
	case CHIP_KABINI:
	case CHIP_MULLINS:
2743 2744 2745 2746 2747 2748 2749 2750 2751
		/*
		 * We have systems in the wild with these ASICs that require
		 * LVDS and VGA support which is not supported with DC.
		 *
		 * Fallback to the non-DC driver here by default so as not to
		 * cause regressions.
		 */
		return amdgpu_dc > 0;
	case CHIP_HAWAII:
2752 2753 2754
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_POLARIS10:
L
Leo Liu 已提交
2755
	case CHIP_POLARIS11:
2756
	case CHIP_POLARIS12:
L
Leo Liu 已提交
2757
	case CHIP_VEGAM:
2758 2759
	case CHIP_TONGA:
	case CHIP_FIJI:
2760
	case CHIP_VEGA10:
2761
	case CHIP_VEGA12:
2762
	case CHIP_VEGA20:
2763
#if defined(CONFIG_DRM_AMD_DC_DCN)
2764
	case CHIP_RAVEN:
2765
	case CHIP_NAVI10:
2766
	case CHIP_NAVI14:
L
Leo Li 已提交
2767
	case CHIP_NAVI12:
R
Roman Li 已提交
2768
	case CHIP_RENOIR:
2769
#endif
2770
		return amdgpu_dc != 0;
2771 2772
#endif
	default:
2773 2774 2775
		if (amdgpu_dc > 0)
			DRM_INFO("Display Core has been requested via kernel parameter "
					 "but isn't supported by ASIC, ignoring\n");
2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788
		return false;
	}
}

/**
 * amdgpu_device_has_dc_support - check if dc is supported
 *
 * @adev: amdgpu_device_pointer
 *
 * Returns true for supported, false for not supported
 */
bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
{
X
Xiangliang Yu 已提交
2789 2790 2791
	if (amdgpu_sriov_vf(adev))
		return false;

2792 2793 2794
	return amdgpu_device_asic_has_dc_support(adev->asic_type);
}

2795 2796 2797 2798 2799

static void amdgpu_device_xgmi_reset_func(struct work_struct *__work)
{
	struct amdgpu_device *adev =
		container_of(__work, struct amdgpu_device, xgmi_reset_work);
2800
	struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev, 0);
2801

2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824
	/* It's a bug to not have a hive within this function */
	if (WARN_ON(!hive))
		return;

	/*
	 * Use task barrier to synchronize all xgmi reset works across the
	 * hive. task_barrier_enter and task_barrier_exit will block
	 * until all the threads running the xgmi reset works reach
	 * those points. task_barrier_full will do both blocks.
	 */
	if (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {

		task_barrier_enter(&hive->tb);
		adev->asic_reset_res = amdgpu_device_baco_enter(adev->ddev);

		if (adev->asic_reset_res)
			goto fail;

		task_barrier_exit(&hive->tb);
		adev->asic_reset_res = amdgpu_device_baco_exit(adev->ddev);

		if (adev->asic_reset_res)
			goto fail;
2825 2826 2827

		if (adev->mmhub.funcs && adev->mmhub.funcs->reset_ras_error_count)
			adev->mmhub.funcs->reset_ras_error_count(adev);
2828 2829 2830 2831 2832
	} else {

		task_barrier_full(&hive->tb);
		adev->asic_reset_res =  amdgpu_asic_reset(adev);
	}
2833

2834
fail:
2835
	if (adev->asic_reset_res)
E
Evan Quan 已提交
2836
		DRM_WARN("ASIC reset failed with error, %d for drm dev, %s",
2837 2838 2839
			 adev->asic_reset_res, adev->ddev->unique);
}

2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851
static int amdgpu_device_get_job_timeout_settings(struct amdgpu_device *adev)
{
	char *input = amdgpu_lockup_timeout;
	char *timeout_setting = NULL;
	int index = 0;
	long timeout;
	int ret = 0;

	/*
	 * By default timeout for non compute jobs is 10000.
	 * And there is no timeout enforced on compute jobs.
	 * In SR-IOV or passthrough mode, timeout for compute
J
Jiawei 已提交
2852
	 * jobs are 60000 by default.
2853 2854 2855 2856
	 */
	adev->gfx_timeout = msecs_to_jiffies(10000);
	adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
	if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev))
J
Jiawei 已提交
2857
		adev->compute_timeout =  msecs_to_jiffies(60000);
2858 2859 2860
	else
		adev->compute_timeout = MAX_SCHEDULE_TIMEOUT;

2861
	if (strnlen(input, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
2862
		while ((timeout_setting = strsep(&input, ",")) &&
2863
				strnlen(timeout_setting, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897
			ret = kstrtol(timeout_setting, 0, &timeout);
			if (ret)
				return ret;

			if (timeout == 0) {
				index++;
				continue;
			} else if (timeout < 0) {
				timeout = MAX_SCHEDULE_TIMEOUT;
			} else {
				timeout = msecs_to_jiffies(timeout);
			}

			switch (index++) {
			case 0:
				adev->gfx_timeout = timeout;
				break;
			case 1:
				adev->compute_timeout = timeout;
				break;
			case 2:
				adev->sdma_timeout = timeout;
				break;
			case 3:
				adev->video_timeout = timeout;
				break;
			default:
				break;
			}
		}
		/*
		 * There is only one value specified and
		 * it should apply to all non-compute jobs.
		 */
2898
		if (index == 1) {
2899
			adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
2900 2901 2902
			if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev))
				adev->compute_timeout = adev->gfx_timeout;
		}
2903 2904 2905 2906
	}

	return ret;
}
2907

A
Alex Deucher 已提交
2908 2909 2910 2911
/**
 * amdgpu_device_init - initialize the driver
 *
 * @adev: amdgpu_device pointer
2912
 * @ddev: drm dev pointer
A
Alex Deucher 已提交
2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925
 * @pdev: pci dev pointer
 * @flags: driver flags
 *
 * Initializes the driver info and hw (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver startup.
 */
int amdgpu_device_init(struct amdgpu_device *adev,
		       struct drm_device *ddev,
		       struct pci_dev *pdev,
		       uint32_t flags)
{
	int r, i;
2926
	bool boco = false;
2927
	u32 max_MBps;
A
Alex Deucher 已提交
2928 2929 2930 2931 2932 2933

	adev->shutdown = false;
	adev->dev = &pdev->dev;
	adev->ddev = ddev;
	adev->pdev = pdev;
	adev->flags = flags;
2934 2935 2936 2937 2938 2939

	if (amdgpu_force_asic_type >= 0 && amdgpu_force_asic_type < CHIP_LAST)
		adev->asic_type = amdgpu_force_asic_type;
	else
		adev->asic_type = flags & AMD_ASIC_MASK;

A
Alex Deucher 已提交
2940
	adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
2941
	if (amdgpu_emu_mode == 1)
2942
		adev->usec_timeout *= 10;
2943
	adev->gmc.gart_size = 512 * 1024 * 1024;
A
Alex Deucher 已提交
2944 2945 2946 2947 2948
	adev->accel_working = false;
	adev->num_rings = 0;
	adev->mman.buffer_funcs = NULL;
	adev->mman.buffer_funcs_ring = NULL;
	adev->vm_manager.vm_pte_funcs = NULL;
2949
	adev->vm_manager.vm_pte_num_scheds = 0;
2950
	adev->gmc.gmc_funcs = NULL;
2951
	adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2952
	bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
A
Alex Deucher 已提交
2953 2954 2955 2956 2957

	adev->smc_rreg = &amdgpu_invalid_rreg;
	adev->smc_wreg = &amdgpu_invalid_wreg;
	adev->pcie_rreg = &amdgpu_invalid_rreg;
	adev->pcie_wreg = &amdgpu_invalid_wreg;
2958 2959
	adev->pciep_rreg = &amdgpu_invalid_rreg;
	adev->pciep_wreg = &amdgpu_invalid_wreg;
2960 2961
	adev->pcie_rreg64 = &amdgpu_invalid_rreg64;
	adev->pcie_wreg64 = &amdgpu_invalid_wreg64;
A
Alex Deucher 已提交
2962 2963 2964 2965
	adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
	adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
	adev->didt_rreg = &amdgpu_invalid_rreg;
	adev->didt_wreg = &amdgpu_invalid_wreg;
2966 2967
	adev->gc_cac_rreg = &amdgpu_invalid_rreg;
	adev->gc_cac_wreg = &amdgpu_invalid_wreg;
A
Alex Deucher 已提交
2968 2969 2970
	adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
	adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;

2971 2972 2973
	DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
		 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
		 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
A
Alex Deucher 已提交
2974 2975 2976 2977

	/* mutex initialization are all done here so we
	 * can recall function without having locking issues */
	atomic_set(&adev->irq.ih.lock, 0);
2978
	mutex_init(&adev->firmware.mutex);
A
Alex Deucher 已提交
2979 2980 2981
	mutex_init(&adev->pm.mutex);
	mutex_init(&adev->gfx.gpu_clock_mutex);
	mutex_init(&adev->srbm_mutex);
2982
	mutex_init(&adev->gfx.pipe_reserve_mutex);
2983
	mutex_init(&adev->gfx.gfx_off_mutex);
A
Alex Deucher 已提交
2984 2985
	mutex_init(&adev->grbm_idx_mutex);
	mutex_init(&adev->mn_lock);
A
Alex Deucher 已提交
2986
	mutex_init(&adev->virt.vf_errors.lock);
A
Alex Deucher 已提交
2987
	hash_init(adev->mn_hash);
2988
	mutex_init(&adev->lock_reset);
2989
	mutex_init(&adev->psp.mutex);
2990
	mutex_init(&adev->notifier_lock);
A
Alex Deucher 已提交
2991

2992 2993 2994
	r = amdgpu_device_check_arguments(adev);
	if (r)
		return r;
A
Alex Deucher 已提交
2995 2996 2997 2998 2999 3000

	spin_lock_init(&adev->mmio_idx_lock);
	spin_lock_init(&adev->smc_idx_lock);
	spin_lock_init(&adev->pcie_idx_lock);
	spin_lock_init(&adev->uvd_ctx_idx_lock);
	spin_lock_init(&adev->didt_idx_lock);
3001
	spin_lock_init(&adev->gc_cac_idx_lock);
3002
	spin_lock_init(&adev->se_cac_idx_lock);
A
Alex Deucher 已提交
3003
	spin_lock_init(&adev->audio_endpt_idx_lock);
3004
	spin_lock_init(&adev->mm_stats.lock);
A
Alex Deucher 已提交
3005

3006 3007 3008
	INIT_LIST_HEAD(&adev->shadow_list);
	mutex_init(&adev->shadow_list_lock);

3009 3010 3011
	INIT_LIST_HEAD(&adev->ring_lru_list);
	spin_lock_init(&adev->ring_lru_list_lock);

3012 3013
	INIT_DELAYED_WORK(&adev->delayed_init_work,
			  amdgpu_device_delayed_init_work_handler);
3014 3015
	INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work,
			  amdgpu_device_delay_enable_gfx_off);
3016

3017 3018
	INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func);

3019
	adev->gfx.gfx_off_req_count = 1;
3020 3021
	adev->pm.ac_power = power_supply_is_system_supplied() > 0 ? true : false;

3022 3023
	/* Registers mapping */
	/* TODO: block userspace mapping of io register */
3024 3025 3026 3027 3028 3029 3030
	if (adev->asic_type >= CHIP_BONAIRE) {
		adev->rmmio_base = pci_resource_start(adev->pdev, 5);
		adev->rmmio_size = pci_resource_len(adev->pdev, 5);
	} else {
		adev->rmmio_base = pci_resource_start(adev->pdev, 2);
		adev->rmmio_size = pci_resource_len(adev->pdev, 2);
	}
A
Alex Deucher 已提交
3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047

	adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
	if (adev->rmmio == NULL) {
		return -ENOMEM;
	}
	DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
	DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);

	/* io port mapping */
	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
		if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
			adev->rio_mem_size = pci_resource_len(adev->pdev, i);
			adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
			break;
		}
	}
	if (adev->rio_mem == NULL)
3048
		DRM_INFO("PCI I/O BAR is not found.\n");
A
Alex Deucher 已提交
3049

3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060
	/* enable PCIE atomic ops */
	r = pci_enable_atomic_ops_to_root(adev->pdev,
					  PCI_EXP_DEVCAP2_ATOMIC_COMP32 |
					  PCI_EXP_DEVCAP2_ATOMIC_COMP64);
	if (r) {
		adev->have_atomics_support = false;
		DRM_INFO("PCIE atomic ops is not supported\n");
	} else {
		adev->have_atomics_support = true;
	}

3061 3062
	amdgpu_device_get_pcie_info(adev);

3063 3064 3065
	if (amdgpu_mcbp)
		DRM_INFO("MCBP is enabled\n");

3066 3067 3068
	if (amdgpu_mes && adev->asic_type >= CHIP_NAVI10)
		adev->enable_mes = true;

3069 3070 3071
	/* detect hw virtualization here */
	amdgpu_detect_virtualization(adev);

3072 3073 3074 3075
	r = amdgpu_device_get_job_timeout_settings(adev);
	if (r) {
		dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n");
		return r;
3076 3077
	}

A
Alex Deucher 已提交
3078
	/* early init functions */
3079
	r = amdgpu_device_ip_early_init(adev);
A
Alex Deucher 已提交
3080 3081 3082
	if (r)
		return r;

3083 3084 3085
	/* doorbell bar mapping and doorbell index init*/
	amdgpu_device_doorbell_init(adev);

A
Alex Deucher 已提交
3086 3087 3088
	/* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
	/* this will fail for cards that aren't VGA class devices, just
	 * ignore it */
3089
	vga_client_register(adev->pdev, adev, NULL, amdgpu_device_vga_set_decode);
A
Alex Deucher 已提交
3090

3091
	if (amdgpu_device_supports_boco(ddev))
3092 3093 3094 3095 3096
		boco = true;
	if (amdgpu_has_atpx() &&
	    (amdgpu_is_atpx_hybrid() ||
	     amdgpu_has_atpx_dgpu_power_cntl()) &&
	    !pci_is_thunderbolt_attached(adev->pdev))
3097
		vga_switcheroo_register_client(adev->pdev,
3098 3099
					       &amdgpu_switcheroo_ops, boco);
	if (boco)
A
Alex Deucher 已提交
3100 3101
		vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);

3102 3103 3104
	if (amdgpu_emu_mode == 1) {
		/* post the asic on emulation mode */
		emu_soc_asic_init(adev);
3105
		goto fence_driver_init;
3106
	}
3107

3108 3109
	/* detect if we are with an SRIOV vbios */
	amdgpu_device_detect_sriov_bios(adev);
3110

3111 3112 3113
	/* check if we need to reset the asic
	 *  E.g., driver was not cleanly unloaded previously, etc.
	 */
3114
	if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) {
3115 3116 3117 3118 3119 3120 3121
		r = amdgpu_asic_reset(adev);
		if (r) {
			dev_err(adev->dev, "asic reset on init failed\n");
			goto failed;
		}
	}

A
Alex Deucher 已提交
3122
	/* Post card if necessary */
A
Alex Deucher 已提交
3123
	if (amdgpu_device_need_post(adev)) {
A
Alex Deucher 已提交
3124
		if (!adev->bios) {
3125
			dev_err(adev->dev, "no vBIOS found\n");
3126 3127
			r = -EINVAL;
			goto failed;
A
Alex Deucher 已提交
3128
		}
3129
		DRM_INFO("GPU posting now...\n");
3130 3131 3132 3133 3134
		r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
		if (r) {
			dev_err(adev->dev, "gpu post error!\n");
			goto failed;
		}
A
Alex Deucher 已提交
3135 3136
	}

3137 3138 3139 3140 3141
	if (adev->is_atom_fw) {
		/* Initialize clocks */
		r = amdgpu_atomfirmware_get_clock_info(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
A
Alex Deucher 已提交
3142
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
3143 3144 3145
			goto failed;
		}
	} else {
3146 3147 3148 3149
		/* Initialize clocks */
		r = amdgpu_atombios_get_clock_info(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
A
Alex Deucher 已提交
3150
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
3151
			goto failed;
3152 3153
		}
		/* init i2c buses */
3154 3155
		if (!amdgpu_device_has_dc_support(adev))
			amdgpu_atombios_i2c_init(adev);
3156
	}
A
Alex Deucher 已提交
3157

3158
fence_driver_init:
A
Alex Deucher 已提交
3159 3160
	/* Fence driver */
	r = amdgpu_fence_driver_init(adev);
3161 3162
	if (r) {
		dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
A
Alex Deucher 已提交
3163
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
3164
		goto failed;
3165
	}
A
Alex Deucher 已提交
3166 3167 3168 3169

	/* init the mode config */
	drm_mode_config_init(adev->ddev);

3170
	r = amdgpu_device_ip_init(adev);
A
Alex Deucher 已提交
3171
	if (r) {
3172 3173 3174 3175 3176 3177
		/* failed in exclusive mode due to timeout */
		if (amdgpu_sriov_vf(adev) &&
		    !amdgpu_sriov_runtime(adev) &&
		    amdgpu_virt_mmio_blocked(adev) &&
		    !amdgpu_virt_wait_reset(adev)) {
			dev_err(adev->dev, "VF exclusive mode timeout\n");
3178 3179 3180
			/* Don't send request since VF is inactive. */
			adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
			adev->virt.ops = NULL;
3181 3182 3183
			r = -EAGAIN;
			goto failed;
		}
3184
		dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
A
Alex Deucher 已提交
3185
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
3186
		goto failed;
A
Alex Deucher 已提交
3187 3188
	}

Y
Yong Zhao 已提交
3189 3190 3191 3192 3193 3194
	DRM_DEBUG("SE %d, SH per SE %d, CU per SH %d, active_cu_number %d\n",
			adev->gfx.config.max_shader_engines,
			adev->gfx.config.max_sh_per_se,
			adev->gfx.config.max_cu_per_sh,
			adev->gfx.cu_info.number);

A
Alex Deucher 已提交
3195 3196
	adev->accel_working = true;

3197 3198
	amdgpu_vm_check_compute_bug(adev);

3199 3200 3201 3202 3203 3204 3205 3206
	/* Initialize the buffer migration limit. */
	if (amdgpu_moverate >= 0)
		max_MBps = amdgpu_moverate;
	else
		max_MBps = 8; /* Allow 8 MB/s. */
	/* Get a log2 for easy divisions. */
	adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));

3207 3208
	amdgpu_fbdev_init(adev);

3209
	r = amdgpu_pm_sysfs_init(adev);
3210 3211
	if (r) {
		adev->pm_sysfs_en = false;
3212
		DRM_ERROR("registering pm debugfs failed (%d).\n", r);
3213 3214
	} else
		adev->pm_sysfs_en = true;
3215

3216
	r = amdgpu_ucode_sysfs_init(adev);
3217 3218
	if (r) {
		adev->ucode_sysfs_en = false;
3219
		DRM_ERROR("Creating firmware sysfs failed (%d).\n", r);
3220 3221
	} else
		adev->ucode_sysfs_en = true;
3222

A
Alex Deucher 已提交
3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235
	if ((amdgpu_testing & 1)) {
		if (adev->accel_working)
			amdgpu_test_moves(adev);
		else
			DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
	}
	if (amdgpu_benchmarking) {
		if (adev->accel_working)
			amdgpu_benchmark(adev, amdgpu_benchmarking);
		else
			DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
	}

3236 3237 3238 3239 3240 3241 3242
	/*
	 * Register gpu instance before amdgpu_device_enable_mgpu_fan_boost.
	 * Otherwise the mgpu fan boost feature will be skipped due to the
	 * gpu instance is counted less.
	 */
	amdgpu_register_gpu_instance(adev);

A
Alex Deucher 已提交
3243 3244 3245
	/* enable clockgating, etc. after ib tests, etc. since some blocks require
	 * explicit gating rather than handling it automatically.
	 */
3246
	r = amdgpu_device_ip_late_init(adev);
3247
	if (r) {
3248
		dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
A
Alex Deucher 已提交
3249
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
3250
		goto failed;
3251
	}
A
Alex Deucher 已提交
3252

3253
	/* must succeed. */
3254
	amdgpu_ras_resume(adev);
3255

3256 3257 3258
	queue_delayed_work(system_wq, &adev->delayed_init_work,
			   msecs_to_jiffies(AMDGPU_RESUME_MS));

3259 3260 3261 3262 3263
	r = device_create_file(adev->dev, &dev_attr_pcie_replay_count);
	if (r) {
		dev_err(adev->dev, "Could not create pcie_replay_count");
		return r;
	}
3264

3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282
	r = device_create_file(adev->dev, &dev_attr_product_name);
	if (r) {
		dev_err(adev->dev, "Could not create product_name");
		return r;
	}

	r = device_create_file(adev->dev, &dev_attr_product_number);
	if (r) {
		dev_err(adev->dev, "Could not create product_number");
		return r;
	}

	r = device_create_file(adev->dev, &dev_attr_serial_number);
	if (r) {
		dev_err(adev->dev, "Could not create serial_number");
		return r;
	}

3283 3284
	if (IS_ENABLED(CONFIG_PERF_EVENTS))
		r = amdgpu_pmu_init(adev);
J
Jonathan Kim 已提交
3285 3286 3287
	if (r)
		dev_err(adev->dev, "amdgpu_pmu_init failed\n");

A
Alex Deucher 已提交
3288
	return 0;
3289 3290

failed:
3291
	amdgpu_vf_error_trans_all(adev);
3292
	if (boco)
3293
		vga_switcheroo_fini_domain_pm_ops(adev->dev);
3294

3295
	return r;
A
Alex Deucher 已提交
3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310
}

/**
 * amdgpu_device_fini - tear down the driver
 *
 * @adev: amdgpu_device pointer
 *
 * Tear down the driver info (all asics).
 * Called at driver shutdown.
 */
void amdgpu_device_fini(struct amdgpu_device *adev)
{
	int r;

	DRM_INFO("amdgpu: finishing device.\n");
3311
	flush_delayed_work(&adev->delayed_init_work);
3312
	adev->shutdown = true;
3313

M
Monk Liu 已提交
3314 3315 3316 3317 3318 3319
	/* make sure IB test finished before entering exclusive mode
	 * to avoid preemption on IB test
	 * */
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_request_full_gpu(adev, false);

3320 3321
	/* disable all interrupts */
	amdgpu_irq_disable_all(adev);
3322 3323
	if (adev->mode_info.mode_config_initialized){
		if (!amdgpu_device_has_dc_support(adev))
3324
			drm_helper_force_disable_all(adev->ddev);
3325 3326 3327
		else
			drm_atomic_helper_shutdown(adev->ddev);
	}
A
Alex Deucher 已提交
3328
	amdgpu_fence_driver_fini(adev);
3329 3330
	if (adev->pm_sysfs_en)
		amdgpu_pm_sysfs_fini(adev);
A
Alex Deucher 已提交
3331
	amdgpu_fbdev_fini(adev);
3332
	r = amdgpu_device_ip_fini(adev);
3333 3334 3335 3336
	if (adev->firmware.gpu_info_fw) {
		release_firmware(adev->firmware.gpu_info_fw);
		adev->firmware.gpu_info_fw = NULL;
	}
A
Alex Deucher 已提交
3337 3338
	adev->accel_working = false;
	/* free i2c buses */
3339 3340
	if (!amdgpu_device_has_dc_support(adev))
		amdgpu_i2c_fini(adev);
3341 3342 3343 3344

	if (amdgpu_emu_mode != 1)
		amdgpu_atombios_fini(adev);

A
Alex Deucher 已提交
3345 3346
	kfree(adev->bios);
	adev->bios = NULL;
3347 3348 3349 3350
	if (amdgpu_has_atpx() &&
	    (amdgpu_is_atpx_hybrid() ||
	     amdgpu_has_atpx_dgpu_power_cntl()) &&
	    !pci_is_thunderbolt_attached(adev->pdev))
3351
		vga_switcheroo_unregister_client(adev->pdev);
3352
	if (amdgpu_device_supports_boco(adev->ddev))
3353
		vga_switcheroo_fini_domain_pm_ops(adev->dev);
A
Alex Deucher 已提交
3354 3355 3356 3357 3358 3359
	vga_client_register(adev->pdev, NULL, NULL, NULL);
	if (adev->rio_mem)
		pci_iounmap(adev->pdev, adev->rio_mem);
	adev->rio_mem = NULL;
	iounmap(adev->rmmio);
	adev->rmmio = NULL;
3360
	amdgpu_device_doorbell_fini(adev);
3361

3362
	device_remove_file(adev->dev, &dev_attr_pcie_replay_count);
3363 3364
	if (adev->ucode_sysfs_en)
		amdgpu_ucode_sysfs_fini(adev);
3365 3366 3367
	device_remove_file(adev->dev, &dev_attr_product_name);
	device_remove_file(adev->dev, &dev_attr_product_number);
	device_remove_file(adev->dev, &dev_attr_serial_number);
3368 3369
	if (IS_ENABLED(CONFIG_PERF_EVENTS))
		amdgpu_pmu_fini(adev);
3370
	if (amdgpu_discovery && adev->asic_type >= CHIP_NAVI10)
3371
		amdgpu_discovery_fini(adev);
A
Alex Deucher 已提交
3372 3373 3374 3375 3376 3377 3378
}


/*
 * Suspend & resume.
 */
/**
3379
 * amdgpu_device_suspend - initiate device suspend
A
Alex Deucher 已提交
3380
 *
3381 3382 3383
 * @dev: drm dev pointer
 * @suspend: suspend state
 * @fbcon : notify the fbdev of suspend
A
Alex Deucher 已提交
3384 3385 3386 3387 3388
 *
 * Puts the hw in the suspend state (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver suspend.
 */
3389
int amdgpu_device_suspend(struct drm_device *dev, bool fbcon)
A
Alex Deucher 已提交
3390 3391 3392 3393
{
	struct amdgpu_device *adev;
	struct drm_crtc *crtc;
	struct drm_connector *connector;
3394
	struct drm_connector_list_iter iter;
3395
	int r;
A
Alex Deucher 已提交
3396 3397 3398 3399 3400 3401 3402 3403 3404 3405

	if (dev == NULL || dev->dev_private == NULL) {
		return -ENODEV;
	}

	adev = dev->dev_private;

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

3406
	adev->in_suspend = true;
A
Alex Deucher 已提交
3407 3408
	drm_kms_helper_poll_disable(dev);

3409 3410 3411
	if (fbcon)
		amdgpu_fbdev_set_suspend(adev, 1);

3412
	cancel_delayed_work_sync(&adev->delayed_init_work);
3413

3414 3415 3416
	if (!amdgpu_device_has_dc_support(adev)) {
		/* turn off display hw */
		drm_modeset_lock_all(dev);
3417 3418 3419 3420 3421
		drm_connector_list_iter_begin(dev, &iter);
		drm_for_each_connector_iter(connector, &iter)
			drm_helper_connector_dpms(connector,
						  DRM_MODE_DPMS_OFF);
		drm_connector_list_iter_end(&iter);
3422
		drm_modeset_unlock_all(dev);
3423 3424 3425 3426 3427 3428
			/* unpin the front buffers and cursors */
		list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
			struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
			struct drm_framebuffer *fb = crtc->primary->fb;
			struct amdgpu_bo *robj;

3429
			if (amdgpu_crtc->cursor_bo && !adev->enable_virtual_display) {
3430 3431 3432 3433 3434 3435
				struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
				r = amdgpu_bo_reserve(aobj, true);
				if (r == 0) {
					amdgpu_bo_unpin(aobj);
					amdgpu_bo_unreserve(aobj);
				}
3436 3437
			}

3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448
			if (fb == NULL || fb->obj[0] == NULL) {
				continue;
			}
			robj = gem_to_amdgpu_bo(fb->obj[0]);
			/* don't unpin kernel fb objects */
			if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
				r = amdgpu_bo_reserve(robj, true);
				if (r == 0) {
					amdgpu_bo_unpin(robj);
					amdgpu_bo_unreserve(robj);
				}
A
Alex Deucher 已提交
3449 3450 3451
			}
		}
	}
3452

3453 3454 3455
	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);

3456
	amdgpu_amdkfd_suspend(adev, !fbcon);
3457

3458 3459
	amdgpu_ras_suspend(adev);

3460 3461
	r = amdgpu_device_ip_suspend_phase1(adev);

A
Alex Deucher 已提交
3462 3463 3464
	/* evict vram memory */
	amdgpu_bo_evict_vram(adev);

3465
	amdgpu_fence_driver_suspend(adev);
A
Alex Deucher 已提交
3466

3467
	r = amdgpu_device_ip_suspend_phase2(adev);
A
Alex Deucher 已提交
3468

3469 3470 3471 3472
	/* evict remaining vram memory
	 * This second call to evict vram is to evict the gart page table
	 * using the CPU.
	 */
A
Alex Deucher 已提交
3473 3474 3475 3476 3477 3478
	amdgpu_bo_evict_vram(adev);

	return 0;
}

/**
3479
 * amdgpu_device_resume - initiate device resume
A
Alex Deucher 已提交
3480
 *
3481 3482 3483
 * @dev: drm dev pointer
 * @resume: resume state
 * @fbcon : notify the fbdev of resume
A
Alex Deucher 已提交
3484 3485 3486 3487 3488
 *
 * Bring the hw back to operating state (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver resume.
 */
3489
int amdgpu_device_resume(struct drm_device *dev, bool fbcon)
A
Alex Deucher 已提交
3490 3491
{
	struct drm_connector *connector;
3492
	struct drm_connector_list_iter iter;
A
Alex Deucher 已提交
3493
	struct amdgpu_device *adev = dev->dev_private;
3494
	struct drm_crtc *crtc;
3495
	int r = 0;
A
Alex Deucher 已提交
3496 3497 3498 3499 3500

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

	/* post card */
A
Alex Deucher 已提交
3501
	if (amdgpu_device_need_post(adev)) {
J
jimqu 已提交
3502 3503 3504 3505
		r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
		if (r)
			DRM_ERROR("amdgpu asic init failed\n");
	}
A
Alex Deucher 已提交
3506

3507
	r = amdgpu_device_ip_resume(adev);
3508
	if (r) {
3509
		DRM_ERROR("amdgpu_device_ip_resume failed (%d).\n", r);
3510
		return r;
3511
	}
3512 3513
	amdgpu_fence_driver_resume(adev);

A
Alex Deucher 已提交
3514

3515
	r = amdgpu_device_ip_late_init(adev);
3516
	if (r)
3517
		return r;
A
Alex Deucher 已提交
3518

3519 3520 3521
	queue_delayed_work(system_wq, &adev->delayed_init_work,
			   msecs_to_jiffies(AMDGPU_RESUME_MS));

3522 3523 3524 3525 3526
	if (!amdgpu_device_has_dc_support(adev)) {
		/* pin cursors */
		list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
			struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);

3527
			if (amdgpu_crtc->cursor_bo && !adev->enable_virtual_display) {
3528 3529 3530 3531 3532 3533 3534 3535 3536
				struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
				r = amdgpu_bo_reserve(aobj, true);
				if (r == 0) {
					r = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM);
					if (r != 0)
						DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
					amdgpu_crtc->cursor_addr = amdgpu_bo_gpu_offset(aobj);
					amdgpu_bo_unreserve(aobj);
				}
3537 3538 3539
			}
		}
	}
3540
	r = amdgpu_amdkfd_resume(adev, !fbcon);
3541 3542
	if (r)
		return r;
3543

3544
	/* Make sure IB tests flushed */
3545
	flush_delayed_work(&adev->delayed_init_work);
3546

A
Alex Deucher 已提交
3547 3548
	/* blat the mode back in */
	if (fbcon) {
3549 3550 3551 3552 3553 3554
		if (!amdgpu_device_has_dc_support(adev)) {
			/* pre DCE11 */
			drm_helper_resume_force_mode(dev);

			/* turn on display hw */
			drm_modeset_lock_all(dev);
3555 3556 3557 3558 3559 3560 3561

			drm_connector_list_iter_begin(dev, &iter);
			drm_for_each_connector_iter(connector, &iter)
				drm_helper_connector_dpms(connector,
							  DRM_MODE_DPMS_ON);
			drm_connector_list_iter_end(&iter);

3562
			drm_modeset_unlock_all(dev);
A
Alex Deucher 已提交
3563
		}
3564
		amdgpu_fbdev_set_suspend(adev, 0);
A
Alex Deucher 已提交
3565 3566 3567
	}

	drm_kms_helper_poll_enable(dev);
3568

3569 3570
	amdgpu_ras_resume(adev);

3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582
	/*
	 * Most of the connector probing functions try to acquire runtime pm
	 * refs to ensure that the GPU is powered on when connector polling is
	 * performed. Since we're calling this from a runtime PM callback,
	 * trying to acquire rpm refs will cause us to deadlock.
	 *
	 * Since we're guaranteed to be holding the rpm lock, it's safe to
	 * temporarily disable the rpm helpers so this doesn't deadlock us.
	 */
#ifdef CONFIG_PM
	dev->dev->power.disable_depth++;
#endif
3583 3584 3585 3586
	if (!amdgpu_device_has_dc_support(adev))
		drm_helper_hpd_irq_event(dev);
	else
		drm_kms_helper_hotplug_event(dev);
3587 3588 3589
#ifdef CONFIG_PM
	dev->dev->power.disable_depth--;
#endif
3590 3591
	adev->in_suspend = false;

3592
	return 0;
A
Alex Deucher 已提交
3593 3594
}

3595 3596 3597 3598 3599 3600 3601 3602 3603 3604
/**
 * amdgpu_device_ip_check_soft_reset - did soft reset succeed
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and
 * the check_soft_reset callbacks are run.  check_soft_reset determines
 * if the asic is still hung or not.
 * Returns true if any of the IPs are still in a hung state, false if not.
 */
3605
static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
3606 3607 3608 3609
{
	int i;
	bool asic_hang = false;

3610 3611 3612
	if (amdgpu_sriov_vf(adev))
		return true;

3613 3614 3615
	if (amdgpu_asic_need_full_reset(adev))
		return true;

3616
	for (i = 0; i < adev->num_ip_blocks; i++) {
3617
		if (!adev->ip_blocks[i].status.valid)
3618
			continue;
3619 3620 3621 3622 3623
		if (adev->ip_blocks[i].version->funcs->check_soft_reset)
			adev->ip_blocks[i].status.hang =
				adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
		if (adev->ip_blocks[i].status.hang) {
			DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
3624 3625 3626 3627 3628 3629
			asic_hang = true;
		}
	}
	return asic_hang;
}

3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640
/**
 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * pre_soft_reset callbacks are run if the block is hung.  pre_soft_reset
 * handles any IP specific hardware or software state changes that are
 * necessary for a soft reset to succeed.
 * Returns 0 on success, negative error code on failure.
 */
3641
static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
3642 3643 3644 3645
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
3646
		if (!adev->ip_blocks[i].status.valid)
3647
			continue;
3648 3649 3650
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->pre_soft_reset) {
			r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
3651 3652 3653 3654 3655 3656 3657 3658
			if (r)
				return r;
		}
	}

	return 0;
}

3659 3660 3661 3662 3663 3664 3665 3666 3667
/**
 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed
 *
 * @adev: amdgpu_device pointer
 *
 * Some hardware IPs cannot be soft reset.  If they are hung, a full gpu
 * reset is necessary to recover.
 * Returns true if a full asic reset is required, false if not.
 */
3668
static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
3669
{
3670 3671
	int i;

3672 3673 3674
	if (amdgpu_asic_need_full_reset(adev))
		return true;

3675
	for (i = 0; i < adev->num_ip_blocks; i++) {
3676
		if (!adev->ip_blocks[i].status.valid)
3677
			continue;
3678 3679 3680
		if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
3681 3682
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
3683
			if (adev->ip_blocks[i].status.hang) {
3684 3685 3686 3687
				DRM_INFO("Some block need full reset!\n");
				return true;
			}
		}
3688 3689 3690 3691
	}
	return false;
}

3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702
/**
 * amdgpu_device_ip_soft_reset - do a soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * soft_reset callbacks are run if the block is hung.  soft_reset handles any
 * IP specific hardware or software state changes that are necessary to soft
 * reset the IP.
 * Returns 0 on success, negative error code on failure.
 */
3703
static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
3704 3705 3706 3707
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
3708
		if (!adev->ip_blocks[i].status.valid)
3709
			continue;
3710 3711 3712
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->soft_reset) {
			r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
3713 3714 3715 3716 3717 3718 3719 3720
			if (r)
				return r;
		}
	}

	return 0;
}

3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731
/**
 * amdgpu_device_ip_post_soft_reset - clean up from soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * post_soft_reset callbacks are run if the asic was hung.  post_soft_reset
 * handles any IP specific hardware or software state changes that are
 * necessary after the IP has been soft reset.
 * Returns 0 on success, negative error code on failure.
 */
3732
static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
3733 3734 3735 3736
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
3737
		if (!adev->ip_blocks[i].status.valid)
3738
			continue;
3739 3740 3741
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->post_soft_reset)
			r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
3742 3743 3744 3745 3746 3747 3748
		if (r)
			return r;
	}

	return 0;
}

3749
/**
3750
 * amdgpu_device_recover_vram - Recover some VRAM contents
3751 3752 3753 3754 3755 3756
 *
 * @adev: amdgpu_device pointer
 *
 * Restores the contents of VRAM buffers from the shadows in GTT.  Used to
 * restore things like GPUVM page tables after a GPU reset where
 * the contents of VRAM might be lost.
3757 3758 3759
 *
 * Returns:
 * 0 on success, negative error code on failure.
3760
 */
3761
static int amdgpu_device_recover_vram(struct amdgpu_device *adev)
3762 3763
{
	struct dma_fence *fence = NULL, *next = NULL;
3764 3765
	struct amdgpu_bo *shadow;
	long r = 1, tmo;
3766 3767

	if (amdgpu_sriov_runtime(adev))
3768
		tmo = msecs_to_jiffies(8000);
3769 3770 3771 3772 3773
	else
		tmo = msecs_to_jiffies(100);

	DRM_INFO("recover vram bo from shadow start\n");
	mutex_lock(&adev->shadow_list_lock);
3774 3775 3776 3777
	list_for_each_entry(shadow, &adev->shadow_list, shadow_list) {

		/* No need to recover an evicted BO */
		if (shadow->tbo.mem.mem_type != TTM_PL_TT ||
3778
		    shadow->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET ||
3779 3780 3781 3782 3783 3784 3785
		    shadow->parent->tbo.mem.mem_type != TTM_PL_VRAM)
			continue;

		r = amdgpu_bo_restore_shadow(shadow, &next);
		if (r)
			break;

3786
		if (fence) {
3787
			tmo = dma_fence_wait_timeout(fence, false, tmo);
3788 3789
			dma_fence_put(fence);
			fence = next;
3790 3791
			if (tmo == 0) {
				r = -ETIMEDOUT;
3792
				break;
3793 3794 3795 3796
			} else if (tmo < 0) {
				r = tmo;
				break;
			}
3797 3798
		} else {
			fence = next;
3799 3800 3801 3802
		}
	}
	mutex_unlock(&adev->shadow_list_lock);

3803 3804
	if (fence)
		tmo = dma_fence_wait_timeout(fence, false, tmo);
3805 3806
	dma_fence_put(fence);

3807 3808
	if (r < 0 || tmo <= 0) {
		DRM_ERROR("recover vram bo from shadow failed, r is %ld, tmo is %ld\n", r, tmo);
3809 3810
		return -EIO;
	}
3811

3812 3813
	DRM_INFO("recover vram bo from shadow done\n");
	return 0;
3814 3815
}

3816

3817
/**
3818
 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
3819 3820
 *
 * @adev: amdgpu device pointer
3821
 * @from_hypervisor: request from hypervisor
3822 3823
 *
 * do VF FLR and reinitialize Asic
3824
 * return 0 means succeeded otherwise failed
3825 3826 3827
 */
static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
				     bool from_hypervisor)
3828 3829 3830 3831 3832 3833 3834 3835 3836
{
	int r;

	if (from_hypervisor)
		r = amdgpu_virt_request_full_gpu(adev, true);
	else
		r = amdgpu_virt_reset_gpu(adev);
	if (r)
		return r;
3837

3838 3839
	amdgpu_amdkfd_pre_reset(adev);

3840
	/* Resume IP prior to SMC */
3841
	r = amdgpu_device_ip_reinit_early_sriov(adev);
3842 3843
	if (r)
		goto error;
3844

3845
	amdgpu_virt_init_data_exchange(adev);
3846
	/* we need recover gart prior to run SMC/CP/SDMA resume */
3847
	amdgpu_gtt_mgr_recover(&adev->mman.bdev.man[TTM_PL_TT]);
3848

3849 3850 3851 3852
	r = amdgpu_device_fw_loading(adev);
	if (r)
		return r;

3853
	/* now we are okay to resume SMC/CP/SDMA */
3854
	r = amdgpu_device_ip_reinit_late_sriov(adev);
3855 3856
	if (r)
		goto error;
3857 3858

	amdgpu_irq_gpu_reset_resume_helper(adev);
3859
	r = amdgpu_ib_ring_tests(adev);
3860
	amdgpu_amdkfd_post_reset(adev);
3861

3862 3863
error:
	amdgpu_virt_release_full_gpu(adev, true);
3864
	if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
3865
		amdgpu_inc_vram_lost(adev);
3866
		r = amdgpu_device_recover_vram(adev);
3867 3868 3869 3870 3871
	}

	return r;
}

3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886
/**
 * amdgpu_device_should_recover_gpu - check if we should try GPU recovery
 *
 * @adev: amdgpu device pointer
 *
 * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover
 * a hung GPU.
 */
bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev)
{
	if (!amdgpu_device_ip_check_soft_reset(adev)) {
		DRM_INFO("Timeout, but no hardware hang detected.\n");
		return false;
	}

3887 3888 3889 3890 3891 3892 3893 3894
	if (amdgpu_gpu_recovery == 0)
		goto disabled;

	if (amdgpu_sriov_vf(adev))
		return true;

	if (amdgpu_gpu_recovery == -1) {
		switch (adev->asic_type) {
3895 3896
		case CHIP_BONAIRE:
		case CHIP_HAWAII:
3897 3898 3899 3900 3901 3902 3903 3904 3905 3906
		case CHIP_TOPAZ:
		case CHIP_TONGA:
		case CHIP_FIJI:
		case CHIP_POLARIS10:
		case CHIP_POLARIS11:
		case CHIP_POLARIS12:
		case CHIP_VEGAM:
		case CHIP_VEGA20:
		case CHIP_VEGA10:
		case CHIP_VEGA12:
3907
		case CHIP_RAVEN:
3908
		case CHIP_ARCTURUS:
3909
		case CHIP_RENOIR:
3910 3911 3912
		case CHIP_NAVI10:
		case CHIP_NAVI14:
		case CHIP_NAVI12:
3913 3914 3915 3916
			break;
		default:
			goto disabled;
		}
3917 3918 3919
	}

	return true;
3920 3921 3922 3923

disabled:
		DRM_INFO("GPU recovery disabled.\n");
		return false;
3924 3925
}

3926

3927 3928 3929 3930 3931 3932
static int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
					struct amdgpu_job *job,
					bool *need_full_reset_arg)
{
	int i, r = 0;
	bool need_full_reset  = *need_full_reset_arg;
3933 3934

	/* block all schedulers and reset given job's ring */
3935 3936 3937
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];

C
Chunming Zhou 已提交
3938
		if (!ring || !ring->sched.thread)
3939
			continue;
3940

M
Monk Liu 已提交
3941 3942
		/* after all hw jobs are reset, hw fence is meaningless, so force_completion */
		amdgpu_fence_driver_force_completion(ring);
3943
	}
A
Alex Deucher 已提交
3944

3945 3946 3947
	if(job)
		drm_sched_increase_karma(&job->base);

3948
	/* Don't suspend on bare metal if we are not going to HW reset the ASIC */
3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972
	if (!amdgpu_sriov_vf(adev)) {

		if (!need_full_reset)
			need_full_reset = amdgpu_device_ip_need_full_reset(adev);

		if (!need_full_reset) {
			amdgpu_device_ip_pre_soft_reset(adev);
			r = amdgpu_device_ip_soft_reset(adev);
			amdgpu_device_ip_post_soft_reset(adev);
			if (r || amdgpu_device_ip_check_soft_reset(adev)) {
				DRM_INFO("soft reset failed, will fallback to full reset!\n");
				need_full_reset = true;
			}
		}

		if (need_full_reset)
			r = amdgpu_device_ip_suspend(adev);

		*need_full_reset_arg = need_full_reset;
	}

	return r;
}

3973
static int amdgpu_do_asic_reset(struct amdgpu_hive_info *hive,
3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986
			       struct list_head *device_list_handle,
			       bool *need_full_reset_arg)
{
	struct amdgpu_device *tmp_adev = NULL;
	bool need_full_reset = *need_full_reset_arg, vram_lost = false;
	int r = 0;

	/*
	 * ASIC reset has to be done on all HGMI hive nodes ASAP
	 * to allow proper links negotiation in FW (within 1 sec)
	 */
	if (need_full_reset) {
		list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) {
3987
			/* For XGMI run all resets in parallel to speed up the process */
3988
			if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
3989
				if (!queue_work(system_unbound_wq, &tmp_adev->xgmi_reset_work))
3990 3991 3992 3993
					r = -EALREADY;
			} else
				r = amdgpu_asic_reset(tmp_adev);

3994 3995 3996 3997
			if (r) {
				DRM_ERROR("ASIC reset failed with error, %d for drm dev, %s",
					 r, tmp_adev->ddev->unique);
				break;
3998 3999 4000
			}
		}

4001 4002
		/* For XGMI wait for all resets to complete before proceed */
		if (!r) {
4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013
			list_for_each_entry(tmp_adev, device_list_handle,
					    gmc.xgmi.head) {
				if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
					flush_work(&tmp_adev->xgmi_reset_work);
					r = tmp_adev->asic_reset_res;
					if (r)
						break;
				}
			}
		}
	}
4014

4015 4016 4017 4018 4019 4020 4021
	if (!r && amdgpu_ras_intr_triggered()) {
		list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) {
			if (tmp_adev->mmhub.funcs &&
			    tmp_adev->mmhub.funcs->reset_ras_error_count)
				tmp_adev->mmhub.funcs->reset_ras_error_count(tmp_adev);
		}

4022
		amdgpu_ras_intr_cleared();
4023
	}
4024

4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038
	list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) {
		if (need_full_reset) {
			/* post card */
			if (amdgpu_atom_asic_init(tmp_adev->mode_info.atom_context))
				DRM_WARN("asic atom init failed!");

			if (!r) {
				dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n");
				r = amdgpu_device_ip_resume_phase1(tmp_adev);
				if (r)
					goto out;

				vram_lost = amdgpu_device_check_vram_lost(tmp_adev);
				if (vram_lost) {
4039
					DRM_INFO("VRAM is lost due to GPU reset!\n");
4040
					amdgpu_inc_vram_lost(tmp_adev);
4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058
				}

				r = amdgpu_gtt_mgr_recover(
					&tmp_adev->mman.bdev.man[TTM_PL_TT]);
				if (r)
					goto out;

				r = amdgpu_device_fw_loading(tmp_adev);
				if (r)
					return r;

				r = amdgpu_device_ip_resume_phase2(tmp_adev);
				if (r)
					goto out;

				if (vram_lost)
					amdgpu_device_fill_reset_magic(tmp_adev);

4059 4060 4061 4062 4063 4064
				/*
				 * Add this ASIC as tracked as reset was already
				 * complete successfully.
				 */
				amdgpu_register_gpu_instance(tmp_adev);

4065 4066 4067 4068
				r = amdgpu_device_ip_late_init(tmp_adev);
				if (r)
					goto out;

4069 4070
				amdgpu_fbdev_set_suspend(tmp_adev, 0);

4071
				/* must succeed. */
4072
				amdgpu_ras_resume(tmp_adev);
4073

4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104
				/* Update PSP FW topology after reset */
				if (hive && tmp_adev->gmc.xgmi.num_physical_nodes > 1)
					r = amdgpu_xgmi_update_topology(hive, tmp_adev);
			}
		}


out:
		if (!r) {
			amdgpu_irq_gpu_reset_resume_helper(tmp_adev);
			r = amdgpu_ib_ring_tests(tmp_adev);
			if (r) {
				dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r);
				r = amdgpu_device_ip_suspend(tmp_adev);
				need_full_reset = true;
				r = -EAGAIN;
				goto end;
			}
		}

		if (!r)
			r = amdgpu_device_recover_vram(tmp_adev);
		else
			tmp_adev->asic_reset_res = r;
	}

end:
	*need_full_reset_arg = need_full_reset;
	return r;
}

4105
static bool amdgpu_device_lock_adev(struct amdgpu_device *adev, bool trylock)
4106
{
4107 4108 4109 4110 4111
	if (trylock) {
		if (!mutex_trylock(&adev->lock_reset))
			return false;
	} else
		mutex_lock(&adev->lock_reset);
4112

4113
	atomic_inc(&adev->gpu_reset_counter);
4114
	adev->in_gpu_reset = true;
4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125
	switch (amdgpu_asic_reset_method(adev)) {
	case AMD_RESET_METHOD_MODE1:
		adev->mp1_state = PP_MP1_STATE_SHUTDOWN;
		break;
	case AMD_RESET_METHOD_MODE2:
		adev->mp1_state = PP_MP1_STATE_RESET;
		break;
	default:
		adev->mp1_state = PP_MP1_STATE_NONE;
		break;
	}
4126 4127

	return true;
4128
}
A
Alex Deucher 已提交
4129

4130 4131
static void amdgpu_device_unlock_adev(struct amdgpu_device *adev)
{
4132
	amdgpu_vf_error_trans_all(adev);
4133
	adev->mp1_state = PP_MP1_STATE_NONE;
4134
	adev->in_gpu_reset = false;
4135
	mutex_unlock(&adev->lock_reset);
4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151
}

/**
 * amdgpu_device_gpu_recover - reset the asic and recover scheduler
 *
 * @adev: amdgpu device pointer
 * @job: which job trigger hang
 *
 * Attempt to reset the GPU if it has hung (all asics).
 * Attempt to do soft-reset or full-reset and reinitialize Asic
 * Returns 0 for success or an error on failure.
 */

int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
			      struct amdgpu_job *job)
{
4152 4153
	struct list_head device_list, *device_list_handle =  NULL;
	bool need_full_reset, job_signaled;
4154 4155
	struct amdgpu_hive_info *hive = NULL;
	struct amdgpu_device *tmp_adev = NULL;
4156
	int i, r = 0;
4157
	bool in_ras_intr = amdgpu_ras_intr_triggered();
4158 4159 4160
	bool use_baco =
		(amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) ?
		true : false;
4161

4162 4163 4164 4165
	/*
	 * Flush RAM to disk so that after reboot
	 * the user can read log and see why the system rebooted.
	 */
4166
	if (in_ras_intr && !use_baco && amdgpu_ras_get_context(adev)->reboot) {
4167 4168 4169 4170 4171 4172 4173

		DRM_WARN("Emergency reboot.");

		ksys_sync_helper();
		emergency_restart();
	}

4174
	need_full_reset = job_signaled = false;
4175 4176
	INIT_LIST_HEAD(&device_list);

4177 4178
	amdgpu_ras_set_error_query_ready(adev, false);

4179 4180
	dev_info(adev->dev, "GPU %s begin!\n",
		(in_ras_intr && !use_baco) ? "jobs stop":"reset");
4181

4182
	cancel_delayed_work_sync(&adev->delayed_init_work);
4183

4184 4185
	hive = amdgpu_get_xgmi_hive(adev, false);

4186
	/*
4187 4188 4189 4190 4191
	 * Here we trylock to avoid chain of resets executing from
	 * either trigger by jobs on different adevs in XGMI hive or jobs on
	 * different schedulers for same device while this TO handler is running.
	 * We always reset all schedulers for device and all devices for XGMI
	 * hive so that should take care of them too.
4192
	 */
4193 4194 4195

	if (hive && !mutex_trylock(&hive->reset_lock)) {
		DRM_INFO("Bailing on TDR for s_job:%llx, hive: %llx as another already in progress",
4196
			  job ? job->base.id : -1, hive->hive_id);
4197
		return 0;
4198
	}
4199 4200

	/* Start with adev pre asic reset first for soft reset check.*/
4201 4202
	if (!amdgpu_device_lock_adev(adev, !hive)) {
		DRM_INFO("Bailing on TDR for s_job:%llx, as another already in progress",
4203
			  job ? job->base.id : -1);
4204
		return 0;
4205 4206
	}

4207 4208 4209 4210
	/* Block kfd: SRIOV would do it separately */
	if (!amdgpu_sriov_vf(adev))
                amdgpu_amdkfd_pre_reset(adev);

4211
	/* Build list of devices to reset */
4212
	if  (adev->gmc.xgmi.num_physical_nodes > 1) {
4213
		if (!hive) {
4214 4215 4216
			/*unlock kfd: SRIOV would do it separately */
			if (!amdgpu_sriov_vf(adev))
		                amdgpu_amdkfd_post_reset(adev);
4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231
			amdgpu_device_unlock_adev(adev);
			return -ENODEV;
		}

		/*
		 * In case we are in XGMI hive mode device reset is done for all the
		 * nodes in the hive to retrain all XGMI links and hence the reset
		 * sequence is executed in loop on all nodes.
		 */
		device_list_handle = &hive->device_list;
	} else {
		list_add_tail(&adev->gmc.xgmi.head, &device_list);
		device_list_handle = &device_list;
	}

4232 4233
	/* block all schedulers and reset given job's ring */
	list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) {
4234
		if (tmp_adev != adev) {
4235
			amdgpu_ras_set_error_query_ready(tmp_adev, false);
4236
			amdgpu_device_lock_adev(tmp_adev, false);
4237 4238 4239 4240
			if (!amdgpu_sriov_vf(tmp_adev))
			                amdgpu_amdkfd_pre_reset(tmp_adev);
		}

4241 4242 4243 4244 4245 4246
		/*
		 * Mark these ASICs to be reseted as untracked first
		 * And add them back after reset completed
		 */
		amdgpu_unregister_gpu_instance(tmp_adev);

4247 4248
		amdgpu_fbdev_set_suspend(adev, 1);

4249
		/* disable ras on ALL IPs */
4250 4251
		if (!(in_ras_intr && !use_baco) &&
		      amdgpu_device_ip_need_full_reset(tmp_adev))
4252 4253
			amdgpu_ras_suspend(tmp_adev);

4254 4255 4256 4257 4258 4259
		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
			struct amdgpu_ring *ring = tmp_adev->rings[i];

			if (!ring || !ring->sched.thread)
				continue;

4260
			drm_sched_stop(&ring->sched, job ? &job->base : NULL);
4261

4262
			if (in_ras_intr && !use_baco)
4263
				amdgpu_job_stop_all_jobs_on_sched(&ring->sched);
4264 4265 4266 4267
		}
	}


4268
	if (in_ras_intr && !use_baco)
4269 4270
		goto skip_sched_resume;

4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287
	/*
	 * Must check guilty signal here since after this point all old
	 * HW fences are force signaled.
	 *
	 * job->base holds a reference to parent fence
	 */
	if (job && job->base.s_fence->parent &&
	    dma_fence_is_signaled(job->base.s_fence->parent))
		job_signaled = true;

	if (job_signaled) {
		dev_info(adev->dev, "Guilty job already signaled, skipping HW reset");
		goto skip_hw_reset;
	}


	/* Guilty job will be freed after this*/
4288
	r = amdgpu_device_pre_asic_reset(adev, job, &need_full_reset);
4289 4290 4291 4292 4293 4294 4295
	if (r) {
		/*TODO Should we stop ?*/
		DRM_ERROR("GPU pre asic reset failed with err, %d for drm dev, %s ",
			  r, adev->ddev->unique);
		adev->asic_reset_res = r;
	}

4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319
retry:	/* Rest of adevs pre asic reset from XGMI hive. */
	list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) {

		if (tmp_adev == adev)
			continue;

		r = amdgpu_device_pre_asic_reset(tmp_adev,
						 NULL,
						 &need_full_reset);
		/*TODO Should we stop ?*/
		if (r) {
			DRM_ERROR("GPU pre asic reset failed with err, %d for drm dev, %s ",
				  r, tmp_adev->ddev->unique);
			tmp_adev->asic_reset_res = r;
		}
	}

	/* Actual ASIC resets if needed.*/
	/* TODO Implement XGMI hive reset logic for SRIOV */
	if (amdgpu_sriov_vf(adev)) {
		r = amdgpu_device_reset_sriov(adev, job ? false : true);
		if (r)
			adev->asic_reset_res = r;
	} else {
4320
		r  = amdgpu_do_asic_reset(hive, device_list_handle, &need_full_reset);
4321 4322 4323 4324
		if (r && r == -EAGAIN)
			goto retry;
	}

4325 4326
skip_hw_reset:

4327 4328
	/* Post ASIC reset for all devs .*/
	list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) {
4329

4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347
		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
			struct amdgpu_ring *ring = tmp_adev->rings[i];

			if (!ring || !ring->sched.thread)
				continue;

			/* No point to resubmit jobs if we didn't HW reset*/
			if (!tmp_adev->asic_reset_res && !job_signaled)
				drm_sched_resubmit_jobs(&ring->sched);

			drm_sched_start(&ring->sched, !tmp_adev->asic_reset_res);
		}

		if (!amdgpu_device_has_dc_support(tmp_adev) && !job_signaled) {
			drm_helper_resume_force_mode(tmp_adev->ddev);
		}

		tmp_adev->asic_reset_res = 0;
4348 4349 4350

		if (r) {
			/* bad news, how to tell it to userspace ? */
4351
			dev_info(tmp_adev->dev, "GPU reset(%d) failed\n", atomic_read(&tmp_adev->gpu_reset_counter));
4352 4353
			amdgpu_vf_error_put(tmp_adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
		} else {
4354
			dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n", atomic_read(&tmp_adev->gpu_reset_counter));
4355
		}
4356
	}
4357

4358 4359 4360
skip_sched_resume:
	list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) {
		/*unlock kfd: SRIOV would do it separately */
4361
		if (!(in_ras_intr && !use_baco) && !amdgpu_sriov_vf(tmp_adev))
4362
	                amdgpu_amdkfd_post_reset(tmp_adev);
4363 4364 4365
		amdgpu_device_unlock_adev(tmp_adev);
	}

4366
	if (hive)
4367
		mutex_unlock(&hive->reset_lock);
4368 4369 4370

	if (r)
		dev_info(adev->dev, "GPU reset end with ret = %d\n", r);
A
Alex Deucher 已提交
4371 4372 4373
	return r;
}

4374 4375 4376 4377 4378 4379 4380 4381 4382
/**
 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot
 *
 * @adev: amdgpu_device pointer
 *
 * Fetchs and stores in the driver the PCIE capabilities (gen speed
 * and lanes) of the slot the device is in. Handles APUs and
 * virtualized environments where PCIE config space may not be available.
 */
4383
static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
4384
{
4385
	struct pci_dev *pdev;
4386 4387
	enum pci_bus_speed speed_cap, platform_speed_cap;
	enum pcie_link_width platform_link_width;
4388

4389 4390
	if (amdgpu_pcie_gen_cap)
		adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
4391

4392 4393
	if (amdgpu_pcie_lane_cap)
		adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
4394

4395 4396 4397 4398 4399 4400
	/* covers APUs as well */
	if (pci_is_root_bus(adev->pdev->bus)) {
		if (adev->pm.pcie_gen_mask == 0)
			adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
		if (adev->pm.pcie_mlw_mask == 0)
			adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
4401
		return;
4402
	}
4403

4404 4405 4406
	if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask)
		return;

4407 4408
	pcie_bandwidth_available(adev->pdev, NULL,
				 &platform_speed_cap, &platform_link_width);
4409

4410
	if (adev->pm.pcie_gen_mask == 0) {
4411 4412 4413 4414 4415
		/* asic caps */
		pdev = adev->pdev;
		speed_cap = pcie_get_speed_cap(pdev);
		if (speed_cap == PCI_SPEED_UNKNOWN) {
			adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
4416 4417 4418
						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
		} else {
4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434
			if (speed_cap == PCIE_SPEED_16_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4);
			else if (speed_cap == PCIE_SPEED_8_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
			else if (speed_cap == PCIE_SPEED_5_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2);
			else
				adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1;
		}
		/* platform caps */
4435
		if (platform_speed_cap == PCI_SPEED_UNKNOWN) {
4436 4437 4438
			adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
						   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
		} else {
4439
			if (platform_speed_cap == PCIE_SPEED_16_0GT)
4440 4441 4442 4443
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4);
4444
			else if (platform_speed_cap == PCIE_SPEED_8_0GT)
4445 4446 4447
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3);
4448
			else if (platform_speed_cap == PCIE_SPEED_5_0GT)
4449 4450 4451 4452 4453
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
			else
				adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;

4454 4455 4456
		}
	}
	if (adev->pm.pcie_mlw_mask == 0) {
4457
		if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) {
4458 4459
			adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK;
		} else {
4460
			switch (platform_link_width) {
4461
			case PCIE_LNK_X32:
4462 4463 4464 4465 4466 4467 4468 4469
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
4470
			case PCIE_LNK_X16:
4471 4472 4473 4474 4475 4476 4477
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
4478
			case PCIE_LNK_X12:
4479 4480 4481 4482 4483 4484
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
4485
			case PCIE_LNK_X8:
4486 4487 4488 4489 4490
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
4491
			case PCIE_LNK_X4:
4492 4493 4494 4495
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
4496
			case PCIE_LNK_X2:
4497 4498 4499
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
4500
			case PCIE_LNK_X1:
4501 4502 4503 4504 4505
				adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
				break;
			default:
				break;
			}
4506 4507 4508
		}
	}
}
A
Alex Deucher 已提交
4509

4510 4511 4512
int amdgpu_device_baco_enter(struct drm_device *dev)
{
	struct amdgpu_device *adev = dev->dev_private;
4513
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
4514 4515 4516 4517

	if (!amdgpu_device_supports_baco(adev->ddev))
		return -ENOTSUPP;

4518 4519 4520
	if (ras && ras->supported)
		adev->nbio.funcs->enable_doorbell_interrupt(adev, false);

4521
	return amdgpu_dpm_baco_enter(adev);
4522 4523 4524 4525 4526
}

int amdgpu_device_baco_exit(struct drm_device *dev)
{
	struct amdgpu_device *adev = dev->dev_private;
4527
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
4528
	int ret = 0;
4529 4530 4531 4532

	if (!amdgpu_device_supports_baco(adev->ddev))
		return -ENOTSUPP;

4533 4534 4535
	ret = amdgpu_dpm_baco_exit(adev);
	if (ret)
		return ret;
4536 4537 4538 4539 4540

	if (ras && ras->supported)
		adev->nbio.funcs->enable_doorbell_interrupt(adev, true);

	return 0;
4541
}