intel_drv.h 34.2 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

#include <linux/i2c.h>
29
#include <linux/hdmi.h>
30
#include <drm/i915_drm.h>
31
#include "i915_drv.h"
32 33 34
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_fb_helper.h>
35
#include <drm/drm_dp_helper.h>
36

D
Daniel Vetter 已提交
37 38 39 40 41 42 43 44
/**
 * _wait_for - magic (register) wait macro
 *
 * Does the right thing for modeset paths when run under kdgb or similar atomic
 * contexts. Note that it's important that we check the condition again after
 * having timed out, since the timeout could be due to preemption or similar and
 * we've never had a chance to check the condition before the timeout.
 */
45
#define _wait_for(COND, MS, W) ({ \
D
Daniel Vetter 已提交
46
	unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1;	\
47
	int ret__ = 0;							\
48
	while (!(COND)) {						\
49
		if (time_after(jiffies, timeout__)) {			\
D
Daniel Vetter 已提交
50 51
			if (!(COND))					\
				ret__ = -ETIMEDOUT;			\
52 53
			break;						\
		}							\
54 55 56 57 58
		if (W && drm_can_sleep())  {				\
			msleep(W);					\
		} else {						\
			cpu_relax();					\
		}							\
59 60 61 62
	}								\
	ret__;								\
})

63 64
#define wait_for(COND, MS) _wait_for(COND, MS, 1)
#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
65 66
#define wait_for_atomic_us(COND, US) _wait_for((COND), \
					       DIV_ROUND_UP((US), 1000), 0)
67

68 69
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
70

J
Jesse Barnes 已提交
71 72 73 74 75 76 77 78 79 80
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

81 82 83
/* Maximum cursor sizes */
#define GEN2_CURSOR_WIDTH 64
#define GEN2_CURSOR_HEIGHT 64
84 85
#define MAX_CURSOR_WIDTH 256
#define MAX_CURSOR_HEIGHT 256
86

J
Jesse Barnes 已提交
87 88 89 90 91 92 93 94 95 96 97
#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
#define INTEL_OUTPUT_UNUSED 0
#define INTEL_OUTPUT_ANALOG 1
#define INTEL_OUTPUT_DVO 2
#define INTEL_OUTPUT_SDVO 3
#define INTEL_OUTPUT_LVDS 4
#define INTEL_OUTPUT_TVOUT 5
98
#define INTEL_OUTPUT_HDMI 6
99
#define INTEL_OUTPUT_DISPLAYPORT 7
100
#define INTEL_OUTPUT_EDP 8
101 102
#define INTEL_OUTPUT_DSI 9
#define INTEL_OUTPUT_UNKNOWN 10
J
Jesse Barnes 已提交
103 104 105 106 107 108

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

109 110
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
111

J
Jesse Barnes 已提交
112 113
struct intel_framebuffer {
	struct drm_framebuffer base;
114
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
115 116
};

117 118
struct intel_fbdev {
	struct drm_fb_helper helper;
119
	struct intel_framebuffer *fb;
120 121
	struct list_head fbdev_list;
	struct drm_display_mode *our_mode;
122
	int preferred_bpp;
123
};
J
Jesse Barnes 已提交
124

125
struct intel_encoder {
126
	struct drm_encoder base;
127 128 129 130 131 132
	/*
	 * The new crtc this encoder will be driven from. Only differs from
	 * base->crtc while a modeset is in progress.
	 */
	struct intel_crtc *new_crtc;

J
Jesse Barnes 已提交
133
	int type;
134
	unsigned int cloneable;
135
	bool connectors_active;
136
	void (*hot_plug)(struct intel_encoder *);
137 138
	bool (*compute_config)(struct intel_encoder *,
			       struct intel_crtc_config *);
139
	void (*pre_pll_enable)(struct intel_encoder *);
140
	void (*pre_enable)(struct intel_encoder *);
141
	void (*enable)(struct intel_encoder *);
142
	void (*mode_set)(struct intel_encoder *intel_encoder);
143
	void (*disable)(struct intel_encoder *);
144
	void (*post_disable)(struct intel_encoder *);
145 146 147 148
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
149
	/* Reconstructs the equivalent mode flags for the current hardware
150
	 * state. This must be called _after_ display->get_pipe_config has
151 152
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
153 154
	void (*get_config)(struct intel_encoder *,
			   struct intel_crtc_config *pipe_config);
155
	int crtc_mask;
156
	enum hpd_pin hpd_pin;
J
Jesse Barnes 已提交
157 158
};

159
struct intel_panel {
160
	struct drm_display_mode *fixed_mode;
161
	struct drm_display_mode *downclock_mode;
162
	int fitting_mode;
163 164 165

	/* backlight */
	struct {
166
		bool present;
167
		u32 level;
168
		u32 max;
169
		bool enabled;
170 171
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
172 173
		struct backlight_device *device;
	} backlight;
174 175
};

176 177
struct intel_connector {
	struct drm_connector base;
178 179 180
	/*
	 * The fixed encoder this connector is connected to.
	 */
181
	struct intel_encoder *encoder;
182 183 184 185 186 187 188

	/*
	 * The new encoder this connector will be driven. Only differs from
	 * encoder while a modeset is in progress.
	 */
	struct intel_encoder *new_encoder;

189 190 191
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
192

193 194 195 196 197 198 199 200
	/*
	 * Removes all interfaces through which the connector is accessible
	 * - like sysfs, debugfs entries -, so that no new operations can be
	 * started on the connector. Also makes sure all currently pending
	 * operations finish before returing.
	 */
	void (*unregister)(struct intel_connector *);

201 202
	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
203 204 205

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
206 207 208 209

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
210 211
};

212 213 214 215 216 217 218 219 220 221 222 223
typedef struct dpll {
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
} intel_clock_t;

224 225 226 227 228 229
struct intel_plane_config {
	bool tiled;
	int size;
	u32 base;
};

230
struct intel_crtc_config {
231 232 233 234 235 236 237 238
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
239 240
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
#define PIPE_CONFIG_QUIRK_INHERITED_MODE	(1<<1) /* mode inherited from firmware */
241 242
	unsigned long quirks;

243 244 245 246 247
	/* User requested mode, only valid as a starting point to
	 * compute adjusted_mode, except in the case of (S)DVO where
	 * it's also for the output timings of the (S)DVO chip.
	 * adjusted_mode will then correspond to the S(DVO) chip's
	 * preferred input timings. */
248
	struct drm_display_mode requested_mode;
249
	/* Actual pipe timings ie. what we program into the pipe timing
250
	 * registers. adjusted_mode.crtc_clock is the pipe pixel clock. */
251
	struct drm_display_mode adjusted_mode;
252 253 254 255 256 257

	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

258 259 260
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
261

262 263 264 265
	/* CPU Transcoder for the pipe. Currently this can only differ from the
	 * pipe on Haswell (where we have a special eDP transcoder). */
	enum transcoder cpu_transcoder;

266 267 268 269 270 271
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

272 273 274
	/* DP has a bunch of special case unfortunately, so mark the pipe
	 * accordingly. */
	bool has_dp_encoder;
275

276 277 278
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

279 280 281 282
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

283 284 285 286
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
287
	bool dither;
288 289 290 291

	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

292 293 294 295
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

296 297 298 299 300 301 302
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

303 304
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
305
	struct dpll dpll;
306

307 308 309
	/* Selected dpll when shared or DPLL_ID_PRIVATE. */
	enum intel_dpll_id shared_dpll;

310 311 312
	/* PORT_CLK_SEL for DDI ports. */
	uint32_t ddi_pll_sel;

313 314 315
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

316
	int pipe_bpp;
317
	struct intel_link_m_n dp_m_n;
318

319 320 321
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;

322 323
	/*
	 * Frequence the dpll for the port should run at. Differs from the
324 325
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
326
	 */
327 328
	int port_clock;

329 330
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
331 332

	/* Panel fitter controls for gen2-gen4 + VLV */
333 334 335
	struct {
		u32 control;
		u32 pgm_ratios;
336
		u32 lvds_border_bits;
337 338 339 340 341 342
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
343
		bool enabled;
344
		bool force_thru;
345
	} pch_pfit;
346

347
	/* FDI configuration, only valid if has_pch_encoder is set. */
348
	int fdi_lanes;
349
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
350 351

	bool ips_enabled;
352 353

	bool double_wide;
354 355
};

356 357 358 359
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
	uint32_t linetime;
	bool fbc_wm_enabled;
360 361 362
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
363 364
};

365 366 367 368 369
struct intel_mmio_flip {
	u32 seqno;
	u32 ring_id;
};

J
Jesse Barnes 已提交
370 371
struct intel_crtc {
	struct drm_crtc base;
372 373
	enum pipe pipe;
	enum plane plane;
J
Jesse Barnes 已提交
374
	u8 lut_r[256], lut_g[256], lut_b[256];
375 376 377 378 379 380
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
381
	unsigned long enabled_power_domains;
382
	bool primary_enabled; /* is the primary plane (partially) visible? */
383
	bool lowfreq_avail;
384
	struct intel_overlay *overlay;
385
	struct intel_unpin_work *unpin_work;
386

387 388
	atomic_t unpin_work_count;

389 390 391 392 393
	/* Display surface base address adjustement for pageflips. Note that on
	 * gen4+ this only adjusts up to a tile, offsets within a tile are
	 * handled in the hw itself (with the TILEOFF register). */
	unsigned long dspaddr_offset;

394
	struct drm_i915_gem_object *cursor_bo;
395 396
	uint32_t cursor_addr;
	int16_t cursor_width, cursor_height;
397 398
	uint32_t cursor_cntl;
	uint32_t cursor_base;
399

400
	struct intel_plane_config plane_config;
401
	struct intel_crtc_config config;
402
	struct intel_crtc_config *new_config;
403
	bool new_enabled;
404

405 406
	/* reset counter value when the last flip was submitted */
	unsigned int reset_counter;
407 408 409 410

	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
411 412 413 414 415 416

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
		struct intel_pipe_wm active;
	} wm;
417 418

	wait_queue_head_t vbl_wait;
419 420

	int scanline_offset;
421
	struct intel_mmio_flip mmio_flip;
J
Jesse Barnes 已提交
422 423
};

424 425 426 427 428 429 430
struct intel_plane_wm_parameters {
	uint32_t horiz_pixels;
	uint8_t bytes_per_pixel;
	bool enabled;
	bool scaled;
};

431 432
struct intel_plane {
	struct drm_plane base;
433
	int plane;
434 435
	enum pipe pipe;
	struct drm_i915_gem_object *obj;
436
	bool can_scale;
437
	int max_downscale;
438 439 440 441
	int crtc_x, crtc_y;
	unsigned int crtc_w, crtc_h;
	uint32_t src_x, src_y;
	uint32_t src_w, src_h;
442 443 444 445 446 447

	/* Since we need to change the watermarks before/after
	 * enabling/disabling the planes, we need to store the parameters here
	 * as the other pieces of the struct may not reflect the values we want
	 * for the watermark calculations. Currently only Haswell uses this.
	 */
448
	struct intel_plane_wm_parameters wm;
449

450
	void (*update_plane)(struct drm_plane *plane,
451
			     struct drm_crtc *crtc,
452 453 454 455 456 457
			     struct drm_framebuffer *fb,
			     struct drm_i915_gem_object *obj,
			     int crtc_x, int crtc_y,
			     unsigned int crtc_w, unsigned int crtc_h,
			     uint32_t x, uint32_t y,
			     uint32_t src_w, uint32_t src_h);
458 459
	void (*disable_plane)(struct drm_plane *plane,
			      struct drm_crtc *crtc);
460 461 462 463
	int (*update_colorkey)(struct drm_plane *plane,
			       struct drm_intel_sprite_colorkey *key);
	void (*get_colorkey)(struct drm_plane *plane,
			     struct drm_intel_sprite_colorkey *key);
464 465
};

466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484
struct intel_watermark_params {
	unsigned long fifo_size;
	unsigned long max_wm;
	unsigned long default_wm;
	unsigned long guard_size;
	unsigned long cacheline_size;
};

struct cxsr_latency {
	int is_desktop;
	int is_ddr3;
	unsigned long fsb_freq;
	unsigned long mem_freq;
	unsigned long display_sr;
	unsigned long display_hpll_disable;
	unsigned long cursor_sr;
	unsigned long cursor_hpll_disable;
};

J
Jesse Barnes 已提交
485
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
486
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
487
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
488
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
489
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
490
#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
J
Jesse Barnes 已提交
491

492
struct intel_hdmi {
493
	u32 hdmi_reg;
494 495
	int ddc_bus;
	uint32_t color_range;
496
	bool color_range_auto;
497 498 499
	bool has_hdmi_sink;
	bool has_audio;
	enum hdmi_force_audio force_audio;
500
	bool rgb_quant_range_selectable;
501
	void (*write_infoframe)(struct drm_encoder *encoder,
502
				enum hdmi_infoframe_type type,
503
				const void *frame, ssize_t len);
504
	void (*set_infoframes)(struct drm_encoder *encoder,
505
			       bool enable,
506
			       struct drm_display_mode *adjusted_mode);
507 508
};

509
#define DP_MAX_DOWNSTREAM_PORTS		0x10
510

511 512 513 514 515 516 517 518 519 520 521
/**
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum edp_drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

522 523
struct intel_dp {
	uint32_t output_reg;
524
	uint32_t aux_ch_ctl_reg;
525 526 527 528
	uint32_t DP;
	bool has_audio;
	enum hdmi_force_audio force_audio;
	uint32_t color_range;
529
	bool color_range_auto;
530 531 532
	uint8_t link_bw;
	uint8_t lane_count;
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
533
	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
534
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
535
	struct drm_dp_aux aux;
536 537 538 539 540 541 542 543
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
544 545 546
	unsigned long last_power_cycle;
	unsigned long last_power_on;
	unsigned long last_backlight_off;
547
	bool use_tps3;
548
	struct intel_connector *attached_connector;
549 550

	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
551 552 553 554 555 556 557 558
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider);
559 560 561
	struct {
		enum drrs_support_type type;
		enum edp_drrs_refresh_rate_type refresh_rate_type;
562
		struct mutex mutex;
563 564
	} drrs_state;

565 566
};

567 568
struct intel_digital_port {
	struct intel_encoder base;
569
	enum port port;
570
	u32 saved_port_bits;
571 572
	struct intel_dp dp;
	struct intel_hdmi hdmi;
573
	bool (*hpd_pulse)(struct intel_digital_port *, bool);
574 575
};

576 577 578 579 580
static inline int
vlv_dport_to_channel(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
581
	case PORT_D:
582
		return DPIO_CH0;
583
	case PORT_C:
584
		return DPIO_CH1;
585 586 587 588 589
	default:
		BUG();
	}
}

590 591 592 593 594 595 596 597 598 599 600 601 602 603
static inline int
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

604 605 606 607 608 609 610
static inline struct drm_crtc *
intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

611 612 613 614 615 616 617
static inline struct drm_crtc *
intel_get_crtc_for_plane(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->plane_to_crtc_mapping[plane];
}

618 619
struct intel_unpin_work {
	struct work_struct work;
620
	struct drm_crtc *crtc;
621 622
	struct drm_i915_gem_object *old_fb_obj;
	struct drm_i915_gem_object *pending_flip_obj;
623
	struct drm_pending_vblank_event *event;
624 625 626 627
	atomic_t pending;
#define INTEL_FLIP_INACTIVE	0
#define INTEL_FLIP_PENDING	1
#define INTEL_FLIP_COMPLETE	2
628 629
	u32 flip_count;
	u32 gtt_offset;
630 631 632
	bool enable_stall_check;
};

633
struct intel_set_config {
634 635
	struct drm_encoder **save_connector_encoders;
	struct drm_crtc **save_encoder_crtcs;
636
	bool *save_crtc_enabled;
637 638 639

	bool fb_changed;
	bool mode_changed;
640 641
};

P
Paulo Zanoni 已提交
642 643 644 645 646
struct intel_load_detect_pipe {
	struct drm_framebuffer *release_fb;
	bool load_detect_temp;
	int dpms_mode;
};
J
Jesse Barnes 已提交
647

P
Paulo Zanoni 已提交
648 649
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
650 651 652 653
{
	return to_intel_connector(connector)->encoder;
}

654 655 656 657
static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_digital_port, base.base);
658 659 660 661 662
}

static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
663 664 665 666 667 668 669 670 671 672 673 674
}

static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
675 676
}

P
Paulo Zanoni 已提交
677 678

/* i915_irq.c */
679 680 681 682 683 684 685 686 687
bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
					   enum pipe pipe, bool enable);
bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
					   enum transcoder pch_transcoder,
					   bool enable);
void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
688 689
void bdw_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void bdw_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
690 691
void intel_runtime_pm_disable_interrupts(struct drm_device *dev);
void intel_runtime_pm_restore_interrupts(struct drm_device *dev);
692
int intel_get_crtc_scanline(struct intel_crtc *crtc);
693
void i9xx_check_fifo_underruns(struct drm_device *dev);
P
Paulo Zanoni 已提交
694 695 696


/* intel_crt.c */
697
void intel_crt_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
698 699 700


/* intel_ddi.c */
701 702 703 704 705 706 707 708 709 710 711 712
void intel_prepare_ddi(struct drm_device *dev);
void hsw_fdi_link_train(struct drm_crtc *crtc);
void intel_ddi_init(struct drm_device *dev, enum port port);
enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
void intel_ddi_pll_init(struct drm_device *dev);
void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder);
void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
713
bool intel_ddi_pll_select(struct intel_crtc *crtc);
714 715 716 717 718 719
void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
void intel_ddi_fdi_disable(struct drm_crtc *crtc);
void intel_ddi_get_config(struct intel_encoder *encoder,
			  struct intel_crtc_config *pipe_config);
P
Paulo Zanoni 已提交
720 721 722


/* intel_display.c */
723
const char *intel_output_name(int output);
724
bool intel_has_pending_fb_unpin(struct drm_device *dev);
P
Paulo Zanoni 已提交
725
int intel_pch_rawclk(struct drm_device *dev);
726
void intel_mark_busy(struct drm_device *dev);
727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753
void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
			     struct intel_engine_cs *ring);
void intel_frontbuffer_flip_prepare(struct drm_device *dev,
				    unsigned frontbuffer_bits);
void intel_frontbuffer_flip_complete(struct drm_device *dev,
				     unsigned frontbuffer_bits);
void intel_frontbuffer_flush(struct drm_device *dev,
			     unsigned frontbuffer_bits);
/**
 * intel_frontbuffer_flip - prepare frontbuffer flip
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
 * This function gets called after scheduling a flip on @obj. This is for
 * synchronous plane updates which will happen on the next vblank and which will
 * not get delayed by pending gpu rendering.
 *
 * Can be called without any locks held.
 */
static inline
void intel_frontbuffer_flip(struct drm_device *dev,
			    unsigned frontbuffer_bits)
{
	intel_frontbuffer_flush(dev, frontbuffer_bits);
}

void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
754 755
void intel_mark_idle(struct drm_device *dev);
void intel_crtc_restore_mode(struct drm_crtc *crtc);
756
void intel_crtc_control(struct drm_crtc *crtc, bool enable);
757 758 759 760 761
void intel_crtc_update_dpms(struct drm_crtc *crtc);
void intel_encoder_destroy(struct drm_encoder *encoder);
void intel_connector_dpms(struct drm_connector *, int mode);
bool intel_connector_get_hw_state(struct intel_connector *connector);
void intel_modeset_check_state(struct drm_device *dev);
762 763
bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				struct intel_digital_port *port);
764 765 766 767 768
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc);
769
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
770 771
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
772 773 774 775 776
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
void intel_wait_for_vblank(struct drm_device *dev, int pipe);
void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
777 778
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
			 struct intel_digital_port *dport);
779 780
bool intel_get_load_detect_pipe(struct drm_connector *connector,
				struct drm_display_mode *mode,
781 782
				struct intel_load_detect_pipe *old,
				struct drm_modeset_acquire_ctx *ctx);
783
void intel_release_load_detect_pipe(struct drm_connector *connector,
784 785
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
786 787
int intel_pin_and_fence_fb_obj(struct drm_device *dev,
			       struct drm_i915_gem_object *obj,
788
			       struct intel_engine_cs *pipelined);
789
void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
790 791
struct drm_framebuffer *
__intel_framebuffer_create(struct drm_device *dev,
792 793 794 795 796
			   struct drm_mode_fb_cmd2 *mode_cmd,
			   struct drm_i915_gem_object *obj);
void intel_prepare_page_flip(struct drm_device *dev, int plane);
void intel_finish_page_flip(struct drm_device *dev, int pipe);
void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
797 798

/* shared dpll functions */
P
Paulo Zanoni 已提交
799
struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
800 801 802 803 804
void assert_shared_dpll(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll,
			bool state);
#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
805 806 807 808
struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc);
void intel_put_shared_dpll(struct intel_crtc *crtc);

/* modesetting asserts */
809 810 811 812 813 814 815 816
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
817
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
818 819
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
820 821 822 823 824 825 826
void intel_write_eld(struct drm_encoder *encoder,
		     struct drm_display_mode *mode);
unsigned long intel_gen4_compute_page_offset(int *x, int *y,
					     unsigned int tiling_mode,
					     unsigned int bpp,
					     unsigned int pitch);
void intel_display_handle_reset(struct drm_device *dev);
827 828
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
829 830 831 832
void intel_dp_get_m_n(struct intel_crtc *crtc,
		      struct intel_crtc_config *pipe_config);
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
void
P
Paulo Zanoni 已提交
833 834
ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
				int dotclock);
835
bool intel_crtc_active(struct drm_crtc *crtc);
836 837
void hsw_enable_ips(struct intel_crtc *crtc);
void hsw_disable_ips(struct intel_crtc *crtc);
838
void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
I
Imre Deak 已提交
839 840
enum intel_display_power_domain
intel_display_port_power_domain(struct intel_encoder *intel_encoder);
841 842
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
				 struct intel_crtc_config *pipe_config);
843
int intel_format_to_fourcc(int format);
844 845
void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);

846

P
Paulo Zanoni 已提交
847
/* intel_dp.c */
848 849 850 851 852 853 854 855 856
void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_complete_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
void intel_dp_check_link_status(struct intel_dp *intel_dp);
857
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
858 859
bool intel_dp_compute_config(struct intel_encoder *encoder,
			     struct intel_crtc_config *pipe_config);
860
bool intel_dp_is_edp(struct drm_device *dev, enum port port);
861 862
bool intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
			bool long_hpd);
863 864
void intel_edp_backlight_on(struct intel_dp *intel_dp);
void intel_edp_backlight_off(struct intel_dp *intel_dp);
865
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
866 867
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
868 869
void intel_edp_psr_enable(struct intel_dp *intel_dp);
void intel_edp_psr_disable(struct intel_dp *intel_dp);
870
void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate);
871 872 873 874
void intel_edp_psr_invalidate(struct drm_device *dev,
			      unsigned frontbuffer_bits);
void intel_edp_psr_flush(struct drm_device *dev,
			 unsigned frontbuffer_bits);
875 876
void intel_edp_psr_init(struct drm_device *dev);

P
Paulo Zanoni 已提交
877
/* intel_dsi.c */
878
void intel_dsi_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
879 880 881


/* intel_dvo.c */
882
void intel_dvo_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
883 884


885
/* legacy fbdev emulation in intel_fbdev.c */
886 887 888 889 890
#ifdef CONFIG_DRM_I915_FBDEV
extern int intel_fbdev_init(struct drm_device *dev);
extern void intel_fbdev_initial_config(struct drm_device *dev);
extern void intel_fbdev_fini(struct drm_device *dev);
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
891 892
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
893 894 895 896 897
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
898

899 900 901 902 903 904 905 906 907 908 909 910
static inline void intel_fbdev_initial_config(struct drm_device *dev)
{
}

static inline void intel_fbdev_fini(struct drm_device *dev)
{
}

static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state)
{
}

911
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
912 913 914
{
}
#endif
P
Paulo Zanoni 已提交
915 916

/* intel_hdmi.c */
917 918 919 920 921 922
void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
			       struct intel_crtc_config *pipe_config);
P
Paulo Zanoni 已提交
923 924 925


/* intel_lvds.c */
926 927
void intel_lvds_init(struct drm_device *dev);
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
928 929 930 931


/* intel_modes.c */
int intel_connector_update_modes(struct drm_connector *connector,
932
				 struct edid *edid);
P
Paulo Zanoni 已提交
933
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
934 935
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
P
Paulo Zanoni 已提交
936 937 938


/* intel_overlay.c */
939 940 941 942 943 944 945
void intel_setup_overlay(struct drm_device *dev);
void intel_cleanup_overlay(struct drm_device *dev);
int intel_overlay_switch_off(struct intel_overlay *overlay);
int intel_overlay_put_image(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
int intel_overlay_attrs(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
P
Paulo Zanoni 已提交
946 947 948


/* intel_panel.c */
949
int intel_panel_init(struct intel_panel *panel,
950 951
		     struct drm_display_mode *fixed_mode,
		     struct drm_display_mode *downclock_mode);
952 953 954 955 956 957 958 959 960
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
			     struct intel_crtc_config *pipe_config,
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
			      struct intel_crtc_config *pipe_config,
			      int fitting_mode);
961 962
void intel_panel_set_backlight(struct intel_connector *connector, u32 level,
			       u32 max);
963
int intel_panel_setup_backlight(struct drm_connector *connector);
964 965
void intel_panel_enable_backlight(struct intel_connector *connector);
void intel_panel_disable_backlight(struct intel_connector *connector);
966
void intel_panel_destroy_backlight(struct drm_connector *connector);
967
void intel_panel_init_backlight_funcs(struct drm_device *dev);
968
enum drm_connector_status intel_panel_detect(struct drm_device *dev);
969 970 971 972
extern struct drm_display_mode *intel_find_panel_downclock(
				struct drm_device *dev,
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
P
Paulo Zanoni 已提交
973 974

/* intel_pm.c */
975 976
void intel_init_clock_gating(struct drm_device *dev);
void intel_suspend_hw(struct drm_device *dev);
977
int ilk_wm_max_level(const struct drm_device *dev);
978 979 980 981 982 983
void intel_update_watermarks(struct drm_crtc *crtc);
void intel_update_sprite_watermarks(struct drm_plane *plane,
				    struct drm_crtc *crtc,
				    uint32_t sprite_width, int pixel_size,
				    bool enabled, bool scaled);
void intel_init_pm(struct drm_device *dev);
D
Daniel Vetter 已提交
984
void intel_pm_setup(struct drm_device *dev);
985 986 987 988
bool intel_fbc_enabled(struct drm_device *dev);
void intel_update_fbc(struct drm_device *dev);
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
989 990 991
int intel_power_domains_init(struct drm_i915_private *);
void intel_power_domains_remove(struct drm_i915_private *);
bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
992
				 enum intel_display_power_domain domain);
993 994
bool intel_display_power_enabled_unlocked(struct drm_i915_private *dev_priv,
					  enum intel_display_power_domain domain);
995
void intel_display_power_get(struct drm_i915_private *dev_priv,
996
			     enum intel_display_power_domain domain);
997
void intel_display_power_put(struct drm_i915_private *dev_priv,
998
			     enum intel_display_power_domain domain);
999
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
1000 1001
void intel_init_gt_powersave(struct drm_device *dev);
void intel_cleanup_gt_powersave(struct drm_device *dev);
1002 1003
void intel_enable_gt_powersave(struct drm_device *dev);
void intel_disable_gt_powersave(struct drm_device *dev);
1004
void intel_suspend_gt_powersave(struct drm_device *dev);
1005
void intel_reset_gt_powersave(struct drm_device *dev);
1006
void ironlake_teardown_rc6(struct drm_device *dev);
1007
void gen6_update_ring_freq(struct drm_device *dev);
D
Daniel Vetter 已提交
1008 1009
void gen6_rps_idle(struct drm_i915_private *dev_priv);
void gen6_rps_boost(struct drm_i915_private *dev_priv);
1010 1011
void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1012
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1013
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1014 1015 1016
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
void intel_init_runtime_pm(struct drm_i915_private *dev_priv);
void intel_fini_runtime_pm(struct drm_i915_private *dev_priv);
1017
void ilk_wm_get_hw_state(struct drm_device *dev);
1018

1019

P
Paulo Zanoni 已提交
1020
/* intel_sdvo.c */
1021
bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
1022

R
Rodrigo Vivi 已提交
1023

P
Paulo Zanoni 已提交
1024
/* intel_sprite.c */
1025
int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
1026
void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1027 1028 1029 1030 1031 1032 1033
			       enum plane plane);
void intel_plane_restore(struct drm_plane *plane);
void intel_plane_disable(struct drm_plane *plane);
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
P
Paulo Zanoni 已提交
1034 1035 1036


/* intel_tv.c */
1037
void intel_tv_init(struct drm_device *dev);
1038

J
Jesse Barnes 已提交
1039
#endif /* __INTEL_DRV_H__ */