intel_drv.h 48.9 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <drm/i915_drm.h>
32
#include "i915_drv.h"
33 34 35
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_fb_helper.h>
36
#include <drm/drm_dp_mst_helper.h>
37
#include <drm/drm_rect.h>
38
#include <drm/drm_atomic.h>
39

D
Daniel Vetter 已提交
40 41 42 43 44 45 46 47
/**
 * _wait_for - magic (register) wait macro
 *
 * Does the right thing for modeset paths when run under kdgb or similar atomic
 * contexts. Note that it's important that we check the condition again after
 * having timed out, since the timeout could be due to preemption or similar and
 * we've never had a chance to check the condition before the timeout.
 */
48
#define _wait_for(COND, MS, W) ({ \
D
Daniel Vetter 已提交
49
	unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1;	\
50
	int ret__ = 0;							\
51
	while (!(COND)) {						\
52
		if (time_after(jiffies, timeout__)) {			\
D
Daniel Vetter 已提交
53 54
			if (!(COND))					\
				ret__ = -ETIMEDOUT;			\
55 56
			break;						\
		}							\
57 58
		if ((W) && drm_can_sleep()) {				\
			usleep_range((W)*1000, (W)*2000);		\
59 60 61
		} else {						\
			cpu_relax();					\
		}							\
62 63 64 65
	}								\
	ret__;								\
})

66 67
#define wait_for(COND, MS) _wait_for(COND, MS, 1)
#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
68 69
#define wait_for_atomic_us(COND, US) _wait_for((COND), \
					       DIV_ROUND_UP((US), 1000), 0)
70

71 72
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
73

J
Jesse Barnes 已提交
74 75 76 77 78 79 80 81 82 83
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

84 85 86
/* Maximum cursor sizes */
#define GEN2_CURSOR_WIDTH 64
#define GEN2_CURSOR_HEIGHT 64
87 88
#define MAX_CURSOR_WIDTH 256
#define MAX_CURSOR_HEIGHT 256
89

J
Jesse Barnes 已提交
90 91 92 93 94
#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
95 96 97 98 99 100 101 102 103 104 105 106 107 108
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
	INTEL_OUTPUT_DISPLAYPORT = 7,
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
	INTEL_OUTPUT_UNKNOWN = 10,
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
109 110 111 112 113 114

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

115 116
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
117

J
Jesse Barnes 已提交
118 119
struct intel_framebuffer {
	struct drm_framebuffer base;
120
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
121 122
};

123 124
struct intel_fbdev {
	struct drm_fb_helper helper;
125
	struct intel_framebuffer *fb;
126 127
	struct list_head fbdev_list;
	struct drm_display_mode *our_mode;
128
	int preferred_bpp;
129
};
J
Jesse Barnes 已提交
130

131
struct intel_encoder {
132
	struct drm_encoder base;
133

134
	enum intel_output_type type;
135
	unsigned int cloneable;
136
	void (*hot_plug)(struct intel_encoder *);
137
	bool (*compute_config)(struct intel_encoder *,
138
			       struct intel_crtc_state *);
139
	void (*pre_pll_enable)(struct intel_encoder *);
140
	void (*pre_enable)(struct intel_encoder *);
141
	void (*enable)(struct intel_encoder *);
142
	void (*mode_set)(struct intel_encoder *intel_encoder);
143
	void (*disable)(struct intel_encoder *);
144
	void (*post_disable)(struct intel_encoder *);
145
	void (*post_pll_disable)(struct intel_encoder *);
146 147 148 149
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
150
	/* Reconstructs the equivalent mode flags for the current hardware
151
	 * state. This must be called _after_ display->get_pipe_config has
152 153
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
154
	void (*get_config)(struct intel_encoder *,
155
			   struct intel_crtc_state *pipe_config);
156 157 158 159 160 161
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
162
	int crtc_mask;
163
	enum hpd_pin hpd_pin;
J
Jesse Barnes 已提交
164 165
};

166
struct intel_panel {
167
	struct drm_display_mode *fixed_mode;
168
	struct drm_display_mode *downclock_mode;
169
	int fitting_mode;
170 171 172

	/* backlight */
	struct {
173
		bool present;
174
		u32 level;
175
		u32 min;
176
		u32 max;
177
		bool enabled;
178 179
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
180 181

		/* PWM chip */
182 183
		bool util_pin_active_low;	/* bxt+ */
		u8 controller;		/* bxt+ only */
184 185
		struct pwm_device *pwm;

186
		struct backlight_device *device;
187

188 189 190 191 192 193 194 195 196 197
		/* Connector and platform specific backlight functions */
		int (*setup)(struct intel_connector *connector, enum pipe pipe);
		uint32_t (*get)(struct intel_connector *connector);
		void (*set)(struct intel_connector *connector, uint32_t level);
		void (*disable)(struct intel_connector *connector);
		void (*enable)(struct intel_connector *connector);
		uint32_t (*hz_to_pwm)(struct intel_connector *connector,
				      uint32_t hz);
		void (*power)(struct intel_connector *, bool enable);
	} backlight;
198 199
};

200 201
struct intel_connector {
	struct drm_connector base;
202 203 204
	/*
	 * The fixed encoder this connector is connected to.
	 */
205
	struct intel_encoder *encoder;
206

207 208 209
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
210

211 212 213 214 215 216 217 218
	/*
	 * Removes all interfaces through which the connector is accessible
	 * - like sysfs, debugfs entries -, so that no new operations can be
	 * started on the connector. Also makes sure all currently pending
	 * operations finish before returing.
	 */
	void (*unregister)(struct intel_connector *);

219 220
	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
221 222 223

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
224
	struct edid *detect_edid;
225 226 227 228

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
229 230 231 232

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
233 234
};

235 236 237 238 239 240 241 242 243 244 245 246
typedef struct dpll {
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
} intel_clock_t;

247 248 249
struct intel_atomic_state {
	struct drm_atomic_state base;

250
	unsigned int cdclk;
251 252 253 254
	bool dpll_set;
	struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
};

255
struct intel_plane_state {
256
	struct drm_plane_state base;
257 258 259 260
	struct drm_rect src;
	struct drm_rect dst;
	struct drm_rect clip;
	bool visible;
261

262 263 264 265 266 267 268 269
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
270
	 *     update_scaler_plane.
271 272 273 274 275 276 277
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
278
	 *     update_scaler_plane.
279 280
	 */
	int scaler_id;
281 282

	struct drm_intel_sprite_colorkey ckey;
283 284
};

285
struct intel_initial_plane_config {
286
	struct intel_framebuffer *fb;
287
	unsigned int tiling;
288 289 290 291
	int size;
	u32 base;
};

292 293 294
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
295
#define SKL_MAX_SRC_H 4096
296 297 298
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
299
#define SKL_MAX_DST_H 4096
300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333

struct intel_scaler {
	int in_use;
	uint32_t mode;
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

334 335 336
/* drm_mode->private_flags */
#define I915_MODE_FLAG_INHERITED 1

337
struct intel_crtc_state {
338 339
	struct drm_crtc_state base;

340 341 342 343 344 345 346 347
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
348
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
349 350
	unsigned long quirks;

351 352
	bool update_pipe;

353 354 355 356 357
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

358 359 360
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
361

362 363 364
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

365 366 367 368
	/* CPU Transcoder for the pipe. Currently this can only differ from the
	 * pipe on Haswell (where we have a special eDP transcoder). */
	enum transcoder cpu_transcoder;

369 370 371 372 373 374
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

375 376 377
	/* DP has a bunch of special case unfortunately, so mark the pipe
	 * accordingly. */
	bool has_dp_encoder;
378

379 380 381
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

382 383 384 385
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

386 387 388 389
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
390
	bool dither;
391 392 393 394

	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

395 396 397 398
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

399 400 401 402 403 404 405
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

406 407
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
408
	struct dpll dpll;
409

410 411 412
	/* Selected dpll when shared or DPLL_ID_PRIVATE. */
	enum intel_dpll_id shared_dpll;

413 414 415 416
	/*
	 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
	 * - enum skl_dpll on SKL
	 */
417 418
	uint32_t ddi_pll_sel;

419 420 421
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

422
	int pipe_bpp;
423
	struct intel_link_m_n dp_m_n;
424

425 426
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
427
	bool has_drrs;
428

429 430
	/*
	 * Frequence the dpll for the port should run at. Differs from the
431 432
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
433
	 */
434 435
	int port_clock;

436 437
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
438

439 440
	uint8_t lane_count;

441
	/* Panel fitter controls for gen2-gen4 + VLV */
442 443 444
	struct {
		u32 control;
		u32 pgm_ratios;
445
		u32 lvds_border_bits;
446 447 448 449 450 451
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
452
		bool enabled;
453
		bool force_thru;
454
	} pch_pfit;
455

456
	/* FDI configuration, only valid if has_pch_encoder is set. */
457
	int fdi_lanes;
458
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
459 460

	bool ips_enabled;
461 462

	bool double_wide;
463 464 465

	bool dp_encoder_is_mst;
	int pbn;
466 467

	struct intel_crtc_scaler_state scaler_state;
468 469 470

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
471 472
};

473 474 475 476 477 478 479 480 481
struct vlv_wm_state {
	struct vlv_pipe_wm wm[3];
	struct vlv_sr_wm sr[3];
	uint8_t num_active_planes;
	uint8_t num_levels;
	uint8_t level;
	bool cxsr;
};

482 483 484 485 486 487 488 489 490
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
	uint32_t linetime;
	bool fbc_wm_enabled;
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
};

491
struct intel_mmio_flip {
492
	struct work_struct work;
493
	struct drm_i915_private *i915;
D
Daniel Vetter 已提交
494
	struct drm_i915_gem_request *req;
495
	struct intel_crtc *crtc;
496 497
};

498 499 500 501 502 503
struct skl_pipe_wm {
	struct skl_wm_level wm[8];
	struct skl_wm_level trans_wm;
	uint32_t linetime;
};

504 505 506 507 508 509 510 511 512 513
/*
 * Tracking of operations that need to be performed at the beginning/end of an
 * atomic commit, outside the atomic section where interrupts are disabled.
 * These are generally operations that grab mutexes or might otherwise sleep
 * and thus can't be run with interrupts disabled.
 */
struct intel_crtc_atomic_commit {
	/* Sleepable operations to perform before commit */
	bool wait_for_flips;
	bool disable_fbc;
R
Rodrigo Vivi 已提交
514
	bool disable_ips;
515
	bool disable_cxsr;
516
	bool pre_disable_primary;
517
	bool update_wm_pre, update_wm_post;
518 519 520 521 522 523 524 525 526

	/* Sleepable operations to perform after commit */
	unsigned fb_bits;
	bool wait_vblank;
	bool update_fbc;
	bool post_enable_primary;
	unsigned update_sprite_watermarks;
};

J
Jesse Barnes 已提交
527 528
struct intel_crtc {
	struct drm_crtc base;
529 530
	enum pipe pipe;
	enum plane plane;
J
Jesse Barnes 已提交
531
	u8 lut_r[256], lut_g[256], lut_b[256];
532 533 534 535 536 537
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
538
	unsigned long enabled_power_domains;
539
	bool lowfreq_avail;
540
	struct intel_overlay *overlay;
541
	struct intel_unpin_work *unpin_work;
542

543 544
	atomic_t unpin_work_count;

545 546 547 548
	/* Display surface base address adjustement for pageflips. Note that on
	 * gen4+ this only adjusts up to a tile, offsets within a tile are
	 * handled in the hw itself (with the TILEOFF register). */
	unsigned long dspaddr_offset;
549 550
	int adjusted_x;
	int adjusted_y;
551

552
	struct drm_i915_gem_object *cursor_bo;
553
	uint32_t cursor_addr;
554
	uint32_t cursor_cntl;
555
	uint32_t cursor_size;
556
	uint32_t cursor_base;
557

558
	struct intel_crtc_state *config;
559

560 561
	/* reset counter value when the last flip was submitted */
	unsigned int reset_counter;
562 563 564 565

	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
566 567 568 569

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
570 571 572
		struct intel_pipe_wm active;
		/* SKL wm values currently in use */
		struct skl_pipe_wm skl_active;
573 574
		/* allow CxSR on this pipe */
		bool cxsr_allowed;
575
	} wm;
576

577
	int scanline_offset;
578

579 580 581 582 583 584
	struct {
		unsigned start_vbl_count;
		ktime_t start_vbl_time;
		int min_vbl, max_vbl;
		int scanline_start;
	} debug;
585

586
	struct intel_crtc_atomic_commit atomic;
587 588 589

	/* scalers available on this crtc */
	int num_scalers;
590 591

	struct vlv_wm_state wm_state;
J
Jesse Barnes 已提交
592 593
};

594 595
struct intel_plane_wm_parameters {
	uint32_t horiz_pixels;
596
	uint32_t vert_pixels;
597 598 599 600 601 602 603
	/*
	 *   For packed pixel formats:
	 *     bytes_per_pixel - holds bytes per pixel
	 *   For planar pixel formats:
	 *     bytes_per_pixel - holds bytes per pixel for uv-plane
	 *     y_bytes_per_pixel - holds bytes per pixel for y-plane
	 */
604
	uint8_t bytes_per_pixel;
605
	uint8_t y_bytes_per_pixel;
606 607
	bool enabled;
	bool scaled;
608
	u64 tiling;
609
	unsigned int rotation;
610
	uint16_t fifo_size;
611 612
};

613 614
struct intel_plane {
	struct drm_plane base;
615
	int plane;
616
	enum pipe pipe;
617
	bool can_scale;
618
	int max_downscale;
619
	uint32_t frontbuffer_bit;
620 621 622 623 624 625

	/* Since we need to change the watermarks before/after
	 * enabling/disabling the planes, we need to store the parameters here
	 * as the other pieces of the struct may not reflect the values we want
	 * for the watermark calculations. Currently only Haswell uses this.
	 */
626
	struct intel_plane_wm_parameters wm;
627

628 629 630 631 632 633
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
	 * the intel_plane_state structure and accessed via drm_plane->state.
	 */

634
	void (*update_plane)(struct drm_plane *plane,
635
			     struct drm_crtc *crtc,
636 637 638 639 640
			     struct drm_framebuffer *fb,
			     int crtc_x, int crtc_y,
			     unsigned int crtc_w, unsigned int crtc_h,
			     uint32_t x, uint32_t y,
			     uint32_t src_w, uint32_t src_h);
641
	void (*disable_plane)(struct drm_plane *plane,
642
			      struct drm_crtc *crtc);
643
	int (*check_plane)(struct drm_plane *plane,
644
			   struct intel_crtc_state *crtc_state,
645 646 647
			   struct intel_plane_state *state);
	void (*commit_plane)(struct drm_plane *plane,
			     struct intel_plane_state *state);
648 649
};

650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668
struct intel_watermark_params {
	unsigned long fifo_size;
	unsigned long max_wm;
	unsigned long default_wm;
	unsigned long guard_size;
	unsigned long cacheline_size;
};

struct cxsr_latency {
	int is_desktop;
	int is_ddr3;
	unsigned long fsb_freq;
	unsigned long mem_freq;
	unsigned long display_sr;
	unsigned long display_hpll_disable;
	unsigned long cursor_sr;
	unsigned long cursor_hpll_disable;
};

669
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
670
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
671
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
672
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
673
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
674
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
675
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
676
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
677
#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
J
Jesse Barnes 已提交
678

679
struct intel_hdmi {
680
	u32 hdmi_reg;
681
	int ddc_bus;
682
	bool limited_color_range;
683
	bool color_range_auto;
684 685 686
	bool has_hdmi_sink;
	bool has_audio;
	enum hdmi_force_audio force_audio;
687
	bool rgb_quant_range_selectable;
688
	enum hdmi_picture_aspect aspect_ratio;
689
	struct intel_connector *attached_connector;
690
	void (*write_infoframe)(struct drm_encoder *encoder,
691
				enum hdmi_infoframe_type type,
692
				const void *frame, ssize_t len);
693
	void (*set_infoframes)(struct drm_encoder *encoder,
694
			       bool enable,
695
			       const struct drm_display_mode *adjusted_mode);
696
	bool (*infoframe_enabled)(struct drm_encoder *encoder);
697 698
};

699
struct intel_dp_mst_encoder;
700
#define DP_MAX_DOWNSTREAM_PORTS		0x10
701

702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

722 723 724 725 726 727
struct sink_crc {
	bool started;
	u8 last_crc[6];
	int last_count;
};

728 729
struct intel_dp {
	uint32_t output_reg;
730
	uint32_t aux_ch_ctl_reg;
731
	uint32_t DP;
732 733
	int link_rate;
	uint8_t lane_count;
734 735
	bool has_audio;
	enum hdmi_force_audio force_audio;
736
	bool limited_color_range;
737
	bool color_range_auto;
738
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
739
	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
740
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
741 742 743
	/* sink rates as reported by DP_SUPPORTED_LINK_RATES */
	uint8_t num_sink_rates;
	int sink_rates[DP_MAX_SUPPORTED_RATES];
744
	struct sink_crc sink_crc;
745
	struct drm_dp_aux aux;
746 747 748 749 750 751 752 753
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
754 755 756
	unsigned long last_power_cycle;
	unsigned long last_power_on;
	unsigned long last_backlight_off;
D
Dave Airlie 已提交
757

758 759
	struct notifier_block edp_notifier;

760 761 762 763 764
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
765
	struct edp_power_seq pps_delays;
766

767 768 769 770
	bool can_mst; /* this port supports mst */
	bool is_mst;
	int active_mst_links;
	/* connector directly attached - won't be use for modeset in mst world */
771
	struct intel_connector *attached_connector;
772

773 774 775 776
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

777
	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
778 779 780 781 782 783 784 785
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider);
786
	bool train_set_valid;
787 788 789

	/* Displayport compliance testing */
	unsigned long compliance_test_type;
790 791
	unsigned long compliance_test_data;
	bool compliance_test_active;
792 793
};

794 795
struct intel_digital_port {
	struct intel_encoder base;
796
	enum port port;
797
	u32 saved_port_bits;
798 799
	struct intel_dp dp;
	struct intel_hdmi hdmi;
800
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
801
	bool release_cl2_override;
802 803
};

804 805 806 807 808 809 810
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
	void *port; /* store this opaque as its illegal to dereference it */
};

811
static inline enum dpio_channel
812 813 814 815
vlv_dport_to_channel(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
816
	case PORT_D:
817
		return DPIO_CH0;
818
	case PORT_C:
819
		return DPIO_CH1;
820 821 822 823 824
	default:
		BUG();
	}
}

825 826 827 828 829 830 831 832 833 834 835 836 837 838 839
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
840 841 842 843 844 845 846 847 848 849 850 851 852
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

853 854 855 856 857 858 859
static inline struct drm_crtc *
intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

860 861 862 863 864 865 866
static inline struct drm_crtc *
intel_get_crtc_for_plane(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->plane_to_crtc_mapping[plane];
}

867 868
struct intel_unpin_work {
	struct work_struct work;
869
	struct drm_crtc *crtc;
870
	struct drm_framebuffer *old_fb;
871
	struct drm_i915_gem_object *pending_flip_obj;
872
	struct drm_pending_vblank_event *event;
873 874 875 876
	atomic_t pending;
#define INTEL_FLIP_INACTIVE	0
#define INTEL_FLIP_PENDING	1
#define INTEL_FLIP_COMPLETE	2
877 878
	u32 flip_count;
	u32 gtt_offset;
879
	struct drm_i915_gem_request *flip_queued_req;
880 881
	u32 flip_queued_vblank;
	u32 flip_ready_vblank;
882 883 884
	bool enable_stall_check;
};

P
Paulo Zanoni 已提交
885 886 887 888 889
struct intel_load_detect_pipe {
	struct drm_framebuffer *release_fb;
	bool load_detect_temp;
	int dpms_mode;
};
J
Jesse Barnes 已提交
890

P
Paulo Zanoni 已提交
891 892
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
893 894 895 896
{
	return to_intel_connector(connector)->encoder;
}

897 898 899 900
static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_digital_port, base.base);
901 902
}

903 904 905 906 907 908
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

909 910 911
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
912 913 914 915 916 917 918 919 920 921 922 923
}

static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
924 925
}

926 927 928 929 930 931 932 933
/*
 * Returns the number of planes for this pipe, ie the number of sprites + 1
 * (primary plane). This doesn't count the cursor plane then.
 */
static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
{
	return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
}
P
Paulo Zanoni 已提交
934

935
/* intel_fifo_underrun.c */
936
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
937
					   enum pipe pipe, bool enable);
938
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
939 940
					   enum transcoder pch_transcoder,
					   bool enable);
941 942 943 944
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum transcoder pch_transcoder);
945
void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
946 947

/* i915_irq.c */
948 949 950 951
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
I
Imre Deak 已提交
952
void gen6_reset_rps_interrupts(struct drm_device *dev);
953 954
void gen6_enable_rps_interrupts(struct drm_device *dev);
void gen6_disable_rps_interrupts(struct drm_device *dev);
955
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
956 957
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
958 959 960 961 962 963
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
964
	return dev_priv->pm.irqs_enabled;
965 966
}

967
int intel_get_crtc_scanline(struct intel_crtc *crtc);
968 969
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask);
P
Paulo Zanoni 已提交
970 971

/* intel_crt.c */
972
void intel_crt_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
973 974 975


/* intel_ddi.c */
976 977 978 979 980 981 982 983 984 985 986
void intel_prepare_ddi(struct drm_device *dev);
void hsw_fdi_link_train(struct drm_crtc *crtc);
void intel_ddi_init(struct drm_device *dev, enum port port);
enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
void intel_ddi_pll_init(struct drm_device *dev);
void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder);
void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
987 988
bool intel_ddi_pll_select(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state);
989 990 991 992 993
void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
void intel_ddi_fdi_disable(struct drm_crtc *crtc);
void intel_ddi_get_config(struct intel_encoder *encoder,
994
			  struct intel_crtc_state *pipe_config);
995 996
struct intel_encoder *
intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
P
Paulo Zanoni 已提交
997

998
void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
999
void intel_ddi_clock_get(struct intel_encoder *encoder,
1000
			 struct intel_crtc_state *pipe_config);
1001
void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
1002
uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
P
Paulo Zanoni 已提交
1003

1004
/* intel_frontbuffer.c */
1005
void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
1006
			     enum fb_op_origin origin);
1007 1008 1009 1010 1011
void intel_frontbuffer_flip_prepare(struct drm_device *dev,
				    unsigned frontbuffer_bits);
void intel_frontbuffer_flip_complete(struct drm_device *dev,
				     unsigned frontbuffer_bits);
void intel_frontbuffer_flip(struct drm_device *dev,
1012
			    unsigned frontbuffer_bits);
1013 1014 1015 1016
unsigned int intel_fb_align_height(struct drm_device *dev,
				   unsigned int height,
				   uint32_t pixel_format,
				   uint64_t fb_format_modifier);
1017 1018
void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
			enum fb_op_origin origin);
1019 1020
u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
			      uint32_t pixel_format);
1021

1022 1023
/* intel_audio.c */
void intel_init_audio(struct drm_device *dev);
1024 1025
void intel_audio_codec_enable(struct intel_encoder *encoder);
void intel_audio_codec_disable(struct intel_encoder *encoder);
I
Imre Deak 已提交
1026 1027
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1028

1029
/* intel_display.c */
1030
extern const struct drm_plane_funcs intel_plane_funcs;
1031 1032
bool intel_has_pending_fb_unpin(struct drm_device *dev);
int intel_pch_rawclk(struct drm_device *dev);
1033
int intel_hrawclk(struct drm_device *dev);
1034
void intel_mark_busy(struct drm_device *dev);
1035 1036
void intel_mark_idle(struct drm_device *dev);
void intel_crtc_restore_mode(struct drm_crtc *crtc);
1037
int intel_display_suspend(struct drm_device *dev);
1038
void intel_encoder_destroy(struct drm_encoder *encoder);
1039 1040
int intel_connector_init(struct intel_connector *);
struct intel_connector *intel_connector_alloc(void);
1041 1042 1043 1044 1045 1046
bool intel_connector_get_hw_state(struct intel_connector *connector);
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc);
1047
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1048 1049
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1050 1051
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1052
bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
1053 1054 1055 1056 1057
static inline void
intel_wait_for_vblank(struct drm_device *dev, int pipe)
{
	drm_wait_one_vblank(dev, pipe);
}
1058
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1059
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1060 1061
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1062 1063
bool intel_get_load_detect_pipe(struct drm_connector *connector,
				struct drm_display_mode *mode,
1064 1065
				struct intel_load_detect_pipe *old,
				struct drm_modeset_acquire_ctx *ctx);
1066
void intel_release_load_detect_pipe(struct drm_connector *connector,
1067 1068
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
1069 1070
int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
			       struct drm_framebuffer *fb,
1071
			       const struct drm_plane_state *plane_state,
1072 1073
			       struct intel_engine_cs *pipelined,
			       struct drm_i915_gem_request **pipelined_request);
1074 1075
struct drm_framebuffer *
__intel_framebuffer_create(struct drm_device *dev,
1076 1077 1078 1079 1080
			   struct drm_mode_fb_cmd2 *mode_cmd,
			   struct drm_i915_gem_object *obj);
void intel_prepare_page_flip(struct drm_device *dev, int plane);
void intel_finish_page_flip(struct drm_device *dev, int pipe);
void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
1081
void intel_check_page_flip(struct drm_device *dev, int pipe);
1082
int intel_prepare_plane_fb(struct drm_plane *plane,
1083
			   const struct drm_plane_state *new_state);
1084
void intel_cleanup_plane_fb(struct drm_plane *plane,
1085
			    const struct drm_plane_state *old_state);
1086 1087 1088 1089 1090 1091 1092 1093
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t *val);
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t val);
1094 1095
int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
				    struct drm_plane_state *plane_state);
1096

1097 1098
unsigned int
intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
1099
		  uint64_t fb_format_modifier, unsigned int plane);
1100

1101 1102 1103 1104 1105 1106
static inline bool
intel_rotation_90_or_270(unsigned int rotation)
{
	return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
}

1107 1108 1109
void intel_create_rotation_property(struct drm_device *dev,
					struct intel_plane *plane);

1110
/* shared dpll functions */
P
Paulo Zanoni 已提交
1111
struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
1112 1113 1114 1115 1116
void assert_shared_dpll(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll,
			bool state);
#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
1117 1118
struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
						struct intel_crtc_state *state);
1119

1120 1121 1122 1123
void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
		      const struct dpll *dpll);
void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);

1124
/* modesetting asserts */
1125 1126
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1127 1128 1129 1130 1131 1132 1133 1134
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1135
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1136 1137
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1138 1139
unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
					     int *x, int *y,
1140 1141 1142
					     unsigned int tiling_mode,
					     unsigned int bpp,
					     unsigned int pitch);
1143 1144
void intel_prepare_reset(struct drm_device *dev);
void intel_finish_reset(struct drm_device *dev);
1145 1146
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1147 1148
void broxton_init_cdclk(struct drm_device *dev);
void broxton_uninit_cdclk(struct drm_device *dev);
1149 1150
void broxton_ddi_phy_init(struct drm_device *dev);
void broxton_ddi_phy_uninit(struct drm_device *dev);
1151 1152
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1153
void skl_init_cdclk(struct drm_i915_private *dev_priv);
1154
int skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
1155
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1156 1157
void skl_enable_dc6(struct drm_i915_private *dev_priv);
void skl_disable_dc6(struct drm_i915_private *dev_priv);
1158
void intel_dp_get_m_n(struct intel_crtc *crtc,
1159
		      struct intel_crtc_state *pipe_config);
1160
void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1161 1162
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
void
1163
ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
P
Paulo Zanoni 已提交
1164
				int dotclock);
I
Imre Deak 已提交
1165 1166
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
			intel_clock_t *best_clock);
1167 1168
int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);

1169
bool intel_crtc_active(struct drm_crtc *crtc);
1170 1171
void hsw_enable_ips(struct intel_crtc *crtc);
void hsw_disable_ips(struct intel_crtc *crtc);
I
Imre Deak 已提交
1172 1173
enum intel_display_power_domain
intel_display_port_power_domain(struct intel_encoder *intel_encoder);
1174
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1175
				 struct intel_crtc_state *pipe_config);
1176
void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
1177
void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
1178

1179
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1180
int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1181

1182
unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
1183 1184 1185
				     struct drm_i915_gem_object *obj,
				     unsigned int plane);

1186 1187 1188
u32 skl_plane_ctl_format(uint32_t pixel_format);
u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
u32 skl_plane_ctl_rotation(unsigned int rotation);
1189

1190 1191
/* intel_csr.c */
void intel_csr_ucode_init(struct drm_device *dev);
1192 1193 1194
enum csr_state intel_csr_load_status_get(struct drm_i915_private *dev_priv);
void intel_csr_load_status_set(struct drm_i915_private *dev_priv,
					enum csr_state state);
1195 1196
void intel_csr_load_program(struct drm_device *dev);
void intel_csr_ucode_fini(struct drm_device *dev);
1197
void assert_csr_loaded(struct drm_i915_private *dev_priv);
1198

P
Paulo Zanoni 已提交
1199
/* intel_dp.c */
1200 1201 1202
void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
1203 1204
void intel_dp_set_link_params(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *pipe_config);
1205 1206 1207 1208
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1209
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
1210
bool intel_dp_compute_config(struct intel_encoder *encoder,
1211
			     struct intel_crtc_state *pipe_config);
1212
bool intel_dp_is_edp(struct drm_device *dev, enum port port);
1213 1214
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1215 1216
void intel_edp_backlight_on(struct intel_dp *intel_dp);
void intel_edp_backlight_off(struct intel_dp *intel_dp);
1217
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1218 1219
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1220 1221 1222
void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
void intel_dp_mst_suspend(struct drm_device *dev);
void intel_dp_mst_resume(struct drm_device *dev);
1223
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1224
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1225
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1226
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
R
Rodrigo Vivi 已提交
1227
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1228
void intel_plane_destroy(struct drm_plane *plane);
V
Vandana Kannan 已提交
1229 1230
void intel_edp_drrs_enable(struct intel_dp *intel_dp);
void intel_edp_drrs_disable(struct intel_dp *intel_dp);
1231 1232 1233
void intel_edp_drrs_invalidate(struct drm_device *dev,
		unsigned frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
1234 1235
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
					 struct intel_digital_port *port);
1236
void hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config);
R
Rodrigo Vivi 已提交
1237

1238 1239 1240
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1241
/* intel_dsi.c */
1242
void intel_dsi_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1243 1244 1245


/* intel_dvo.c */
1246
void intel_dvo_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1247 1248


1249
/* legacy fbdev emulation in intel_fbdev.c */
1250
#ifdef CONFIG_DRM_FBDEV_EMULATION
1251
extern int intel_fbdev_init(struct drm_device *dev);
1252
extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
1253
extern void intel_fbdev_fini(struct drm_device *dev);
1254
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1255 1256
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1257 1258 1259 1260 1261
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1262

1263
static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
1264 1265 1266 1267 1268 1269 1270
{
}

static inline void intel_fbdev_fini(struct drm_device *dev)
{
}

1271
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1272 1273 1274
{
}

1275
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1276 1277 1278
{
}
#endif
P
Paulo Zanoni 已提交
1279

1280
/* intel_fbc.c */
1281 1282
bool intel_fbc_enabled(struct drm_i915_private *dev_priv);
void intel_fbc_update(struct drm_i915_private *dev_priv);
1283
void intel_fbc_init(struct drm_i915_private *dev_priv);
1284
void intel_fbc_disable(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1285
void intel_fbc_disable_crtc(struct intel_crtc *crtc);
1286 1287 1288 1289
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
1290
		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
1291
const char *intel_no_fbc_reason_str(enum no_fbc_reason reason);
1292
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1293

P
Paulo Zanoni 已提交
1294
/* intel_hdmi.c */
1295 1296 1297 1298 1299
void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1300
			       struct intel_crtc_state *pipe_config);
P
Paulo Zanoni 已提交
1301 1302 1303


/* intel_lvds.c */
1304 1305
void intel_lvds_init(struct drm_device *dev);
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
1306 1307 1308 1309


/* intel_modes.c */
int intel_connector_update_modes(struct drm_connector *connector,
1310
				 struct edid *edid);
P
Paulo Zanoni 已提交
1311
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1312 1313
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1314
void intel_attach_aspect_ratio_property(struct drm_connector *connector);
P
Paulo Zanoni 已提交
1315 1316 1317


/* intel_overlay.c */
1318 1319 1320 1321 1322 1323 1324
void intel_setup_overlay(struct drm_device *dev);
void intel_cleanup_overlay(struct drm_device *dev);
int intel_overlay_switch_off(struct intel_overlay *overlay);
int intel_overlay_put_image(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
int intel_overlay_attrs(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1325
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1326 1327 1328


/* intel_panel.c */
1329
int intel_panel_init(struct intel_panel *panel,
1330 1331
		     struct drm_display_mode *fixed_mode,
		     struct drm_display_mode *downclock_mode);
1332 1333 1334 1335
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
1336
			     struct intel_crtc_state *pipe_config,
1337 1338
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1339
			      struct intel_crtc_state *pipe_config,
1340
			      int fitting_mode);
1341 1342
void intel_panel_set_backlight_acpi(struct intel_connector *connector,
				    u32 level, u32 max);
1343
int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
1344 1345
void intel_panel_enable_backlight(struct intel_connector *connector);
void intel_panel_disable_backlight(struct intel_connector *connector);
1346
void intel_panel_destroy_backlight(struct drm_connector *connector);
1347
enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1348 1349 1350 1351
extern struct drm_display_mode *intel_find_panel_downclock(
				struct drm_device *dev,
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
1352 1353 1354
void intel_backlight_register(struct drm_device *dev);
void intel_backlight_unregister(struct drm_device *dev);

P
Paulo Zanoni 已提交
1355

R
Rodrigo Vivi 已提交
1356 1357 1358 1359
/* intel_psr.c */
void intel_psr_enable(struct intel_dp *intel_dp);
void intel_psr_disable(struct intel_dp *intel_dp);
void intel_psr_invalidate(struct drm_device *dev,
1360
			  unsigned frontbuffer_bits);
R
Rodrigo Vivi 已提交
1361
void intel_psr_flush(struct drm_device *dev,
1362 1363
		     unsigned frontbuffer_bits,
		     enum fb_op_origin origin);
R
Rodrigo Vivi 已提交
1364
void intel_psr_init(struct drm_device *dev);
1365 1366
void intel_psr_single_frame_update(struct drm_device *dev,
				   unsigned frontbuffer_bits);
R
Rodrigo Vivi 已提交
1367

1368 1369
/* intel_runtime_pm.c */
int intel_power_domains_init(struct drm_i915_private *);
1370
void intel_power_domains_fini(struct drm_i915_private *);
1371
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
1372
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1373

1374 1375 1376 1377
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
1378 1379 1380 1381 1382 1383 1384 1385 1386 1387
void intel_display_power_get(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
void intel_display_power_put(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);

1388 1389
void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);

1390 1391
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
1392 1393
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
1394 1395


P
Paulo Zanoni 已提交
1396
/* intel_pm.c */
1397 1398
void intel_init_clock_gating(struct drm_device *dev);
void intel_suspend_hw(struct drm_device *dev);
1399
int ilk_wm_max_level(const struct drm_device *dev);
1400
void intel_update_watermarks(struct drm_crtc *crtc);
1401 1402 1403 1404 1405 1406
void intel_update_sprite_watermarks(struct drm_plane *plane,
				    struct drm_crtc *crtc,
				    uint32_t sprite_width,
				    uint32_t sprite_height,
				    int pixel_size,
				    bool enabled, bool scaled);
1407
void intel_init_pm(struct drm_device *dev);
D
Daniel Vetter 已提交
1408
void intel_pm_setup(struct drm_device *dev);
1409 1410
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
1411 1412
void intel_init_gt_powersave(struct drm_device *dev);
void intel_cleanup_gt_powersave(struct drm_device *dev);
1413 1414
void intel_enable_gt_powersave(struct drm_device *dev);
void intel_disable_gt_powersave(struct drm_device *dev);
1415
void intel_suspend_gt_powersave(struct drm_device *dev);
1416
void intel_reset_gt_powersave(struct drm_device *dev);
1417
void gen6_update_ring_freq(struct drm_device *dev);
1418 1419
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
1420
void gen6_rps_idle(struct drm_i915_private *dev_priv);
1421
void gen6_rps_boost(struct drm_i915_private *dev_priv,
1422 1423
		    struct intel_rps_client *rps,
		    unsigned long submitted);
1424
void intel_queue_rps_boost_for_request(struct drm_device *dev,
D
Daniel Vetter 已提交
1425
				       struct drm_i915_gem_request *req);
1426
void vlv_wm_get_hw_state(struct drm_device *dev);
1427
void ilk_wm_get_hw_state(struct drm_device *dev);
1428
void skl_wm_get_hw_state(struct drm_device *dev);
1429 1430
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
1431
uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
1432

P
Paulo Zanoni 已提交
1433
/* intel_sdvo.c */
1434
bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
1435

R
Rodrigo Vivi 已提交
1436

P
Paulo Zanoni 已提交
1437
/* intel_sprite.c */
1438 1439 1440
int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1441 1442
void intel_pipe_update_start(struct intel_crtc *crtc);
void intel_pipe_update_end(struct intel_crtc *crtc);
P
Paulo Zanoni 已提交
1443 1444

/* intel_tv.c */
1445
void intel_tv_init(struct drm_device *dev);
1446

1447
/* intel_atomic.c */
1448 1449 1450 1451
int intel_connector_atomic_get_property(struct drm_connector *connector,
					const struct drm_connector_state *state,
					struct drm_property *property,
					uint64_t *val);
1452 1453 1454
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
1455 1456 1457 1458 1459
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);
struct intel_shared_dpll_config *
intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);

1460 1461 1462 1463 1464 1465 1466
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
1467
		return ERR_CAST(crtc_state);
1468 1469 1470

	return to_intel_crtc_state(crtc_state);
}
1471 1472 1473
int intel_atomic_setup_scalers(struct drm_device *dev,
	struct intel_crtc *intel_crtc,
	struct intel_crtc_state *crtc_state);
1474 1475

/* intel_atomic_plane.c */
1476
struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
1477 1478 1479 1480 1481
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;

J
Jesse Barnes 已提交
1482
#endif /* __INTEL_DRV_H__ */