intel_drv.h 49.0 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <drm/i915_drm.h>
32
#include "i915_drv.h"
33 34 35
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_fb_helper.h>
36
#include <drm/drm_dp_mst_helper.h>
37
#include <drm/drm_rect.h>
38
#include <drm/drm_atomic.h>
39

D
Daniel Vetter 已提交
40 41 42 43 44 45 46 47
/**
 * _wait_for - magic (register) wait macro
 *
 * Does the right thing for modeset paths when run under kdgb or similar atomic
 * contexts. Note that it's important that we check the condition again after
 * having timed out, since the timeout could be due to preemption or similar and
 * we've never had a chance to check the condition before the timeout.
 */
48
#define _wait_for(COND, MS, W) ({ \
D
Daniel Vetter 已提交
49
	unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1;	\
50
	int ret__ = 0;							\
51
	while (!(COND)) {						\
52
		if (time_after(jiffies, timeout__)) {			\
D
Daniel Vetter 已提交
53 54
			if (!(COND))					\
				ret__ = -ETIMEDOUT;			\
55 56
			break;						\
		}							\
57 58
		if ((W) && drm_can_sleep()) {				\
			usleep_range((W)*1000, (W)*2000);		\
59 60 61
		} else {						\
			cpu_relax();					\
		}							\
62 63 64 65
	}								\
	ret__;								\
})

66 67
#define wait_for(COND, MS) _wait_for(COND, MS, 1)
#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
68 69
#define wait_for_atomic_us(COND, US) _wait_for((COND), \
					       DIV_ROUND_UP((US), 1000), 0)
70

71 72
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
73

J
Jesse Barnes 已提交
74 75 76 77 78 79 80 81 82 83
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

84 85 86
/* Maximum cursor sizes */
#define GEN2_CURSOR_WIDTH 64
#define GEN2_CURSOR_HEIGHT 64
87 88
#define MAX_CURSOR_WIDTH 256
#define MAX_CURSOR_HEIGHT 256
89

J
Jesse Barnes 已提交
90 91 92 93 94
#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
95 96 97 98 99 100 101 102 103 104 105 106 107 108
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
	INTEL_OUTPUT_DISPLAYPORT = 7,
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
	INTEL_OUTPUT_UNKNOWN = 10,
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
109 110 111 112 113 114

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

115 116
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
117

J
Jesse Barnes 已提交
118 119
struct intel_framebuffer {
	struct drm_framebuffer base;
120
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
121 122
};

123 124
struct intel_fbdev {
	struct drm_fb_helper helper;
125
	struct intel_framebuffer *fb;
126 127
	struct list_head fbdev_list;
	struct drm_display_mode *our_mode;
128
	int preferred_bpp;
129
};
J
Jesse Barnes 已提交
130

131
struct intel_encoder {
132
	struct drm_encoder base;
133

134
	enum intel_output_type type;
135
	unsigned int cloneable;
136
	void (*hot_plug)(struct intel_encoder *);
137
	bool (*compute_config)(struct intel_encoder *,
138
			       struct intel_crtc_state *);
139
	void (*pre_pll_enable)(struct intel_encoder *);
140
	void (*pre_enable)(struct intel_encoder *);
141
	void (*enable)(struct intel_encoder *);
142
	void (*mode_set)(struct intel_encoder *intel_encoder);
143
	void (*disable)(struct intel_encoder *);
144
	void (*post_disable)(struct intel_encoder *);
145
	void (*post_pll_disable)(struct intel_encoder *);
146 147 148 149
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
150
	/* Reconstructs the equivalent mode flags for the current hardware
151
	 * state. This must be called _after_ display->get_pipe_config has
152 153
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
154
	void (*get_config)(struct intel_encoder *,
155
			   struct intel_crtc_state *pipe_config);
156 157 158 159 160 161
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
162
	int crtc_mask;
163
	enum hpd_pin hpd_pin;
J
Jesse Barnes 已提交
164 165
};

166
struct intel_panel {
167
	struct drm_display_mode *fixed_mode;
168
	struct drm_display_mode *downclock_mode;
169
	int fitting_mode;
170 171 172

	/* backlight */
	struct {
173
		bool present;
174
		u32 level;
175
		u32 min;
176
		u32 max;
177
		bool enabled;
178 179
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
180 181

		/* PWM chip */
182 183
		bool util_pin_active_low;	/* bxt+ */
		u8 controller;		/* bxt+ only */
184 185
		struct pwm_device *pwm;

186
		struct backlight_device *device;
187

188 189 190 191 192 193 194 195 196 197
		/* Connector and platform specific backlight functions */
		int (*setup)(struct intel_connector *connector, enum pipe pipe);
		uint32_t (*get)(struct intel_connector *connector);
		void (*set)(struct intel_connector *connector, uint32_t level);
		void (*disable)(struct intel_connector *connector);
		void (*enable)(struct intel_connector *connector);
		uint32_t (*hz_to_pwm)(struct intel_connector *connector,
				      uint32_t hz);
		void (*power)(struct intel_connector *, bool enable);
	} backlight;
198 199
};

200 201
struct intel_connector {
	struct drm_connector base;
202 203 204
	/*
	 * The fixed encoder this connector is connected to.
	 */
205
	struct intel_encoder *encoder;
206

207 208 209
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
210

211 212 213 214 215 216 217 218
	/*
	 * Removes all interfaces through which the connector is accessible
	 * - like sysfs, debugfs entries -, so that no new operations can be
	 * started on the connector. Also makes sure all currently pending
	 * operations finish before returing.
	 */
	void (*unregister)(struct intel_connector *);

219 220
	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
221 222 223

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
224
	struct edid *detect_edid;
225 226 227 228

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
229 230 231 232

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
233 234
};

235 236 237 238 239 240 241 242 243 244 245 246
typedef struct dpll {
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
} intel_clock_t;

247 248 249
struct intel_atomic_state {
	struct drm_atomic_state base;

250
	unsigned int cdclk;
251 252 253 254
	bool dpll_set;
	struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
};

255
struct intel_plane_state {
256
	struct drm_plane_state base;
257 258 259 260
	struct drm_rect src;
	struct drm_rect dst;
	struct drm_rect clip;
	bool visible;
261

262 263 264 265 266 267 268 269
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
270
	 *     update_scaler_plane.
271 272 273 274 275 276 277
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
278
	 *     update_scaler_plane.
279 280
	 */
	int scaler_id;
281 282

	struct drm_intel_sprite_colorkey ckey;
283 284
};

285
struct intel_initial_plane_config {
286
	struct intel_framebuffer *fb;
287
	unsigned int tiling;
288 289 290 291
	int size;
	u32 base;
};

292 293 294
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
295
#define SKL_MAX_SRC_H 4096
296 297 298
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
299
#define SKL_MAX_DST_H 4096
300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333

struct intel_scaler {
	int in_use;
	uint32_t mode;
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

334 335 336
/* drm_mode->private_flags */
#define I915_MODE_FLAG_INHERITED 1

337 338 339 340 341 342 343 344 345 346 347 348 349 350 351
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
	uint32_t linetime;
	bool fbc_wm_enabled;
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
};

struct skl_pipe_wm {
	struct skl_wm_level wm[8];
	struct skl_wm_level trans_wm;
	uint32_t linetime;
};

352
struct intel_crtc_state {
353 354
	struct drm_crtc_state base;

355 356 357 358 359 360 361 362
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
363
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
364 365
	unsigned long quirks;

366 367
	bool update_pipe;

368 369 370 371 372
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

373 374 375
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
376

377 378 379
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

380 381 382 383
	/* CPU Transcoder for the pipe. Currently this can only differ from the
	 * pipe on Haswell (where we have a special eDP transcoder). */
	enum transcoder cpu_transcoder;

384 385 386 387 388 389
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

390 391 392
	/* DP has a bunch of special case unfortunately, so mark the pipe
	 * accordingly. */
	bool has_dp_encoder;
393

394 395 396
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

397 398 399 400
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

401 402 403 404
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
405
	bool dither;
406 407 408 409

	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

410 411 412 413
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

414 415 416 417 418 419 420
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

421 422
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
423
	struct dpll dpll;
424

425 426 427
	/* Selected dpll when shared or DPLL_ID_PRIVATE. */
	enum intel_dpll_id shared_dpll;

428 429 430 431
	/*
	 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
	 * - enum skl_dpll on SKL
	 */
432 433
	uint32_t ddi_pll_sel;

434 435 436
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

437
	int pipe_bpp;
438
	struct intel_link_m_n dp_m_n;
439

440 441
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
442
	bool has_drrs;
443

444 445
	/*
	 * Frequence the dpll for the port should run at. Differs from the
446 447
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
448
	 */
449 450
	int port_clock;

451 452
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
453

454 455
	uint8_t lane_count;

456
	/* Panel fitter controls for gen2-gen4 + VLV */
457 458 459
	struct {
		u32 control;
		u32 pgm_ratios;
460
		u32 lvds_border_bits;
461 462 463 464 465 466
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
467
		bool enabled;
468
		bool force_thru;
469
	} pch_pfit;
470

471
	/* FDI configuration, only valid if has_pch_encoder is set. */
472
	int fdi_lanes;
473
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
474 475

	bool ips_enabled;
476 477

	bool double_wide;
478 479 480

	bool dp_encoder_is_mst;
	int pbn;
481 482

	struct intel_crtc_scaler_state scaler_state;
483 484 485

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
486 487 488

	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
	bool disable_lp_wm;
489 490 491 492 493 494 495 496 497 498 499

	struct {
		/*
		 * optimal watermarks, programmed post-vblank when this state
		 * is committed
		 */
		union {
			struct intel_pipe_wm ilk;
			struct skl_pipe_wm skl;
		} optimal;
	} wm;
500 501
};

502 503 504 505 506 507 508 509 510
struct vlv_wm_state {
	struct vlv_pipe_wm wm[3];
	struct vlv_sr_wm sr[3];
	uint8_t num_active_planes;
	uint8_t num_levels;
	uint8_t level;
	bool cxsr;
};

511
struct intel_mmio_flip {
512
	struct work_struct work;
513
	struct drm_i915_private *i915;
D
Daniel Vetter 已提交
514
	struct drm_i915_gem_request *req;
515
	struct intel_crtc *crtc;
516
	unsigned int rotation;
517 518
};

519 520 521 522 523 524 525 526 527 528
/*
 * Tracking of operations that need to be performed at the beginning/end of an
 * atomic commit, outside the atomic section where interrupts are disabled.
 * These are generally operations that grab mutexes or might otherwise sleep
 * and thus can't be run with interrupts disabled.
 */
struct intel_crtc_atomic_commit {
	/* Sleepable operations to perform before commit */
	bool wait_for_flips;
	bool disable_fbc;
R
Rodrigo Vivi 已提交
529
	bool disable_ips;
530
	bool disable_cxsr;
531
	bool pre_disable_primary;
532
	bool update_wm_pre, update_wm_post;
533 534 535 536 537 538 539 540 541

	/* Sleepable operations to perform after commit */
	unsigned fb_bits;
	bool wait_vblank;
	bool update_fbc;
	bool post_enable_primary;
	unsigned update_sprite_watermarks;
};

J
Jesse Barnes 已提交
542 543
struct intel_crtc {
	struct drm_crtc base;
544 545
	enum pipe pipe;
	enum plane plane;
J
Jesse Barnes 已提交
546
	u8 lut_r[256], lut_g[256], lut_b[256];
547 548 549 550 551 552
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
553
	unsigned long enabled_power_domains;
554
	bool lowfreq_avail;
555
	struct intel_overlay *overlay;
556
	struct intel_unpin_work *unpin_work;
557

558 559
	atomic_t unpin_work_count;

560 561 562 563
	/* Display surface base address adjustement for pageflips. Note that on
	 * gen4+ this only adjusts up to a tile, offsets within a tile are
	 * handled in the hw itself (with the TILEOFF register). */
	unsigned long dspaddr_offset;
564 565
	int adjusted_x;
	int adjusted_y;
566

567
	struct drm_i915_gem_object *cursor_bo;
568
	uint32_t cursor_addr;
569
	uint32_t cursor_cntl;
570
	uint32_t cursor_size;
571
	uint32_t cursor_base;
572

573
	struct intel_crtc_state *config;
574

575 576
	/* reset counter value when the last flip was submitted */
	unsigned int reset_counter;
577 578 579 580

	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
581 582 583 584

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
585 586 587 588
		union {
			struct intel_pipe_wm ilk;
			struct skl_pipe_wm skl;
		} active;
589 590
		/* allow CxSR on this pipe */
		bool cxsr_allowed;
591
	} wm;
592

593
	int scanline_offset;
594

595 596 597 598 599 600
	struct {
		unsigned start_vbl_count;
		ktime_t start_vbl_time;
		int min_vbl, max_vbl;
		int scanline_start;
	} debug;
601

602
	struct intel_crtc_atomic_commit atomic;
603 604 605

	/* scalers available on this crtc */
	int num_scalers;
606 607

	struct vlv_wm_state wm_state;
J
Jesse Barnes 已提交
608 609
};

610 611
struct intel_plane_wm_parameters {
	uint32_t horiz_pixels;
612
	uint32_t vert_pixels;
613 614 615 616 617 618 619
	/*
	 *   For packed pixel formats:
	 *     bytes_per_pixel - holds bytes per pixel
	 *   For planar pixel formats:
	 *     bytes_per_pixel - holds bytes per pixel for uv-plane
	 *     y_bytes_per_pixel - holds bytes per pixel for y-plane
	 */
620
	uint8_t bytes_per_pixel;
621
	uint8_t y_bytes_per_pixel;
622 623
	bool enabled;
	bool scaled;
624
	u64 tiling;
625
	unsigned int rotation;
626
	uint16_t fifo_size;
627 628
};

629 630
struct intel_plane {
	struct drm_plane base;
631
	int plane;
632
	enum pipe pipe;
633
	bool can_scale;
634
	int max_downscale;
635
	uint32_t frontbuffer_bit;
636 637 638 639 640 641

	/* Since we need to change the watermarks before/after
	 * enabling/disabling the planes, we need to store the parameters here
	 * as the other pieces of the struct may not reflect the values we want
	 * for the watermark calculations. Currently only Haswell uses this.
	 */
642
	struct intel_plane_wm_parameters wm;
643

644 645 646 647 648 649
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
	 * the intel_plane_state structure and accessed via drm_plane->state.
	 */

650
	void (*update_plane)(struct drm_plane *plane,
651
			     struct drm_crtc *crtc,
652 653 654 655 656
			     struct drm_framebuffer *fb,
			     int crtc_x, int crtc_y,
			     unsigned int crtc_w, unsigned int crtc_h,
			     uint32_t x, uint32_t y,
			     uint32_t src_w, uint32_t src_h);
657
	void (*disable_plane)(struct drm_plane *plane,
658
			      struct drm_crtc *crtc);
659
	int (*check_plane)(struct drm_plane *plane,
660
			   struct intel_crtc_state *crtc_state,
661 662 663
			   struct intel_plane_state *state);
	void (*commit_plane)(struct drm_plane *plane,
			     struct intel_plane_state *state);
664 665
};

666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684
struct intel_watermark_params {
	unsigned long fifo_size;
	unsigned long max_wm;
	unsigned long default_wm;
	unsigned long guard_size;
	unsigned long cacheline_size;
};

struct cxsr_latency {
	int is_desktop;
	int is_ddr3;
	unsigned long fsb_freq;
	unsigned long mem_freq;
	unsigned long display_sr;
	unsigned long display_hpll_disable;
	unsigned long cursor_sr;
	unsigned long cursor_hpll_disable;
};

685
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
686
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
687
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
688
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
689
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
690
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
691
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
692
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
693
#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
J
Jesse Barnes 已提交
694

695
struct intel_hdmi {
696
	u32 hdmi_reg;
697
	int ddc_bus;
698
	bool limited_color_range;
699
	bool color_range_auto;
700 701 702
	bool has_hdmi_sink;
	bool has_audio;
	enum hdmi_force_audio force_audio;
703
	bool rgb_quant_range_selectable;
704
	enum hdmi_picture_aspect aspect_ratio;
705
	struct intel_connector *attached_connector;
706
	void (*write_infoframe)(struct drm_encoder *encoder,
707
				enum hdmi_infoframe_type type,
708
				const void *frame, ssize_t len);
709
	void (*set_infoframes)(struct drm_encoder *encoder,
710
			       bool enable,
711
			       const struct drm_display_mode *adjusted_mode);
712
	bool (*infoframe_enabled)(struct drm_encoder *encoder);
713 714
};

715
struct intel_dp_mst_encoder;
716
#define DP_MAX_DOWNSTREAM_PORTS		0x10
717

718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

738 739 740 741 742 743
struct sink_crc {
	bool started;
	u8 last_crc[6];
	int last_count;
};

744 745
struct intel_dp {
	uint32_t output_reg;
746
	uint32_t aux_ch_ctl_reg;
747
	uint32_t DP;
748 749
	int link_rate;
	uint8_t lane_count;
750 751
	bool has_audio;
	enum hdmi_force_audio force_audio;
752
	bool limited_color_range;
753
	bool color_range_auto;
754
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
755
	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
756
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
757 758 759
	/* sink rates as reported by DP_SUPPORTED_LINK_RATES */
	uint8_t num_sink_rates;
	int sink_rates[DP_MAX_SUPPORTED_RATES];
760
	struct sink_crc sink_crc;
761
	struct drm_dp_aux aux;
762 763 764 765 766 767 768 769
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
770 771 772
	unsigned long last_power_cycle;
	unsigned long last_power_on;
	unsigned long last_backlight_off;
D
Dave Airlie 已提交
773

774 775
	struct notifier_block edp_notifier;

776 777 778 779 780
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
781
	struct edp_power_seq pps_delays;
782

783 784 785 786
	bool can_mst; /* this port supports mst */
	bool is_mst;
	int active_mst_links;
	/* connector directly attached - won't be use for modeset in mst world */
787
	struct intel_connector *attached_connector;
788

789 790 791 792
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

793
	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
794 795 796 797 798 799 800 801
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider);
802
	bool train_set_valid;
803 804 805

	/* Displayport compliance testing */
	unsigned long compliance_test_type;
806 807
	unsigned long compliance_test_data;
	bool compliance_test_active;
808 809
};

810 811
struct intel_digital_port {
	struct intel_encoder base;
812
	enum port port;
813
	u32 saved_port_bits;
814 815
	struct intel_dp dp;
	struct intel_hdmi hdmi;
816
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
817
	bool release_cl2_override;
818 819
};

820 821 822 823 824 825 826
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
	void *port; /* store this opaque as its illegal to dereference it */
};

827
static inline enum dpio_channel
828 829 830 831
vlv_dport_to_channel(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
832
	case PORT_D:
833
		return DPIO_CH0;
834
	case PORT_C:
835
		return DPIO_CH1;
836 837 838 839 840
	default:
		BUG();
	}
}

841 842 843 844 845 846 847 848 849 850 851 852 853 854 855
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
856 857 858 859 860 861 862 863 864 865 866 867 868
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

869 870 871 872 873 874 875
static inline struct drm_crtc *
intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

876 877 878 879 880 881 882
static inline struct drm_crtc *
intel_get_crtc_for_plane(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->plane_to_crtc_mapping[plane];
}

883 884
struct intel_unpin_work {
	struct work_struct work;
885
	struct drm_crtc *crtc;
886
	struct drm_framebuffer *old_fb;
887
	struct drm_i915_gem_object *pending_flip_obj;
888
	struct drm_pending_vblank_event *event;
889 890 891 892
	atomic_t pending;
#define INTEL_FLIP_INACTIVE	0
#define INTEL_FLIP_PENDING	1
#define INTEL_FLIP_COMPLETE	2
893 894
	u32 flip_count;
	u32 gtt_offset;
895
	struct drm_i915_gem_request *flip_queued_req;
896 897
	u32 flip_queued_vblank;
	u32 flip_ready_vblank;
898 899 900
	bool enable_stall_check;
};

P
Paulo Zanoni 已提交
901 902 903 904 905
struct intel_load_detect_pipe {
	struct drm_framebuffer *release_fb;
	bool load_detect_temp;
	int dpms_mode;
};
J
Jesse Barnes 已提交
906

P
Paulo Zanoni 已提交
907 908
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
909 910 911 912
{
	return to_intel_connector(connector)->encoder;
}

913 914 915 916
static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_digital_port, base.base);
917 918
}

919 920 921 922 923 924
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

925 926 927
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
928 929 930 931 932 933 934 935 936 937 938 939
}

static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
940 941
}

942 943 944 945 946 947 948 949
/*
 * Returns the number of planes for this pipe, ie the number of sprites + 1
 * (primary plane). This doesn't count the cursor plane then.
 */
static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
{
	return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
}
P
Paulo Zanoni 已提交
950

951
/* intel_fifo_underrun.c */
952
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
953
					   enum pipe pipe, bool enable);
954
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
955 956
					   enum transcoder pch_transcoder,
					   bool enable);
957 958 959 960
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum transcoder pch_transcoder);
961
void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
962 963

/* i915_irq.c */
964 965 966 967
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
I
Imre Deak 已提交
968
void gen6_reset_rps_interrupts(struct drm_device *dev);
969 970
void gen6_enable_rps_interrupts(struct drm_device *dev);
void gen6_disable_rps_interrupts(struct drm_device *dev);
971
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
972 973
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
974 975 976 977 978 979
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
980
	return dev_priv->pm.irqs_enabled;
981 982
}

983
int intel_get_crtc_scanline(struct intel_crtc *crtc);
984 985
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask);
P
Paulo Zanoni 已提交
986 987

/* intel_crt.c */
988
void intel_crt_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
989 990 991


/* intel_ddi.c */
992 993 994 995 996 997 998 999 1000 1001 1002
void intel_prepare_ddi(struct drm_device *dev);
void hsw_fdi_link_train(struct drm_crtc *crtc);
void intel_ddi_init(struct drm_device *dev, enum port port);
enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
void intel_ddi_pll_init(struct drm_device *dev);
void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder);
void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
1003 1004
bool intel_ddi_pll_select(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state);
1005 1006 1007 1008 1009
void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
void intel_ddi_fdi_disable(struct drm_crtc *crtc);
void intel_ddi_get_config(struct intel_encoder *encoder,
1010
			  struct intel_crtc_state *pipe_config);
1011 1012
struct intel_encoder *
intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
P
Paulo Zanoni 已提交
1013

1014
void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
1015
void intel_ddi_clock_get(struct intel_encoder *encoder,
1016
			 struct intel_crtc_state *pipe_config);
1017
void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
1018
uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
P
Paulo Zanoni 已提交
1019

1020
/* intel_frontbuffer.c */
1021
void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
1022
			     enum fb_op_origin origin);
1023 1024 1025 1026 1027
void intel_frontbuffer_flip_prepare(struct drm_device *dev,
				    unsigned frontbuffer_bits);
void intel_frontbuffer_flip_complete(struct drm_device *dev,
				     unsigned frontbuffer_bits);
void intel_frontbuffer_flip(struct drm_device *dev,
1028
			    unsigned frontbuffer_bits);
1029 1030 1031 1032
unsigned int intel_fb_align_height(struct drm_device *dev,
				   unsigned int height,
				   uint32_t pixel_format,
				   uint64_t fb_format_modifier);
1033 1034
void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
			enum fb_op_origin origin);
1035 1036
u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
			      uint32_t pixel_format);
1037

1038 1039
/* intel_audio.c */
void intel_init_audio(struct drm_device *dev);
1040 1041
void intel_audio_codec_enable(struct intel_encoder *encoder);
void intel_audio_codec_disable(struct intel_encoder *encoder);
I
Imre Deak 已提交
1042 1043
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1044

1045
/* intel_display.c */
1046
extern const struct drm_plane_funcs intel_plane_funcs;
1047 1048
bool intel_has_pending_fb_unpin(struct drm_device *dev);
int intel_pch_rawclk(struct drm_device *dev);
1049
int intel_hrawclk(struct drm_device *dev);
1050
void intel_mark_busy(struct drm_device *dev);
1051 1052
void intel_mark_idle(struct drm_device *dev);
void intel_crtc_restore_mode(struct drm_crtc *crtc);
1053
int intel_display_suspend(struct drm_device *dev);
1054
void intel_encoder_destroy(struct drm_encoder *encoder);
1055 1056
int intel_connector_init(struct intel_connector *);
struct intel_connector *intel_connector_alloc(void);
1057 1058 1059 1060 1061 1062
bool intel_connector_get_hw_state(struct intel_connector *connector);
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc);
1063
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1064 1065
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1066 1067
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1068
bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
1069 1070 1071 1072 1073
static inline void
intel_wait_for_vblank(struct drm_device *dev, int pipe)
{
	drm_wait_one_vblank(dev, pipe);
}
1074
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1075
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1076 1077
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1078 1079
bool intel_get_load_detect_pipe(struct drm_connector *connector,
				struct drm_display_mode *mode,
1080 1081
				struct intel_load_detect_pipe *old,
				struct drm_modeset_acquire_ctx *ctx);
1082
void intel_release_load_detect_pipe(struct drm_connector *connector,
1083 1084
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
1085 1086
int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
			       struct drm_framebuffer *fb,
1087
			       const struct drm_plane_state *plane_state,
1088 1089
			       struct intel_engine_cs *pipelined,
			       struct drm_i915_gem_request **pipelined_request);
1090 1091
struct drm_framebuffer *
__intel_framebuffer_create(struct drm_device *dev,
1092 1093 1094 1095 1096
			   struct drm_mode_fb_cmd2 *mode_cmd,
			   struct drm_i915_gem_object *obj);
void intel_prepare_page_flip(struct drm_device *dev, int plane);
void intel_finish_page_flip(struct drm_device *dev, int pipe);
void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
1097
void intel_check_page_flip(struct drm_device *dev, int pipe);
1098
int intel_prepare_plane_fb(struct drm_plane *plane,
1099
			   const struct drm_plane_state *new_state);
1100
void intel_cleanup_plane_fb(struct drm_plane *plane,
1101
			    const struct drm_plane_state *old_state);
1102 1103 1104 1105 1106 1107 1108 1109
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t *val);
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t val);
1110 1111
int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
				    struct drm_plane_state *plane_state);
1112

1113 1114
unsigned int
intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
1115
		  uint64_t fb_format_modifier, unsigned int plane);
1116

1117 1118 1119 1120 1121 1122
static inline bool
intel_rotation_90_or_270(unsigned int rotation)
{
	return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
}

1123 1124 1125
void intel_create_rotation_property(struct drm_device *dev,
					struct intel_plane *plane);

1126
/* shared dpll functions */
P
Paulo Zanoni 已提交
1127
struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
1128 1129 1130 1131 1132
void assert_shared_dpll(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll,
			bool state);
#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
1133 1134
struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
						struct intel_crtc_state *state);
1135

1136 1137 1138 1139
void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
		      const struct dpll *dpll);
void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);

1140
/* modesetting asserts */
1141 1142
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1143 1144 1145 1146 1147 1148 1149 1150
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1151
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1152 1153
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1154 1155
unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
					     int *x, int *y,
1156 1157 1158
					     unsigned int tiling_mode,
					     unsigned int bpp,
					     unsigned int pitch);
1159 1160
void intel_prepare_reset(struct drm_device *dev);
void intel_finish_reset(struct drm_device *dev);
1161 1162
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1163 1164
void broxton_init_cdclk(struct drm_device *dev);
void broxton_uninit_cdclk(struct drm_device *dev);
1165 1166
void broxton_ddi_phy_init(struct drm_device *dev);
void broxton_ddi_phy_uninit(struct drm_device *dev);
1167 1168
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1169
void skl_init_cdclk(struct drm_i915_private *dev_priv);
1170
int skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
1171
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1172 1173
void skl_enable_dc6(struct drm_i915_private *dev_priv);
void skl_disable_dc6(struct drm_i915_private *dev_priv);
1174
void intel_dp_get_m_n(struct intel_crtc *crtc,
1175
		      struct intel_crtc_state *pipe_config);
1176
void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1177 1178
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
void
1179
ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
P
Paulo Zanoni 已提交
1180
				int dotclock);
I
Imre Deak 已提交
1181 1182
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
			intel_clock_t *best_clock);
1183 1184
int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);

1185
bool intel_crtc_active(struct drm_crtc *crtc);
1186 1187
void hsw_enable_ips(struct intel_crtc *crtc);
void hsw_disable_ips(struct intel_crtc *crtc);
I
Imre Deak 已提交
1188 1189
enum intel_display_power_domain
intel_display_port_power_domain(struct intel_encoder *intel_encoder);
1190
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1191
				 struct intel_crtc_state *pipe_config);
1192
void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
1193
void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
1194

1195
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1196
int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1197

1198
unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
1199 1200 1201
				     struct drm_i915_gem_object *obj,
				     unsigned int plane);

1202 1203 1204
u32 skl_plane_ctl_format(uint32_t pixel_format);
u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
u32 skl_plane_ctl_rotation(unsigned int rotation);
1205

1206 1207
/* intel_csr.c */
void intel_csr_ucode_init(struct drm_device *dev);
1208 1209 1210
enum csr_state intel_csr_load_status_get(struct drm_i915_private *dev_priv);
void intel_csr_load_status_set(struct drm_i915_private *dev_priv,
					enum csr_state state);
1211 1212
void intel_csr_load_program(struct drm_device *dev);
void intel_csr_ucode_fini(struct drm_device *dev);
1213
void assert_csr_loaded(struct drm_i915_private *dev_priv);
1214

P
Paulo Zanoni 已提交
1215
/* intel_dp.c */
1216 1217 1218
void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
1219 1220
void intel_dp_set_link_params(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *pipe_config);
1221 1222 1223 1224
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1225
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
1226
bool intel_dp_compute_config(struct intel_encoder *encoder,
1227
			     struct intel_crtc_state *pipe_config);
1228
bool intel_dp_is_edp(struct drm_device *dev, enum port port);
1229 1230
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1231 1232
void intel_edp_backlight_on(struct intel_dp *intel_dp);
void intel_edp_backlight_off(struct intel_dp *intel_dp);
1233
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1234 1235
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1236 1237 1238
void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
void intel_dp_mst_suspend(struct drm_device *dev);
void intel_dp_mst_resume(struct drm_device *dev);
1239
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1240
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1241
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1242
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
R
Rodrigo Vivi 已提交
1243
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1244
void intel_plane_destroy(struct drm_plane *plane);
V
Vandana Kannan 已提交
1245 1246
void intel_edp_drrs_enable(struct intel_dp *intel_dp);
void intel_edp_drrs_disable(struct intel_dp *intel_dp);
1247 1248 1249
void intel_edp_drrs_invalidate(struct drm_device *dev,
		unsigned frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
1250 1251
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
					 struct intel_digital_port *port);
1252
void hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config);
R
Rodrigo Vivi 已提交
1253

1254 1255 1256
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1257
/* intel_dsi.c */
1258
void intel_dsi_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1259 1260 1261


/* intel_dvo.c */
1262
void intel_dvo_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1263 1264


1265
/* legacy fbdev emulation in intel_fbdev.c */
1266
#ifdef CONFIG_DRM_FBDEV_EMULATION
1267
extern int intel_fbdev_init(struct drm_device *dev);
1268
extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
1269
extern void intel_fbdev_fini(struct drm_device *dev);
1270
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1271 1272
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1273 1274 1275 1276 1277
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1278

1279
static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
1280 1281 1282 1283 1284 1285 1286
{
}

static inline void intel_fbdev_fini(struct drm_device *dev)
{
}

1287
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1288 1289 1290
{
}

1291
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1292 1293 1294
{
}
#endif
P
Paulo Zanoni 已提交
1295

1296
/* intel_fbc.c */
1297 1298
bool intel_fbc_enabled(struct drm_i915_private *dev_priv);
void intel_fbc_update(struct drm_i915_private *dev_priv);
1299
void intel_fbc_init(struct drm_i915_private *dev_priv);
1300
void intel_fbc_disable(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1301
void intel_fbc_disable_crtc(struct intel_crtc *crtc);
1302 1303 1304 1305
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
1306
		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
1307
const char *intel_no_fbc_reason_str(enum no_fbc_reason reason);
1308
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1309

P
Paulo Zanoni 已提交
1310
/* intel_hdmi.c */
1311 1312 1313 1314 1315
void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1316
			       struct intel_crtc_state *pipe_config);
P
Paulo Zanoni 已提交
1317 1318 1319


/* intel_lvds.c */
1320 1321
void intel_lvds_init(struct drm_device *dev);
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
1322 1323 1324 1325


/* intel_modes.c */
int intel_connector_update_modes(struct drm_connector *connector,
1326
				 struct edid *edid);
P
Paulo Zanoni 已提交
1327
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1328 1329
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1330
void intel_attach_aspect_ratio_property(struct drm_connector *connector);
P
Paulo Zanoni 已提交
1331 1332 1333


/* intel_overlay.c */
1334 1335 1336 1337 1338 1339 1340
void intel_setup_overlay(struct drm_device *dev);
void intel_cleanup_overlay(struct drm_device *dev);
int intel_overlay_switch_off(struct intel_overlay *overlay);
int intel_overlay_put_image(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
int intel_overlay_attrs(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1341
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1342 1343 1344


/* intel_panel.c */
1345
int intel_panel_init(struct intel_panel *panel,
1346 1347
		     struct drm_display_mode *fixed_mode,
		     struct drm_display_mode *downclock_mode);
1348 1349 1350 1351
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
1352
			     struct intel_crtc_state *pipe_config,
1353 1354
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1355
			      struct intel_crtc_state *pipe_config,
1356
			      int fitting_mode);
1357 1358
void intel_panel_set_backlight_acpi(struct intel_connector *connector,
				    u32 level, u32 max);
1359
int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
1360 1361
void intel_panel_enable_backlight(struct intel_connector *connector);
void intel_panel_disable_backlight(struct intel_connector *connector);
1362
void intel_panel_destroy_backlight(struct drm_connector *connector);
1363
enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1364 1365 1366 1367
extern struct drm_display_mode *intel_find_panel_downclock(
				struct drm_device *dev,
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
1368 1369 1370
void intel_backlight_register(struct drm_device *dev);
void intel_backlight_unregister(struct drm_device *dev);

P
Paulo Zanoni 已提交
1371

R
Rodrigo Vivi 已提交
1372 1373 1374 1375
/* intel_psr.c */
void intel_psr_enable(struct intel_dp *intel_dp);
void intel_psr_disable(struct intel_dp *intel_dp);
void intel_psr_invalidate(struct drm_device *dev,
1376
			  unsigned frontbuffer_bits);
R
Rodrigo Vivi 已提交
1377
void intel_psr_flush(struct drm_device *dev,
1378 1379
		     unsigned frontbuffer_bits,
		     enum fb_op_origin origin);
R
Rodrigo Vivi 已提交
1380
void intel_psr_init(struct drm_device *dev);
1381 1382
void intel_psr_single_frame_update(struct drm_device *dev,
				   unsigned frontbuffer_bits);
R
Rodrigo Vivi 已提交
1383

1384 1385
/* intel_runtime_pm.c */
int intel_power_domains_init(struct drm_i915_private *);
1386
void intel_power_domains_fini(struct drm_i915_private *);
1387
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
1388
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1389

1390 1391 1392 1393
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
1394 1395 1396 1397 1398 1399 1400 1401 1402 1403
void intel_display_power_get(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
void intel_display_power_put(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);

1404 1405
void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);

1406 1407
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
1408 1409
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
1410 1411


P
Paulo Zanoni 已提交
1412
/* intel_pm.c */
1413 1414
void intel_init_clock_gating(struct drm_device *dev);
void intel_suspend_hw(struct drm_device *dev);
1415
int ilk_wm_max_level(const struct drm_device *dev);
1416 1417
void intel_update_watermarks(struct drm_crtc *crtc);
void intel_init_pm(struct drm_device *dev);
D
Daniel Vetter 已提交
1418
void intel_pm_setup(struct drm_device *dev);
1419 1420
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
1421 1422
void intel_init_gt_powersave(struct drm_device *dev);
void intel_cleanup_gt_powersave(struct drm_device *dev);
1423 1424
void intel_enable_gt_powersave(struct drm_device *dev);
void intel_disable_gt_powersave(struct drm_device *dev);
1425
void intel_suspend_gt_powersave(struct drm_device *dev);
1426
void intel_reset_gt_powersave(struct drm_device *dev);
1427
void gen6_update_ring_freq(struct drm_device *dev);
1428 1429
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
1430
void gen6_rps_idle(struct drm_i915_private *dev_priv);
1431
void gen6_rps_boost(struct drm_i915_private *dev_priv,
1432 1433
		    struct intel_rps_client *rps,
		    unsigned long submitted);
1434
void intel_queue_rps_boost_for_request(struct drm_device *dev,
D
Daniel Vetter 已提交
1435
				       struct drm_i915_gem_request *req);
1436
void vlv_wm_get_hw_state(struct drm_device *dev);
1437
void ilk_wm_get_hw_state(struct drm_device *dev);
1438
void skl_wm_get_hw_state(struct drm_device *dev);
1439 1440
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
1441
uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
1442

P
Paulo Zanoni 已提交
1443
/* intel_sdvo.c */
1444
bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
1445

R
Rodrigo Vivi 已提交
1446

P
Paulo Zanoni 已提交
1447
/* intel_sprite.c */
1448 1449 1450
int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1451 1452
void intel_pipe_update_start(struct intel_crtc *crtc);
void intel_pipe_update_end(struct intel_crtc *crtc);
P
Paulo Zanoni 已提交
1453 1454

/* intel_tv.c */
1455
void intel_tv_init(struct drm_device *dev);
1456

1457
/* intel_atomic.c */
1458 1459 1460 1461
int intel_connector_atomic_get_property(struct drm_connector *connector,
					const struct drm_connector_state *state,
					struct drm_property *property,
					uint64_t *val);
1462 1463 1464
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
1465 1466 1467 1468 1469
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);
struct intel_shared_dpll_config *
intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);

1470 1471 1472 1473 1474 1475 1476
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
1477
		return ERR_CAST(crtc_state);
1478 1479 1480

	return to_intel_crtc_state(crtc_state);
}
1481 1482 1483
int intel_atomic_setup_scalers(struct drm_device *dev,
	struct intel_crtc *intel_crtc,
	struct intel_crtc_state *crtc_state);
1484 1485

/* intel_atomic_plane.c */
1486
struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
1487 1488 1489 1490 1491
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;

J
Jesse Barnes 已提交
1492
#endif /* __INTEL_DRV_H__ */