i915_gem_context.c 36.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
/*
 * Copyright © 2011-2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Ben Widawsky <ben@bwidawsk.net>
 *
 */

/*
 * This file implements HW context support. On gen5+ a HW context consists of an
 * opaque GPU object which is referenced at times of context saves and restores.
 * With RC6 enabled, the context is also referenced as the GPU enters and exists
 * from RC6 (GPU has it's own internal power context, except on gen5). Though
 * something like a context does exist for the media ring, the code only
 * supports contexts for the render ring.
 *
 * In software, there is a distinction between contexts created by the user,
 * and the default HW context. The default HW context is used by GPU clients
 * that do not request setup of their own hardware context. The default
 * context's state is never restored to help prevent programming errors. This
 * would happen if a client ran and piggy-backed off another clients GPU state.
 * The default context only exists to give the GPU some offset to load as the
 * current to invoke a save of the context we actually care about. In fact, the
 * code could likely be constructed, albeit in a more complicated fashion, to
 * never use the default context, though that limits the driver's ability to
 * swap out, and/or destroy other contexts.
 *
 * All other contexts are created as a request by the GPU client. These contexts
 * store GPU state, and thus allow GPU clients to not re-emit state (and
 * potentially query certain state) at any time. The kernel driver makes
 * certain that the appropriate commands are inserted.
 *
 * The context life cycle is semi-complicated in that context BOs may live
 * longer than the context itself because of the way the hardware, and object
 * tracking works. Below is a very crude representation of the state machine
 * describing the context life.
 *                                         refcount     pincount     active
 * S0: initial state                          0            0           0
 * S1: context created                        1            0           0
 * S2: context is currently running           2            1           X
 * S3: GPU referenced, but not current        2            0           1
 * S4: context is current, but destroyed      1            1           0
 * S5: like S3, but destroyed                 1            0           1
 *
 * The most common (but not all) transitions:
 * S0->S1: client creates a context
 * S1->S2: client submits execbuf with context
 * S2->S3: other clients submits execbuf with context
 * S3->S1: context object was retired
 * S3->S2: clients submits another execbuf
 * S2->S4: context destroy called with current context
 * S3->S5->S0: destroy path
 * S4->S5->S0: destroy path on current context
 *
 * There are two confusing terms used above:
 *  The "current context" means the context which is currently running on the
D
Damien Lespiau 已提交
76
 *  GPU. The GPU has loaded its state already and has stored away the gtt
77 78 79 80 81 82 83 84 85 86 87
 *  offset of the BO. The GPU is not actively referencing the data at this
 *  offset, but it will on the next context switch. The only way to avoid this
 *  is to do a GPU reset.
 *
 *  An "active context' is one which was previously the "current context" and is
 *  on the active list waiting for the next context switch to occur. Until this
 *  happens, the object must remain at the same gtt offset. It is therefore
 *  possible to destroy a context, but it is still active.
 *
 */

88
#include <linux/log2.h>
89
#include <drm/i915_drm.h>
90
#include "i915_drv.h"
91
#include "i915_trace.h"
92
#include "intel_lrc_reg.h"
93
#include "intel_workarounds.h"
94

95 96
#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1

97
static void lut_close(struct i915_gem_context *ctx)
98
{
99 100 101 102 103 104 105
	struct i915_lut_handle *lut, *ln;
	struct radix_tree_iter iter;
	void __rcu **slot;

	list_for_each_entry_safe(lut, ln, &ctx->handles_list, ctx_link) {
		list_del(&lut->obj_link);
		kmem_cache_free(ctx->i915->luts, lut);
106 107
	}

108
	rcu_read_lock();
109 110
	radix_tree_for_each_slot(slot, &ctx->handles_vma, &iter, 0) {
		struct i915_vma *vma = rcu_dereference_raw(*slot);
111

112
		radix_tree_iter_delete(&ctx->handles_vma, &iter, slot);
113
		__i915_gem_object_release_unless_active(vma->obj);
114
	}
115
	rcu_read_unlock();
116 117
}

118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206
static inline int new_hw_id(struct drm_i915_private *i915, gfp_t gfp)
{
	unsigned int max;

	lockdep_assert_held(&i915->contexts.mutex);

	if (INTEL_GEN(i915) >= 11)
		max = GEN11_MAX_CONTEXT_HW_ID;
	else if (USES_GUC_SUBMISSION(i915))
		/*
		 * When using GuC in proxy submission, GuC consumes the
		 * highest bit in the context id to indicate proxy submission.
		 */
		max = MAX_GUC_CONTEXT_HW_ID;
	else
		max = MAX_CONTEXT_HW_ID;

	return ida_simple_get(&i915->contexts.hw_ida, 0, max, gfp);
}

static int steal_hw_id(struct drm_i915_private *i915)
{
	struct i915_gem_context *ctx, *cn;
	LIST_HEAD(pinned);
	int id = -ENOSPC;

	lockdep_assert_held(&i915->contexts.mutex);

	list_for_each_entry_safe(ctx, cn,
				 &i915->contexts.hw_id_list, hw_id_link) {
		if (atomic_read(&ctx->hw_id_pin_count)) {
			list_move_tail(&ctx->hw_id_link, &pinned);
			continue;
		}

		GEM_BUG_ON(!ctx->hw_id); /* perma-pinned kernel context */
		list_del_init(&ctx->hw_id_link);
		id = ctx->hw_id;
		break;
	}

	/*
	 * Remember how far we got up on the last repossesion scan, so the
	 * list is kept in a "least recently scanned" order.
	 */
	list_splice_tail(&pinned, &i915->contexts.hw_id_list);
	return id;
}

static int assign_hw_id(struct drm_i915_private *i915, unsigned int *out)
{
	int ret;

	lockdep_assert_held(&i915->contexts.mutex);

	/*
	 * We prefer to steal/stall ourselves and our users over that of the
	 * entire system. That may be a little unfair to our users, and
	 * even hurt high priority clients. The choice is whether to oomkill
	 * something else, or steal a context id.
	 */
	ret = new_hw_id(i915, GFP_KERNEL | __GFP_RETRY_MAYFAIL | __GFP_NOWARN);
	if (unlikely(ret < 0)) {
		ret = steal_hw_id(i915);
		if (ret < 0) /* once again for the correct errno code */
			ret = new_hw_id(i915, GFP_KERNEL);
		if (ret < 0)
			return ret;
	}

	*out = ret;
	return 0;
}

static void release_hw_id(struct i915_gem_context *ctx)
{
	struct drm_i915_private *i915 = ctx->i915;

	if (list_empty(&ctx->hw_id_link))
		return;

	mutex_lock(&i915->contexts.mutex);
	if (!list_empty(&ctx->hw_id_link)) {
		ida_simple_remove(&i915->contexts.hw_ida, ctx->hw_id);
		list_del_init(&ctx->hw_id_link);
	}
	mutex_unlock(&i915->contexts.mutex);
}

207
static void i915_gem_context_free(struct i915_gem_context *ctx)
208
{
209
	unsigned int n;
210

211
	lockdep_assert_held(&ctx->i915->drm.struct_mutex);
212
	GEM_BUG_ON(!i915_gem_context_is_closed(ctx));
213

214
	release_hw_id(ctx);
215 216
	i915_ppgtt_put(ctx->ppgtt);

217 218
	for (n = 0; n < ARRAY_SIZE(ctx->__engine); n++) {
		struct intel_context *ce = &ctx->__engine[n];
219

220 221
		if (ce->ops)
			ce->ops->destroy(ce);
222 223
	}

224
	kfree(ctx->name);
225
	put_pid(ctx->pid);
226

B
Ben Widawsky 已提交
227
	list_del(&ctx->link);
228

229
	kfree_rcu(ctx, rcu);
230 231
}

232 233 234
static void contexts_free(struct drm_i915_private *i915)
{
	struct llist_node *freed = llist_del_all(&i915->contexts.free_list);
235
	struct i915_gem_context *ctx, *cn;
236 237 238

	lockdep_assert_held(&i915->drm.struct_mutex);

239
	llist_for_each_entry_safe(ctx, cn, freed, free_link)
240 241 242
		i915_gem_context_free(ctx);
}

243 244 245 246 247 248 249 250 251 252 253 254 255 256 257
static void contexts_free_first(struct drm_i915_private *i915)
{
	struct i915_gem_context *ctx;
	struct llist_node *freed;

	lockdep_assert_held(&i915->drm.struct_mutex);

	freed = llist_del_first(&i915->contexts.free_list);
	if (!freed)
		return;

	ctx = container_of(freed, typeof(*ctx), free_link);
	i915_gem_context_free(ctx);
}

258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277
static void contexts_free_worker(struct work_struct *work)
{
	struct drm_i915_private *i915 =
		container_of(work, typeof(*i915), contexts.free_work);

	mutex_lock(&i915->drm.struct_mutex);
	contexts_free(i915);
	mutex_unlock(&i915->drm.struct_mutex);
}

void i915_gem_context_release(struct kref *ref)
{
	struct i915_gem_context *ctx = container_of(ref, typeof(*ctx), ref);
	struct drm_i915_private *i915 = ctx->i915;

	trace_i915_context_free(ctx);
	if (llist_add(&ctx->free_link, &i915->contexts.free_list))
		queue_work(i915->wq, &i915->contexts.free_work);
}

278 279
static void context_close(struct i915_gem_context *ctx)
{
280
	i915_gem_context_set_closed(ctx);
281

282 283 284 285 286 287
	/*
	 * This context will never again be assinged to HW, so we can
	 * reuse its ID for the next context.
	 */
	release_hw_id(ctx);

288 289 290 291 292
	/*
	 * The LUT uses the VMA as a backpointer to unref the object,
	 * so we need to clear the LUT before we close all the VMA (inside
	 * the ppgtt).
	 */
293
	lut_close(ctx);
294
	if (ctx->ppgtt)
295
		i915_ppgtt_close(&ctx->ppgtt->vm);
296

297 298 299 300
	ctx->file_priv = ERR_PTR(-EBADF);
	i915_gem_context_put(ctx);
}

301 302
static u32 default_desc_template(const struct drm_i915_private *i915,
				 const struct i915_hw_ppgtt *ppgtt)
303
{
304
	u32 address_mode;
305 306
	u32 desc;

307
	desc = GEN8_CTX_VALID | GEN8_CTX_PRIVILEGE;
308

309
	address_mode = INTEL_LEGACY_32B_CONTEXT;
310
	if (ppgtt && i915_vm_is_48bit(&ppgtt->vm))
311 312 313
		address_mode = INTEL_LEGACY_64B_CONTEXT;
	desc |= address_mode << GEN8_CTX_ADDRESSING_MODE_SHIFT;

314
	if (IS_GEN(i915, 8))
315 316 317 318 319 320 321 322 323 324
		desc |= GEN8_CTX_L3LLC_COHERENT;

	/* TODO: WaDisableLiteRestore when we start using semaphore
	 * signalling between Command Streamers
	 * ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
	 */

	return desc;
}

325 326 327 328 329 330 331 332 333
static void intel_context_retire(struct i915_gem_active *active,
				 struct i915_request *rq)
{
	struct intel_context *ce =
		container_of(active, typeof(*ce), active_tracker);

	intel_context_unpin(ce);
}

334 335 336 337 338 339
void
intel_context_init(struct intel_context *ce,
		   struct i915_gem_context *ctx,
		   struct intel_engine_cs *engine)
{
	ce->gem_context = ctx;
340 341 342

	INIT_LIST_HEAD(&ce->signal_link);
	INIT_LIST_HEAD(&ce->signals);
343 344 345

	/* Use the whole device by default */
	ce->sseu = intel_device_default_sseu(ctx->i915);
346 347

	init_request_active(&ce->active_tracker, intel_context_retire);
348 349
}

350
static struct i915_gem_context *
351
__create_hw_context(struct drm_i915_private *dev_priv,
352
		    struct drm_i915_file_private *file_priv)
353
{
354
	struct i915_gem_context *ctx;
355
	unsigned int n;
T
Tejun Heo 已提交
356
	int ret;
357

358
	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
359 360
	if (ctx == NULL)
		return ERR_PTR(-ENOMEM);
361

362
	kref_init(&ctx->ref);
363
	list_add_tail(&ctx->link, &dev_priv->contexts.list);
364
	ctx->i915 = dev_priv;
365
	ctx->sched.priority = I915_USER_PRIORITY(I915_PRIORITY_NORMAL);
366

367 368
	for (n = 0; n < ARRAY_SIZE(ctx->__engine); n++)
		intel_context_init(&ctx->__engine[n], ctx, dev_priv->engine[n]);
369

370 371
	INIT_RADIX_TREE(&ctx->handles_vma, GFP_KERNEL);
	INIT_LIST_HEAD(&ctx->handles_list);
372
	INIT_LIST_HEAD(&ctx->hw_id_link);
373

374
	/* Default context will never have a file_priv */
375 376
	ret = DEFAULT_CONTEXT_HANDLE;
	if (file_priv) {
377
		ret = idr_alloc(&file_priv->context_idr, ctx,
378
				DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
379
		if (ret < 0)
380
			goto err_lut;
381 382
	}
	ctx->user_handle = ret;
383 384

	ctx->file_priv = file_priv;
385
	if (file_priv) {
386
		ctx->pid = get_task_pid(current, PIDTYPE_PID);
387 388 389 390 391 392 393 394 395
		ctx->name = kasprintf(GFP_KERNEL, "%s[%d]/%x",
				      current->comm,
				      pid_nr(ctx->pid),
				      ctx->user_handle);
		if (!ctx->name) {
			ret = -ENOMEM;
			goto err_pid;
		}
	}
396

397 398 399
	/* NB: Mark all slices as needing a remap so that when the context first
	 * loads it will restore whatever remap state already exists. If there
	 * is no remap info, it will be a NOP. */
400
	ctx->remap_slice = ALL_L3_SLICES(dev_priv);
401

402
	i915_gem_context_set_bannable(ctx);
403
	ctx->ring_size = 4 * PAGE_SIZE;
404 405
	ctx->desc_template =
		default_desc_template(dev_priv, dev_priv->mm.aliasing_ppgtt);
406

407
	return ctx;
408

409 410 411
err_pid:
	put_pid(ctx->pid);
	idr_remove(&file_priv->context_idr, ctx->user_handle);
412
err_lut:
413
	context_close(ctx);
414
	return ERR_PTR(ret);
415 416
}

417 418 419 420 421 422 423
static void __destroy_hw_context(struct i915_gem_context *ctx,
				 struct drm_i915_file_private *file_priv)
{
	idr_remove(&file_priv->context_idr, ctx->user_handle);
	context_close(ctx);
}

424
static struct i915_gem_context *
425
i915_gem_create_context(struct drm_i915_private *dev_priv,
426
			struct drm_i915_file_private *file_priv)
427
{
428
	struct i915_gem_context *ctx;
429

430
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
431

432 433
	/* Reap the most stale context */
	contexts_free_first(dev_priv);
434

435
	ctx = __create_hw_context(dev_priv, file_priv);
436
	if (IS_ERR(ctx))
437
		return ctx;
438

439
	if (HAS_FULL_PPGTT(dev_priv)) {
C
Chris Wilson 已提交
440
		struct i915_hw_ppgtt *ppgtt;
441

442
		ppgtt = i915_ppgtt_create(dev_priv, file_priv);
443
		if (IS_ERR(ppgtt)) {
444 445
			DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
					 PTR_ERR(ppgtt));
446
			__destroy_hw_context(ctx, file_priv);
447
			return ERR_CAST(ppgtt);
448 449 450
		}

		ctx->ppgtt = ppgtt;
451
		ctx->desc_template = default_desc_template(dev_priv, ppgtt);
452
	}
453

454 455
	trace_i915_context_create(ctx);

456
	return ctx;
457 458
}

459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481
/**
 * i915_gem_context_create_gvt - create a GVT GEM context
 * @dev: drm device *
 *
 * This function is used to create a GVT specific GEM context.
 *
 * Returns:
 * pointer to i915_gem_context on success, error pointer if failed
 *
 */
struct i915_gem_context *
i915_gem_context_create_gvt(struct drm_device *dev)
{
	struct i915_gem_context *ctx;
	int ret;

	if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
		return ERR_PTR(-ENODEV);

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ERR_PTR(ret);

482
	ctx = i915_gem_create_context(to_i915(dev), NULL);
483 484 485
	if (IS_ERR(ctx))
		goto out;

486
	ctx->file_priv = ERR_PTR(-EBADF);
487 488 489
	i915_gem_context_set_closed(ctx); /* not user accessible */
	i915_gem_context_clear_bannable(ctx);
	i915_gem_context_set_force_single_submission(ctx);
490
	if (!USES_GUC_SUBMISSION(to_i915(dev)))
491
		ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
492 493

	GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
494 495 496 497 498
out:
	mutex_unlock(&dev->struct_mutex);
	return ctx;
}

499 500 501 502 503 504 505 506 507 508 509 510 511
static void
destroy_kernel_context(struct i915_gem_context **ctxp)
{
	struct i915_gem_context *ctx;

	/* Keep the context ref so that we can free it immediately ourselves */
	ctx = i915_gem_context_get(fetch_and_zero(ctxp));
	GEM_BUG_ON(!i915_gem_context_is_kernel(ctx));

	context_close(ctx);
	i915_gem_context_free(ctx);
}

512 513
struct i915_gem_context *
i915_gem_context_create_kernel(struct drm_i915_private *i915, int prio)
514 515
{
	struct i915_gem_context *ctx;
516
	int err;
517 518 519 520 521

	ctx = i915_gem_create_context(i915, NULL);
	if (IS_ERR(ctx))
		return ctx;

522 523 524 525 526 527
	err = i915_gem_context_pin_hw_id(ctx);
	if (err) {
		destroy_kernel_context(&ctx);
		return ERR_PTR(err);
	}

528
	i915_gem_context_clear_bannable(ctx);
529
	ctx->sched.priority = I915_USER_PRIORITY(prio);
530 531 532 533 534 535 536
	ctx->ring_size = PAGE_SIZE;

	GEM_BUG_ON(!i915_gem_context_is_kernel(ctx));

	return ctx;
}

537
static void init_contexts(struct drm_i915_private *i915)
538
{
539 540
	mutex_init(&i915->contexts.mutex);
	INIT_LIST_HEAD(&i915->contexts.list);
541

542 543 544 545 546
	/* Using the simple ida interface, the max is limited by sizeof(int) */
	BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
	BUILD_BUG_ON(GEN11_MAX_CONTEXT_HW_ID > INT_MAX);
	ida_init(&i915->contexts.hw_ida);
	INIT_LIST_HEAD(&i915->contexts.hw_id_list);
547

548 549
	INIT_WORK(&i915->contexts.free_work, contexts_free_worker);
	init_llist_head(&i915->contexts.free_list);
550 551
}

552 553 554 555 556
static bool needs_preempt_context(struct drm_i915_private *i915)
{
	return HAS_LOGICAL_RING_PREEMPTION(i915);
}

557
int i915_gem_contexts_init(struct drm_i915_private *dev_priv)
558
{
559
	struct i915_gem_context *ctx;
560

561
	/* Reassure ourselves we are only called once */
562
	GEM_BUG_ON(dev_priv->kernel_context);
563
	GEM_BUG_ON(dev_priv->preempt_context);
564

565
	intel_engine_init_ctx_wa(dev_priv->engine[RCS]);
566
	init_contexts(dev_priv);
567

568
	/* lowest priority; idle task */
569
	ctx = i915_gem_context_create_kernel(dev_priv, I915_PRIORITY_MIN);
570
	if (IS_ERR(ctx)) {
571
		DRM_ERROR("Failed to create default global context\n");
572
		return PTR_ERR(ctx);
573
	}
574 575
	/*
	 * For easy recognisablity, we want the kernel context to be 0 and then
576 577 578 579
	 * all user contexts will have non-zero hw_id. Kernel contexts are
	 * permanently pinned, so that we never suffer a stall and can
	 * use them from any allocation context (e.g. for evicting other
	 * contexts and from inside the shrinker).
580 581
	 */
	GEM_BUG_ON(ctx->hw_id);
582
	GEM_BUG_ON(!atomic_read(&ctx->hw_id_pin_count));
583
	dev_priv->kernel_context = ctx;
584

585
	/* highest priority; preempting task */
586 587 588 589 590 591
	if (needs_preempt_context(dev_priv)) {
		ctx = i915_gem_context_create_kernel(dev_priv, INT_MAX);
		if (!IS_ERR(ctx))
			dev_priv->preempt_context = ctx;
		else
			DRM_ERROR("Failed to create preempt context; disabling preemption\n");
592
	}
593

594
	DRM_DEBUG_DRIVER("%s context support initialized\n",
595 596
			 DRIVER_CAPS(dev_priv)->has_logical_contexts ?
			 "logical" : "fake");
597
	return 0;
598 599
}

600
void i915_gem_contexts_lost(struct drm_i915_private *dev_priv)
601 602
{
	struct intel_engine_cs *engine;
603
	enum intel_engine_id id;
604

605
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
606

607 608
	for_each_engine(engine, dev_priv, id)
		intel_engine_lost_context(engine);
609 610
}

611
void i915_gem_contexts_fini(struct drm_i915_private *i915)
612
{
613
	lockdep_assert_held(&i915->drm.struct_mutex);
614

615 616
	if (i915->preempt_context)
		destroy_kernel_context(&i915->preempt_context);
617
	destroy_kernel_context(&i915->kernel_context);
618

619
	/* Must free all deferred contexts (via flush_workqueue) first */
620
	GEM_BUG_ON(!list_empty(&i915->contexts.hw_id_list));
621
	ida_destroy(&i915->contexts.hw_ida);
622 623
}

624 625
static int context_idr_cleanup(int id, void *p, void *data)
{
626
	struct i915_gem_context *ctx = p;
627

628
	context_close(ctx);
629
	return 0;
630 631
}

632 633
int i915_gem_context_open(struct drm_i915_private *i915,
			  struct drm_file *file)
634 635
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
636
	struct i915_gem_context *ctx;
637 638 639

	idr_init(&file_priv->context_idr);

640 641 642
	mutex_lock(&i915->drm.struct_mutex);
	ctx = i915_gem_create_context(i915, file_priv);
	mutex_unlock(&i915->drm.struct_mutex);
643
	if (IS_ERR(ctx)) {
644
		idr_destroy(&file_priv->context_idr);
645
		return PTR_ERR(ctx);
646 647
	}

648 649
	GEM_BUG_ON(i915_gem_context_is_kernel(ctx));

650 651 652
	return 0;
}

653
void i915_gem_context_close(struct drm_file *file)
654
{
655
	struct drm_i915_file_private *file_priv = file->driver_priv;
656

657
	lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
658

659
	idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
660 661 662
	idr_destroy(&file_priv->context_idr);
}

663 664 665
static struct i915_request *
last_request_on_engine(struct i915_timeline *timeline,
		       struct intel_engine_cs *engine)
666
{
667
	struct i915_request *rq;
668

669
	GEM_BUG_ON(timeline == &engine->timeline);
670

671 672
	rq = i915_gem_active_raw(&timeline->last_request,
				 &engine->i915->drm.struct_mutex);
673
	if (rq && rq->engine == engine) {
674
		GEM_TRACE("last request for %s on engine %s: %llx:%llu\n",
675 676 677
			  timeline->name, engine->name,
			  rq->fence.context, rq->fence.seqno);
		GEM_BUG_ON(rq->timeline != timeline);
678
		return rq;
679
	}
680 681 682

	return NULL;
}
683

684
static bool engine_has_kernel_context_barrier(struct intel_engine_cs *engine)
685
{
686 687 688 689
	struct drm_i915_private *i915 = engine->i915;
	const struct intel_context * const ce =
		to_intel_context(i915->kernel_context, engine);
	struct i915_timeline *barrier = ce->ring->timeline;
690
	struct intel_ring *ring;
691
	bool any_active = false;
692

693 694 695 696 697 698 699
	lockdep_assert_held(&i915->drm.struct_mutex);
	list_for_each_entry(ring, &i915->gt.active_rings, active_link) {
		struct i915_request *rq;

		rq = last_request_on_engine(ring->timeline, engine);
		if (!rq)
			continue;
700

701 702
		any_active = true;

703
		if (rq->hw_context == ce)
704 705 706 707 708 709 710
			continue;

		/*
		 * Was this request submitted after the previous
		 * switch-to-kernel-context?
		 */
		if (!i915_timeline_sync_is_later(barrier, &rq->fence)) {
711
			GEM_TRACE("%s needs barrier for %llx:%lld\n",
712 713 714
				  ring->timeline->name,
				  rq->fence.context,
				  rq->fence.seqno);
715
			return false;
716 717
		}

718
		GEM_TRACE("%s has barrier after %llx:%lld\n",
719 720 721
			  ring->timeline->name,
			  rq->fence.context,
			  rq->fence.seqno);
722 723
	}

724 725 726 727 728 729 730 731 732 733 734
	/*
	 * If any other timeline was still active and behind the last barrier,
	 * then our last switch-to-kernel-context must still be queued and
	 * will run last (leaving the engine in the kernel context when it
	 * eventually idles).
	 */
	if (any_active)
		return true;

	/* The engine is idle; check that it is idling in the kernel context. */
	return engine->last_retired_context == ce;
735 736
}

737
int i915_gem_switch_to_kernel_context(struct drm_i915_private *i915)
738 739
{
	struct intel_engine_cs *engine;
740
	enum intel_engine_id id;
741

742
	GEM_TRACE("awake?=%s\n", yesno(i915->gt.awake));
743

744
	lockdep_assert_held(&i915->drm.struct_mutex);
745
	GEM_BUG_ON(!i915->kernel_context);
746

747
	i915_retire_requests(i915);
748

749 750
	for_each_engine(engine, i915, id) {
		struct intel_ring *ring;
751
		struct i915_request *rq;
752

753 754
		GEM_BUG_ON(!to_intel_context(i915->kernel_context, engine));
		if (engine_has_kernel_context_barrier(engine))
755 756
			continue;

757 758
		GEM_TRACE("emit barrier on %s\n", engine->name);

759
		rq = i915_request_alloc(engine, i915->kernel_context);
760 761
		if (IS_ERR(rq))
			return PTR_ERR(rq);
762

763
		/* Queue this switch after all other activity */
764
		list_for_each_entry(ring, &i915->gt.active_rings, active_link) {
765
			struct i915_request *prev;
766

767
			prev = last_request_on_engine(ring->timeline, engine);
768 769 770 771 772 773
			if (!prev)
				continue;

			if (prev->gem_context == i915->kernel_context)
				continue;

774
			GEM_TRACE("add barrier on %s for %llx:%lld\n",
775 776 777 778 779 780 781
				  engine->name,
				  prev->fence.context,
				  prev->fence.seqno);
			i915_sw_fence_await_sw_fence_gfp(&rq->submit,
							 &prev->submit,
							 I915_FENCE_GFP);
			i915_timeline_sync_set(rq->timeline, &prev->fence);
782 783
		}

784
		i915_request_add(rq);
785 786 787 788 789
	}

	return 0;
}

790 791
static bool client_is_banned(struct drm_i915_file_private *file_priv)
{
792
	return atomic_read(&file_priv->ban_score) >= I915_CLIENT_SCORE_BANNED;
793 794
}

795 796 797
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file)
{
798
	struct drm_i915_private *dev_priv = to_i915(dev);
799 800
	struct drm_i915_gem_context_create *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
801
	struct i915_gem_context *ctx;
802 803
	int ret;

804
	if (!DRIVER_CAPS(dev_priv)->has_logical_contexts)
805 806
		return -ENODEV;

807 808 809
	if (args->pad != 0)
		return -EINVAL;

810 811 812 813 814 815 816 817
	if (client_is_banned(file_priv)) {
		DRM_DEBUG("client %s[%d] banned from creating ctx\n",
			  current->comm,
			  pid_nr(get_task_pid(current, PIDTYPE_PID)));

		return -EIO;
	}

818 819 820 821
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

822
	ctx = i915_gem_create_context(dev_priv, file_priv);
823
	mutex_unlock(&dev->struct_mutex);
824 825
	if (IS_ERR(ctx))
		return PTR_ERR(ctx);
826

827 828
	GEM_BUG_ON(i915_gem_context_is_kernel(ctx));

829
	args->ctx_id = ctx->user_handle;
830
	DRM_DEBUG("HW context %d created\n", args->ctx_id);
831

832
	return 0;
833 834 835 836 837 838 839
}

int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file)
{
	struct drm_i915_gem_context_destroy *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
840
	struct i915_gem_context *ctx;
841 842
	int ret;

843 844 845
	if (args->pad != 0)
		return -EINVAL;

846
	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
847
		return -ENOENT;
848

849
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
850 851 852 853 854 855
	if (!ctx)
		return -ENOENT;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		goto out;
856

857
	__destroy_hw_context(ctx, file_priv);
858 859
	mutex_unlock(&dev->struct_mutex);

860 861
out:
	i915_gem_context_put(ctx);
862 863
	return 0;
}
864

865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914
static int get_sseu(struct i915_gem_context *ctx,
		    struct drm_i915_gem_context_param *args)
{
	struct drm_i915_gem_context_param_sseu user_sseu;
	struct intel_engine_cs *engine;
	struct intel_context *ce;
	int ret;

	if (args->size == 0)
		goto out;
	else if (args->size < sizeof(user_sseu))
		return -EINVAL;

	if (copy_from_user(&user_sseu, u64_to_user_ptr(args->value),
			   sizeof(user_sseu)))
		return -EFAULT;

	if (user_sseu.flags || user_sseu.rsvd)
		return -EINVAL;

	engine = intel_engine_lookup_user(ctx->i915,
					  user_sseu.engine_class,
					  user_sseu.engine_instance);
	if (!engine)
		return -EINVAL;

	/* Only use for mutex here is to serialize get_param and set_param. */
	ret = mutex_lock_interruptible(&ctx->i915->drm.struct_mutex);
	if (ret)
		return ret;

	ce = to_intel_context(ctx, engine);

	user_sseu.slice_mask = ce->sseu.slice_mask;
	user_sseu.subslice_mask = ce->sseu.subslice_mask;
	user_sseu.min_eus_per_subslice = ce->sseu.min_eus_per_subslice;
	user_sseu.max_eus_per_subslice = ce->sseu.max_eus_per_subslice;

	mutex_unlock(&ctx->i915->drm.struct_mutex);

	if (copy_to_user(u64_to_user_ptr(args->value), &user_sseu,
			 sizeof(user_sseu)))
		return -EFAULT;

out:
	args->size = sizeof(user_sseu);

	return 0;
}

915 916 917 918 919
int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
920
	struct i915_gem_context *ctx;
921
	int ret = 0;
922

923
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
924 925
	if (!ctx)
		return -ENOENT;
926 927 928

	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
929
		ret = -EINVAL;
930
		break;
931
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
932
		args->size = 0;
933
		args->value = test_bit(UCONTEXT_NO_ZEROMAP, &ctx->user_flags);
934
		break;
C
Chris Wilson 已提交
935
	case I915_CONTEXT_PARAM_GTT_SIZE:
936 937
		args->size = 0;

C
Chris Wilson 已提交
938
		if (ctx->ppgtt)
939
			args->value = ctx->ppgtt->vm.total;
C
Chris Wilson 已提交
940
		else if (to_i915(dev)->mm.aliasing_ppgtt)
941
			args->value = to_i915(dev)->mm.aliasing_ppgtt->vm.total;
C
Chris Wilson 已提交
942
		else
943
			args->value = to_i915(dev)->ggtt.vm.total;
C
Chris Wilson 已提交
944
		break;
945
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
946
		args->size = 0;
947
		args->value = i915_gem_context_no_error_capture(ctx);
948
		break;
949
	case I915_CONTEXT_PARAM_BANNABLE:
950
		args->size = 0;
951
		args->value = i915_gem_context_is_bannable(ctx);
952
		break;
953
	case I915_CONTEXT_PARAM_PRIORITY:
954
		args->size = 0;
955
		args->value = ctx->sched.priority >> I915_USER_PRIORITY_SHIFT;
956
		break;
957 958 959
	case I915_CONTEXT_PARAM_SSEU:
		ret = get_sseu(ctx, args);
		break;
960 961 962 963 964
	default:
		ret = -EINVAL;
		break;
	}

965
	i915_gem_context_put(ctx);
966 967 968
	return ret;
}

969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232
static int gen8_emit_rpcs_config(struct i915_request *rq,
				 struct intel_context *ce,
				 struct intel_sseu sseu)
{
	u64 offset;
	u32 *cs;

	cs = intel_ring_begin(rq, 4);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	offset = i915_ggtt_offset(ce->state) +
		 LRC_STATE_PN * PAGE_SIZE +
		 (CTX_R_PWR_CLK_STATE + 1) * 4;

	*cs++ = MI_STORE_DWORD_IMM_GEN4 | MI_USE_GGTT;
	*cs++ = lower_32_bits(offset);
	*cs++ = upper_32_bits(offset);
	*cs++ = gen8_make_rpcs(rq->i915, &sseu);

	intel_ring_advance(rq, cs);

	return 0;
}

static int
gen8_modify_rpcs_gpu(struct intel_context *ce,
		     struct intel_engine_cs *engine,
		     struct intel_sseu sseu)
{
	struct drm_i915_private *i915 = engine->i915;
	struct i915_request *rq, *prev;
	intel_wakeref_t wakeref;
	int ret;

	GEM_BUG_ON(!ce->pin_count);

	lockdep_assert_held(&i915->drm.struct_mutex);

	/* Submitting requests etc needs the hw awake. */
	wakeref = intel_runtime_pm_get(i915);

	rq = i915_request_alloc(engine, i915->kernel_context);
	if (IS_ERR(rq)) {
		ret = PTR_ERR(rq);
		goto out_put;
	}

	/* Queue this switch after all other activity by this context. */
	prev = i915_gem_active_raw(&ce->ring->timeline->last_request,
				   &i915->drm.struct_mutex);
	if (prev && !i915_request_completed(prev)) {
		ret = i915_request_await_dma_fence(rq, &prev->fence);
		if (ret < 0)
			goto out_add;
	}

	/* Order all following requests to be after. */
	ret = i915_timeline_set_barrier(ce->ring->timeline, rq);
	if (ret)
		goto out_add;

	ret = gen8_emit_rpcs_config(rq, ce, sseu);
	if (ret)
		goto out_add;

	/*
	 * Guarantee context image and the timeline remains pinned until the
	 * modifying request is retired by setting the ce activity tracker.
	 *
	 * But we only need to take one pin on the account of it. Or in other
	 * words transfer the pinned ce object to tracked active request.
	 */
	if (!i915_gem_active_isset(&ce->active_tracker))
		__intel_context_pin(ce);
	i915_gem_active_set(&ce->active_tracker, rq);

out_add:
	i915_request_add(rq);
out_put:
	intel_runtime_pm_put(i915, wakeref);

	return ret;
}

static int
i915_gem_context_reconfigure_sseu(struct i915_gem_context *ctx,
				  struct intel_engine_cs *engine,
				  struct intel_sseu sseu)
{
	struct intel_context *ce = to_intel_context(ctx, engine);
	int ret;

	GEM_BUG_ON(INTEL_GEN(ctx->i915) < 8);
	GEM_BUG_ON(engine->id != RCS);

	ret = mutex_lock_interruptible(&ctx->i915->drm.struct_mutex);
	if (ret)
		return ret;

	/* Nothing to do if unmodified. */
	if (!memcmp(&ce->sseu, &sseu, sizeof(sseu)))
		goto out;

	/*
	 * If context is not idle we have to submit an ordered request to modify
	 * its context image via the kernel context. Pristine and idle contexts
	 * will be configured on pinning.
	 */
	if (ce->pin_count)
		ret = gen8_modify_rpcs_gpu(ce, engine, sseu);

	if (!ret)
		ce->sseu = sseu;

out:
	mutex_unlock(&ctx->i915->drm.struct_mutex);

	return ret;
}

static int
user_to_context_sseu(struct drm_i915_private *i915,
		     const struct drm_i915_gem_context_param_sseu *user,
		     struct intel_sseu *context)
{
	const struct sseu_dev_info *device = &RUNTIME_INFO(i915)->sseu;

	/* No zeros in any field. */
	if (!user->slice_mask || !user->subslice_mask ||
	    !user->min_eus_per_subslice || !user->max_eus_per_subslice)
		return -EINVAL;

	/* Max > min. */
	if (user->max_eus_per_subslice < user->min_eus_per_subslice)
		return -EINVAL;

	/*
	 * Some future proofing on the types since the uAPI is wider than the
	 * current internal implementation.
	 */
	if (overflows_type(user->slice_mask, context->slice_mask) ||
	    overflows_type(user->subslice_mask, context->subslice_mask) ||
	    overflows_type(user->min_eus_per_subslice,
			   context->min_eus_per_subslice) ||
	    overflows_type(user->max_eus_per_subslice,
			   context->max_eus_per_subslice))
		return -EINVAL;

	/* Check validity against hardware. */
	if (user->slice_mask & ~device->slice_mask)
		return -EINVAL;

	if (user->subslice_mask & ~device->subslice_mask[0])
		return -EINVAL;

	if (user->max_eus_per_subslice > device->max_eus_per_subslice)
		return -EINVAL;

	context->slice_mask = user->slice_mask;
	context->subslice_mask = user->subslice_mask;
	context->min_eus_per_subslice = user->min_eus_per_subslice;
	context->max_eus_per_subslice = user->max_eus_per_subslice;

	/* Part specific restrictions. */
	if (IS_GEN(i915, 11)) {
		unsigned int hw_s = hweight8(device->slice_mask);
		unsigned int hw_ss_per_s = hweight8(device->subslice_mask[0]);
		unsigned int req_s = hweight8(context->slice_mask);
		unsigned int req_ss = hweight8(context->subslice_mask);

		/*
		 * Only full subslice enablement is possible if more than one
		 * slice is turned on.
		 */
		if (req_s > 1 && req_ss != hw_ss_per_s)
			return -EINVAL;

		/*
		 * If more than four (SScount bitfield limit) subslices are
		 * requested then the number has to be even.
		 */
		if (req_ss > 4 && (req_ss & 1))
			return -EINVAL;

		/*
		 * If only one slice is enabled and subslice count is below the
		 * device full enablement, it must be at most half of the all
		 * available subslices.
		 */
		if (req_s == 1 && req_ss < hw_ss_per_s &&
		    req_ss > (hw_ss_per_s / 2))
			return -EINVAL;

		/* ABI restriction - VME use case only. */

		/* All slices or one slice only. */
		if (req_s != 1 && req_s != hw_s)
			return -EINVAL;

		/*
		 * Half subslices or full enablement only when one slice is
		 * enabled.
		 */
		if (req_s == 1 &&
		    (req_ss != hw_ss_per_s && req_ss != (hw_ss_per_s / 2)))
			return -EINVAL;

		/* No EU configuration changes. */
		if ((user->min_eus_per_subslice !=
		     device->max_eus_per_subslice) ||
		    (user->max_eus_per_subslice !=
		     device->max_eus_per_subslice))
			return -EINVAL;
	}

	return 0;
}

static int set_sseu(struct i915_gem_context *ctx,
		    struct drm_i915_gem_context_param *args)
{
	struct drm_i915_private *i915 = ctx->i915;
	struct drm_i915_gem_context_param_sseu user_sseu;
	struct intel_engine_cs *engine;
	struct intel_sseu sseu;
	int ret;

	if (args->size < sizeof(user_sseu))
		return -EINVAL;

	if (!IS_GEN(i915, 11))
		return -ENODEV;

	if (copy_from_user(&user_sseu, u64_to_user_ptr(args->value),
			   sizeof(user_sseu)))
		return -EFAULT;

	if (user_sseu.flags || user_sseu.rsvd)
		return -EINVAL;

	engine = intel_engine_lookup_user(i915,
					  user_sseu.engine_class,
					  user_sseu.engine_instance);
	if (!engine)
		return -EINVAL;

	/* Only render engine supports RPCS configuration. */
	if (engine->class != RENDER_CLASS)
		return -ENODEV;

	ret = user_to_context_sseu(i915, &user_sseu, &sseu);
	if (ret)
		return ret;

	ret = i915_gem_context_reconfigure_sseu(ctx, engine, sseu);
	if (ret)
		return ret;

	args->size = sizeof(user_sseu);

	return 0;
}

1233 1234 1235 1236 1237
int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
1238
	struct i915_gem_context *ctx;
1239
	int ret = 0;
1240

1241 1242 1243 1244
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
	if (!ctx)
		return -ENOENT;

1245 1246
	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
1247
		ret = -EINVAL;
1248
		break;
1249
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
1250
		if (args->size)
1251
			ret = -EINVAL;
1252 1253 1254 1255
		else if (args->value)
			set_bit(UCONTEXT_NO_ZEROMAP, &ctx->user_flags);
		else
			clear_bit(UCONTEXT_NO_ZEROMAP, &ctx->user_flags);
1256 1257
		break;
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1258
		if (args->size)
1259
			ret = -EINVAL;
1260 1261 1262 1263
		else if (args->value)
			i915_gem_context_set_no_error_capture(ctx);
		else
			i915_gem_context_clear_no_error_capture(ctx);
1264
		break;
1265 1266 1267 1268 1269
	case I915_CONTEXT_PARAM_BANNABLE:
		if (args->size)
			ret = -EINVAL;
		else if (!capable(CAP_SYS_ADMIN) && !args->value)
			ret = -EPERM;
1270 1271
		else if (args->value)
			i915_gem_context_set_bannable(ctx);
1272
		else
1273
			i915_gem_context_clear_bannable(ctx);
1274
		break;
1275 1276 1277

	case I915_CONTEXT_PARAM_PRIORITY:
		{
1278
			s64 priority = args->value;
1279 1280 1281

			if (args->size)
				ret = -EINVAL;
1282
			else if (!(to_i915(dev)->caps.scheduler & I915_SCHEDULER_CAP_PRIORITY))
1283 1284 1285 1286 1287 1288 1289 1290
				ret = -ENODEV;
			else if (priority > I915_CONTEXT_MAX_USER_PRIORITY ||
				 priority < I915_CONTEXT_MIN_USER_PRIORITY)
				ret = -EINVAL;
			else if (priority > I915_CONTEXT_DEFAULT_PRIORITY &&
				 !capable(CAP_SYS_NICE))
				ret = -EPERM;
			else
1291 1292
				ctx->sched.priority =
					I915_USER_PRIORITY(priority);
1293 1294
		}
		break;
1295 1296 1297
	case I915_CONTEXT_PARAM_SSEU:
		ret = set_sseu(ctx, args);
		break;
1298 1299 1300 1301 1302
	default:
		ret = -EINVAL;
		break;
	}

1303
	i915_gem_context_put(ctx);
1304 1305
	return ret;
}
1306 1307 1308 1309

int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
				       void *data, struct drm_file *file)
{
1310
	struct drm_i915_private *dev_priv = to_i915(dev);
1311
	struct drm_i915_reset_stats *args = data;
1312
	struct i915_gem_context *ctx;
1313 1314 1315 1316 1317
	int ret;

	if (args->flags || args->pad)
		return -EINVAL;

1318 1319 1320 1321 1322
	ret = -ENOENT;
	rcu_read_lock();
	ctx = __i915_gem_context_lookup_rcu(file->driver_priv, args->ctx_id);
	if (!ctx)
		goto out;
1323

1324 1325 1326 1327 1328 1329
	/*
	 * We opt for unserialised reads here. This may result in tearing
	 * in the extremely unlikely event of a GPU hang on this context
	 * as we are querying them. If we need that extra layer of protection,
	 * we should wrap the hangstats with a seqlock.
	 */
1330 1331 1332 1333 1334 1335

	if (capable(CAP_SYS_ADMIN))
		args->reset_count = i915_reset_count(&dev_priv->gpu_error);
	else
		args->reset_count = 0;

1336 1337
	args->batch_active = atomic_read(&ctx->guilty_count);
	args->batch_pending = atomic_read(&ctx->active_count);
1338

1339 1340 1341 1342
	ret = 0;
out:
	rcu_read_unlock();
	return ret;
1343
}
1344

1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371
int __i915_gem_context_pin_hw_id(struct i915_gem_context *ctx)
{
	struct drm_i915_private *i915 = ctx->i915;
	int err = 0;

	mutex_lock(&i915->contexts.mutex);

	GEM_BUG_ON(i915_gem_context_is_closed(ctx));

	if (list_empty(&ctx->hw_id_link)) {
		GEM_BUG_ON(atomic_read(&ctx->hw_id_pin_count));

		err = assign_hw_id(i915, &ctx->hw_id);
		if (err)
			goto out_unlock;

		list_add_tail(&ctx->hw_id_link, &i915->contexts.hw_id_list);
	}

	GEM_BUG_ON(atomic_read(&ctx->hw_id_pin_count) == ~0u);
	atomic_inc(&ctx->hw_id_pin_count);

out_unlock:
	mutex_unlock(&i915->contexts.mutex);
	return err;
}

1372 1373
#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/mock_context.c"
1374
#include "selftests/i915_gem_context.c"
1375
#endif