i915_gem_context.c 31.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
/*
 * Copyright © 2011-2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Ben Widawsky <ben@bwidawsk.net>
 *
 */

/*
 * This file implements HW context support. On gen5+ a HW context consists of an
 * opaque GPU object which is referenced at times of context saves and restores.
 * With RC6 enabled, the context is also referenced as the GPU enters and exists
 * from RC6 (GPU has it's own internal power context, except on gen5). Though
 * something like a context does exist for the media ring, the code only
 * supports contexts for the render ring.
 *
 * In software, there is a distinction between contexts created by the user,
 * and the default HW context. The default HW context is used by GPU clients
 * that do not request setup of their own hardware context. The default
 * context's state is never restored to help prevent programming errors. This
 * would happen if a client ran and piggy-backed off another clients GPU state.
 * The default context only exists to give the GPU some offset to load as the
 * current to invoke a save of the context we actually care about. In fact, the
 * code could likely be constructed, albeit in a more complicated fashion, to
 * never use the default context, though that limits the driver's ability to
 * swap out, and/or destroy other contexts.
 *
 * All other contexts are created as a request by the GPU client. These contexts
 * store GPU state, and thus allow GPU clients to not re-emit state (and
 * potentially query certain state) at any time. The kernel driver makes
 * certain that the appropriate commands are inserted.
 *
 * The context life cycle is semi-complicated in that context BOs may live
 * longer than the context itself because of the way the hardware, and object
 * tracking works. Below is a very crude representation of the state machine
 * describing the context life.
 *                                         refcount     pincount     active
 * S0: initial state                          0            0           0
 * S1: context created                        1            0           0
 * S2: context is currently running           2            1           X
 * S3: GPU referenced, but not current        2            0           1
 * S4: context is current, but destroyed      1            1           0
 * S5: like S3, but destroyed                 1            0           1
 *
 * The most common (but not all) transitions:
 * S0->S1: client creates a context
 * S1->S2: client submits execbuf with context
 * S2->S3: other clients submits execbuf with context
 * S3->S1: context object was retired
 * S3->S2: clients submits another execbuf
 * S2->S4: context destroy called with current context
 * S3->S5->S0: destroy path
 * S4->S5->S0: destroy path on current context
 *
 * There are two confusing terms used above:
 *  The "current context" means the context which is currently running on the
D
Damien Lespiau 已提交
76
 *  GPU. The GPU has loaded its state already and has stored away the gtt
77 78 79 80 81 82 83 84 85 86 87
 *  offset of the BO. The GPU is not actively referencing the data at this
 *  offset, but it will on the next context switch. The only way to avoid this
 *  is to do a GPU reset.
 *
 *  An "active context' is one which was previously the "current context" and is
 *  on the active list waiting for the next context switch to occur. Until this
 *  happens, the object must remain at the same gtt offset. It is therefore
 *  possible to destroy a context, but it is still active.
 *
 */

88 89
#include <drm/drmP.h>
#include <drm/i915_drm.h>
90
#include "i915_drv.h"
91
#include "i915_trace.h"
92

93 94
#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1

95 96 97 98
/* This is a HW constraint. The value below is the largest known requirement
 * I've seen in a spec to date, and that was a workaround for a non-shipping
 * part. It should be safe to decrease this, but it's more future proof as is.
 */
B
Ben Widawsky 已提交
99
#define GEN6_CONTEXT_ALIGN (64<<10)
100
#define GEN7_CONTEXT_ALIGN I915_GTT_MIN_ALIGNMENT
101

102
static size_t get_context_alignment(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
103
{
104
	if (IS_GEN6(dev_priv))
B
Ben Widawsky 已提交
105 106 107 108 109
		return GEN6_CONTEXT_ALIGN;

	return GEN7_CONTEXT_ALIGN;
}

110
static int get_context_size(struct drm_i915_private *dev_priv)
111 112 113 114
{
	int ret;
	u32 reg;

115
	switch (INTEL_GEN(dev_priv)) {
116 117 118 119 120
	case 6:
		reg = I915_READ(CXT_SIZE);
		ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
		break;
	case 7:
B
Ben Widawsky 已提交
121
		reg = I915_READ(GEN7_CXT_SIZE);
122
		if (IS_HASWELL(dev_priv))
123
			ret = HSW_CXT_TOTAL_SIZE;
B
Ben Widawsky 已提交
124 125
		else
			ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
126
		break;
B
Ben Widawsky 已提交
127 128 129
	case 8:
		ret = GEN8_CXT_TOTAL_SIZE;
		break;
130 131 132 133 134 135 136
	default:
		BUG();
	}

	return ret;
}

137
void i915_gem_context_free(struct kref *ctx_ref)
138
{
139
	struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
140
	int i;
141

142
	lockdep_assert_held(&ctx->i915->drm.struct_mutex);
143
	trace_i915_context_free(ctx);
144
	GEM_BUG_ON(!i915_gem_context_is_closed(ctx));
145

146 147
	i915_ppgtt_put(ctx->ppgtt);

148 149 150 151 152 153 154
	for (i = 0; i < I915_NUM_ENGINES; i++) {
		struct intel_context *ce = &ctx->engine[i];

		if (!ce->state)
			continue;

		WARN_ON(ce->pin_count);
155
		if (ce->ring)
156
			intel_ring_free(ce->ring);
157

158
		__i915_gem_object_release_unless_active(ce->state->obj);
159 160
	}

161
	kfree(ctx->name);
162
	put_pid(ctx->pid);
B
Ben Widawsky 已提交
163
	list_del(&ctx->link);
164 165

	ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
166 167 168
	kfree(ctx);
}

169
static struct drm_i915_gem_object *
170
alloc_context_obj(struct drm_i915_private *dev_priv, u64 size)
171 172 173 174
{
	struct drm_i915_gem_object *obj;
	int ret;

175
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
176

177
	obj = i915_gem_object_create(dev_priv, size);
178 179
	if (IS_ERR(obj))
		return obj;
180 181 182 183 184 185 186 187

	/*
	 * Try to make the context utilize L3 as well as LLC.
	 *
	 * On VLV we don't have L3 controls in the PTEs so we
	 * shouldn't touch the cache level, especially as that
	 * would make the object snooped which might have a
	 * negative performance impact.
188 189 190 191 192 193 194
	 *
	 * Snooping is required on non-llc platforms in execlist
	 * mode, but since all GGTT accesses use PAT entry 0 we
	 * get snooping anyway regardless of cache_level.
	 *
	 * This is only applicable for Ivy Bridge devices since
	 * later platforms don't have L3 control bits in the PTE.
195
	 */
196
	if (IS_IVYBRIDGE(dev_priv)) {
197 198 199
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
		/* Failure shouldn't ever happen this early */
		if (WARN_ON(ret)) {
200
			i915_gem_object_put(obj);
201 202 203 204 205 206 207
			return ERR_PTR(ret);
		}
	}

	return obj;
}

208 209
static void context_close(struct i915_gem_context *ctx)
{
210
	i915_gem_context_set_closed(ctx);
211 212 213 214 215 216
	if (ctx->ppgtt)
		i915_ppgtt_close(&ctx->ppgtt->base);
	ctx->file_priv = ERR_PTR(-EBADF);
	i915_gem_context_put(ctx);
}

217 218 219 220 221 222 223 224 225 226 227
static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
{
	int ret;

	ret = ida_simple_get(&dev_priv->context_hw_ida,
			     0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
	if (ret < 0) {
		/* Contexts are only released when no longer active.
		 * Flush any pending retires to hopefully release some
		 * stale contexts and try again.
		 */
228
		i915_gem_retire_requests(dev_priv);
229 230 231 232 233 234 235 236 237 238
		ret = ida_simple_get(&dev_priv->context_hw_ida,
				     0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
		if (ret < 0)
			return ret;
	}

	*out = ret;
	return 0;
}

239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258
static u32 default_desc_template(const struct drm_i915_private *dev_priv)
{
	u32 desc;

	desc = GEN8_CTX_VALID |
		GEN8_CTX_PRIVILEGE |
		GEN8_CTX_ADDRESSING_MODE(dev_priv) <<
		GEN8_CTX_ADDRESSING_MODE_SHIFT;

	if (IS_GEN8(dev_priv))
		desc |= GEN8_CTX_L3LLC_COHERENT;

	/* TODO: WaDisableLiteRestore when we start using semaphore
	 * signalling between Command Streamers
	 * ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
	 */

	return desc;
}

259
static struct i915_gem_context *
260
__create_hw_context(struct drm_i915_private *dev_priv,
261
		    struct drm_i915_file_private *file_priv)
262
{
263
	struct i915_gem_context *ctx;
T
Tejun Heo 已提交
264
	int ret;
265

266
	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
267 268
	if (ctx == NULL)
		return ERR_PTR(-ENOMEM);
269

270 271 272 273 274 275
	ret = assign_hw_id(dev_priv, &ctx->hw_id);
	if (ret) {
		kfree(ctx);
		return ERR_PTR(ret);
	}

276
	kref_init(&ctx->ref);
277
	list_add_tail(&ctx->link, &dev_priv->context_list);
278
	ctx->i915 = dev_priv;
279

280 281
	ctx->ggtt_alignment = get_context_alignment(dev_priv);

282
	if (dev_priv->hw_context_size) {
283 284 285
		struct drm_i915_gem_object *obj;
		struct i915_vma *vma;

286
		obj = alloc_context_obj(dev_priv, dev_priv->hw_context_size);
287 288
		if (IS_ERR(obj)) {
			ret = PTR_ERR(obj);
289
			goto err_out;
290
		}
291

292
		vma = i915_vma_instance(obj, &dev_priv->ggtt.base, NULL);
293 294 295 296 297 298 299
		if (IS_ERR(vma)) {
			i915_gem_object_put(obj);
			ret = PTR_ERR(vma);
			goto err_out;
		}

		ctx->engine[RCS].state = vma;
300
	}
301 302

	/* Default context will never have a file_priv */
303 304
	ret = DEFAULT_CONTEXT_HANDLE;
	if (file_priv) {
305
		ret = idr_alloc(&file_priv->context_idr, ctx,
306
				DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
307 308
		if (ret < 0)
			goto err_out;
309 310
	}
	ctx->user_handle = ret;
311 312

	ctx->file_priv = file_priv;
313
	if (file_priv) {
314
		ctx->pid = get_task_pid(current, PIDTYPE_PID);
315 316 317 318 319 320 321 322 323
		ctx->name = kasprintf(GFP_KERNEL, "%s[%d]/%x",
				      current->comm,
				      pid_nr(ctx->pid),
				      ctx->user_handle);
		if (!ctx->name) {
			ret = -ENOMEM;
			goto err_pid;
		}
	}
324

325 326 327
	/* NB: Mark all slices as needing a remap so that when the context first
	 * loads it will restore whatever remap state already exists. If there
	 * is no remap info, it will be a NOP. */
328
	ctx->remap_slice = ALL_L3_SLICES(dev_priv);
329

330
	i915_gem_context_set_bannable(ctx);
331
	ctx->ring_size = 4 * PAGE_SIZE;
332
	ctx->desc_template = default_desc_template(dev_priv);
333
	ATOMIC_INIT_NOTIFIER_HEAD(&ctx->status_notifier);
334

335 336 337 338 339 340 341
	/* GuC requires the ring to be placed above GUC_WOPCM_TOP. If GuC is not
	 * present or not in use we still need a small bias as ring wraparound
	 * at offset 0 sometimes hangs. No idea why.
	 */
	if (HAS_GUC(dev_priv) && i915.enable_guc_loading)
		ctx->ggtt_offset_bias = GUC_WOPCM_TOP;
	else
342
		ctx->ggtt_offset_bias = I915_GTT_PAGE_SIZE;
343

344
	return ctx;
345

346 347 348
err_pid:
	put_pid(ctx->pid);
	idr_remove(&file_priv->context_idr, ctx->user_handle);
349
err_out:
350
	context_close(ctx);
351
	return ERR_PTR(ret);
352 353
}

354 355 356 357 358
/**
 * The default context needs to exist per ring that uses contexts. It stores the
 * context state of the GPU for applications that don't utilize HW contexts, as
 * well as an idle case.
 */
359
static struct i915_gem_context *
360
i915_gem_create_context(struct drm_i915_private *dev_priv,
361
			struct drm_i915_file_private *file_priv)
362
{
363
	struct i915_gem_context *ctx;
364

365
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
366

367
	ctx = __create_hw_context(dev_priv, file_priv);
368
	if (IS_ERR(ctx))
369
		return ctx;
370

371
	if (USES_FULL_PPGTT(dev_priv)) {
C
Chris Wilson 已提交
372
		struct i915_hw_ppgtt *ppgtt;
373

374
		ppgtt = i915_ppgtt_create(dev_priv, file_priv, ctx->name);
375
		if (IS_ERR(ppgtt)) {
376 377
			DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
					 PTR_ERR(ppgtt));
378
			idr_remove(&file_priv->context_idr, ctx->user_handle);
379
			context_close(ctx);
380
			return ERR_CAST(ppgtt);
381 382 383 384
		}

		ctx->ppgtt = ppgtt;
	}
385

386 387
	trace_i915_context_create(ctx);

388
	return ctx;
389 390
}

391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413
/**
 * i915_gem_context_create_gvt - create a GVT GEM context
 * @dev: drm device *
 *
 * This function is used to create a GVT specific GEM context.
 *
 * Returns:
 * pointer to i915_gem_context on success, error pointer if failed
 *
 */
struct i915_gem_context *
i915_gem_context_create_gvt(struct drm_device *dev)
{
	struct i915_gem_context *ctx;
	int ret;

	if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
		return ERR_PTR(-ENODEV);

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ERR_PTR(ret);

414
	ctx = __create_hw_context(to_i915(dev), NULL);
415 416 417
	if (IS_ERR(ctx))
		goto out;

418
	ctx->file_priv = ERR_PTR(-EBADF);
419 420 421
	i915_gem_context_set_closed(ctx); /* not user accessible */
	i915_gem_context_clear_bannable(ctx);
	i915_gem_context_set_force_single_submission(ctx);
422
	ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
423 424

	GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
425 426 427 428 429
out:
	mutex_unlock(&dev->struct_mutex);
	return ctx;
}

430
int i915_gem_context_init(struct drm_i915_private *dev_priv)
431
{
432
	struct i915_gem_context *ctx;
433

434 435
	/* Init should only be called once per module load. Eventually the
	 * restriction on the context_disabled check can be loosened. */
436
	if (WARN_ON(dev_priv->kernel_context))
437
		return 0;
438

439 440
	if (intel_vgpu_active(dev_priv) &&
	    HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
441 442 443 444 445 446
		if (!i915.enable_execlists) {
			DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
			return -EINVAL;
		}
	}

447 448 449 450
	/* Using the simple ida interface, the max is limited by sizeof(int) */
	BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
	ida_init(&dev_priv->context_hw_ida);

451 452 453 454
	if (i915.enable_execlists) {
		/* NB: intentionally left blank. We will allocate our own
		 * backing objects as we need them, thank you very much */
		dev_priv->hw_context_size = 0;
455 456
	} else if (HAS_HW_CONTEXTS(dev_priv)) {
		dev_priv->hw_context_size =
457 458
			round_up(get_context_size(dev_priv),
				 I915_GTT_PAGE_SIZE);
459 460 461 462 463
		if (dev_priv->hw_context_size > (1<<20)) {
			DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
					 dev_priv->hw_context_size);
			dev_priv->hw_context_size = 0;
		}
464 465
	}

466
	ctx = i915_gem_create_context(dev_priv, NULL);
467 468 469 470
	if (IS_ERR(ctx)) {
		DRM_ERROR("Failed to create default global context (error %ld)\n",
			  PTR_ERR(ctx));
		return PTR_ERR(ctx);
471 472
	}

473 474 475 476 477
	/* For easy recognisablity, we want the kernel context to be 0 and then
	 * all user contexts will have non-zero hw_id.
	 */
	GEM_BUG_ON(ctx->hw_id);

478
	i915_gem_context_clear_bannable(ctx);
479
	ctx->priority = I915_PRIORITY_MIN; /* lowest priority; idle task */
480
	dev_priv->kernel_context = ctx;
481

482 483
	GEM_BUG_ON(!i915_gem_context_is_kernel(ctx));

484 485 486
	DRM_DEBUG_DRIVER("%s context support initialized\n",
			i915.enable_execlists ? "LR" :
			dev_priv->hw_context_size ? "HW" : "fake");
487
	return 0;
488 489
}

490 491 492
void i915_gem_context_lost(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;
493
	enum intel_engine_id id;
494

495
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
496

497
	for_each_engine(engine, dev_priv, id) {
498 499 500 501 502 503 504
		engine->legacy_active_context = NULL;

		if (!engine->last_retired_context)
			continue;

		engine->context_unpin(engine, engine->last_retired_context);
		engine->last_retired_context = NULL;
505 506
	}

507 508
	/* Force the GPU state to be restored on enabling */
	if (!i915.enable_execlists) {
509 510 511 512 513 514
		struct i915_gem_context *ctx;

		list_for_each_entry(ctx, &dev_priv->context_list, link) {
			if (!i915_gem_context_is_default(ctx))
				continue;

515
			for_each_engine(engine, dev_priv, id)
516 517 518 519 520
				ctx->engine[engine->id].initialised = false;

			ctx->remap_slice = ALL_L3_SLICES(dev_priv);
		}

521
		for_each_engine(engine, dev_priv, id) {
522 523 524 525 526 527
			struct intel_context *kce =
				&dev_priv->kernel_context->engine[engine->id];

			kce->initialised = true;
		}
	}
528 529
}

530
void i915_gem_context_fini(struct drm_i915_private *dev_priv)
531
{
532
	struct i915_gem_context *dctx = dev_priv->kernel_context;
533

534
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
535

536 537
	GEM_BUG_ON(!i915_gem_context_is_kernel(dctx));

538
	context_close(dctx);
539
	dev_priv->kernel_context = NULL;
540 541

	ida_destroy(&dev_priv->context_hw_ida);
542 543
}

544 545
static int context_idr_cleanup(int id, void *p, void *data)
{
546
	struct i915_gem_context *ctx = p;
547

548
	context_close(ctx);
549
	return 0;
550 551
}

552 553 554
int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
555
	struct i915_gem_context *ctx;
556 557 558

	idr_init(&file_priv->context_idr);

559
	mutex_lock(&dev->struct_mutex);
560
	ctx = i915_gem_create_context(to_i915(dev), file_priv);
561 562
	mutex_unlock(&dev->struct_mutex);

563 564
	GEM_BUG_ON(i915_gem_context_is_kernel(ctx));

565
	if (IS_ERR(ctx)) {
566
		idr_destroy(&file_priv->context_idr);
567
		return PTR_ERR(ctx);
568 569
	}

570 571 572
	return 0;
}

573 574
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
{
575
	struct drm_i915_file_private *file_priv = file->driver_priv;
576

577 578
	lockdep_assert_held(&dev->struct_mutex);

579
	idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
580 581 582
	idr_destroy(&file_priv->context_idr);
}

583
static inline int
584
mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
585
{
586
	struct drm_i915_private *dev_priv = req->i915;
587
	struct intel_ring *ring = req->ring;
588
	struct intel_engine_cs *engine = req->engine;
589
	enum intel_engine_id id;
590
	u32 flags = hw_flags | MI_MM_SPACE_GTT;
591 592
	const int num_rings =
		/* Use an extended w/a on ivb+ if signalling from other rings */
593
		i915.semaphores ?
594
		INTEL_INFO(dev_priv)->num_rings - 1 :
595
		0;
596
	int len, ret;
597

598 599 600 601 602
	/* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
	 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
	 * explicitly, so we rely on the value at ring init, stored in
	 * itlb_before_ctx_switch.
	 */
603
	if (IS_GEN6(dev_priv)) {
604
		ret = engine->emit_flush(req, EMIT_INVALIDATE);
605 606 607 608
		if (ret)
			return ret;
	}

609
	/* These flags are for resource streamer on HSW+ */
610
	if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
611
		flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
612
	else if (INTEL_GEN(dev_priv) < 8)
613 614
		flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);

615 616

	len = 4;
617
	if (INTEL_GEN(dev_priv) >= 7)
618
		len += 2 + (num_rings ? 4*num_rings + 6 : 0);
619

620
	ret = intel_ring_begin(req, len);
621 622 623
	if (ret)
		return ret;

624
	/* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
625
	if (INTEL_GEN(dev_priv) >= 7) {
626
		intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
627 628 629
		if (num_rings) {
			struct intel_engine_cs *signaller;

630
			intel_ring_emit(ring,
631
					MI_LOAD_REGISTER_IMM(num_rings));
632
			for_each_engine(signaller, dev_priv, id) {
633
				if (signaller == engine)
634 635
					continue;

636
				intel_ring_emit_reg(ring,
637
						    RING_PSMI_CTL(signaller->mmio_base));
638
				intel_ring_emit(ring,
639
						_MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
640 641 642
			}
		}
	}
643

644 645
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_SET_CONTEXT);
646 647
	intel_ring_emit(ring,
			i915_ggtt_offset(req->ctx->engine[RCS].state) | flags);
648 649 650 651
	/*
	 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
	 * WaMiSetContext_Hang:snb,ivb,vlv
	 */
652
	intel_ring_emit(ring, MI_NOOP);
653

654
	if (INTEL_GEN(dev_priv) >= 7) {
655 656
		if (num_rings) {
			struct intel_engine_cs *signaller;
657
			i915_reg_t last_reg = {}; /* keep gcc quiet */
658

659
			intel_ring_emit(ring,
660
					MI_LOAD_REGISTER_IMM(num_rings));
661
			for_each_engine(signaller, dev_priv, id) {
662
				if (signaller == engine)
663 664
					continue;

665
				last_reg = RING_PSMI_CTL(signaller->mmio_base);
666 667
				intel_ring_emit_reg(ring, last_reg);
				intel_ring_emit(ring,
668
						_MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
669
			}
670 671

			/* Insert a delay before the next switch! */
672
			intel_ring_emit(ring,
673 674
					MI_STORE_REGISTER_MEM |
					MI_SRM_LRM_GLOBAL_GTT);
675
			intel_ring_emit_reg(ring, last_reg);
676 677
			intel_ring_emit(ring,
					i915_ggtt_offset(engine->scratch));
678
			intel_ring_emit(ring, MI_NOOP);
679
		}
680
		intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
681
	}
682

683
	intel_ring_advance(ring);
684 685 686 687

	return ret;
}

C
Chris Wilson 已提交
688
static int remap_l3(struct drm_i915_gem_request *req, int slice)
689
{
690
	u32 *remap_info = req->i915->l3_parity.remap_info[slice];
691
	struct intel_ring *ring = req->ring;
692 693
	int i, ret;

694
	if (!remap_info)
695 696
		return 0;

697
	ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
698 699 700 701 702 703 704 705
	if (ret)
		return ret;

	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
706
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
707
	for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
708 709
		intel_ring_emit_reg(ring, GEN7_L3LOG(slice, i));
		intel_ring_emit(ring, remap_info[i]);
710
	}
711 712
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
713

714
	return 0;
715 716
}

717 718
static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
				   struct intel_engine_cs *engine,
719
				   struct i915_gem_context *to)
720
{
721 722 723
	if (to->remap_slice)
		return false;

724
	if (!to->engine[RCS].initialised)
725 726
		return false;

727
	if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
728
		return false;
729

730
	return to == engine->legacy_active_context;
731 732 733
}

static bool
734 735
needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
		  struct intel_engine_cs *engine,
736
		  struct i915_gem_context *to)
737
{
738
	if (!ppgtt)
739 740
		return false;

741
	/* Always load the ppgtt on first use */
742
	if (!engine->legacy_active_context)
743 744 745
		return true;

	/* Same context without new entries, skip */
746
	if (engine->legacy_active_context == to &&
747
	    !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
748 749 750
		return false;

	if (engine->id != RCS)
751 752
		return true;

753
	if (INTEL_GEN(engine->i915) < 8)
754 755 756 757 758 759
		return true;

	return false;
}

static bool
760
needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
761
		   struct i915_gem_context *to,
762
		   u32 hw_flags)
763
{
764
	if (!ppgtt)
765 766
		return false;

767
	if (!IS_GEN8(to->i915))
768 769
		return false;

B
Ben Widawsky 已提交
770
	if (hw_flags & MI_RESTORE_INHIBIT)
771 772 773 774 775
		return true;

	return false;
}

776
static int do_rcs_switch(struct drm_i915_gem_request *req)
777
{
778
	struct i915_gem_context *to = req->ctx;
779
	struct intel_engine_cs *engine = req->engine;
780
	struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
781
	struct i915_gem_context *from = engine->legacy_active_context;
782
	u32 hw_flags;
783
	int ret, i;
784

785 786
	GEM_BUG_ON(engine->id != RCS);

787
	if (skip_rcs_switch(ppgtt, engine, to))
788 789
		return 0;

790
	if (needs_pd_load_pre(ppgtt, engine, to)) {
791 792 793 794 795
		/* Older GENs and non render rings still want the load first,
		 * "PP_DCLV followed by PP_DIR_BASE register through Load
		 * Register Immediate commands in Ring Buffer before submitting
		 * a context."*/
		trace_switch_mm(engine, to);
796
		ret = ppgtt->switch_mm(ppgtt, req);
797
		if (ret)
798
			return ret;
799 800
	}

801
	if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
B
Ben Widawsky 已提交
802 803 804 805
		/* NB: If we inhibit the restore, the context is not allowed to
		 * die because future work may end up depending on valid address
		 * space. This means we must enforce that a page table load
		 * occur when this occurs. */
806
		hw_flags = MI_RESTORE_INHIBIT;
807
	else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
808 809 810
		hw_flags = MI_FORCE_RESTORE;
	else
		hw_flags = 0;
811

812 813
	if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
		ret = mi_set_context(req, hw_flags);
814
		if (ret)
815
			return ret;
816

817
		engine->legacy_active_context = to;
818 819
	}

820 821 822
	/* GEN8 does *not* require an explicit reload if the PDPs have been
	 * setup, and we do not wish to move them.
	 */
823
	if (needs_pd_load_post(ppgtt, to, hw_flags)) {
824
		trace_switch_mm(engine, to);
825
		ret = ppgtt->switch_mm(ppgtt, req);
826 827 828 829 830 831 832 833 834
		/* The hardware context switch is emitted, but we haven't
		 * actually changed the state - so it's probably safe to bail
		 * here. Still, let the user know something dangerous has
		 * happened.
		 */
		if (ret)
			return ret;
	}

835 836
	if (ppgtt)
		ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
837 838 839 840 841

	for (i = 0; i < MAX_L3_SLICES; i++) {
		if (!(to->remap_slice & (1<<i)))
			continue;

C
Chris Wilson 已提交
842
		ret = remap_l3(req, i);
843 844 845 846 847 848
		if (ret)
			return ret;

		to->remap_slice &= ~(1<<i);
	}

849
	if (!to->engine[RCS].initialised) {
850 851
		if (engine->init_context) {
			ret = engine->init_context(req);
852
			if (ret)
853
				return ret;
854
		}
855
		to->engine[RCS].initialised = true;
856 857
	}

858 859 860 861 862
	return 0;
}

/**
 * i915_switch_context() - perform a GPU context switch.
863
 * @req: request for which we'll execute the context switch
864 865 866
 *
 * The context life cycle is simple. The context refcount is incremented and
 * decremented by 1 and create and destroy. If the context is in use by the GPU,
867
 * it will have a refcount > 1. This allows us to destroy the context abstract
868
 * object while letting the normal object tracking destroy the backing BO.
869 870 871 872
 *
 * This function should not be used in execlists mode.  Instead the context is
 * switched by writing to the ELSP and requests keep a reference to their
 * context.
873
 */
874
int i915_switch_context(struct drm_i915_gem_request *req)
875
{
876
	struct intel_engine_cs *engine = req->engine;
877

878
	lockdep_assert_held(&req->i915->drm.struct_mutex);
879 880
	if (i915.enable_execlists)
		return 0;
881

882
	if (!req->ctx->engine[engine->id].state) {
883
		struct i915_gem_context *to = req->ctx;
884 885
		struct i915_hw_ppgtt *ppgtt =
			to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
886

887
		if (needs_pd_load_pre(ppgtt, engine, to)) {
888 889 890
			int ret;

			trace_switch_mm(engine, to);
891
			ret = ppgtt->switch_mm(ppgtt, req);
892 893 894
			if (ret)
				return ret;

895
			ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
896 897
		}

898
		return 0;
899
	}
900

901
	return do_rcs_switch(req);
902
}
903

904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923
static bool engine_has_kernel_context(struct intel_engine_cs *engine)
{
	struct i915_gem_timeline *timeline;

	list_for_each_entry(timeline, &engine->i915->gt.timelines, link) {
		struct intel_timeline *tl;

		if (timeline == &engine->i915->gt.global_timeline)
			continue;

		tl = &timeline->engine[engine->id];
		if (i915_gem_active_peek(&tl->last_request,
					 &engine->i915->drm.struct_mutex))
			return false;
	}

	return (!engine->last_retired_context ||
		i915_gem_context_is_kernel(engine->last_retired_context));
}

924 925 926
int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;
927
	struct i915_gem_timeline *timeline;
928
	enum intel_engine_id id;
929

930 931
	lockdep_assert_held(&dev_priv->drm.struct_mutex);

932 933
	i915_gem_retire_requests(dev_priv);

934
	for_each_engine(engine, dev_priv, id) {
935 936 937
		struct drm_i915_gem_request *req;
		int ret;

938 939 940
		if (engine_has_kernel_context(engine))
			continue;

941 942 943 944
		req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
		if (IS_ERR(req))
			return PTR_ERR(req);

945 946 947 948 949 950 951 952 953 954 955 956 957 958
		/* Queue this switch after all other activity */
		list_for_each_entry(timeline, &dev_priv->gt.timelines, link) {
			struct drm_i915_gem_request *prev;
			struct intel_timeline *tl;

			tl = &timeline->engine[engine->id];
			prev = i915_gem_active_raw(&tl->last_request,
						   &dev_priv->drm.struct_mutex);
			if (prev)
				i915_sw_fence_await_sw_fence_gfp(&req->submit,
								 &prev->submit,
								 GFP_KERNEL);
		}

959
		ret = i915_switch_context(req);
960 961 962 963 964 965 966 967
		i915_add_request_no_flush(req);
		if (ret)
			return ret;
	}

	return 0;
}

968
static bool contexts_enabled(struct drm_device *dev)
969
{
970
	return i915.enable_execlists || to_i915(dev)->hw_context_size;
971 972
}

973 974 975 976 977
static bool client_is_banned(struct drm_i915_file_private *file_priv)
{
	return file_priv->context_bans > I915_MAX_CLIENT_CONTEXT_BANS;
}

978 979 980 981 982
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file)
{
	struct drm_i915_gem_context_create *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
983
	struct i915_gem_context *ctx;
984 985
	int ret;

986
	if (!contexts_enabled(dev))
987 988
		return -ENODEV;

989 990 991
	if (args->pad != 0)
		return -EINVAL;

992 993 994 995 996 997 998 999
	if (client_is_banned(file_priv)) {
		DRM_DEBUG("client %s[%d] banned from creating ctx\n",
			  current->comm,
			  pid_nr(get_task_pid(current, PIDTYPE_PID)));

		return -EIO;
	}

1000 1001 1002 1003
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1004
	ctx = i915_gem_create_context(to_i915(dev), file_priv);
1005
	mutex_unlock(&dev->struct_mutex);
1006 1007
	if (IS_ERR(ctx))
		return PTR_ERR(ctx);
1008

1009 1010
	GEM_BUG_ON(i915_gem_context_is_kernel(ctx));

1011
	args->ctx_id = ctx->user_handle;
1012
	DRM_DEBUG("HW context %d created\n", args->ctx_id);
1013

1014
	return 0;
1015 1016 1017 1018 1019 1020 1021
}

int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file)
{
	struct drm_i915_gem_context_destroy *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
1022
	struct i915_gem_context *ctx;
1023 1024
	int ret;

1025 1026 1027
	if (args->pad != 0)
		return -EINVAL;

1028
	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
1029
		return -ENOENT;
1030

1031 1032 1033 1034
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1035
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1036
	if (IS_ERR(ctx)) {
1037
		mutex_unlock(&dev->struct_mutex);
1038
		return PTR_ERR(ctx);
1039 1040
	}

1041
	idr_remove(&file_priv->context_idr, ctx->user_handle);
1042
	context_close(ctx);
1043 1044
	mutex_unlock(&dev->struct_mutex);

1045
	DRM_DEBUG("HW context %d destroyed\n", args->ctx_id);
1046 1047
	return 0;
}
1048 1049 1050 1051 1052 1053

int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
1054
	struct i915_gem_context *ctx;
1055 1056 1057 1058 1059 1060
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1061
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1062 1063 1064 1065 1066 1067 1068 1069
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	args->size = 0;
	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
1070
		ret = -EINVAL;
1071
		break;
1072 1073 1074
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
		args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
		break;
C
Chris Wilson 已提交
1075 1076 1077 1078 1079 1080
	case I915_CONTEXT_PARAM_GTT_SIZE:
		if (ctx->ppgtt)
			args->value = ctx->ppgtt->base.total;
		else if (to_i915(dev)->mm.aliasing_ppgtt)
			args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
		else
1081
			args->value = to_i915(dev)->ggtt.base.total;
C
Chris Wilson 已提交
1082
		break;
1083
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1084
		args->value = i915_gem_context_no_error_capture(ctx);
1085
		break;
1086
	case I915_CONTEXT_PARAM_BANNABLE:
1087
		args->value = i915_gem_context_is_bannable(ctx);
1088
		break;
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102
	default:
		ret = -EINVAL;
		break;
	}
	mutex_unlock(&dev->struct_mutex);

	return ret;
}

int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
1103
	struct i915_gem_context *ctx;
1104 1105 1106 1107 1108 1109
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1110
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1111 1112 1113 1114 1115 1116 1117
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
1118
		ret = -EINVAL;
1119
		break;
1120 1121 1122 1123 1124 1125
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
		if (args->size) {
			ret = -EINVAL;
		} else {
			ctx->flags &= ~CONTEXT_NO_ZEROMAP;
			ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1126 1127 1128
		}
		break;
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1129
		if (args->size)
1130
			ret = -EINVAL;
1131 1132 1133 1134
		else if (args->value)
			i915_gem_context_set_no_error_capture(ctx);
		else
			i915_gem_context_clear_no_error_capture(ctx);
1135
		break;
1136 1137 1138 1139 1140
	case I915_CONTEXT_PARAM_BANNABLE:
		if (args->size)
			ret = -EINVAL;
		else if (!capable(CAP_SYS_ADMIN) && !args->value)
			ret = -EPERM;
1141 1142
		else if (args->value)
			i915_gem_context_set_bannable(ctx);
1143
		else
1144
			i915_gem_context_clear_bannable(ctx);
1145
		break;
1146 1147 1148 1149 1150 1151 1152 1153
	default:
		ret = -EINVAL;
		break;
	}
	mutex_unlock(&dev->struct_mutex);

	return ret;
}
1154 1155 1156 1157

int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
				       void *data, struct drm_file *file)
{
1158
	struct drm_i915_private *dev_priv = to_i915(dev);
1159
	struct drm_i915_reset_stats *args = data;
1160
	struct i915_gem_context *ctx;
1161 1162 1163 1164 1165 1166 1167 1168
	int ret;

	if (args->flags || args->pad)
		return -EINVAL;

	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
		return -EPERM;

1169
	ret = i915_mutex_lock_interruptible(dev);
1170 1171 1172
	if (ret)
		return ret;

1173
	ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
1174 1175 1176 1177 1178 1179 1180 1181 1182 1183
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	if (capable(CAP_SYS_ADMIN))
		args->reset_count = i915_reset_count(&dev_priv->gpu_error);
	else
		args->reset_count = 0;

1184 1185
	args->batch_active = ctx->guilty_count;
	args->batch_pending = ctx->active_count;
1186 1187 1188 1189 1190

	mutex_unlock(&dev->struct_mutex);

	return 0;
}