i915_gem_context.c 24.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
/*
 * Copyright © 2011-2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Ben Widawsky <ben@bwidawsk.net>
 *
 */

/*
 * This file implements HW context support. On gen5+ a HW context consists of an
 * opaque GPU object which is referenced at times of context saves and restores.
 * With RC6 enabled, the context is also referenced as the GPU enters and exists
 * from RC6 (GPU has it's own internal power context, except on gen5). Though
 * something like a context does exist for the media ring, the code only
 * supports contexts for the render ring.
 *
 * In software, there is a distinction between contexts created by the user,
 * and the default HW context. The default HW context is used by GPU clients
 * that do not request setup of their own hardware context. The default
 * context's state is never restored to help prevent programming errors. This
 * would happen if a client ran and piggy-backed off another clients GPU state.
 * The default context only exists to give the GPU some offset to load as the
 * current to invoke a save of the context we actually care about. In fact, the
 * code could likely be constructed, albeit in a more complicated fashion, to
 * never use the default context, though that limits the driver's ability to
 * swap out, and/or destroy other contexts.
 *
 * All other contexts are created as a request by the GPU client. These contexts
 * store GPU state, and thus allow GPU clients to not re-emit state (and
 * potentially query certain state) at any time. The kernel driver makes
 * certain that the appropriate commands are inserted.
 *
 * The context life cycle is semi-complicated in that context BOs may live
 * longer than the context itself because of the way the hardware, and object
 * tracking works. Below is a very crude representation of the state machine
 * describing the context life.
 *                                         refcount     pincount     active
 * S0: initial state                          0            0           0
 * S1: context created                        1            0           0
 * S2: context is currently running           2            1           X
 * S3: GPU referenced, but not current        2            0           1
 * S4: context is current, but destroyed      1            1           0
 * S5: like S3, but destroyed                 1            0           1
 *
 * The most common (but not all) transitions:
 * S0->S1: client creates a context
 * S1->S2: client submits execbuf with context
 * S2->S3: other clients submits execbuf with context
 * S3->S1: context object was retired
 * S3->S2: clients submits another execbuf
 * S2->S4: context destroy called with current context
 * S3->S5->S0: destroy path
 * S4->S5->S0: destroy path on current context
 *
 * There are two confusing terms used above:
 *  The "current context" means the context which is currently running on the
D
Damien Lespiau 已提交
76
 *  GPU. The GPU has loaded its state already and has stored away the gtt
77 78 79 80 81 82 83 84 85 86 87
 *  offset of the BO. The GPU is not actively referencing the data at this
 *  offset, but it will on the next context switch. The only way to avoid this
 *  is to do a GPU reset.
 *
 *  An "active context' is one which was previously the "current context" and is
 *  on the active list waiting for the next context switch to occur. Until this
 *  happens, the object must remain at the same gtt offset. It is therefore
 *  possible to destroy a context, but it is still active.
 *
 */

88 89
#include <drm/drmP.h>
#include <drm/i915_drm.h>
90 91
#include "i915_drv.h"

92 93 94 95
/* This is a HW constraint. The value below is the largest known requirement
 * I've seen in a spec to date, and that was a workaround for a non-shipping
 * part. It should be safe to decrease this, but it's more future proof as is.
 */
B
Ben Widawsky 已提交
96 97
#define GEN6_CONTEXT_ALIGN (64<<10)
#define GEN7_CONTEXT_ALIGN 4096
98

B
Ben Widawsky 已提交
99
static void do_ppgtt_cleanup(struct i915_hw_ppgtt *ppgtt)
100 101 102 103 104 105 106 107 108 109 110
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &ppgtt->base;

	if (ppgtt == dev_priv->mm.aliasing_ppgtt ||
	    (list_empty(&vm->active_list) && list_empty(&vm->inactive_list))) {
		ppgtt->base.cleanup(&ppgtt->base);
		return;
	}

111 112
	/* vmas should already be unbound */
	WARN_ON(!list_empty(&vm->active_list));
113 114 115 116

	ppgtt->base.cleanup(&ppgtt->base);
}

117
void ppgtt_release(struct kref *kref)
B
Ben Widawsky 已提交
118 119 120 121 122 123 124 125
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

	do_ppgtt_cleanup(ppgtt);
	kfree(ppgtt);
}

B
Ben Widawsky 已提交
126 127 128 129 130 131 132 133
static size_t get_context_alignment(struct drm_device *dev)
{
	if (IS_GEN6(dev))
		return GEN6_CONTEXT_ALIGN;

	return GEN7_CONTEXT_ALIGN;
}

134 135 136 137 138 139 140 141 142 143 144 145
static int get_context_size(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
	u32 reg;

	switch (INTEL_INFO(dev)->gen) {
	case 6:
		reg = I915_READ(CXT_SIZE);
		ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
		break;
	case 7:
B
Ben Widawsky 已提交
146
		reg = I915_READ(GEN7_CXT_SIZE);
B
Ben Widawsky 已提交
147
		if (IS_HASWELL(dev))
148
			ret = HSW_CXT_TOTAL_SIZE;
B
Ben Widawsky 已提交
149 150
		else
			ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
151
		break;
B
Ben Widawsky 已提交
152 153 154
	case 8:
		ret = GEN8_CXT_TOTAL_SIZE;
		break;
155 156 157 158 159 160 161
	default:
		BUG();
	}

	return ret;
}

162
void i915_gem_context_free(struct kref *ctx_ref)
163
{
164
	struct intel_context *ctx = container_of(ctx_ref,
165
						   typeof(*ctx), ref);
B
Ben Widawsky 已提交
166
	struct i915_hw_ppgtt *ppgtt = NULL;
167

168 169 170 171
	if (i915.enable_execlists) {
		ppgtt = ctx_to_ppgtt(ctx);
		intel_lr_context_free(ctx);
	} else if (ctx->legacy_hw_ctx.rcs_state) {
172
		/* We refcount even the aliasing PPGTT to keep the code symmetric */
173
		if (USES_PPGTT(ctx->legacy_hw_ctx.rcs_state->base.dev))
174 175
			ppgtt = ctx_to_ppgtt(ctx);
	}
B
Ben Widawsky 已提交
176 177 178

	if (ppgtt)
		kref_put(&ppgtt->ref, ppgtt_release);
179 180
	if (ctx->legacy_hw_ctx.rcs_state)
		drm_gem_object_unreference(&ctx->legacy_hw_ctx.rcs_state->base);
B
Ben Widawsky 已提交
181
	list_del(&ctx->link);
182 183 184
	kfree(ctx);
}

185
struct drm_i915_gem_object *
186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
{
	struct drm_i915_gem_object *obj;
	int ret;

	obj = i915_gem_alloc_object(dev, size);
	if (obj == NULL)
		return ERR_PTR(-ENOMEM);

	/*
	 * Try to make the context utilize L3 as well as LLC.
	 *
	 * On VLV we don't have L3 controls in the PTEs so we
	 * shouldn't touch the cache level, especially as that
	 * would make the object snooped which might have a
	 * negative performance impact.
	 */
	if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev)) {
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
		/* Failure shouldn't ever happen this early */
		if (WARN_ON(ret)) {
			drm_gem_object_unreference(&obj->base);
			return ERR_PTR(ret);
		}
	}

	return obj;
}

215
static struct i915_hw_ppgtt *
216
create_vm_for_ctx(struct drm_device *dev, struct intel_context *ctx)
217 218 219 220 221 222 223 224 225 226 227 228 229 230
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

	ret = i915_gem_init_ppgtt(dev, ppgtt);
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

231
	ppgtt->ctx = ctx;
232 233 234
	return ppgtt;
}

235
static struct intel_context *
236
__create_hw_context(struct drm_device *dev,
237
		  struct drm_i915_file_private *file_priv)
238 239
{
	struct drm_i915_private *dev_priv = dev->dev_private;
240
	struct intel_context *ctx;
T
Tejun Heo 已提交
241
	int ret;
242

243
	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
244 245
	if (ctx == NULL)
		return ERR_PTR(-ENOMEM);
246

247
	kref_init(&ctx->ref);
248
	list_add_tail(&ctx->link, &dev_priv->context_list);
249

250
	if (dev_priv->hw_context_size) {
251 252 253 254
		struct drm_i915_gem_object *obj =
				i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
		if (IS_ERR(obj)) {
			ret = PTR_ERR(obj);
255
			goto err_out;
256
		}
257
		ctx->legacy_hw_ctx.rcs_state = obj;
258
	}
259 260

	/* Default context will never have a file_priv */
261 262
	if (file_priv != NULL) {
		ret = idr_alloc(&file_priv->context_idr, ctx,
263
				DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
264 265 266
		if (ret < 0)
			goto err_out;
	} else
267
		ret = DEFAULT_CONTEXT_HANDLE;
268 269

	ctx->file_priv = file_priv;
270
	ctx->user_handle = ret;
271 272 273 274
	/* NB: Mark all slices as needing a remap so that when the context first
	 * loads it will restore whatever remap state already exists. If there
	 * is no remap info, it will be a NOP. */
	ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1;
275

276
	return ctx;
277 278

err_out:
279
	i915_gem_context_unreference(ctx);
280
	return ERR_PTR(ret);
281 282
}

283 284 285 286 287
/**
 * The default context needs to exist per ring that uses contexts. It stores the
 * context state of the GPU for applications that don't utilize HW contexts, as
 * well as an idle case.
 */
288
static struct intel_context *
289 290 291
i915_gem_create_context(struct drm_device *dev,
			struct drm_i915_file_private *file_priv,
			bool create_vm)
292
{
293
	const bool is_global_default_ctx = file_priv == NULL;
294
	struct drm_i915_private *dev_priv = dev->dev_private;
295
	struct intel_context *ctx;
296
	int ret = 0;
297

B
Ben Widawsky 已提交
298
	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
299

300
	ctx = __create_hw_context(dev, file_priv);
301
	if (IS_ERR(ctx))
302
		return ctx;
303

304
	if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) {
305 306 307 308 309 310 311
		/* We may need to do things with the shrinker which
		 * require us to immediately switch back to the default
		 * context. This can cause a problem as pinning the
		 * default context also requires GTT space which may not
		 * be available. To avoid this we always pin the default
		 * context.
		 */
312
		ret = i915_gem_obj_ggtt_pin(ctx->legacy_hw_ctx.rcs_state,
313
					    get_context_alignment(dev), 0);
314 315 316 317 318 319
		if (ret) {
			DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
			goto err_destroy;
		}
	}

320 321 322 323
	if (create_vm) {
		struct i915_hw_ppgtt *ppgtt = create_vm_for_ctx(dev, ctx);

		if (IS_ERR_OR_NULL(ppgtt)) {
324 325
			DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
					 PTR_ERR(ppgtt));
326
			ret = PTR_ERR(ppgtt);
327
			goto err_unpin;
328 329 330 331 332
		} else
			ctx->vm = &ppgtt->base;

		/* This case is reserved for the global default context and
		 * should only happen once. */
333
		if (is_global_default_ctx) {
334 335
			if (WARN_ON(dev_priv->mm.aliasing_ppgtt)) {
				ret = -EEXIST;
336
				goto err_unpin;
337 338 339 340
			}

			dev_priv->mm.aliasing_ppgtt = ppgtt;
		}
341
	} else if (USES_PPGTT(dev)) {
342 343 344
		/* For platforms which only have aliasing PPGTT, we fake the
		 * address space and refcounting. */
		ctx->vm = &dev_priv->mm.aliasing_ppgtt->base;
345 346
		kref_get(&dev_priv->mm.aliasing_ppgtt->ref);
	} else
347 348
		ctx->vm = &dev_priv->gtt.base;

349
	return ctx;
350

351
err_unpin:
352 353
	if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state)
		i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
354
err_destroy:
355
	i915_gem_context_unreference(ctx);
356
	return ERR_PTR(ret);
357 358
}

359 360 361 362 363 364 365 366
void i915_gem_context_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* Prevent the hardware from restoring the last context (which hung) on
	 * the next switch */
	for (i = 0; i < I915_NUM_RINGS; i++) {
367
		struct intel_engine_cs *ring = &dev_priv->ring[i];
368
		struct intel_context *dctx = ring->default_context;
369
		struct intel_context *lctx = ring->last_context;
370 371

		/* Do a fake switch to the default context */
372
		if (lctx == dctx)
373 374
			continue;

375
		if (!lctx)
376 377
			continue;

378 379
		if (dctx->legacy_hw_ctx.rcs_state && i == RCS) {
			WARN_ON(i915_gem_obj_ggtt_pin(dctx->legacy_hw_ctx.rcs_state,
380
						      get_context_alignment(dev), 0));
381
			/* Fake a finish/inactive */
382 383
			dctx->legacy_hw_ctx.rcs_state->base.write_domain = 0;
			dctx->legacy_hw_ctx.rcs_state->active = 0;
384 385
		}

386 387
		if (lctx->legacy_hw_ctx.rcs_state && i == RCS)
			i915_gem_object_ggtt_unpin(lctx->legacy_hw_ctx.rcs_state);
388

389
		i915_gem_context_unreference(lctx);
390 391 392 393 394
		i915_gem_context_reference(dctx);
		ring->last_context = dctx;
	}
}

395
int i915_gem_context_init(struct drm_device *dev)
396 397
{
	struct drm_i915_private *dev_priv = dev->dev_private;
398
	struct intel_context *ctx;
399
	int i;
400

401 402 403
	/* Init should only be called once per module load. Eventually the
	 * restriction on the context_disabled check can be loosened. */
	if (WARN_ON(dev_priv->ring[RCS].default_context))
404
		return 0;
405

406 407 408 409 410
	if (i915.enable_execlists) {
		/* NB: intentionally left blank. We will allocate our own
		 * backing objects as we need them, thank you very much */
		dev_priv->hw_context_size = 0;
	} else if (HAS_HW_CONTEXTS(dev)) {
411 412 413 414 415 416
		dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
		if (dev_priv->hw_context_size > (1<<20)) {
			DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
					 dev_priv->hw_context_size);
			dev_priv->hw_context_size = 0;
		}
417 418
	}

419 420 421 422 423
	ctx = i915_gem_create_context(dev, NULL, USES_PPGTT(dev));
	if (IS_ERR(ctx)) {
		DRM_ERROR("Failed to create default global context (error %ld)\n",
			  PTR_ERR(ctx));
		return PTR_ERR(ctx);
424 425
	}

426 427 428 429 430 431
	for (i = 0; i < I915_NUM_RINGS; i++) {
		struct intel_engine_cs *ring = &dev_priv->ring[i];

		/* NB: RCS will hold a ref for all rings */
		ring->default_context = ctx;
	}
432

433 434 435
	DRM_DEBUG_DRIVER("%s context support initialized\n",
			i915.enable_execlists ? "LR" :
			dev_priv->hw_context_size ? "HW" : "fake");
436
	return 0;
437 438 439 440 441
}

void i915_gem_context_fini(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
442
	struct intel_context *dctx = dev_priv->ring[RCS].default_context;
443
	int i;
444

445
	if (dctx->legacy_hw_ctx.rcs_state) {
446 447 448 449 450 451 452 453 454 455 456 457 458 459
		/* The only known way to stop the gpu from accessing the hw context is
		 * to reset it. Do this as the very last operation to avoid confusing
		 * other code, leading to spurious errors. */
		intel_gpu_reset(dev);

		/* When default context is created and switched to, base object refcount
		 * will be 2 (+1 from object creation and +1 from do_switch()).
		 * i915_gem_context_fini() will be called after gpu_idle() has switched
		 * to default context. So we need to unreference the base object once
		 * to offset the do_switch part, so that i915_gem_context_unreference()
		 * can then free the base object correctly. */
		WARN_ON(!dev_priv->ring[RCS].last_context);
		if (dev_priv->ring[RCS].last_context == dctx) {
			/* Fake switch to NULL context */
460 461
			WARN_ON(dctx->legacy_hw_ctx.rcs_state->active);
			i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
462 463 464
			i915_gem_context_unreference(dctx);
			dev_priv->ring[RCS].last_context = NULL;
		}
465

466
		i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
467 468 469
	}

	for (i = 0; i < I915_NUM_RINGS; i++) {
470
		struct intel_engine_cs *ring = &dev_priv->ring[i];
471 472 473 474 475

		if (ring->last_context)
			i915_gem_context_unreference(ring->last_context);

		ring->default_context = NULL;
476
		ring->last_context = NULL;
B
Ben Widawsky 已提交
477 478
	}

479
	i915_gem_context_unreference(dctx);
480 481
}

482 483
int i915_gem_context_enable(struct drm_i915_private *dev_priv)
{
484
	struct intel_engine_cs *ring;
485 486
	int ret, i;

487 488 489 490 491 492 493
	/* This is the only place the aliasing PPGTT gets enabled, which means
	 * it has to happen before we bail on reset */
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
		ppgtt->enable(ppgtt);
	}

494 495 496 497 498
	/* FIXME: We should make this work, even in reset */
	if (i915_reset_in_progress(&dev_priv->gpu_error))
		return 0;

	BUG_ON(!dev_priv->ring[RCS].default_context);
499

500
	for_each_ring(ring, dev_priv, i) {
501
		ret = i915_switch_context(ring, ring->default_context);
502 503 504 505 506 507 508
		if (ret)
			return ret;
	}

	return 0;
}

509 510
static int context_idr_cleanup(int id, void *p, void *data)
{
511
	struct intel_context *ctx = p;
512

513
	i915_gem_context_unreference(ctx);
514
	return 0;
515 516
}

517 518 519
int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
520
	struct intel_context *ctx;
521 522 523

	idr_init(&file_priv->context_idr);

524
	mutex_lock(&dev->struct_mutex);
525
	ctx = i915_gem_create_context(dev, file_priv, USES_FULL_PPGTT(dev));
526 527
	mutex_unlock(&dev->struct_mutex);

528
	if (IS_ERR(ctx)) {
529
		idr_destroy(&file_priv->context_idr);
530
		return PTR_ERR(ctx);
531 532
	}

533 534 535
	return 0;
}

536 537
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
{
538
	struct drm_i915_file_private *file_priv = file->driver_priv;
539

540
	idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
541 542 543
	idr_destroy(&file_priv->context_idr);
}

544
struct intel_context *
545 546
i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
{
547
	struct intel_context *ctx;
548

549
	ctx = (struct intel_context *)idr_find(&file_priv->context_idr, id);
550 551 552 553
	if (!ctx)
		return ERR_PTR(-ENOENT);

	return ctx;
554
}
555 556

static inline int
557
mi_set_context(struct intel_engine_cs *ring,
558
	       struct intel_context *new_context,
559 560 561 562
	       u32 hw_flags)
{
	int ret;

563 564 565 566 567
	/* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
	 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
	 * explicitly, so we rely on the value at ring init, stored in
	 * itlb_before_ctx_switch.
	 */
568
	if (IS_GEN6(ring->dev)) {
569
		ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, 0);
570 571 572 573
		if (ret)
			return ret;
	}

574
	ret = intel_ring_begin(ring, 6);
575 576 577
	if (ret)
		return ret;

578
	/* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
579
	if (INTEL_INFO(ring->dev)->gen >= 7)
580 581 582 583
		intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
	else
		intel_ring_emit(ring, MI_NOOP);

584 585
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_SET_CONTEXT);
586
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(new_context->legacy_hw_ctx.rcs_state) |
587 588 589 590
			MI_MM_SPACE_GTT |
			MI_SAVE_EXT_STATE_EN |
			MI_RESTORE_EXT_STATE_EN |
			hw_flags);
591 592 593 594
	/*
	 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
	 * WaMiSetContext_Hang:snb,ivb,vlv
	 */
595 596
	intel_ring_emit(ring, MI_NOOP);

597
	if (INTEL_INFO(ring->dev)->gen >= 7)
598 599 600 601
		intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
	else
		intel_ring_emit(ring, MI_NOOP);

602 603 604 605 606
	intel_ring_advance(ring);

	return ret;
}

607
static int do_switch(struct intel_engine_cs *ring,
608
		     struct intel_context *to)
609
{
610
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
611
	struct intel_context *from = ring->last_context;
612
	struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(to);
613
	u32 hw_flags = 0;
614
	bool uninitialized = false;
615
	int ret, i;
616

617
	if (from != NULL && ring == &dev_priv->ring[RCS]) {
618 619
		BUG_ON(from->legacy_hw_ctx.rcs_state == NULL);
		BUG_ON(!i915_gem_obj_is_pinned(from->legacy_hw_ctx.rcs_state));
620
	}
621

O
Oscar Mateo 已提交
622
	if (from == to && !to->remap_slice)
623 624
		return 0;

625 626
	/* Trying to pin first makes error handling easier. */
	if (ring == &dev_priv->ring[RCS]) {
627
		ret = i915_gem_obj_ggtt_pin(to->legacy_hw_ctx.rcs_state,
628
					    get_context_alignment(ring->dev), 0);
629 630
		if (ret)
			return ret;
631 632
	}

633 634 635 636 637 638 639
	/*
	 * Pin can switch back to the default context if we end up calling into
	 * evict_everything - as a last ditch gtt defrag effort that also
	 * switches to the default context. Hence we need to reload from here.
	 */
	from = ring->last_context;

640 641 642 643 644 645 646 647 648 649 650 651
	if (USES_FULL_PPGTT(ring->dev)) {
		ret = ppgtt->switch_mm(ppgtt, ring, false);
		if (ret)
			goto unpin_out;
	}

	if (ring != &dev_priv->ring[RCS]) {
		if (from)
			i915_gem_context_unreference(from);
		goto done;
	}

652 653
	/*
	 * Clear this page out of any CPU caches for coherent swap-in/out. Note
654 655 656
	 * that thanks to write = false in this call and us not setting any gpu
	 * write domains when putting a context object onto the active list
	 * (when switching away from it), this won't block.
657 658 659
	 *
	 * XXX: We need a real interface to do this instead of trickery.
	 */
660
	ret = i915_gem_object_set_to_gtt_domain(to->legacy_hw_ctx.rcs_state, false);
661 662
	if (ret)
		goto unpin_out;
663

664 665
	if (!to->legacy_hw_ctx.rcs_state->has_global_gtt_mapping) {
		struct i915_vma *vma = i915_gem_obj_to_vma(to->legacy_hw_ctx.rcs_state,
666
							   &dev_priv->gtt.base);
667
		vma->bind_vma(vma, to->legacy_hw_ctx.rcs_state->cache_level, GLOBAL_BIND);
668
	}
669

670
	if (!to->legacy_hw_ctx.initialized || i915_gem_context_is_default(to))
671 672 673
		hw_flags |= MI_RESTORE_INHIBIT;

	ret = mi_set_context(ring, to, hw_flags);
674 675
	if (ret)
		goto unpin_out;
676

677 678 679 680 681 682 683 684 685 686 687 688
	for (i = 0; i < MAX_L3_SLICES; i++) {
		if (!(to->remap_slice & (1<<i)))
			continue;

		ret = i915_gem_l3_remap(ring, i);
		/* If it failed, try again next round */
		if (ret)
			DRM_DEBUG_DRIVER("L3 remapping failed\n");
		else
			to->remap_slice &= ~(1<<i);
	}

689 690 691 692 693 694
	/* The backing object for the context is done after switching to the
	 * *next* context. Therefore we cannot retire the previous context until
	 * the next context has already started running. In fact, the below code
	 * is a bit suboptimal because the retiring can occur simply after the
	 * MI_SET_CONTEXT instead of when the next seqno has completed.
	 */
695
	if (from != NULL) {
696 697
		from->legacy_hw_ctx.rcs_state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
		i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->legacy_hw_ctx.rcs_state), ring);
698 699 700 701 702 703 704
		/* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
		 * whole damn pipeline, we don't need to explicitly mark the
		 * object dirty. The only exception is that the context must be
		 * correct in case the object gets swapped out. Ideally we'd be
		 * able to defer doing this until we know the object would be
		 * swapped, but there is no way to do that yet.
		 */
705 706
		from->legacy_hw_ctx.rcs_state->dirty = 1;
		BUG_ON(from->legacy_hw_ctx.rcs_state->ring != ring);
707

708
		/* obj is kept alive until the next request by its active ref */
709
		i915_gem_object_ggtt_unpin(from->legacy_hw_ctx.rcs_state);
710
		i915_gem_context_unreference(from);
711 712
	}

713 714
	uninitialized = !to->legacy_hw_ctx.initialized && from == NULL;
	to->legacy_hw_ctx.initialized = true;
715

716
done:
717 718
	i915_gem_context_reference(to);
	ring->last_context = to;
719

720
	if (uninitialized) {
721 722 723 724 725
		ret = i915_gem_render_state_init(ring);
		if (ret)
			DRM_ERROR("init render state: %d\n", ret);
	}

726
	return 0;
727 728 729

unpin_out:
	if (ring->id == RCS)
730
		i915_gem_object_ggtt_unpin(to->legacy_hw_ctx.rcs_state);
731
	return ret;
732 733 734 735 736
}

/**
 * i915_switch_context() - perform a GPU context switch.
 * @ring: ring for which we'll execute the context switch
737
 * @to: the context to switch to
738 739 740 741 742 743
 *
 * The context life cycle is simple. The context refcount is incremented and
 * decremented by 1 and create and destroy. If the context is in use by the GPU,
 * it will have a refoucnt > 1. This allows us to destroy the context abstract
 * object while letting the normal object tracking destroy the backing BO.
 */
744
int i915_switch_context(struct intel_engine_cs *ring,
745
			struct intel_context *to)
746 747 748
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

749 750
	WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));

751
	if (to->legacy_hw_ctx.rcs_state == NULL) { /* We have the fake context */
752 753 754 755 756 757
		if (to != ring->last_context) {
			i915_gem_context_reference(to);
			if (ring->last_context)
				i915_gem_context_unreference(ring->last_context);
			ring->last_context = to;
		}
758
		return 0;
759
	}
760

761
	return do_switch(ring, to);
762
}
763

764
static bool contexts_enabled(struct drm_device *dev)
765
{
766
	return i915.enable_execlists || to_i915(dev)->hw_context_size;
767 768
}

769 770 771 772 773
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file)
{
	struct drm_i915_gem_context_create *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
774
	struct intel_context *ctx;
775 776
	int ret;

777
	if (!contexts_enabled(dev))
778 779
		return -ENODEV;

780 781 782 783
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

784
	ctx = i915_gem_create_context(dev, file_priv, USES_FULL_PPGTT(dev));
785
	mutex_unlock(&dev->struct_mutex);
786 787
	if (IS_ERR(ctx))
		return PTR_ERR(ctx);
788

789
	args->ctx_id = ctx->user_handle;
790 791
	DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);

792
	return 0;
793 794 795 796 797 798 799
}

int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file)
{
	struct drm_i915_gem_context_destroy *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
800
	struct intel_context *ctx;
801 802
	int ret;

803
	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
804
		return -ENOENT;
805

806 807 808 809 810
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	ctx = i915_gem_context_get(file_priv, args->ctx_id);
811
	if (IS_ERR(ctx)) {
812
		mutex_unlock(&dev->struct_mutex);
813
		return PTR_ERR(ctx);
814 815
	}

816
	idr_remove(&ctx->file_priv->context_idr, ctx->user_handle);
817
	i915_gem_context_unreference(ctx);
818 819 820 821 822
	mutex_unlock(&dev->struct_mutex);

	DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
	return 0;
}