i915_gem_context.c 30.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
/*
 * Copyright © 2011-2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Ben Widawsky <ben@bwidawsk.net>
 *
 */

/*
 * This file implements HW context support. On gen5+ a HW context consists of an
 * opaque GPU object which is referenced at times of context saves and restores.
 * With RC6 enabled, the context is also referenced as the GPU enters and exists
 * from RC6 (GPU has it's own internal power context, except on gen5). Though
 * something like a context does exist for the media ring, the code only
 * supports contexts for the render ring.
 *
 * In software, there is a distinction between contexts created by the user,
 * and the default HW context. The default HW context is used by GPU clients
 * that do not request setup of their own hardware context. The default
 * context's state is never restored to help prevent programming errors. This
 * would happen if a client ran and piggy-backed off another clients GPU state.
 * The default context only exists to give the GPU some offset to load as the
 * current to invoke a save of the context we actually care about. In fact, the
 * code could likely be constructed, albeit in a more complicated fashion, to
 * never use the default context, though that limits the driver's ability to
 * swap out, and/or destroy other contexts.
 *
 * All other contexts are created as a request by the GPU client. These contexts
 * store GPU state, and thus allow GPU clients to not re-emit state (and
 * potentially query certain state) at any time. The kernel driver makes
 * certain that the appropriate commands are inserted.
 *
 * The context life cycle is semi-complicated in that context BOs may live
 * longer than the context itself because of the way the hardware, and object
 * tracking works. Below is a very crude representation of the state machine
 * describing the context life.
 *                                         refcount     pincount     active
 * S0: initial state                          0            0           0
 * S1: context created                        1            0           0
 * S2: context is currently running           2            1           X
 * S3: GPU referenced, but not current        2            0           1
 * S4: context is current, but destroyed      1            1           0
 * S5: like S3, but destroyed                 1            0           1
 *
 * The most common (but not all) transitions:
 * S0->S1: client creates a context
 * S1->S2: client submits execbuf with context
 * S2->S3: other clients submits execbuf with context
 * S3->S1: context object was retired
 * S3->S2: clients submits another execbuf
 * S2->S4: context destroy called with current context
 * S3->S5->S0: destroy path
 * S4->S5->S0: destroy path on current context
 *
 * There are two confusing terms used above:
 *  The "current context" means the context which is currently running on the
D
Damien Lespiau 已提交
76
 *  GPU. The GPU has loaded its state already and has stored away the gtt
77 78 79 80 81 82 83 84 85 86 87
 *  offset of the BO. The GPU is not actively referencing the data at this
 *  offset, but it will on the next context switch. The only way to avoid this
 *  is to do a GPU reset.
 *
 *  An "active context' is one which was previously the "current context" and is
 *  on the active list waiting for the next context switch to occur. Until this
 *  happens, the object must remain at the same gtt offset. It is therefore
 *  possible to destroy a context, but it is still active.
 *
 */

88 89
#include <drm/drmP.h>
#include <drm/i915_drm.h>
90
#include "i915_drv.h"
91
#include "i915_trace.h"
92

93 94
#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1

95 96 97 98
/* This is a HW constraint. The value below is the largest known requirement
 * I've seen in a spec to date, and that was a workaround for a non-shipping
 * part. It should be safe to decrease this, but it's more future proof as is.
 */
B
Ben Widawsky 已提交
99 100
#define GEN6_CONTEXT_ALIGN (64<<10)
#define GEN7_CONTEXT_ALIGN 4096
101

102
static size_t get_context_alignment(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
103
{
104
	if (IS_GEN6(dev_priv))
B
Ben Widawsky 已提交
105 106 107 108 109
		return GEN6_CONTEXT_ALIGN;

	return GEN7_CONTEXT_ALIGN;
}

110
static int get_context_size(struct drm_i915_private *dev_priv)
111 112 113 114
{
	int ret;
	u32 reg;

115
	switch (INTEL_GEN(dev_priv)) {
116 117 118 119 120
	case 6:
		reg = I915_READ(CXT_SIZE);
		ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
		break;
	case 7:
B
Ben Widawsky 已提交
121
		reg = I915_READ(GEN7_CXT_SIZE);
122
		if (IS_HASWELL(dev_priv))
123
			ret = HSW_CXT_TOTAL_SIZE;
B
Ben Widawsky 已提交
124 125
		else
			ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
126
		break;
B
Ben Widawsky 已提交
127 128 129
	case 8:
		ret = GEN8_CXT_TOTAL_SIZE;
		break;
130 131 132 133 134 135 136
	default:
		BUG();
	}

	return ret;
}

137
void i915_gem_context_free(struct kref *ctx_ref)
138
{
139
	struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
140
	int i;
141

142
	lockdep_assert_held(&ctx->i915->drm.struct_mutex);
143
	trace_i915_context_free(ctx);
144
	GEM_BUG_ON(!ctx->closed);
145

146 147
	i915_ppgtt_put(ctx->ppgtt);

148 149 150 151 152 153 154
	for (i = 0; i < I915_NUM_ENGINES; i++) {
		struct intel_context *ce = &ctx->engine[i];

		if (!ce->state)
			continue;

		WARN_ON(ce->pin_count);
155
		if (ce->ring)
156
			intel_ring_free(ce->ring);
157

158
		__i915_gem_object_release_unless_active(ce->state->obj);
159 160
	}

161
	kfree(ctx->name);
162
	put_pid(ctx->pid);
B
Ben Widawsky 已提交
163
	list_del(&ctx->link);
164 165

	ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
166 167 168
	kfree(ctx);
}

169
static struct drm_i915_gem_object *
170
alloc_context_obj(struct drm_i915_private *dev_priv, u64 size)
171 172 173 174
{
	struct drm_i915_gem_object *obj;
	int ret;

175
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
176

177
	obj = i915_gem_object_create(dev_priv, size);
178 179
	if (IS_ERR(obj))
		return obj;
180 181 182 183 184 185 186 187

	/*
	 * Try to make the context utilize L3 as well as LLC.
	 *
	 * On VLV we don't have L3 controls in the PTEs so we
	 * shouldn't touch the cache level, especially as that
	 * would make the object snooped which might have a
	 * negative performance impact.
188 189 190 191 192 193 194
	 *
	 * Snooping is required on non-llc platforms in execlist
	 * mode, but since all GGTT accesses use PAT entry 0 we
	 * get snooping anyway regardless of cache_level.
	 *
	 * This is only applicable for Ivy Bridge devices since
	 * later platforms don't have L3 control bits in the PTE.
195
	 */
196
	if (IS_IVYBRIDGE(dev_priv)) {
197 198 199
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
		/* Failure shouldn't ever happen this early */
		if (WARN_ON(ret)) {
200
			i915_gem_object_put(obj);
201 202 203 204 205 206 207
			return ERR_PTR(ret);
		}
	}

	return obj;
}

208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
static void i915_ppgtt_close(struct i915_address_space *vm)
{
	struct list_head *phases[] = {
		&vm->active_list,
		&vm->inactive_list,
		&vm->unbound_list,
		NULL,
	}, **phase;

	GEM_BUG_ON(vm->closed);
	vm->closed = true;

	for (phase = phases; *phase; phase++) {
		struct i915_vma *vma, *vn;

		list_for_each_entry_safe(vma, vn, *phase, vm_link)
224
			if (!i915_vma_is_closed(vma))
225 226 227 228 229 230 231 232 233 234 235 236 237 238
				i915_vma_close(vma);
	}
}

static void context_close(struct i915_gem_context *ctx)
{
	GEM_BUG_ON(ctx->closed);
	ctx->closed = true;
	if (ctx->ppgtt)
		i915_ppgtt_close(&ctx->ppgtt->base);
	ctx->file_priv = ERR_PTR(-EBADF);
	i915_gem_context_put(ctx);
}

239 240 241 242 243 244 245 246 247 248 249
static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
{
	int ret;

	ret = ida_simple_get(&dev_priv->context_hw_ida,
			     0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
	if (ret < 0) {
		/* Contexts are only released when no longer active.
		 * Flush any pending retires to hopefully release some
		 * stale contexts and try again.
		 */
250
		i915_gem_retire_requests(dev_priv);
251 252 253 254 255 256 257 258 259 260
		ret = ida_simple_get(&dev_priv->context_hw_ida,
				     0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
		if (ret < 0)
			return ret;
	}

	*out = ret;
	return 0;
}

261
static struct i915_gem_context *
262
__create_hw_context(struct drm_i915_private *dev_priv,
263
		    struct drm_i915_file_private *file_priv)
264
{
265
	struct i915_gem_context *ctx;
T
Tejun Heo 已提交
266
	int ret;
267

268
	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
269 270
	if (ctx == NULL)
		return ERR_PTR(-ENOMEM);
271

272 273 274 275 276 277
	ret = assign_hw_id(dev_priv, &ctx->hw_id);
	if (ret) {
		kfree(ctx);
		return ERR_PTR(ret);
	}

278
	kref_init(&ctx->ref);
279
	list_add_tail(&ctx->link, &dev_priv->context_list);
280
	ctx->i915 = dev_priv;
281

282 283
	ctx->ggtt_alignment = get_context_alignment(dev_priv);

284
	if (dev_priv->hw_context_size) {
285 286 287
		struct drm_i915_gem_object *obj;
		struct i915_vma *vma;

288
		obj = alloc_context_obj(dev_priv, dev_priv->hw_context_size);
289 290
		if (IS_ERR(obj)) {
			ret = PTR_ERR(obj);
291
			goto err_out;
292
		}
293 294 295 296 297 298 299 300 301

		vma = i915_vma_create(obj, &dev_priv->ggtt.base, NULL);
		if (IS_ERR(vma)) {
			i915_gem_object_put(obj);
			ret = PTR_ERR(vma);
			goto err_out;
		}

		ctx->engine[RCS].state = vma;
302
	}
303 304

	/* Default context will never have a file_priv */
305 306
	ret = DEFAULT_CONTEXT_HANDLE;
	if (file_priv) {
307
		ret = idr_alloc(&file_priv->context_idr, ctx,
308
				DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
309 310
		if (ret < 0)
			goto err_out;
311 312
	}
	ctx->user_handle = ret;
313 314

	ctx->file_priv = file_priv;
315
	if (file_priv) {
316
		ctx->pid = get_task_pid(current, PIDTYPE_PID);
317 318 319 320 321 322 323 324 325
		ctx->name = kasprintf(GFP_KERNEL, "%s[%d]/%x",
				      current->comm,
				      pid_nr(ctx->pid),
				      ctx->user_handle);
		if (!ctx->name) {
			ret = -ENOMEM;
			goto err_pid;
		}
	}
326

327 328 329
	/* NB: Mark all slices as needing a remap so that when the context first
	 * loads it will restore whatever remap state already exists. If there
	 * is no remap info, it will be a NOP. */
330
	ctx->remap_slice = ALL_L3_SLICES(dev_priv);
331

332
	ctx->bannable = true;
333
	ctx->ring_size = 4 * PAGE_SIZE;
334 335
	ctx->desc_template = GEN8_CTX_ADDRESSING_MODE(dev_priv) <<
			     GEN8_CTX_ADDRESSING_MODE_SHIFT;
336
	ATOMIC_INIT_NOTIFIER_HEAD(&ctx->status_notifier);
337

338 339 340 341 342 343 344 345 346
	/* GuC requires the ring to be placed above GUC_WOPCM_TOP. If GuC is not
	 * present or not in use we still need a small bias as ring wraparound
	 * at offset 0 sometimes hangs. No idea why.
	 */
	if (HAS_GUC(dev_priv) && i915.enable_guc_loading)
		ctx->ggtt_offset_bias = GUC_WOPCM_TOP;
	else
		ctx->ggtt_offset_bias = 4096;

347
	return ctx;
348

349 350 351
err_pid:
	put_pid(ctx->pid);
	idr_remove(&file_priv->context_idr, ctx->user_handle);
352
err_out:
353
	context_close(ctx);
354
	return ERR_PTR(ret);
355 356
}

357 358 359 360 361
/**
 * The default context needs to exist per ring that uses contexts. It stores the
 * context state of the GPU for applications that don't utilize HW contexts, as
 * well as an idle case.
 */
362
static struct i915_gem_context *
363
i915_gem_create_context(struct drm_i915_private *dev_priv,
364
			struct drm_i915_file_private *file_priv)
365
{
366
	struct i915_gem_context *ctx;
367

368
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
369

370
	ctx = __create_hw_context(dev_priv, file_priv);
371
	if (IS_ERR(ctx))
372
		return ctx;
373

374
	if (USES_FULL_PPGTT(dev_priv)) {
C
Chris Wilson 已提交
375
		struct i915_hw_ppgtt *ppgtt;
376

377
		ppgtt = i915_ppgtt_create(dev_priv, file_priv, ctx->name);
378
		if (IS_ERR(ppgtt)) {
379 380
			DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
					 PTR_ERR(ppgtt));
381
			idr_remove(&file_priv->context_idr, ctx->user_handle);
382
			context_close(ctx);
383
			return ERR_CAST(ppgtt);
384 385 386 387
		}

		ctx->ppgtt = ppgtt;
	}
388

389 390
	trace_i915_context_create(ctx);

391
	return ctx;
392 393
}

394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416
/**
 * i915_gem_context_create_gvt - create a GVT GEM context
 * @dev: drm device *
 *
 * This function is used to create a GVT specific GEM context.
 *
 * Returns:
 * pointer to i915_gem_context on success, error pointer if failed
 *
 */
struct i915_gem_context *
i915_gem_context_create_gvt(struct drm_device *dev)
{
	struct i915_gem_context *ctx;
	int ret;

	if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
		return ERR_PTR(-ENODEV);

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ERR_PTR(ret);

417
	ctx = i915_gem_create_context(to_i915(dev), NULL);
418 419 420
	if (IS_ERR(ctx))
		goto out;

421
	ctx->closed = true; /* not user accessible */
422 423 424 425 426 427 428
	ctx->execlists_force_single_submission = true;
	ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
out:
	mutex_unlock(&dev->struct_mutex);
	return ctx;
}

429
int i915_gem_context_init(struct drm_i915_private *dev_priv)
430
{
431
	struct i915_gem_context *ctx;
432

433 434
	/* Init should only be called once per module load. Eventually the
	 * restriction on the context_disabled check can be loosened. */
435
	if (WARN_ON(dev_priv->kernel_context))
436
		return 0;
437

438 439
	if (intel_vgpu_active(dev_priv) &&
	    HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
440 441 442 443 444 445
		if (!i915.enable_execlists) {
			DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
			return -EINVAL;
		}
	}

446 447 448 449
	/* Using the simple ida interface, the max is limited by sizeof(int) */
	BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
	ida_init(&dev_priv->context_hw_ida);

450 451 452 453
	if (i915.enable_execlists) {
		/* NB: intentionally left blank. We will allocate our own
		 * backing objects as we need them, thank you very much */
		dev_priv->hw_context_size = 0;
454 455 456
	} else if (HAS_HW_CONTEXTS(dev_priv)) {
		dev_priv->hw_context_size =
			round_up(get_context_size(dev_priv), 4096);
457 458 459 460 461
		if (dev_priv->hw_context_size > (1<<20)) {
			DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
					 dev_priv->hw_context_size);
			dev_priv->hw_context_size = 0;
		}
462 463
	}

464
	ctx = i915_gem_create_context(dev_priv, NULL);
465 466 467 468
	if (IS_ERR(ctx)) {
		DRM_ERROR("Failed to create default global context (error %ld)\n",
			  PTR_ERR(ctx));
		return PTR_ERR(ctx);
469 470
	}

471
	ctx->priority = I915_PRIORITY_MIN; /* lowest priority; idle task */
472
	dev_priv->kernel_context = ctx;
473

474 475 476
	DRM_DEBUG_DRIVER("%s context support initialized\n",
			i915.enable_execlists ? "LR" :
			dev_priv->hw_context_size ? "HW" : "fake");
477
	return 0;
478 479
}

480 481 482
void i915_gem_context_lost(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;
483
	enum intel_engine_id id;
484

485
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
486

487
	for_each_engine(engine, dev_priv, id) {
488 489 490 491 492 493 494
		engine->legacy_active_context = NULL;

		if (!engine->last_retired_context)
			continue;

		engine->context_unpin(engine, engine->last_retired_context);
		engine->last_retired_context = NULL;
495 496
	}

497 498
	/* Force the GPU state to be restored on enabling */
	if (!i915.enable_execlists) {
499 500 501 502 503 504
		struct i915_gem_context *ctx;

		list_for_each_entry(ctx, &dev_priv->context_list, link) {
			if (!i915_gem_context_is_default(ctx))
				continue;

505
			for_each_engine(engine, dev_priv, id)
506 507 508 509 510
				ctx->engine[engine->id].initialised = false;

			ctx->remap_slice = ALL_L3_SLICES(dev_priv);
		}

511
		for_each_engine(engine, dev_priv, id) {
512 513 514 515 516 517
			struct intel_context *kce =
				&dev_priv->kernel_context->engine[engine->id];

			kce->initialised = true;
		}
	}
518 519
}

520
void i915_gem_context_fini(struct drm_i915_private *dev_priv)
521
{
522
	struct i915_gem_context *dctx = dev_priv->kernel_context;
523

524
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
525

526
	context_close(dctx);
527
	dev_priv->kernel_context = NULL;
528 529

	ida_destroy(&dev_priv->context_hw_ida);
530 531
}

532 533
static int context_idr_cleanup(int id, void *p, void *data)
{
534
	struct i915_gem_context *ctx = p;
535

536
	context_close(ctx);
537
	return 0;
538 539
}

540 541 542
int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
543
	struct i915_gem_context *ctx;
544 545 546

	idr_init(&file_priv->context_idr);

547
	mutex_lock(&dev->struct_mutex);
548
	ctx = i915_gem_create_context(to_i915(dev), file_priv);
549 550
	mutex_unlock(&dev->struct_mutex);

551
	if (IS_ERR(ctx)) {
552
		idr_destroy(&file_priv->context_idr);
553
		return PTR_ERR(ctx);
554 555
	}

556 557 558
	return 0;
}

559 560
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
{
561
	struct drm_i915_file_private *file_priv = file->driver_priv;
562

563 564
	lockdep_assert_held(&dev->struct_mutex);

565
	idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
566 567 568
	idr_destroy(&file_priv->context_idr);
}

569
static inline int
570
mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
571
{
572
	struct drm_i915_private *dev_priv = req->i915;
573
	struct intel_ring *ring = req->ring;
574
	struct intel_engine_cs *engine = req->engine;
575
	enum intel_engine_id id;
576
	u32 flags = hw_flags | MI_MM_SPACE_GTT;
577 578
	const int num_rings =
		/* Use an extended w/a on ivb+ if signalling from other rings */
579
		i915.semaphores ?
580
		INTEL_INFO(dev_priv)->num_rings - 1 :
581
		0;
582
	int len, ret;
583

584 585 586 587 588
	/* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
	 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
	 * explicitly, so we rely on the value at ring init, stored in
	 * itlb_before_ctx_switch.
	 */
589
	if (IS_GEN6(dev_priv)) {
590
		ret = engine->emit_flush(req, EMIT_INVALIDATE);
591 592 593 594
		if (ret)
			return ret;
	}

595
	/* These flags are for resource streamer on HSW+ */
596
	if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
597
		flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
598
	else if (INTEL_GEN(dev_priv) < 8)
599 600
		flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);

601 602

	len = 4;
603
	if (INTEL_GEN(dev_priv) >= 7)
604
		len += 2 + (num_rings ? 4*num_rings + 6 : 0);
605

606
	ret = intel_ring_begin(req, len);
607 608 609
	if (ret)
		return ret;

610
	/* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
611
	if (INTEL_GEN(dev_priv) >= 7) {
612
		intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
613 614 615
		if (num_rings) {
			struct intel_engine_cs *signaller;

616
			intel_ring_emit(ring,
617
					MI_LOAD_REGISTER_IMM(num_rings));
618
			for_each_engine(signaller, dev_priv, id) {
619
				if (signaller == engine)
620 621
					continue;

622
				intel_ring_emit_reg(ring,
623
						    RING_PSMI_CTL(signaller->mmio_base));
624
				intel_ring_emit(ring,
625
						_MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
626 627 628
			}
		}
	}
629

630 631
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_SET_CONTEXT);
632 633
	intel_ring_emit(ring,
			i915_ggtt_offset(req->ctx->engine[RCS].state) | flags);
634 635 636 637
	/*
	 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
	 * WaMiSetContext_Hang:snb,ivb,vlv
	 */
638
	intel_ring_emit(ring, MI_NOOP);
639

640
	if (INTEL_GEN(dev_priv) >= 7) {
641 642
		if (num_rings) {
			struct intel_engine_cs *signaller;
643
			i915_reg_t last_reg = {}; /* keep gcc quiet */
644

645
			intel_ring_emit(ring,
646
					MI_LOAD_REGISTER_IMM(num_rings));
647
			for_each_engine(signaller, dev_priv, id) {
648
				if (signaller == engine)
649 650
					continue;

651
				last_reg = RING_PSMI_CTL(signaller->mmio_base);
652 653
				intel_ring_emit_reg(ring, last_reg);
				intel_ring_emit(ring,
654
						_MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
655
			}
656 657

			/* Insert a delay before the next switch! */
658
			intel_ring_emit(ring,
659 660
					MI_STORE_REGISTER_MEM |
					MI_SRM_LRM_GLOBAL_GTT);
661
			intel_ring_emit_reg(ring, last_reg);
662 663
			intel_ring_emit(ring,
					i915_ggtt_offset(engine->scratch));
664
			intel_ring_emit(ring, MI_NOOP);
665
		}
666
		intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
667
	}
668

669
	intel_ring_advance(ring);
670 671 672 673

	return ret;
}

C
Chris Wilson 已提交
674
static int remap_l3(struct drm_i915_gem_request *req, int slice)
675
{
676
	u32 *remap_info = req->i915->l3_parity.remap_info[slice];
677
	struct intel_ring *ring = req->ring;
678 679
	int i, ret;

680
	if (!remap_info)
681 682
		return 0;

683
	ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
684 685 686 687 688 689 690 691
	if (ret)
		return ret;

	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
692
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
693
	for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
694 695
		intel_ring_emit_reg(ring, GEN7_L3LOG(slice, i));
		intel_ring_emit(ring, remap_info[i]);
696
	}
697 698
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
699

700
	return 0;
701 702
}

703 704
static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
				   struct intel_engine_cs *engine,
705
				   struct i915_gem_context *to)
706
{
707 708 709
	if (to->remap_slice)
		return false;

710
	if (!to->engine[RCS].initialised)
711 712
		return false;

713
	if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
714
		return false;
715

716
	return to == engine->legacy_active_context;
717 718 719
}

static bool
720 721
needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
		  struct intel_engine_cs *engine,
722
		  struct i915_gem_context *to)
723
{
724
	if (!ppgtt)
725 726
		return false;

727
	/* Always load the ppgtt on first use */
728
	if (!engine->legacy_active_context)
729 730 731
		return true;

	/* Same context without new entries, skip */
732
	if (engine->legacy_active_context == to &&
733
	    !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
734 735 736
		return false;

	if (engine->id != RCS)
737 738
		return true;

739
	if (INTEL_GEN(engine->i915) < 8)
740 741 742 743 744 745
		return true;

	return false;
}

static bool
746
needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
747
		   struct i915_gem_context *to,
748
		   u32 hw_flags)
749
{
750
	if (!ppgtt)
751 752
		return false;

753
	if (!IS_GEN8(to->i915))
754 755
		return false;

B
Ben Widawsky 已提交
756
	if (hw_flags & MI_RESTORE_INHIBIT)
757 758 759 760 761
		return true;

	return false;
}

762
static int do_rcs_switch(struct drm_i915_gem_request *req)
763
{
764
	struct i915_gem_context *to = req->ctx;
765
	struct intel_engine_cs *engine = req->engine;
766
	struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
767
	struct i915_gem_context *from = engine->legacy_active_context;
768
	u32 hw_flags;
769
	int ret, i;
770

771 772
	GEM_BUG_ON(engine->id != RCS);

773
	if (skip_rcs_switch(ppgtt, engine, to))
774 775
		return 0;

776
	if (needs_pd_load_pre(ppgtt, engine, to)) {
777 778 779 780 781
		/* Older GENs and non render rings still want the load first,
		 * "PP_DCLV followed by PP_DIR_BASE register through Load
		 * Register Immediate commands in Ring Buffer before submitting
		 * a context."*/
		trace_switch_mm(engine, to);
782
		ret = ppgtt->switch_mm(ppgtt, req);
783
		if (ret)
784
			return ret;
785 786
	}

787
	if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
B
Ben Widawsky 已提交
788 789 790 791
		/* NB: If we inhibit the restore, the context is not allowed to
		 * die because future work may end up depending on valid address
		 * space. This means we must enforce that a page table load
		 * occur when this occurs. */
792
		hw_flags = MI_RESTORE_INHIBIT;
793
	else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
794 795 796
		hw_flags = MI_FORCE_RESTORE;
	else
		hw_flags = 0;
797

798 799
	if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
		ret = mi_set_context(req, hw_flags);
800
		if (ret)
801
			return ret;
802

803
		engine->legacy_active_context = to;
804 805
	}

806 807 808
	/* GEN8 does *not* require an explicit reload if the PDPs have been
	 * setup, and we do not wish to move them.
	 */
809
	if (needs_pd_load_post(ppgtt, to, hw_flags)) {
810
		trace_switch_mm(engine, to);
811
		ret = ppgtt->switch_mm(ppgtt, req);
812 813 814 815 816 817 818 819 820
		/* The hardware context switch is emitted, but we haven't
		 * actually changed the state - so it's probably safe to bail
		 * here. Still, let the user know something dangerous has
		 * happened.
		 */
		if (ret)
			return ret;
	}

821 822
	if (ppgtt)
		ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
823 824 825 826 827

	for (i = 0; i < MAX_L3_SLICES; i++) {
		if (!(to->remap_slice & (1<<i)))
			continue;

C
Chris Wilson 已提交
828
		ret = remap_l3(req, i);
829 830 831 832 833 834
		if (ret)
			return ret;

		to->remap_slice &= ~(1<<i);
	}

835
	if (!to->engine[RCS].initialised) {
836 837
		if (engine->init_context) {
			ret = engine->init_context(req);
838
			if (ret)
839
				return ret;
840
		}
841
		to->engine[RCS].initialised = true;
842 843
	}

844 845 846 847 848
	return 0;
}

/**
 * i915_switch_context() - perform a GPU context switch.
849
 * @req: request for which we'll execute the context switch
850 851 852
 *
 * The context life cycle is simple. The context refcount is incremented and
 * decremented by 1 and create and destroy. If the context is in use by the GPU,
853
 * it will have a refcount > 1. This allows us to destroy the context abstract
854
 * object while letting the normal object tracking destroy the backing BO.
855 856 857 858
 *
 * This function should not be used in execlists mode.  Instead the context is
 * switched by writing to the ELSP and requests keep a reference to their
 * context.
859
 */
860
int i915_switch_context(struct drm_i915_gem_request *req)
861
{
862
	struct intel_engine_cs *engine = req->engine;
863

864
	lockdep_assert_held(&req->i915->drm.struct_mutex);
865 866
	if (i915.enable_execlists)
		return 0;
867

868
	if (!req->ctx->engine[engine->id].state) {
869
		struct i915_gem_context *to = req->ctx;
870 871
		struct i915_hw_ppgtt *ppgtt =
			to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
872

873
		if (needs_pd_load_pre(ppgtt, engine, to)) {
874 875 876
			int ret;

			trace_switch_mm(engine, to);
877
			ret = ppgtt->switch_mm(ppgtt, req);
878 879 880
			if (ret)
				return ret;

881
			ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
882 883
		}

884
		return 0;
885
	}
886

887
	return do_rcs_switch(req);
888
}
889

890 891 892
int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;
893
	struct i915_gem_timeline *timeline;
894
	enum intel_engine_id id;
895

896 897
	lockdep_assert_held(&dev_priv->drm.struct_mutex);

898
	for_each_engine(engine, dev_priv, id) {
899 900 901 902 903 904 905
		struct drm_i915_gem_request *req;
		int ret;

		req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
		if (IS_ERR(req))
			return PTR_ERR(req);

906 907 908 909 910 911 912 913 914 915 916 917 918 919
		/* Queue this switch after all other activity */
		list_for_each_entry(timeline, &dev_priv->gt.timelines, link) {
			struct drm_i915_gem_request *prev;
			struct intel_timeline *tl;

			tl = &timeline->engine[engine->id];
			prev = i915_gem_active_raw(&tl->last_request,
						   &dev_priv->drm.struct_mutex);
			if (prev)
				i915_sw_fence_await_sw_fence_gfp(&req->submit,
								 &prev->submit,
								 GFP_KERNEL);
		}

920
		ret = i915_switch_context(req);
921 922 923 924 925 926 927 928
		i915_add_request_no_flush(req);
		if (ret)
			return ret;
	}

	return 0;
}

929
static bool contexts_enabled(struct drm_device *dev)
930
{
931
	return i915.enable_execlists || to_i915(dev)->hw_context_size;
932 933
}

934 935 936 937 938
static bool client_is_banned(struct drm_i915_file_private *file_priv)
{
	return file_priv->context_bans > I915_MAX_CLIENT_CONTEXT_BANS;
}

939 940 941 942 943
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file)
{
	struct drm_i915_gem_context_create *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
944
	struct i915_gem_context *ctx;
945 946
	int ret;

947
	if (!contexts_enabled(dev))
948 949
		return -ENODEV;

950 951 952
	if (args->pad != 0)
		return -EINVAL;

953 954 955 956 957 958 959 960
	if (client_is_banned(file_priv)) {
		DRM_DEBUG("client %s[%d] banned from creating ctx\n",
			  current->comm,
			  pid_nr(get_task_pid(current, PIDTYPE_PID)));

		return -EIO;
	}

961 962 963 964
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

965
	ctx = i915_gem_create_context(to_i915(dev), file_priv);
966
	mutex_unlock(&dev->struct_mutex);
967 968
	if (IS_ERR(ctx))
		return PTR_ERR(ctx);
969

970
	args->ctx_id = ctx->user_handle;
971
	DRM_DEBUG("HW context %d created\n", args->ctx_id);
972

973
	return 0;
974 975 976 977 978 979 980
}

int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file)
{
	struct drm_i915_gem_context_destroy *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
981
	struct i915_gem_context *ctx;
982 983
	int ret;

984 985 986
	if (args->pad != 0)
		return -EINVAL;

987
	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
988
		return -ENOENT;
989

990 991 992 993
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

994
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
995
	if (IS_ERR(ctx)) {
996
		mutex_unlock(&dev->struct_mutex);
997
		return PTR_ERR(ctx);
998 999
	}

1000
	idr_remove(&file_priv->context_idr, ctx->user_handle);
1001
	context_close(ctx);
1002 1003
	mutex_unlock(&dev->struct_mutex);

1004
	DRM_DEBUG("HW context %d destroyed\n", args->ctx_id);
1005 1006
	return 0;
}
1007 1008 1009 1010 1011 1012

int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
1013
	struct i915_gem_context *ctx;
1014 1015 1016 1017 1018 1019
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1020
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1021 1022 1023 1024 1025 1026 1027 1028
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	args->size = 0;
	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
1029
		ret = -EINVAL;
1030
		break;
1031 1032 1033
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
		args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
		break;
C
Chris Wilson 已提交
1034 1035 1036 1037 1038 1039
	case I915_CONTEXT_PARAM_GTT_SIZE:
		if (ctx->ppgtt)
			args->value = ctx->ppgtt->base.total;
		else if (to_i915(dev)->mm.aliasing_ppgtt)
			args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
		else
1040
			args->value = to_i915(dev)->ggtt.base.total;
C
Chris Wilson 已提交
1041
		break;
1042 1043 1044
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
		args->value = !!(ctx->flags & CONTEXT_NO_ERROR_CAPTURE);
		break;
1045
	case I915_CONTEXT_PARAM_BANNABLE:
1046
		args->value = ctx->bannable;
1047
		break;
1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
	default:
		ret = -EINVAL;
		break;
	}
	mutex_unlock(&dev->struct_mutex);

	return ret;
}

int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
1062
	struct i915_gem_context *ctx;
1063 1064 1065 1066 1067 1068
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1069
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1070 1071 1072 1073 1074 1075 1076
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
1077
		ret = -EINVAL;
1078
		break;
1079 1080 1081 1082 1083 1084
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
		if (args->size) {
			ret = -EINVAL;
		} else {
			ctx->flags &= ~CONTEXT_NO_ZEROMAP;
			ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
		}
		break;
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
		if (args->size) {
			ret = -EINVAL;
		} else {
			if (args->value)
				ctx->flags |= CONTEXT_NO_ERROR_CAPTURE;
			else
				ctx->flags &= ~CONTEXT_NO_ERROR_CAPTURE;
1095 1096
		}
		break;
1097 1098 1099 1100 1101 1102
	case I915_CONTEXT_PARAM_BANNABLE:
		if (args->size)
			ret = -EINVAL;
		else if (!capable(CAP_SYS_ADMIN) && !args->value)
			ret = -EPERM;
		else
1103
			ctx->bannable = args->value;
1104
		break;
1105 1106 1107 1108 1109 1110 1111 1112
	default:
		ret = -EINVAL;
		break;
	}
	mutex_unlock(&dev->struct_mutex);

	return ret;
}
1113 1114 1115 1116

int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
				       void *data, struct drm_file *file)
{
1117
	struct drm_i915_private *dev_priv = to_i915(dev);
1118
	struct drm_i915_reset_stats *args = data;
1119
	struct i915_gem_context *ctx;
1120 1121 1122 1123 1124 1125 1126 1127
	int ret;

	if (args->flags || args->pad)
		return -EINVAL;

	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
		return -EPERM;

1128
	ret = i915_mutex_lock_interruptible(dev);
1129 1130 1131
	if (ret)
		return ret;

1132
	ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
1133 1134 1135 1136 1137 1138 1139 1140 1141 1142
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	if (capable(CAP_SYS_ADMIN))
		args->reset_count = i915_reset_count(&dev_priv->gpu_error);
	else
		args->reset_count = 0;

1143 1144
	args->batch_active = ctx->guilty_count;
	args->batch_pending = ctx->active_count;
1145 1146 1147 1148 1149

	mutex_unlock(&dev->struct_mutex);

	return 0;
}