i915_gem_context.c 22.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
/*
 * Copyright © 2011-2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Ben Widawsky <ben@bwidawsk.net>
 *
 */

/*
 * This file implements HW context support. On gen5+ a HW context consists of an
 * opaque GPU object which is referenced at times of context saves and restores.
 * With RC6 enabled, the context is also referenced as the GPU enters and exists
 * from RC6 (GPU has it's own internal power context, except on gen5). Though
 * something like a context does exist for the media ring, the code only
 * supports contexts for the render ring.
 *
 * In software, there is a distinction between contexts created by the user,
 * and the default HW context. The default HW context is used by GPU clients
 * that do not request setup of their own hardware context. The default
 * context's state is never restored to help prevent programming errors. This
 * would happen if a client ran and piggy-backed off another clients GPU state.
 * The default context only exists to give the GPU some offset to load as the
 * current to invoke a save of the context we actually care about. In fact, the
 * code could likely be constructed, albeit in a more complicated fashion, to
 * never use the default context, though that limits the driver's ability to
 * swap out, and/or destroy other contexts.
 *
 * All other contexts are created as a request by the GPU client. These contexts
 * store GPU state, and thus allow GPU clients to not re-emit state (and
 * potentially query certain state) at any time. The kernel driver makes
 * certain that the appropriate commands are inserted.
 *
 * The context life cycle is semi-complicated in that context BOs may live
 * longer than the context itself because of the way the hardware, and object
 * tracking works. Below is a very crude representation of the state machine
 * describing the context life.
 *                                         refcount     pincount     active
 * S0: initial state                          0            0           0
 * S1: context created                        1            0           0
 * S2: context is currently running           2            1           X
 * S3: GPU referenced, but not current        2            0           1
 * S4: context is current, but destroyed      1            1           0
 * S5: like S3, but destroyed                 1            0           1
 *
 * The most common (but not all) transitions:
 * S0->S1: client creates a context
 * S1->S2: client submits execbuf with context
 * S2->S3: other clients submits execbuf with context
 * S3->S1: context object was retired
 * S3->S2: clients submits another execbuf
 * S2->S4: context destroy called with current context
 * S3->S5->S0: destroy path
 * S4->S5->S0: destroy path on current context
 *
 * There are two confusing terms used above:
 *  The "current context" means the context which is currently running on the
D
Damien Lespiau 已提交
76
 *  GPU. The GPU has loaded its state already and has stored away the gtt
77 78 79 80 81 82 83 84 85 86 87
 *  offset of the BO. The GPU is not actively referencing the data at this
 *  offset, but it will on the next context switch. The only way to avoid this
 *  is to do a GPU reset.
 *
 *  An "active context' is one which was previously the "current context" and is
 *  on the active list waiting for the next context switch to occur. Until this
 *  happens, the object must remain at the same gtt offset. It is therefore
 *  possible to destroy a context, but it is still active.
 *
 */

88 89
#include <drm/drmP.h>
#include <drm/i915_drm.h>
90 91
#include "i915_drv.h"

92 93 94 95
/* This is a HW constraint. The value below is the largest known requirement
 * I've seen in a spec to date, and that was a workaround for a non-shipping
 * part. It should be safe to decrease this, but it's more future proof as is.
 */
B
Ben Widawsky 已提交
96 97
#define GEN6_CONTEXT_ALIGN (64<<10)
#define GEN7_CONTEXT_ALIGN 4096
98

B
Ben Widawsky 已提交
99 100 101 102 103 104 105 106
static size_t get_context_alignment(struct drm_device *dev)
{
	if (IS_GEN6(dev))
		return GEN6_CONTEXT_ALIGN;

	return GEN7_CONTEXT_ALIGN;
}

107 108 109 110 111 112 113 114 115 116 117 118
static int get_context_size(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
	u32 reg;

	switch (INTEL_INFO(dev)->gen) {
	case 6:
		reg = I915_READ(CXT_SIZE);
		ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
		break;
	case 7:
B
Ben Widawsky 已提交
119
		reg = I915_READ(GEN7_CXT_SIZE);
B
Ben Widawsky 已提交
120
		if (IS_HASWELL(dev))
121
			ret = HSW_CXT_TOTAL_SIZE;
B
Ben Widawsky 已提交
122 123
		else
			ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
124
		break;
B
Ben Widawsky 已提交
125 126 127
	case 8:
		ret = GEN8_CXT_TOTAL_SIZE;
		break;
128 129 130 131 132 133 134
	default:
		BUG();
	}

	return ret;
}

135
void i915_gem_context_free(struct kref *ctx_ref)
136
{
137
	struct intel_context *ctx = container_of(ctx_ref,
138
						   typeof(*ctx), ref);
B
Ben Widawsky 已提交
139
	struct i915_hw_ppgtt *ppgtt = NULL;
140

141 142 143 144
	if (i915.enable_execlists) {
		ppgtt = ctx_to_ppgtt(ctx);
		intel_lr_context_free(ctx);
	} else if (ctx->legacy_hw_ctx.rcs_state) {
145
		/* We refcount even the aliasing PPGTT to keep the code symmetric */
146
		if (USES_PPGTT(ctx->legacy_hw_ctx.rcs_state->base.dev))
147 148
			ppgtt = ctx_to_ppgtt(ctx);
	}
B
Ben Widawsky 已提交
149

150
	i915_ppgtt_put(ppgtt);
151 152
	if (ctx->legacy_hw_ctx.rcs_state)
		drm_gem_object_unreference(&ctx->legacy_hw_ctx.rcs_state->base);
B
Ben Widawsky 已提交
153
	list_del(&ctx->link);
154 155 156
	kfree(ctx);
}

157
struct drm_i915_gem_object *
158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186
i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
{
	struct drm_i915_gem_object *obj;
	int ret;

	obj = i915_gem_alloc_object(dev, size);
	if (obj == NULL)
		return ERR_PTR(-ENOMEM);

	/*
	 * Try to make the context utilize L3 as well as LLC.
	 *
	 * On VLV we don't have L3 controls in the PTEs so we
	 * shouldn't touch the cache level, especially as that
	 * would make the object snooped which might have a
	 * negative performance impact.
	 */
	if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev)) {
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
		/* Failure shouldn't ever happen this early */
		if (WARN_ON(ret)) {
			drm_gem_object_unreference(&obj->base);
			return ERR_PTR(ret);
		}
	}

	return obj;
}

187
static struct intel_context *
188
__create_hw_context(struct drm_device *dev,
189
		    struct drm_i915_file_private *file_priv)
190 191
{
	struct drm_i915_private *dev_priv = dev->dev_private;
192
	struct intel_context *ctx;
T
Tejun Heo 已提交
193
	int ret;
194

195
	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
196 197
	if (ctx == NULL)
		return ERR_PTR(-ENOMEM);
198

199
	kref_init(&ctx->ref);
200
	list_add_tail(&ctx->link, &dev_priv->context_list);
201

202
	if (dev_priv->hw_context_size) {
203 204 205 206
		struct drm_i915_gem_object *obj =
				i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
		if (IS_ERR(obj)) {
			ret = PTR_ERR(obj);
207
			goto err_out;
208
		}
209
		ctx->legacy_hw_ctx.rcs_state = obj;
210
	}
211 212

	/* Default context will never have a file_priv */
213 214
	if (file_priv != NULL) {
		ret = idr_alloc(&file_priv->context_idr, ctx,
215
				DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
216 217 218
		if (ret < 0)
			goto err_out;
	} else
219
		ret = DEFAULT_CONTEXT_HANDLE;
220 221

	ctx->file_priv = file_priv;
222
	ctx->user_handle = ret;
223 224 225 226
	/* NB: Mark all slices as needing a remap so that when the context first
	 * loads it will restore whatever remap state already exists. If there
	 * is no remap info, it will be a NOP. */
	ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1;
227

228
	return ctx;
229 230

err_out:
231
	i915_gem_context_unreference(ctx);
232
	return ERR_PTR(ret);
233 234
}

235 236 237 238 239
/**
 * The default context needs to exist per ring that uses contexts. It stores the
 * context state of the GPU for applications that don't utilize HW contexts, as
 * well as an idle case.
 */
240
static struct intel_context *
241 242 243
i915_gem_create_context(struct drm_device *dev,
			struct drm_i915_file_private *file_priv,
			bool create_vm)
244
{
245
	const bool is_global_default_ctx = file_priv == NULL;
246
	struct drm_i915_private *dev_priv = dev->dev_private;
247
	struct intel_context *ctx;
248
	int ret = 0;
249

B
Ben Widawsky 已提交
250
	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
251

252
	ctx = __create_hw_context(dev, file_priv);
253
	if (IS_ERR(ctx))
254
		return ctx;
255

256
	if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) {
257 258 259 260 261 262 263
		/* We may need to do things with the shrinker which
		 * require us to immediately switch back to the default
		 * context. This can cause a problem as pinning the
		 * default context also requires GTT space which may not
		 * be available. To avoid this we always pin the default
		 * context.
		 */
264
		ret = i915_gem_obj_ggtt_pin(ctx->legacy_hw_ctx.rcs_state,
265
					    get_context_alignment(dev), 0);
266 267 268 269 270 271
		if (ret) {
			DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
			goto err_destroy;
		}
	}

272
	if (create_vm) {
273
		struct i915_hw_ppgtt *ppgtt = i915_ppgtt_create(dev, file_priv);
274 275

		if (IS_ERR_OR_NULL(ppgtt)) {
276 277
			DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
					 PTR_ERR(ppgtt));
278
			ret = PTR_ERR(ppgtt);
279
			goto err_unpin;
280 281
		} else
			ctx->vm = &ppgtt->base;
282
	} else if (USES_PPGTT(dev)) {
283 284 285
		/* For platforms which only have aliasing PPGTT, we fake the
		 * address space and refcounting. */
		ctx->vm = &dev_priv->mm.aliasing_ppgtt->base;
286
		i915_ppgtt_get(dev_priv->mm.aliasing_ppgtt);
287
	} else
288 289
		ctx->vm = &dev_priv->gtt.base;

290
	return ctx;
291

292
err_unpin:
293 294
	if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state)
		i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
295
err_destroy:
296
	i915_gem_context_unreference(ctx);
297
	return ERR_PTR(ret);
298 299
}

300 301 302 303 304 305 306 307
void i915_gem_context_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* Prevent the hardware from restoring the last context (which hung) on
	 * the next switch */
	for (i = 0; i < I915_NUM_RINGS; i++) {
308
		struct intel_engine_cs *ring = &dev_priv->ring[i];
309
		struct intel_context *dctx = ring->default_context;
310
		struct intel_context *lctx = ring->last_context;
311 312

		/* Do a fake switch to the default context */
313
		if (lctx == dctx)
314 315
			continue;

316
		if (!lctx)
317 318
			continue;

319 320
		if (dctx->legacy_hw_ctx.rcs_state && i == RCS) {
			WARN_ON(i915_gem_obj_ggtt_pin(dctx->legacy_hw_ctx.rcs_state,
321
						      get_context_alignment(dev), 0));
322
			/* Fake a finish/inactive */
323 324
			dctx->legacy_hw_ctx.rcs_state->base.write_domain = 0;
			dctx->legacy_hw_ctx.rcs_state->active = 0;
325 326
		}

327 328
		if (lctx->legacy_hw_ctx.rcs_state && i == RCS)
			i915_gem_object_ggtt_unpin(lctx->legacy_hw_ctx.rcs_state);
329

330
		i915_gem_context_unreference(lctx);
331 332 333 334 335
		i915_gem_context_reference(dctx);
		ring->last_context = dctx;
	}
}

336
int i915_gem_context_init(struct drm_device *dev)
337 338
{
	struct drm_i915_private *dev_priv = dev->dev_private;
339
	struct intel_context *ctx;
340
	int i;
341

342 343 344
	/* Init should only be called once per module load. Eventually the
	 * restriction on the context_disabled check can be loosened. */
	if (WARN_ON(dev_priv->ring[RCS].default_context))
345
		return 0;
346

347 348 349 350 351
	if (i915.enable_execlists) {
		/* NB: intentionally left blank. We will allocate our own
		 * backing objects as we need them, thank you very much */
		dev_priv->hw_context_size = 0;
	} else if (HAS_HW_CONTEXTS(dev)) {
352 353 354 355 356 357
		dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
		if (dev_priv->hw_context_size > (1<<20)) {
			DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
					 dev_priv->hw_context_size);
			dev_priv->hw_context_size = 0;
		}
358 359
	}

360
	ctx = i915_gem_create_context(dev, NULL, USES_FULL_PPGTT(dev));
361 362 363 364
	if (IS_ERR(ctx)) {
		DRM_ERROR("Failed to create default global context (error %ld)\n",
			  PTR_ERR(ctx));
		return PTR_ERR(ctx);
365 366
	}

367 368 369 370 371 372
	for (i = 0; i < I915_NUM_RINGS; i++) {
		struct intel_engine_cs *ring = &dev_priv->ring[i];

		/* NB: RCS will hold a ref for all rings */
		ring->default_context = ctx;
	}
373

374 375 376
	DRM_DEBUG_DRIVER("%s context support initialized\n",
			i915.enable_execlists ? "LR" :
			dev_priv->hw_context_size ? "HW" : "fake");
377
	return 0;
378 379 380 381 382
}

void i915_gem_context_fini(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
383
	struct intel_context *dctx = dev_priv->ring[RCS].default_context;
384
	int i;
385

386
	if (dctx->legacy_hw_ctx.rcs_state) {
387 388 389 390 391 392 393 394 395 396 397 398 399 400
		/* The only known way to stop the gpu from accessing the hw context is
		 * to reset it. Do this as the very last operation to avoid confusing
		 * other code, leading to spurious errors. */
		intel_gpu_reset(dev);

		/* When default context is created and switched to, base object refcount
		 * will be 2 (+1 from object creation and +1 from do_switch()).
		 * i915_gem_context_fini() will be called after gpu_idle() has switched
		 * to default context. So we need to unreference the base object once
		 * to offset the do_switch part, so that i915_gem_context_unreference()
		 * can then free the base object correctly. */
		WARN_ON(!dev_priv->ring[RCS].last_context);
		if (dev_priv->ring[RCS].last_context == dctx) {
			/* Fake switch to NULL context */
401 402
			WARN_ON(dctx->legacy_hw_ctx.rcs_state->active);
			i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
403 404 405
			i915_gem_context_unreference(dctx);
			dev_priv->ring[RCS].last_context = NULL;
		}
406

407
		i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
408 409 410
	}

	for (i = 0; i < I915_NUM_RINGS; i++) {
411
		struct intel_engine_cs *ring = &dev_priv->ring[i];
412 413 414 415 416

		if (ring->last_context)
			i915_gem_context_unreference(ring->last_context);

		ring->default_context = NULL;
417
		ring->last_context = NULL;
B
Ben Widawsky 已提交
418 419
	}

420
	i915_gem_context_unreference(dctx);
421 422
}

423 424
int i915_gem_context_enable(struct drm_i915_private *dev_priv)
{
425
	struct intel_engine_cs *ring;
426 427 428 429 430 431 432
	int ret, i;

	/* FIXME: We should make this work, even in reset */
	if (i915_reset_in_progress(&dev_priv->gpu_error))
		return 0;

	BUG_ON(!dev_priv->ring[RCS].default_context);
433

434
	for_each_ring(ring, dev_priv, i) {
435
		ret = i915_switch_context(ring, ring->default_context);
436 437 438 439 440 441 442
		if (ret)
			return ret;
	}

	return 0;
}

443 444
static int context_idr_cleanup(int id, void *p, void *data)
{
445
	struct intel_context *ctx = p;
446

447
	i915_gem_context_unreference(ctx);
448
	return 0;
449 450
}

451 452 453
int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
454
	struct intel_context *ctx;
455 456 457

	idr_init(&file_priv->context_idr);

458
	mutex_lock(&dev->struct_mutex);
459
	ctx = i915_gem_create_context(dev, file_priv, USES_FULL_PPGTT(dev));
460 461
	mutex_unlock(&dev->struct_mutex);

462
	if (IS_ERR(ctx)) {
463
		idr_destroy(&file_priv->context_idr);
464
		return PTR_ERR(ctx);
465 466
	}

467 468 469
	return 0;
}

470 471
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
{
472
	struct drm_i915_file_private *file_priv = file->driver_priv;
473

474
	idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
475 476 477
	idr_destroy(&file_priv->context_idr);
}

478
struct intel_context *
479 480
i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
{
481
	struct intel_context *ctx;
482

483
	ctx = (struct intel_context *)idr_find(&file_priv->context_idr, id);
484 485 486 487
	if (!ctx)
		return ERR_PTR(-ENOENT);

	return ctx;
488
}
489 490

static inline int
491
mi_set_context(struct intel_engine_cs *ring,
492
	       struct intel_context *new_context,
493 494 495 496
	       u32 hw_flags)
{
	int ret;

497 498 499 500 501
	/* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
	 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
	 * explicitly, so we rely on the value at ring init, stored in
	 * itlb_before_ctx_switch.
	 */
502
	if (IS_GEN6(ring->dev)) {
503
		ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, 0);
504 505 506 507
		if (ret)
			return ret;
	}

508
	ret = intel_ring_begin(ring, 6);
509 510 511
	if (ret)
		return ret;

512
	/* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
513
	if (INTEL_INFO(ring->dev)->gen >= 7)
514 515 516 517
		intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
	else
		intel_ring_emit(ring, MI_NOOP);

518 519
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_SET_CONTEXT);
520
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(new_context->legacy_hw_ctx.rcs_state) |
521 522 523 524
			MI_MM_SPACE_GTT |
			MI_SAVE_EXT_STATE_EN |
			MI_RESTORE_EXT_STATE_EN |
			hw_flags);
525 526 527 528
	/*
	 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
	 * WaMiSetContext_Hang:snb,ivb,vlv
	 */
529 530
	intel_ring_emit(ring, MI_NOOP);

531
	if (INTEL_INFO(ring->dev)->gen >= 7)
532 533 534 535
		intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
	else
		intel_ring_emit(ring, MI_NOOP);

536 537 538 539 540
	intel_ring_advance(ring);

	return ret;
}

541
static int do_switch(struct intel_engine_cs *ring,
542
		     struct intel_context *to)
543
{
544
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
545
	struct intel_context *from = ring->last_context;
546
	struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(to);
547
	u32 hw_flags = 0;
548
	bool uninitialized = false;
549
	int ret, i;
550

551
	if (from != NULL && ring == &dev_priv->ring[RCS]) {
552 553
		BUG_ON(from->legacy_hw_ctx.rcs_state == NULL);
		BUG_ON(!i915_gem_obj_is_pinned(from->legacy_hw_ctx.rcs_state));
554
	}
555

O
Oscar Mateo 已提交
556
	if (from == to && !to->remap_slice)
557 558
		return 0;

559 560
	/* Trying to pin first makes error handling easier. */
	if (ring == &dev_priv->ring[RCS]) {
561
		ret = i915_gem_obj_ggtt_pin(to->legacy_hw_ctx.rcs_state,
562
					    get_context_alignment(ring->dev), 0);
563 564
		if (ret)
			return ret;
565 566
	}

567 568 569 570 571 572 573
	/*
	 * Pin can switch back to the default context if we end up calling into
	 * evict_everything - as a last ditch gtt defrag effort that also
	 * switches to the default context. Hence we need to reload from here.
	 */
	from = ring->last_context;

574 575 576 577 578 579 580 581 582 583 584 585
	if (USES_FULL_PPGTT(ring->dev)) {
		ret = ppgtt->switch_mm(ppgtt, ring, false);
		if (ret)
			goto unpin_out;
	}

	if (ring != &dev_priv->ring[RCS]) {
		if (from)
			i915_gem_context_unreference(from);
		goto done;
	}

586 587
	/*
	 * Clear this page out of any CPU caches for coherent swap-in/out. Note
588 589 590
	 * that thanks to write = false in this call and us not setting any gpu
	 * write domains when putting a context object onto the active list
	 * (when switching away from it), this won't block.
591 592 593
	 *
	 * XXX: We need a real interface to do this instead of trickery.
	 */
594
	ret = i915_gem_object_set_to_gtt_domain(to->legacy_hw_ctx.rcs_state, false);
595 596
	if (ret)
		goto unpin_out;
597

598 599
	if (!to->legacy_hw_ctx.rcs_state->has_global_gtt_mapping) {
		struct i915_vma *vma = i915_gem_obj_to_vma(to->legacy_hw_ctx.rcs_state,
600
							   &dev_priv->gtt.base);
601
		vma->bind_vma(vma, to->legacy_hw_ctx.rcs_state->cache_level, GLOBAL_BIND);
602
	}
603

604
	if (!to->legacy_hw_ctx.initialized || i915_gem_context_is_default(to))
605 606 607
		hw_flags |= MI_RESTORE_INHIBIT;

	ret = mi_set_context(ring, to, hw_flags);
608 609
	if (ret)
		goto unpin_out;
610

611 612 613 614 615 616 617 618 619 620 621 622
	for (i = 0; i < MAX_L3_SLICES; i++) {
		if (!(to->remap_slice & (1<<i)))
			continue;

		ret = i915_gem_l3_remap(ring, i);
		/* If it failed, try again next round */
		if (ret)
			DRM_DEBUG_DRIVER("L3 remapping failed\n");
		else
			to->remap_slice &= ~(1<<i);
	}

623 624 625 626 627 628
	/* The backing object for the context is done after switching to the
	 * *next* context. Therefore we cannot retire the previous context until
	 * the next context has already started running. In fact, the below code
	 * is a bit suboptimal because the retiring can occur simply after the
	 * MI_SET_CONTEXT instead of when the next seqno has completed.
	 */
629
	if (from != NULL) {
630 631
		from->legacy_hw_ctx.rcs_state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
		i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->legacy_hw_ctx.rcs_state), ring);
632 633 634 635 636 637 638
		/* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
		 * whole damn pipeline, we don't need to explicitly mark the
		 * object dirty. The only exception is that the context must be
		 * correct in case the object gets swapped out. Ideally we'd be
		 * able to defer doing this until we know the object would be
		 * swapped, but there is no way to do that yet.
		 */
639 640
		from->legacy_hw_ctx.rcs_state->dirty = 1;
		BUG_ON(from->legacy_hw_ctx.rcs_state->ring != ring);
641

642
		/* obj is kept alive until the next request by its active ref */
643
		i915_gem_object_ggtt_unpin(from->legacy_hw_ctx.rcs_state);
644
		i915_gem_context_unreference(from);
645 646
	}

647 648
	uninitialized = !to->legacy_hw_ctx.initialized && from == NULL;
	to->legacy_hw_ctx.initialized = true;
649

650
done:
651 652
	i915_gem_context_reference(to);
	ring->last_context = to;
653

654
	if (uninitialized) {
655 656 657 658 659
		ret = i915_gem_render_state_init(ring);
		if (ret)
			DRM_ERROR("init render state: %d\n", ret);
	}

660
	return 0;
661 662 663

unpin_out:
	if (ring->id == RCS)
664
		i915_gem_object_ggtt_unpin(to->legacy_hw_ctx.rcs_state);
665
	return ret;
666 667 668 669 670
}

/**
 * i915_switch_context() - perform a GPU context switch.
 * @ring: ring for which we'll execute the context switch
671
 * @to: the context to switch to
672 673 674 675 676 677
 *
 * The context life cycle is simple. The context refcount is incremented and
 * decremented by 1 and create and destroy. If the context is in use by the GPU,
 * it will have a refoucnt > 1. This allows us to destroy the context abstract
 * object while letting the normal object tracking destroy the backing BO.
 */
678
int i915_switch_context(struct intel_engine_cs *ring,
679
			struct intel_context *to)
680 681 682
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

683 684
	WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));

685
	if (to->legacy_hw_ctx.rcs_state == NULL) { /* We have the fake context */
686 687 688 689 690 691
		if (to != ring->last_context) {
			i915_gem_context_reference(to);
			if (ring->last_context)
				i915_gem_context_unreference(ring->last_context);
			ring->last_context = to;
		}
692
		return 0;
693
	}
694

695
	return do_switch(ring, to);
696
}
697

698
static bool contexts_enabled(struct drm_device *dev)
699
{
700
	return i915.enable_execlists || to_i915(dev)->hw_context_size;
701 702
}

703 704 705 706 707
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file)
{
	struct drm_i915_gem_context_create *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
708
	struct intel_context *ctx;
709 710
	int ret;

711
	if (!contexts_enabled(dev))
712 713
		return -ENODEV;

714 715 716 717
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

718
	ctx = i915_gem_create_context(dev, file_priv, USES_FULL_PPGTT(dev));
719
	mutex_unlock(&dev->struct_mutex);
720 721
	if (IS_ERR(ctx))
		return PTR_ERR(ctx);
722

723
	args->ctx_id = ctx->user_handle;
724 725
	DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);

726
	return 0;
727 728 729 730 731 732 733
}

int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file)
{
	struct drm_i915_gem_context_destroy *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
734
	struct intel_context *ctx;
735 736
	int ret;

737
	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
738
		return -ENOENT;
739

740 741 742 743 744
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	ctx = i915_gem_context_get(file_priv, args->ctx_id);
745
	if (IS_ERR(ctx)) {
746
		mutex_unlock(&dev->struct_mutex);
747
		return PTR_ERR(ctx);
748 749
	}

750
	idr_remove(&ctx->file_priv->context_idr, ctx->user_handle);
751
	i915_gem_context_unreference(ctx);
752 753 754 755 756
	mutex_unlock(&dev->struct_mutex);

	DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
	return 0;
}