i915_gem_context.c 31.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
/*
 * Copyright © 2011-2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Ben Widawsky <ben@bwidawsk.net>
 *
 */

/*
 * This file implements HW context support. On gen5+ a HW context consists of an
 * opaque GPU object which is referenced at times of context saves and restores.
 * With RC6 enabled, the context is also referenced as the GPU enters and exists
 * from RC6 (GPU has it's own internal power context, except on gen5). Though
 * something like a context does exist for the media ring, the code only
 * supports contexts for the render ring.
 *
 * In software, there is a distinction between contexts created by the user,
 * and the default HW context. The default HW context is used by GPU clients
 * that do not request setup of their own hardware context. The default
 * context's state is never restored to help prevent programming errors. This
 * would happen if a client ran and piggy-backed off another clients GPU state.
 * The default context only exists to give the GPU some offset to load as the
 * current to invoke a save of the context we actually care about. In fact, the
 * code could likely be constructed, albeit in a more complicated fashion, to
 * never use the default context, though that limits the driver's ability to
 * swap out, and/or destroy other contexts.
 *
 * All other contexts are created as a request by the GPU client. These contexts
 * store GPU state, and thus allow GPU clients to not re-emit state (and
 * potentially query certain state) at any time. The kernel driver makes
 * certain that the appropriate commands are inserted.
 *
 * The context life cycle is semi-complicated in that context BOs may live
 * longer than the context itself because of the way the hardware, and object
 * tracking works. Below is a very crude representation of the state machine
 * describing the context life.
 *                                         refcount     pincount     active
 * S0: initial state                          0            0           0
 * S1: context created                        1            0           0
 * S2: context is currently running           2            1           X
 * S3: GPU referenced, but not current        2            0           1
 * S4: context is current, but destroyed      1            1           0
 * S5: like S3, but destroyed                 1            0           1
 *
 * The most common (but not all) transitions:
 * S0->S1: client creates a context
 * S1->S2: client submits execbuf with context
 * S2->S3: other clients submits execbuf with context
 * S3->S1: context object was retired
 * S3->S2: clients submits another execbuf
 * S2->S4: context destroy called with current context
 * S3->S5->S0: destroy path
 * S4->S5->S0: destroy path on current context
 *
 * There are two confusing terms used above:
 *  The "current context" means the context which is currently running on the
D
Damien Lespiau 已提交
76
 *  GPU. The GPU has loaded its state already and has stored away the gtt
77 78 79 80 81 82 83 84 85 86 87
 *  offset of the BO. The GPU is not actively referencing the data at this
 *  offset, but it will on the next context switch. The only way to avoid this
 *  is to do a GPU reset.
 *
 *  An "active context' is one which was previously the "current context" and is
 *  on the active list waiting for the next context switch to occur. Until this
 *  happens, the object must remain at the same gtt offset. It is therefore
 *  possible to destroy a context, but it is still active.
 *
 */

88 89
#include <drm/drmP.h>
#include <drm/i915_drm.h>
90
#include "i915_drv.h"
91
#include "i915_trace.h"
92

93 94
#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1

95 96 97 98
/* This is a HW constraint. The value below is the largest known requirement
 * I've seen in a spec to date, and that was a workaround for a non-shipping
 * part. It should be safe to decrease this, but it's more future proof as is.
 */
B
Ben Widawsky 已提交
99
#define GEN6_CONTEXT_ALIGN (64<<10)
100
#define GEN7_CONTEXT_ALIGN I915_GTT_MIN_ALIGNMENT
101

102
static size_t get_context_alignment(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
103
{
104
	if (IS_GEN6(dev_priv))
B
Ben Widawsky 已提交
105 106 107 108 109
		return GEN6_CONTEXT_ALIGN;

	return GEN7_CONTEXT_ALIGN;
}

110
static int get_context_size(struct drm_i915_private *dev_priv)
111 112 113 114
{
	int ret;
	u32 reg;

115
	switch (INTEL_GEN(dev_priv)) {
116 117 118 119 120
	case 6:
		reg = I915_READ(CXT_SIZE);
		ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
		break;
	case 7:
B
Ben Widawsky 已提交
121
		reg = I915_READ(GEN7_CXT_SIZE);
122
		if (IS_HASWELL(dev_priv))
123
			ret = HSW_CXT_TOTAL_SIZE;
B
Ben Widawsky 已提交
124 125
		else
			ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
126
		break;
B
Ben Widawsky 已提交
127 128 129
	case 8:
		ret = GEN8_CXT_TOTAL_SIZE;
		break;
130 131 132 133 134 135 136
	default:
		BUG();
	}

	return ret;
}

137
void i915_gem_context_free(struct kref *ctx_ref)
138
{
139
	struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
140
	int i;
141

142
	lockdep_assert_held(&ctx->i915->drm.struct_mutex);
143
	trace_i915_context_free(ctx);
144
	GEM_BUG_ON(!i915_gem_context_is_closed(ctx));
145

146 147
	i915_ppgtt_put(ctx->ppgtt);

148 149 150 151 152 153 154
	for (i = 0; i < I915_NUM_ENGINES; i++) {
		struct intel_context *ce = &ctx->engine[i];

		if (!ce->state)
			continue;

		WARN_ON(ce->pin_count);
155
		if (ce->ring)
156
			intel_ring_free(ce->ring);
157

158
		__i915_gem_object_release_unless_active(ce->state->obj);
159 160
	}

161
	kfree(ctx->name);
162
	put_pid(ctx->pid);
B
Ben Widawsky 已提交
163
	list_del(&ctx->link);
164 165

	ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
166 167 168
	kfree(ctx);
}

169
static struct drm_i915_gem_object *
170
alloc_context_obj(struct drm_i915_private *dev_priv, u64 size)
171 172 173 174
{
	struct drm_i915_gem_object *obj;
	int ret;

175
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
176

177
	obj = i915_gem_object_create(dev_priv, size);
178 179
	if (IS_ERR(obj))
		return obj;
180 181 182 183 184 185 186 187

	/*
	 * Try to make the context utilize L3 as well as LLC.
	 *
	 * On VLV we don't have L3 controls in the PTEs so we
	 * shouldn't touch the cache level, especially as that
	 * would make the object snooped which might have a
	 * negative performance impact.
188 189 190 191 192 193 194
	 *
	 * Snooping is required on non-llc platforms in execlist
	 * mode, but since all GGTT accesses use PAT entry 0 we
	 * get snooping anyway regardless of cache_level.
	 *
	 * This is only applicable for Ivy Bridge devices since
	 * later platforms don't have L3 control bits in the PTE.
195
	 */
196
	if (IS_IVYBRIDGE(dev_priv)) {
197 198 199
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
		/* Failure shouldn't ever happen this early */
		if (WARN_ON(ret)) {
200
			i915_gem_object_put(obj);
201 202 203 204 205 206 207
			return ERR_PTR(ret);
		}
	}

	return obj;
}

208 209
static void context_close(struct i915_gem_context *ctx)
{
210
	i915_gem_context_set_closed(ctx);
211 212 213 214 215 216
	if (ctx->ppgtt)
		i915_ppgtt_close(&ctx->ppgtt->base);
	ctx->file_priv = ERR_PTR(-EBADF);
	i915_gem_context_put(ctx);
}

217 218 219 220 221 222 223 224 225 226 227
static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
{
	int ret;

	ret = ida_simple_get(&dev_priv->context_hw_ida,
			     0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
	if (ret < 0) {
		/* Contexts are only released when no longer active.
		 * Flush any pending retires to hopefully release some
		 * stale contexts and try again.
		 */
228
		i915_gem_retire_requests(dev_priv);
229 230 231 232 233 234 235 236 237 238
		ret = ida_simple_get(&dev_priv->context_hw_ida,
				     0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
		if (ret < 0)
			return ret;
	}

	*out = ret;
	return 0;
}

239 240
static u32 default_desc_template(const struct drm_i915_private *i915,
				 const struct i915_hw_ppgtt *ppgtt)
241
{
242
	u32 address_mode;
243 244
	u32 desc;

245
	desc = GEN8_CTX_VALID | GEN8_CTX_PRIVILEGE;
246

247 248 249 250 251 252
	address_mode = INTEL_LEGACY_32B_CONTEXT;
	if (ppgtt && i915_vm_is_48bit(&ppgtt->base))
		address_mode = INTEL_LEGACY_64B_CONTEXT;
	desc |= address_mode << GEN8_CTX_ADDRESSING_MODE_SHIFT;

	if (IS_GEN8(i915))
253 254 255 256 257 258 259 260 261 262
		desc |= GEN8_CTX_L3LLC_COHERENT;

	/* TODO: WaDisableLiteRestore when we start using semaphore
	 * signalling between Command Streamers
	 * ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
	 */

	return desc;
}

263
static struct i915_gem_context *
264
__create_hw_context(struct drm_i915_private *dev_priv,
265
		    struct drm_i915_file_private *file_priv)
266
{
267
	struct i915_gem_context *ctx;
T
Tejun Heo 已提交
268
	int ret;
269

270
	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
271 272
	if (ctx == NULL)
		return ERR_PTR(-ENOMEM);
273

274 275 276 277 278 279
	ret = assign_hw_id(dev_priv, &ctx->hw_id);
	if (ret) {
		kfree(ctx);
		return ERR_PTR(ret);
	}

280
	kref_init(&ctx->ref);
281
	list_add_tail(&ctx->link, &dev_priv->context_list);
282
	ctx->i915 = dev_priv;
283

284 285
	ctx->ggtt_alignment = get_context_alignment(dev_priv);

286
	if (dev_priv->hw_context_size) {
287 288 289
		struct drm_i915_gem_object *obj;
		struct i915_vma *vma;

290
		obj = alloc_context_obj(dev_priv, dev_priv->hw_context_size);
291 292
		if (IS_ERR(obj)) {
			ret = PTR_ERR(obj);
293
			goto err_out;
294
		}
295

296
		vma = i915_vma_instance(obj, &dev_priv->ggtt.base, NULL);
297 298 299 300 301 302 303
		if (IS_ERR(vma)) {
			i915_gem_object_put(obj);
			ret = PTR_ERR(vma);
			goto err_out;
		}

		ctx->engine[RCS].state = vma;
304
	}
305 306

	/* Default context will never have a file_priv */
307 308
	ret = DEFAULT_CONTEXT_HANDLE;
	if (file_priv) {
309
		ret = idr_alloc(&file_priv->context_idr, ctx,
310
				DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
311 312
		if (ret < 0)
			goto err_out;
313 314
	}
	ctx->user_handle = ret;
315 316

	ctx->file_priv = file_priv;
317
	if (file_priv) {
318
		ctx->pid = get_task_pid(current, PIDTYPE_PID);
319 320 321 322 323 324 325 326 327
		ctx->name = kasprintf(GFP_KERNEL, "%s[%d]/%x",
				      current->comm,
				      pid_nr(ctx->pid),
				      ctx->user_handle);
		if (!ctx->name) {
			ret = -ENOMEM;
			goto err_pid;
		}
	}
328

329 330 331
	/* NB: Mark all slices as needing a remap so that when the context first
	 * loads it will restore whatever remap state already exists. If there
	 * is no remap info, it will be a NOP. */
332
	ctx->remap_slice = ALL_L3_SLICES(dev_priv);
333

334
	i915_gem_context_set_bannable(ctx);
335
	ctx->ring_size = 4 * PAGE_SIZE;
336 337
	ctx->desc_template =
		default_desc_template(dev_priv, dev_priv->mm.aliasing_ppgtt);
338
	ATOMIC_INIT_NOTIFIER_HEAD(&ctx->status_notifier);
339

340 341 342 343 344 345 346
	/* GuC requires the ring to be placed above GUC_WOPCM_TOP. If GuC is not
	 * present or not in use we still need a small bias as ring wraparound
	 * at offset 0 sometimes hangs. No idea why.
	 */
	if (HAS_GUC(dev_priv) && i915.enable_guc_loading)
		ctx->ggtt_offset_bias = GUC_WOPCM_TOP;
	else
347
		ctx->ggtt_offset_bias = I915_GTT_PAGE_SIZE;
348

349
	return ctx;
350

351 352 353
err_pid:
	put_pid(ctx->pid);
	idr_remove(&file_priv->context_idr, ctx->user_handle);
354
err_out:
355
	context_close(ctx);
356
	return ERR_PTR(ret);
357 358
}

359 360 361 362 363 364 365
static void __destroy_hw_context(struct i915_gem_context *ctx,
				 struct drm_i915_file_private *file_priv)
{
	idr_remove(&file_priv->context_idr, ctx->user_handle);
	context_close(ctx);
}

366 367 368 369 370
/**
 * The default context needs to exist per ring that uses contexts. It stores the
 * context state of the GPU for applications that don't utilize HW contexts, as
 * well as an idle case.
 */
371
static struct i915_gem_context *
372
i915_gem_create_context(struct drm_i915_private *dev_priv,
373
			struct drm_i915_file_private *file_priv)
374
{
375
	struct i915_gem_context *ctx;
376

377
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
378

379
	ctx = __create_hw_context(dev_priv, file_priv);
380
	if (IS_ERR(ctx))
381
		return ctx;
382

383
	if (USES_FULL_PPGTT(dev_priv)) {
C
Chris Wilson 已提交
384
		struct i915_hw_ppgtt *ppgtt;
385

386
		ppgtt = i915_ppgtt_create(dev_priv, file_priv, ctx->name);
387
		if (IS_ERR(ppgtt)) {
388 389
			DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
					 PTR_ERR(ppgtt));
390
			__destroy_hw_context(ctx, file_priv);
391
			return ERR_CAST(ppgtt);
392 393 394
		}

		ctx->ppgtt = ppgtt;
395
		ctx->desc_template = default_desc_template(dev_priv, ppgtt);
396
	}
397

398 399
	trace_i915_context_create(ctx);

400
	return ctx;
401 402
}

403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425
/**
 * i915_gem_context_create_gvt - create a GVT GEM context
 * @dev: drm device *
 *
 * This function is used to create a GVT specific GEM context.
 *
 * Returns:
 * pointer to i915_gem_context on success, error pointer if failed
 *
 */
struct i915_gem_context *
i915_gem_context_create_gvt(struct drm_device *dev)
{
	struct i915_gem_context *ctx;
	int ret;

	if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
		return ERR_PTR(-ENODEV);

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ERR_PTR(ret);

426
	ctx = __create_hw_context(to_i915(dev), NULL);
427 428 429
	if (IS_ERR(ctx))
		goto out;

430
	ctx->file_priv = ERR_PTR(-EBADF);
431 432 433
	i915_gem_context_set_closed(ctx); /* not user accessible */
	i915_gem_context_clear_bannable(ctx);
	i915_gem_context_set_force_single_submission(ctx);
434
	ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
435 436

	GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
437 438 439 440 441
out:
	mutex_unlock(&dev->struct_mutex);
	return ctx;
}

442
int i915_gem_context_init(struct drm_i915_private *dev_priv)
443
{
444
	struct i915_gem_context *ctx;
445

446 447
	/* Init should only be called once per module load. Eventually the
	 * restriction on the context_disabled check can be loosened. */
448
	if (WARN_ON(dev_priv->kernel_context))
449
		return 0;
450

451 452
	if (intel_vgpu_active(dev_priv) &&
	    HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
453 454 455 456 457 458
		if (!i915.enable_execlists) {
			DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
			return -EINVAL;
		}
	}

459 460 461 462
	/* Using the simple ida interface, the max is limited by sizeof(int) */
	BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
	ida_init(&dev_priv->context_hw_ida);

463 464 465 466
	if (i915.enable_execlists) {
		/* NB: intentionally left blank. We will allocate our own
		 * backing objects as we need them, thank you very much */
		dev_priv->hw_context_size = 0;
467 468
	} else if (HAS_HW_CONTEXTS(dev_priv)) {
		dev_priv->hw_context_size =
469 470
			round_up(get_context_size(dev_priv),
				 I915_GTT_PAGE_SIZE);
471 472 473 474 475
		if (dev_priv->hw_context_size > (1<<20)) {
			DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
					 dev_priv->hw_context_size);
			dev_priv->hw_context_size = 0;
		}
476 477
	}

478
	ctx = i915_gem_create_context(dev_priv, NULL);
479 480 481 482
	if (IS_ERR(ctx)) {
		DRM_ERROR("Failed to create default global context (error %ld)\n",
			  PTR_ERR(ctx));
		return PTR_ERR(ctx);
483 484
	}

485 486 487 488 489
	/* For easy recognisablity, we want the kernel context to be 0 and then
	 * all user contexts will have non-zero hw_id.
	 */
	GEM_BUG_ON(ctx->hw_id);

490
	i915_gem_context_clear_bannable(ctx);
491
	ctx->priority = I915_PRIORITY_MIN; /* lowest priority; idle task */
492
	dev_priv->kernel_context = ctx;
493

494 495
	GEM_BUG_ON(!i915_gem_context_is_kernel(ctx));

496 497 498
	DRM_DEBUG_DRIVER("%s context support initialized\n",
			i915.enable_execlists ? "LR" :
			dev_priv->hw_context_size ? "HW" : "fake");
499
	return 0;
500 501
}

502 503 504
void i915_gem_context_lost(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;
505
	enum intel_engine_id id;
506

507
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
508

509
	for_each_engine(engine, dev_priv, id) {
510 511 512 513 514 515 516
		engine->legacy_active_context = NULL;

		if (!engine->last_retired_context)
			continue;

		engine->context_unpin(engine, engine->last_retired_context);
		engine->last_retired_context = NULL;
517 518
	}

519 520
	/* Force the GPU state to be restored on enabling */
	if (!i915.enable_execlists) {
521 522 523 524 525 526
		struct i915_gem_context *ctx;

		list_for_each_entry(ctx, &dev_priv->context_list, link) {
			if (!i915_gem_context_is_default(ctx))
				continue;

527
			for_each_engine(engine, dev_priv, id)
528 529 530 531 532
				ctx->engine[engine->id].initialised = false;

			ctx->remap_slice = ALL_L3_SLICES(dev_priv);
		}

533
		for_each_engine(engine, dev_priv, id) {
534 535 536 537 538 539
			struct intel_context *kce =
				&dev_priv->kernel_context->engine[engine->id];

			kce->initialised = true;
		}
	}
540 541
}

542
void i915_gem_context_fini(struct drm_i915_private *dev_priv)
543
{
544
	struct i915_gem_context *dctx = dev_priv->kernel_context;
545

546
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
547

548 549
	GEM_BUG_ON(!i915_gem_context_is_kernel(dctx));

550
	context_close(dctx);
551
	dev_priv->kernel_context = NULL;
552 553

	ida_destroy(&dev_priv->context_hw_ida);
554 555
}

556 557
static int context_idr_cleanup(int id, void *p, void *data)
{
558
	struct i915_gem_context *ctx = p;
559

560
	context_close(ctx);
561
	return 0;
562 563
}

564 565 566
int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
567
	struct i915_gem_context *ctx;
568 569 570

	idr_init(&file_priv->context_idr);

571
	mutex_lock(&dev->struct_mutex);
572
	ctx = i915_gem_create_context(to_i915(dev), file_priv);
573 574
	mutex_unlock(&dev->struct_mutex);

575 576
	GEM_BUG_ON(i915_gem_context_is_kernel(ctx));

577
	if (IS_ERR(ctx)) {
578
		idr_destroy(&file_priv->context_idr);
579
		return PTR_ERR(ctx);
580 581
	}

582 583 584
	return 0;
}

585 586
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
{
587
	struct drm_i915_file_private *file_priv = file->driver_priv;
588

589 590
	lockdep_assert_held(&dev->struct_mutex);

591
	idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
592 593 594
	idr_destroy(&file_priv->context_idr);
}

595
static inline int
596
mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
597
{
598
	struct drm_i915_private *dev_priv = req->i915;
599
	struct intel_engine_cs *engine = req->engine;
600
	enum intel_engine_id id;
601
	u32 *cs, flags = hw_flags | MI_MM_SPACE_GTT;
602 603
	const int num_rings =
		/* Use an extended w/a on ivb+ if signalling from other rings */
604
		i915.semaphores ?
605
		INTEL_INFO(dev_priv)->num_rings - 1 :
606
		0;
607
	int len;
608

609 610 611 612 613
	/* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
	 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
	 * explicitly, so we rely on the value at ring init, stored in
	 * itlb_before_ctx_switch.
	 */
614
	if (IS_GEN6(dev_priv)) {
615
		int ret = engine->emit_flush(req, EMIT_INVALIDATE);
616 617 618 619
		if (ret)
			return ret;
	}

620
	/* These flags are for resource streamer on HSW+ */
621
	if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
622
		flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
623
	else if (INTEL_GEN(dev_priv) < 8)
624 625
		flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);

626 627

	len = 4;
628
	if (INTEL_GEN(dev_priv) >= 7)
629
		len += 2 + (num_rings ? 4*num_rings + 6 : 0);
630

631 632 633
	cs = intel_ring_begin(req, len);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
634

635
	/* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
636
	if (INTEL_GEN(dev_priv) >= 7) {
637
		*cs++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
638 639 640
		if (num_rings) {
			struct intel_engine_cs *signaller;

641
			*cs++ = MI_LOAD_REGISTER_IMM(num_rings);
642
			for_each_engine(signaller, dev_priv, id) {
643
				if (signaller == engine)
644 645
					continue;

646 647 648 649
				*cs++ = i915_mmio_reg_offset(
					   RING_PSMI_CTL(signaller->mmio_base));
				*cs++ = _MASKED_BIT_ENABLE(
						GEN6_PSMI_SLEEP_MSG_DISABLE);
650 651 652
			}
		}
	}
653

654 655 656
	*cs++ = MI_NOOP;
	*cs++ = MI_SET_CONTEXT;
	*cs++ = i915_ggtt_offset(req->ctx->engine[RCS].state) | flags;
657 658 659 660
	/*
	 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
	 * WaMiSetContext_Hang:snb,ivb,vlv
	 */
661
	*cs++ = MI_NOOP;
662

663
	if (INTEL_GEN(dev_priv) >= 7) {
664 665
		if (num_rings) {
			struct intel_engine_cs *signaller;
666
			i915_reg_t last_reg = {}; /* keep gcc quiet */
667

668
			*cs++ = MI_LOAD_REGISTER_IMM(num_rings);
669
			for_each_engine(signaller, dev_priv, id) {
670
				if (signaller == engine)
671 672
					continue;

673
				last_reg = RING_PSMI_CTL(signaller->mmio_base);
674 675 676
				*cs++ = i915_mmio_reg_offset(last_reg);
				*cs++ = _MASKED_BIT_DISABLE(
						GEN6_PSMI_SLEEP_MSG_DISABLE);
677
			}
678 679

			/* Insert a delay before the next switch! */
680 681 682 683
			*cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
			*cs++ = i915_mmio_reg_offset(last_reg);
			*cs++ = i915_ggtt_offset(engine->scratch);
			*cs++ = MI_NOOP;
684
		}
685
		*cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
686
	}
687

688
	intel_ring_advance(req, cs);
689

690
	return 0;
691 692
}

C
Chris Wilson 已提交
693
static int remap_l3(struct drm_i915_gem_request *req, int slice)
694
{
695 696
	u32 *cs, *remap_info = req->i915->l3_parity.remap_info[slice];
	int i;
697

698
	if (!remap_info)
699 700
		return 0;

701 702 703
	cs = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
704 705 706 707 708 709

	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
710
	*cs++ = MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4);
711
	for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
712 713
		*cs++ = i915_mmio_reg_offset(GEN7_L3LOG(slice, i));
		*cs++ = remap_info[i];
714
	}
715 716
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
717

718
	return 0;
719 720
}

721 722
static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
				   struct intel_engine_cs *engine,
723
				   struct i915_gem_context *to)
724
{
725 726 727
	if (to->remap_slice)
		return false;

728
	if (!to->engine[RCS].initialised)
729 730
		return false;

731
	if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
732
		return false;
733

734
	return to == engine->legacy_active_context;
735 736 737
}

static bool
738 739
needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
		  struct intel_engine_cs *engine,
740
		  struct i915_gem_context *to)
741
{
742
	if (!ppgtt)
743 744
		return false;

745
	/* Always load the ppgtt on first use */
746
	if (!engine->legacy_active_context)
747 748 749
		return true;

	/* Same context without new entries, skip */
750
	if (engine->legacy_active_context == to &&
751
	    !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
752 753 754
		return false;

	if (engine->id != RCS)
755 756
		return true;

757
	if (INTEL_GEN(engine->i915) < 8)
758 759 760 761 762 763
		return true;

	return false;
}

static bool
764
needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
765
		   struct i915_gem_context *to,
766
		   u32 hw_flags)
767
{
768
	if (!ppgtt)
769 770
		return false;

771
	if (!IS_GEN8(to->i915))
772 773
		return false;

B
Ben Widawsky 已提交
774
	if (hw_flags & MI_RESTORE_INHIBIT)
775 776 777 778 779
		return true;

	return false;
}

780
static int do_rcs_switch(struct drm_i915_gem_request *req)
781
{
782
	struct i915_gem_context *to = req->ctx;
783
	struct intel_engine_cs *engine = req->engine;
784
	struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
785
	struct i915_gem_context *from = engine->legacy_active_context;
786
	u32 hw_flags;
787
	int ret, i;
788

789 790
	GEM_BUG_ON(engine->id != RCS);

791
	if (skip_rcs_switch(ppgtt, engine, to))
792 793
		return 0;

794
	if (needs_pd_load_pre(ppgtt, engine, to)) {
795 796 797 798 799
		/* Older GENs and non render rings still want the load first,
		 * "PP_DCLV followed by PP_DIR_BASE register through Load
		 * Register Immediate commands in Ring Buffer before submitting
		 * a context."*/
		trace_switch_mm(engine, to);
800
		ret = ppgtt->switch_mm(ppgtt, req);
801
		if (ret)
802
			return ret;
803 804
	}

805
	if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
B
Ben Widawsky 已提交
806 807 808 809
		/* NB: If we inhibit the restore, the context is not allowed to
		 * die because future work may end up depending on valid address
		 * space. This means we must enforce that a page table load
		 * occur when this occurs. */
810
		hw_flags = MI_RESTORE_INHIBIT;
811
	else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
812 813 814
		hw_flags = MI_FORCE_RESTORE;
	else
		hw_flags = 0;
815

816 817
	if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
		ret = mi_set_context(req, hw_flags);
818
		if (ret)
819
			return ret;
820

821
		engine->legacy_active_context = to;
822 823
	}

824 825 826
	/* GEN8 does *not* require an explicit reload if the PDPs have been
	 * setup, and we do not wish to move them.
	 */
827
	if (needs_pd_load_post(ppgtt, to, hw_flags)) {
828
		trace_switch_mm(engine, to);
829
		ret = ppgtt->switch_mm(ppgtt, req);
830 831 832 833 834 835 836 837 838
		/* The hardware context switch is emitted, but we haven't
		 * actually changed the state - so it's probably safe to bail
		 * here. Still, let the user know something dangerous has
		 * happened.
		 */
		if (ret)
			return ret;
	}

839 840
	if (ppgtt)
		ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
841 842 843 844 845

	for (i = 0; i < MAX_L3_SLICES; i++) {
		if (!(to->remap_slice & (1<<i)))
			continue;

C
Chris Wilson 已提交
846
		ret = remap_l3(req, i);
847 848 849 850 851 852
		if (ret)
			return ret;

		to->remap_slice &= ~(1<<i);
	}

853
	if (!to->engine[RCS].initialised) {
854 855
		if (engine->init_context) {
			ret = engine->init_context(req);
856
			if (ret)
857
				return ret;
858
		}
859
		to->engine[RCS].initialised = true;
860 861
	}

862 863 864 865 866
	return 0;
}

/**
 * i915_switch_context() - perform a GPU context switch.
867
 * @req: request for which we'll execute the context switch
868 869 870
 *
 * The context life cycle is simple. The context refcount is incremented and
 * decremented by 1 and create and destroy. If the context is in use by the GPU,
871
 * it will have a refcount > 1. This allows us to destroy the context abstract
872
 * object while letting the normal object tracking destroy the backing BO.
873 874 875 876
 *
 * This function should not be used in execlists mode.  Instead the context is
 * switched by writing to the ELSP and requests keep a reference to their
 * context.
877
 */
878
int i915_switch_context(struct drm_i915_gem_request *req)
879
{
880
	struct intel_engine_cs *engine = req->engine;
881

882
	lockdep_assert_held(&req->i915->drm.struct_mutex);
883 884
	if (i915.enable_execlists)
		return 0;
885

886
	if (!req->ctx->engine[engine->id].state) {
887
		struct i915_gem_context *to = req->ctx;
888 889
		struct i915_hw_ppgtt *ppgtt =
			to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
890

891
		if (needs_pd_load_pre(ppgtt, engine, to)) {
892 893 894
			int ret;

			trace_switch_mm(engine, to);
895
			ret = ppgtt->switch_mm(ppgtt, req);
896 897 898
			if (ret)
				return ret;

899
			ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
900 901
		}

902
		return 0;
903
	}
904

905
	return do_rcs_switch(req);
906
}
907

908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927
static bool engine_has_kernel_context(struct intel_engine_cs *engine)
{
	struct i915_gem_timeline *timeline;

	list_for_each_entry(timeline, &engine->i915->gt.timelines, link) {
		struct intel_timeline *tl;

		if (timeline == &engine->i915->gt.global_timeline)
			continue;

		tl = &timeline->engine[engine->id];
		if (i915_gem_active_peek(&tl->last_request,
					 &engine->i915->drm.struct_mutex))
			return false;
	}

	return (!engine->last_retired_context ||
		i915_gem_context_is_kernel(engine->last_retired_context));
}

928 929 930
int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;
931
	struct i915_gem_timeline *timeline;
932
	enum intel_engine_id id;
933

934 935
	lockdep_assert_held(&dev_priv->drm.struct_mutex);

936 937
	i915_gem_retire_requests(dev_priv);

938
	for_each_engine(engine, dev_priv, id) {
939 940 941
		struct drm_i915_gem_request *req;
		int ret;

942 943 944
		if (engine_has_kernel_context(engine))
			continue;

945 946 947 948
		req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
		if (IS_ERR(req))
			return PTR_ERR(req);

949 950 951 952 953 954 955 956 957 958 959 960 961 962
		/* Queue this switch after all other activity */
		list_for_each_entry(timeline, &dev_priv->gt.timelines, link) {
			struct drm_i915_gem_request *prev;
			struct intel_timeline *tl;

			tl = &timeline->engine[engine->id];
			prev = i915_gem_active_raw(&tl->last_request,
						   &dev_priv->drm.struct_mutex);
			if (prev)
				i915_sw_fence_await_sw_fence_gfp(&req->submit,
								 &prev->submit,
								 GFP_KERNEL);
		}

963
		ret = i915_switch_context(req);
964 965 966 967 968 969 970 971
		i915_add_request_no_flush(req);
		if (ret)
			return ret;
	}

	return 0;
}

972
static bool contexts_enabled(struct drm_device *dev)
973
{
974
	return i915.enable_execlists || to_i915(dev)->hw_context_size;
975 976
}

977 978 979 980 981
static bool client_is_banned(struct drm_i915_file_private *file_priv)
{
	return file_priv->context_bans > I915_MAX_CLIENT_CONTEXT_BANS;
}

982 983 984 985 986
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file)
{
	struct drm_i915_gem_context_create *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
987
	struct i915_gem_context *ctx;
988 989
	int ret;

990
	if (!contexts_enabled(dev))
991 992
		return -ENODEV;

993 994 995
	if (args->pad != 0)
		return -EINVAL;

996 997 998 999 1000 1001 1002 1003
	if (client_is_banned(file_priv)) {
		DRM_DEBUG("client %s[%d] banned from creating ctx\n",
			  current->comm,
			  pid_nr(get_task_pid(current, PIDTYPE_PID)));

		return -EIO;
	}

1004 1005 1006 1007
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1008
	ctx = i915_gem_create_context(to_i915(dev), file_priv);
1009
	mutex_unlock(&dev->struct_mutex);
1010 1011
	if (IS_ERR(ctx))
		return PTR_ERR(ctx);
1012

1013 1014
	GEM_BUG_ON(i915_gem_context_is_kernel(ctx));

1015
	args->ctx_id = ctx->user_handle;
1016
	DRM_DEBUG("HW context %d created\n", args->ctx_id);
1017

1018
	return 0;
1019 1020 1021 1022 1023 1024 1025
}

int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file)
{
	struct drm_i915_gem_context_destroy *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
1026
	struct i915_gem_context *ctx;
1027 1028
	int ret;

1029 1030 1031
	if (args->pad != 0)
		return -EINVAL;

1032
	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
1033
		return -ENOENT;
1034

1035 1036 1037 1038
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1039
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1040
	if (IS_ERR(ctx)) {
1041
		mutex_unlock(&dev->struct_mutex);
1042
		return PTR_ERR(ctx);
1043 1044
	}

1045
	__destroy_hw_context(ctx, file_priv);
1046 1047
	mutex_unlock(&dev->struct_mutex);

1048
	DRM_DEBUG("HW context %d destroyed\n", args->ctx_id);
1049 1050
	return 0;
}
1051 1052 1053 1054 1055 1056

int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
1057
	struct i915_gem_context *ctx;
1058 1059 1060 1061 1062 1063
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1064
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1065 1066 1067 1068 1069 1070 1071 1072
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	args->size = 0;
	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
1073
		ret = -EINVAL;
1074
		break;
1075 1076 1077
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
		args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
		break;
C
Chris Wilson 已提交
1078 1079 1080 1081 1082 1083
	case I915_CONTEXT_PARAM_GTT_SIZE:
		if (ctx->ppgtt)
			args->value = ctx->ppgtt->base.total;
		else if (to_i915(dev)->mm.aliasing_ppgtt)
			args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
		else
1084
			args->value = to_i915(dev)->ggtt.base.total;
C
Chris Wilson 已提交
1085
		break;
1086
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1087
		args->value = i915_gem_context_no_error_capture(ctx);
1088
		break;
1089
	case I915_CONTEXT_PARAM_BANNABLE:
1090
		args->value = i915_gem_context_is_bannable(ctx);
1091
		break;
1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
	default:
		ret = -EINVAL;
		break;
	}
	mutex_unlock(&dev->struct_mutex);

	return ret;
}

int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
1106
	struct i915_gem_context *ctx;
1107 1108 1109 1110 1111 1112
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1113
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1114 1115 1116 1117 1118 1119 1120
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
1121
		ret = -EINVAL;
1122
		break;
1123 1124 1125 1126 1127 1128
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
		if (args->size) {
			ret = -EINVAL;
		} else {
			ctx->flags &= ~CONTEXT_NO_ZEROMAP;
			ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1129 1130 1131
		}
		break;
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1132
		if (args->size)
1133
			ret = -EINVAL;
1134 1135 1136 1137
		else if (args->value)
			i915_gem_context_set_no_error_capture(ctx);
		else
			i915_gem_context_clear_no_error_capture(ctx);
1138
		break;
1139 1140 1141 1142 1143
	case I915_CONTEXT_PARAM_BANNABLE:
		if (args->size)
			ret = -EINVAL;
		else if (!capable(CAP_SYS_ADMIN) && !args->value)
			ret = -EPERM;
1144 1145
		else if (args->value)
			i915_gem_context_set_bannable(ctx);
1146
		else
1147
			i915_gem_context_clear_bannable(ctx);
1148
		break;
1149 1150 1151 1152 1153 1154 1155 1156
	default:
		ret = -EINVAL;
		break;
	}
	mutex_unlock(&dev->struct_mutex);

	return ret;
}
1157 1158 1159 1160

int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
				       void *data, struct drm_file *file)
{
1161
	struct drm_i915_private *dev_priv = to_i915(dev);
1162
	struct drm_i915_reset_stats *args = data;
1163
	struct i915_gem_context *ctx;
1164 1165 1166 1167 1168 1169 1170 1171
	int ret;

	if (args->flags || args->pad)
		return -EINVAL;

	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
		return -EPERM;

1172
	ret = i915_mutex_lock_interruptible(dev);
1173 1174 1175
	if (ret)
		return ret;

1176
	ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
1177 1178 1179 1180 1181 1182 1183 1184 1185 1186
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	if (capable(CAP_SYS_ADMIN))
		args->reset_count = i915_reset_count(&dev_priv->gpu_error);
	else
		args->reset_count = 0;

1187 1188
	args->batch_active = ctx->guilty_count;
	args->batch_pending = ctx->active_count;
1189 1190 1191 1192 1193

	mutex_unlock(&dev->struct_mutex);

	return 0;
}
1194 1195 1196

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/mock_context.c"
1197
#include "selftests/i915_gem_context.c"
1198
#endif