intel_drv.h 54.5 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <drm/i915_drm.h>
32
#include "i915_drv.h"
33 34 35
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_fb_helper.h>
36
#include <drm/drm_dp_mst_helper.h>
37
#include <drm/drm_rect.h>
38
#include <drm/drm_atomic.h>
39

D
Daniel Vetter 已提交
40 41 42 43 44 45 46 47
/**
 * _wait_for - magic (register) wait macro
 *
 * Does the right thing for modeset paths when run under kdgb or similar atomic
 * contexts. Note that it's important that we check the condition again after
 * having timed out, since the timeout could be due to preemption or similar and
 * we've never had a chance to check the condition before the timeout.
 */
48
#define _wait_for(COND, MS, W) ({ \
D
Daniel Vetter 已提交
49
	unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1;	\
50
	int ret__ = 0;							\
51
	while (!(COND)) {						\
52
		if (time_after(jiffies, timeout__)) {			\
D
Daniel Vetter 已提交
53 54
			if (!(COND))					\
				ret__ = -ETIMEDOUT;			\
55 56
			break;						\
		}							\
57 58
		if ((W) && drm_can_sleep()) {				\
			usleep_range((W)*1000, (W)*2000);		\
59 60 61
		} else {						\
			cpu_relax();					\
		}							\
62 63 64 65
	}								\
	ret__;								\
})

66 67
#define wait_for(COND, MS) _wait_for(COND, MS, 1)
#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
68 69
#define wait_for_atomic_us(COND, US) _wait_for((COND), \
					       DIV_ROUND_UP((US), 1000), 0)
70

71 72
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
73

J
Jesse Barnes 已提交
74 75 76 77 78 79 80 81 82 83
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

84 85 86
/* Maximum cursor sizes */
#define GEN2_CURSOR_WIDTH 64
#define GEN2_CURSOR_HEIGHT 64
87 88
#define MAX_CURSOR_WIDTH 256
#define MAX_CURSOR_HEIGHT 256
89

J
Jesse Barnes 已提交
90 91 92 93 94
#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
95 96 97 98 99 100 101 102 103 104 105 106 107 108
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
	INTEL_OUTPUT_DISPLAYPORT = 7,
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
	INTEL_OUTPUT_UNKNOWN = 10,
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
109 110 111 112 113 114

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

115 116
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
117

J
Jesse Barnes 已提交
118 119
struct intel_framebuffer {
	struct drm_framebuffer base;
120
	struct drm_i915_gem_object *obj;
121
	struct intel_rotation_info rot_info;
J
Jesse Barnes 已提交
122 123
};

124 125
struct intel_fbdev {
	struct drm_fb_helper helper;
126
	struct intel_framebuffer *fb;
127
	int preferred_bpp;
128
};
J
Jesse Barnes 已提交
129

130
struct intel_encoder {
131
	struct drm_encoder base;
132

133
	enum intel_output_type type;
134
	unsigned int cloneable;
135
	void (*hot_plug)(struct intel_encoder *);
136
	bool (*compute_config)(struct intel_encoder *,
137
			       struct intel_crtc_state *);
138
	void (*pre_pll_enable)(struct intel_encoder *);
139
	void (*pre_enable)(struct intel_encoder *);
140
	void (*enable)(struct intel_encoder *);
141
	void (*mode_set)(struct intel_encoder *intel_encoder);
142
	void (*disable)(struct intel_encoder *);
143
	void (*post_disable)(struct intel_encoder *);
144
	void (*post_pll_disable)(struct intel_encoder *);
145 146 147 148
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
149
	/* Reconstructs the equivalent mode flags for the current hardware
150
	 * state. This must be called _after_ display->get_pipe_config has
151 152
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
153
	void (*get_config)(struct intel_encoder *,
154
			   struct intel_crtc_state *pipe_config);
155 156 157 158 159 160
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
161
	int crtc_mask;
162
	enum hpd_pin hpd_pin;
J
Jesse Barnes 已提交
163 164
};

165
struct intel_panel {
166
	struct drm_display_mode *fixed_mode;
167
	struct drm_display_mode *downclock_mode;
168
	int fitting_mode;
169 170 171

	/* backlight */
	struct {
172
		bool present;
173
		u32 level;
174
		u32 min;
175
		u32 max;
176
		bool enabled;
177 178
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
179 180

		/* PWM chip */
181 182
		bool util_pin_active_low;	/* bxt+ */
		u8 controller;		/* bxt+ only */
183 184
		struct pwm_device *pwm;

185
		struct backlight_device *device;
186

187 188 189 190 191 192 193 194 195 196
		/* Connector and platform specific backlight functions */
		int (*setup)(struct intel_connector *connector, enum pipe pipe);
		uint32_t (*get)(struct intel_connector *connector);
		void (*set)(struct intel_connector *connector, uint32_t level);
		void (*disable)(struct intel_connector *connector);
		void (*enable)(struct intel_connector *connector);
		uint32_t (*hz_to_pwm)(struct intel_connector *connector,
				      uint32_t hz);
		void (*power)(struct intel_connector *, bool enable);
	} backlight;
197 198
};

199 200
struct intel_connector {
	struct drm_connector base;
201 202 203
	/*
	 * The fixed encoder this connector is connected to.
	 */
204
	struct intel_encoder *encoder;
205

206 207 208
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
209

210 211 212 213 214 215 216 217
	/*
	 * Removes all interfaces through which the connector is accessible
	 * - like sysfs, debugfs entries -, so that no new operations can be
	 * started on the connector. Also makes sure all currently pending
	 * operations finish before returing.
	 */
	void (*unregister)(struct intel_connector *);

218 219
	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
220 221 222

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
223
	struct edid *detect_edid;
224 225 226 227

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
228 229 230 231

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
232 233
};

234 235 236 237 238 239 240 241 242 243 244 245
typedef struct dpll {
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
} intel_clock_t;

246 247 248
struct intel_atomic_state {
	struct drm_atomic_state base;

249
	unsigned int cdclk;
250

251 252 253 254 255 256
	/*
	 * Calculated device cdclk, can be different from cdclk
	 * only when all crtc's are DPMS off.
	 */
	unsigned int dev_cdclk;

257 258 259 260 261
	bool dpll_set, modeset;

	unsigned int active_crtcs;
	unsigned int min_pixclk[I915_MAX_PIPES];

262
	struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
263
	struct intel_wm_config wm_config;
264 265 266 267 268 269

	/*
	 * Current watermarks can't be trusted during hardware readout, so
	 * don't bother calculating intermediate watermarks.
	 */
	bool skip_intermediate_wm;
270 271
};

272
struct intel_plane_state {
273
	struct drm_plane_state base;
274 275 276 277
	struct drm_rect src;
	struct drm_rect dst;
	struct drm_rect clip;
	bool visible;
278

279 280 281 282 283 284 285 286
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
287
	 *     update_scaler_plane.
288 289 290 291 292 293 294
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
295
	 *     update_scaler_plane.
296 297
	 */
	int scaler_id;
298 299

	struct drm_intel_sprite_colorkey ckey;
300 301 302

	/* async flip related structures */
	struct drm_i915_gem_request *wait_req;
303 304
};

305
struct intel_initial_plane_config {
306
	struct intel_framebuffer *fb;
307
	unsigned int tiling;
308 309 310 311
	int size;
	u32 base;
};

312 313 314
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
315
#define SKL_MAX_SRC_H 4096
316 317 318
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
319
#define SKL_MAX_DST_H 4096
320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353

struct intel_scaler {
	int in_use;
	uint32_t mode;
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

354 355 356
/* drm_mode->private_flags */
#define I915_MODE_FLAG_INHERITED 1

357 358 359 360 361 362 363 364 365 366 367 368 369 370 371
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
	uint32_t linetime;
	bool fbc_wm_enabled;
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
};

struct skl_pipe_wm {
	struct skl_wm_level wm[8];
	struct skl_wm_level trans_wm;
	uint32_t linetime;
};

372
struct intel_crtc_state {
373 374
	struct drm_crtc_state base;

375 376 377 378 379 380 381 382
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
383
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
384 385
	unsigned long quirks;

386 387
	bool update_pipe; /* can a fast modeset be performed? */
	bool disable_cxsr;
388
	bool wm_changed; /* watermarks are updated */
389
	bool fb_changed; /* fb on any of the planes is changed */
390

391 392 393 394 395
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

396 397 398
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
399

400 401 402
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

403 404 405 406
	/* CPU Transcoder for the pipe. Currently this can only differ from the
	 * pipe on Haswell (where we have a special eDP transcoder). */
	enum transcoder cpu_transcoder;

407 408 409 410 411 412
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

413 414 415
	/* DP has a bunch of special case unfortunately, so mark the pipe
	 * accordingly. */
	bool has_dp_encoder;
416

417 418 419
	/* DSI has special cases */
	bool has_dsi_encoder;

420 421 422
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

423 424 425 426
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

427 428 429 430
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
431
	bool dither;
432 433 434 435

	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

436 437 438 439
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

440 441 442 443 444 445 446
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

447 448
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
449
	struct dpll dpll;
450

451 452 453
	/* Selected dpll when shared or DPLL_ID_PRIVATE. */
	enum intel_dpll_id shared_dpll;

454 455 456 457
	/*
	 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
	 * - enum skl_dpll on SKL
	 */
458 459
	uint32_t ddi_pll_sel;

460 461 462
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

463
	int pipe_bpp;
464
	struct intel_link_m_n dp_m_n;
465

466 467
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
468
	bool has_drrs;
469

470 471
	/*
	 * Frequence the dpll for the port should run at. Differs from the
472 473
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
474
	 */
475 476
	int port_clock;

477 478
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
479

480 481
	uint8_t lane_count;

482
	/* Panel fitter controls for gen2-gen4 + VLV */
483 484 485
	struct {
		u32 control;
		u32 pgm_ratios;
486
		u32 lvds_border_bits;
487 488 489 490 491 492
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
493
		bool enabled;
494
		bool force_thru;
495
	} pch_pfit;
496

497
	/* FDI configuration, only valid if has_pch_encoder is set. */
498
	int fdi_lanes;
499
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
500 501

	bool ips_enabled;
502

503 504
	bool enable_fbc;

505
	bool double_wide;
506 507 508

	bool dp_encoder_is_mst;
	int pbn;
509 510

	struct intel_crtc_scaler_state scaler_state;
511 512 513

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
514 515 516

	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
	bool disable_lp_wm;
517 518 519

	struct {
		/*
520 521
		 * Optimal watermarks, programmed post-vblank when this state
		 * is committed.
522 523 524 525 526
		 */
		union {
			struct intel_pipe_wm ilk;
			struct skl_pipe_wm skl;
		} optimal;
527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542

		/*
		 * Intermediate watermarks; these can be programmed immediately
		 * since they satisfy both the current configuration we're
		 * switching away from and the new configuration we're switching
		 * to.
		 */
		struct intel_pipe_wm intermediate;

		/*
		 * Platforms with two-step watermark programming will need to
		 * update watermark programming post-vblank to switch from the
		 * safe intermediate watermarks to the optimal final
		 * watermarks.
		 */
		bool need_postvbl_update;
543
	} wm;
544 545
};

546 547 548 549 550 551 552 553 554
struct vlv_wm_state {
	struct vlv_pipe_wm wm[3];
	struct vlv_sr_wm sr[3];
	uint8_t num_active_planes;
	uint8_t num_levels;
	uint8_t level;
	bool cxsr;
};

555
struct intel_mmio_flip {
556
	struct work_struct work;
557
	struct drm_i915_private *i915;
D
Daniel Vetter 已提交
558
	struct drm_i915_gem_request *req;
559
	struct intel_crtc *crtc;
560
	unsigned int rotation;
561 562
};

563 564 565 566 567 568 569 570 571 572 573 574
/*
 * Tracking of operations that need to be performed at the beginning/end of an
 * atomic commit, outside the atomic section where interrupts are disabled.
 * These are generally operations that grab mutexes or might otherwise sleep
 * and thus can't be run with interrupts disabled.
 */
struct intel_crtc_atomic_commit {
	/* Sleepable operations to perform before commit */

	/* Sleepable operations to perform after commit */
	unsigned fb_bits;
	bool post_enable_primary;
575 576 577

	/* Sleepable operations to perform before and after commit */
	bool update_fbc;
578 579
};

J
Jesse Barnes 已提交
580 581
struct intel_crtc {
	struct drm_crtc base;
582 583
	enum pipe pipe;
	enum plane plane;
J
Jesse Barnes 已提交
584
	u8 lut_r[256], lut_g[256], lut_b[256];
585 586 587 588 589 590
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
591
	unsigned long enabled_power_domains;
592
	bool lowfreq_avail;
593
	struct intel_overlay *overlay;
594
	struct intel_unpin_work *unpin_work;
595

596 597
	atomic_t unpin_work_count;

598 599 600
	/* Display surface base address adjustement for pageflips. Note that on
	 * gen4+ this only adjusts up to a tile, offsets within a tile are
	 * handled in the hw itself (with the TILEOFF register). */
601
	u32 dspaddr_offset;
602 603
	int adjusted_x;
	int adjusted_y;
604

605
	uint32_t cursor_addr;
606
	uint32_t cursor_cntl;
607
	uint32_t cursor_size;
608
	uint32_t cursor_base;
609

610
	struct intel_crtc_state *config;
611

612 613
	/* reset counter value when the last flip was submitted */
	unsigned int reset_counter;
614 615 616 617

	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
618 619 620 621

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
622 623 624 625
		union {
			struct intel_pipe_wm ilk;
			struct skl_pipe_wm skl;
		} active;
626

627 628
		/* allow CxSR on this pipe */
		bool cxsr_allowed;
629
	} wm;
630

631
	int scanline_offset;
632

633 634 635 636 637 638
	struct {
		unsigned start_vbl_count;
		ktime_t start_vbl_time;
		int min_vbl, max_vbl;
		int scanline_start;
	} debug;
639

640
	struct intel_crtc_atomic_commit atomic;
641 642 643

	/* scalers available on this crtc */
	int num_scalers;
644 645

	struct vlv_wm_state wm_state;
J
Jesse Barnes 已提交
646 647
};

648 649
struct intel_plane_wm_parameters {
	uint32_t horiz_pixels;
650
	uint32_t vert_pixels;
651 652 653 654 655 656 657
	/*
	 *   For packed pixel formats:
	 *     bytes_per_pixel - holds bytes per pixel
	 *   For planar pixel formats:
	 *     bytes_per_pixel - holds bytes per pixel for uv-plane
	 *     y_bytes_per_pixel - holds bytes per pixel for y-plane
	 */
658
	uint8_t bytes_per_pixel;
659
	uint8_t y_bytes_per_pixel;
660 661
	bool enabled;
	bool scaled;
662
	u64 tiling;
663
	unsigned int rotation;
664
	uint16_t fifo_size;
665 666
};

667 668
struct intel_plane {
	struct drm_plane base;
669
	int plane;
670
	enum pipe pipe;
671
	bool can_scale;
672
	int max_downscale;
673
	uint32_t frontbuffer_bit;
674 675 676 677 678 679

	/* Since we need to change the watermarks before/after
	 * enabling/disabling the planes, we need to store the parameters here
	 * as the other pieces of the struct may not reflect the values we want
	 * for the watermark calculations. Currently only Haswell uses this.
	 */
680
	struct intel_plane_wm_parameters wm;
681

682 683 684
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
685
	 * the intel_plane_state structure and accessed via plane_state.
686 687
	 */

688
	void (*update_plane)(struct drm_plane *plane,
689 690
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
691
	void (*disable_plane)(struct drm_plane *plane,
692
			      struct drm_crtc *crtc);
693
	int (*check_plane)(struct drm_plane *plane,
694
			   struct intel_crtc_state *crtc_state,
695
			   struct intel_plane_state *state);
696 697
};

698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716
struct intel_watermark_params {
	unsigned long fifo_size;
	unsigned long max_wm;
	unsigned long default_wm;
	unsigned long guard_size;
	unsigned long cacheline_size;
};

struct cxsr_latency {
	int is_desktop;
	int is_ddr3;
	unsigned long fsb_freq;
	unsigned long mem_freq;
	unsigned long display_sr;
	unsigned long display_hpll_disable;
	unsigned long cursor_sr;
	unsigned long cursor_hpll_disable;
};

717
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
718
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
719
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
720
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
721
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
722
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
723
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
724
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
725
#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
J
Jesse Barnes 已提交
726

727
struct intel_hdmi {
728
	i915_reg_t hdmi_reg;
729
	int ddc_bus;
730
	bool limited_color_range;
731
	bool color_range_auto;
732 733 734
	bool has_hdmi_sink;
	bool has_audio;
	enum hdmi_force_audio force_audio;
735
	bool rgb_quant_range_selectable;
736
	enum hdmi_picture_aspect aspect_ratio;
737
	struct intel_connector *attached_connector;
738
	void (*write_infoframe)(struct drm_encoder *encoder,
739
				enum hdmi_infoframe_type type,
740
				const void *frame, ssize_t len);
741
	void (*set_infoframes)(struct drm_encoder *encoder,
742
			       bool enable,
743
			       const struct drm_display_mode *adjusted_mode);
744 745
	bool (*infoframe_enabled)(struct drm_encoder *encoder,
				  const struct intel_crtc_state *pipe_config);
746 747
};

748
struct intel_dp_mst_encoder;
749
#define DP_MAX_DOWNSTREAM_PORTS		0x10
750

751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

771
struct intel_dp {
772 773 774
	i915_reg_t output_reg;
	i915_reg_t aux_ch_ctl_reg;
	i915_reg_t aux_ch_data_reg[5];
775
	uint32_t DP;
776 777
	int link_rate;
	uint8_t lane_count;
778 779
	bool has_audio;
	enum hdmi_force_audio force_audio;
780
	bool limited_color_range;
781
	bool color_range_auto;
782
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
783
	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
784
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
785 786 787
	/* sink rates as reported by DP_SUPPORTED_LINK_RATES */
	uint8_t num_sink_rates;
	int sink_rates[DP_MAX_SUPPORTED_RATES];
788
	struct drm_dp_aux aux;
789 790 791 792 793 794 795 796
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
797 798
	unsigned long last_power_on;
	unsigned long last_backlight_off;
799
	ktime_t panel_power_off_time;
D
Dave Airlie 已提交
800

801 802
	struct notifier_block edp_notifier;

803 804 805 806 807
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
808
	struct edp_power_seq pps_delays;
809

810 811 812 813
	bool can_mst; /* this port supports mst */
	bool is_mst;
	int active_mst_links;
	/* connector directly attached - won't be use for modeset in mst world */
814
	struct intel_connector *attached_connector;
815

816 817 818 819
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

820
	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
821 822 823 824 825 826 827 828
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider);
829 830 831 832

	/* This is called before a link training is starterd */
	void (*prepare_link_retrain)(struct intel_dp *intel_dp);

833
	bool train_set_valid;
834 835 836

	/* Displayport compliance testing */
	unsigned long compliance_test_type;
837 838
	unsigned long compliance_test_data;
	bool compliance_test_active;
839 840
};

841 842
struct intel_digital_port {
	struct intel_encoder base;
843
	enum port port;
844
	u32 saved_port_bits;
845 846
	struct intel_dp dp;
	struct intel_hdmi hdmi;
847
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
848
	bool release_cl2_override;
849
	uint8_t max_lanes;
850 851
	/* for communication with audio component; protected by av_mutex */
	const struct drm_connector *audio_connector;
852 853
};

854 855 856 857 858 859 860
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
	void *port; /* store this opaque as its illegal to dereference it */
};

861
static inline enum dpio_channel
862 863 864 865
vlv_dport_to_channel(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
866
	case PORT_D:
867
		return DPIO_CH0;
868
	case PORT_C:
869
		return DPIO_CH1;
870 871 872 873 874
	default:
		BUG();
	}
}

875 876 877 878 879 880 881 882 883 884 885 886 887 888 889
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
890 891 892 893 894 895 896 897 898 899 900 901 902
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

903 904 905 906 907 908 909
static inline struct drm_crtc *
intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

910 911 912 913 914 915 916
static inline struct drm_crtc *
intel_get_crtc_for_plane(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->plane_to_crtc_mapping[plane];
}

917 918
struct intel_unpin_work {
	struct work_struct work;
919
	struct drm_crtc *crtc;
920
	struct drm_framebuffer *old_fb;
921
	struct drm_i915_gem_object *pending_flip_obj;
922
	struct drm_pending_vblank_event *event;
923 924 925 926
	atomic_t pending;
#define INTEL_FLIP_INACTIVE	0
#define INTEL_FLIP_PENDING	1
#define INTEL_FLIP_COMPLETE	2
927 928
	u32 flip_count;
	u32 gtt_offset;
929
	struct drm_i915_gem_request *flip_queued_req;
930 931
	u32 flip_queued_vblank;
	u32 flip_ready_vblank;
932 933 934
	bool enable_stall_check;
};

P
Paulo Zanoni 已提交
935
struct intel_load_detect_pipe {
936
	struct drm_atomic_state *restore_state;
P
Paulo Zanoni 已提交
937
};
J
Jesse Barnes 已提交
938

P
Paulo Zanoni 已提交
939 940
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
941 942 943 944
{
	return to_intel_connector(connector)->encoder;
}

945 946 947 948
static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_digital_port, base.base);
949 950
}

951 952 953 954 955 956
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

957 958 959
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
960 961 962 963 964 965 966 967 968 969 970 971
}

static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
972 973
}

974 975 976 977 978 979 980 981
/*
 * Returns the number of planes for this pipe, ie the number of sprites + 1
 * (primary plane). This doesn't count the cursor plane then.
 */
static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
{
	return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
}
P
Paulo Zanoni 已提交
982

983
/* intel_fifo_underrun.c */
984
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
985
					   enum pipe pipe, bool enable);
986
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
987 988
					   enum transcoder pch_transcoder,
					   bool enable);
989 990 991 992
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum transcoder pch_transcoder);
993 994
void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
995 996

/* i915_irq.c */
997 998 999 1000
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
I
Imre Deak 已提交
1001
void gen6_reset_rps_interrupts(struct drm_device *dev);
1002 1003
void gen6_enable_rps_interrupts(struct drm_device *dev);
void gen6_disable_rps_interrupts(struct drm_device *dev);
1004
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
1005 1006
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
1007 1008 1009 1010 1011 1012
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
1013
	return dev_priv->pm.irqs_enabled;
1014 1015
}

1016
int intel_get_crtc_scanline(struct intel_crtc *crtc);
1017 1018
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask);
1019 1020
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask);
P
Paulo Zanoni 已提交
1021 1022

/* intel_crt.c */
1023
void intel_crt_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1024 1025 1026


/* intel_ddi.c */
1027 1028
void intel_ddi_clk_select(struct intel_encoder *encoder,
			  const struct intel_crtc_state *pipe_config);
1029
void intel_prepare_ddi_buffer(struct intel_encoder *encoder);
1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
void hsw_fdi_link_train(struct drm_crtc *crtc);
void intel_ddi_init(struct drm_device *dev, enum port port);
enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
void intel_ddi_pll_init(struct drm_device *dev);
void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder);
void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
1040 1041
bool intel_ddi_pll_select(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state);
1042
void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
1043
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1044 1045
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
void intel_ddi_fdi_disable(struct drm_crtc *crtc);
L
Libin Yang 已提交
1046 1047
bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				 struct intel_crtc *intel_crtc);
1048
void intel_ddi_get_config(struct intel_encoder *encoder,
1049
			  struct intel_crtc_state *pipe_config);
1050 1051
struct intel_encoder *
intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
P
Paulo Zanoni 已提交
1052

1053
void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
1054
void intel_ddi_clock_get(struct intel_encoder *encoder,
1055
			 struct intel_crtc_state *pipe_config);
1056
void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
1057
uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
P
Paulo Zanoni 已提交
1058

1059
/* intel_frontbuffer.c */
1060
void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
1061
			     enum fb_op_origin origin);
1062 1063 1064 1065 1066
void intel_frontbuffer_flip_prepare(struct drm_device *dev,
				    unsigned frontbuffer_bits);
void intel_frontbuffer_flip_complete(struct drm_device *dev,
				     unsigned frontbuffer_bits);
void intel_frontbuffer_flip(struct drm_device *dev,
1067
			    unsigned frontbuffer_bits);
1068 1069 1070 1071
unsigned int intel_fb_align_height(struct drm_device *dev,
				   unsigned int height,
				   uint32_t pixel_format,
				   uint64_t fb_format_modifier);
1072 1073
void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
			enum fb_op_origin origin);
1074 1075
u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
			      uint64_t fb_modifier, uint32_t pixel_format);
1076

1077 1078
/* intel_audio.c */
void intel_init_audio(struct drm_device *dev);
1079 1080
void intel_audio_codec_enable(struct intel_encoder *encoder);
void intel_audio_codec_disable(struct intel_encoder *encoder);
I
Imre Deak 已提交
1081 1082
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1083

1084
/* intel_display.c */
1085
extern const struct drm_plane_funcs intel_plane_funcs;
1086
unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1087 1088
bool intel_has_pending_fb_unpin(struct drm_device *dev);
int intel_pch_rawclk(struct drm_device *dev);
1089
int intel_hrawclk(struct drm_device *dev);
1090
void intel_mark_busy(struct drm_device *dev);
1091 1092
void intel_mark_idle(struct drm_device *dev);
void intel_crtc_restore_mode(struct drm_crtc *crtc);
1093
int intel_display_suspend(struct drm_device *dev);
1094
void intel_encoder_destroy(struct drm_encoder *encoder);
1095 1096
int intel_connector_init(struct intel_connector *);
struct intel_connector *intel_connector_alloc(void);
1097 1098 1099 1100 1101 1102
bool intel_connector_get_hw_state(struct intel_connector *connector);
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc);
1103
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1104 1105
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1106 1107
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1108
bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
1109 1110 1111 1112 1113
static inline void
intel_wait_for_vblank(struct drm_device *dev, int pipe)
{
	drm_wait_one_vblank(dev, pipe);
}
1114 1115 1116 1117 1118 1119 1120 1121 1122
static inline void
intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
{
	const struct intel_crtc *crtc =
		to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));

	if (crtc->active)
		intel_wait_for_vblank(dev, pipe);
}
1123
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1124
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1125 1126
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1127 1128
bool intel_get_load_detect_pipe(struct drm_connector *connector,
				struct drm_display_mode *mode,
1129 1130
				struct intel_load_detect_pipe *old,
				struct drm_modeset_acquire_ctx *ctx);
1131
void intel_release_load_detect_pipe(struct drm_connector *connector,
1132 1133
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
1134 1135
int intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
			       unsigned int rotation);
1136 1137
struct drm_framebuffer *
__intel_framebuffer_create(struct drm_device *dev,
1138 1139 1140 1141 1142
			   struct drm_mode_fb_cmd2 *mode_cmd,
			   struct drm_i915_gem_object *obj);
void intel_prepare_page_flip(struct drm_device *dev, int plane);
void intel_finish_page_flip(struct drm_device *dev, int pipe);
void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
1143
void intel_check_page_flip(struct drm_device *dev, int pipe);
1144
int intel_prepare_plane_fb(struct drm_plane *plane,
1145
			   const struct drm_plane_state *new_state);
1146
void intel_cleanup_plane_fb(struct drm_plane *plane,
1147
			    const struct drm_plane_state *old_state);
1148 1149 1150 1151 1152 1153 1154 1155
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t *val);
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t val);
1156 1157
int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
				    struct drm_plane_state *plane_state);
1158

1159 1160
unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
			       uint64_t fb_modifier, unsigned int cpp);
1161

1162 1163 1164 1165 1166 1167
static inline bool
intel_rotation_90_or_270(unsigned int rotation)
{
	return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
}

1168 1169 1170
void intel_create_rotation_property(struct drm_device *dev,
					struct intel_plane *plane);

1171
/* shared dpll functions */
P
Paulo Zanoni 已提交
1172
struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
1173 1174 1175 1176 1177
void assert_shared_dpll(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll,
			bool state);
#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
1178 1179
struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
						struct intel_crtc_state *state);
1180

1181 1182
int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
		     const struct dpll *dpll);
1183
void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1184
int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1185

1186
/* modesetting asserts */
1187 1188
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1189 1190 1191 1192 1193 1194 1195 1196
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1197
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1198 1199
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1200 1201
u32 intel_compute_tile_offset(int *x, int *y,
			      const struct drm_framebuffer *fb, int plane,
1202 1203
			      unsigned int pitch,
			      unsigned int rotation);
1204 1205
void intel_prepare_reset(struct drm_device *dev);
void intel_finish_reset(struct drm_device *dev);
1206 1207
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1208 1209
void broxton_init_cdclk(struct drm_device *dev);
void broxton_uninit_cdclk(struct drm_device *dev);
1210 1211
void broxton_ddi_phy_init(struct drm_device *dev);
void broxton_ddi_phy_uninit(struct drm_device *dev);
1212 1213
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1214
void skl_init_cdclk(struct drm_i915_private *dev_priv);
1215
int skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
1216
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1217 1218
void skl_enable_dc6(struct drm_i915_private *dev_priv);
void skl_disable_dc6(struct drm_i915_private *dev_priv);
1219
void intel_dp_get_m_n(struct intel_crtc *crtc,
1220
		      struct intel_crtc_state *pipe_config);
1221
void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1222
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
I
Imre Deak 已提交
1223 1224
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
			intel_clock_t *best_clock);
1225 1226
int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);

1227
bool intel_crtc_active(struct drm_crtc *crtc);
1228 1229
void hsw_enable_ips(struct intel_crtc *crtc);
void hsw_disable_ips(struct intel_crtc *crtc);
I
Imre Deak 已提交
1230 1231
enum intel_display_power_domain
intel_display_port_power_domain(struct intel_encoder *intel_encoder);
1232 1233
enum intel_display_power_domain
intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
1234
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1235
				 struct intel_crtc_state *pipe_config);
1236

1237
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1238
int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1239

1240 1241 1242
u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
			   struct drm_i915_gem_object *obj,
			   unsigned int plane);
1243

1244 1245 1246
u32 skl_plane_ctl_format(uint32_t pixel_format);
u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
u32 skl_plane_ctl_rotation(unsigned int rotation);
1247

1248
/* intel_csr.c */
1249
void intel_csr_ucode_init(struct drm_i915_private *);
1250
bool intel_csr_load_program(struct drm_i915_private *);
1251
void intel_csr_ucode_fini(struct drm_i915_private *);
1252

P
Paulo Zanoni 已提交
1253
/* intel_dp.c */
1254
void intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
1255 1256
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
1257 1258
void intel_dp_set_link_params(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *pipe_config);
1259 1260 1261 1262
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1263
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
1264
bool intel_dp_compute_config(struct intel_encoder *encoder,
1265
			     struct intel_crtc_state *pipe_config);
1266
bool intel_dp_is_edp(struct drm_device *dev, enum port port);
1267 1268
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1269 1270
void intel_edp_backlight_on(struct intel_dp *intel_dp);
void intel_edp_backlight_off(struct intel_dp *intel_dp);
1271
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1272 1273
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1274 1275 1276
void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
void intel_dp_mst_suspend(struct drm_device *dev);
void intel_dp_mst_resume(struct drm_device *dev);
1277
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1278
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1279
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1280
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
R
Rodrigo Vivi 已提交
1281
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1282
void intel_plane_destroy(struct drm_plane *plane);
V
Vandana Kannan 已提交
1283 1284
void intel_edp_drrs_enable(struct intel_dp *intel_dp);
void intel_edp_drrs_disable(struct intel_dp *intel_dp);
1285 1286 1287
void intel_edp_drrs_invalidate(struct drm_device *dev,
		unsigned frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
1288 1289
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
					 struct intel_digital_port *port);
1290
void hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config);
R
Rodrigo Vivi 已提交
1291

1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303
void
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat);
void
intel_dp_set_signal_levels(struct intel_dp *intel_dp);
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
uint8_t
intel_dp_voltage_max(struct intel_dp *intel_dp);
uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select);
1304
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1305 1306 1307
bool
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);

1308 1309 1310
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1311
/* intel_dsi.c */
1312
void intel_dsi_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1313 1314 1315


/* intel_dvo.c */
1316
void intel_dvo_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1317 1318


1319
/* legacy fbdev emulation in intel_fbdev.c */
1320
#ifdef CONFIG_DRM_FBDEV_EMULATION
1321
extern int intel_fbdev_init(struct drm_device *dev);
1322
extern void intel_fbdev_initial_config_async(struct drm_device *dev);
1323
extern void intel_fbdev_fini(struct drm_device *dev);
1324
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1325 1326
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1327 1328 1329 1330 1331
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1332

1333
static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
1334 1335 1336 1337 1338 1339 1340
{
}

static inline void intel_fbdev_fini(struct drm_device *dev)
{
}

1341
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1342 1343 1344
{
}

1345
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1346 1347 1348
{
}
#endif
P
Paulo Zanoni 已提交
1349

1350
/* intel_fbc.c */
1351 1352
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
			   struct drm_atomic_state *state);
1353
bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1354 1355
void intel_fbc_pre_update(struct intel_crtc *crtc);
void intel_fbc_post_update(struct intel_crtc *crtc);
1356
void intel_fbc_init(struct drm_i915_private *dev_priv);
1357
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
1358
void intel_fbc_enable(struct intel_crtc *crtc);
1359 1360
void intel_fbc_disable(struct intel_crtc *crtc);
void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
1361 1362 1363 1364
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
1365
		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
1366
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1367

P
Paulo Zanoni 已提交
1368
/* intel_hdmi.c */
1369
void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
1370 1371 1372 1373
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1374
			       struct intel_crtc_state *pipe_config);
P
Paulo Zanoni 已提交
1375 1376 1377


/* intel_lvds.c */
1378 1379
void intel_lvds_init(struct drm_device *dev);
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
1380 1381 1382 1383


/* intel_modes.c */
int intel_connector_update_modes(struct drm_connector *connector,
1384
				 struct edid *edid);
P
Paulo Zanoni 已提交
1385
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1386 1387
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1388
void intel_attach_aspect_ratio_property(struct drm_connector *connector);
P
Paulo Zanoni 已提交
1389 1390 1391


/* intel_overlay.c */
1392 1393 1394 1395 1396 1397 1398
void intel_setup_overlay(struct drm_device *dev);
void intel_cleanup_overlay(struct drm_device *dev);
int intel_overlay_switch_off(struct intel_overlay *overlay);
int intel_overlay_put_image(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
int intel_overlay_attrs(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1399
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1400 1401 1402


/* intel_panel.c */
1403
int intel_panel_init(struct intel_panel *panel,
1404 1405
		     struct drm_display_mode *fixed_mode,
		     struct drm_display_mode *downclock_mode);
1406 1407 1408 1409
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
1410
			     struct intel_crtc_state *pipe_config,
1411 1412
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1413
			      struct intel_crtc_state *pipe_config,
1414
			      int fitting_mode);
1415 1416
void intel_panel_set_backlight_acpi(struct intel_connector *connector,
				    u32 level, u32 max);
1417
int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
1418 1419
void intel_panel_enable_backlight(struct intel_connector *connector);
void intel_panel_disable_backlight(struct intel_connector *connector);
1420
void intel_panel_destroy_backlight(struct drm_connector *connector);
1421
enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1422 1423 1424 1425
extern struct drm_display_mode *intel_find_panel_downclock(
				struct drm_device *dev,
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
1426 1427 1428
void intel_backlight_register(struct drm_device *dev);
void intel_backlight_unregister(struct drm_device *dev);

P
Paulo Zanoni 已提交
1429

R
Rodrigo Vivi 已提交
1430 1431 1432 1433
/* intel_psr.c */
void intel_psr_enable(struct intel_dp *intel_dp);
void intel_psr_disable(struct intel_dp *intel_dp);
void intel_psr_invalidate(struct drm_device *dev,
1434
			  unsigned frontbuffer_bits);
R
Rodrigo Vivi 已提交
1435
void intel_psr_flush(struct drm_device *dev,
1436 1437
		     unsigned frontbuffer_bits,
		     enum fb_op_origin origin);
R
Rodrigo Vivi 已提交
1438
void intel_psr_init(struct drm_device *dev);
1439 1440
void intel_psr_single_frame_update(struct drm_device *dev,
				   unsigned frontbuffer_bits);
R
Rodrigo Vivi 已提交
1441

1442 1443
/* intel_runtime_pm.c */
int intel_power_domains_init(struct drm_i915_private *);
1444
void intel_power_domains_fini(struct drm_i915_private *);
1445 1446
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
1447 1448
void skl_pw1_misc_io_init(struct drm_i915_private *dev_priv);
void skl_pw1_misc_io_fini(struct drm_i915_private *dev_priv);
1449
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1450 1451
const char *
intel_display_power_domain_str(enum intel_display_power_domain domain);
1452

1453 1454 1455 1456
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
1457 1458
void intel_display_power_get(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1459 1460
bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
					enum intel_display_power_domain domain);
1461 1462
void intel_display_power_put(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474

static inline void
assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
{
	WARN_ONCE(dev_priv->pm.suspended,
		  "Device suspended during HW access\n");
}

static inline void
assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
{
	assert_rpm_device_not_suspended(dev_priv);
1475 1476 1477 1478
	/* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
	 * too much noise. */
	if (!atomic_read(&dev_priv->pm.wakeref_count))
		DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
1479 1480
}

1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
static inline int
assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
{
	int seq = atomic_read(&dev_priv->pm.atomic_seq);

	assert_rpm_wakelock_held(dev_priv);

	return seq;
}

static inline void
assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
{
	WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
		  "HW access outside of RPM atomic section\n");
}

1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545
/**
 * disable_rpm_wakeref_asserts - disable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function disable asserts that check if we hold an RPM wakelock
 * reference, while keeping the device-not-suspended checks still enabled.
 * It's meant to be used only in special circumstances where our rule about
 * the wakelock refcount wrt. the device power state doesn't hold. According
 * to this rule at any point where we access the HW or want to keep the HW in
 * an active state we must hold an RPM wakelock reference acquired via one of
 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
 * forcewake release timer, and the GPU RPS and hangcheck works. All other
 * users should avoid using this function.
 *
 * Any calls to this function must have a symmetric call to
 * enable_rpm_wakeref_asserts().
 */
static inline void
disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
	atomic_inc(&dev_priv->pm.wakeref_count);
}

/**
 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function re-enables the RPM assert checks after disabling them with
 * disable_rpm_wakeref_asserts. It's meant to be used only in special
 * circumstances otherwise its use should be avoided.
 *
 * Any calls to this function must have a symmetric call to
 * disable_rpm_wakeref_asserts().
 */
static inline void
enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
	atomic_dec(&dev_priv->pm.wakeref_count);
}

/* TODO: convert users of these to rely instead on proper RPM refcounting */
#define DISABLE_RPM_WAKEREF_ASSERTS(dev_priv)	\
	disable_rpm_wakeref_asserts(dev_priv)

#define ENABLE_RPM_WAKEREF_ASSERTS(dev_priv)	\
	enable_rpm_wakeref_asserts(dev_priv)

1546
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1547
bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
1548 1549 1550
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);

1551 1552
void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);

1553 1554
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
1555 1556
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
1557 1558


P
Paulo Zanoni 已提交
1559
/* intel_pm.c */
1560 1561
void intel_init_clock_gating(struct drm_device *dev);
void intel_suspend_hw(struct drm_device *dev);
1562
int ilk_wm_max_level(const struct drm_device *dev);
1563 1564
void intel_update_watermarks(struct drm_crtc *crtc);
void intel_init_pm(struct drm_device *dev);
D
Daniel Vetter 已提交
1565
void intel_pm_setup(struct drm_device *dev);
1566 1567
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
1568 1569
void intel_init_gt_powersave(struct drm_device *dev);
void intel_cleanup_gt_powersave(struct drm_device *dev);
1570 1571
void intel_enable_gt_powersave(struct drm_device *dev);
void intel_disable_gt_powersave(struct drm_device *dev);
1572
void intel_suspend_gt_powersave(struct drm_device *dev);
1573
void intel_reset_gt_powersave(struct drm_device *dev);
1574
void gen6_update_ring_freq(struct drm_device *dev);
1575 1576
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
1577
void gen6_rps_idle(struct drm_i915_private *dev_priv);
1578
void gen6_rps_boost(struct drm_i915_private *dev_priv,
1579 1580
		    struct intel_rps_client *rps,
		    unsigned long submitted);
1581
void intel_queue_rps_boost_for_request(struct drm_device *dev,
D
Daniel Vetter 已提交
1582
				       struct drm_i915_gem_request *req);
1583
void vlv_wm_get_hw_state(struct drm_device *dev);
1584
void ilk_wm_get_hw_state(struct drm_device *dev);
1585
void skl_wm_get_hw_state(struct drm_device *dev);
1586 1587
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
1588
uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
1589
bool ilk_disable_lp_wm(struct drm_device *dev);
1590
int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6);
1591

P
Paulo Zanoni 已提交
1592
/* intel_sdvo.c */
1593 1594
bool intel_sdvo_init(struct drm_device *dev,
		     i915_reg_t reg, enum port port);
1595

R
Rodrigo Vivi 已提交
1596

P
Paulo Zanoni 已提交
1597
/* intel_sprite.c */
1598 1599 1600
int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1601 1602
void intel_pipe_update_start(struct intel_crtc *crtc);
void intel_pipe_update_end(struct intel_crtc *crtc);
P
Paulo Zanoni 已提交
1603 1604

/* intel_tv.c */
1605
void intel_tv_init(struct drm_device *dev);
1606

1607
/* intel_atomic.c */
1608 1609 1610 1611
int intel_connector_atomic_get_property(struct drm_connector *connector,
					const struct drm_connector_state *state,
					struct drm_property *property,
					uint64_t *val);
1612 1613 1614
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
1615 1616 1617 1618 1619
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);
struct intel_shared_dpll_config *
intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);

1620 1621 1622 1623 1624 1625 1626
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
1627
		return ERR_CAST(crtc_state);
1628 1629 1630

	return to_intel_crtc_state(crtc_state);
}
1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642

static inline struct intel_plane_state *
intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
				      struct intel_plane *plane)
{
	struct drm_plane_state *plane_state;

	plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);

	return to_intel_plane_state(plane_state);
}

1643 1644 1645
int intel_atomic_setup_scalers(struct drm_device *dev,
	struct intel_crtc *intel_crtc,
	struct intel_crtc_state *crtc_state);
1646 1647

/* intel_atomic_plane.c */
1648
struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
1649 1650 1651 1652 1653
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;

J
Jesse Barnes 已提交
1654
#endif /* __INTEL_DRV_H__ */