i915_irq.c 116.3 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47 48 49
static const u32 hpd_ibx[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

static const u32 hpd_cpt[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
50
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
51 52 53 54 55 56 57 58 59 60 61 62 63 64
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

static const u32 hpd_mask_i915[] = {
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

65
static const u32 hpd_status_g4x[] = {
66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

83
/* IIR can theoretically queue up two events. Be paranoid. */
84
#define GEN8_IRQ_RESET_NDX(type, which) do { \
85 86 87 88 89 90 91 92 93
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

94
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
95
	I915_WRITE(type##IMR, 0xffffffff); \
96
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
97
	I915_WRITE(type##IER, 0); \
98 99 100 101
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
102 103
} while (0)

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
	u32 val = I915_READ(reg); \
	if (val) { \
		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
		     (reg), val); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
	} \
} while (0)

P
Paulo Zanoni 已提交
119
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
120
	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
121 122 123 124 125 126
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
	POSTING_READ(GEN8_##type##_IER(which)); \
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
127
	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
P
Paulo Zanoni 已提交
128 129 130 131 132
	I915_WRITE(type##IMR, (imr_val)); \
	I915_WRITE(type##IER, (ier_val)); \
	POSTING_READ(type##IER); \
} while (0)

133
/* For display hotplug interrupt */
134
static void
135
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
136
{
137 138
	assert_spin_locked(&dev_priv->irq_lock);

139
	if (WARN_ON(dev_priv->pm.irqs_disabled))
140 141
		return;

142 143 144
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
145
		POSTING_READ(DEIMR);
146 147 148
	}
}

149
static void
150
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
151
{
152 153
	assert_spin_locked(&dev_priv->irq_lock);

154
	if (WARN_ON(dev_priv->pm.irqs_disabled))
155 156
		return;

157 158 159
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
160
		POSTING_READ(DEIMR);
161 162 163
	}
}

P
Paulo Zanoni 已提交
164 165 166 167 168 169 170 171 172 173 174 175
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

176
	if (WARN_ON(dev_priv->pm.irqs_disabled))
177 178
		return;

P
Paulo Zanoni 已提交
179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

P
Paulo Zanoni 已提交
195 196 197 198 199 200 201 202 203 204
/**
  * snb_update_pm_irq - update GEN6_PMIMR
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
205
	uint32_t new_val;
P
Paulo Zanoni 已提交
206 207 208

	assert_spin_locked(&dev_priv->irq_lock);

209
	if (WARN_ON(dev_priv->pm.irqs_disabled))
210 211
		return;

212
	new_val = dev_priv->pm_irq_mask;
213 214 215
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

216 217 218
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
219 220
		POSTING_READ(GEN6_PMIMR);
	}
P
Paulo Zanoni 已提交
221 222 223 224 225 226 227 228 229 230 231 232
}

void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	snb_update_pm_irq(dev_priv, mask, mask);
}

void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

233 234 235 236 237 238
static bool ivb_can_enable_err_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	enum pipe pipe;

239 240
	assert_spin_locked(&dev_priv->irq_lock);

241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256
	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->cpu_fifo_underrun_disabled)
			return false;
	}

	return true;
}

static bool cpt_can_enable_serr_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct intel_crtc *crtc;

257 258
	assert_spin_locked(&dev_priv->irq_lock);

259 260 261 262 263 264 265 266 267 268
	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->pch_fifo_underrun_disabled)
			return false;
	}

	return true;
}

269 270 271 272 273 274 275 276 277 278 279 280
static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg = PIPESTAT(pipe);
	u32 pipestat = I915_READ(reg) & 0x7fff0000;

	assert_spin_locked(&dev_priv->irq_lock);

	I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
	POSTING_READ(reg);
}

281 282 283 284 285 286 287 288 289 290 291 292 293 294
static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
						 enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
					  DE_PIPEB_FIFO_UNDERRUN;

	if (enable)
		ironlake_enable_display_irq(dev_priv, bit);
	else
		ironlake_disable_display_irq(dev_priv, bit);
}

static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
295
						  enum pipe pipe, bool enable)
296 297 298
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	if (enable) {
299 300
		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));

301 302 303 304 305
		if (!ivb_can_enable_err_int(dev))
			return;

		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
	} else {
306 307 308
		bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);

		/* Change the state _after_ we've read out the current one. */
309
		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
310 311 312 313 314 315

		if (!was_enabled &&
		    (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
			DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
				      pipe_name(pipe));
		}
316 317 318
	}
}

319 320 321 322 323 324 325 326 327 328 329 330 331 332 333
static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
						  enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	assert_spin_locked(&dev_priv->irq_lock);

	if (enable)
		dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
	else
		dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
}

334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
					 uint32_t interrupt_mask,
					 uint32_t enabled_irq_mask)
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

	assert_spin_locked(&dev_priv->irq_lock);

350
	if (WARN_ON(dev_priv->pm.irqs_disabled))
351 352
		return;

353 354 355 356 357 358 359 360
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
#define ibx_enable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), (bits))
#define ibx_disable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), 0)

361 362
static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
					    enum transcoder pch_transcoder,
363 364 365
					    bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
366 367
	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
368 369

	if (enable)
370
		ibx_enable_display_interrupt(dev_priv, bit);
371
	else
372
		ibx_disable_display_interrupt(dev_priv, bit);
373 374 375 376 377 378 379 380 381
}

static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
					    enum transcoder pch_transcoder,
					    bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (enable) {
382 383 384
		I915_WRITE(SERR_INT,
			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));

385 386 387
		if (!cpt_can_enable_serr_int(dev))
			return;

388
		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
389
	} else {
390 391 392 393
		uint32_t tmp = I915_READ(SERR_INT);
		bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);

		/* Change the state _after_ we've read out the current one. */
394
		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
395 396 397 398 399 400

		if (!was_enabled &&
		    (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
			DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
				      transcoder_name(pch_transcoder));
		}
401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417
	}
}

/**
 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pipe: pipe
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable CPU fifo underruns for a specific
 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
 * reporting for one pipe may also disable all the other CPU error interruts for
 * the other pipes, due to the fact that there's just one interrupt mask/enable
 * bit for all the pipes.
 *
 * Returns the previous state of underrun reporting.
 */
418 419
bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
					     enum pipe pipe, bool enable)
420 421 422 423 424 425
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool ret;

426 427
	assert_spin_locked(&dev_priv->irq_lock);

428 429 430 431 432 433 434
	ret = !intel_crtc->cpu_fifo_underrun_disabled;

	if (enable == ret)
		goto done;

	intel_crtc->cpu_fifo_underrun_disabled = !enable;

435 436 437
	if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)))
		i9xx_clear_fifo_underrun(dev, pipe);
	else if (IS_GEN5(dev) || IS_GEN6(dev))
438 439
		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
	else if (IS_GEN7(dev))
440
		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
441 442
	else if (IS_GEN8(dev))
		broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
443 444

done:
445 446 447 448 449 450 451 452 453 454 455 456
	return ret;
}

bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
					   enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;
	bool ret;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
457
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
458

459 460 461
	return ret;
}

462 463 464 465 466 467 468 469 470 471
static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
						  enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	return !intel_crtc->cpu_fifo_underrun_disabled;
}

472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490
/**
 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable PCH fifo underruns for a specific
 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
 * underrun reporting for one transcoder may also disable all the other PCH
 * error interruts for the other transcoders, due to the fact that there's just
 * one interrupt mask/enable bit for all the transcoders.
 *
 * Returns the previous state of underrun reporting.
 */
bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
					   enum transcoder pch_transcoder,
					   bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
491 492
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
493 494 495
	unsigned long flags;
	bool ret;

496 497 498 499 500 501 502 503
	/*
	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
	 * has only one pch transcoder A that all pipes can use. To avoid racy
	 * pch transcoder -> pipe lookups from interrupt code simply store the
	 * underrun statistics in crtc A. Since we never expose this anywhere
	 * nor use it outside of the fifo underrun code here using the "wrong"
	 * crtc on LPT won't cause issues.
	 */
504 505 506 507 508 509 510 511 512 513 514

	spin_lock_irqsave(&dev_priv->irq_lock, flags);

	ret = !intel_crtc->pch_fifo_underrun_disabled;

	if (enable == ret)
		goto done;

	intel_crtc->pch_fifo_underrun_disabled = !enable;

	if (HAS_PCH_IBX(dev))
515
		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
516 517 518 519 520 521 522 523 524
	else
		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);

done:
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
	return ret;
}


D
Daniel Vetter 已提交
525
static void
526 527
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
528
{
529
	u32 reg = PIPESTAT(pipe);
530
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
531

532 533
	assert_spin_locked(&dev_priv->irq_lock);

534 535 536 537
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
538 539 540
		return;

	if ((pipestat & enable_mask) == enable_mask)
541 542
		return;

543 544
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

545
	/* Enable the interrupt, clear any pending status */
546
	pipestat |= enable_mask | status_mask;
547 548
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
549 550
}

D
Daniel Vetter 已提交
551
static void
552 553
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
554
{
555
	u32 reg = PIPESTAT(pipe);
556
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
557

558 559
	assert_spin_locked(&dev_priv->irq_lock);

560 561 562 563
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
564 565
		return;

566 567 568
	if ((pipestat & enable_mask) == 0)
		return;

569 570
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

571
	pipestat &= ~enable_mask;
572 573
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
574 575
}

576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
	 * On pipe A we don't support the PSR interrupt yet, on pipe B the
	 * same bit MBZ.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

598 599 600 601 602 603
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

604 605 606 607 608
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
609 610 611 612 613 614 615 616 617
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

618 619 620 621 622
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
623 624 625
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

626
/**
627
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
628
 */
629
static void i915_enable_asle_pipestat(struct drm_device *dev)
630
{
631
	struct drm_i915_private *dev_priv = dev->dev_private;
632 633
	unsigned long irqflags;

634 635 636
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

637
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
638

639
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
640
	if (INTEL_INFO(dev)->gen >= 4)
641
		i915_enable_pipestat(dev_priv, PIPE_A,
642
				     PIPE_LEGACY_BLC_EVENT_STATUS);
643 644

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
645 646
}

647 648 649 650 651 652 653 654 655 656 657 658
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
659
	struct drm_i915_private *dev_priv = dev->dev_private;
660

661 662 663 664
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		/* Locking is horribly broken here, but whatever. */
		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
665

666 667 668 669
		return intel_crtc->active;
	} else {
		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
	}
670 671
}

672 673 674 675 676 677
static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

678 679 680
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
681
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
682
{
683
	struct drm_i915_private *dev_priv = dev->dev_private;
684 685
	unsigned long high_frame;
	unsigned long low_frame;
686
	u32 high1, high2, low, pixel, vbl_start;
687 688

	if (!i915_pipe_enabled(dev, pipe)) {
689
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
690
				"pipe %c\n", pipe_name(pipe));
691 692 693
		return 0;
	}

694 695 696 697 698 699 700 701
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		struct intel_crtc *intel_crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		const struct drm_display_mode *mode =
			&intel_crtc->config.adjusted_mode;

		vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
	} else {
702
		enum transcoder cpu_transcoder = (enum transcoder) pipe;
703 704 705 706 707 708 709 710
		u32 htotal;

		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;

		vbl_start *= htotal;
	}

711 712
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
713

714 715 716 717 718 719
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
720
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
721
		low   = I915_READ(low_frame);
722
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
723 724
	} while (high1 != high2);

725
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
726
	pixel = low & PIPE_PIXEL_MASK;
727
	low >>= PIPE_FRAME_LOW_SHIFT;
728 729 730 731 732 733

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
734
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
735 736
}

737
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
738
{
739
	struct drm_i915_private *dev_priv = dev->dev_private;
740
	int reg = PIPE_FRMCOUNT_GM45(pipe);
741 742

	if (!i915_pipe_enabled(dev, pipe)) {
743
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
744
				 "pipe %c\n", pipe_name(pipe));
745 746 747 748 749 750
		return 0;
	}

	return I915_READ(reg);
}

751 752 753
/* raw reads, only for fast reads of display block, no need for forcewake etc. */
#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))

754
static bool ilk_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe)
755 756 757
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t status;
758 759 760 761 762 763 764 765
	int reg;

	if (INTEL_INFO(dev)->gen >= 8) {
		status = GEN8_PIPE_VBLANK;
		reg = GEN8_DE_PIPE_ISR(pipe);
	} else if (INTEL_INFO(dev)->gen >= 7) {
		status = DE_PIPE_VBLANK_IVB(pipe);
		reg = DEISR;
766
	} else {
767 768
		status = DE_PIPE_VBLANK(pipe);
		reg = DEISR;
769
	}
770

771
	return __raw_i915_read32(dev_priv, reg) & status;
772 773
}

774
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
775 776
				    unsigned int flags, int *vpos, int *hpos,
				    ktime_t *stime, ktime_t *etime)
777
{
778 779 780 781
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
782
	int position;
783 784 785
	int vbl_start, vbl_end, htotal, vtotal;
	bool in_vbl = true;
	int ret = 0;
786
	unsigned long irqflags;
787

788
	if (!intel_crtc->active) {
789
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
790
				 "pipe %c\n", pipe_name(pipe));
791 792 793
		return 0;
	}

794 795 796 797
	htotal = mode->crtc_htotal;
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
798

799 800 801 802 803 804
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

805 806
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

807 808 809 810 811 812 813 814 815 816 817 818 819
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

820
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
821 822 823
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
824
		if (IS_GEN2(dev))
825
			position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
826
		else
827
			position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
828

829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850
		if (HAS_DDI(dev)) {
			/*
			 * On HSW HDMI outputs there seems to be a 2 line
			 * difference, whereas eDP has the normal 1 line
			 * difference that earlier platforms have. External
			 * DP is unknown. For now just check for the 2 line
			 * difference case on all output types on HSW+.
			 *
			 * This might misinterpret the scanline counter being
			 * one line too far along on eDP, but that's less
			 * dangerous than the alternative since that would lead
			 * the vblank timestamp code astray when it sees a
			 * scanline count before vblank_start during a vblank
			 * interrupt.
			 */
			in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
			if ((in_vbl && (position == vbl_start - 2 ||
					position == vbl_start - 1)) ||
			    (!in_vbl && (position == vbl_end - 2 ||
					 position == vbl_end - 1)))
				position = (position + 2) % vtotal;
		} else if (HAS_PCH_SPLIT(dev)) {
851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885
			/*
			 * The scanline counter increments at the leading edge
			 * of hsync, ie. it completely misses the active portion
			 * of the line. Fix up the counter at both edges of vblank
			 * to get a more accurate picture whether we're in vblank
			 * or not.
			 */
			in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
			if ((in_vbl && position == vbl_start - 1) ||
			    (!in_vbl && position == vbl_end - 1))
				position = (position + 1) % vtotal;
		} else {
			/*
			 * ISR vblank status bits don't work the way we'd want
			 * them to work on non-PCH platforms (for
			 * ilk_pipe_in_vblank_locked()), and there doesn't
			 * appear any other way to determine if we're currently
			 * in vblank.
			 *
			 * Instead let's assume that we're already in vblank if
			 * we got called from the vblank interrupt and the
			 * scanline counter value indicates that we're on the
			 * line just prior to vblank start. This should result
			 * in the correct answer, unless the vblank interrupt
			 * delivery really got delayed for almost exactly one
			 * full frame/field.
			 */
			if (flags & DRM_CALLED_FROM_VBLIRQ &&
			    position == vbl_start - 1) {
				position = (position + 1) % vtotal;

				/* Signal this correction as "applied". */
				ret |= 0x8;
			}
		}
886 887 888 889 890
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
891
		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
892

893 894 895 896
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
897 898
	}

899 900 901 902 903 904 905 906
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

907 908 909 910 911 912 913 914 915 916 917 918
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
919

920
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
921 922 923 924 925 926
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
927 928 929 930 931 932 933 934

	/* In vblank? */
	if (in_vbl)
		ret |= DRM_SCANOUTPOS_INVBL;

	return ret;
}

935
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
936 937 938 939
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
940
	struct drm_crtc *crtc;
941

942
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
943
		DRM_ERROR("Invalid crtc %d\n", pipe);
944 945 946 947
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
948 949 950 951 952 953 954 955 956 957
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

	if (!crtc->enabled) {
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
958 959

	/* Helper routine in DRM core does all the work: */
960 961
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
962 963
						     crtc,
						     &to_intel_crtc(crtc)->config.adjusted_mode);
964 965
}

966 967
static bool intel_hpd_irq_event(struct drm_device *dev,
				struct drm_connector *connector)
968 969 970 971 972 973 974
{
	enum drm_connector_status old_status;

	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
	old_status = connector->status;

	connector->status = connector->funcs->detect(connector, false);
975 976 977 978
	if (old_status == connector->status)
		return false;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
979 980
		      connector->base.id,
		      drm_get_connector_name(connector),
981 982 983 984
		      drm_get_connector_status_name(old_status),
		      drm_get_connector_status_name(connector->status));

	return true;
985 986
}

987 988 989
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
990 991
#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)

992 993
static void i915_hotplug_work_func(struct work_struct *work)
{
994 995
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, hotplug_work);
996
	struct drm_device *dev = dev_priv->dev;
997
	struct drm_mode_config *mode_config = &dev->mode_config;
998 999 1000 1001 1002
	struct intel_connector *intel_connector;
	struct intel_encoder *intel_encoder;
	struct drm_connector *connector;
	unsigned long irqflags;
	bool hpd_disabled = false;
1003
	bool changed = false;
1004
	u32 hpd_event_bits;
1005

1006 1007 1008 1009
	/* HPD irq before everything is fully set up. */
	if (!dev_priv->enable_hotplug_processing)
		return;

1010
	mutex_lock(&mode_config->mutex);
1011 1012
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

1013
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1014 1015 1016

	hpd_event_bits = dev_priv->hpd_event_bits;
	dev_priv->hpd_event_bits = 0;
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
		intel_encoder = intel_connector->encoder;
		if (intel_encoder->hpd_pin > HPD_NONE &&
		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
			DRM_INFO("HPD interrupt storm detected on connector %s: "
				 "switching from hotplug detection to polling\n",
				drm_get_connector_name(connector));
			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
			connector->polled = DRM_CONNECTOR_POLL_CONNECT
				| DRM_CONNECTOR_POLL_DISCONNECT;
			hpd_disabled = true;
		}
1031 1032 1033 1034
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
				      drm_get_connector_name(connector), intel_encoder->hpd_pin);
		}
1035 1036 1037 1038
	}
	 /* if there were no outputs to poll, poll was disabled,
	  * therefore make sure it's enabled when disabling HPD on
	  * some connectors */
1039
	if (hpd_disabled) {
1040
		drm_kms_helper_poll_enable(dev);
1041 1042 1043
		mod_timer(&dev_priv->hotplug_reenable_timer,
			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
	}
1044 1045 1046

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

1047 1048 1049 1050 1051 1052 1053 1054 1055 1056
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
		intel_encoder = intel_connector->encoder;
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			if (intel_encoder->hot_plug)
				intel_encoder->hot_plug(intel_encoder);
			if (intel_hpd_irq_event(dev, connector))
				changed = true;
		}
	}
1057 1058
	mutex_unlock(&mode_config->mutex);

1059 1060
	if (changed)
		drm_kms_helper_hotplug_event(dev);
1061 1062
}

1063 1064 1065 1066 1067
static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
{
	del_timer_sync(&dev_priv->hotplug_reenable_timer);
}

1068
static void ironlake_rps_change_irq_handler(struct drm_device *dev)
1069
{
1070
	struct drm_i915_private *dev_priv = dev->dev_private;
1071
	u32 busy_up, busy_down, max_avg, min_avg;
1072 1073
	u8 new_delay;

1074
	spin_lock(&mchdev_lock);
1075

1076 1077
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

1078
	new_delay = dev_priv->ips.cur_delay;
1079

1080
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1081 1082
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
1083 1084 1085 1086
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
1087
	if (busy_up > max_avg) {
1088 1089 1090 1091
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
1092
	} else if (busy_down < min_avg) {
1093 1094 1095 1096
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
1097 1098
	}

1099
	if (ironlake_set_drps(dev, new_delay))
1100
		dev_priv->ips.cur_delay = new_delay;
1101

1102
	spin_unlock(&mchdev_lock);
1103

1104 1105 1106
	return;
}

1107 1108 1109
static void notify_ring(struct drm_device *dev,
			struct intel_ring_buffer *ring)
{
1110 1111 1112
	if (ring->obj == NULL)
		return;

1113
	trace_i915_gem_request_complete(ring);
1114

1115
	wake_up_all(&ring->irq_queue);
1116
	i915_queue_hangcheck(dev);
1117 1118
}

1119
static void gen6_pm_rps_work(struct work_struct *work)
1120
{
1121 1122
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
P
Paulo Zanoni 已提交
1123
	u32 pm_iir;
1124
	int new_delay, adj;
1125

1126
	spin_lock_irq(&dev_priv->irq_lock);
1127 1128
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1129
	/* Make sure not to corrupt PMIMR state used by ringbuffer code */
1130
	snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1131
	spin_unlock_irq(&dev_priv->irq_lock);
1132

1133
	/* Make sure we didn't queue anything we're not going to process. */
1134
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1135

1136
	if ((pm_iir & dev_priv->pm_rps_events) == 0)
1137 1138
		return;

1139
	mutex_lock(&dev_priv->rps.hw_lock);
1140

1141
	adj = dev_priv->rps.last_adj;
1142
	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1143 1144 1145 1146
		if (adj > 0)
			adj *= 2;
		else
			adj = 1;
1147
		new_delay = dev_priv->rps.cur_freq + adj;
1148 1149 1150 1151 1152

		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1153 1154
		if (new_delay < dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1155
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1156 1157
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1158
		else
1159
			new_delay = dev_priv->rps.min_freq_softlimit;
1160 1161 1162 1163 1164 1165
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
		else
			adj = -1;
1166
		new_delay = dev_priv->rps.cur_freq + adj;
1167
	} else { /* unknown event */
1168
		new_delay = dev_priv->rps.cur_freq;
1169
	}
1170

1171 1172 1173
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1174
	new_delay = clamp_t(int, new_delay,
1175 1176
			    dev_priv->rps.min_freq_softlimit,
			    dev_priv->rps.max_freq_softlimit);
1177

1178
	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1179 1180 1181 1182 1183

	if (IS_VALLEYVIEW(dev_priv->dev))
		valleyview_set_rps(dev_priv->dev, new_delay);
	else
		gen6_set_rps(dev_priv->dev, new_delay);
1184

1185
	mutex_unlock(&dev_priv->rps.hw_lock);
1186 1187
}

1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1200 1201
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1202
	u32 error_status, row, bank, subbank;
1203
	char *parity_event[6];
1204 1205
	uint32_t misccpctl;
	unsigned long flags;
1206
	uint8_t slice = 0;
1207 1208 1209 1210 1211 1212 1213

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1214 1215 1216 1217
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1218 1219 1220 1221
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1222 1223
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
		u32 reg;
1224

1225 1226 1227
		slice--;
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
			break;
1228

1229
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1230

1231
		reg = GEN7_L3CDERRST1 + (slice * 0x200);
1232

1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1248
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1249
				   KOBJ_CHANGE, parity_event);
1250

1251 1252
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1253

1254 1255 1256 1257 1258
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1259

1260
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1261

1262 1263 1264 1265 1266 1267 1268
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	mutex_unlock(&dev_priv->dev->struct_mutex);
1269 1270
}

1271
static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1272
{
1273
	struct drm_i915_private *dev_priv = dev->dev_private;
1274

1275
	if (!HAS_L3_DPF(dev))
1276 1277
		return;

1278
	spin_lock(&dev_priv->irq_lock);
1279
	ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1280
	spin_unlock(&dev_priv->irq_lock);
1281

1282 1283 1284 1285 1286 1287 1288
	iir &= GT_PARITY_ERROR(dev);
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1289
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1290 1291
}

1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
		notify_ring(dev, &dev_priv->ring[RCS]);
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[VCS]);
}

1303 1304 1305 1306 1307
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

1308 1309
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1310
		notify_ring(dev, &dev_priv->ring[RCS]);
1311
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1312
		notify_ring(dev, &dev_priv->ring[VCS]);
1313
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1314 1315
		notify_ring(dev, &dev_priv->ring[BCS]);

1316 1317 1318
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
1319 1320
		i915_handle_error(dev, false, "GT error interrupt 0x%08x",
				  gt_iir);
1321
	}
1322

1323 1324
	if (gt_iir & GT_PARITY_ERROR(dev))
		ivybridge_parity_error_irq_handler(dev, gt_iir);
1325 1326
}

1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
				       struct drm_i915_private *dev_priv,
				       u32 master_ctl)
{
	u32 rcs, bcs, vcs;
	uint32_t tmp = 0;
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
		tmp = I915_READ(GEN8_GT_IIR(0));
		if (tmp) {
			ret = IRQ_HANDLED;
			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
			if (rcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[RCS]);
			if (bcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[BCS]);
			I915_WRITE(GEN8_GT_IIR(0), tmp);
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

	if (master_ctl & GEN8_GT_VCS1_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(1));
		if (tmp) {
			ret = IRQ_HANDLED;
			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
			if (vcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[VCS]);
			I915_WRITE(GEN8_GT_IIR(1), tmp);
		} else
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
	}

	if (master_ctl & GEN8_GT_VECS_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(3));
		if (tmp) {
			ret = IRQ_HANDLED;
			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
			if (vcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[VECS]);
			I915_WRITE(GEN8_GT_IIR(3), tmp);
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

	return ret;
}

1377 1378 1379
#define HPD_STORM_DETECT_PERIOD 1000
#define HPD_STORM_THRESHOLD 5

1380
static inline void intel_hpd_irq_handler(struct drm_device *dev,
1381 1382
					 u32 hotplug_trigger,
					 const u32 *hpd)
1383
{
1384
	struct drm_i915_private *dev_priv = dev->dev_private;
1385
	int i;
1386
	bool storm_detected = false;
1387

1388 1389 1390
	if (!hotplug_trigger)
		return;

1391 1392 1393
	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
			  hotplug_trigger);

1394
	spin_lock(&dev_priv->irq_lock);
1395
	for (i = 1; i < HPD_NUM_PINS; i++) {
1396

1397
		WARN_ONCE(hpd[i] & hotplug_trigger &&
1398
			  dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED,
1399 1400
			  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
			  hotplug_trigger, i, hpd[i]);
1401

1402 1403 1404 1405
		if (!(hpd[i] & hotplug_trigger) ||
		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
			continue;

1406
		dev_priv->hpd_event_bits |= (1 << i);
1407 1408 1409 1410 1411
		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
				   dev_priv->hpd_stats[i].hpd_last_jiffies
				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
			dev_priv->hpd_stats[i].hpd_cnt = 0;
1412
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1413 1414
		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1415
			dev_priv->hpd_event_bits &= ~(1 << i);
1416
			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
1417
			storm_detected = true;
1418 1419
		} else {
			dev_priv->hpd_stats[i].hpd_cnt++;
1420 1421
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
				      dev_priv->hpd_stats[i].hpd_cnt);
1422 1423 1424
		}
	}

1425 1426
	if (storm_detected)
		dev_priv->display.hpd_irq_setup(dev);
1427
	spin_unlock(&dev_priv->irq_lock);
1428

1429 1430 1431 1432 1433 1434 1435
	/*
	 * Our hotplug handler can grab modeset locks (by calling down into the
	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
	 * queue for otherwise the flush_work in the pageflip code will
	 * deadlock.
	 */
	schedule_work(&dev_priv->hotplug_work);
1436 1437
}

1438 1439
static void gmbus_irq_handler(struct drm_device *dev)
{
1440
	struct drm_i915_private *dev_priv = dev->dev_private;
1441 1442

	wake_up_all(&dev_priv->gmbus_wait_queue);
1443 1444
}

1445 1446
static void dp_aux_irq_handler(struct drm_device *dev)
{
1447
	struct drm_i915_private *dev_priv = dev->dev_private;
1448 1449

	wake_up_all(&dev_priv->gmbus_wait_queue);
1450 1451
}

1452
#if defined(CONFIG_DEBUG_FS)
1453 1454 1455 1456
static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1457 1458 1459 1460
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1461
	int head, tail;
1462

1463 1464
	spin_lock(&pipe_crc->lock);

1465
	if (!pipe_crc->entries) {
1466
		spin_unlock(&pipe_crc->lock);
1467 1468 1469 1470
		DRM_ERROR("spurious interrupt\n");
		return;
	}

1471 1472
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1473 1474

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1475
		spin_unlock(&pipe_crc->lock);
1476 1477 1478 1479 1480
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1481

1482
	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1483 1484 1485 1486 1487
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1488 1489

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1490 1491 1492
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1493 1494

	wake_up_interruptible(&pipe_crc->wq);
1495
}
1496 1497 1498 1499 1500 1501 1502 1503
#else
static inline void
display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1504

1505
static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
D
Daniel Vetter 已提交
1506 1507 1508
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1509 1510 1511
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1512 1513
}

1514
static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1515 1516 1517
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1518 1519 1520 1521 1522 1523
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1524
}
1525

1526
static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1527 1528
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539
	uint32_t res1, res2;

	if (INTEL_INFO(dev)->gen >= 3)
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1540

1541 1542 1543 1544 1545
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1546
}
1547

1548 1549 1550 1551
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1552
{
1553
	if (pm_iir & dev_priv->pm_rps_events) {
1554
		spin_lock(&dev_priv->irq_lock);
1555 1556
		dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
		snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1557
		spin_unlock(&dev_priv->irq_lock);
1558 1559

		queue_work(dev_priv->wq, &dev_priv->rps.work);
1560 1561
	}

1562 1563 1564
	if (HAS_VEBOX(dev_priv->dev)) {
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
B
Ben Widawsky 已提交
1565

1566
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
1567 1568 1569
			i915_handle_error(dev_priv->dev, false,
					  "VEBOX CS error interrupt 0x%08x",
					  pm_iir);
1570
		}
B
Ben Widawsky 已提交
1571
	}
1572 1573
}

1574 1575 1576
static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1577
	u32 pipe_stats[I915_MAX_PIPES] = { };
1578 1579
	int pipe;

1580
	spin_lock(&dev_priv->irq_lock);
1581
	for_each_pipe(pipe) {
1582
		int reg;
1583
		u32 mask, iir_bit = 0;
1584

1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
		mask = 0;
		if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
			mask |= PIPE_FIFO_UNDERRUN_STATUS;

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1608 1609 1610
			continue;

		reg = PIPESTAT(pipe);
1611 1612
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1613 1614 1615 1616

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1617 1618
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1619 1620
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1621
	spin_unlock(&dev_priv->irq_lock);
1622 1623 1624 1625 1626

	for_each_pipe(pipe) {
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
			drm_handle_vblank(dev, pipe);

1627
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip(dev, pipe);
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
		    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev);
}

1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670
static void i9xx_hpd_irq_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

	if (IS_G4X(dev)) {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;

		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;

		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
	}

	if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
		dp_aux_irq_handler(dev);

	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
	/*
	 * Make sure hotplug status is cleared before we clear IIR, or else we
	 * may miss hotplug events.
	 */
	POSTING_READ(PORT_HOTPLUG_STAT);
}

1671
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1672 1673
{
	struct drm_device *dev = (struct drm_device *) arg;
1674
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;

	while (true) {
		iir = I915_READ(VLV_IIR);
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

1688
		snb_gt_irq_handler(dev, dev_priv, gt_iir);
J
Jesse Barnes 已提交
1689

1690
		valleyview_pipestat_irq_handler(dev, iir);
1691

J
Jesse Barnes 已提交
1692
		/* Consume port.  Then clear IIR or we'll miss events */
1693 1694
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
J
Jesse Barnes 已提交
1695

1696
		if (pm_iir)
1697
			gen6_rps_irq_handler(dev_priv, pm_iir);
J
Jesse Barnes 已提交
1698 1699 1700 1701 1702 1703 1704 1705 1706 1707

		I915_WRITE(GTIIR, gt_iir);
		I915_WRITE(GEN6_PMIIR, pm_iir);
		I915_WRITE(VLV_IIR, iir);
	}

out:
	return ret;
}

1708
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1709
{
1710
	struct drm_i915_private *dev_priv = dev->dev_private;
1711
	int pipe;
1712
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1713

1714 1715
	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);

1716 1717 1718
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1719
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1720 1721
				 port_name(port));
	}
1722

1723 1724 1725
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

1726
	if (pch_iir & SDE_GMBUS)
1727
		gmbus_irq_handler(dev);
1728 1729 1730 1731 1732 1733 1734 1735 1736 1737

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1738 1739 1740 1741 1742
	if (pch_iir & SDE_FDI_MASK)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1743 1744 1745 1746 1747 1748 1749 1750

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1751 1752
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
1753
			DRM_ERROR("PCH transcoder A FIFO underrun\n");
1754 1755 1756 1757

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
1758
			DRM_ERROR("PCH transcoder B FIFO underrun\n");
1759 1760 1761 1762 1763 1764
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1765
	enum pipe pipe;
1766

1767 1768 1769
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

D
Daniel Vetter 已提交
1770 1771 1772 1773
	for_each_pipe(pipe) {
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
								  false))
1774 1775
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
D
Daniel Vetter 已提交
1776
		}
1777

D
Daniel Vetter 已提交
1778 1779
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
			if (IS_IVYBRIDGE(dev))
1780
				ivb_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1781
			else
1782
				hsw_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1783 1784
		}
	}
1785

1786 1787 1788 1789 1790 1791 1792 1793
	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

1794 1795 1796
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1797 1798 1799
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
1800
			DRM_ERROR("PCH transcoder A FIFO underrun\n");
1801 1802 1803 1804

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
1805
			DRM_ERROR("PCH transcoder B FIFO underrun\n");
1806 1807 1808 1809

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
							  false))
1810
			DRM_ERROR("PCH transcoder C FIFO underrun\n");
1811 1812

	I915_WRITE(SERR_INT, serr_int);
1813 1814
}

1815 1816
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
1817
	struct drm_i915_private *dev_priv = dev->dev_private;
1818
	int pipe;
1819
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1820

1821 1822
	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);

1823 1824 1825 1826 1827 1828
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
1829 1830

	if (pch_iir & SDE_AUX_MASK_CPT)
1831
		dp_aux_irq_handler(dev);
1832 1833

	if (pch_iir & SDE_GMBUS_CPT)
1834
		gmbus_irq_handler(dev);
1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1847 1848 1849

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
1850 1851
}

1852 1853 1854
static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1855
	enum pipe pipe;
1856 1857 1858 1859 1860 1861 1862 1863 1864 1865

	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE)
		intel_opregion_asle_intr(dev);

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

1866 1867 1868
	for_each_pipe(pipe) {
		if (de_iir & DE_PIPE_VBLANK(pipe))
			drm_handle_vblank(dev, pipe);
1869

1870 1871
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1872 1873
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
1874

1875 1876
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
			i9xx_pipe_crc_irq_handler(dev, pipe);
1877

1878 1879 1880 1881 1882
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
		}
1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev);
}

1902 1903 1904
static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1905
	enum pipe pipe;
1906 1907 1908 1909 1910 1911 1912 1913 1914 1915

	if (de_iir & DE_ERR_INT_IVB)
		ivb_err_int_handler(dev);

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE_IVB)
		intel_opregion_asle_intr(dev);

1916 1917 1918
	for_each_pipe(pipe) {
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
			drm_handle_vblank(dev, pipe);
1919 1920

		/* plane/pipes map 1:1 on ilk+ */
1921 1922 1923
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937
		}
	}

	/* check event from PCH */
	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

1938
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1939 1940
{
	struct drm_device *dev = (struct drm_device *) arg;
1941
	struct drm_i915_private *dev_priv = dev->dev_private;
1942
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
1943
	irqreturn_t ret = IRQ_NONE;
1944

1945 1946
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
1947
	intel_uncore_check_errors(dev);
1948

1949 1950 1951
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
1952
	POSTING_READ(DEIER);
1953

1954 1955 1956 1957 1958
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
1959 1960 1961 1962 1963
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
1964

1965
	gt_iir = I915_READ(GTIIR);
1966
	if (gt_iir) {
1967
		if (INTEL_INFO(dev)->gen >= 6)
1968
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1969 1970
		else
			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
1971 1972
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
1973 1974
	}

1975 1976
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
1977 1978 1979 1980
		if (INTEL_INFO(dev)->gen >= 7)
			ivb_display_irq_handler(dev, de_iir);
		else
			ilk_display_irq_handler(dev, de_iir);
1981 1982
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
1983 1984
	}

1985 1986 1987
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
1988
			gen6_rps_irq_handler(dev_priv, pm_iir);
1989 1990 1991
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
		}
1992
	}
1993 1994 1995

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
1996 1997 1998 1999
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2000 2001 2002 2003

	return ret;
}

2004 2005 2006 2007 2008 2009 2010
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
	irqreturn_t ret = IRQ_NONE;
	uint32_t tmp = 0;
2011
	enum pipe pipe;
2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037

	master_ctl = I915_READ(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);

	if (master_ctl & GEN8_DE_MISC_IRQ) {
		tmp = I915_READ(GEN8_DE_MISC_IIR);
		if (tmp & GEN8_DE_MISC_GSE)
			intel_opregion_asle_intr(dev);
		else if (tmp)
			DRM_ERROR("Unexpected DE Misc interrupt\n");
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");

		if (tmp) {
			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
			ret = IRQ_HANDLED;
		}
	}

2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052
	if (master_ctl & GEN8_DE_PORT_IRQ) {
		tmp = I915_READ(GEN8_DE_PORT_IIR);
		if (tmp & GEN8_AUX_CHANNEL_A)
			dp_aux_irq_handler(dev);
		else if (tmp)
			DRM_ERROR("Unexpected DE Port interrupt\n");
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");

		if (tmp) {
			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
			ret = IRQ_HANDLED;
		}
	}

2053 2054
	for_each_pipe(pipe) {
		uint32_t pipe_iir;
2055

2056 2057
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2058

2059 2060 2061
		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (pipe_iir & GEN8_PIPE_VBLANK)
			drm_handle_vblank(dev, pipe);
2062

2063 2064 2065
		if (pipe_iir & GEN8_PIPE_FLIP_DONE) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
2066
		}
2067

2068 2069 2070
		if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
			hsw_pipe_crc_irq_handler(dev, pipe);

2071 2072 2073
		if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
								  false))
2074 2075
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
2076 2077
		}

2078 2079 2080 2081 2082
		if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
				  pipe_name(pipe),
				  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
		}
2083 2084 2085 2086 2087

		if (pipe_iir) {
			ret = IRQ_HANDLED;
			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
		} else
2088 2089 2090
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
	}

2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106
	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		if (pch_iir) {
			I915_WRITE(SDEIIR, pch_iir);
			ret = IRQ_HANDLED;
		}
	}

2107 2108 2109 2110 2111 2112
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return ret;
}

2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
	struct intel_ring_buffer *ring;
	int i;

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
	for_each_ring(ring, dev_priv, i)
		wake_up_all(&ring->irq_queue);

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2141 2142 2143 2144 2145 2146 2147 2148 2149
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
2150 2151
	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
						    work);
2152 2153
	struct drm_i915_private *dev_priv =
		container_of(error, struct drm_i915_private, gpu_error);
2154
	struct drm_device *dev = dev_priv->dev;
2155 2156 2157
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2158
	int ret;
2159

2160
	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
2161

2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
2173
		DRM_DEBUG_DRIVER("resetting chip\n");
2174
		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
2175
				   reset_event);
2176

2177 2178 2179 2180 2181 2182
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2183 2184
		ret = i915_reset(dev);

2185 2186
		intel_display_handle_reset(dev);

2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200
		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
			smp_mb__before_atomic_inc();
			atomic_inc(&dev_priv->gpu_error.reset_counter);

2201
			kobject_uevent_env(&dev->primary->kdev->kobj,
2202
					   KOBJ_CHANGE, reset_done_event);
2203
		} else {
M
Mika Kuoppala 已提交
2204
			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2205
		}
2206

2207 2208 2209 2210 2211
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2212
	}
2213 2214
}

2215
static void i915_report_and_clear_eir(struct drm_device *dev)
2216 2217
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2218
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2219
	u32 eir = I915_READ(EIR);
2220
	int pipe, i;
2221

2222 2223
	if (!eir)
		return;
2224

2225
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2226

2227 2228
	i915_get_extra_instdone(dev, instdone);

2229 2230 2231 2232
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2233 2234
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2235 2236
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2237 2238
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2239
			I915_WRITE(IPEIR_I965, ipeir);
2240
			POSTING_READ(IPEIR_I965);
2241 2242 2243
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2244 2245
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2246
			I915_WRITE(PGTBL_ER, pgtbl_err);
2247
			POSTING_READ(PGTBL_ER);
2248 2249 2250
		}
	}

2251
	if (!IS_GEN2(dev)) {
2252 2253
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2254 2255
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2256
			I915_WRITE(PGTBL_ER, pgtbl_err);
2257
			POSTING_READ(PGTBL_ER);
2258 2259 2260 2261
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2262
		pr_err("memory refresh error:\n");
2263
		for_each_pipe(pipe)
2264
			pr_err("pipe %c stat: 0x%08x\n",
2265
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2266 2267 2268
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2269 2270
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2271 2272
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2273
		if (INTEL_INFO(dev)->gen < 4) {
2274 2275
			u32 ipeir = I915_READ(IPEIR);

2276 2277 2278
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2279
			I915_WRITE(IPEIR, ipeir);
2280
			POSTING_READ(IPEIR);
2281 2282 2283
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2284 2285 2286 2287
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2288
			I915_WRITE(IPEIR_I965, ipeir);
2289
			POSTING_READ(IPEIR_I965);
2290 2291 2292 2293
		}
	}

	I915_WRITE(EIR, eir);
2294
	POSTING_READ(EIR);
2295 2296 2297 2298 2299 2300 2301 2302 2303 2304
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316
}

/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2317 2318
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...)
2319 2320
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2321 2322
	va_list args;
	char error_msg[80];
2323

2324 2325 2326 2327 2328
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

	i915_capture_error_state(dev, wedged, error_msg);
2329
	i915_report_and_clear_eir(dev);
2330

2331
	if (wedged) {
2332 2333
		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
				&dev_priv->gpu_error.reset_counter);
2334

2335
		/*
2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346
		 * Wakeup waiting processes so that the reset work function
		 * i915_error_work_func doesn't deadlock trying to grab various
		 * locks. By bumping the reset counter first, the woken
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2347
		 */
2348
		i915_error_wake_up(dev_priv, false);
2349 2350
	}

2351 2352 2353 2354 2355 2356 2357
	/*
	 * Our reset work can grab modeset locks (since it needs to reset the
	 * state of outstanding pagelips). Hence it must not be run on our own
	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
	 * code will deadlock.
	 */
	schedule_work(&dev_priv->gpu_error.work);
2358 2359
}

2360
static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
2361
{
2362
	struct drm_i915_private *dev_priv = dev->dev_private;
2363 2364
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2365
	struct drm_i915_gem_object *obj;
2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376
	struct intel_unpin_work *work;
	unsigned long flags;
	bool stall_detected;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;

2377 2378 2379
	if (work == NULL ||
	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
	    !work->enable_stall_check) {
2380 2381 2382 2383 2384 2385
		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
2386
	obj = work->pending_flip_obj;
2387
	if (INTEL_INFO(dev)->gen >= 4) {
2388
		int dspsurf = DSPSURF(intel_crtc->plane);
2389
		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2390
					i915_gem_obj_ggtt_offset(obj);
2391
	} else {
2392
		int dspaddr = DSPADDR(intel_crtc->plane);
2393
		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
2394 2395
							crtc->y * crtc->primary->fb->pitches[0] +
							crtc->x * crtc->primary->fb->bits_per_pixel/8);
2396 2397 2398 2399 2400 2401 2402 2403 2404 2405
	}

	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (stall_detected) {
		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
		intel_prepare_page_flip(dev, intel_crtc->plane);
	}
}

2406 2407 2408
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2409
static int i915_enable_vblank(struct drm_device *dev, int pipe)
2410
{
2411
	struct drm_i915_private *dev_priv = dev->dev_private;
2412
	unsigned long irqflags;
2413

2414
	if (!i915_pipe_enabled(dev, pipe))
2415
		return -EINVAL;
2416

2417
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2418
	if (INTEL_INFO(dev)->gen >= 4)
2419
		i915_enable_pipestat(dev_priv, pipe,
2420
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2421
	else
2422
		i915_enable_pipestat(dev_priv, pipe,
2423
				     PIPE_VBLANK_INTERRUPT_STATUS);
2424 2425

	/* maintain vblank delivery even in deep C-states */
2426
	if (INTEL_INFO(dev)->gen == 3)
2427
		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
2428
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2429

2430 2431 2432
	return 0;
}

2433
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2434
{
2435
	struct drm_i915_private *dev_priv = dev->dev_private;
2436
	unsigned long irqflags;
2437
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2438
						     DE_PIPE_VBLANK(pipe);
2439 2440 2441 2442 2443

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2444
	ironlake_enable_display_irq(dev_priv, bit);
2445 2446 2447 2448 2449
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
2450 2451
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
2452
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2453 2454 2455 2456 2457 2458
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2459
	i915_enable_pipestat(dev_priv, pipe,
2460
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2461 2462 2463 2464 2465
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2466 2467 2468 2469 2470 2471 2472 2473 2474
static int gen8_enable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2475 2476 2477
	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2478 2479 2480 2481
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	return 0;
}

2482 2483 2484
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2485
static void i915_disable_vblank(struct drm_device *dev, int pipe)
2486
{
2487
	struct drm_i915_private *dev_priv = dev->dev_private;
2488
	unsigned long irqflags;
2489

2490
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2491
	if (INTEL_INFO(dev)->gen == 3)
2492
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
2493

2494
	i915_disable_pipestat(dev_priv, pipe,
2495 2496
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2497 2498 2499
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2500
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2501
{
2502
	struct drm_i915_private *dev_priv = dev->dev_private;
2503
	unsigned long irqflags;
2504
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2505
						     DE_PIPE_VBLANK(pipe);
2506 2507

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2508
	ironlake_disable_display_irq(dev_priv, bit);
2509 2510 2511
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
2512 2513
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
2514
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2515 2516 2517
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2518
	i915_disable_pipestat(dev_priv, pipe,
2519
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2520 2521 2522
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2523 2524 2525 2526 2527 2528 2529 2530 2531
static void gen8_disable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2532 2533 2534
	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2535 2536 2537
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2538 2539
static u32
ring_last_seqno(struct intel_ring_buffer *ring)
2540
{
2541 2542 2543 2544
	return list_entry(ring->request_list.prev,
			  struct drm_i915_gem_request, list)->seqno;
}

2545 2546 2547 2548 2549
static bool
ring_idle(struct intel_ring_buffer *ring, u32 seqno)
{
	return (list_empty(&ring->request_list) ||
		i915_seqno_passed(seqno, ring_last_seqno(ring)));
B
Ben Gamari 已提交
2550 2551
}

2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568
static bool
ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
{
	if (INTEL_INFO(dev)->gen >= 8) {
		/*
		 * FIXME: gen8 semaphore support - currently we don't emit
		 * semaphores on bdw anyway, but this needs to be addressed when
		 * we merge that code.
		 */
		return false;
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601
static struct intel_ring_buffer *
semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	struct intel_ring_buffer *signaller;
	int i;

	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
		/*
		 * FIXME: gen8 semaphore support - currently we don't emit
		 * semaphores on bdw anyway, but this needs to be addressed when
		 * we merge that code.
		 */
		return NULL;
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

		for_each_ring(signaller, dev_priv, i) {
			if(ring == signaller)
				continue;

			if (sync_bits ==
			    signaller->semaphore_register[ring->id])
				return signaller;
		}
	}

	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
		  ring->id, ipehr);

	return NULL;
}

2602 2603
static struct intel_ring_buffer *
semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
2604 2605
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2606 2607
	u32 cmd, ipehr, head;
	int i;
2608 2609

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2610
	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
2611
		return NULL;
2612

2613 2614 2615 2616 2617 2618
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
	 * dwords. Note that we don't care about ACTHD here since that might
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2619
	 */
2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631
	head = I915_READ_HEAD(ring) & HEAD_ADDR;

	for (i = 4; i; --i) {
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
		head &= ring->size - 1;

		/* This here seems to blow up */
		cmd = ioread32(ring->virtual_start + head);
2632 2633 2634
		if (cmd == ipehr)
			break;

2635 2636 2637 2638 2639
		head -= 4;
	}

	if (!i)
		return NULL;
2640

2641
	*seqno = ioread32(ring->virtual_start + head + 4) + 1;
2642
	return semaphore_wait_to_signaller_ring(ring, ipehr);
2643 2644
}

2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673
static int semaphore_passed(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	struct intel_ring_buffer *signaller;
	u32 seqno, ctl;

	ring->hangcheck.deadlock = true;

	signaller = semaphore_waits_for(ring, &seqno);
	if (signaller == NULL || signaller->hangcheck.deadlock)
		return -1;

	/* cursory check for an unkickable deadlock */
	ctl = I915_READ_CTL(signaller);
	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
		return -1;

	return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
	struct intel_ring_buffer *ring;
	int i;

	for_each_ring(ring, dev_priv, i)
		ring->hangcheck.deadlock = false;
}

2674
static enum intel_ring_hangcheck_action
2675
ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
2676 2677 2678
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2679 2680
	u32 tmp;

2681
	if (ring->hangcheck.acthd != acthd)
2682
		return HANGCHECK_ACTIVE;
2683

2684
	if (IS_GEN2(dev))
2685
		return HANGCHECK_HUNG;
2686 2687 2688 2689 2690 2691 2692

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	tmp = I915_READ_CTL(ring);
2693
	if (tmp & RING_WAIT) {
2694 2695 2696
		i915_handle_error(dev, false,
				  "Kicking stuck wait on %s",
				  ring->name);
2697
		I915_WRITE_CTL(ring, tmp);
2698
		return HANGCHECK_KICK;
2699 2700 2701 2702 2703
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
		switch (semaphore_passed(ring)) {
		default:
2704
			return HANGCHECK_HUNG;
2705
		case 1:
2706 2707 2708
			i915_handle_error(dev, false,
					  "Kicking stuck semaphore on %s",
					  ring->name);
2709
			I915_WRITE_CTL(ring, tmp);
2710
			return HANGCHECK_KICK;
2711
		case 0:
2712
			return HANGCHECK_WAIT;
2713
		}
2714
	}
2715

2716
	return HANGCHECK_HUNG;
2717 2718
}

B
Ben Gamari 已提交
2719 2720
/**
 * This is called when the chip hasn't reported back with completed
2721 2722 2723 2724 2725
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
2726
 */
2727
static void i915_hangcheck_elapsed(unsigned long data)
B
Ben Gamari 已提交
2728 2729
{
	struct drm_device *dev = (struct drm_device *)data;
2730
	struct drm_i915_private *dev_priv = dev->dev_private;
2731 2732
	struct intel_ring_buffer *ring;
	int i;
2733
	int busy_count = 0, rings_hung = 0;
2734 2735 2736 2737
	bool stuck[I915_NUM_RINGS] = { 0 };
#define BUSY 1
#define KICK 5
#define HUNG 20
2738

2739
	if (!i915.enable_hangcheck)
2740 2741
		return;

2742
	for_each_ring(ring, dev_priv, i) {
2743 2744
		u64 acthd;
		u32 seqno;
2745
		bool busy = true;
2746

2747 2748
		semaphore_clear_deadlocks(dev_priv);

2749 2750
		seqno = ring->get_seqno(ring, false);
		acthd = intel_ring_get_active_head(ring);
2751

2752 2753
		if (ring->hangcheck.seqno == seqno) {
			if (ring_idle(ring, seqno)) {
2754 2755
				ring->hangcheck.action = HANGCHECK_IDLE;

2756 2757
				if (waitqueue_active(&ring->irq_queue)) {
					/* Issue a wake-up to catch stuck h/w. */
2758
					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2759 2760 2761 2762 2763 2764
						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
								  ring->name);
						else
							DRM_INFO("Fake missed irq on %s\n",
								 ring->name);
2765 2766 2767 2768
						wake_up_all(&ring->irq_queue);
					}
					/* Safeguard against driver failure */
					ring->hangcheck.score += BUSY;
2769 2770
				} else
					busy = false;
2771
			} else {
2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
2787 2788 2789 2790
				ring->hangcheck.action = ring_stuck(ring,
								    acthd);

				switch (ring->hangcheck.action) {
2791
				case HANGCHECK_IDLE:
2792
				case HANGCHECK_WAIT:
2793
					break;
2794
				case HANGCHECK_ACTIVE:
2795
					ring->hangcheck.score += BUSY;
2796
					break;
2797
				case HANGCHECK_KICK:
2798
					ring->hangcheck.score += KICK;
2799
					break;
2800
				case HANGCHECK_HUNG:
2801
					ring->hangcheck.score += HUNG;
2802 2803 2804
					stuck[i] = true;
					break;
				}
2805
			}
2806
		} else {
2807 2808
			ring->hangcheck.action = HANGCHECK_ACTIVE;

2809 2810 2811 2812 2813
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
			if (ring->hangcheck.score > 0)
				ring->hangcheck.score--;
2814 2815
		}

2816 2817
		ring->hangcheck.seqno = seqno;
		ring->hangcheck.acthd = acthd;
2818
		busy_count += busy;
2819
	}
2820

2821
	for_each_ring(ring, dev_priv, i) {
2822
		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2823 2824 2825
			DRM_INFO("%s on %s\n",
				 stuck[i] ? "stuck" : "no progress",
				 ring->name);
2826
			rings_hung++;
2827 2828 2829
		}
	}

2830
	if (rings_hung)
2831
		return i915_handle_error(dev, true, "Ring hung");
B
Ben Gamari 已提交
2832

2833 2834 2835
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
2836 2837 2838 2839 2840 2841
		i915_queue_hangcheck(dev);
}

void i915_queue_hangcheck(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2842
	if (!i915.enable_hangcheck)
2843 2844 2845 2846
		return;

	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
2847 2848
}

2849
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
2850 2851 2852 2853 2854 2855
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

2856
	GEN5_IRQ_RESET(SDE);
2857 2858 2859

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
2860
}
2861

P
Paulo Zanoni 已提交
2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
2878 2879 2880 2881
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

2882
static void gen5_gt_irq_reset(struct drm_device *dev)
2883 2884 2885
{
	struct drm_i915_private *dev_priv = dev->dev_private;

2886
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
2887
	if (INTEL_INFO(dev)->gen >= 6)
2888
		GEN5_IRQ_RESET(GEN6_PM);
2889 2890
}

L
Linus Torvalds 已提交
2891 2892
/* drm_dma.h hooks
*/
P
Paulo Zanoni 已提交
2893
static void ironlake_irq_reset(struct drm_device *dev)
2894
{
2895
	struct drm_i915_private *dev_priv = dev->dev_private;
2896

2897 2898
	I915_WRITE(HWSTAM, 0xffffffff);

2899
	GEN5_IRQ_RESET(DE);
2900 2901 2902
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);

2903
	gen5_gt_irq_reset(dev);
2904

2905
	ibx_irq_reset(dev);
2906 2907
}

P
Paulo Zanoni 已提交
2908 2909 2910 2911 2912
static void ironlake_irq_preinstall(struct drm_device *dev)
{
	ironlake_irq_reset(dev);
}

J
Jesse Barnes 已提交
2913 2914
static void valleyview_irq_preinstall(struct drm_device *dev)
{
2915
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926
	int pipe;

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

	/* and GT */
	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIIR, I915_READ(GTIIR));
2927

2928
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941

	I915_WRITE(DPINVGTT, 0xff);

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

P
Paulo Zanoni 已提交
2942
static void gen8_irq_reset(struct drm_device *dev)
2943 2944 2945 2946 2947 2948 2949
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

2950 2951 2952 2953
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
2954

P
Paulo Zanoni 已提交
2955
	for_each_pipe(pipe)
2956
		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
2957

2958 2959 2960
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
2961

2962
	ibx_irq_reset(dev);
2963 2964
}

P
Paulo Zanoni 已提交
2965 2966 2967 2968 2969
static void gen8_irq_preinstall(struct drm_device *dev)
{
	gen8_irq_reset(dev);
}

2970
static void ibx_hpd_irq_setup(struct drm_device *dev)
2971
{
2972
	struct drm_i915_private *dev_priv = dev->dev_private;
2973 2974
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *intel_encoder;
2975
	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
2976 2977

	if (HAS_PCH_IBX(dev)) {
2978
		hotplug_irqs = SDE_HOTPLUG_MASK;
2979
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2980
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2981
				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
2982
	} else {
2983
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
2984
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2985
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2986
				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
2987
	}
2988

2989
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
2990 2991 2992 2993 2994 2995 2996

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 *
	 * This register is the same on all known PCH chips.
	 */
2997 2998 2999 3000 3001 3002 3003 3004
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
}

P
Paulo Zanoni 已提交
3005 3006
static void ibx_irq_postinstall(struct drm_device *dev)
{
3007
	struct drm_i915_private *dev_priv = dev->dev_private;
3008
	u32 mask;
3009

D
Daniel Vetter 已提交
3010 3011 3012
	if (HAS_PCH_NOP(dev))
		return;

3013
	if (HAS_PCH_IBX(dev))
3014
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3015
	else
3016
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3017

3018
	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
P
Paulo Zanoni 已提交
3019 3020 3021
	I915_WRITE(SDEIMR, ~mask);
}

3022 3023 3024 3025 3026 3027 3028 3029
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3030
	if (HAS_L3_DPF(dev)) {
3031
		/* L3 parity interrupt is always unmasked. */
3032 3033
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3034 3035 3036 3037 3038 3039 3040 3041 3042 3043
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3044
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3045 3046

	if (INTEL_INFO(dev)->gen >= 6) {
3047
		pm_irqs |= dev_priv->pm_rps_events;
3048 3049 3050 3051

		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3052
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3053
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3054 3055 3056
	}
}

3057
static int ironlake_irq_postinstall(struct drm_device *dev)
3058
{
3059
	unsigned long irqflags;
3060
	struct drm_i915_private *dev_priv = dev->dev_private;
3061 3062 3063 3064 3065 3066
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3067
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3068
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3069
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
3070 3071 3072
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3073 3074 3075
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3076 3077
		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
3078
	}
3079

3080
	dev_priv->irq_mask = ~display_mask;
3081

3082 3083
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3084 3085
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3086
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3087

3088
	gen5_gt_irq_postinstall(dev);
3089

P
Paulo Zanoni 已提交
3090
	ibx_irq_postinstall(dev);
3091

3092
	if (IS_IRONLAKE_M(dev)) {
3093 3094 3095
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3096 3097 3098
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3099
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3100
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3101 3102
	}

3103 3104 3105
	return 0;
}

3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143
static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;

	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
	POSTING_READ(PIPESTAT(PIPE_A));

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
					       PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
	dev_priv->irq_mask &= ~iir_mask;

	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	POSTING_READ(VLV_IER);
}

static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3144
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192

	dev_priv->irq_mask |= iir_mask;
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	POSTING_READ(VLV_IIR);

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
					        PIPE_GMBUS_INTERRUPT_STATUS);
	i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;
	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
	POSTING_READ(PIPESTAT(PIPE_A));
}

void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

	if (dev_priv->dev->irq_enabled)
		valleyview_display_irqs_install(dev_priv);
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

	if (dev_priv->dev->irq_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
}

J
Jesse Barnes 已提交
3193 3194
static int valleyview_irq_postinstall(struct drm_device *dev)
{
3195
	struct drm_i915_private *dev_priv = dev->dev_private;
3196
	unsigned long irqflags;
J
Jesse Barnes 已提交
3197

3198
	dev_priv->irq_mask = ~0;
J
Jesse Barnes 已提交
3199

3200 3201 3202
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
3203
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3204
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
J
Jesse Barnes 已提交
3205 3206 3207
	I915_WRITE(VLV_IIR, 0xffffffff);
	POSTING_READ(VLV_IER);

3208 3209 3210
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3211 3212
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_install(dev_priv);
3213
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3214

J
Jesse Barnes 已提交
3215 3216 3217
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IIR, 0xffffffff);

3218
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3219 3220 3221 3222 3223 3224 3225 3226

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3227 3228 3229 3230

	return 0;
}

3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	int i;

	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
		0,
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
		};

3246
	for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
P
Paulo Zanoni 已提交
3247
		GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
3248 3249 3250 3251 3252
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
3253 3254 3255
	uint32_t de_pipe_masked = GEN8_PIPE_FLIP_DONE |
		GEN8_PIPE_CDCLK_CRC_DONE |
		GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3256 3257
	uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
		GEN8_PIPE_FIFO_UNDERRUN;
3258
	int pipe;
3259 3260 3261
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3262

3263
	for_each_pipe(pipe)
P
Paulo Zanoni 已提交
3264 3265
		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
				  de_pipe_enables);
3266

P
Paulo Zanoni 已提交
3267
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
3268 3269 3270 3271 3272 3273
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

P
Paulo Zanoni 已提交
3274 3275
	ibx_irq_pre_postinstall(dev);

3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

	ibx_irq_postinstall(dev);

	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

3294 3295
	intel_hpd_irq_uninstall(dev_priv);

P
Paulo Zanoni 已提交
3296
	gen8_irq_reset(dev);
3297 3298
}

J
Jesse Barnes 已提交
3299 3300
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3301
	struct drm_i915_private *dev_priv = dev->dev_private;
3302
	unsigned long irqflags;
J
Jesse Barnes 已提交
3303 3304 3305 3306 3307
	int pipe;

	if (!dev_priv)
		return;

3308
	intel_hpd_irq_uninstall(dev_priv);
3309

J
Jesse Barnes 已提交
3310 3311 3312 3313 3314 3315
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(HWSTAM, 0xffffffff);
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3316 3317 3318 3319 3320 3321 3322 3323

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	dev_priv->irq_mask = 0;

J
Jesse Barnes 已提交
3324 3325 3326 3327 3328 3329
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

3330
static void ironlake_irq_uninstall(struct drm_device *dev)
3331
{
3332
	struct drm_i915_private *dev_priv = dev->dev_private;
3333 3334 3335 3336

	if (!dev_priv)
		return;

3337
	intel_hpd_irq_uninstall(dev_priv);
3338

P
Paulo Zanoni 已提交
3339
	ironlake_irq_reset(dev);
3340 3341
}

3342
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3343
{
3344
	struct drm_i915_private *dev_priv = dev->dev_private;
3345
	int pipe;
3346

3347 3348
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
3349 3350 3351
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3352 3353 3354 3355
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3356
	struct drm_i915_private *dev_priv = dev->dev_private;
3357
	unsigned long irqflags;
C
Chris Wilson 已提交
3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3378 3379 3380
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3381 3382
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3383 3384
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

C
Chris Wilson 已提交
3385 3386 3387
	return 0;
}

3388 3389 3390 3391
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
3392
			       int plane, int pipe, u32 iir)
3393
{
3394
	struct drm_i915_private *dev_priv = dev->dev_private;
3395
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3396 3397 3398 3399 3400 3401 3402

	if (!drm_handle_vblank(dev, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		return false;

3403
	intel_prepare_page_flip(dev, plane);
3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
		return false;

	intel_finish_page_flip(dev, pipe);

	return true;
}

3419
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3420 3421
{
	struct drm_device *dev = (struct drm_device *) arg;
3422
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442
	u16 iir, new_iir;
	u32 pipe_stats[2];
	unsigned long irqflags;
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3443 3444 3445
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
C
Chris Wilson 已提交
3446 3447 3448 3449 3450 3451 3452 3453

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3454
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3455 3456 3457 3458 3459 3460 3461
				I915_WRITE(reg, pipe_stats[pipe]);
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

3462
		i915_update_dri1_breadcrumb(dev);
C
Chris Wilson 已提交
3463 3464 3465 3466

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

3467
		for_each_pipe(pipe) {
3468
			int plane = pipe;
3469
			if (HAS_FBC(dev))
3470 3471
				plane = !plane;

3472
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3473 3474
			    i8xx_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
3475

3476
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3477
				i9xx_pipe_crc_irq_handler(dev, pipe);
3478 3479 3480

			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3481
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3482
		}
C
Chris Wilson 已提交
3483 3484 3485 3486 3487 3488 3489 3490 3491

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
3492
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504
	int pipe;

	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

3505 3506
static void i915_irq_preinstall(struct drm_device * dev)
{
3507
	struct drm_i915_private *dev_priv = dev->dev_private;
3508 3509 3510 3511 3512 3513 3514
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3515
	I915_WRITE16(HWSTAM, 0xeffe);
3516 3517 3518 3519 3520 3521 3522 3523 3524
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
3525
	struct drm_i915_private *dev_priv = dev->dev_private;
3526
	u32 enable_mask;
3527
	unsigned long irqflags;
3528

3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		I915_USER_INTERRUPT;

3547
	if (I915_HAS_HOTPLUG(dev)) {
3548 3549 3550
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

3551 3552 3553 3554 3555 3556 3557 3558 3559 3560
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3561
	i915_enable_asle_pipestat(dev);
3562

3563 3564 3565
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3566 3567
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3568 3569
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

3570 3571 3572
	return 0;
}

3573 3574 3575 3576 3577 3578
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
3579
	struct drm_i915_private *dev_priv = dev->dev_private;
3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

	if (!drm_handle_vblank(dev, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		return false;

	intel_prepare_page_flip(dev, plane);

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
		return false;

	intel_finish_page_flip(dev, pipe);

	return true;
}

3604
static irqreturn_t i915_irq_handler(int irq, void *arg)
3605 3606
{
	struct drm_device *dev = (struct drm_device *) arg;
3607
	struct drm_i915_private *dev_priv = dev->dev_private;
3608
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3609
	unsigned long irqflags;
3610 3611 3612 3613
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
3614 3615

	iir = I915_READ(IIR);
3616 3617
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
3618
		bool blc_event = false;
3619 3620 3621 3622 3623 3624 3625 3626

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3627 3628 3629
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
3630 3631 3632 3633 3634

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

3635
			/* Clear the PIPE*STAT regs before the IIR */
3636 3637
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3638
				irq_received = true;
3639 3640 3641 3642 3643 3644 3645 3646
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
3647 3648 3649
		if (I915_HAS_HOTPLUG(dev) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
3650

3651
		I915_WRITE(IIR, iir & ~flip_mask);
3652 3653 3654 3655 3656 3657
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

		for_each_pipe(pipe) {
3658
			int plane = pipe;
3659
			if (HAS_FBC(dev))
3660
				plane = !plane;
3661

3662
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3663 3664
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3665 3666 3667

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
3668 3669

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3670
				i9xx_pipe_crc_irq_handler(dev, pipe);
3671 3672 3673

			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3674
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
3695
		ret = IRQ_HANDLED;
3696
		iir = new_iir;
3697
	} while (iir & ~flip_mask);
3698

3699
	i915_update_dri1_breadcrumb(dev);
3700

3701 3702 3703 3704 3705
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
3706
	struct drm_i915_private *dev_priv = dev->dev_private;
3707 3708
	int pipe;

3709
	intel_hpd_irq_uninstall(dev_priv);
3710

3711 3712 3713 3714 3715
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3716
	I915_WRITE16(HWSTAM, 0xffff);
3717 3718
	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
3719
		I915_WRITE(PIPESTAT(pipe), 0);
3720 3721
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
3722 3723 3724 3725 3726 3727 3728 3729
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
3730
	struct drm_i915_private *dev_priv = dev->dev_private;
3731 3732
	int pipe;

3733 3734
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745

	I915_WRITE(HWSTAM, 0xeffe);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
3746
	struct drm_i915_private *dev_priv = dev->dev_private;
3747
	u32 enable_mask;
3748
	u32 error_mask;
3749
	unsigned long irqflags;
3750 3751

	/* Unmask the interrupts that we always want on. */
3752
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3753
			       I915_DISPLAY_PORT_INTERRUPT |
3754 3755 3756 3757 3758 3759 3760
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
3761 3762
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3763 3764 3765 3766
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
3767

3768 3769 3770
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3771 3772 3773
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3774
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3795 3796 3797
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

3798
	i915_enable_asle_pipestat(dev);
3799 3800 3801 3802

	return 0;
}

3803
static void i915_hpd_irq_setup(struct drm_device *dev)
3804
{
3805
	struct drm_i915_private *dev_priv = dev->dev_private;
3806
	struct drm_mode_config *mode_config = &dev->mode_config;
3807
	struct intel_encoder *intel_encoder;
3808 3809
	u32 hotplug_en;

3810 3811
	assert_spin_locked(&dev_priv->irq_lock);

3812 3813 3814 3815
	if (I915_HAS_HOTPLUG(dev)) {
		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
		/* Note HDMI and DP share hotplug bits */
3816
		/* enable bits are the same for all generations */
3817 3818 3819
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
3820 3821 3822 3823 3824 3825
		/* Programming the CRT detection parameters tends
		   to generate a spurious hotplug event about three
		   seconds later.  So just do it once.
		*/
		if (IS_G4X(dev))
			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
3826
		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
3827
		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3828

3829 3830 3831
		/* Ignore TV since it's buggy */
		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
	}
3832 3833
}

3834
static irqreturn_t i965_irq_handler(int irq, void *arg)
3835 3836
{
	struct drm_device *dev = (struct drm_device *) arg;
3837
	struct drm_i915_private *dev_priv = dev->dev_private;
3838 3839 3840 3841
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	unsigned long irqflags;
	int ret = IRQ_NONE, pipe;
3842 3843 3844
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3845 3846 3847 3848

	iir = I915_READ(IIR);

	for (;;) {
3849
		bool irq_received = (iir & ~flip_mask) != 0;
3850 3851
		bool blc_event = false;

3852 3853 3854 3855 3856 3857 3858
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3859 3860 3861
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
3862 3863 3864 3865 3866 3867 3868 3869 3870 3871

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3872
				irq_received = true;
3873 3874 3875 3876 3877 3878 3879 3880 3881 3882
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
3883 3884
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
3885

3886
		I915_WRITE(IIR, iir & ~flip_mask);
3887 3888 3889 3890 3891 3892 3893 3894
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);
		if (iir & I915_BSD_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[VCS]);

		for_each_pipe(pipe) {
3895
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
3896 3897
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
3898 3899 3900

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
3901 3902

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3903
				i9xx_pipe_crc_irq_handler(dev, pipe);
3904

3905 3906
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3907
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3908
		}
3909 3910 3911 3912

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

3913 3914 3915
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

3934
	i915_update_dri1_breadcrumb(dev);
3935

3936 3937 3938 3939 3940
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
3941
	struct drm_i915_private *dev_priv = dev->dev_private;
3942 3943 3944 3945 3946
	int pipe;

	if (!dev_priv)
		return;

3947
	intel_hpd_irq_uninstall(dev_priv);
3948

3949 3950
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963

	I915_WRITE(HWSTAM, 0xffffffff);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

3964
static void intel_hpd_irq_reenable(unsigned long data)
3965
{
3966
	struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998
	struct drm_device *dev = dev_priv->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	unsigned long irqflags;
	int i;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
		struct drm_connector *connector;

		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
			continue;

		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;

		list_for_each_entry(connector, &mode_config->connector_list, head) {
			struct intel_connector *intel_connector = to_intel_connector(connector);

			if (intel_connector->encoder->hpd_pin == i) {
				if (connector->polled != intel_connector->polled)
					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
							 drm_get_connector_name(connector));
				connector->polled = intel_connector->polled;
				if (!connector->polled)
					connector->polled = DRM_CONNECTOR_POLL_HPD;
			}
		}
	}
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

3999 4000
void intel_irq_init(struct drm_device *dev)
{
4001 4002 4003
	struct drm_i915_private *dev_priv = dev->dev_private;

	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
4004
	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4005
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4006
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4007

4008 4009 4010
	/* Let's track the enabled rps events */
	dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;

4011 4012
	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
		    i915_hangcheck_elapsed,
4013
		    (unsigned long) dev);
4014
	setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
4015
		    (unsigned long) dev_priv);
4016

4017
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
4018

4019 4020 4021 4022
	if (IS_GEN2(dev)) {
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
	} else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
4023 4024
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4025 4026 4027
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4028 4029
	}

4030
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4031
		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4032 4033
		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
	}
4034

J
Jesse Barnes 已提交
4035 4036 4037 4038 4039 4040 4041
	if (IS_VALLEYVIEW(dev)) {
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4042
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4043 4044 4045 4046 4047 4048 4049 4050
	} else if (IS_GEN8(dev)) {
		dev->driver->irq_handler = gen8_irq_handler;
		dev->driver->irq_preinstall = gen8_irq_preinstall;
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4051 4052 4053 4054 4055 4056 4057
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
		dev->driver->irq_preinstall = ironlake_irq_preinstall;
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4058
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4059
	} else {
C
Chris Wilson 已提交
4060 4061 4062 4063 4064
		if (INTEL_INFO(dev)->gen == 2) {
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4065 4066 4067 4068 4069
		} else if (INTEL_INFO(dev)->gen == 3) {
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
4070
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4071
		} else {
4072 4073 4074 4075
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
4076
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4077
		}
4078 4079 4080 4081
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4082 4083 4084 4085

void intel_hpd_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4086 4087
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_connector *connector;
4088
	unsigned long irqflags;
4089
	int i;
4090

4091 4092 4093 4094 4095 4096 4097 4098 4099 4100
	for (i = 1; i < HPD_NUM_PINS; i++) {
		dev_priv->hpd_stats[i].hpd_cnt = 0;
		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
	}
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		struct intel_connector *intel_connector = to_intel_connector(connector);
		connector->polled = intel_connector->polled;
		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
			connector->polled = DRM_CONNECTOR_POLL_HPD;
	}
4101 4102 4103 4104

	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked checks happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4105 4106
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4107
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4108
}
4109

4110
/* Disable interrupts so we can allow runtime PM. */
4111
void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
4112 4113 4114
{
	struct drm_i915_private *dev_priv = dev->dev_private;

4115
	dev->driver->irq_uninstall(dev);
4116
	dev_priv->pm.irqs_disabled = true;
4117 4118
}

4119
/* Restore interrupts so we can recover from runtime PM. */
4120
void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
4121 4122 4123
{
	struct drm_i915_private *dev_priv = dev->dev_private;

4124
	dev_priv->pm.irqs_disabled = false;
4125 4126
	dev->driver->irq_preinstall(dev);
	dev->driver->irq_postinstall(dev);
4127
}