gpio-omap.c 43.0 KB
Newer Older
1 2 3
/*
 * Support functions for OMAP GPIO
 *
4
 * Copyright (C) 2003-2005 Nokia Corporation
5
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
6
 *
7 8 9
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
10 11 12 13 14 15 16 17
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
18
#include <linux/syscore_ops.h>
19
#include <linux/err.h>
20
#include <linux/clk.h>
21
#include <linux/io.h>
22
#include <linux/device.h>
23
#include <linux/pm_runtime.h>
24
#include <linux/pm.h>
25 26
#include <linux/of.h>
#include <linux/of_device.h>
27
#include <linux/gpio.h>
28
#include <linux/bitops.h>
29
#include <linux/platform_data/gpio-omap.h>
30

31 32
#define OFF_MODE	1

33 34
static LIST_HEAD(omap_gpio_list);

35 36 37 38 39 40 41 42 43 44 45
struct gpio_regs {
	u32 irqenable1;
	u32 irqenable2;
	u32 wake_en;
	u32 ctrl;
	u32 oe;
	u32 leveldetect0;
	u32 leveldetect1;
	u32 risingdetect;
	u32 fallingdetect;
	u32 dataout;
46 47
	u32 debounce;
	u32 debounce_en;
48 49
};

50
struct gpio_bank {
51
	struct list_head node;
52
	void __iomem *base;
53
	u16 irq;
54 55
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;
56
	struct gpio_regs context;
57
	u32 saved_datain;
58
	u32 level_mask;
59
	u32 toggle_mask;
60
	spinlock_t lock;
D
David Brownell 已提交
61
	struct gpio_chip chip;
62
	struct clk *dbck;
C
Charulatha V 已提交
63
	u32 mod_usage;
64
	u32 irq_usage;
65
	u32 dbck_enable_mask;
66
	bool dbck_enabled;
67
	struct device *dev;
68
	bool is_mpuio;
69
	bool dbck_flag;
70
	bool loses_context;
71
	bool context_valid;
72
	int stride;
73
	u32 width;
74
	int context_loss_count;
75 76
	int power_mode;
	bool workaround_enabled;
77

78
	void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
79
	int (*get_context_loss_count)(struct device *dev);
80 81

	struct omap_gpio_reg_offs *regs;
82 83
};

84
#define GPIO_MOD_CTRL_BIT	BIT(0)
85

86
#define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
87
#define LINE_USED(line, offset) (line & (BIT(offset)))
88

89 90
static void omap_gpio_unmask_irq(struct irq_data *d);

91
static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
92
{
93 94
	struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
	return container_of(chip, struct gpio_bank, chip);
95 96
}

97 98
static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
				    int is_input)
99
{
100
	void __iomem *reg = bank->base;
101 102
	u32 l;

103
	reg += bank->regs->direction;
104
	l = readl_relaxed(reg);
105
	if (is_input)
106
		l |= BIT(gpio);
107
	else
108
		l &= ~(BIT(gpio));
109
	writel_relaxed(l, reg);
110
	bank->context.oe = l;
111 112
}

113 114

/* set data out value using dedicate set/clear register */
115
static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
116
				      int enable)
117
{
118
	void __iomem *reg = bank->base;
119
	u32 l = BIT(offset);
120

121
	if (enable) {
122
		reg += bank->regs->set_dataout;
123 124
		bank->context.dataout |= l;
	} else {
125
		reg += bank->regs->clr_dataout;
126 127
		bank->context.dataout &= ~l;
	}
128

129
	writel_relaxed(l, reg);
130 131
}

132
/* set data out value using mask register */
133
static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
134
				       int enable)
135
{
136
	void __iomem *reg = bank->base + bank->regs->dataout;
137
	u32 gpio_bit = BIT(offset);
138
	u32 l;
139

140
	l = readl_relaxed(reg);
141 142 143 144
	if (enable)
		l |= gpio_bit;
	else
		l &= ~gpio_bit;
145
	writel_relaxed(l, reg);
146
	bank->context.dataout = l;
147 148
}

149
static int omap_get_gpio_datain(struct gpio_bank *bank, int offset)
150
{
151
	void __iomem *reg = bank->base + bank->regs->datain;
152

153
	return (readl_relaxed(reg) & (BIT(offset))) != 0;
154
}
155

156
static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset)
157
{
158
	void __iomem *reg = bank->base + bank->regs->dataout;
159

160
	return (readl_relaxed(reg) & (BIT(offset))) != 0;
161 162
}

163
static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
164
{
165
	int l = readl_relaxed(base + reg);
166

167
	if (set)
168 169 170 171
		l |= mask;
	else
		l &= ~mask;

172
	writel_relaxed(l, base + reg);
173
}
174

175
static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
176 177
{
	if (bank->dbck_enable_mask && !bank->dbck_enabled) {
178
		clk_prepare_enable(bank->dbck);
179
		bank->dbck_enabled = true;
180

181
		writel_relaxed(bank->dbck_enable_mask,
182
			     bank->base + bank->regs->debounce_en);
183 184 185
	}
}

186
static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
187 188
{
	if (bank->dbck_enable_mask && bank->dbck_enabled) {
189 190 191 192 193
		/*
		 * Disable debounce before cutting it's clock. If debounce is
		 * enabled but the clock is not, GPIO module seems to be unable
		 * to detect events and generate interrupts at least on OMAP3.
		 */
194
		writel_relaxed(0, bank->base + bank->regs->debounce_en);
195

196
		clk_disable_unprepare(bank->dbck);
197 198 199 200
		bank->dbck_enabled = false;
	}
}

201
/**
202
 * omap2_set_gpio_debounce - low level gpio debounce time
203
 * @bank: the gpio bank we're acting upon
204
 * @offset: the gpio number on this @bank
205 206 207 208 209
 * @debounce: debounce time to use
 *
 * OMAP's debounce time is in 31us steps so we need
 * to convert and round up to the closest unit.
 */
210
static void omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
211
				    unsigned debounce)
212
{
213
	void __iomem		*reg;
214 215 216
	u32			val;
	u32			l;

217 218 219
	if (!bank->dbck_flag)
		return;

220 221 222 223 224 225 226
	if (debounce < 32)
		debounce = 0x01;
	else if (debounce > 7936)
		debounce = 0xff;
	else
		debounce = (debounce / 0x1f) - 1;

227
	l = BIT(offset);
228

229
	clk_prepare_enable(bank->dbck);
230
	reg = bank->base + bank->regs->debounce;
231
	writel_relaxed(debounce, reg);
232

233
	reg = bank->base + bank->regs->debounce_en;
234
	val = readl_relaxed(reg);
235

236
	if (debounce)
237
		val |= l;
238
	else
239
		val &= ~l;
240
	bank->dbck_enable_mask = val;
241

242
	writel_relaxed(val, reg);
243
	clk_disable_unprepare(bank->dbck);
244 245 246 247 248 249 250 251
	/*
	 * Enable debounce clock per module.
	 * This call is mandatory because in omap_gpio_request() when
	 * *_runtime_get_sync() is called,  _gpio_dbck_enable() within
	 * runtime callbck fails to turn on dbck because dbck_enable_mask
	 * used within _gpio_dbck_enable() is still not initialized at
	 * that point. Therefore we have to enable dbck here.
	 */
252
	omap_gpio_dbck_enable(bank);
253 254 255 256
	if (bank->dbck_enable_mask) {
		bank->context.debounce = debounce;
		bank->context.debounce_en = val;
	}
257 258
}

259
/**
260
 * omap_clear_gpio_debounce - clear debounce settings for a gpio
261
 * @bank: the gpio bank we're acting upon
262
 * @offset: the gpio number on this @bank
263 264 265 266 267 268
 *
 * If a gpio is using debounce, then clear the debounce enable bit and if
 * this is the only gpio in this bank using debounce, then clear the debounce
 * time too. The debounce clock will also be disabled when calling this function
 * if this is the only gpio in the bank using debounce.
 */
269
static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
270
{
271
	u32 gpio_bit = BIT(offset);
272 273 274 275 276 277 278 279 280

	if (!bank->dbck_flag)
		return;

	if (!(bank->dbck_enable_mask & gpio_bit))
		return;

	bank->dbck_enable_mask &= ~gpio_bit;
	bank->context.debounce_en &= ~gpio_bit;
281
        writel_relaxed(bank->context.debounce_en,
282 283 284 285
		     bank->base + bank->regs->debounce_en);

	if (!bank->dbck_enable_mask) {
		bank->context.debounce = 0;
286
		writel_relaxed(bank->context.debounce, bank->base +
287
			     bank->regs->debounce);
288
		clk_disable_unprepare(bank->dbck);
289 290 291 292
		bank->dbck_enabled = false;
	}
}

293
static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
294
						unsigned trigger)
295
{
296
	void __iomem *base = bank->base;
297
	u32 gpio_bit = BIT(gpio);
298

299 300 301 302 303 304 305 306
	omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
		      trigger & IRQ_TYPE_LEVEL_LOW);
	omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
		      trigger & IRQ_TYPE_LEVEL_HIGH);
	omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
		      trigger & IRQ_TYPE_EDGE_RISING);
	omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
		      trigger & IRQ_TYPE_EDGE_FALLING);
307

308
	bank->context.leveldetect0 =
309
			readl_relaxed(bank->base + bank->regs->leveldetect0);
310
	bank->context.leveldetect1 =
311
			readl_relaxed(bank->base + bank->regs->leveldetect1);
312
	bank->context.risingdetect =
313
			readl_relaxed(bank->base + bank->regs->risingdetect);
314
	bank->context.fallingdetect =
315
			readl_relaxed(bank->base + bank->regs->fallingdetect);
316 317

	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
318
		omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
319
		bank->context.wake_en =
320
			readl_relaxed(bank->base + bank->regs->wkup_en);
321
	}
322

323
	/* This part needs to be executed always for OMAP{34xx, 44xx} */
324 325 326 327 328 329 330
	if (!bank->regs->irqctrl) {
		/* On omap24xx proceed only when valid GPIO bit is set */
		if (bank->non_wakeup_gpios) {
			if (!(bank->non_wakeup_gpios & gpio_bit))
				goto exit;
		}

331 332 333 334 335 336 337
		/*
		 * Log the edge gpio and manually trigger the IRQ
		 * after resume if the input level changes
		 * to avoid irq lost during PER RET/OFF mode
		 * Applies for omap2 non-wakeup gpio and all omap3 gpios
		 */
		if (trigger & IRQ_TYPE_EDGE_BOTH)
338 339 340 341
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
342

343
exit:
344
	bank->level_mask =
345 346
		readl_relaxed(bank->base + bank->regs->leveldetect0) |
		readl_relaxed(bank->base + bank->regs->leveldetect1);
347 348
}

349
#ifdef CONFIG_ARCH_OMAP1
350 351 352 353
/*
 * This only applies to chips that can't do both rising and falling edge
 * detection at once.  For all other chips, this function is a noop.
 */
354
static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
355 356 357 358
{
	void __iomem *reg = bank->base;
	u32 l = 0;

359
	if (!bank->regs->irqctrl)
360
		return;
361 362

	reg += bank->regs->irqctrl;
363

364
	l = readl_relaxed(reg);
365
	if ((l >> gpio) & 1)
366
		l &= ~(BIT(gpio));
367
	else
368
		l |= BIT(gpio);
369

370
	writel_relaxed(l, reg);
371
}
372
#else
373
static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
374
#endif
375

376 377
static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
				    unsigned trigger)
378 379
{
	void __iomem *reg = bank->base;
380
	void __iomem *base = bank->base;
381
	u32 l = 0;
382

383
	if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
384
		omap_set_gpio_trigger(bank, gpio, trigger);
385 386 387
	} else if (bank->regs->irqctrl) {
		reg += bank->regs->irqctrl;

388
		l = readl_relaxed(reg);
389
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
390
			bank->toggle_mask |= BIT(gpio);
391
		if (trigger & IRQ_TYPE_EDGE_RISING)
392
			l |= BIT(gpio);
393
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
394
			l &= ~(BIT(gpio));
395
		else
396 397
			return -EINVAL;

398
		writel_relaxed(l, reg);
399
	} else if (bank->regs->edgectrl1) {
400
		if (gpio & 0x08)
401
			reg += bank->regs->edgectrl2;
402
		else
403 404
			reg += bank->regs->edgectrl1;

405
		gpio &= 0x07;
406
		l = readl_relaxed(reg);
407
		l &= ~(3 << (gpio << 1));
408
		if (trigger & IRQ_TYPE_EDGE_RISING)
409
			l |= 2 << (gpio << 1);
410
		if (trigger & IRQ_TYPE_EDGE_FALLING)
411
			l |= BIT(gpio << 1);
412 413

		/* Enable wake-up during idle for dynamic tick */
414
		omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
415
		bank->context.wake_en =
416 417
			readl_relaxed(bank->base + bank->regs->wkup_en);
		writel_relaxed(l, reg);
418
	}
419
	return 0;
420 421
}

422
static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
423 424 425 426 427
{
	if (bank->regs->pinctrl) {
		void __iomem *reg = bank->base + bank->regs->pinctrl;

		/* Claim the pin for MPU */
428
		writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
429 430 431 432 433 434
	}

	if (bank->regs->ctrl && !BANK_USED(bank)) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

435
		ctrl = readl_relaxed(reg);
436 437
		/* Module is enabled, clocks are not gated */
		ctrl &= ~GPIO_MOD_CTRL_BIT;
438
		writel_relaxed(ctrl, reg);
439 440 441 442
		bank->context.ctrl = ctrl;
	}
}

443
static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
444 445 446 447 448 449 450
{
	void __iomem *base = bank->base;

	if (bank->regs->wkup_en &&
	    !LINE_USED(bank->mod_usage, offset) &&
	    !LINE_USED(bank->irq_usage, offset)) {
		/* Disable wake-up during idle for dynamic tick */
451
		omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
452
		bank->context.wake_en =
453
			readl_relaxed(bank->base + bank->regs->wkup_en);
454 455 456 457 458 459
	}

	if (bank->regs->ctrl && !BANK_USED(bank)) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

460
		ctrl = readl_relaxed(reg);
461 462
		/* Module is disabled, clocks are gated */
		ctrl |= GPIO_MOD_CTRL_BIT;
463
		writel_relaxed(ctrl, reg);
464 465 466 467
		bank->context.ctrl = ctrl;
	}
}

468
static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
469 470 471
{
	void __iomem *reg = bank->base + bank->regs->direction;

472
	return readl_relaxed(reg) & BIT(offset);
473 474
}

475
static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
476 477 478 479 480
{
	if (!LINE_USED(bank->mod_usage, offset)) {
		omap_enable_gpio_module(bank, offset);
		omap_set_gpio_direction(bank, offset, 1);
	}
481
	bank->irq_usage |= BIT(offset);
482 483
}

484
static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
485
{
486
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
487
	int retval;
D
David Brownell 已提交
488
	unsigned long flags;
489
	unsigned offset = d->hwirq;
490

491 492
	if (!BANK_USED(bank))
		pm_runtime_get_sync(bank->dev);
493

494
	if (type & ~IRQ_TYPE_SENSE_MASK)
495
		return -EINVAL;
496

497 498
	if (!bank->regs->leveldetect0 &&
		(type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
499 500
		return -EINVAL;

D
David Brownell 已提交
501
	spin_lock_irqsave(&bank->lock, flags);
502
	retval = omap_set_gpio_triggering(bank, offset, type);
503
	omap_gpio_init_irq(bank, offset);
504
	if (!omap_gpio_is_input(bank, offset)) {
505 506 507
		spin_unlock_irqrestore(&bank->lock, flags);
		return -EINVAL;
	}
D
David Brownell 已提交
508
	spin_unlock_irqrestore(&bank->lock, flags);
509 510

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
T
Thomas Gleixner 已提交
511
		__irq_set_handler_locked(d->irq, handle_level_irq);
512
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
T
Thomas Gleixner 已提交
513
		__irq_set_handler_locked(d->irq, handle_edge_irq);
514

515
	return retval;
516 517
}

518
static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
519
{
520
	void __iomem *reg = bank->base;
521

522
	reg += bank->regs->irqstatus;
523
	writel_relaxed(gpio_mask, reg);
524 525

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
526 527
	if (bank->regs->irqstatus2) {
		reg = bank->base + bank->regs->irqstatus2;
528
		writel_relaxed(gpio_mask, reg);
529
	}
530 531

	/* Flush posted write for the irq status to avoid spurious interrupts */
532
	readl_relaxed(reg);
533 534
}

535 536
static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
					     unsigned offset)
537
{
538
	omap_clear_gpio_irqbank(bank, BIT(offset));
539 540
}

541
static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
542 543
{
	void __iomem *reg = bank->base;
544
	u32 l;
545
	u32 mask = (BIT(bank->width)) - 1;
546

547
	reg += bank->regs->irqenable;
548
	l = readl_relaxed(reg);
549
	if (bank->regs->irqenable_inv)
550 551 552
		l = ~l;
	l &= mask;
	return l;
553 554
}

555
static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
556
{
557
	void __iomem *reg = bank->base;
558 559
	u32 l;

560 561 562
	if (bank->regs->set_irqenable) {
		reg += bank->regs->set_irqenable;
		l = gpio_mask;
563
		bank->context.irqenable1 |= gpio_mask;
564 565
	} else {
		reg += bank->regs->irqenable;
566
		l = readl_relaxed(reg);
567 568
		if (bank->regs->irqenable_inv)
			l &= ~gpio_mask;
569 570
		else
			l |= gpio_mask;
571
		bank->context.irqenable1 = l;
572 573
	}

574
	writel_relaxed(l, reg);
575 576
}

577
static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
578 579 580 581 582 583
{
	void __iomem *reg = bank->base;
	u32 l;

	if (bank->regs->clr_irqenable) {
		reg += bank->regs->clr_irqenable;
584
		l = gpio_mask;
585
		bank->context.irqenable1 &= ~gpio_mask;
586 587
	} else {
		reg += bank->regs->irqenable;
588
		l = readl_relaxed(reg);
589
		if (bank->regs->irqenable_inv)
590
			l |= gpio_mask;
591
		else
592
			l &= ~gpio_mask;
593
		bank->context.irqenable1 = l;
594
	}
595

596
	writel_relaxed(l, reg);
597 598
}

599 600
static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
					   unsigned offset, int enable)
601
{
602
	if (enable)
603
		omap_enable_gpio_irqbank(bank, BIT(offset));
604
	else
605
		omap_disable_gpio_irqbank(bank, BIT(offset));
606 607
}

608 609 610 611 612 613 614 615
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
616 617
static int omap_set_gpio_wakeup(struct gpio_bank *bank, unsigned offset,
				int enable)
618
{
619
	u32 gpio_bit = BIT(offset);
620
	unsigned long flags;
D
David Brownell 已提交
621

622
	if (bank->non_wakeup_gpios & gpio_bit) {
623
		dev_err(bank->dev,
624 625
			"Unable to modify wakeup on non-wakeup GPIO%d\n",
			offset);
626 627
		return -EINVAL;
	}
628 629 630

	spin_lock_irqsave(&bank->lock, flags);
	if (enable)
631
		bank->context.wake_en |= gpio_bit;
632
	else
633
		bank->context.wake_en &= ~gpio_bit;
634

635
	writel_relaxed(bank->context.wake_en, bank->base + bank->regs->wkup_en);
636 637 638
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
639 640
}

641
static void omap_reset_gpio(struct gpio_bank *bank, unsigned offset)
642
{
643 644 645 646 647
	omap_set_gpio_direction(bank, offset, 1);
	omap_set_gpio_irqenable(bank, offset, 0);
	omap_clear_gpio_irqstatus(bank, offset);
	omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
	omap_clear_gpio_debounce(bank, offset);
648 649
}

650
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
651
static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
652
{
653
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
654
	unsigned offset = d->hwirq;
655

656
	return omap_set_gpio_wakeup(bank, offset, enable);
657 658
}

659
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
660
{
661
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
662
	unsigned long flags;
D
David Brownell 已提交
663

664 665 666 667
	/*
	 * If this is the first gpio_request for the bank,
	 * enable the bank module.
	 */
668
	if (!BANK_USED(bank))
669
		pm_runtime_get_sync(bank->dev);
670

671
	spin_lock_irqsave(&bank->lock, flags);
672
	/* Set trigger to none. You need to enable the desired trigger with
673 674
	 * request_irq() or set_irq_type(). Only do this if the IRQ line has
	 * not already been requested.
675
	 */
676
	if (!LINE_USED(bank->irq_usage, offset)) {
677 678
		omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
		omap_enable_gpio_module(bank, offset);
679
	}
680
	bank->mod_usage |= BIT(offset);
D
David Brownell 已提交
681
	spin_unlock_irqrestore(&bank->lock, flags);
682 683 684 685

	return 0;
}

686
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
687
{
688
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
689
	unsigned long flags;
690

D
David Brownell 已提交
691
	spin_lock_irqsave(&bank->lock, flags);
692
	bank->mod_usage &= ~(BIT(offset));
693
	omap_disable_gpio_module(bank, offset);
694
	omap_reset_gpio(bank, offset);
D
David Brownell 已提交
695
	spin_unlock_irqrestore(&bank->lock, flags);
696 697 698 699 700

	/*
	 * If this is the last gpio to be freed in the bank,
	 * disable the bank module.
	 */
701
	if (!BANK_USED(bank))
702
		pm_runtime_put(bank->dev);
703 704 705 706 707 708 709 710 711 712 713
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
714
static void omap_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
715
{
716
	void __iomem *isr_reg = NULL;
717
	u32 isr;
718
	unsigned int bit;
719
	struct gpio_bank *bank;
720
	int unmasked = 0;
721 722
	struct irq_chip *irqchip = irq_desc_get_chip(desc);
	struct gpio_chip *chip = irq_get_handler_data(irq);
723

724
	chained_irq_enter(irqchip, desc);
725

726
	bank = container_of(chip, struct gpio_bank, chip);
727
	isr_reg = bank->base + bank->regs->irqstatus;
728
	pm_runtime_get_sync(bank->dev);
729 730 731 732

	if (WARN_ON(!isr_reg))
		goto exit;

733
	while (1) {
734
		u32 isr_saved, level_mask = 0;
735
		u32 enabled;
736

737
		enabled = omap_get_gpio_irqbank_mask(bank);
738
		isr_saved = isr = readl_relaxed(isr_reg) & enabled;
739

740
		if (bank->level_mask)
741
			level_mask = bank->level_mask & enabled;
742 743 744 745

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
746 747 748
		omap_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
		omap_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
		omap_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
749 750 751

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
752 753
		if (!level_mask && !unmasked) {
			unmasked = 1;
754
			chained_irq_exit(irqchip, desc);
755
		}
756 757 758 759

		if (!isr)
			break;

760 761
		while (isr) {
			bit = __ffs(isr);
762
			isr &= ~(BIT(bit));
763

764 765 766 767 768 769 770
			/*
			 * Some chips can't respond to both rising and falling
			 * at the same time.  If this irq was requested with
			 * both flags, we need to flip the ICR data for the IRQ
			 * to respond to the IRQ for the opposite direction.
			 * This will be indicated in the bank toggle_mask.
			 */
771
			if (bank->toggle_mask & (BIT(bit)))
772
				omap_toggle_gpio_edge_triggering(bank, bit);
773

774 775
			generic_handle_irq(irq_find_mapping(bank->chip.irqdomain,
							    bit));
776
		}
777
	}
778 779 780 781
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
782
exit:
783
	if (!unmasked)
784
		chained_irq_exit(irqchip, desc);
785
	pm_runtime_put(bank->dev);
786 787
}

788 789 790 791
static unsigned int omap_gpio_irq_startup(struct irq_data *d)
{
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
	unsigned long flags;
792
	unsigned offset = d->hwirq;
793 794 795 796 797

	if (!BANK_USED(bank))
		pm_runtime_get_sync(bank->dev);

	spin_lock_irqsave(&bank->lock, flags);
798
	omap_gpio_init_irq(bank, offset);
799 800 801 802 803 804
	spin_unlock_irqrestore(&bank->lock, flags);
	omap_gpio_unmask_irq(d);

	return 0;
}

805
static void omap_gpio_irq_shutdown(struct irq_data *d)
806
{
807
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
808
	unsigned long flags;
809
	unsigned offset = d->hwirq;
810

811
	spin_lock_irqsave(&bank->lock, flags);
812
	bank->irq_usage &= ~(BIT(offset));
813
	omap_disable_gpio_module(bank, offset);
814
	omap_reset_gpio(bank, offset);
815
	spin_unlock_irqrestore(&bank->lock, flags);
816 817 818 819 820 821 822

	/*
	 * If this is the last IRQ to be freed in the bank,
	 * disable the bank module.
	 */
	if (!BANK_USED(bank))
		pm_runtime_put(bank->dev);
823 824
}

825
static void omap_gpio_ack_irq(struct irq_data *d)
826
{
827
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
828
	unsigned offset = d->hwirq;
829

830
	omap_clear_gpio_irqstatus(bank, offset);
831 832
}

833
static void omap_gpio_mask_irq(struct irq_data *d)
834
{
835
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
836
	unsigned offset = d->hwirq;
837
	unsigned long flags;
838

839
	spin_lock_irqsave(&bank->lock, flags);
840 841
	omap_set_gpio_irqenable(bank, offset, 0);
	omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
842
	spin_unlock_irqrestore(&bank->lock, flags);
843 844
}

845
static void omap_gpio_unmask_irq(struct irq_data *d)
846
{
847
	struct gpio_bank *bank = omap_irq_data_get_bank(d);
848
	unsigned offset = d->hwirq;
849
	u32 trigger = irqd_get_trigger_type(d);
850
	unsigned long flags;
851

852
	spin_lock_irqsave(&bank->lock, flags);
853
	if (trigger)
854
		omap_set_gpio_triggering(bank, offset, trigger);
855 856 857

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
858 859 860
	if (bank->level_mask & BIT(offset)) {
		omap_set_gpio_irqenable(bank, offset, 0);
		omap_clear_gpio_irqstatus(bank, offset);
861
	}
862

863
	omap_set_gpio_irqenable(bank, offset, 1);
864
	spin_unlock_irqrestore(&bank->lock, flags);
865 866
}

867 868
/*---------------------------------------------------------------------*/

869
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
870
{
871
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
872
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
873 874
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
875
	unsigned long		flags;
D
David Brownell 已提交
876

D
David Brownell 已提交
877
	spin_lock_irqsave(&bank->lock, flags);
878
	writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
D
David Brownell 已提交
879
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
880 881 882 883

	return 0;
}

884
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
885
{
886
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
887
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
888 889
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
890
	unsigned long		flags;
D
David Brownell 已提交
891

D
David Brownell 已提交
892
	spin_lock_irqsave(&bank->lock, flags);
893
	writel_relaxed(bank->context.wake_en, mask_reg);
D
David Brownell 已提交
894
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
895 896 897 898

	return 0;
}

899
static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
900 901 902 903
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

904
/* use platform_driver for this. */
D
David Brownell 已提交
905 906 907
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
908
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
909 910 911 912 913 914 915 916 917 918 919 920
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

921
static inline void omap_mpuio_init(struct gpio_bank *bank)
D
David Brownell 已提交
922
{
923
	platform_set_drvdata(&omap_mpuio_device, bank);
924

D
David Brownell 已提交
925 926 927 928
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

929
/*---------------------------------------------------------------------*/
930

931
static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
932 933 934 935 936 937 938 939 940 941 942 943 944 945
{
	struct gpio_bank *bank;
	unsigned long flags;
	void __iomem *reg;
	int dir;

	bank = container_of(chip, struct gpio_bank, chip);
	reg = bank->base + bank->regs->direction;
	spin_lock_irqsave(&bank->lock, flags);
	dir = !!(readl_relaxed(reg) & BIT(offset));
	spin_unlock_irqrestore(&bank->lock, flags);
	return dir;
}

946
static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
D
David Brownell 已提交
947 948 949 950 951 952
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
953
	omap_set_gpio_direction(bank, offset, 1);
D
David Brownell 已提交
954 955 956 957
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

958
static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
D
David Brownell 已提交
959
{
960 961
	struct gpio_bank *bank;

C
Charulatha V 已提交
962
	bank = container_of(chip, struct gpio_bank, chip);
963

964
	if (omap_gpio_is_input(bank, offset))
965
		return omap_get_gpio_datain(bank, offset);
966
	else
967
		return omap_get_gpio_dataout(bank, offset);
D
David Brownell 已提交
968 969
}

970
static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
D
David Brownell 已提交
971 972 973 974 975 976
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
977
	bank->set_dataout(bank, offset, value);
978
	omap_set_gpio_direction(bank, offset, 0);
D
David Brownell 已提交
979
	spin_unlock_irqrestore(&bank->lock, flags);
980
	return 0;
D
David Brownell 已提交
981 982
}

983 984
static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
			      unsigned debounce)
985 986 987 988 989
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
990

991
	spin_lock_irqsave(&bank->lock, flags);
992
	omap2_set_gpio_debounce(bank, offset, debounce);
993 994 995 996 997
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}

998
static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
D
David Brownell 已提交
999 1000 1001 1002 1003 1004
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
1005
	bank->set_dataout(bank, offset, value);
D
David Brownell 已提交
1006 1007 1008 1009 1010
	spin_unlock_irqrestore(&bank->lock, flags);
}

/*---------------------------------------------------------------------*/

1011
static void __init omap_gpio_show_rev(struct gpio_bank *bank)
T
Tony Lindgren 已提交
1012
{
1013
	static bool called;
T
Tony Lindgren 已提交
1014 1015
	u32 rev;

1016
	if (called || bank->regs->revision == USHRT_MAX)
T
Tony Lindgren 已提交
1017 1018
		return;

1019
	rev = readw_relaxed(bank->base + bank->regs->revision);
1020
	pr_info("OMAP GPIO hardware version %d.%d\n",
T
Tony Lindgren 已提交
1021
		(rev >> 4) & 0x0f, rev & 0x0f);
1022 1023

	called = true;
T
Tony Lindgren 已提交
1024 1025
}

1026
static void omap_gpio_mod_init(struct gpio_bank *bank)
1027
{
1028 1029
	void __iomem *base = bank->base;
	u32 l = 0xffffffff;
1030

1031 1032 1033
	if (bank->width == 16)
		l = 0xffff;

1034
	if (bank->is_mpuio) {
1035
		writel_relaxed(l, bank->base + bank->regs->irqenable);
1036
		return;
1037
	}
1038

1039 1040 1041 1042
	omap_gpio_rmw(base, bank->regs->irqenable, l,
		      bank->regs->irqenable_inv);
	omap_gpio_rmw(base, bank->regs->irqstatus, l,
		      !bank->regs->irqenable_inv);
1043
	if (bank->regs->debounce_en)
1044
		writel_relaxed(0, base + bank->regs->debounce_en);
1045

1046
	/* Save OE default value (0xffffffff) in the context */
1047
	bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
1048 1049
	 /* Initialize interface clk ungated, module enabled */
	if (bank->regs->ctrl)
1050
		writel_relaxed(0, base + bank->regs->ctrl);
1051 1052 1053 1054

	bank->dbck = clk_get(bank->dev, "dbclk");
	if (IS_ERR(bank->dbck))
		dev_err(bank->dev, "Could not get gpio dbck\n");
1055 1056
}

N
Nishanth Menon 已提交
1057
static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
1058 1059
{
	static int gpio;
1060
	int irq_base = 0;
1061
	int ret;
1062 1063 1064 1065 1066 1067 1068

	/*
	 * REVISIT eventually switch from OMAP-specific gpio structs
	 * over to the generic ones
	 */
	bank->chip.request = omap_gpio_request;
	bank->chip.free = omap_gpio_free;
1069 1070 1071 1072 1073 1074
	bank->chip.get_direction = omap_gpio_get_direction;
	bank->chip.direction_input = omap_gpio_input;
	bank->chip.get = omap_gpio_get;
	bank->chip.direction_output = omap_gpio_output;
	bank->chip.set_debounce = omap_gpio_debounce;
	bank->chip.set = omap_gpio_set;
1075
	if (bank->is_mpuio) {
1076
		bank->chip.label = "mpuio";
1077 1078
		if (bank->regs->wkup_en)
			bank->chip.dev = &omap_mpuio_device.dev;
1079 1080 1081 1082
		bank->chip.base = OMAP_MPUIO(0);
	} else {
		bank->chip.label = "gpio";
		bank->chip.base = gpio;
1083
		gpio += bank->width;
1084
	}
1085
	bank->chip.ngpio = bank->width;
1086

1087 1088
	ret = gpiochip_add(&bank->chip);
	if (ret) {
1089
		dev_err(bank->dev, "Could not register gpio chip %d\n", ret);
1090 1091
		return ret;
	}
1092

1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104
#ifdef CONFIG_ARCH_OMAP1
	/*
	 * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
	 * irq_alloc_descs() since a base IRQ offset will no longer be needed.
	 */
	irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
	if (irq_base < 0) {
		dev_err(bank->dev, "Couldn't allocate IRQ numbers\n");
		return -ENODEV;
	}
#endif

1105 1106 1107 1108 1109 1110 1111 1112 1113
	/* MPUIO is a bit different, reading IRQ status clears it */
	if (bank->is_mpuio) {
		irqc->irq_ack = dummy_irq_chip.irq_ack;
		irqc->irq_mask = irq_gc_mask_set_bit;
		irqc->irq_unmask = irq_gc_mask_clr_bit;
		if (!bank->regs->wkup_en)
			irqc->irq_set_wake = NULL;
	}

N
Nishanth Menon 已提交
1114
	ret = gpiochip_irqchip_add(&bank->chip, irqc,
1115
				   irq_base, omap_gpio_irq_handler,
1116 1117 1118 1119
				   IRQ_TYPE_NONE);

	if (ret) {
		dev_err(bank->dev, "Couldn't add irqchip to gpiochip %d\n", ret);
1120
		gpiochip_remove(&bank->chip);
1121 1122 1123
		return -ENODEV;
	}

N
Nishanth Menon 已提交
1124
	gpiochip_set_chained_irqchip(&bank->chip, irqc,
1125
				     bank->irq, omap_gpio_irq_handler);
1126 1127

	return 0;
1128 1129
}

1130 1131
static const struct of_device_id omap_gpio_match[];

B
Bill Pemberton 已提交
1132
static int omap_gpio_probe(struct platform_device *pdev)
1133
{
1134
	struct device *dev = &pdev->dev;
1135 1136
	struct device_node *node = dev->of_node;
	const struct of_device_id *match;
1137
	const struct omap_gpio_platform_data *pdata;
1138
	struct resource *res;
1139
	struct gpio_bank *bank;
N
Nishanth Menon 已提交
1140
	struct irq_chip *irqc;
1141
	int ret;
1142

1143 1144
	match = of_match_device(of_match_ptr(omap_gpio_match), dev);

J
Jingoo Han 已提交
1145
	pdata = match ? match->data : dev_get_platdata(dev);
1146
	if (!pdata)
1147
		return -EINVAL;
1148

1149
	bank = devm_kzalloc(dev, sizeof(struct gpio_bank), GFP_KERNEL);
1150
	if (!bank) {
1151
		dev_err(dev, "Memory alloc failed\n");
1152
		return -ENOMEM;
1153
	}
1154

N
Nishanth Menon 已提交
1155 1156 1157 1158
	irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
	if (!irqc)
		return -ENOMEM;

1159
	irqc->irq_startup = omap_gpio_irq_startup,
N
Nishanth Menon 已提交
1160 1161 1162 1163 1164 1165 1166 1167
	irqc->irq_shutdown = omap_gpio_irq_shutdown,
	irqc->irq_ack = omap_gpio_ack_irq,
	irqc->irq_mask = omap_gpio_mask_irq,
	irqc->irq_unmask = omap_gpio_unmask_irq,
	irqc->irq_set_type = omap_gpio_irq_type,
	irqc->irq_set_wake = omap_gpio_wake_enable,
	irqc->name = dev_name(&pdev->dev);

1168 1169
	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (unlikely(!res)) {
1170
		dev_err(dev, "Invalid IRQ resource\n");
1171
		return -ENODEV;
1172
	}
1173

1174
	bank->irq = res->start;
1175
	bank->dev = dev;
1176
	bank->chip.dev = dev;
1177
	bank->dbck_flag = pdata->dbck_flag;
1178
	bank->stride = pdata->bank_stride;
1179
	bank->width = pdata->bank_width;
1180
	bank->is_mpuio = pdata->is_mpuio;
1181
	bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
1182
	bank->regs = pdata->regs;
1183 1184 1185
#ifdef CONFIG_OF_GPIO
	bank->chip.of_node = of_node_get(node);
#endif
1186 1187 1188 1189 1190
	if (node) {
		if (!of_property_read_bool(node, "ti,gpio-always-on"))
			bank->loses_context = true;
	} else {
		bank->loses_context = pdata->loses_context;
1191 1192 1193 1194

		if (bank->loses_context)
			bank->get_context_loss_count =
				pdata->get_context_loss_count;
1195 1196
	}

1197
	if (bank->regs->set_dataout && bank->regs->clr_dataout)
1198
		bank->set_dataout = omap_set_gpio_dataout_reg;
1199
	else
1200
		bank->set_dataout = omap_set_gpio_dataout_mask;
T
Tony Lindgren 已提交
1201

1202
	spin_lock_init(&bank->lock);
T
Tony Lindgren 已提交
1203

1204 1205
	/* Static mapping, never released */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1206 1207
	bank->base = devm_ioremap_resource(dev, res);
	if (IS_ERR(bank->base)) {
1208
		irq_domain_remove(bank->chip.irqdomain);
1209
		return PTR_ERR(bank->base);
1210 1211
	}

1212 1213
	platform_set_drvdata(pdev, bank);

1214
	pm_runtime_enable(bank->dev);
1215
	pm_runtime_irq_safe(bank->dev);
1216 1217
	pm_runtime_get_sync(bank->dev);

1218
	if (bank->is_mpuio)
1219
		omap_mpuio_init(bank);
1220

1221
	omap_gpio_mod_init(bank);
1222

N
Nishanth Menon 已提交
1223
	ret = omap_gpio_chip_init(bank, irqc);
1224 1225 1226
	if (ret)
		return ret;

1227
	omap_gpio_show_rev(bank);
T
Tony Lindgren 已提交
1228

1229 1230
	pm_runtime_put(bank->dev);

1231
	list_add_tail(&bank->node, &omap_gpio_list);
1232

1233
	return 0;
1234 1235
}

1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
static int omap_gpio_remove(struct platform_device *pdev)
{
	struct gpio_bank *bank = platform_get_drvdata(pdev);

	list_del(&bank->node);
	gpiochip_remove(&bank->chip);
	pm_runtime_disable(bank->dev);

	return 0;
}

1247 1248
#ifdef CONFIG_ARCH_OMAP2PLUS

1249
#if defined(CONFIG_PM)
1250
static void omap_gpio_restore_context(struct gpio_bank *bank);
1251

1252
static int omap_gpio_runtime_suspend(struct device *dev)
1253
{
1254 1255 1256 1257
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	u32 l1 = 0, l2 = 0;
	unsigned long flags;
1258
	u32 wake_low, wake_hi;
1259

1260
	spin_lock_irqsave(&bank->lock, flags);
1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274

	/*
	 * Only edges can generate a wakeup event to the PRCM.
	 *
	 * Therefore, ensure any wake-up capable GPIOs have
	 * edge-detection enabled before going idle to ensure a wakeup
	 * to the PRCM is generated on a GPIO transition. (c.f. 34xx
	 * NDA TRM 25.5.3.1)
	 *
	 * The normal values will be restored upon ->runtime_resume()
	 * by writing back the values saved in bank->context.
	 */
	wake_low = bank->context.leveldetect0 & bank->context.wake_en;
	if (wake_low)
1275
		writel_relaxed(wake_low | bank->context.fallingdetect,
1276 1277 1278
			     bank->base + bank->regs->fallingdetect);
	wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
	if (wake_hi)
1279
		writel_relaxed(wake_hi | bank->context.risingdetect,
1280 1281
			     bank->base + bank->regs->risingdetect);

1282 1283 1284
	if (!bank->enabled_non_wakeup_gpios)
		goto update_gpio_context_count;

1285 1286
	if (bank->power_mode != OFF_MODE) {
		bank->power_mode = 0;
1287
		goto update_gpio_context_count;
1288 1289 1290 1291 1292 1293
	}
	/*
	 * If going to OFF, remove triggering for all
	 * non-wakeup GPIOs.  Otherwise spurious IRQs will be
	 * generated.  See OMAP2420 Errata item 1.101.
	 */
1294
	bank->saved_datain = readl_relaxed(bank->base +
1295
						bank->regs->datain);
1296 1297
	l1 = bank->context.fallingdetect;
	l2 = bank->context.risingdetect;
1298

1299 1300
	l1 &= ~bank->enabled_non_wakeup_gpios;
	l2 &= ~bank->enabled_non_wakeup_gpios;
1301

1302 1303
	writel_relaxed(l1, bank->base + bank->regs->fallingdetect);
	writel_relaxed(l2, bank->base + bank->regs->risingdetect);
1304

1305
	bank->workaround_enabled = true;
1306

1307
update_gpio_context_count:
1308 1309
	if (bank->get_context_loss_count)
		bank->context_loss_count =
1310 1311
				bank->get_context_loss_count(bank->dev);

1312
	omap_gpio_dbck_disable(bank);
1313
	spin_unlock_irqrestore(&bank->lock, flags);
1314

1315
	return 0;
1316 1317
}

1318 1319
static void omap_gpio_init_context(struct gpio_bank *p);

1320
static int omap_gpio_runtime_resume(struct device *dev)
1321
{
1322 1323 1324 1325
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	u32 l = 0, gen, gen0, gen1;
	unsigned long flags;
1326
	int c;
1327

1328
	spin_lock_irqsave(&bank->lock, flags);
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342

	/*
	 * On the first resume during the probe, the context has not
	 * been initialised and so initialise it now. Also initialise
	 * the context loss count.
	 */
	if (bank->loses_context && !bank->context_valid) {
		omap_gpio_init_context(bank);

		if (bank->get_context_loss_count)
			bank->context_loss_count =
				bank->get_context_loss_count(bank->dev);
	}

1343
	omap_gpio_dbck_enable(bank);
1344 1345 1346 1347 1348 1349 1350

	/*
	 * In ->runtime_suspend(), level-triggered, wakeup-enabled
	 * GPIOs were set to edge trigger also in order to be able to
	 * generate a PRCM wakeup.  Here we restore the
	 * pre-runtime_suspend() values for edge triggering.
	 */
1351
	writel_relaxed(bank->context.fallingdetect,
1352
		     bank->base + bank->regs->fallingdetect);
1353
	writel_relaxed(bank->context.risingdetect,
1354 1355
		     bank->base + bank->regs->risingdetect);

1356 1357
	if (bank->loses_context) {
		if (!bank->get_context_loss_count) {
1358 1359
			omap_gpio_restore_context(bank);
		} else {
1360 1361 1362 1363 1364 1365 1366
			c = bank->get_context_loss_count(bank->dev);
			if (c != bank->context_loss_count) {
				omap_gpio_restore_context(bank);
			} else {
				spin_unlock_irqrestore(&bank->lock, flags);
				return 0;
			}
1367
		}
1368
	}
1369

1370 1371 1372 1373 1374
	if (!bank->workaround_enabled) {
		spin_unlock_irqrestore(&bank->lock, flags);
		return 0;
	}

1375
	l = readl_relaxed(bank->base + bank->regs->datain);
1376

1377 1378 1379 1380 1381 1382 1383 1384
	/*
	 * Check if any of the non-wakeup interrupt GPIOs have changed
	 * state.  If so, generate an IRQ by software.  This is
	 * horribly racy, but it's the best we can do to work around
	 * this silicon bug.
	 */
	l ^= bank->saved_datain;
	l &= bank->enabled_non_wakeup_gpios;
1385

1386 1387 1388 1389
	/*
	 * No need to generate IRQs for the rising edge for gpio IRQs
	 * configured with falling edge only; and vice versa.
	 */
1390
	gen0 = l & bank->context.fallingdetect;
1391
	gen0 &= bank->saved_datain;
1392

1393
	gen1 = l & bank->context.risingdetect;
1394
	gen1 &= ~(bank->saved_datain);
1395

1396
	/* FIXME: Consider GPIO IRQs with level detections properly! */
1397 1398
	gen = l & (~(bank->context.fallingdetect) &
					 ~(bank->context.risingdetect));
1399 1400
	/* Consider all GPIO IRQs needed to be updated */
	gen |= gen0 | gen1;
1401

1402 1403
	if (gen) {
		u32 old0, old1;
1404

1405 1406
		old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
		old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
1407

1408
		if (!bank->regs->irqstatus_raw0) {
1409
			writel_relaxed(old0 | gen, bank->base +
1410
						bank->regs->leveldetect0);
1411
			writel_relaxed(old1 | gen, bank->base +
1412
						bank->regs->leveldetect1);
1413
		}
1414

1415
		if (bank->regs->irqstatus_raw0) {
1416
			writel_relaxed(old0 | l, bank->base +
1417
						bank->regs->leveldetect0);
1418
			writel_relaxed(old1 | l, bank->base +
1419
						bank->regs->leveldetect1);
1420
		}
1421 1422
		writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
		writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
1423 1424 1425 1426 1427 1428 1429
	}

	bank->workaround_enabled = false;
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}
1430
#endif /* CONFIG_PM */
1431

1432
#if IS_BUILTIN(CONFIG_GPIO_OMAP)
1433 1434 1435 1436 1437
void omap2_gpio_prepare_for_idle(int pwr_mode)
{
	struct gpio_bank *bank;

	list_for_each_entry(bank, &omap_gpio_list, node) {
1438
		if (!BANK_USED(bank) || !bank->loses_context)
1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451
			continue;

		bank->power_mode = pwr_mode;

		pm_runtime_put_sync_suspend(bank->dev);
	}
}

void omap2_gpio_resume_after_idle(void)
{
	struct gpio_bank *bank;

	list_for_each_entry(bank, &omap_gpio_list, node) {
1452
		if (!BANK_USED(bank) || !bank->loses_context)
1453 1454 1455
			continue;

		pm_runtime_get_sync(bank->dev);
1456 1457
	}
}
1458
#endif
1459

1460
#if defined(CONFIG_PM)
1461 1462 1463 1464 1465
static void omap_gpio_init_context(struct gpio_bank *p)
{
	struct omap_gpio_reg_offs *regs = p->regs;
	void __iomem *base = p->base;

1466 1467 1468 1469 1470 1471 1472 1473 1474
	p->context.ctrl		= readl_relaxed(base + regs->ctrl);
	p->context.oe		= readl_relaxed(base + regs->direction);
	p->context.wake_en	= readl_relaxed(base + regs->wkup_en);
	p->context.leveldetect0	= readl_relaxed(base + regs->leveldetect0);
	p->context.leveldetect1	= readl_relaxed(base + regs->leveldetect1);
	p->context.risingdetect	= readl_relaxed(base + regs->risingdetect);
	p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
	p->context.irqenable1	= readl_relaxed(base + regs->irqenable);
	p->context.irqenable2	= readl_relaxed(base + regs->irqenable2);
1475 1476

	if (regs->set_dataout && p->regs->clr_dataout)
1477
		p->context.dataout = readl_relaxed(base + regs->set_dataout);
1478
	else
1479
		p->context.dataout = readl_relaxed(base + regs->dataout);
1480 1481 1482 1483

	p->context_valid = true;
}

1484
static void omap_gpio_restore_context(struct gpio_bank *bank)
1485
{
1486
	writel_relaxed(bank->context.wake_en,
1487
				bank->base + bank->regs->wkup_en);
1488 1489
	writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
	writel_relaxed(bank->context.leveldetect0,
1490
				bank->base + bank->regs->leveldetect0);
1491
	writel_relaxed(bank->context.leveldetect1,
1492
				bank->base + bank->regs->leveldetect1);
1493
	writel_relaxed(bank->context.risingdetect,
1494
				bank->base + bank->regs->risingdetect);
1495
	writel_relaxed(bank->context.fallingdetect,
1496
				bank->base + bank->regs->fallingdetect);
1497
	if (bank->regs->set_dataout && bank->regs->clr_dataout)
1498
		writel_relaxed(bank->context.dataout,
1499 1500
				bank->base + bank->regs->set_dataout);
	else
1501
		writel_relaxed(bank->context.dataout,
1502
				bank->base + bank->regs->dataout);
1503
	writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
1504

1505
	if (bank->dbck_enable_mask) {
1506
		writel_relaxed(bank->context.debounce, bank->base +
1507
					bank->regs->debounce);
1508
		writel_relaxed(bank->context.debounce_en,
1509 1510
					bank->base + bank->regs->debounce_en);
	}
1511

1512
	writel_relaxed(bank->context.irqenable1,
1513
				bank->base + bank->regs->irqenable);
1514
	writel_relaxed(bank->context.irqenable2,
1515
				bank->base + bank->regs->irqenable2);
1516
}
1517
#endif /* CONFIG_PM */
1518
#else
1519 1520
#define omap_gpio_runtime_suspend NULL
#define omap_gpio_runtime_resume NULL
1521
static inline void omap_gpio_init_context(struct gpio_bank *p) {}
1522 1523
#endif

1524
static const struct dev_pm_ops gpio_pm_ops = {
1525 1526
	SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
									NULL)
1527 1528
};

1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
#if defined(CONFIG_OF)
static struct omap_gpio_reg_offs omap2_gpio_regs = {
	.revision =		OMAP24XX_GPIO_REVISION,
	.direction =		OMAP24XX_GPIO_OE,
	.datain =		OMAP24XX_GPIO_DATAIN,
	.dataout =		OMAP24XX_GPIO_DATAOUT,
	.set_dataout =		OMAP24XX_GPIO_SETDATAOUT,
	.clr_dataout =		OMAP24XX_GPIO_CLEARDATAOUT,
	.irqstatus =		OMAP24XX_GPIO_IRQSTATUS1,
	.irqstatus2 =		OMAP24XX_GPIO_IRQSTATUS2,
	.irqenable =		OMAP24XX_GPIO_IRQENABLE1,
	.irqenable2 =		OMAP24XX_GPIO_IRQENABLE2,
	.set_irqenable =	OMAP24XX_GPIO_SETIRQENABLE1,
	.clr_irqenable =	OMAP24XX_GPIO_CLEARIRQENABLE1,
	.debounce =		OMAP24XX_GPIO_DEBOUNCE_VAL,
	.debounce_en =		OMAP24XX_GPIO_DEBOUNCE_EN,
	.ctrl =			OMAP24XX_GPIO_CTRL,
	.wkup_en =		OMAP24XX_GPIO_WAKE_EN,
	.leveldetect0 =		OMAP24XX_GPIO_LEVELDETECT0,
	.leveldetect1 =		OMAP24XX_GPIO_LEVELDETECT1,
	.risingdetect =		OMAP24XX_GPIO_RISINGDETECT,
	.fallingdetect =	OMAP24XX_GPIO_FALLINGDETECT,
};

static struct omap_gpio_reg_offs omap4_gpio_regs = {
	.revision =		OMAP4_GPIO_REVISION,
	.direction =		OMAP4_GPIO_OE,
	.datain =		OMAP4_GPIO_DATAIN,
	.dataout =		OMAP4_GPIO_DATAOUT,
	.set_dataout =		OMAP4_GPIO_SETDATAOUT,
	.clr_dataout =		OMAP4_GPIO_CLEARDATAOUT,
	.irqstatus =		OMAP4_GPIO_IRQSTATUS0,
	.irqstatus2 =		OMAP4_GPIO_IRQSTATUS1,
	.irqenable =		OMAP4_GPIO_IRQSTATUSSET0,
	.irqenable2 =		OMAP4_GPIO_IRQSTATUSSET1,
	.set_irqenable =	OMAP4_GPIO_IRQSTATUSSET0,
	.clr_irqenable =	OMAP4_GPIO_IRQSTATUSCLR0,
	.debounce =		OMAP4_GPIO_DEBOUNCINGTIME,
	.debounce_en =		OMAP4_GPIO_DEBOUNCENABLE,
	.ctrl =			OMAP4_GPIO_CTRL,
	.wkup_en =		OMAP4_GPIO_IRQWAKEN0,
	.leveldetect0 =		OMAP4_GPIO_LEVELDETECT0,
	.leveldetect1 =		OMAP4_GPIO_LEVELDETECT1,
	.risingdetect =		OMAP4_GPIO_RISINGDETECT,
	.fallingdetect =	OMAP4_GPIO_FALLINGDETECT,
};

1576
static const struct omap_gpio_platform_data omap2_pdata = {
1577 1578 1579 1580 1581
	.regs = &omap2_gpio_regs,
	.bank_width = 32,
	.dbck_flag = false,
};

1582
static const struct omap_gpio_platform_data omap3_pdata = {
1583 1584 1585 1586 1587
	.regs = &omap2_gpio_regs,
	.bank_width = 32,
	.dbck_flag = true,
};

1588
static const struct omap_gpio_platform_data omap4_pdata = {
1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611
	.regs = &omap4_gpio_regs,
	.bank_width = 32,
	.dbck_flag = true,
};

static const struct of_device_id omap_gpio_match[] = {
	{
		.compatible = "ti,omap4-gpio",
		.data = &omap4_pdata,
	},
	{
		.compatible = "ti,omap3-gpio",
		.data = &omap3_pdata,
	},
	{
		.compatible = "ti,omap2-gpio",
		.data = &omap2_pdata,
	},
	{ },
};
MODULE_DEVICE_TABLE(of, omap_gpio_match);
#endif

1612 1613
static struct platform_driver omap_gpio_driver = {
	.probe		= omap_gpio_probe,
1614
	.remove		= omap_gpio_remove,
1615 1616
	.driver		= {
		.name	= "omap_gpio",
1617
		.pm	= &gpio_pm_ops,
1618
		.of_match_table = of_match_ptr(omap_gpio_match),
1619 1620 1621
	},
};

1622
/*
1623 1624 1625
 * gpio driver register needs to be done before
 * machine_init functions access gpio APIs.
 * Hence omap_gpio_drv_reg() is a postcore_initcall.
1626
 */
1627
static int __init omap_gpio_drv_reg(void)
1628
{
1629
	return platform_driver_register(&omap_gpio_driver);
1630
}
1631
postcore_initcall(omap_gpio_drv_reg);
1632 1633 1634 1635 1636 1637 1638 1639 1640 1641

static void __exit omap_gpio_exit(void)
{
	platform_driver_unregister(&omap_gpio_driver);
}
module_exit(omap_gpio_exit);

MODULE_DESCRIPTION("omap gpio driver");
MODULE_ALIAS("platform:gpio-omap");
MODULE_LICENSE("GPL v2");