i915_drv.h 28.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include "i915_reg.h"
J
Jesse Barnes 已提交
34
#include "intel_bios.h"
35
#include <linux/io-mapping.h>
36

L
Linus Torvalds 已提交
37 38 39 40 41 42 43
/* General customization:
 */

#define DRIVER_AUTHOR		"Tungsten Graphics, Inc."

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
44
#define DRIVER_DATE		"20080730"
L
Linus Torvalds 已提交
45

46 47 48 49 50
enum pipe {
	PIPE_A = 0,
	PIPE_B,
};

51 52
#define I915_NUM_PIPE	2

L
Linus Torvalds 已提交
53 54 55
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
56 57
 * 1.2: Add Power Management
 * 1.3: Add vblank support
58
 * 1.4: Fix cmdbuffer path, add heap destroy
59
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
60 61
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
62 63
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
64
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
65 66
#define DRIVER_PATCHLEVEL	0

67 68 69 70 71 72 73 74
#define WATCH_COHERENCY	0
#define WATCH_BUF	0
#define WATCH_EXEC	0
#define WATCH_LRU	0
#define WATCH_RELOC	0
#define WATCH_INACTIVE	0
#define WATCH_PWRITE	0

75 76 77 78 79 80 81 82 83 84 85 86
#define I915_GEM_PHYS_CURSOR_0 1
#define I915_GEM_PHYS_CURSOR_1 2
#define I915_GEM_PHYS_OVERLAY_REGS 3
#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)

struct drm_i915_gem_phys_object {
	int id;
	struct page **page_list;
	drm_dma_handle_t *handle;
	struct drm_gem_object *cur_obj;
};

L
Linus Torvalds 已提交
87 88 89 90 91 92 93
typedef struct _drm_i915_ring_buffer {
	unsigned long Size;
	u8 *virtual_start;
	int head;
	int tail;
	int space;
	drm_local_map_t map;
94
	struct drm_gem_object *ring_obj;
L
Linus Torvalds 已提交
95 96 97 98 99 100 101
} drm_i915_ring_buffer_t;

struct mem_block {
	struct mem_block *next;
	struct mem_block *prev;
	int start;
	int size;
102
	struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
L
Linus Torvalds 已提交
103 104
};

105 106 107 108 109
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;

110 111 112 113 114 115 116 117
struct intel_opregion {
	struct opregion_header *header;
	struct opregion_acpi *acpi;
	struct opregion_swsci *swsci;
	struct opregion_asle *asle;
	int enabled;
};

118 119 120 121
struct drm_i915_master_private {
	drm_local_map_t *sarea;
	struct _drm_i915_sarea *sarea_priv;
};
122 123 124 125 126
#define I915_FENCE_REG_NONE -1

struct drm_i915_fence_reg {
	struct drm_gem_object *obj;
};
127

128 129 130 131 132 133 134
struct sdvo_device_mapping {
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
	u8 initialized;
};

135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150
struct drm_i915_error_state {
	u32 eir;
	u32 pgtbl_er;
	u32 pipeastat;
	u32 pipebstat;
	u32 ipeir;
	u32 ipehr;
	u32 instdone;
	u32 acthd;
	u32 instpm;
	u32 instps;
	u32 instdone1;
	u32 seqno;
	struct timeval time;
};

L
Linus Torvalds 已提交
151
typedef struct drm_i915_private {
152 153
	struct drm_device *dev;

154 155
	int has_gem;

156
	void __iomem *regs;
L
Linus Torvalds 已提交
157

158
	struct pci_dev *bridge_dev;
L
Linus Torvalds 已提交
159 160
	drm_i915_ring_buffer_t ring;

161
	drm_dma_handle_t *status_page_dmah;
L
Linus Torvalds 已提交
162 163
	void *hw_status_page;
	dma_addr_t dma_status_page;
164
	uint32_t counter;
165 166
	unsigned int status_gfx_addr;
	drm_local_map_t hws_map;
167
	struct drm_gem_object *hws_obj;
L
Linus Torvalds 已提交
168

J
Jesse Barnes 已提交
169 170
	struct resource mch_res;

171
	unsigned int cpp;
L
Linus Torvalds 已提交
172 173 174 175 176 177 178
	int back_offset;
	int front_offset;
	int current_page;
	int page_flipping;

	wait_queue_head_t irq_queue;
	atomic_t irq_received;
179 180 181 182 183 184
	/** Protects user_irq_refcount and irq_mask_reg */
	spinlock_t user_irq_lock;
	/** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
	int user_irq_refcount;
	/** Cached value of IMR to avoid reads in updating the bitfield */
	u32 irq_mask_reg;
185
	u32 pipestat[2];
186 187 188 189 190
	/** splitted irq regs for graphics and display engine on IGDNG,
	    irq_mask_reg is still used for display irq. */
	u32 gt_irq_mask_reg;
	u32 gt_irq_enable_reg;
	u32 de_irq_enable_reg;
L
Linus Torvalds 已提交
191

192 193 194
	u32 hotplug_supported_mask;
	struct work_struct hotplug_work;

L
Linus Torvalds 已提交
195 196 197
	int tex_lru_log_granularity;
	int allow_batchbuffer;
	struct mem_block *agp_heap;
D
Dave Airlie 已提交
198
	unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
199
	int vblank_pipe;
200

J
Jesse Barnes 已提交
201 202 203 204 205 206
	bool cursor_needs_physical;

	struct drm_mm vram;

	int irq_enabled;

207 208
	struct intel_opregion opregion;

J
Jesse Barnes 已提交
209 210 211 212
	/* LVDS info */
	int backlight_duty_cycle;  /* restore backlight to this value */
	bool panel_wants_dither;
	struct drm_display_mode *panel_fixed_mode;
213 214
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
J
Jesse Barnes 已提交
215 216

	/* Feature bits from the VBIOS */
217 218 219 220
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
221
	unsigned int lvds_use_ssc:1;
222
	unsigned int edp_support:1;
223
	int lvds_ssc_freq;
J
Jesse Barnes 已提交
224

225
	int crt_ddc_bus; /* -1 = unknown, else GPIO to use for CRT DDC */
226 227 228 229
	struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

230 231
	unsigned int fsb_freq, mem_freq;

232 233
	spinlock_t error_lock;
	struct drm_i915_error_state *first_error;
234
	struct work_struct error_work;
235
	struct workqueue_struct *wq;
236

J
Jesse Barnes 已提交
237 238 239 240
	/* Register state */
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
241
	u32 saveDSPARB;
242
	u32 saveRENDERSTANDBY;
243
	u32 saveHWS;
J
Jesse Barnes 已提交
244 245 246 247 248 249 250 251 252 253 254 255 256 257 258
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
259
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
260 261 262
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
263
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
280
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
281 282 283
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
284
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
285 286
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
287 288 289
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
290 291 292
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
293 294
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
295 296 297 298 299 300
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
301
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
302 303 304 305 306 307 308
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
	u32 saveFBC_CFB_BASE;
	u32 saveFBC_LL_BASE;
	u32 saveFBC_CONTROL;
	u32 saveFBC_CONTROL2;
309 310 311
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
312
	u32 saveCACHE_MODE_0;
313
	u32 saveD_STATE;
314
	u32 saveDSPCLK_GATE_D;
315
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
316 317 318 319 320
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
321
	u8 saveGR[25];
J
Jesse Barnes 已提交
322
	u8 saveAR_INDEX;
323
	u8 saveAR[21];
J
Jesse Barnes 已提交
324
	u8 saveDACMASK;
325
	u8 saveCR[37];
326
	uint64_t saveFENCE[16];
327 328 329 330 331 332 333
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
334 335 336 337 338 339 340 341 342 343 344
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
345 346 347 348

	struct {
		struct drm_mm gtt_space;

349
		struct io_mapping *gtt_mapping;
350
		int gtt_mtrr;
351

352 353 354 355
		/**
		 * List of objects currently involved in rendering from the
		 * ringbuffer.
		 *
356 357 358 359
		 * Includes buffers having the contents of their GPU caches
		 * flushed, not necessarily primitives.  last_rendering_seqno
		 * represents when the rendering involved will be completed.
		 *
360 361
		 * A reference is held on the buffer while on this list.
		 */
362
		spinlock_t active_list_lock;
363 364 365 366 367 368 369
		struct list_head active_list;

		/**
		 * List of objects which are not in the ringbuffer but which
		 * still have a write_domain which needs to be flushed before
		 * unbinding.
		 *
370 371
		 * last_rendering_seqno is 0 while an object is in this list.
		 *
372 373 374 375 376 377 378 379
		 * A reference is held on the buffer while on this list.
		 */
		struct list_head flushing_list;

		/**
		 * LRU list of objects which are not in the ringbuffer and
		 * are ready to unbind, but are still in the GTT.
		 *
380 381
		 * last_rendering_seqno is 0 while an object is in this list.
		 *
382 383 384 385 386 387
		 * A reference is not held on the buffer while on this list,
		 * as merely being GTT-bound shouldn't prevent its being
		 * freed, and we'll pull it off the list in the free path.
		 */
		struct list_head inactive_list;

388 389 390
		/** LRU list of objects with fence regs on them. */
		struct list_head fence_list;

391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440
		/**
		 * List of breadcrumbs associated with GPU requests currently
		 * outstanding.
		 */
		struct list_head request_list;

		/**
		 * We leave the user IRQ off as much as possible,
		 * but this means that requests will finish and never
		 * be retired once the system goes idle. Set a timer to
		 * fire periodically while the ring is running. When it
		 * fires, go retire requests.
		 */
		struct delayed_work retire_work;

		uint32_t next_gem_seqno;

		/**
		 * Waiting sequence number, if any
		 */
		uint32_t waiting_gem_seqno;

		/**
		 * Last seq seen at irq time
		 */
		uint32_t irq_gem_seqno;

		/**
		 * Flag if the X Server, and thus DRM, is not currently in
		 * control of the device.
		 *
		 * This is set between LeaveVT and EnterVT.  It needs to be
		 * replaced with a semaphore.  It also needs to be
		 * transitioned away from for kernel modesetting.
		 */
		int suspended;

		/**
		 * Flag if the hardware appears to be wedged.
		 *
		 * This is set when attempts to idle the device timeout.
		 * It prevents command submission from occuring and makes
		 * every pending request fail
		 */
		int wedged;

		/** Bit 6 swizzling required for X tiling */
		uint32_t bit_6_swizzle_x;
		/** Bit 6 swizzling required for Y tiling */
		uint32_t bit_6_swizzle_y;
441 442 443

		/* storage for physical objects */
		struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
444
	} mm;
445
	struct sdvo_device_mapping sdvo_mappings[2];
446 447 448 449 450 451 452 453

	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
	struct work_struct idle_work;
	struct timer_list idle_timer;
	bool busy;
	u16 orig_clock;
L
Linus Torvalds 已提交
454 455
} drm_i915_private_t;

456 457 458 459 460 461 462 463 464 465
/** driver private structure attached to each drm_gem_object */
struct drm_i915_gem_object {
	struct drm_gem_object *obj;

	/** Current space allocated to this object in the GTT, if any. */
	struct drm_mm_node *gtt_space;

	/** This object's place on the active/flushing/inactive lists */
	struct list_head list;

466 467 468
	/** This object's place on the fenced object LRU */
	struct list_head fence_list;

469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484
	/**
	 * This is set if the object is on the active or flushing lists
	 * (has pending rendering), and is not set if it's on inactive (ready
	 * to be unbound).
	 */
	int active;

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
	int dirty;

	/** AGP memory structure for our GTT binding. */
	DRM_AGP_MEM *agp_mem;

485 486
	struct page **pages;
	int pages_refcount;
487 488 489 490 491 492 493

	/**
	 * Current offset of the object in GTT space.
	 *
	 * This is the same as gtt_space->start
	 */
	uint32_t gtt_offset;
494 495 496 497 498 499 500 501 502 503 504 505 506 507 508
	/**
	 * Required alignment for the object
	 */
	uint32_t gtt_alignment;
	/**
	 * Fake offset for use by mmap(2)
	 */
	uint64_t mmap_offset;

	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 */
	int fence_reg;
509 510 511 512 513 514 515 516 517

	/** How many users have pinned this object in GTT space */
	int pin_count;

	/** Breadcrumb of last rendering to the buffer. */
	uint32_t last_rendering_seqno;

	/** Current tiling mode for the object. */
	uint32_t tiling_mode;
518
	uint32_t stride;
519

520 521 522
	/** Record of address bit 17 of each page at last unbind. */
	long *bit_17;

523 524 525
	/** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
	uint32_t agp_type;

526
	/**
527 528
	 * If present, while GEM_DOMAIN_CPU is in the read domain this array
	 * flags which individual pages are valid.
529 530
	 */
	uint8_t *page_cpu_valid;
J
Jesse Barnes 已提交
531 532 533 534

	/** User space pin count and filp owning the pin */
	uint32_t user_pin_count;
	struct drm_file *pin_filp;
535 536 537

	/** for phy allocated objects */
	struct drm_i915_gem_phys_object *phys_obj;
538 539 540 541 542 543

	/**
	 * Used for checking the object doesn't appear more than once
	 * in an execbuffer object list.
	 */
	int in_execbuffer;
544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562
};

/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

563
	/** global list entry for this request */
564
	struct list_head list;
565 566 567

	/** file_priv list entry for this request */
	struct list_head client_list;
568 569 570 571
};

struct drm_i915_file_private {
	struct {
572
		struct list_head request_list;
573 574 575
	} mm;
};

J
Jesse Barnes 已提交
576 577 578 579 580 581 582
enum intel_chip_family {
	CHIP_I8XX = 0x01,
	CHIP_I9XX = 0x02,
	CHIP_I915 = 0x04,
	CHIP_I965 = 0x08,
};

583
extern struct drm_ioctl_desc i915_ioctls[];
584
extern int i915_max_ioctl;
J
Jesse Barnes 已提交
585
extern unsigned int i915_fbpercrtc;
586
extern unsigned int i915_powersave;
587

588 589 590
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

L
Linus Torvalds 已提交
591
				/* i915_dma.c */
592
extern void i915_kernel_lost_context(struct drm_device * dev);
593
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
594
extern int i915_driver_unload(struct drm_device *);
595
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
596
extern void i915_driver_lastclose(struct drm_device * dev);
597 598
extern void i915_driver_preclose(struct drm_device *dev,
				 struct drm_file *file_priv);
599 600
extern void i915_driver_postclose(struct drm_device *dev,
				  struct drm_file *file_priv);
601
extern int i915_driver_device_is_agp(struct drm_device * dev);
D
Dave Airlie 已提交
602 603
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
604
extern int i915_emit_box(struct drm_device *dev,
605
			 struct drm_clip_rect *boxes,
606
			 int i, int DR1, int DR4);
607

L
Linus Torvalds 已提交
608
/* i915_irq.c */
609 610 611 612
extern int i915_irq_emit(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
extern int i915_irq_wait(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
613 614
void i915_user_irq_get(struct drm_device *dev);
void i915_user_irq_put(struct drm_device *dev);
J
Jesse Barnes 已提交
615
extern void i915_enable_interrupt (struct drm_device *dev);
L
Linus Torvalds 已提交
616 617

extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
618
extern void i915_driver_irq_preinstall(struct drm_device * dev);
619
extern int i915_driver_irq_postinstall(struct drm_device *dev);
620
extern void i915_driver_irq_uninstall(struct drm_device * dev);
621 622 623 624
extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
625 626 627
extern int i915_enable_vblank(struct drm_device *dev, int crtc);
extern void i915_disable_vblank(struct drm_device *dev, int crtc);
extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
628
extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
629 630
extern int i915_vblank_swap(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
631
extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
L
Linus Torvalds 已提交
632

633 634 635 636 637 638 639
void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);


L
Linus Torvalds 已提交
640
/* i915_mem.c */
641 642 643 644 645 646 647 648
extern int i915_mem_alloc(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
extern int i915_mem_free(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
extern int i915_mem_init_heap(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
				 struct drm_file *file_priv);
L
Linus Torvalds 已提交
649
extern void i915_mem_takedown(struct mem_block **heap);
650
extern void i915_mem_release(struct drm_device * dev,
651
			     struct drm_file *file_priv, struct mem_block *heap);
652 653 654 655 656 657 658 659 660 661 662
/* i915_gem.c */
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
663 664
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
687 688
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
689 690 691 692 693
void i915_gem_load(struct drm_device *dev);
int i915_gem_init_object(struct drm_gem_object *obj);
void i915_gem_free_object(struct drm_gem_object *obj);
int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
void i915_gem_object_unpin(struct drm_gem_object *obj);
694
int i915_gem_object_unbind(struct drm_gem_object *obj);
695
void i915_gem_release_mmap(struct drm_gem_object *obj);
696 697
void i915_gem_lastclose(struct drm_device *dev);
uint32_t i915_get_gem_seqno(struct drm_device *dev);
698
int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
699
int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
700 701 702
void i915_gem_retire_requests(struct drm_device *dev);
void i915_gem_retire_work_handler(struct work_struct *work);
void i915_gem_clflush_object(struct drm_gem_object *obj);
J
Jesse Barnes 已提交
703 704 705 706 707 708 709
int i915_gem_object_set_domain(struct drm_gem_object *obj,
			       uint32_t read_domains,
			       uint32_t write_domain);
int i915_gem_init_ringbuffer(struct drm_device *dev);
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
int i915_gem_do_init(struct drm_device *dev, unsigned long start,
		     unsigned long end);
710
int i915_gem_idle(struct drm_device *dev);
711
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
J
Jesse Barnes 已提交
712 713
int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
				      int write);
714 715 716 717 718
int i915_gem_attach_phys_object(struct drm_device *dev,
				struct drm_gem_object *obj, int id);
void i915_gem_detach_phys_object(struct drm_device *dev,
				 struct drm_gem_object *obj);
void i915_gem_free_all_phys_object(struct drm_device *dev);
719 720
int i915_gem_object_get_pages(struct drm_gem_object *obj);
void i915_gem_object_put_pages(struct drm_gem_object *obj);
721
void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
722 723 724

/* i915_gem_tiling.c */
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
725 726
void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
727 728 729 730 731 732 733 734 735 736 737 738 739

/* i915_gem_debug.c */
void i915_gem_dump_object(struct drm_gem_object *obj, int len,
			  const char *where, uint32_t mark);
#if WATCH_INACTIVE
void i915_verify_inactive(struct drm_device *dev, char *file, int line);
#else
#define i915_verify_inactive(dev, file, line)
#endif
void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
void i915_gem_dump_object(struct drm_gem_object *obj, int len,
			  const char *where, uint32_t mark);
void i915_dump_lru(struct drm_device *dev, const char *where);
L
Linus Torvalds 已提交
740

741
/* i915_debugfs.c */
742 743
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
744

745 746 747
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
748 749 750 751

/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
752

753
#ifdef CONFIG_ACPI
754
/* i915_opregion.c */
755
extern int intel_opregion_init(struct drm_device *dev, int resume);
756
extern void intel_opregion_free(struct drm_device *dev, int suspend);
757 758
extern void opregion_asle_intr(struct drm_device *dev);
extern void opregion_enable_asle(struct drm_device *dev);
759
#else
L
Len Brown 已提交
760
static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
761
static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
762 763 764
static inline void opregion_asle_intr(struct drm_device *dev) { return; }
static inline void opregion_enable_asle(struct drm_device *dev) { return; }
#endif
765

J
Jesse Barnes 已提交
766 767 768 769
/* modesetting */
extern void intel_modeset_init(struct drm_device *dev);
extern void intel_modeset_cleanup(struct drm_device *dev);

770 771 772 773 774 775 776 777 778 779 780
/**
 * Lock test for when it's just for synchronization of ring access.
 *
 * In that case, we don't need to do it when GEM is initialized as nobody else
 * has access to the ring.
 */
#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do {			\
	if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
		LOCK_TEST_WITH_RETURN(dev, file_priv);			\
} while (0)

781 782 783 784 785 786
#define I915_READ(reg)          readl(dev_priv->regs + (reg))
#define I915_WRITE(reg, val)     writel(val, dev_priv->regs + (reg))
#define I915_READ16(reg)	readw(dev_priv->regs + (reg))
#define I915_WRITE16(reg, val)	writel(val, dev_priv->regs + (reg))
#define I915_READ8(reg)		readb(dev_priv->regs + (reg))
#define I915_WRITE8(reg, val)	writeb(val, dev_priv->regs + (reg))
787
#define I915_WRITE64(reg, val)	writeq(val, dev_priv->regs + (reg))
788
#define I915_READ64(reg)	readq(dev_priv->regs + (reg))
789
#define POSTING_READ(reg)	(void)I915_READ(reg)
L
Linus Torvalds 已提交
790 791 792

#define I915_VERBOSE 0

793 794 795 796 797 798 799 800 801 802 803 804 805 806 807
#define RING_LOCALS	volatile unsigned int *ring_virt__;

#define BEGIN_LP_RING(n) do {						\
	int bytes__ = 4*(n);						\
	if (I915_VERBOSE) DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n));	\
	/* a wrap must occur between instructions so pad beforehand */	\
	if (unlikely (dev_priv->ring.tail + bytes__ > dev_priv->ring.Size)) \
		i915_wrap_ring(dev);					\
	if (unlikely (dev_priv->ring.space < bytes__))			\
		i915_wait_ring(dev, bytes__, __func__);			\
	ring_virt__ = (unsigned int *)					\
	        (dev_priv->ring.virtual_start + dev_priv->ring.tail);	\
	dev_priv->ring.tail += bytes__;					\
	dev_priv->ring.tail &= dev_priv->ring.Size - 1;			\
	dev_priv->ring.space -= bytes__;				\
L
Linus Torvalds 已提交
808 809
} while (0)

810
#define OUT_RING(n) do {						\
L
Linus Torvalds 已提交
811
	if (I915_VERBOSE) DRM_DEBUG("   OUT_RING %x\n", (int)(n));	\
812
	*ring_virt__++ = (n);						\
L
Linus Torvalds 已提交
813 814 815
} while (0)

#define ADVANCE_LP_RING() do {						\
816 817 818
	if (I915_VERBOSE)						\
		DRM_DEBUG("ADVANCE_LP_RING %x\n", dev_priv->ring.tail);	\
	I915_WRITE(PRB0_TAIL, dev_priv->ring.tail);			\
L
Linus Torvalds 已提交
819 820
} while(0)

J
Jesse Barnes 已提交
821
/**
822 823 824
 * Reads a dword out of the status page, which is written to from the command
 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
 * MI_STORE_DATA_IMM.
J
Jesse Barnes 已提交
825
 *
826
 * The following dwords have a reserved meaning:
827 828 829 830 831 832
 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
 * 0x04: ring 0 head pointer
 * 0x05: ring 1 head pointer (915-class)
 * 0x06: ring 2 head pointer (915-class)
 * 0x10-0x1b: Context status DWords (GM45)
 * 0x1f: Last written status offset. (GM45)
J
Jesse Barnes 已提交
833
 *
834
 * The area from dword 0x20 to 0x3ff is available for driver usage.
J
Jesse Barnes 已提交
835
 */
836
#define READ_HWSP(dev_priv, reg)  (((volatile u32*)(dev_priv->hw_status_page))[reg])
837
#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
838
#define I915_GEM_HWS_INDEX		0x20
839
#define I915_BREADCRUMB_INDEX		0x21
J
Jesse Barnes 已提交
840

841
extern int i915_wrap_ring(struct drm_device * dev);
842
extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
J
Jesse Barnes 已提交
843 844 845 846 847 848 849

#define IS_I830(dev) ((dev)->pci_device == 0x3577)
#define IS_845G(dev) ((dev)->pci_device == 0x2562)
#define IS_I85X(dev) ((dev)->pci_device == 0x3582)
#define IS_I855(dev) ((dev)->pci_device == 0x3582)
#define IS_I865G(dev) ((dev)->pci_device == 0x2572)

850
#define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
J
Jesse Barnes 已提交
851 852
#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
853 854
#define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
		        (dev)->pci_device == 0x27AE)
J
Jesse Barnes 已提交
855 856 857 858 859
#define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
		       (dev)->pci_device == 0x2982 || \
		       (dev)->pci_device == 0x2992 || \
		       (dev)->pci_device == 0x29A2 || \
		       (dev)->pci_device == 0x2A02 || \
860
		       (dev)->pci_device == 0x2A12 || \
861 862 863
		       (dev)->pci_device == 0x2A42 || \
		       (dev)->pci_device == 0x2E02 || \
		       (dev)->pci_device == 0x2E12 || \
864
		       (dev)->pci_device == 0x2E22 || \
865
		       (dev)->pci_device == 0x2E32 || \
F
Fabian Henze 已提交
866
		       (dev)->pci_device == 0x2E42 || \
867 868
		       (dev)->pci_device == 0x0042 || \
		       (dev)->pci_device == 0x0046)
J
Jesse Barnes 已提交
869

870 871
#define IS_I965GM(dev) ((dev)->pci_device == 0x2A02 || \
			(dev)->pci_device == 0x2A12)
J
Jesse Barnes 已提交
872

J
Jesse Barnes 已提交
873
#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
874

875 876
#define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
		     (dev)->pci_device == 0x2E12 || \
877
		     (dev)->pci_device == 0x2E22 || \
878
		     (dev)->pci_device == 0x2E32 || \
F
Fabian Henze 已提交
879
		     (dev)->pci_device == 0x2E42 || \
880
		     IS_GM45(dev))
881

882 883 884 885
#define IS_IGDG(dev) ((dev)->pci_device == 0xa001)
#define IS_IGDGM(dev) ((dev)->pci_device == 0xa011)
#define IS_IGD(dev) (IS_IGDG(dev) || IS_IGDGM(dev))

J
Jesse Barnes 已提交
886 887
#define IS_G33(dev)    ((dev)->pci_device == 0x29C2 ||	\
			(dev)->pci_device == 0x29B2 ||	\
888 889
			(dev)->pci_device == 0x29D2 ||  \
			(IS_IGD(dev)))
J
Jesse Barnes 已提交
890

891 892 893 894
#define IS_IGDNG_D(dev)	((dev)->pci_device == 0x0042)
#define IS_IGDNG_M(dev)	((dev)->pci_device == 0x0046)
#define IS_IGDNG(dev)	(IS_IGDNG_D(dev) || IS_IGDNG_M(dev))

J
Jesse Barnes 已提交
895
#define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
896 897
		      IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev) || \
		      IS_IGDNG(dev))
J
Jesse Barnes 已提交
898 899

#define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
900
			IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev) || \
901
			IS_IGD(dev) || IS_IGDNG_M(dev))
J
Jesse Barnes 已提交
902

903 904
#define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev) || \
				IS_IGDNG(dev))
905 906 907 908 909
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
910
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_IGDNG(dev))
911
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_IGDNG(dev))
912
#define SUPPORTS_EDP(dev)		(IS_IGDNG_M(dev))
913
#define I915_HAS_HOTPLUG(dev) (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev) || IS_I965G(dev))
914
/* dsparb controlled by hw only */
915
#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IGDNG(dev))
916

917 918 919
#define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IGDNG(dev))
#define HAS_PIPE_CXSR(dev) (IS_G4X(dev) || IS_IGDNG(dev))

J
Jesse Barnes 已提交
920
#define PRIMARY_RINGBUFFER_SIZE         (128*1024)
D
Dave Airlie 已提交
921

L
Linus Torvalds 已提交
922
#endif