lapic.c 70.2 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
E
Eddie Dong 已提交
2 3 4 5 6 7 8

/*
 * Local APIC virtualization
 *
 * Copyright (C) 2006 Qumranet, Inc.
 * Copyright (C) 2007 Novell
 * Copyright (C) 2007 Intel
N
Nicolas Kaiser 已提交
9
 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
E
Eddie Dong 已提交
10 11 12 13 14 15 16 17 18
 *
 * Authors:
 *   Dor Laor <dor.laor@qumranet.com>
 *   Gregory Haskins <ghaskins@novell.com>
 *   Yaozu (Eddie) Dong <eddie.dong@intel.com>
 *
 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
 */

19
#include <linux/kvm_host.h>
E
Eddie Dong 已提交
20 21 22 23 24 25
#include <linux/kvm.h>
#include <linux/mm.h>
#include <linux/highmem.h>
#include <linux/smp.h>
#include <linux/hrtimer.h>
#include <linux/io.h>
26
#include <linux/export.h>
R
Roman Zippel 已提交
27
#include <linux/math64.h>
28
#include <linux/slab.h>
E
Eddie Dong 已提交
29 30 31 32 33
#include <asm/processor.h>
#include <asm/msr.h>
#include <asm/page.h>
#include <asm/current.h>
#include <asm/apicdef.h>
34
#include <asm/delay.h>
A
Arun Sharma 已提交
35
#include <linux/atomic.h>
36
#include <linux/jump_label.h>
37
#include "kvm_cache_regs.h"
E
Eddie Dong 已提交
38
#include "irq.h"
39
#include "trace.h"
40
#include "x86.h"
A
Avi Kivity 已提交
41
#include "cpuid.h"
42
#include "hyperv.h"
E
Eddie Dong 已提交
43

44 45 46 47 48 49
#ifndef CONFIG_X86_64
#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
#else
#define mod_64(x, y) ((x) % (y))
#endif

E
Eddie Dong 已提交
50 51 52 53 54 55
#define PRId64 "d"
#define PRIx64 "llx"
#define PRIu64 "u"
#define PRIo64 "o"

/* 14 is the version for Xeon and Pentium 8.4.8*/
56
#define APIC_VERSION			(0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16))
E
Eddie Dong 已提交
57 58 59
#define LAPIC_MMIO_LENGTH		(1 << 12)
/* followed define is not in apicdef.h */
#define MAX_APIC_VECTOR			256
60
#define APIC_VECTORS_PER_REG		32
E
Eddie Dong 已提交
61

62 63 64
#define APIC_BROADCAST			0xFF
#define X2APIC_BROADCAST		0xFFFFFFFFul

65
static bool lapic_timer_advance_dynamic __read_mostly;
66 67 68 69
#define LAPIC_TIMER_ADVANCE_ADJUST_MIN	100	/* clock cycles */
#define LAPIC_TIMER_ADVANCE_ADJUST_MAX	10000	/* clock cycles */
#define LAPIC_TIMER_ADVANCE_NS_INIT	1000
#define LAPIC_TIMER_ADVANCE_NS_MAX     5000
70 71 72
/* step-by-step approximation to mitigate fluctuation */
#define LAPIC_TIMER_ADVANCE_ADJUST_STEP 8

M
Michael S. Tsirkin 已提交
73 74 75 76 77
static inline int apic_test_vector(int vec, void *bitmap)
{
	return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

78 79 80 81 82 83 84 85
bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	return apic_test_vector(vector, apic->regs + APIC_ISR) ||
		apic_test_vector(vector, apic->regs + APIC_IRR);
}

M
Michael S. Tsirkin 已提交
86 87 88 89 90 91 92 93 94 95
static inline int __apic_test_and_set_vector(int vec, void *bitmap)
{
	return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
{
	return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

96
struct static_key_deferred apic_hw_disabled __read_mostly;
97 98
struct static_key_deferred apic_sw_disabled __read_mostly;

E
Eddie Dong 已提交
99 100
static inline int apic_enabled(struct kvm_lapic *apic)
{
101
	return kvm_apic_sw_enabled(apic) &&	kvm_apic_hw_enabled(apic);
102 103
}

E
Eddie Dong 已提交
104 105 106 107 108 109 110
#define LVT_MASK	\
	(APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)

#define LINT_MASK	\
	(LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
	 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)

111 112 113 114 115
static inline u32 kvm_x2apic_id(struct kvm_lapic *apic)
{
	return apic->vcpu->vcpu_id;
}

116 117 118 119 120 121 122 123 124 125 126
bool kvm_can_post_timer_interrupt(struct kvm_vcpu *vcpu)
{
	return pi_inject_timer && kvm_vcpu_apicv_active(vcpu);
}
EXPORT_SYMBOL_GPL(kvm_can_post_timer_interrupt);

static bool kvm_use_posted_timer_interrupt(struct kvm_vcpu *vcpu)
{
	return kvm_can_post_timer_interrupt(vcpu) && vcpu->mode == IN_GUEST_MODE;
}

127 128 129 130 131
static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map,
		u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) {
	switch (map->mode) {
	case KVM_APIC_MODE_X2APIC: {
		u32 offset = (dest_id >> 16) * 16;
R
Radim Krčmář 已提交
132
		u32 max_apic_id = map->max_apic_id;
133 134 135 136

		if (offset <= max_apic_id) {
			u8 cluster_size = min(max_apic_id - offset + 1, 16U);

P
Paolo Bonzini 已提交
137
			offset = array_index_nospec(offset, map->max_apic_id + 1);
138 139 140 141 142
			*cluster = &map->phys_map[offset];
			*mask = dest_id & (0xffff >> (16 - cluster_size));
		} else {
			*mask = 0;
		}
143

144 145 146 147 148 149 150
		return true;
		}
	case KVM_APIC_MODE_XAPIC_FLAT:
		*cluster = map->xapic_flat_map;
		*mask = dest_id & 0xff;
		return true;
	case KVM_APIC_MODE_XAPIC_CLUSTER:
151
		*cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf];
152 153 154 155 156 157
		*mask = dest_id & 0xf;
		return true;
	default:
		/* Not optimized. */
		return false;
	}
158 159
}

160
static void kvm_apic_map_free(struct rcu_head *rcu)
161
{
162
	struct kvm_apic_map *map = container_of(rcu, struct kvm_apic_map, rcu);
163

164
	kvfree(map);
165 166
}

167 168 169 170 171
static void recalculate_apic_map(struct kvm *kvm)
{
	struct kvm_apic_map *new, *old = NULL;
	struct kvm_vcpu *vcpu;
	int i;
172
	u32 max_id = 255; /* enough space for any xAPIC ID */
173 174 175

	mutex_lock(&kvm->arch.apic_map_lock);

R
Radim Krčmář 已提交
176 177
	kvm_for_each_vcpu(i, vcpu, kvm)
		if (kvm_apic_present(vcpu))
178
			max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic));
R
Radim Krčmář 已提交
179

M
Michal Hocko 已提交
180
	new = kvzalloc(sizeof(struct kvm_apic_map) +
181 182
	                   sizeof(struct kvm_lapic *) * ((u64)max_id + 1),
			   GFP_KERNEL_ACCOUNT);
R
Radim Krčmář 已提交
183

184 185 186
	if (!new)
		goto out;

R
Radim Krčmář 已提交
187 188
	new->max_apic_id = max_id;

189 190
	kvm_for_each_vcpu(i, vcpu, kvm) {
		struct kvm_lapic *apic = vcpu->arch.apic;
191 192
		struct kvm_lapic **cluster;
		u16 mask;
193 194 195
		u32 ldr;
		u8 xapic_id;
		u32 x2apic_id;
196

197 198 199
		if (!kvm_apic_present(vcpu))
			continue;

200 201 202 203 204 205 206 207 208 209 210 211 212
		xapic_id = kvm_xapic_id(apic);
		x2apic_id = kvm_x2apic_id(apic);

		/* Hotplug hack: see kvm_apic_match_physical_addr(), ... */
		if ((apic_x2apic_mode(apic) || x2apic_id > 0xff) &&
				x2apic_id <= new->max_apic_id)
			new->phys_map[x2apic_id] = apic;
		/*
		 * ... xAPIC ID of VCPUs with APIC ID > 0xff will wrap-around,
		 * prevent them from masking VCPUs with APIC ID <= 0xff.
		 */
		if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id])
			new->phys_map[xapic_id] = apic;
213

214 215 216
		if (!kvm_apic_sw_enabled(apic))
			continue;

217 218
		ldr = kvm_lapic_get_reg(apic, APIC_LDR);

219 220 221 222
		if (apic_x2apic_mode(apic)) {
			new->mode |= KVM_APIC_MODE_X2APIC;
		} else if (ldr) {
			ldr = GET_APIC_LOGICAL_ID(ldr);
223
			if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
224 225 226 227 228
				new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
			else
				new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
		}

229
		if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask))
230 231
			continue;

232 233
		if (mask)
			cluster[ffs(mask) - 1] = apic;
234 235 236 237 238 239 240 241
	}
out:
	old = rcu_dereference_protected(kvm->arch.apic_map,
			lockdep_is_held(&kvm->arch.apic_map_lock));
	rcu_assign_pointer(kvm->arch.apic_map, new);
	mutex_unlock(&kvm->arch.apic_map_lock);

	if (old)
242
		call_rcu(&old->rcu, kvm_apic_map_free);
243

244
	kvm_make_scan_ioapic_request(kvm);
245 246
}

247 248
static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
{
249
	bool enabled = val & APIC_SPIV_APIC_ENABLED;
250

251
	kvm_lapic_set_reg(apic, APIC_SPIV, val);
252 253 254

	if (enabled != apic->sw_enabled) {
		apic->sw_enabled = enabled;
255
		if (enabled)
256
			static_key_slow_dec_deferred(&apic_sw_disabled);
257
		else
258
			static_key_slow_inc(&apic_sw_disabled.key);
259 260

		recalculate_apic_map(apic->vcpu->kvm);
261 262 263
	}
}

264
static inline void kvm_apic_set_xapic_id(struct kvm_lapic *apic, u8 id)
265
{
266
	kvm_lapic_set_reg(apic, APIC_ID, id << 24);
267 268 269 270 271
	recalculate_apic_map(apic->vcpu->kvm);
}

static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
{
272
	kvm_lapic_set_reg(apic, APIC_LDR, id);
273 274 275
	recalculate_apic_map(apic->vcpu->kvm);
}

276 277 278 279 280
static inline u32 kvm_apic_calc_x2apic_ldr(u32 id)
{
	return ((id >> 4) << 16) | (1 << (id & 0xf));
}

281
static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u32 id)
282
{
283
	u32 ldr = kvm_apic_calc_x2apic_ldr(id);
284

285 286
	WARN_ON_ONCE(id != apic->vcpu->vcpu_id);

287
	kvm_lapic_set_reg(apic, APIC_ID, id);
288
	kvm_lapic_set_reg(apic, APIC_LDR, ldr);
289 290 291
	recalculate_apic_map(apic->vcpu->kvm);
}

E
Eddie Dong 已提交
292 293
static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
{
294
	return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
E
Eddie Dong 已提交
295 296 297 298
}

static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
{
299
	return kvm_lapic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
E
Eddie Dong 已提交
300 301
}

302 303
static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
{
304
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
305 306
}

E
Eddie Dong 已提交
307 308
static inline int apic_lvtt_period(struct kvm_lapic *apic)
{
309
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
310 311 312 313
}

static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
{
314
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
E
Eddie Dong 已提交
315 316
}

317 318 319 320 321
static inline int apic_lvt_nmi_mode(u32 lvt_val)
{
	return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
}

322 323 324 325 326 327
void kvm_apic_set_version(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	struct kvm_cpuid_entry2 *feat;
	u32 v = APIC_VERSION;

328
	if (!lapic_in_kernel(vcpu))
329 330
		return;

331 332 333 334 335 336 337
	/*
	 * KVM emulates 82093AA datasheet (with in-kernel IOAPIC implementation)
	 * which doesn't have EOI register; Some buggy OSes (e.g. Windows with
	 * Hyper-V role) disable EOI broadcast in lapic not checking for IOAPIC
	 * version first and level-triggered interrupts never get EOIed in
	 * IOAPIC.
	 */
338
	feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
339 340
	if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))) &&
	    !ioapic_in_kernel(vcpu->kvm))
341
		v |= APIC_LVR_DIRECTED_EOI;
342
	kvm_lapic_set_reg(apic, APIC_LVR, v);
343 344
}

345
static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = {
346
	LVT_MASK ,      /* part LVTT mask, timer mode mask added at runtime */
E
Eddie Dong 已提交
347 348 349 350 351 352 353 354
	LVT_MASK | APIC_MODE_MASK,	/* LVTTHMR */
	LVT_MASK | APIC_MODE_MASK,	/* LVTPC */
	LINT_MASK, LINT_MASK,	/* LVT0-1 */
	LVT_MASK		/* LVTERR */
};

static int find_highest_vector(void *bitmap)
{
355 356
	int vec;
	u32 *reg;
E
Eddie Dong 已提交
357

358 359 360 361
	for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
	     vec >= 0; vec -= APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		if (*reg)
362
			return __fls(*reg) + vec;
363
	}
E
Eddie Dong 已提交
364

365
	return -1;
E
Eddie Dong 已提交
366 367
}

M
Michael S. Tsirkin 已提交
368 369
static u8 count_vectors(void *bitmap)
{
370 371
	int vec;
	u32 *reg;
M
Michael S. Tsirkin 已提交
372
	u8 count = 0;
373 374 375 376 377 378

	for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		count += hweight32(*reg);
	}

M
Michael S. Tsirkin 已提交
379 380 381
	return count;
}

382
bool __kvm_apic_update_irr(u32 *pir, void *regs, int *max_irr)
383
{
384
	u32 i, vec;
385 386 387 388 389
	u32 pir_val, irr_val, prev_irr_val;
	int max_updated_irr;

	max_updated_irr = -1;
	*max_irr = -1;
390

391
	for (i = vec = 0; i <= 7; i++, vec += 32) {
392
		pir_val = READ_ONCE(pir[i]);
393
		irr_val = *((u32 *)(regs + APIC_IRR + i * 0x10));
394
		if (pir_val) {
395
			prev_irr_val = irr_val;
396 397
			irr_val |= xchg(&pir[i], 0);
			*((u32 *)(regs + APIC_IRR + i * 0x10)) = irr_val;
398 399 400 401
			if (prev_irr_val != irr_val) {
				max_updated_irr =
					__fls(irr_val ^ prev_irr_val) + vec;
			}
402
		}
403
		if (irr_val)
404
			*max_irr = __fls(irr_val) + vec;
405
	}
406

407 408
	return ((max_updated_irr != -1) &&
		(max_updated_irr == *max_irr));
409
}
410 411
EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);

412
bool kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir, int *max_irr)
413 414 415
{
	struct kvm_lapic *apic = vcpu->arch.apic;

416
	return __kvm_apic_update_irr(pir, apic->regs, max_irr);
417
}
418 419
EXPORT_SYMBOL_GPL(kvm_apic_update_irr);

420
static inline int apic_search_irr(struct kvm_lapic *apic)
E
Eddie Dong 已提交
421
{
422
	return find_highest_vector(apic->regs + APIC_IRR);
E
Eddie Dong 已提交
423 424 425 426 427 428
}

static inline int apic_find_highest_irr(struct kvm_lapic *apic)
{
	int result;

429 430 431 432
	/*
	 * Note that irr_pending is just a hint. It will be always
	 * true with virtual interrupt delivery enabled.
	 */
433 434 435 436
	if (!apic->irr_pending)
		return -1;

	result = apic_search_irr(apic);
E
Eddie Dong 已提交
437 438 439 440 441
	ASSERT(result == -1 || result >= 16);

	return result;
}

442 443
static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
{
444 445 446 447
	struct kvm_vcpu *vcpu;

	vcpu = apic->vcpu;

448
	if (unlikely(vcpu->arch.apicv_active)) {
449
		/* need to update RVI */
450
		kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR);
451 452
		kvm_x86_ops->hwapic_irr_update(vcpu,
				apic_find_highest_irr(apic));
453 454
	} else {
		apic->irr_pending = false;
455
		kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR);
456 457
		if (apic_search_irr(apic) != -1)
			apic->irr_pending = true;
458
	}
459 460
}

M
Michael S. Tsirkin 已提交
461 462
static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
{
463 464 465 466 467 468
	struct kvm_vcpu *vcpu;

	if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;
469

M
Michael S. Tsirkin 已提交
470
	/*
471 472 473
	 * With APIC virtualization enabled, all caching is disabled
	 * because the processor can modify ISR under the hood.  Instead
	 * just set SVI.
M
Michael S. Tsirkin 已提交
474
	 */
475
	if (unlikely(vcpu->arch.apicv_active))
476
		kvm_x86_ops->hwapic_isr_update(vcpu, vec);
477 478 479 480 481 482 483 484 485 486
	else {
		++apic->isr_count;
		BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
		/*
		 * ISR (in service register) bit is set when injecting an interrupt.
		 * The highest vector is injected. Thus the latest bit set matches
		 * the highest bit in ISR.
		 */
		apic->highest_isr_cache = vec;
	}
M
Michael S. Tsirkin 已提交
487 488
}

489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507
static inline int apic_find_highest_isr(struct kvm_lapic *apic)
{
	int result;

	/*
	 * Note that isr_count is always 1, and highest_isr_cache
	 * is always -1, with APIC virtualization enabled.
	 */
	if (!apic->isr_count)
		return -1;
	if (likely(apic->highest_isr_cache != -1))
		return apic->highest_isr_cache;

	result = find_highest_vector(apic->regs + APIC_ISR);
	ASSERT(result == -1 || result >= 16);

	return result;
}

M
Michael S. Tsirkin 已提交
508 509
static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
{
510 511 512 513 514 515 516 517 518 519 520 521 522
	struct kvm_vcpu *vcpu;
	if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;

	/*
	 * We do get here for APIC virtualization enabled if the guest
	 * uses the Hyper-V APIC enlightenment.  In this case we may need
	 * to trigger a new interrupt delivery by writing the SVI field;
	 * on the other hand isr_count and highest_isr_cache are unused
	 * and must be left alone.
	 */
523
	if (unlikely(vcpu->arch.apicv_active))
524
		kvm_x86_ops->hwapic_isr_update(vcpu,
525 526
					       apic_find_highest_isr(apic));
	else {
M
Michael S. Tsirkin 已提交
527
		--apic->isr_count;
528 529 530
		BUG_ON(apic->isr_count < 0);
		apic->highest_isr_cache = -1;
	}
M
Michael S. Tsirkin 已提交
531 532
}

533 534
int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
{
535 536 537 538 539
	/* This may race with setting of irr in __apic_accept_irq() and
	 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
	 * will cause vmexit immediately and the value will be recalculated
	 * on the next vmentry.
	 */
540
	return apic_find_highest_irr(vcpu->arch.apic);
541
}
542
EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
543

544
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
545
			     int vector, int level, int trig_mode,
546
			     struct dest_map *dest_map);
547

548
int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
549
		     struct dest_map *dest_map)
E
Eddie Dong 已提交
550
{
551
	struct kvm_lapic *apic = vcpu->arch.apic;
552

553
	return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
554
			irq->level, irq->trig_mode, dest_map);
E
Eddie Dong 已提交
555 556
}

557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576
static int __pv_send_ipi(unsigned long *ipi_bitmap, struct kvm_apic_map *map,
			 struct kvm_lapic_irq *irq, u32 min)
{
	int i, count = 0;
	struct kvm_vcpu *vcpu;

	if (min > map->max_apic_id)
		return 0;

	for_each_set_bit(i, ipi_bitmap,
		min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) {
		if (map->phys_map[min + i]) {
			vcpu = map->phys_map[min + i]->vcpu;
			count += kvm_apic_set_irq(vcpu, irq, NULL);
		}
	}

	return count;
}

577
int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
578
		    unsigned long ipi_bitmap_high, u32 min,
579 580 581 582 583
		    unsigned long icr, int op_64_bit)
{
	struct kvm_apic_map *map;
	struct kvm_lapic_irq irq = {0};
	int cluster_size = op_64_bit ? 64 : 32;
584 585 586 587
	int count;

	if (icr & (APIC_DEST_MASK | APIC_SHORT_MASK))
		return -KVM_EINVAL;
588 589 590 591 592 593 594 595 596

	irq.vector = icr & APIC_VECTOR_MASK;
	irq.delivery_mode = icr & APIC_MODE_MASK;
	irq.level = (icr & APIC_INT_ASSERT) != 0;
	irq.trig_mode = icr & APIC_INT_LEVELTRIG;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

597 598 599 600 601
	count = -EOPNOTSUPP;
	if (likely(map)) {
		count = __pv_send_ipi(&ipi_bitmap_low, map, &irq, min);
		min += cluster_size;
		count += __pv_send_ipi(&ipi_bitmap_high, map, &irq, min);
602 603 604 605 606 607
	}

	rcu_read_unlock();
	return count;
}

608 609
static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
{
610 611 612

	return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
				      sizeof(val));
613 614 615 616
}

static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
{
617 618 619

	return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
				      sizeof(*val));
620 621 622 623 624 625 626 627 628 629 630
}

static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
{
	return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
}

static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
{
	u8 val;
	if (pv_eoi_get_user(vcpu, &val) < 0)
631
		printk(KERN_WARNING "Can't read EOI MSR value: 0x%llx\n",
632
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
633 634 635 636 637 638
	return val & 0x1;
}

static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
639
		printk(KERN_WARNING "Can't set EOI MSR value: 0x%llx\n",
640
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
641 642 643 644 645 646 647 648
		return;
	}
	__set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
649
		printk(KERN_WARNING "Can't clear EOI MSR value: 0x%llx\n",
650
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
651 652 653 654 655
		return;
	}
	__clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

656 657
static int apic_has_interrupt_for_ppr(struct kvm_lapic *apic, u32 ppr)
{
658
	int highest_irr;
659
	if (apic->vcpu->arch.apicv_active)
660 661 662
		highest_irr = kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
	else
		highest_irr = apic_find_highest_irr(apic);
663 664 665 666 667 668
	if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr)
		return -1;
	return highest_irr;
}

static bool __apic_update_ppr(struct kvm_lapic *apic, u32 *new_ppr)
E
Eddie Dong 已提交
669
{
670
	u32 tpr, isrv, ppr, old_ppr;
E
Eddie Dong 已提交
671 672
	int isr;

673 674
	old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI);
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI);
E
Eddie Dong 已提交
675 676 677 678 679 680 681 682
	isr = apic_find_highest_isr(apic);
	isrv = (isr != -1) ? isr : 0;

	if ((tpr & 0xf0) >= (isrv & 0xf0))
		ppr = tpr & 0xff;
	else
		ppr = isrv & 0xf0;

683 684
	*new_ppr = ppr;
	if (old_ppr != ppr)
685
		kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr);
686 687 688 689 690 691 692 693

	return ppr < old_ppr;
}

static void apic_update_ppr(struct kvm_lapic *apic)
{
	u32 ppr;

694 695
	if (__apic_update_ppr(apic, &ppr) &&
	    apic_has_interrupt_for_ppr(apic, ppr) != -1)
696
		kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
E
Eddie Dong 已提交
697 698
}

699 700 701 702 703 704
void kvm_apic_update_ppr(struct kvm_vcpu *vcpu)
{
	apic_update_ppr(vcpu->arch.apic);
}
EXPORT_SYMBOL_GPL(kvm_apic_update_ppr);

E
Eddie Dong 已提交
705 706
static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
{
707
	kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr);
E
Eddie Dong 已提交
708 709 710
	apic_update_ppr(apic);
}

711
static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
712
{
713 714
	return mda == (apic_x2apic_mode(apic) ?
			X2APIC_BROADCAST : APIC_BROADCAST);
715 716
}

717
static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
718
{
719 720 721 722
	if (kvm_apic_broadcast(apic, mda))
		return true;

	if (apic_x2apic_mode(apic))
723
		return mda == kvm_x2apic_id(apic);
724

725 726 727 728 729 730 731 732 733
	/*
	 * Hotplug hack: Make LAPIC in xAPIC mode also accept interrupts as if
	 * it were in x2APIC mode.  Hotplugged VCPUs start in xAPIC mode and
	 * this allows unique addressing of VCPUs with APIC ID over 0xff.
	 * The 0xff condition is needed because writeable xAPIC ID.
	 */
	if (kvm_x2apic_id(apic) > 0xff && mda == kvm_x2apic_id(apic))
		return true;

734
	return mda == kvm_xapic_id(apic);
E
Eddie Dong 已提交
735 736
}

737
static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
738
{
G
Gleb Natapov 已提交
739 740
	u32 logical_id;

741
	if (kvm_apic_broadcast(apic, mda))
742
		return true;
743

744
	logical_id = kvm_lapic_get_reg(apic, APIC_LDR);
E
Eddie Dong 已提交
745

746
	if (apic_x2apic_mode(apic))
747 748
		return ((logical_id >> 16) == (mda >> 16))
		       && (logical_id & mda & 0xffff) != 0;
E
Eddie Dong 已提交
749

750
	logical_id = GET_APIC_LOGICAL_ID(logical_id);
E
Eddie Dong 已提交
751

752
	switch (kvm_lapic_get_reg(apic, APIC_DFR)) {
E
Eddie Dong 已提交
753
	case APIC_DFR_FLAT:
754
		return (logical_id & mda) != 0;
E
Eddie Dong 已提交
755
	case APIC_DFR_CLUSTER:
756 757
		return ((logical_id >> 4) == (mda >> 4))
		       && (logical_id & mda & 0xf) != 0;
E
Eddie Dong 已提交
758
	default:
759
		return false;
E
Eddie Dong 已提交
760 761 762
	}
}

763 764
/* The KVM local APIC implementation has two quirks:
 *
765 766 767
 *  - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs
 *    in xAPIC mode if the "destination & 0xff" matches its xAPIC ID.
 *    KVM doesn't do that aliasing.
768 769 770 771 772 773 774 775 776 777
 *
 *  - in-kernel IOAPIC messages have to be delivered directly to
 *    x2APIC, because the kernel does not support interrupt remapping.
 *    In order to support broadcast without interrupt remapping, x2APIC
 *    rewrites the destination of non-IPI messages from APIC_BROADCAST
 *    to X2APIC_BROADCAST.
 *
 * The broadcast quirk can be disabled with KVM_CAP_X2APIC_API.  This is
 * important when userspace wants to use x2APIC-format MSIs, because
 * APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7".
778
 */
779 780
static u32 kvm_apic_mda(struct kvm_vcpu *vcpu, unsigned int dest_id,
		struct kvm_lapic *source, struct kvm_lapic *target)
781 782 783
{
	bool ipi = source != NULL;

784
	if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled &&
785
	    !ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target))
786 787
		return X2APIC_BROADCAST;

788
	return dest_id;
789 790
}

791
bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
792
			   int shorthand, unsigned int dest, int dest_mode)
E
Eddie Dong 已提交
793
{
794
	struct kvm_lapic *target = vcpu->arch.apic;
795
	u32 mda = kvm_apic_mda(vcpu, dest, source, target);
E
Eddie Dong 已提交
796

Z
Zachary Amsden 已提交
797
	ASSERT(target);
798
	switch (shorthand) {
E
Eddie Dong 已提交
799
	case APIC_DEST_NOSHORT:
800
		if (dest_mode == APIC_DEST_PHYSICAL)
801
			return kvm_apic_match_physical_addr(target, mda);
802
		else
803
			return kvm_apic_match_logical_addr(target, mda);
E
Eddie Dong 已提交
804
	case APIC_DEST_SELF:
805
		return target == source;
E
Eddie Dong 已提交
806
	case APIC_DEST_ALLINC:
807
		return true;
E
Eddie Dong 已提交
808
	case APIC_DEST_ALLBUT:
809
		return target != source;
E
Eddie Dong 已提交
810
	default:
811
		return false;
E
Eddie Dong 已提交
812 813
	}
}
814
EXPORT_SYMBOL_GPL(kvm_apic_match_dest);
E
Eddie Dong 已提交
815

816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831
int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
		       const unsigned long *bitmap, u32 bitmap_size)
{
	u32 mod;
	int i, idx = -1;

	mod = vector % dest_vcpus;

	for (i = 0; i <= mod; i++) {
		idx = find_next_bit(bitmap, bitmap_size, idx + 1);
		BUG_ON(idx == bitmap_size);
	}

	return idx;
}

832 833 834 835 836 837 838 839 840
static void kvm_apic_disabled_lapic_found(struct kvm *kvm)
{
	if (!kvm->arch.disabled_lapic_found) {
		kvm->arch.disabled_lapic_found = true;
		printk(KERN_INFO
		       "Disabled LAPIC found during irq injection\n");
	}
}

841 842
static bool kvm_apic_is_broadcast_dest(struct kvm *kvm, struct kvm_lapic **src,
		struct kvm_lapic_irq *irq, struct kvm_apic_map *map)
843
{
844 845 846 847 848 849 850 851 852 853 854 855
	if (kvm->arch.x2apic_broadcast_quirk_disabled) {
		if ((irq->dest_id == APIC_BROADCAST &&
				map->mode != KVM_APIC_MODE_X2APIC))
			return true;
		if (irq->dest_id == X2APIC_BROADCAST)
			return true;
	} else {
		bool x2apic_ipi = src && *src && apic_x2apic_mode(*src);
		if (irq->dest_id == (x2apic_ipi ?
		                     X2APIC_BROADCAST : APIC_BROADCAST))
			return true;
	}
856

857 858
	return false;
}
859

860 861 862 863 864 865 866 867 868 869 870 871 872
/* Return true if the interrupt can be handled by using *bitmap as index mask
 * for valid destinations in *dst array.
 * Return false if kvm_apic_map_get_dest_lapic did nothing useful.
 * Note: we may have zero kvm_lapic destinations when we return true, which
 * means that the interrupt should be dropped.  In this case, *bitmap would be
 * zero and *dst undefined.
 */
static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm,
		struct kvm_lapic **src, struct kvm_lapic_irq *irq,
		struct kvm_apic_map *map, struct kvm_lapic ***dst,
		unsigned long *bitmap)
{
	int i, lowest;
873

874 875 876 877 878
	if (irq->shorthand == APIC_DEST_SELF && src) {
		*dst = src;
		*bitmap = 1;
		return true;
	} else if (irq->shorthand)
879 880
		return false;

881
	if (!map || kvm_apic_is_broadcast_dest(kvm, src, irq, map))
882 883
		return false;

884
	if (irq->dest_mode == APIC_DEST_PHYSICAL) {
R
Radim Krčmář 已提交
885
		if (irq->dest_id > map->max_apic_id) {
886 887
			*bitmap = 0;
		} else {
P
Paolo Bonzini 已提交
888 889
			u32 dest_id = array_index_nospec(irq->dest_id, map->max_apic_id + 1);
			*dst = &map->phys_map[dest_id];
890 891
			*bitmap = 1;
		}
892
		return true;
893
	}
894

895 896 897
	*bitmap = 0;
	if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst,
				(u16 *)bitmap))
898
		return false;
899

900 901
	if (!kvm_lowest_prio_delivery(irq))
		return true;
902

903 904 905 906 907 908 909 910 911 912
	if (!kvm_vector_hashing_enabled()) {
		lowest = -1;
		for_each_set_bit(i, bitmap, 16) {
			if (!(*dst)[i])
				continue;
			if (lowest < 0)
				lowest = i;
			else if (kvm_apic_compare_prio((*dst)[i]->vcpu,
						(*dst)[lowest]->vcpu) < 0)
				lowest = i;
913
		}
914 915 916
	} else {
		if (!*bitmap)
			return true;
917

918 919
		lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap),
				bitmap, 16);
920

921 922 923 924 925 926
		if (!(*dst)[lowest]) {
			kvm_apic_disabled_lapic_found(kvm);
			*bitmap = 0;
			return true;
		}
	}
927

928
	*bitmap = (lowest >= 0) ? 1 << lowest : 0;
929

930 931
	return true;
}
932

933 934 935 936 937 938 939 940
bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
		struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map)
{
	struct kvm_apic_map *map;
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
	int i;
	bool ret;
941

942
	*r = -1;
943

944 945 946 947
	if (irq->shorthand == APIC_DEST_SELF) {
		*r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
		return true;
	}
948

949 950
	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);
951

952
	ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap);
953 954
	if (ret) {
		*r = 0;
955 956 957 958
		for_each_set_bit(i, &bitmap, 16) {
			if (!dst[i])
				continue;
			*r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
959
		}
960
	}
961 962 963 964 965

	rcu_read_unlock();
	return ret;
}

966
/*
M
Miaohe Lin 已提交
967
 * This routine tries to handle interrupts in posted mode, here is how
968 969 970 971
 * it deals with different cases:
 * - For single-destination interrupts, handle it in posted mode
 * - Else if vector hashing is enabled and it is a lowest-priority
 *   interrupt, handle it in posted mode and use the following mechanism
972
 *   to find the destination vCPU.
973 974 975 976 977 978 979
 *	1. For lowest-priority interrupts, store all the possible
 *	   destination vCPUs in an array.
 *	2. Use "guest vector % max number of destination vCPUs" to find
 *	   the right destination vCPU in the array for the lowest-priority
 *	   interrupt.
 * - Otherwise, use remapped mode to inject the interrupt.
 */
980 981 982 983
bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
			struct kvm_vcpu **dest_vcpu)
{
	struct kvm_apic_map *map;
984 985
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
986 987 988 989 990 991 992 993
	bool ret = false;

	if (irq->shorthand)
		return false;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

994 995 996
	if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) &&
			hweight16(bitmap) == 1) {
		unsigned long i = find_first_bit(&bitmap, 16);
997

998 999 1000
		if (dst[i]) {
			*dest_vcpu = dst[i]->vcpu;
			ret = true;
1001
		}
1002 1003 1004 1005 1006 1007
	}

	rcu_read_unlock();
	return ret;
}

E
Eddie Dong 已提交
1008 1009 1010 1011 1012
/*
 * Add a pending IRQ into lapic.
 * Return 1 if successfully added and 0 if discarded.
 */
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
1013
			     int vector, int level, int trig_mode,
1014
			     struct dest_map *dest_map)
E
Eddie Dong 已提交
1015
{
1016
	int result = 0;
1017
	struct kvm_vcpu *vcpu = apic->vcpu;
E
Eddie Dong 已提交
1018

1019 1020
	trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
				  trig_mode, vector);
E
Eddie Dong 已提交
1021 1022
	switch (delivery_mode) {
	case APIC_DM_LOWEST:
1023
		vcpu->arch.apic_arb_prio++;
1024
		/* fall through */
1025
	case APIC_DM_FIXED:
1026 1027 1028
		if (unlikely(trig_mode && !level))
			break;

E
Eddie Dong 已提交
1029 1030 1031 1032
		/* FIXME add logic for vcpu on reset */
		if (unlikely(!apic_enabled(apic)))
			break;

1033 1034
		result = 1;

1035
		if (dest_map) {
1036
			__set_bit(vcpu->vcpu_id, dest_map->map);
1037 1038
			dest_map->vectors[vcpu->vcpu_id] = vector;
		}
1039

1040 1041
		if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
			if (trig_mode)
1042 1043
				kvm_lapic_set_vector(vector,
						     apic->regs + APIC_TMR);
1044
			else
1045 1046
				kvm_lapic_clear_vector(vector,
						       apic->regs + APIC_TMR);
1047 1048
		}

1049
		if (vcpu->arch.apicv_active)
1050
			kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
1051
		else {
1052
			kvm_lapic_set_irr(vector, apic);
1053 1054 1055 1056

			kvm_make_request(KVM_REQ_EVENT, vcpu);
			kvm_vcpu_kick(vcpu);
		}
E
Eddie Dong 已提交
1057 1058 1059
		break;

	case APIC_DM_REMRD:
1060 1061 1062 1063
		result = 1;
		vcpu->arch.pv.pv_unhalted = 1;
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1064 1065 1066
		break;

	case APIC_DM_SMI:
P
Paolo Bonzini 已提交
1067 1068 1069
		result = 1;
		kvm_make_request(KVM_REQ_SMI, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1070
		break;
1071

E
Eddie Dong 已提交
1072
	case APIC_DM_NMI:
1073
		result = 1;
1074
		kvm_inject_nmi(vcpu);
J
Jan Kiszka 已提交
1075
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1076 1077 1078
		break;

	case APIC_DM_INIT:
1079
		if (!trig_mode || level) {
1080
			result = 1;
1081 1082 1083 1084 1085
			/* assumes that there are only KVM_APIC_INIT/SIPI */
			apic->pending_events = (1UL << KVM_APIC_INIT);
			/* make sure pending_events is visible before sending
			 * the request */
			smp_wmb();
1086
			kvm_make_request(KVM_REQ_EVENT, vcpu);
1087 1088
			kvm_vcpu_kick(vcpu);
		}
E
Eddie Dong 已提交
1089 1090 1091
		break;

	case APIC_DM_STARTUP:
1092 1093 1094 1095 1096 1097 1098
		result = 1;
		apic->sipi_vector = vector;
		/* make sure sipi_vector is visible for the receiver */
		smp_wmb();
		set_bit(KVM_APIC_SIPI, &apic->pending_events);
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1099 1100
		break;

1101 1102 1103 1104 1105 1106 1107 1108
	case APIC_DM_EXTINT:
		/*
		 * Should only be called by kvm_apic_local_deliver() with LVT0,
		 * before NMI watchdog was enabled. Already handled by
		 * kvm_apic_accept_pic_intr().
		 */
		break;

E
Eddie Dong 已提交
1109 1110 1111 1112 1113 1114 1115 1116
	default:
		printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
		       delivery_mode);
		break;
	}
	return result;
}

1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
/*
 * This routine identifies the destination vcpus mask meant to receive the
 * IOAPIC interrupts. It either uses kvm_apic_map_get_dest_lapic() to find
 * out the destination vcpus array and set the bitmap or it traverses to
 * each available vcpu to identify the same.
 */
void kvm_bitmap_or_dest_vcpus(struct kvm *kvm, struct kvm_lapic_irq *irq,
			      unsigned long *vcpu_bitmap)
{
	struct kvm_lapic **dest_vcpu = NULL;
	struct kvm_lapic *src = NULL;
	struct kvm_apic_map *map;
	struct kvm_vcpu *vcpu;
	unsigned long bitmap;
	int i, vcpu_idx;
	bool ret;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

	ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dest_vcpu,
					  &bitmap);
	if (ret) {
		for_each_set_bit(i, &bitmap, 16) {
			if (!dest_vcpu[i])
				continue;
			vcpu_idx = dest_vcpu[i]->vcpu->vcpu_idx;
			__set_bit(vcpu_idx, vcpu_bitmap);
		}
	} else {
		kvm_for_each_vcpu(i, vcpu, kvm) {
			if (!kvm_apic_present(vcpu))
				continue;
			if (!kvm_apic_match_dest(vcpu, NULL,
1151
						 irq->shorthand,
1152 1153 1154 1155 1156 1157 1158 1159 1160
						 irq->dest_id,
						 irq->dest_mode))
				continue;
			__set_bit(i, vcpu_bitmap);
		}
	}
	rcu_read_unlock();
}

1161
int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
1162
{
1163
	return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
1164 1165
}

1166 1167
static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
{
1168
	return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
1169 1170
}

1171 1172
static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
{
1173 1174 1175 1176 1177
	int trigger_mode;

	/* Eoi the ioapic only if the ioapic doesn't own the vector. */
	if (!kvm_ioapic_handles_vector(apic, vector))
		return;
1178

1179 1180 1181 1182 1183
	/* Request a KVM exit to inform the userspace IOAPIC. */
	if (irqchip_split(apic->vcpu->kvm)) {
		apic->vcpu->arch.pending_ioapic_eoi = vector;
		kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
		return;
1184
	}
1185 1186 1187 1188 1189 1190 1191

	if (apic_test_vector(vector, apic->regs + APIC_TMR))
		trigger_mode = IOAPIC_LEVEL_TRIG;
	else
		trigger_mode = IOAPIC_EDGE_TRIG;

	kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
1192 1193
}

1194
static int apic_set_eoi(struct kvm_lapic *apic)
E
Eddie Dong 已提交
1195 1196
{
	int vector = apic_find_highest_isr(apic);
1197 1198 1199

	trace_kvm_eoi(apic, vector);

E
Eddie Dong 已提交
1200 1201 1202 1203 1204
	/*
	 * Not every write EOI will has corresponding ISR,
	 * one example is when Kernel check timer on setup_IO_APIC
	 */
	if (vector == -1)
1205
		return vector;
E
Eddie Dong 已提交
1206

M
Michael S. Tsirkin 已提交
1207
	apic_clear_isr(vector, apic);
E
Eddie Dong 已提交
1208 1209
	apic_update_ppr(apic);

1210 1211 1212
	if (test_bit(vector, vcpu_to_synic(apic->vcpu)->vec_bitmap))
		kvm_hv_synic_send_eoi(apic->vcpu, vector);

1213
	kvm_ioapic_send_eoi(apic, vector);
1214
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1215
	return vector;
E
Eddie Dong 已提交
1216 1217
}

1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232
/*
 * this interface assumes a trap-like exit, which has already finished
 * desired side effect including vISR and vPPR update.
 */
void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	trace_kvm_eoi(apic, vector);

	kvm_ioapic_send_eoi(apic, vector);
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
}
EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);

1233
static void apic_send_ipi(struct kvm_lapic *apic, u32 icr_low, u32 icr_high)
E
Eddie Dong 已提交
1234
{
1235
	struct kvm_lapic_irq irq;
E
Eddie Dong 已提交
1236

1237 1238 1239
	irq.vector = icr_low & APIC_VECTOR_MASK;
	irq.delivery_mode = icr_low & APIC_MODE_MASK;
	irq.dest_mode = icr_low & APIC_DEST_MASK;
1240
	irq.level = (icr_low & APIC_INT_ASSERT) != 0;
1241 1242
	irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
	irq.shorthand = icr_low & APIC_SHORT_MASK;
1243
	irq.msi_redir_hint = false;
G
Gleb Natapov 已提交
1244 1245 1246 1247
	if (apic_x2apic_mode(apic))
		irq.dest_id = icr_high;
	else
		irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
E
Eddie Dong 已提交
1248

1249 1250
	trace_kvm_apic_ipi(icr_low, irq.dest_id);

1251
	kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
E
Eddie Dong 已提交
1252 1253 1254 1255
}

static u32 apic_get_tmcct(struct kvm_lapic *apic)
{
1256
	ktime_t remaining, now;
1257
	s64 ns;
1258
	u32 tmcct;
E
Eddie Dong 已提交
1259 1260 1261

	ASSERT(apic != NULL);

1262
	/* if initial count is 0, current count should also be 0 */
1263
	if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 ||
1264
		apic->lapic_timer.period == 0)
1265 1266
		return 0;

1267
	now = ktime_get();
1268
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
1269
	if (ktime_to_ns(remaining) < 0)
T
Thomas Gleixner 已提交
1270
		remaining = 0;
1271

1272 1273 1274
	ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
	tmcct = div64_u64(ns,
			 (APIC_BUS_CYCLE_NS * apic->divide_count));
E
Eddie Dong 已提交
1275 1276 1277 1278

	return tmcct;
}

1279 1280 1281 1282 1283
static void __report_tpr_access(struct kvm_lapic *apic, bool write)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
	struct kvm_run *run = vcpu->run;

1284
	kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
1285
	run->tpr_access.rip = kvm_rip_read(vcpu);
1286 1287 1288 1289 1290 1291 1292 1293 1294
	run->tpr_access.is_write = write;
}

static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
{
	if (apic->vcpu->arch.tpr_access_reporting)
		__report_tpr_access(apic, write);
}

E
Eddie Dong 已提交
1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
{
	u32 val = 0;

	if (offset >= LAPIC_MMIO_LENGTH)
		return 0;

	switch (offset) {
	case APIC_ARBPRI:
		break;

	case APIC_TMCCT:	/* Timer CCR */
1307 1308 1309
		if (apic_lvtt_tscdeadline(apic))
			return 0;

E
Eddie Dong 已提交
1310 1311
		val = apic_get_tmcct(apic);
		break;
1312 1313
	case APIC_PROCPRI:
		apic_update_ppr(apic);
1314
		val = kvm_lapic_get_reg(apic, offset);
1315
		break;
1316 1317 1318
	case APIC_TASKPRI:
		report_tpr_access(apic, false);
		/* fall thru */
E
Eddie Dong 已提交
1319
	default:
1320
		val = kvm_lapic_get_reg(apic, offset);
E
Eddie Dong 已提交
1321 1322 1323 1324 1325 1326
		break;
	}

	return val;
}

G
Gregory Haskins 已提交
1327 1328 1329 1330 1331
static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
{
	return container_of(dev, struct kvm_lapic, dev);
}

1332 1333 1334 1335
#define APIC_REG_MASK(reg)	(1ull << ((reg) >> 4))
#define APIC_REGS_MASK(first, count) \
	(APIC_REG_MASK(first) * ((1ull << (count)) - 1))

1336
int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
G
Gleb Natapov 已提交
1337
		void *data)
E
Eddie Dong 已提交
1338 1339 1340
{
	unsigned char alignment = offset & 0xf;
	u32 result;
G
Guo Chao 已提交
1341
	/* this bitmask has a bit cleared for each reserved register */
1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368
	u64 valid_reg_mask =
		APIC_REG_MASK(APIC_ID) |
		APIC_REG_MASK(APIC_LVR) |
		APIC_REG_MASK(APIC_TASKPRI) |
		APIC_REG_MASK(APIC_PROCPRI) |
		APIC_REG_MASK(APIC_LDR) |
		APIC_REG_MASK(APIC_DFR) |
		APIC_REG_MASK(APIC_SPIV) |
		APIC_REGS_MASK(APIC_ISR, APIC_ISR_NR) |
		APIC_REGS_MASK(APIC_TMR, APIC_ISR_NR) |
		APIC_REGS_MASK(APIC_IRR, APIC_ISR_NR) |
		APIC_REG_MASK(APIC_ESR) |
		APIC_REG_MASK(APIC_ICR) |
		APIC_REG_MASK(APIC_ICR2) |
		APIC_REG_MASK(APIC_LVTT) |
		APIC_REG_MASK(APIC_LVTTHMR) |
		APIC_REG_MASK(APIC_LVTPC) |
		APIC_REG_MASK(APIC_LVT0) |
		APIC_REG_MASK(APIC_LVT1) |
		APIC_REG_MASK(APIC_LVTERR) |
		APIC_REG_MASK(APIC_TMICT) |
		APIC_REG_MASK(APIC_TMCCT) |
		APIC_REG_MASK(APIC_TDCR);

	/* ARBPRI is not valid on x2APIC */
	if (!apic_x2apic_mode(apic))
		valid_reg_mask |= APIC_REG_MASK(APIC_ARBPRI);
G
Gleb Natapov 已提交
1369

1370
	if (offset > 0x3f0 || !(valid_reg_mask & APIC_REG_MASK(offset)))
G
Gleb Natapov 已提交
1371 1372
		return 1;

E
Eddie Dong 已提交
1373 1374
	result = __apic_read(apic, offset & ~0xf);

1375 1376
	trace_kvm_apic_read(offset, result);

E
Eddie Dong 已提交
1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387
	switch (len) {
	case 1:
	case 2:
	case 4:
		memcpy(data, (char *)&result + alignment, len);
		break;
	default:
		printk(KERN_ERR "Local APIC read with len = %x, "
		       "should be 1,2, or 4 instead\n", len);
		break;
	}
1388
	return 0;
E
Eddie Dong 已提交
1389
}
1390
EXPORT_SYMBOL_GPL(kvm_lapic_reg_read);
E
Eddie Dong 已提交
1391

G
Gleb Natapov 已提交
1392 1393
static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
{
1394 1395
	return addr >= apic->base_address &&
		addr < apic->base_address + LAPIC_MMIO_LENGTH;
G
Gleb Natapov 已提交
1396 1397
}

1398
static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1399 1400 1401 1402 1403 1404 1405 1406
			   gpa_t address, int len, void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	u32 offset = address - apic->base_address;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

1407 1408 1409 1410 1411 1412 1413 1414 1415
	if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
		if (!kvm_check_has_quirk(vcpu->kvm,
					 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
			return -EOPNOTSUPP;

		memset(data, 0xff, len);
		return 0;
	}

1416
	kvm_lapic_reg_read(apic, offset, len, data);
G
Gleb Natapov 已提交
1417 1418 1419 1420

	return 0;
}

E
Eddie Dong 已提交
1421 1422 1423 1424
static void update_divide_count(struct kvm_lapic *apic)
{
	u32 tmp1, tmp2, tdcr;

1425
	tdcr = kvm_lapic_get_reg(apic, APIC_TDCR);
E
Eddie Dong 已提交
1426 1427
	tmp1 = tdcr & 0xf;
	tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
1428
	apic->divide_count = 0x1 << (tmp2 & 0x7);
E
Eddie Dong 已提交
1429 1430
}

1431 1432 1433 1434 1435 1436 1437
static void limit_periodic_timer_frequency(struct kvm_lapic *apic)
{
	/*
	 * Do not allow the guest to program periodic timers with small
	 * interval, since the hrtimers are not throttled by the host
	 * scheduler.
	 */
1438
	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451
		s64 min_period = min_timer_period_us * 1000LL;

		if (apic->lapic_timer.period < min_period) {
			pr_info_ratelimited(
			    "kvm: vcpu %i: requested %lld ns "
			    "lapic timer period limited to %lld ns\n",
			    apic->vcpu->vcpu_id,
			    apic->lapic_timer.period, min_period);
			apic->lapic_timer.period = min_period;
		}
	}
}

1452 1453
static void apic_update_lvtt(struct kvm_lapic *apic)
{
1454
	u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) &
1455 1456 1457
			apic->lapic_timer.timer_mode_mask;

	if (apic->lapic_timer.timer_mode != timer_mode) {
1458
		if (apic_lvtt_tscdeadline(apic) != (timer_mode ==
1459 1460
				APIC_LVT_TIMER_TSCDEADLINE)) {
			hrtimer_cancel(&apic->lapic_timer.timer);
1461 1462 1463
			kvm_lapic_set_reg(apic, APIC_TMICT, 0);
			apic->lapic_timer.period = 0;
			apic->lapic_timer.tscdeadline = 0;
1464
		}
1465
		apic->lapic_timer.timer_mode = timer_mode;
1466
		limit_periodic_timer_frequency(apic);
1467 1468 1469
	}
}

1470 1471 1472 1473 1474 1475 1476 1477
/*
 * On APICv, this test will cause a busy wait
 * during a higher-priority task.
 */

static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1478
	u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT);
1479 1480 1481

	if (kvm_apic_hw_enabled(apic)) {
		int vec = reg & APIC_VECTOR_MASK;
1482
		void *bitmap = apic->regs + APIC_ISR;
1483

1484
		if (vcpu->arch.apicv_active)
1485 1486 1487 1488
			bitmap = apic->regs + APIC_IRR;

		if (apic_test_vector(vec, bitmap))
			return true;
1489 1490 1491 1492
	}
	return false;
}

1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
static inline void __wait_lapic_expire(struct kvm_vcpu *vcpu, u64 guest_cycles)
{
	u64 timer_advance_ns = vcpu->arch.apic->lapic_timer.timer_advance_ns;

	/*
	 * If the guest TSC is running at a different ratio than the host, then
	 * convert the delay to nanoseconds to achieve an accurate delay.  Note
	 * that __delay() uses delay_tsc whenever the hardware has TSC, thus
	 * always for VMX enabled hardware.
	 */
	if (vcpu->arch.tsc_scaling_ratio == kvm_default_tsc_scaling_ratio) {
		__delay(min(guest_cycles,
			nsec_to_cycles(vcpu, timer_advance_ns)));
	} else {
		u64 delay_ns = guest_cycles * 1000000ULL;
		do_div(delay_ns, vcpu->arch.virtual_tsc_khz);
		ndelay(min_t(u32, delay_ns, timer_advance_ns));
	}
}

1513
static inline void adjust_lapic_timer_advance(struct kvm_vcpu *vcpu,
1514
					      s64 advance_expire_delta)
1515 1516
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1517
	u32 timer_advance_ns = apic->lapic_timer.timer_advance_ns;
1518 1519
	u64 ns;

1520 1521 1522 1523 1524
	/* Do not adjust for tiny fluctuations or large random spikes. */
	if (abs(advance_expire_delta) > LAPIC_TIMER_ADVANCE_ADJUST_MAX ||
	    abs(advance_expire_delta) < LAPIC_TIMER_ADVANCE_ADJUST_MIN)
		return;

1525
	/* too early */
1526 1527
	if (advance_expire_delta < 0) {
		ns = -advance_expire_delta * 1000000ULL;
1528
		do_div(ns, vcpu->arch.virtual_tsc_khz);
1529
		timer_advance_ns -= ns/LAPIC_TIMER_ADVANCE_ADJUST_STEP;
1530 1531
	} else {
	/* too late */
1532
		ns = advance_expire_delta * 1000000ULL;
1533
		do_div(ns, vcpu->arch.virtual_tsc_khz);
1534
		timer_advance_ns += ns/LAPIC_TIMER_ADVANCE_ADJUST_STEP;
1535 1536
	}

1537 1538
	if (unlikely(timer_advance_ns > LAPIC_TIMER_ADVANCE_NS_MAX))
		timer_advance_ns = LAPIC_TIMER_ADVANCE_NS_INIT;
1539 1540 1541
	apic->lapic_timer.timer_advance_ns = timer_advance_ns;
}

1542
static void __kvm_wait_lapic_expire(struct kvm_vcpu *vcpu)
1543 1544 1545
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u64 guest_tsc, tsc_deadline;
1546 1547 1548 1549 1550 1551

	if (apic->lapic_timer.expired_tscdeadline == 0)
		return;

	tsc_deadline = apic->lapic_timer.expired_tscdeadline;
	apic->lapic_timer.expired_tscdeadline = 0;
1552
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1553
	apic->lapic_timer.advance_expire_delta = guest_tsc - tsc_deadline;
1554 1555

	if (guest_tsc < tsc_deadline)
1556
		__wait_lapic_expire(vcpu, tsc_deadline - guest_tsc);
1557

1558
	if (lapic_timer_advance_dynamic)
1559
		adjust_lapic_timer_advance(vcpu, apic->lapic_timer.advance_expire_delta);
1560
}
1561 1562 1563 1564 1565 1566

void kvm_wait_lapic_expire(struct kvm_vcpu *vcpu)
{
	if (lapic_timer_int_injected(vcpu))
		__kvm_wait_lapic_expire(vcpu);
}
1567
EXPORT_SYMBOL_GPL(kvm_wait_lapic_expire);
1568

1569 1570 1571 1572 1573
static void kvm_apic_inject_pending_timer_irqs(struct kvm_lapic *apic)
{
	struct kvm_timer *ktimer = &apic->lapic_timer;

	kvm_apic_local_deliver(apic, APIC_LVTT);
H
Haiwei Li 已提交
1574
	if (apic_lvtt_tscdeadline(apic)) {
1575
		ktimer->tscdeadline = 0;
H
Haiwei Li 已提交
1576
	} else if (apic_lvtt_oneshot(apic)) {
1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603
		ktimer->tscdeadline = 0;
		ktimer->target_expiration = 0;
	}
}

static void apic_timer_expired(struct kvm_lapic *apic)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
	struct kvm_timer *ktimer = &apic->lapic_timer;

	if (atomic_read(&apic->lapic_timer.pending))
		return;

	if (apic_lvtt_tscdeadline(apic) || ktimer->hv_timer_in_use)
		ktimer->expired_tscdeadline = ktimer->tscdeadline;

	if (kvm_use_posted_timer_interrupt(apic->vcpu)) {
		if (apic->lapic_timer.timer_advance_ns)
			__kvm_wait_lapic_expire(vcpu);
		kvm_apic_inject_pending_timer_irqs(apic);
		return;
	}

	atomic_inc(&apic->lapic_timer.pending);
	kvm_set_pending_timer(vcpu);
}

1604 1605
static void start_sw_tscdeadline(struct kvm_lapic *apic)
{
1606 1607
	struct kvm_timer *ktimer = &apic->lapic_timer;
	u64 guest_tsc, tscdeadline = ktimer->tscdeadline;
1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619
	u64 ns = 0;
	ktime_t expire;
	struct kvm_vcpu *vcpu = apic->vcpu;
	unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
	unsigned long flags;
	ktime_t now;

	if (unlikely(!tscdeadline || !this_tsc_khz))
		return;

	local_irq_save(flags);

1620
	now = ktime_get();
1621
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1622 1623 1624 1625 1626

	ns = (tscdeadline - guest_tsc) * 1000000ULL;
	do_div(ns, this_tsc_khz);

	if (likely(tscdeadline > guest_tsc) &&
1627
	    likely(ns > apic->lapic_timer.timer_advance_ns)) {
1628
		expire = ktime_add_ns(now, ns);
1629
		expire = ktime_sub_ns(expire, ktimer->timer_advance_ns);
1630
		hrtimer_start(&ktimer->timer, expire, HRTIMER_MODE_ABS_HARD);
1631 1632 1633 1634 1635 1636
	} else
		apic_timer_expired(apic);

	local_irq_restore(flags);
}

1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660
static void update_target_expiration(struct kvm_lapic *apic, uint32_t old_divisor)
{
	ktime_t now, remaining;
	u64 ns_remaining_old, ns_remaining_new;

	apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT)
		* APIC_BUS_CYCLE_NS * apic->divide_count;
	limit_periodic_timer_frequency(apic);

	now = ktime_get();
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
	if (ktime_to_ns(remaining) < 0)
		remaining = 0;

	ns_remaining_old = ktime_to_ns(remaining);
	ns_remaining_new = mul_u64_u32_div(ns_remaining_old,
	                                   apic->divide_count, old_divisor);

	apic->lapic_timer.tscdeadline +=
		nsec_to_cycles(apic->vcpu, ns_remaining_new) -
		nsec_to_cycles(apic->vcpu, ns_remaining_old);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, ns_remaining_new);
}

1661
static bool set_target_expiration(struct kvm_lapic *apic)
1662 1663
{
	ktime_t now;
1664
	u64 tscl = rdtsc();
1665

1666
	now = ktime_get();
1667
	apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT)
1668
		* APIC_BUS_CYCLE_NS * apic->divide_count;
1669

1670 1671
	if (!apic->lapic_timer.period) {
		apic->lapic_timer.tscdeadline = 0;
1672
		return false;
1673 1674
	}

1675
	limit_periodic_timer_frequency(apic);
1676

1677 1678 1679 1680 1681 1682 1683 1684 1685
	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
		nsec_to_cycles(apic->vcpu, apic->lapic_timer.period);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, apic->lapic_timer.period);

	return true;
}

static void advance_periodic_target_expiration(struct kvm_lapic *apic)
{
1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696
	ktime_t now = ktime_get();
	u64 tscl = rdtsc();
	ktime_t delta;

	/*
	 * Synchronize both deadlines to the same time source or
	 * differences in the periods (caused by differences in the
	 * underlying clocks or numerical approximation errors) will
	 * cause the two to drift apart over time as the errors
	 * accumulate.
	 */
1697 1698 1699
	apic->lapic_timer.target_expiration =
		ktime_add_ns(apic->lapic_timer.target_expiration,
				apic->lapic_timer.period);
1700 1701 1702
	delta = ktime_sub(apic->lapic_timer.target_expiration, now);
	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
		nsec_to_cycles(apic->vcpu, delta);
1703 1704
}

1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721
static void start_sw_period(struct kvm_lapic *apic)
{
	if (!apic->lapic_timer.period)
		return;

	if (ktime_after(ktime_get(),
			apic->lapic_timer.target_expiration)) {
		apic_timer_expired(apic);

		if (apic_lvtt_oneshot(apic))
			return;

		advance_periodic_target_expiration(apic);
	}

	hrtimer_start(&apic->lapic_timer.timer,
		apic->lapic_timer.target_expiration,
1722
		HRTIMER_MODE_ABS);
1723 1724
}

1725 1726
bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu)
{
1727 1728 1729
	if (!lapic_in_kernel(vcpu))
		return false;

1730 1731 1732 1733
	return vcpu->arch.apic->lapic_timer.hv_timer_in_use;
}
EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use);

1734
static void cancel_hv_timer(struct kvm_lapic *apic)
1735
{
1736
	WARN_ON(preemptible());
1737
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
1738 1739 1740 1741
	kvm_x86_ops->cancel_hv_timer(apic->vcpu);
	apic->lapic_timer.hv_timer_in_use = false;
}

1742
static bool start_hv_timer(struct kvm_lapic *apic)
1743
{
1744
	struct kvm_timer *ktimer = &apic->lapic_timer;
1745 1746
	struct kvm_vcpu *vcpu = apic->vcpu;
	bool expired;
1747

1748
	WARN_ON(preemptible());
1749 1750 1751
	if (!kvm_x86_ops->set_hv_timer)
		return false;

1752 1753 1754
	if (!ktimer->tscdeadline)
		return false;

1755
	if (kvm_x86_ops->set_hv_timer(vcpu, ktimer->tscdeadline, &expired))
1756 1757 1758 1759
		return false;

	ktimer->hv_timer_in_use = true;
	hrtimer_cancel(&ktimer->timer);
1760

1761
	/*
1762 1763 1764
	 * To simplify handling the periodic timer, leave the hv timer running
	 * even if the deadline timer has expired, i.e. rely on the resulting
	 * VM-Exit to recompute the periodic timer's target expiration.
1765
	 */
1766 1767 1768 1769 1770 1771 1772
	if (!apic_lvtt_period(apic)) {
		/*
		 * Cancel the hv timer if the sw timer fired while the hv timer
		 * was being programmed, or if the hv timer itself expired.
		 */
		if (atomic_read(&ktimer->pending)) {
			cancel_hv_timer(apic);
1773
		} else if (expired) {
1774
			apic_timer_expired(apic);
1775 1776
			cancel_hv_timer(apic);
		}
1777
	}
1778

1779
	trace_kvm_hv_timer_state(vcpu->vcpu_id, ktimer->hv_timer_in_use);
1780

1781 1782 1783
	return true;
}

1784
static void start_sw_timer(struct kvm_lapic *apic)
1785
{
1786
	struct kvm_timer *ktimer = &apic->lapic_timer;
1787 1788

	WARN_ON(preemptible());
1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799
	if (apic->lapic_timer.hv_timer_in_use)
		cancel_hv_timer(apic);
	if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
		return;

	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
		start_sw_period(apic);
	else if (apic_lvtt_tscdeadline(apic))
		start_sw_tscdeadline(apic);
	trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, false);
}
1800

1801 1802
static void restart_apic_timer(struct kvm_lapic *apic)
{
1803
	preempt_disable();
1804 1805 1806 1807

	if (!apic_lvtt_period(apic) && atomic_read(&apic->lapic_timer.pending))
		goto out;

1808 1809
	if (!start_hv_timer(apic))
		start_sw_timer(apic);
1810
out:
1811
	preempt_enable();
1812 1813
}

1814 1815 1816 1817
void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1818 1819 1820 1821
	preempt_disable();
	/* If the preempt notifier has already run, it also called apic_timer_expired */
	if (!apic->lapic_timer.hv_timer_in_use)
		goto out;
1822 1823 1824 1825 1826 1827
	WARN_ON(swait_active(&vcpu->wq));
	cancel_hv_timer(apic);
	apic_timer_expired(apic);

	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
		advance_periodic_target_expiration(apic);
1828
		restart_apic_timer(apic);
1829
	}
1830 1831
out:
	preempt_enable();
1832 1833 1834
}
EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer);

1835 1836
void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu)
{
1837
	restart_apic_timer(vcpu->arch.apic);
1838 1839 1840 1841 1842 1843 1844
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer);

void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1845
	preempt_disable();
1846
	/* Possibly the TSC deadline timer is not enabled yet */
1847 1848
	if (apic->lapic_timer.hv_timer_in_use)
		start_sw_timer(apic);
1849
	preempt_enable();
1850 1851
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer);
1852

1853 1854 1855
void kvm_lapic_restart_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1856

1857 1858
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
	restart_apic_timer(apic);
1859 1860
}

E
Eddie Dong 已提交
1861 1862
static void start_apic_timer(struct kvm_lapic *apic)
{
1863
	atomic_set(&apic->lapic_timer.pending, 0);
1864

1865 1866 1867 1868 1869
	if ((apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
	    && !set_target_expiration(apic))
		return;

	restart_apic_timer(apic);
E
Eddie Dong 已提交
1870 1871
}

1872 1873
static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
{
1874
	bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
1875

1876 1877 1878
	if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
		apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
		if (lvt0_in_nmi_mode) {
1879
			atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1880 1881 1882
		} else
			atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
	}
1883 1884
}

1885
int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
E
Eddie Dong 已提交
1886
{
G
Gleb Natapov 已提交
1887
	int ret = 0;
E
Eddie Dong 已提交
1888

G
Gleb Natapov 已提交
1889
	trace_kvm_apic_write(reg, val);
E
Eddie Dong 已提交
1890

G
Gleb Natapov 已提交
1891
	switch (reg) {
E
Eddie Dong 已提交
1892
	case APIC_ID:		/* Local APIC ID */
G
Gleb Natapov 已提交
1893
		if (!apic_x2apic_mode(apic))
1894
			kvm_apic_set_xapic_id(apic, val >> 24);
G
Gleb Natapov 已提交
1895 1896
		else
			ret = 1;
E
Eddie Dong 已提交
1897 1898 1899
		break;

	case APIC_TASKPRI:
1900
		report_tpr_access(apic, true);
E
Eddie Dong 已提交
1901 1902 1903 1904 1905 1906 1907 1908
		apic_set_tpr(apic, val & 0xff);
		break;

	case APIC_EOI:
		apic_set_eoi(apic);
		break;

	case APIC_LDR:
G
Gleb Natapov 已提交
1909
		if (!apic_x2apic_mode(apic))
1910
			kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
G
Gleb Natapov 已提交
1911 1912
		else
			ret = 1;
E
Eddie Dong 已提交
1913 1914 1915
		break;

	case APIC_DFR:
1916
		if (!apic_x2apic_mode(apic)) {
1917
			kvm_lapic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
1918 1919
			recalculate_apic_map(apic->vcpu->kvm);
		} else
G
Gleb Natapov 已提交
1920
			ret = 1;
E
Eddie Dong 已提交
1921 1922
		break;

1923 1924
	case APIC_SPIV: {
		u32 mask = 0x3ff;
1925
		if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
1926
			mask |= APIC_SPIV_DIRECTED_EOI;
1927
		apic_set_spiv(apic, val & mask);
E
Eddie Dong 已提交
1928 1929 1930 1931
		if (!(val & APIC_SPIV_APIC_ENABLED)) {
			int i;
			u32 lvt_val;

1932
			for (i = 0; i < KVM_APIC_LVT_NUM; i++) {
1933
				lvt_val = kvm_lapic_get_reg(apic,
E
Eddie Dong 已提交
1934
						       APIC_LVTT + 0x10 * i);
1935
				kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i,
E
Eddie Dong 已提交
1936 1937
					     lvt_val | APIC_LVT_MASKED);
			}
1938
			apic_update_lvtt(apic);
1939
			atomic_set(&apic->lapic_timer.pending, 0);
E
Eddie Dong 已提交
1940 1941 1942

		}
		break;
1943
	}
E
Eddie Dong 已提交
1944 1945
	case APIC_ICR:
		/* No delay here, so we always clear the pending bit */
1946 1947 1948
		val &= ~(1 << 12);
		apic_send_ipi(apic, val, kvm_lapic_get_reg(apic, APIC_ICR2));
		kvm_lapic_set_reg(apic, APIC_ICR, val);
E
Eddie Dong 已提交
1949 1950 1951
		break;

	case APIC_ICR2:
G
Gleb Natapov 已提交
1952 1953
		if (!apic_x2apic_mode(apic))
			val &= 0xff000000;
1954
		kvm_lapic_set_reg(apic, APIC_ICR2, val);
E
Eddie Dong 已提交
1955 1956
		break;

1957
	case APIC_LVT0:
1958
		apic_manage_nmi_watchdog(apic, val);
1959
		/* fall through */
E
Eddie Dong 已提交
1960 1961 1962
	case APIC_LVTTHMR:
	case APIC_LVTPC:
	case APIC_LVT1:
1963
	case APIC_LVTERR: {
E
Eddie Dong 已提交
1964
		/* TODO: Check vector */
1965 1966 1967
		size_t size;
		u32 index;

1968
		if (!kvm_apic_sw_enabled(apic))
E
Eddie Dong 已提交
1969
			val |= APIC_LVT_MASKED;
1970 1971 1972 1973
		size = ARRAY_SIZE(apic_lvt_mask);
		index = array_index_nospec(
				(reg - APIC_LVTT) >> 4, size);
		val &= apic_lvt_mask[index];
1974
		kvm_lapic_set_reg(apic, reg, val);
E
Eddie Dong 已提交
1975
		break;
1976
	}
E
Eddie Dong 已提交
1977

1978
	case APIC_LVTT:
1979
		if (!kvm_apic_sw_enabled(apic))
1980 1981
			val |= APIC_LVT_MASKED;
		val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1982
		kvm_lapic_set_reg(apic, APIC_LVTT, val);
1983
		apic_update_lvtt(apic);
1984 1985
		break;

E
Eddie Dong 已提交
1986
	case APIC_TMICT:
1987 1988 1989
		if (apic_lvtt_tscdeadline(apic))
			break;

1990
		hrtimer_cancel(&apic->lapic_timer.timer);
1991
		kvm_lapic_set_reg(apic, APIC_TMICT, val);
E
Eddie Dong 已提交
1992
		start_apic_timer(apic);
G
Gleb Natapov 已提交
1993
		break;
E
Eddie Dong 已提交
1994

1995 1996 1997
	case APIC_TDCR: {
		uint32_t old_divisor = apic->divide_count;

1998
		kvm_lapic_set_reg(apic, APIC_TDCR, val);
E
Eddie Dong 已提交
1999
		update_divide_count(apic);
2000 2001 2002 2003 2004 2005
		if (apic->divide_count != old_divisor &&
				apic->lapic_timer.period) {
			hrtimer_cancel(&apic->lapic_timer.timer);
			update_target_expiration(apic, old_divisor);
			restart_apic_timer(apic);
		}
E
Eddie Dong 已提交
2006
		break;
2007
	}
G
Gleb Natapov 已提交
2008
	case APIC_ESR:
2009
		if (apic_x2apic_mode(apic) && val != 0)
G
Gleb Natapov 已提交
2010 2011 2012 2013 2014
			ret = 1;
		break;

	case APIC_SELF_IPI:
		if (apic_x2apic_mode(apic)) {
2015
			kvm_lapic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
G
Gleb Natapov 已提交
2016 2017 2018
		} else
			ret = 1;
		break;
E
Eddie Dong 已提交
2019
	default:
G
Gleb Natapov 已提交
2020
		ret = 1;
E
Eddie Dong 已提交
2021 2022
		break;
	}
2023

G
Gleb Natapov 已提交
2024 2025
	return ret;
}
2026
EXPORT_SYMBOL_GPL(kvm_lapic_reg_write);
G
Gleb Natapov 已提交
2027

2028
static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
2029 2030 2031 2032 2033 2034 2035 2036 2037
			    gpa_t address, int len, const void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	unsigned int offset = address - apic->base_address;
	u32 val;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

2038 2039 2040 2041 2042 2043 2044 2045
	if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
		if (!kvm_check_has_quirk(vcpu->kvm,
					 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
			return -EOPNOTSUPP;

		return 0;
	}

G
Gleb Natapov 已提交
2046 2047 2048 2049 2050
	/*
	 * APIC register must be aligned on 128-bits boundary.
	 * 32/64/128 bits registers must be accessed thru 32 bits.
	 * Refer SDM 8.4.1
	 */
2051
	if (len != 4 || (offset & 0xf))
2052
		return 0;
G
Gleb Natapov 已提交
2053 2054 2055

	val = *(u32*)data;

2056
	kvm_lapic_reg_write(apic, offset & 0xff0, val);
G
Gleb Natapov 已提交
2057

2058
	return 0;
E
Eddie Dong 已提交
2059 2060
}

2061 2062
void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
{
2063
	kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
2064 2065 2066
}
EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);

2067 2068 2069 2070 2071 2072 2073 2074
/* emulate APIC access in a trap manner */
void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
{
	u32 val = 0;

	/* hw has done the conditional check and inst decode */
	offset &= 0xff0;

2075
	kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val);
2076 2077

	/* TODO: optimize to just emulate side effect w/o one more write */
2078
	kvm_lapic_reg_write(vcpu->arch.apic, offset, val);
2079 2080 2081
}
EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);

2082
void kvm_free_lapic(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
2083
{
2084 2085
	struct kvm_lapic *apic = vcpu->arch.apic;

2086
	if (!vcpu->arch.apic)
E
Eddie Dong 已提交
2087 2088
		return;

2089
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
2090

2091 2092 2093
	if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
		static_key_slow_dec_deferred(&apic_hw_disabled);

2094
	if (!apic->sw_enabled)
2095
		static_key_slow_dec_deferred(&apic_sw_disabled);
E
Eddie Dong 已提交
2096

2097 2098 2099 2100
	if (apic->regs)
		free_page((unsigned long)apic->regs);

	kfree(apic);
E
Eddie Dong 已提交
2101 2102 2103 2104 2105 2106 2107
}

/*
 *----------------------------------------------------------------------
 * LAPIC interface
 *----------------------------------------------------------------------
 */
2108 2109 2110 2111
u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2112 2113
	if (!lapic_in_kernel(vcpu) ||
		!apic_lvtt_tscdeadline(apic))
2114 2115 2116 2117 2118 2119 2120 2121 2122
		return 0;

	return apic->lapic_timer.tscdeadline;
}

void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2123
	if (!lapic_in_kernel(vcpu) || apic_lvtt_oneshot(apic) ||
2124
			apic_lvtt_period(apic))
2125 2126 2127 2128 2129 2130 2131
		return;

	hrtimer_cancel(&apic->lapic_timer.timer);
	apic->lapic_timer.tscdeadline = data;
	start_apic_timer(apic);
}

E
Eddie Dong 已提交
2132 2133
void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
{
2134
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2135

A
Avi Kivity 已提交
2136
	apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
2137
		     | (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4));
E
Eddie Dong 已提交
2138 2139 2140 2141 2142 2143
}

u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
{
	u64 tpr;

2144
	tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
E
Eddie Dong 已提交
2145 2146 2147 2148 2149 2150

	return (tpr & 0xf0) >> 4;
}

void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
{
2151
	u64 old_value = vcpu->arch.apic_base;
2152
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2153

2154
	if (!apic)
E
Eddie Dong 已提交
2155
		value |= MSR_IA32_APICBASE_BSP;
2156

2157 2158
	vcpu->arch.apic_base = value;

2159 2160 2161 2162 2163 2164
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE)
		kvm_update_cpuid(vcpu);

	if (!apic)
		return;

2165
	/* update jump label if enable bit changes */
2166
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
2167 2168
		if (value & MSR_IA32_APICBASE_ENABLE) {
			kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2169
			static_key_slow_dec_deferred(&apic_hw_disabled);
2170
		} else {
2171
			static_key_slow_inc(&apic_hw_disabled.key);
2172 2173
			recalculate_apic_map(vcpu->kvm);
		}
2174 2175
	}

2176 2177 2178 2179 2180
	if (((old_value ^ value) & X2APIC_ENABLE) && (value & X2APIC_ENABLE))
		kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);

	if ((old_value ^ value) & (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE))
		kvm_x86_ops->set_virtual_apic_mode(vcpu);
2181

2182
	apic->base_address = apic->vcpu->arch.apic_base &
E
Eddie Dong 已提交
2183 2184
			     MSR_IA32_APICBASE_BASE;

2185 2186 2187
	if ((value & MSR_IA32_APICBASE_ENABLE) &&
	     apic->base_address != APIC_DEFAULT_PHYS_BASE)
		pr_warn_once("APIC base relocation is unsupported by KVM");
E
Eddie Dong 已提交
2188 2189
}

2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
void kvm_apic_update_apicv(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	if (vcpu->arch.apicv_active) {
		/* irr_pending is always true when apicv is activated. */
		apic->irr_pending = true;
		apic->isr_count = 1;
	} else {
		apic->irr_pending = (apic_search_irr(apic) != -1);
		apic->isr_count = count_vectors(apic->regs + APIC_ISR);
	}
}
EXPORT_SYMBOL_GPL(kvm_apic_update_apicv);

2205
void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
E
Eddie Dong 已提交
2206
{
2207
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2208 2209
	int i;

2210 2211
	if (!apic)
		return;
E
Eddie Dong 已提交
2212 2213

	/* Stop the timer in case it's a reset to an active apic */
2214
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
2215

2216 2217 2218
	if (!init_event) {
		kvm_lapic_set_base(vcpu, APIC_DEFAULT_PHYS_BASE |
		                         MSR_IA32_APICBASE_ENABLE);
2219
		kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2220
	}
2221
	kvm_apic_set_version(apic->vcpu);
E
Eddie Dong 已提交
2222

2223 2224
	for (i = 0; i < KVM_APIC_LVT_NUM; i++)
		kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
2225
	apic_update_lvtt(apic);
2226 2227
	if (kvm_vcpu_is_reset_bsp(vcpu) &&
	    kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
2228
		kvm_lapic_set_reg(apic, APIC_LVT0,
2229
			     SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
2230
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
E
Eddie Dong 已提交
2231

2232
	kvm_lapic_set_reg(apic, APIC_DFR, 0xffffffffU);
2233
	apic_set_spiv(apic, 0xff);
2234
	kvm_lapic_set_reg(apic, APIC_TASKPRI, 0);
2235 2236
	if (!apic_x2apic_mode(apic))
		kvm_apic_set_ldr(apic, 0);
2237 2238 2239 2240 2241
	kvm_lapic_set_reg(apic, APIC_ESR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR2, 0);
	kvm_lapic_set_reg(apic, APIC_TDCR, 0);
	kvm_lapic_set_reg(apic, APIC_TMICT, 0);
E
Eddie Dong 已提交
2242
	for (i = 0; i < 8; i++) {
2243 2244 2245
		kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
E
Eddie Dong 已提交
2246
	}
2247
	kvm_apic_update_apicv(vcpu);
M
Michael S. Tsirkin 已提交
2248
	apic->highest_isr_cache = -1;
2249
	update_divide_count(apic);
2250
	atomic_set(&apic->lapic_timer.pending, 0);
2251
	if (kvm_vcpu_is_bsp(vcpu))
2252 2253
		kvm_lapic_set_base(vcpu,
				vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
2254
	vcpu->arch.pv_eoi.msr_val = 0;
E
Eddie Dong 已提交
2255
	apic_update_ppr(apic);
2256 2257 2258 2259 2260
	if (vcpu->arch.apicv_active) {
		kvm_x86_ops->apicv_post_state_restore(vcpu);
		kvm_x86_ops->hwapic_irr_update(vcpu, -1);
		kvm_x86_ops->hwapic_isr_update(vcpu, -1);
	}
E
Eddie Dong 已提交
2261

2262
	vcpu->arch.apic_arb_prio = 0;
2263
	vcpu->arch.apic_attention = 0;
E
Eddie Dong 已提交
2264 2265 2266 2267 2268 2269 2270
}

/*
 *----------------------------------------------------------------------
 * timer interface
 *----------------------------------------------------------------------
 */
2271

A
Avi Kivity 已提交
2272
static bool lapic_is_periodic(struct kvm_lapic *apic)
E
Eddie Dong 已提交
2273
{
2274
	return apic_lvtt_period(apic);
E
Eddie Dong 已提交
2275 2276
}

2277 2278
int apic_has_pending_timer(struct kvm_vcpu *vcpu)
{
2279
	struct kvm_lapic *apic = vcpu->arch.apic;
2280

2281
	if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT))
2282
		return atomic_read(&apic->lapic_timer.pending);
2283 2284 2285 2286

	return 0;
}

A
Avi Kivity 已提交
2287
int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
2288
{
2289
	u32 reg = kvm_lapic_get_reg(apic, lvt_type);
2290 2291
	int vector, mode, trig_mode;

2292
	if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
2293 2294 2295
		vector = reg & APIC_VECTOR_MASK;
		mode = reg & APIC_MODE_MASK;
		trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
2296 2297
		return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
					NULL);
2298 2299 2300
	}
	return 0;
}
2301

2302
void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
2303
{
2304 2305 2306 2307
	struct kvm_lapic *apic = vcpu->arch.apic;

	if (apic)
		kvm_apic_local_deliver(apic, APIC_LVT0);
2308 2309
}

G
Gregory Haskins 已提交
2310 2311 2312 2313 2314
static const struct kvm_io_device_ops apic_mmio_ops = {
	.read     = apic_mmio_read,
	.write    = apic_mmio_write,
};

2315 2316 2317
static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
{
	struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
A
Avi Kivity 已提交
2318
	struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
2319

2320
	apic_timer_expired(apic);
2321

A
Avi Kivity 已提交
2322
	if (lapic_is_periodic(apic)) {
2323
		advance_periodic_target_expiration(apic);
2324 2325 2326 2327 2328 2329
		hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
		return HRTIMER_RESTART;
	} else
		return HRTIMER_NORESTART;
}

2330
int kvm_create_lapic(struct kvm_vcpu *vcpu, int timer_advance_ns)
E
Eddie Dong 已提交
2331 2332 2333 2334 2335
{
	struct kvm_lapic *apic;

	ASSERT(vcpu != NULL);

2336
	apic = kzalloc(sizeof(*apic), GFP_KERNEL_ACCOUNT);
E
Eddie Dong 已提交
2337 2338 2339
	if (!apic)
		goto nomem;

2340
	vcpu->arch.apic = apic;
E
Eddie Dong 已提交
2341

2342
	apic->regs = (void *)get_zeroed_page(GFP_KERNEL_ACCOUNT);
2343
	if (!apic->regs) {
E
Eddie Dong 已提交
2344 2345
		printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
		       vcpu->vcpu_id);
2346
		goto nomem_free_apic;
E
Eddie Dong 已提交
2347 2348 2349
	}
	apic->vcpu = vcpu;

2350
	hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
2351
		     HRTIMER_MODE_ABS_HARD);
2352
	apic->lapic_timer.timer.function = apic_timer_fn;
2353
	if (timer_advance_ns == -1) {
2354
		apic->lapic_timer.timer_advance_ns = LAPIC_TIMER_ADVANCE_NS_INIT;
2355
		lapic_timer_advance_dynamic = true;
2356 2357
	} else {
		apic->lapic_timer.timer_advance_ns = timer_advance_ns;
2358
		lapic_timer_advance_dynamic = false;
2359 2360
	}

2361 2362
	/*
	 * APIC is created enabled. This will prevent kvm_lapic_set_base from
2363
	 * thinking that APIC state has changed.
2364 2365
	 */
	vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
2366
	static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
G
Gregory Haskins 已提交
2367
	kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
E
Eddie Dong 已提交
2368 2369

	return 0;
2370 2371
nomem_free_apic:
	kfree(apic);
2372
	vcpu->arch.apic = NULL;
E
Eddie Dong 已提交
2373 2374 2375 2376 2377 2378
nomem:
	return -ENOMEM;
}

int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
{
2379
	struct kvm_lapic *apic = vcpu->arch.apic;
2380
	u32 ppr;
E
Eddie Dong 已提交
2381

2382
	if (!kvm_apic_hw_enabled(apic))
E
Eddie Dong 已提交
2383 2384
		return -1;

2385 2386
	__apic_update_ppr(apic, &ppr);
	return apic_has_interrupt_for_ppr(apic, ppr);
E
Eddie Dong 已提交
2387 2388
}

Q
Qing He 已提交
2389 2390
int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
{
2391
	u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0);
Q
Qing He 已提交
2392

2393
	if (!kvm_apic_hw_enabled(vcpu->arch.apic))
2394
		return 1;
2395 2396
	if ((lvt0 & APIC_LVT_MASKED) == 0 &&
	    GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
2397 2398
		return 1;
	return 0;
Q
Qing He 已提交
2399 2400
}

2401 2402
void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
{
2403
	struct kvm_lapic *apic = vcpu->arch.apic;
2404

2405
	if (atomic_read(&apic->lapic_timer.pending) > 0) {
2406
		kvm_apic_inject_pending_timer_irqs(apic);
2407
		atomic_set(&apic->lapic_timer.pending, 0);
2408 2409 2410
	}
}

E
Eddie Dong 已提交
2411 2412 2413
int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
{
	int vector = kvm_apic_has_interrupt(vcpu);
2414
	struct kvm_lapic *apic = vcpu->arch.apic;
2415
	u32 ppr;
E
Eddie Dong 已提交
2416 2417 2418 2419

	if (vector == -1)
		return -1;

2420 2421 2422 2423 2424 2425 2426
	/*
	 * We get here even with APIC virtualization enabled, if doing
	 * nested virtualization and L1 runs with the "acknowledge interrupt
	 * on exit" mode.  Then we cannot inject the interrupt via RVI,
	 * because the process would deliver it through the IDT.
	 */

E
Eddie Dong 已提交
2427
	apic_clear_irr(vector, apic);
2428
	if (test_bit(vector, vcpu_to_synic(vcpu)->auto_eoi_bitmap)) {
2429 2430 2431 2432 2433
		/*
		 * For auto-EOI interrupts, there might be another pending
		 * interrupt above PPR, so check whether to raise another
		 * KVM_REQ_EVENT.
		 */
2434
		apic_update_ppr(apic);
2435 2436 2437 2438 2439 2440 2441 2442 2443
	} else {
		/*
		 * For normal interrupts, PPR has been raised and there cannot
		 * be a higher-priority pending interrupt---except if there was
		 * a concurrent interrupt injection, but that would have
		 * triggered KVM_REQ_EVENT already.
		 */
		apic_set_isr(vector, apic);
		__apic_update_ppr(apic, &ppr);
2444 2445
	}

E
Eddie Dong 已提交
2446 2447
	return vector;
}
2448

2449 2450 2451 2452 2453
static int kvm_apic_state_fixup(struct kvm_vcpu *vcpu,
		struct kvm_lapic_state *s, bool set)
{
	if (apic_x2apic_mode(vcpu->arch.apic)) {
		u32 *id = (u32 *)(s->regs + APIC_ID);
2454
		u32 *ldr = (u32 *)(s->regs + APIC_LDR);
2455

2456 2457 2458 2459 2460 2461 2462 2463 2464
		if (vcpu->kvm->arch.x2apic_format) {
			if (*id != vcpu->vcpu_id)
				return -EINVAL;
		} else {
			if (set)
				*id >>= 24;
			else
				*id <<= 24;
		}
2465 2466 2467 2468

		/* In x2APIC mode, the LDR is fixed and based on the id */
		if (set)
			*ldr = kvm_apic_calc_x2apic_ldr(*id);
2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480
	}

	return 0;
}

int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
{
	memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s));
	return kvm_apic_state_fixup(vcpu, s, false);
}

int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
2481
{
2482
	struct kvm_lapic *apic = vcpu->arch.apic;
2483 2484
	int r;

2485

2486
	kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
2487 2488
	/* set SPIV separately to get count of SW disabled APICs right */
	apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
2489 2490 2491 2492

	r = kvm_apic_state_fixup(vcpu, s, true);
	if (r)
		return r;
2493
	memcpy(vcpu->arch.apic->regs, s->regs, sizeof(*s));
2494 2495

	recalculate_apic_map(vcpu->kvm);
2496 2497
	kvm_apic_set_version(vcpu);

2498
	apic_update_ppr(apic);
2499
	hrtimer_cancel(&apic->lapic_timer.timer);
2500
	apic_update_lvtt(apic);
2501
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
2502 2503
	update_divide_count(apic);
	start_apic_timer(apic);
2504
	kvm_apic_update_apicv(vcpu);
M
Michael S. Tsirkin 已提交
2505
	apic->highest_isr_cache = -1;
2506
	if (vcpu->arch.apicv_active) {
2507
		kvm_x86_ops->apicv_post_state_restore(vcpu);
W
Wei Wang 已提交
2508 2509
		kvm_x86_ops->hwapic_irr_update(vcpu,
				apic_find_highest_irr(apic));
2510
		kvm_x86_ops->hwapic_isr_update(vcpu,
2511
				apic_find_highest_isr(apic));
2512
	}
2513
	kvm_make_request(KVM_REQ_EVENT, vcpu);
2514 2515
	if (ioapic_in_kernel(vcpu->kvm))
		kvm_rtc_eoi_tracking_restore_one(vcpu);
2516 2517

	vcpu->arch.apic_arb_prio = 0;
2518 2519

	return 0;
2520
}
2521

2522
void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
2523 2524 2525
{
	struct hrtimer *timer;

2526 2527
	if (!lapic_in_kernel(vcpu) ||
		kvm_can_post_timer_interrupt(vcpu))
2528 2529
		return;

2530
	timer = &vcpu->arch.apic->lapic_timer.timer;
2531
	if (hrtimer_cancel(timer))
2532
		hrtimer_start_expires(timer, HRTIMER_MODE_ABS_HARD);
2533
}
A
Avi Kivity 已提交
2534

2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
/*
 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
 *
 * Detect whether guest triggered PV EOI since the
 * last entry. If yes, set EOI on guests's behalf.
 * Clear PV EOI in guest memory in any case.
 */
static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	bool pending;
	int vector;
	/*
	 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
	 * and KVM_PV_EOI_ENABLED in guest memory as follows:
	 *
	 * KVM_APIC_PV_EOI_PENDING is unset:
	 * 	-> host disabled PV EOI.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
	 * 	-> host enabled PV EOI, guest did not execute EOI yet.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
	 * 	-> host enabled PV EOI, guest executed EOI.
	 */
	BUG_ON(!pv_eoi_enabled(vcpu));
	pending = pv_eoi_get_pending(vcpu);
	/*
	 * Clear pending bit in any case: it will be set again on vmentry.
	 * While this might not be ideal from performance point of view,
	 * this makes sure pv eoi is only enabled when we know it's safe.
	 */
	pv_eoi_clr_pending(vcpu);
	if (pending)
		return;
	vector = apic_set_eoi(apic);
	trace_kvm_pv_eoi(apic, vector);
}

A
Avi Kivity 已提交
2572 2573 2574 2575
void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
{
	u32 data;

2576 2577 2578
	if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
		apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);

2579
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2580 2581
		return;

2582 2583
	if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				  sizeof(u32)))
2584
		return;
A
Avi Kivity 已提交
2585 2586 2587 2588

	apic_set_tpr(vcpu->arch.apic, data & 0xff);
}

2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603
/*
 * apic_sync_pv_eoi_to_guest - called before vmentry
 *
 * Detect whether it's safe to enable PV EOI and
 * if yes do so.
 */
static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	if (!pv_eoi_enabled(vcpu) ||
	    /* IRR set or many bits in ISR: could be nested. */
	    apic->irr_pending ||
	    /* Cache not set: could be safe but we don't bother. */
	    apic->highest_isr_cache == -1 ||
	    /* Need EOI to update ioapic. */
2604
	    kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
2605 2606 2607 2608 2609 2610 2611 2612 2613 2614
		/*
		 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
		 * so we need not do anything here.
		 */
		return;
	}

	pv_eoi_set_pending(apic->vcpu);
}

A
Avi Kivity 已提交
2615 2616 2617 2618
void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
{
	u32 data, tpr;
	int max_irr, max_isr;
2619
	struct kvm_lapic *apic = vcpu->arch.apic;
A
Avi Kivity 已提交
2620

2621 2622
	apic_sync_pv_eoi_to_guest(vcpu, apic);

2623
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2624 2625
		return;

2626
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff;
A
Avi Kivity 已提交
2627 2628 2629 2630 2631 2632 2633 2634
	max_irr = apic_find_highest_irr(apic);
	if (max_irr < 0)
		max_irr = 0;
	max_isr = apic_find_highest_isr(apic);
	if (max_isr < 0)
		max_isr = 0;
	data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);

2635 2636
	kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				sizeof(u32));
A
Avi Kivity 已提交
2637 2638
}

2639
int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
A
Avi Kivity 已提交
2640
{
2641
	if (vapic_addr) {
2642
		if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
2643 2644 2645
					&vcpu->arch.apic->vapic_cache,
					vapic_addr, sizeof(u32)))
			return -EINVAL;
2646
		__set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2647
	} else {
2648
		__clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2649 2650 2651 2652
	}

	vcpu->arch.apic->vapic_addr = vapic_addr;
	return 0;
A
Avi Kivity 已提交
2653
}
G
Gleb Natapov 已提交
2654 2655 2656 2657 2658 2659

int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4;

2660
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2661 2662
		return 1;

2663 2664 2665
	if (reg == APIC_ICR2)
		return 1;

G
Gleb Natapov 已提交
2666
	/* if this is ICR write vector before command */
2667
	if (reg == APIC_ICR)
2668 2669
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2670 2671 2672 2673 2674 2675 2676
}

int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;

2677
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2678 2679
		return 1;

2680
	if (reg == APIC_DFR || reg == APIC_ICR2)
2681 2682
		return 1;

2683
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2684
		return 1;
2685
	if (reg == APIC_ICR)
2686
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2687 2688 2689 2690 2691

	*data = (((u64)high) << 32) | low;

	return 0;
}
G
Gleb Natapov 已提交
2692 2693 2694 2695 2696

int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2697
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2698 2699 2700 2701
		return 1;

	/* if this is ICR write vector before command */
	if (reg == APIC_ICR)
2702 2703
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2704 2705 2706 2707 2708 2709 2710
}

int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 low, high = 0;

2711
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2712 2713
		return 1;

2714
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2715 2716
		return 1;
	if (reg == APIC_ICR)
2717
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2718 2719 2720 2721 2722

	*data = (((u64)high) << 32) | low;

	return 0;
}
2723

2724
int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data, unsigned long len)
2725 2726
{
	u64 addr = data & ~KVM_MSR_ENABLED;
2727 2728 2729
	struct gfn_to_hva_cache *ghc = &vcpu->arch.pv_eoi.data;
	unsigned long new_len;

2730 2731 2732 2733 2734 2735
	if (!IS_ALIGNED(addr, 4))
		return 1;

	vcpu->arch.pv_eoi.msr_val = data;
	if (!pv_eoi_enabled(vcpu))
		return 0;
2736 2737 2738 2739 2740 2741 2742

	if (addr == ghc->gpa && len <= ghc->len)
		new_len = ghc->len;
	else
		new_len = len;

	return kvm_gfn_to_hva_cache_init(vcpu->kvm, ghc, addr, new_len);
2743
}
2744

2745 2746 2747
void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
2748
	u8 sipi_vector;
2749
	unsigned long pe;
2750

2751
	if (!lapic_in_kernel(vcpu) || !apic->pending_events)
2752 2753
		return;

2754
	/*
2755 2756 2757 2758 2759 2760
	 * INITs are latched while CPU is in specific states
	 * (SMM, VMX non-root mode, SVM with GIF=0).
	 * Because a CPU cannot be in these states immediately
	 * after it has processed an INIT signal (and thus in
	 * KVM_MP_STATE_INIT_RECEIVED state), just eat SIPIs
	 * and leave the INIT pending.
2761
	 */
2762
	if (kvm_vcpu_latch_init(vcpu)) {
2763 2764 2765 2766 2767
		WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
		if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
			clear_bit(KVM_APIC_SIPI, &apic->pending_events);
		return;
	}
2768

2769
	pe = xchg(&apic->pending_events, 0);
2770
	if (test_bit(KVM_APIC_INIT, &pe)) {
2771
		kvm_vcpu_reset(vcpu, true);
2772 2773 2774 2775 2776
		if (kvm_vcpu_is_bsp(apic->vcpu))
			vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
		else
			vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
	}
2777
	if (test_bit(KVM_APIC_SIPI, &pe) &&
2778 2779 2780 2781 2782 2783 2784 2785 2786
	    vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
		/* evaluate pending_events before reading the vector */
		smp_rmb();
		sipi_vector = apic->sipi_vector;
		kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
		vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
	}
}

2787 2788 2789 2790
void kvm_lapic_init(void)
{
	/* do not patch jump label more than once per second */
	jump_label_rate_limit(&apic_hw_disabled, HZ);
2791
	jump_label_rate_limit(&apic_sw_disabled, HZ);
2792
}
2793 2794 2795 2796 2797 2798

void kvm_lapic_exit(void)
{
	static_key_deferred_flush(&apic_hw_disabled);
	static_key_deferred_flush(&apic_sw_disabled);
}