gpio-omap.c 38.7 KB
Newer Older
1 2 3
/*
 * Support functions for OMAP GPIO
 *
4
 * Copyright (C) 2003-2005 Nokia Corporation
5
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
6
 *
7 8 9
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
10 11 12 13 14 15 16 17
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
18
#include <linux/syscore_ops.h>
19
#include <linux/err.h>
20
#include <linux/clk.h>
21
#include <linux/io.h>
22
#include <linux/device.h>
23
#include <linux/pm_runtime.h>
24
#include <linux/pm.h>
25 26 27
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/irqdomain.h>
28

29
#include <mach/hardware.h>
30
#include <asm/irq.h>
31
#include <mach/irqs.h>
32
#include <asm/gpio.h>
33 34
#include <asm/mach/irq.h>

35 36
#define OFF_MODE	1

37 38
static LIST_HEAD(omap_gpio_list);

39 40 41 42 43 44 45 46 47 48 49
struct gpio_regs {
	u32 irqenable1;
	u32 irqenable2;
	u32 wake_en;
	u32 ctrl;
	u32 oe;
	u32 leveldetect0;
	u32 leveldetect1;
	u32 risingdetect;
	u32 fallingdetect;
	u32 dataout;
50 51
	u32 debounce;
	u32 debounce_en;
52 53
};

54
struct gpio_bank {
55
	struct list_head node;
56
	void __iomem *base;
57
	u16 irq;
58 59
	int irq_base;
	struct irq_domain *domain;
60 61
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;
62
	struct gpio_regs context;
63
	u32 saved_datain;
64
	u32 level_mask;
65
	u32 toggle_mask;
66
	spinlock_t lock;
D
David Brownell 已提交
67
	struct gpio_chip chip;
68
	struct clk *dbck;
C
Charulatha V 已提交
69
	u32 mod_usage;
70
	u32 dbck_enable_mask;
71
	bool dbck_enabled;
72
	struct device *dev;
73
	bool is_mpuio;
74
	bool dbck_flag;
75
	bool loses_context;
76
	int stride;
77
	u32 width;
78
	int context_loss_count;
79 80
	int power_mode;
	bool workaround_enabled;
81 82

	void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
83
	int (*get_context_loss_count)(struct device *dev);
84 85

	struct omap_gpio_reg_offs *regs;
86 87
};

88 89
#define GPIO_INDEX(bank, gpio) (gpio % bank->width)
#define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
90
#define GPIO_MOD_CTRL_BIT	BIT(0)
91

92 93 94 95 96
static int irq_to_gpio(struct gpio_bank *bank, unsigned int gpio_irq)
{
	return gpio_irq - bank->irq_base + bank->chip.base;
}

97 98
static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
99
	void __iomem *reg = bank->base;
100 101
	u32 l;

102
	reg += bank->regs->direction;
103 104 105 106 107 108
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
109
	bank->context.oe = l;
110 111
}

112 113 114

/* set data out value using dedicate set/clear register */
static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
115
{
116
	void __iomem *reg = bank->base;
117
	u32 l = GPIO_BIT(bank, gpio);
118

119
	if (enable) {
120
		reg += bank->regs->set_dataout;
121 122
		bank->context.dataout |= l;
	} else {
123
		reg += bank->regs->clr_dataout;
124 125
		bank->context.dataout &= ~l;
	}
126 127 128 129

	__raw_writel(l, reg);
}

130 131
/* set data out value using mask register */
static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
132
{
133 134 135
	void __iomem *reg = bank->base + bank->regs->dataout;
	u32 gpio_bit = GPIO_BIT(bank, gpio);
	u32 l;
136

137 138 139 140 141
	l = __raw_readl(reg);
	if (enable)
		l |= gpio_bit;
	else
		l &= ~gpio_bit;
142
	__raw_writel(l, reg);
143
	bank->context.dataout = l;
144 145
}

146
static int _get_gpio_datain(struct gpio_bank *bank, int offset)
147
{
148
	void __iomem *reg = bank->base + bank->regs->datain;
149

150
	return (__raw_readl(reg) & (1 << offset)) != 0;
151
}
152

153
static int _get_gpio_dataout(struct gpio_bank *bank, int offset)
154
{
155
	void __iomem *reg = bank->base + bank->regs->dataout;
156

157
	return (__raw_readl(reg) & (1 << offset)) != 0;
158 159
}

160 161 162 163
static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
{
	int l = __raw_readl(base + reg);

164
	if (set)
165 166 167 168 169 170
		l |= mask;
	else
		l &= ~mask;

	__raw_writel(l, base + reg);
}
171

172 173 174 175 176
static inline void _gpio_dbck_enable(struct gpio_bank *bank)
{
	if (bank->dbck_enable_mask && !bank->dbck_enabled) {
		clk_enable(bank->dbck);
		bank->dbck_enabled = true;
177 178 179

		__raw_writel(bank->dbck_enable_mask,
			     bank->base + bank->regs->debounce_en);
180 181 182 183 184 185
	}
}

static inline void _gpio_dbck_disable(struct gpio_bank *bank)
{
	if (bank->dbck_enable_mask && bank->dbck_enabled) {
186 187 188 189 190 191 192
		/*
		 * Disable debounce before cutting it's clock. If debounce is
		 * enabled but the clock is not, GPIO module seems to be unable
		 * to detect events and generate interrupts at least on OMAP3.
		 */
		__raw_writel(0, bank->base + bank->regs->debounce_en);

193 194 195 196 197
		clk_disable(bank->dbck);
		bank->dbck_enabled = false;
	}
}

198 199 200 201 202 203 204 205 206 207 208 209
/**
 * _set_gpio_debounce - low level gpio debounce time
 * @bank: the gpio bank we're acting upon
 * @gpio: the gpio number on this @gpio
 * @debounce: debounce time to use
 *
 * OMAP's debounce time is in 31us steps so we need
 * to convert and round up to the closest unit.
 */
static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
		unsigned debounce)
{
210
	void __iomem		*reg;
211 212 213
	u32			val;
	u32			l;

214 215 216
	if (!bank->dbck_flag)
		return;

217 218 219 220 221 222 223
	if (debounce < 32)
		debounce = 0x01;
	else if (debounce > 7936)
		debounce = 0xff;
	else
		debounce = (debounce / 0x1f) - 1;

224
	l = GPIO_BIT(bank, gpio);
225

226
	clk_enable(bank->dbck);
227
	reg = bank->base + bank->regs->debounce;
228 229
	__raw_writel(debounce, reg);

230
	reg = bank->base + bank->regs->debounce_en;
231 232
	val = __raw_readl(reg);

233
	if (debounce)
234
		val |= l;
235
	else
236
		val &= ~l;
237
	bank->dbck_enable_mask = val;
238 239

	__raw_writel(val, reg);
240 241 242 243 244 245 246 247 248 249
	clk_disable(bank->dbck);
	/*
	 * Enable debounce clock per module.
	 * This call is mandatory because in omap_gpio_request() when
	 * *_runtime_get_sync() is called,  _gpio_dbck_enable() within
	 * runtime callbck fails to turn on dbck because dbck_enable_mask
	 * used within _gpio_dbck_enable() is still not initialized at
	 * that point. Therefore we have to enable dbck here.
	 */
	_gpio_dbck_enable(bank);
250 251 252 253
	if (bank->dbck_enable_mask) {
		bank->context.debounce = debounce;
		bank->context.debounce_en = val;
	}
254 255
}

256
static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
257
						unsigned trigger)
258
{
259
	void __iomem *base = bank->base;
260 261
	u32 gpio_bit = 1 << gpio;

262 263 264 265 266 267 268 269 270
	_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
		  trigger & IRQ_TYPE_LEVEL_LOW);
	_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
		  trigger & IRQ_TYPE_LEVEL_HIGH);
	_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
		  trigger & IRQ_TYPE_EDGE_RISING);
	_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
		  trigger & IRQ_TYPE_EDGE_FALLING);

271 272 273 274 275 276 277 278 279 280
	bank->context.leveldetect0 =
			__raw_readl(bank->base + bank->regs->leveldetect0);
	bank->context.leveldetect1 =
			__raw_readl(bank->base + bank->regs->leveldetect1);
	bank->context.risingdetect =
			__raw_readl(bank->base + bank->regs->risingdetect);
	bank->context.fallingdetect =
			__raw_readl(bank->base + bank->regs->fallingdetect);

	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
281
		_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
282 283 284
		bank->context.wake_en =
			__raw_readl(bank->base + bank->regs->wkup_en);
	}
285

286
	/* This part needs to be executed always for OMAP{34xx, 44xx} */
287 288 289 290 291 292 293
	if (!bank->regs->irqctrl) {
		/* On omap24xx proceed only when valid GPIO bit is set */
		if (bank->non_wakeup_gpios) {
			if (!(bank->non_wakeup_gpios & gpio_bit))
				goto exit;
		}

294 295 296 297 298 299 300
		/*
		 * Log the edge gpio and manually trigger the IRQ
		 * after resume if the input level changes
		 * to avoid irq lost during PER RET/OFF mode
		 * Applies for omap2 non-wakeup gpio and all omap3 gpios
		 */
		if (trigger & IRQ_TYPE_EDGE_BOTH)
301 302 303 304
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
305

306
exit:
307 308 309
	bank->level_mask =
		__raw_readl(bank->base + bank->regs->leveldetect0) |
		__raw_readl(bank->base + bank->regs->leveldetect1);
310 311
}

312
#ifdef CONFIG_ARCH_OMAP1
313 314 315 316 317 318 319 320 321
/*
 * This only applies to chips that can't do both rising and falling edge
 * detection at once.  For all other chips, this function is a noop.
 */
static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
{
	void __iomem *reg = bank->base;
	u32 l = 0;

322
	if (!bank->regs->irqctrl)
323
		return;
324 325

	reg += bank->regs->irqctrl;
326 327 328 329 330 331 332 333 334

	l = __raw_readl(reg);
	if ((l >> gpio) & 1)
		l &= ~(1 << gpio);
	else
		l |= 1 << gpio;

	__raw_writel(l, reg);
}
335 336
#else
static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
337
#endif
338

339 340
static int _set_gpio_triggering(struct gpio_bank *bank, int gpio,
							unsigned trigger)
341 342
{
	void __iomem *reg = bank->base;
343
	void __iomem *base = bank->base;
344
	u32 l = 0;
345

346 347 348 349 350
	if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
		set_gpio_trigger(bank, gpio, trigger);
	} else if (bank->regs->irqctrl) {
		reg += bank->regs->irqctrl;

351
		l = __raw_readl(reg);
352
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
353
			bank->toggle_mask |= 1 << gpio;
354
		if (trigger & IRQ_TYPE_EDGE_RISING)
355
			l |= 1 << gpio;
356
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
357
			l &= ~(1 << gpio);
358
		else
359 360 361 362
			return -EINVAL;

		__raw_writel(l, reg);
	} else if (bank->regs->edgectrl1) {
363
		if (gpio & 0x08)
364
			reg += bank->regs->edgectrl2;
365
		else
366 367
			reg += bank->regs->edgectrl1;

368 369 370
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
371
		if (trigger & IRQ_TYPE_EDGE_RISING)
372
			l |= 2 << (gpio << 1);
373
		if (trigger & IRQ_TYPE_EDGE_FALLING)
374
			l |= 1 << (gpio << 1);
375 376 377

		/* Enable wake-up during idle for dynamic tick */
		_gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger);
378 379
		bank->context.wake_en =
			__raw_readl(bank->base + bank->regs->wkup_en);
380
		__raw_writel(l, reg);
381
	}
382
	return 0;
383 384
}

385
static int gpio_irq_type(struct irq_data *d, unsigned type)
386
{
387
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
388 389
	unsigned gpio;
	int retval;
D
David Brownell 已提交
390
	unsigned long flags;
391

392 393
	if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
		gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
394
	else
395
		gpio = irq_to_gpio(bank, d->irq);
396

397
	if (type & ~IRQ_TYPE_SENSE_MASK)
398
		return -EINVAL;
399

400 401
	if (!bank->regs->leveldetect0 &&
		(type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
402 403
		return -EINVAL;

D
David Brownell 已提交
404
	spin_lock_irqsave(&bank->lock, flags);
405
	retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
D
David Brownell 已提交
406
	spin_unlock_irqrestore(&bank->lock, flags);
407 408

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
T
Thomas Gleixner 已提交
409
		__irq_set_handler_locked(d->irq, handle_level_irq);
410
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
T
Thomas Gleixner 已提交
411
		__irq_set_handler_locked(d->irq, handle_edge_irq);
412

413
	return retval;
414 415 416 417
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
418
	void __iomem *reg = bank->base;
419

420
	reg += bank->regs->irqstatus;
421
	__raw_writel(gpio_mask, reg);
422 423

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
424 425
	if (bank->regs->irqstatus2) {
		reg = bank->base + bank->regs->irqstatus2;
426
		__raw_writel(gpio_mask, reg);
427
	}
428 429 430

	/* Flush posted write for the irq status to avoid spurious interrupts */
	__raw_readl(reg);
431 432 433 434
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
435
	_clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
436 437
}

438 439 440
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
441
	u32 l;
442
	u32 mask = (1 << bank->width) - 1;
443

444
	reg += bank->regs->irqenable;
445
	l = __raw_readl(reg);
446
	if (bank->regs->irqenable_inv)
447 448 449
		l = ~l;
	l &= mask;
	return l;
450 451
}

452
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
453
{
454
	void __iomem *reg = bank->base;
455 456
	u32 l;

457 458 459
	if (bank->regs->set_irqenable) {
		reg += bank->regs->set_irqenable;
		l = gpio_mask;
460
		bank->context.irqenable1 |= gpio_mask;
461 462
	} else {
		reg += bank->regs->irqenable;
463
		l = __raw_readl(reg);
464 465
		if (bank->regs->irqenable_inv)
			l &= ~gpio_mask;
466 467
		else
			l |= gpio_mask;
468
		bank->context.irqenable1 = l;
469 470 471 472 473 474 475 476 477 478 479 480
	}

	__raw_writel(l, reg);
}

static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
	void __iomem *reg = bank->base;
	u32 l;

	if (bank->regs->clr_irqenable) {
		reg += bank->regs->clr_irqenable;
481
		l = gpio_mask;
482
		bank->context.irqenable1 &= ~gpio_mask;
483 484
	} else {
		reg += bank->regs->irqenable;
485
		l = __raw_readl(reg);
486
		if (bank->regs->irqenable_inv)
487
			l |= gpio_mask;
488
		else
489
			l &= ~gpio_mask;
490
		bank->context.irqenable1 = l;
491
	}
492

493 494 495 496 497
	__raw_writel(l, reg);
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
498 499 500 501
	if (enable)
		_enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
	else
		_disable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
502 503
}

504 505 506 507 508 509 510 511 512 513
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
514 515
	u32 gpio_bit = GPIO_BIT(bank, gpio);
	unsigned long flags;
D
David Brownell 已提交
516

517
	if (bank->non_wakeup_gpios & gpio_bit) {
518
		dev_err(bank->dev,
519
			"Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
520 521
		return -EINVAL;
	}
522 523 524

	spin_lock_irqsave(&bank->lock, flags);
	if (enable)
525
		bank->context.wake_en |= gpio_bit;
526
	else
527
		bank->context.wake_en &= ~gpio_bit;
528

529
	__raw_writel(bank->context.wake_en, bank->base + bank->regs->wkup_en);
530 531 532
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
533 534
}

535 536
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
537
	_set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
538 539
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
540
	_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
541 542
}

543
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
544
static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
545
{
546 547
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
	unsigned int gpio = irq_to_gpio(bank, d->irq);
548

549
	return _set_gpio_wakeup(bank, gpio, enable);
550 551
}

552
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
553
{
554
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
555
	unsigned long flags;
D
David Brownell 已提交
556

557 558 559 560 561 562
	/*
	 * If this is the first gpio_request for the bank,
	 * enable the bank module.
	 */
	if (!bank->mod_usage)
		pm_runtime_get_sync(bank->dev);
563

564
	spin_lock_irqsave(&bank->lock, flags);
565 566 567
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
568
	_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
569

570 571
	if (bank->regs->pinctrl) {
		void __iomem *reg = bank->base + bank->regs->pinctrl;
572

573
		/* Claim the pin for MPU */
574
		__raw_writel(__raw_readl(reg) | (1 << offset), reg);
575
	}
576

577 578 579 580 581 582 583 584
	if (bank->regs->ctrl && !bank->mod_usage) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

		ctrl = __raw_readl(reg);
		/* Module is enabled, clocks are not gated */
		ctrl &= ~GPIO_MOD_CTRL_BIT;
		__raw_writel(ctrl, reg);
585
		bank->context.ctrl = ctrl;
C
Charulatha V 已提交
586
	}
587 588 589

	bank->mod_usage |= 1 << offset;

D
David Brownell 已提交
590
	spin_unlock_irqrestore(&bank->lock, flags);
591 592 593 594

	return 0;
}

595
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
596
{
597
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
598
	void __iomem *base = bank->base;
D
David Brownell 已提交
599
	unsigned long flags;
600

D
David Brownell 已提交
601
	spin_lock_irqsave(&bank->lock, flags);
602

603
	if (bank->regs->wkup_en) {
604
		/* Disable wake-up during idle for dynamic tick */
605
		_gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
606 607 608
		bank->context.wake_en =
			__raw_readl(bank->base + bank->regs->wkup_en);
	}
609

610 611 612 613 614 615 616 617 618 619
	bank->mod_usage &= ~(1 << offset);

	if (bank->regs->ctrl && !bank->mod_usage) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

		ctrl = __raw_readl(reg);
		/* Module is disabled, clocks are gated */
		ctrl |= GPIO_MOD_CTRL_BIT;
		__raw_writel(ctrl, reg);
620
		bank->context.ctrl = ctrl;
C
Charulatha V 已提交
621
	}
622

623
	_reset_gpio(bank, bank->chip.base + offset);
D
David Brownell 已提交
624
	spin_unlock_irqrestore(&bank->lock, flags);
625 626 627 628 629 630 631

	/*
	 * If this is the last gpio to be freed in the bank,
	 * disable the bank module.
	 */
	if (!bank->mod_usage)
		pm_runtime_put(bank->dev);
632 633 634 635 636 637 638 639 640 641 642
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
643
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
644
{
645
	void __iomem *isr_reg = NULL;
646
	u32 isr;
647
	unsigned int gpio_irq, gpio_index;
648
	struct gpio_bank *bank;
649
	int unmasked = 0;
650
	struct irq_chip *chip = irq_desc_get_chip(desc);
651

652
	chained_irq_enter(chip, desc);
653

T
Thomas Gleixner 已提交
654
	bank = irq_get_handler_data(irq);
655
	isr_reg = bank->base + bank->regs->irqstatus;
656
	pm_runtime_get_sync(bank->dev);
657 658 659 660

	if (WARN_ON(!isr_reg))
		goto exit;

661
	while(1) {
662
		u32 isr_saved, level_mask = 0;
663
		u32 enabled;
664

665 666
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
667

668
		if (bank->level_mask)
669
			level_mask = bank->level_mask & enabled;
670 671 672 673

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
674
		_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
675
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
676
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
677 678 679

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
680 681
		if (!level_mask && !unmasked) {
			unmasked = 1;
682
			chained_irq_exit(chip, desc);
683
		}
684 685 686 687

		if (!isr)
			break;

688
		gpio_irq = bank->irq_base;
689
		for (; isr != 0; isr >>= 1, gpio_irq++) {
690
			int gpio = irq_to_gpio(bank, gpio_irq);
691

692 693
			if (!(isr & 1))
				continue;
694

695 696
			gpio_index = GPIO_INDEX(bank, gpio);

697 698 699 700 701 702 703 704 705 706
			/*
			 * Some chips can't respond to both rising and falling
			 * at the same time.  If this irq was requested with
			 * both flags, we need to flip the ICR data for the IRQ
			 * to respond to the IRQ for the opposite direction.
			 * This will be indicated in the bank toggle_mask.
			 */
			if (bank->toggle_mask & (1 << gpio_index))
				_toggle_gpio_edge_triggering(bank, gpio_index);

707
			generic_handle_irq(gpio_irq);
708
		}
709
	}
710 711 712 713
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
714
exit:
715
	if (!unmasked)
716
		chained_irq_exit(chip, desc);
717
	pm_runtime_put(bank->dev);
718 719
}

720
static void gpio_irq_shutdown(struct irq_data *d)
721
{
722
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
723
	unsigned int gpio = irq_to_gpio(bank, d->irq);
724
	unsigned long flags;
725

726
	spin_lock_irqsave(&bank->lock, flags);
727
	_reset_gpio(bank, gpio);
728
	spin_unlock_irqrestore(&bank->lock, flags);
729 730
}

731
static void gpio_ack_irq(struct irq_data *d)
732
{
733
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
734
	unsigned int gpio = irq_to_gpio(bank, d->irq);
735 736 737 738

	_clear_gpio_irqstatus(bank, gpio);
}

739
static void gpio_mask_irq(struct irq_data *d)
740
{
741
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
742
	unsigned int gpio = irq_to_gpio(bank, d->irq);
743
	unsigned long flags;
744

745
	spin_lock_irqsave(&bank->lock, flags);
746
	_set_gpio_irqenable(bank, gpio, 0);
747
	_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
748
	spin_unlock_irqrestore(&bank->lock, flags);
749 750
}

751
static void gpio_unmask_irq(struct irq_data *d)
752
{
753
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
754
	unsigned int gpio = irq_to_gpio(bank, d->irq);
755
	unsigned int irq_mask = GPIO_BIT(bank, gpio);
756
	u32 trigger = irqd_get_trigger_type(d);
757
	unsigned long flags;
758

759
	spin_lock_irqsave(&bank->lock, flags);
760
	if (trigger)
761
		_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
762 763 764 765 766 767 768

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
		_set_gpio_irqenable(bank, gpio, 0);
		_clear_gpio_irqstatus(bank, gpio);
	}
769

K
Kevin Hilman 已提交
770
	_set_gpio_irqenable(bank, gpio, 1);
771
	spin_unlock_irqrestore(&bank->lock, flags);
772 773
}

774 775
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
776 777 778 779 780 781
	.irq_shutdown	= gpio_irq_shutdown,
	.irq_ack	= gpio_ack_irq,
	.irq_mask	= gpio_mask_irq,
	.irq_unmask	= gpio_unmask_irq,
	.irq_set_type	= gpio_irq_type,
	.irq_set_wake	= gpio_wake_enable,
782 783 784 785
};

/*---------------------------------------------------------------------*/

786
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
787
{
788
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
789
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
790 791
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
792
	unsigned long		flags;
D
David Brownell 已提交
793

D
David Brownell 已提交
794
	spin_lock_irqsave(&bank->lock, flags);
795
	__raw_writel(0xffff & ~bank->context.wake_en, mask_reg);
D
David Brownell 已提交
796
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
797 798 799 800

	return 0;
}

801
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
802
{
803
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
804
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
805 806
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
807
	unsigned long		flags;
D
David Brownell 已提交
808

D
David Brownell 已提交
809
	spin_lock_irqsave(&bank->lock, flags);
810
	__raw_writel(bank->context.wake_en, mask_reg);
D
David Brownell 已提交
811
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
812 813 814 815

	return 0;
}

816
static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
817 818 819 820
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

821
/* use platform_driver for this. */
D
David Brownell 已提交
822 823 824
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
825
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
826 827 828 829 830 831 832 833 834 835 836 837
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

838
static inline void mpuio_init(struct gpio_bank *bank)
D
David Brownell 已提交
839
{
840
	platform_set_drvdata(&omap_mpuio_device, bank);
841

D
David Brownell 已提交
842 843 844 845
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

846
/*---------------------------------------------------------------------*/
847

D
David Brownell 已提交
848 849 850 851 852 853 854 855 856 857 858 859
static int gpio_input(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_direction(bank, offset, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

860 861
static int gpio_is_input(struct gpio_bank *bank, int mask)
{
862
	void __iomem *reg = bank->base + bank->regs->direction;
863 864 865 866

	return __raw_readl(reg) & mask;
}

D
David Brownell 已提交
867 868
static int gpio_get(struct gpio_chip *chip, unsigned offset)
{
869 870 871
	struct gpio_bank *bank;
	u32 mask;

C
Charulatha V 已提交
872
	bank = container_of(chip, struct gpio_bank, chip);
873
	mask = (1 << offset);
874 875

	if (gpio_is_input(bank, mask))
876
		return _get_gpio_datain(bank, offset);
877
	else
878
		return _get_gpio_dataout(bank, offset);
D
David Brownell 已提交
879 880 881 882 883 884 885 886 887
}

static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
888
	bank->set_dataout(bank, offset, value);
D
David Brownell 已提交
889 890 891 892 893
	_set_gpio_direction(bank, offset, 0);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

894 895 896 897 898 899 900
static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
		unsigned debounce)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
901

902 903 904 905 906 907 908
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_debounce(bank, offset, debounce);
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}

D
David Brownell 已提交
909 910 911 912 913 914 915
static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
916
	bank->set_dataout(bank, offset, value);
D
David Brownell 已提交
917 918 919
	spin_unlock_irqrestore(&bank->lock, flags);
}

920 921 922 923 924
static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;

	bank = container_of(chip, struct gpio_bank, chip);
925
	return bank->irq_base + offset;
926 927
}

D
David Brownell 已提交
928 929
/*---------------------------------------------------------------------*/

930
static void __init omap_gpio_show_rev(struct gpio_bank *bank)
T
Tony Lindgren 已提交
931
{
932
	static bool called;
T
Tony Lindgren 已提交
933 934
	u32 rev;

935
	if (called || bank->regs->revision == USHRT_MAX)
T
Tony Lindgren 已提交
936 937
		return;

938 939
	rev = __raw_readw(bank->base + bank->regs->revision);
	pr_info("OMAP GPIO hardware version %d.%d\n",
T
Tony Lindgren 已提交
940
		(rev >> 4) & 0x0f, rev & 0x0f);
941 942

	called = true;
T
Tony Lindgren 已提交
943 944
}

945 946 947 948 949
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

950
static void omap_gpio_mod_init(struct gpio_bank *bank)
951
{
952 953
	void __iomem *base = bank->base;
	u32 l = 0xffffffff;
954

955 956 957
	if (bank->width == 16)
		l = 0xffff;

958
	if (bank->is_mpuio) {
959 960
		__raw_writel(l, bank->base + bank->regs->irqenable);
		return;
961
	}
962 963

	_gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
964
	_gpio_rmw(base, bank->regs->irqstatus, l, !bank->regs->irqenable_inv);
965
	if (bank->regs->debounce_en)
966
		__raw_writel(0, base + bank->regs->debounce_en);
967

968 969
	/* Save OE default value (0xffffffff) in the context */
	bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
970 971
	 /* Initialize interface clk ungated, module enabled */
	if (bank->regs->ctrl)
972
		__raw_writel(0, base + bank->regs->ctrl);
973 974 975 976

	bank->dbck = clk_get(bank->dev, "dbclk");
	if (IS_ERR(bank->dbck))
		dev_err(bank->dev, "Could not get gpio dbck\n");
977 978
}

979
static __devinit void
980 981 982 983 984 985 986 987
omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
		    unsigned int num)
{
	struct irq_chip_generic *gc;
	struct irq_chip_type *ct;

	gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
				    handle_simple_irq);
988 989 990 991 992
	if (!gc) {
		dev_err(bank->dev, "Memory alloc failed for gc\n");
		return;
	}

993 994 995 996 997 998
	ct = gc->chip_types;

	/* NOTE: No ack required, reading IRQ status clears it. */
	ct->chip.irq_mask = irq_gc_mask_set_bit;
	ct->chip.irq_unmask = irq_gc_mask_clr_bit;
	ct->chip.irq_set_type = gpio_irq_type;
999 1000

	if (bank->regs->wkup_en)
1001 1002 1003 1004 1005 1006 1007
		ct->chip.irq_set_wake = gpio_wake_enable,

	ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
	irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
			       IRQ_NOREQUEST | IRQ_NOPROBE, 0);
}

1008
static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
1009
{
1010
	int j;
1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
	static int gpio;

	/*
	 * REVISIT eventually switch from OMAP-specific gpio structs
	 * over to the generic ones
	 */
	bank->chip.request = omap_gpio_request;
	bank->chip.free = omap_gpio_free;
	bank->chip.direction_input = gpio_input;
	bank->chip.get = gpio_get;
	bank->chip.direction_output = gpio_output;
	bank->chip.set_debounce = gpio_debounce;
	bank->chip.set = gpio_set;
	bank->chip.to_irq = gpio_2irq;
1025
	if (bank->is_mpuio) {
1026
		bank->chip.label = "mpuio";
1027 1028
		if (bank->regs->wkup_en)
			bank->chip.dev = &omap_mpuio_device.dev;
1029 1030 1031 1032
		bank->chip.base = OMAP_MPUIO(0);
	} else {
		bank->chip.label = "gpio";
		bank->chip.base = gpio;
1033
		gpio += bank->width;
1034
	}
1035
	bank->chip.ngpio = bank->width;
1036 1037 1038

	gpiochip_add(&bank->chip);

1039
	for (j = bank->irq_base; j < bank->irq_base + bank->width; j++) {
1040
		irq_set_lockdep_class(j, &gpio_lock_class);
T
Thomas Gleixner 已提交
1041
		irq_set_chip_data(j, bank);
1042
		if (bank->is_mpuio) {
1043 1044
			omap_mpuio_alloc_gc(bank, j, bank->width);
		} else {
T
Thomas Gleixner 已提交
1045
			irq_set_chip(j, &gpio_irq_chip);
1046 1047 1048
			irq_set_handler(j, handle_simple_irq);
			set_irq_flags(j, IRQF_VALID);
		}
1049
	}
T
Thomas Gleixner 已提交
1050 1051
	irq_set_chained_handler(bank->irq, gpio_irq_handler);
	irq_set_handler_data(bank->irq, bank);
1052 1053
}

1054 1055
static const struct of_device_id omap_gpio_match[];

1056
static int __devinit omap_gpio_probe(struct platform_device *pdev)
1057
{
1058
	struct device *dev = &pdev->dev;
1059 1060
	struct device_node *node = dev->of_node;
	const struct of_device_id *match;
1061 1062
	struct omap_gpio_platform_data *pdata;
	struct resource *res;
1063
	struct gpio_bank *bank;
1064
	int ret = 0;
1065

1066 1067 1068 1069
	match = of_match_device(of_match_ptr(omap_gpio_match), dev);

	pdata = match ? match->data : dev->platform_data;
	if (!pdata)
1070
		return -EINVAL;
1071

1072
	bank = devm_kzalloc(&pdev->dev, sizeof(struct gpio_bank), GFP_KERNEL);
1073
	if (!bank) {
1074
		dev_err(dev, "Memory alloc failed\n");
1075
		return -ENOMEM;
1076
	}
1077

1078 1079
	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (unlikely(!res)) {
1080
		dev_err(dev, "Invalid IRQ resource\n");
1081
		return -ENODEV;
1082
	}
1083

1084
	bank->irq = res->start;
1085
	bank->dev = dev;
1086
	bank->dbck_flag = pdata->dbck_flag;
1087
	bank->stride = pdata->bank_stride;
1088
	bank->width = pdata->bank_width;
1089
	bank->is_mpuio = pdata->is_mpuio;
1090
	bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
1091
	bank->loses_context = pdata->loses_context;
1092
	bank->regs = pdata->regs;
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104
#ifdef CONFIG_OF_GPIO
	bank->chip.of_node = of_node_get(node);
#endif

	bank->irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
	if (bank->irq_base < 0) {
		dev_err(dev, "Couldn't allocate IRQ numbers\n");
		return -ENODEV;
	}

	bank->domain = irq_domain_add_legacy(node, bank->width, bank->irq_base,
					     0, &irq_domain_simple_ops, NULL);
1105 1106 1107 1108 1109

	if (bank->regs->set_dataout && bank->regs->clr_dataout)
		bank->set_dataout = _set_gpio_dataout_reg;
	else
		bank->set_dataout = _set_gpio_dataout_mask;
T
Tony Lindgren 已提交
1110

1111
	spin_lock_init(&bank->lock);
T
Tony Lindgren 已提交
1112

1113 1114 1115
	/* Static mapping, never released */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (unlikely(!res)) {
1116
		dev_err(dev, "Invalid mem resource\n");
1117 1118 1119 1120 1121 1122 1123
		return -ENODEV;
	}

	if (!devm_request_mem_region(dev, res->start, resource_size(res),
				     pdev->name)) {
		dev_err(dev, "Region already claimed\n");
		return -EBUSY;
1124
	}
1125

1126
	bank->base = devm_ioremap(dev, res->start, resource_size(res));
1127
	if (!bank->base) {
1128
		dev_err(dev, "Could not ioremap\n");
1129
		return -ENOMEM;
1130 1131
	}

1132 1133
	platform_set_drvdata(pdev, bank);

1134
	pm_runtime_enable(bank->dev);
1135
	pm_runtime_irq_safe(bank->dev);
1136 1137
	pm_runtime_get_sync(bank->dev);

1138
	if (bank->is_mpuio)
1139 1140
		mpuio_init(bank);

1141
	omap_gpio_mod_init(bank);
1142
	omap_gpio_chip_init(bank);
1143
	omap_gpio_show_rev(bank);
T
Tony Lindgren 已提交
1144

1145 1146 1147
	if (bank->loses_context)
		bank->get_context_loss_count = pdata->get_context_loss_count;

1148 1149
	pm_runtime_put(bank->dev);

1150
	list_add_tail(&bank->node, &omap_gpio_list);
1151

1152
	return ret;
1153 1154
}

1155 1156
#ifdef CONFIG_ARCH_OMAP2PLUS

1157
#if defined(CONFIG_PM_RUNTIME)
1158
static void omap_gpio_restore_context(struct gpio_bank *bank);
1159

1160
static int omap_gpio_runtime_suspend(struct device *dev)
1161
{
1162 1163 1164 1165
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	u32 l1 = 0, l2 = 0;
	unsigned long flags;
1166
	u32 wake_low, wake_hi;
1167

1168
	spin_lock_irqsave(&bank->lock, flags);
1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189

	/*
	 * Only edges can generate a wakeup event to the PRCM.
	 *
	 * Therefore, ensure any wake-up capable GPIOs have
	 * edge-detection enabled before going idle to ensure a wakeup
	 * to the PRCM is generated on a GPIO transition. (c.f. 34xx
	 * NDA TRM 25.5.3.1)
	 *
	 * The normal values will be restored upon ->runtime_resume()
	 * by writing back the values saved in bank->context.
	 */
	wake_low = bank->context.leveldetect0 & bank->context.wake_en;
	if (wake_low)
		__raw_writel(wake_low | bank->context.fallingdetect,
			     bank->base + bank->regs->fallingdetect);
	wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
	if (wake_hi)
		__raw_writel(wake_hi | bank->context.risingdetect,
			     bank->base + bank->regs->risingdetect);

1190 1191 1192
	if (!bank->enabled_non_wakeup_gpios)
		goto update_gpio_context_count;

1193 1194
	if (bank->power_mode != OFF_MODE) {
		bank->power_mode = 0;
1195
		goto update_gpio_context_count;
1196 1197 1198 1199 1200 1201 1202 1203
	}
	/*
	 * If going to OFF, remove triggering for all
	 * non-wakeup GPIOs.  Otherwise spurious IRQs will be
	 * generated.  See OMAP2420 Errata item 1.101.
	 */
	bank->saved_datain = __raw_readl(bank->base +
						bank->regs->datain);
1204 1205
	l1 = bank->context.fallingdetect;
	l2 = bank->context.risingdetect;
1206

1207 1208
	l1 &= ~bank->enabled_non_wakeup_gpios;
	l2 &= ~bank->enabled_non_wakeup_gpios;
1209

1210 1211
	__raw_writel(l1, bank->base + bank->regs->fallingdetect);
	__raw_writel(l2, bank->base + bank->regs->risingdetect);
1212

1213
	bank->workaround_enabled = true;
1214

1215
update_gpio_context_count:
1216 1217
	if (bank->get_context_loss_count)
		bank->context_loss_count =
1218 1219
				bank->get_context_loss_count(bank->dev);

1220
	_gpio_dbck_disable(bank);
1221
	spin_unlock_irqrestore(&bank->lock, flags);
1222

1223
	return 0;
1224 1225
}

1226
static int omap_gpio_runtime_resume(struct device *dev)
1227
{
1228 1229 1230 1231 1232
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	int context_lost_cnt_after;
	u32 l = 0, gen, gen0, gen1;
	unsigned long flags;
1233

1234
	spin_lock_irqsave(&bank->lock, flags);
1235
	_gpio_dbck_enable(bank);
1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247

	/*
	 * In ->runtime_suspend(), level-triggered, wakeup-enabled
	 * GPIOs were set to edge trigger also in order to be able to
	 * generate a PRCM wakeup.  Here we restore the
	 * pre-runtime_suspend() values for edge triggering.
	 */
	__raw_writel(bank->context.fallingdetect,
		     bank->base + bank->regs->fallingdetect);
	__raw_writel(bank->context.risingdetect,
		     bank->base + bank->regs->risingdetect);

1248 1249 1250
	if (bank->get_context_loss_count) {
		context_lost_cnt_after =
			bank->get_context_loss_count(bank->dev);
1251
		if (context_lost_cnt_after != bank->context_loss_count) {
1252 1253 1254 1255
			omap_gpio_restore_context(bank);
		} else {
			spin_unlock_irqrestore(&bank->lock, flags);
			return 0;
1256
		}
1257
	}
1258

1259 1260 1261 1262 1263
	if (!bank->workaround_enabled) {
		spin_unlock_irqrestore(&bank->lock, flags);
		return 0;
	}

1264
	__raw_writel(bank->context.fallingdetect,
1265
			bank->base + bank->regs->fallingdetect);
1266
	__raw_writel(bank->context.risingdetect,
1267 1268
			bank->base + bank->regs->risingdetect);
	l = __raw_readl(bank->base + bank->regs->datain);
1269

1270 1271 1272 1273 1274 1275 1276 1277
	/*
	 * Check if any of the non-wakeup interrupt GPIOs have changed
	 * state.  If so, generate an IRQ by software.  This is
	 * horribly racy, but it's the best we can do to work around
	 * this silicon bug.
	 */
	l ^= bank->saved_datain;
	l &= bank->enabled_non_wakeup_gpios;
1278

1279 1280 1281 1282
	/*
	 * No need to generate IRQs for the rising edge for gpio IRQs
	 * configured with falling edge only; and vice versa.
	 */
1283
	gen0 = l & bank->context.fallingdetect;
1284
	gen0 &= bank->saved_datain;
1285

1286
	gen1 = l & bank->context.risingdetect;
1287
	gen1 &= ~(bank->saved_datain);
1288

1289
	/* FIXME: Consider GPIO IRQs with level detections properly! */
1290 1291
	gen = l & (~(bank->context.fallingdetect) &
					 ~(bank->context.risingdetect));
1292 1293
	/* Consider all GPIO IRQs needed to be updated */
	gen |= gen0 | gen1;
1294

1295 1296
	if (gen) {
		u32 old0, old1;
1297

1298 1299
		old0 = __raw_readl(bank->base + bank->regs->leveldetect0);
		old1 = __raw_readl(bank->base + bank->regs->leveldetect1);
1300

1301
		if (!bank->regs->irqstatus_raw0) {
1302
			__raw_writel(old0 | gen, bank->base +
1303
						bank->regs->leveldetect0);
1304
			__raw_writel(old1 | gen, bank->base +
1305
						bank->regs->leveldetect1);
1306
		}
1307

1308
		if (bank->regs->irqstatus_raw0) {
1309
			__raw_writel(old0 | l, bank->base +
1310
						bank->regs->leveldetect0);
1311
			__raw_writel(old1 | l, bank->base +
1312
						bank->regs->leveldetect1);
1313
		}
1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347
		__raw_writel(old0, bank->base + bank->regs->leveldetect0);
		__raw_writel(old1, bank->base + bank->regs->leveldetect1);
	}

	bank->workaround_enabled = false;
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}
#endif /* CONFIG_PM_RUNTIME */

void omap2_gpio_prepare_for_idle(int pwr_mode)
{
	struct gpio_bank *bank;

	list_for_each_entry(bank, &omap_gpio_list, node) {
		if (!bank->mod_usage || !bank->loses_context)
			continue;

		bank->power_mode = pwr_mode;

		pm_runtime_put_sync_suspend(bank->dev);
	}
}

void omap2_gpio_resume_after_idle(void)
{
	struct gpio_bank *bank;

	list_for_each_entry(bank, &omap_gpio_list, node) {
		if (!bank->mod_usage || !bank->loses_context)
			continue;

		pm_runtime_get_sync(bank->dev);
1348 1349 1350
	}
}

1351
#if defined(CONFIG_PM_RUNTIME)
1352
static void omap_gpio_restore_context(struct gpio_bank *bank)
1353
{
1354
	__raw_writel(bank->context.wake_en,
1355 1356
				bank->base + bank->regs->wkup_en);
	__raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
1357
	__raw_writel(bank->context.leveldetect0,
1358
				bank->base + bank->regs->leveldetect0);
1359
	__raw_writel(bank->context.leveldetect1,
1360
				bank->base + bank->regs->leveldetect1);
1361
	__raw_writel(bank->context.risingdetect,
1362
				bank->base + bank->regs->risingdetect);
1363
	__raw_writel(bank->context.fallingdetect,
1364
				bank->base + bank->regs->fallingdetect);
1365 1366 1367 1368 1369 1370
	if (bank->regs->set_dataout && bank->regs->clr_dataout)
		__raw_writel(bank->context.dataout,
				bank->base + bank->regs->set_dataout);
	else
		__raw_writel(bank->context.dataout,
				bank->base + bank->regs->dataout);
1371 1372
	__raw_writel(bank->context.oe, bank->base + bank->regs->direction);

1373 1374 1375 1376 1377 1378
	if (bank->dbck_enable_mask) {
		__raw_writel(bank->context.debounce, bank->base +
					bank->regs->debounce);
		__raw_writel(bank->context.debounce_en,
					bank->base + bank->regs->debounce_en);
	}
1379 1380 1381 1382 1383

	__raw_writel(bank->context.irqenable1,
				bank->base + bank->regs->irqenable);
	__raw_writel(bank->context.irqenable2,
				bank->base + bank->regs->irqenable2);
1384
}
1385
#endif /* CONFIG_PM_RUNTIME */
1386
#else
1387 1388
#define omap_gpio_runtime_suspend NULL
#define omap_gpio_runtime_resume NULL
1389 1390
#endif

1391
static const struct dev_pm_ops gpio_pm_ops = {
1392 1393
	SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
									NULL)
1394 1395
};

1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
#if defined(CONFIG_OF)
static struct omap_gpio_reg_offs omap2_gpio_regs = {
	.revision =		OMAP24XX_GPIO_REVISION,
	.direction =		OMAP24XX_GPIO_OE,
	.datain =		OMAP24XX_GPIO_DATAIN,
	.dataout =		OMAP24XX_GPIO_DATAOUT,
	.set_dataout =		OMAP24XX_GPIO_SETDATAOUT,
	.clr_dataout =		OMAP24XX_GPIO_CLEARDATAOUT,
	.irqstatus =		OMAP24XX_GPIO_IRQSTATUS1,
	.irqstatus2 =		OMAP24XX_GPIO_IRQSTATUS2,
	.irqenable =		OMAP24XX_GPIO_IRQENABLE1,
	.irqenable2 =		OMAP24XX_GPIO_IRQENABLE2,
	.set_irqenable =	OMAP24XX_GPIO_SETIRQENABLE1,
	.clr_irqenable =	OMAP24XX_GPIO_CLEARIRQENABLE1,
	.debounce =		OMAP24XX_GPIO_DEBOUNCE_VAL,
	.debounce_en =		OMAP24XX_GPIO_DEBOUNCE_EN,
	.ctrl =			OMAP24XX_GPIO_CTRL,
	.wkup_en =		OMAP24XX_GPIO_WAKE_EN,
	.leveldetect0 =		OMAP24XX_GPIO_LEVELDETECT0,
	.leveldetect1 =		OMAP24XX_GPIO_LEVELDETECT1,
	.risingdetect =		OMAP24XX_GPIO_RISINGDETECT,
	.fallingdetect =	OMAP24XX_GPIO_FALLINGDETECT,
};

static struct omap_gpio_reg_offs omap4_gpio_regs = {
	.revision =		OMAP4_GPIO_REVISION,
	.direction =		OMAP4_GPIO_OE,
	.datain =		OMAP4_GPIO_DATAIN,
	.dataout =		OMAP4_GPIO_DATAOUT,
	.set_dataout =		OMAP4_GPIO_SETDATAOUT,
	.clr_dataout =		OMAP4_GPIO_CLEARDATAOUT,
	.irqstatus =		OMAP4_GPIO_IRQSTATUS0,
	.irqstatus2 =		OMAP4_GPIO_IRQSTATUS1,
	.irqenable =		OMAP4_GPIO_IRQSTATUSSET0,
	.irqenable2 =		OMAP4_GPIO_IRQSTATUSSET1,
	.set_irqenable =	OMAP4_GPIO_IRQSTATUSSET0,
	.clr_irqenable =	OMAP4_GPIO_IRQSTATUSCLR0,
	.debounce =		OMAP4_GPIO_DEBOUNCINGTIME,
	.debounce_en =		OMAP4_GPIO_DEBOUNCENABLE,
	.ctrl =			OMAP4_GPIO_CTRL,
	.wkup_en =		OMAP4_GPIO_IRQWAKEN0,
	.leveldetect0 =		OMAP4_GPIO_LEVELDETECT0,
	.leveldetect1 =		OMAP4_GPIO_LEVELDETECT1,
	.risingdetect =		OMAP4_GPIO_RISINGDETECT,
	.fallingdetect =	OMAP4_GPIO_FALLINGDETECT,
};

static struct omap_gpio_platform_data omap2_pdata = {
	.regs = &omap2_gpio_regs,
	.bank_width = 32,
	.dbck_flag = false,
};

static struct omap_gpio_platform_data omap3_pdata = {
	.regs = &omap2_gpio_regs,
	.bank_width = 32,
	.dbck_flag = true,
};

static struct omap_gpio_platform_data omap4_pdata = {
	.regs = &omap4_gpio_regs,
	.bank_width = 32,
	.dbck_flag = true,
};

static const struct of_device_id omap_gpio_match[] = {
	{
		.compatible = "ti,omap4-gpio",
		.data = &omap4_pdata,
	},
	{
		.compatible = "ti,omap3-gpio",
		.data = &omap3_pdata,
	},
	{
		.compatible = "ti,omap2-gpio",
		.data = &omap2_pdata,
	},
	{ },
};
MODULE_DEVICE_TABLE(of, omap_gpio_match);
#endif

1479 1480 1481 1482
static struct platform_driver omap_gpio_driver = {
	.probe		= omap_gpio_probe,
	.driver		= {
		.name	= "omap_gpio",
1483
		.pm	= &gpio_pm_ops,
1484
		.of_match_table = of_match_ptr(omap_gpio_match),
1485 1486 1487
	},
};

1488
/*
1489 1490 1491
 * gpio driver register needs to be done before
 * machine_init functions access gpio APIs.
 * Hence omap_gpio_drv_reg() is a postcore_initcall.
1492
 */
1493
static int __init omap_gpio_drv_reg(void)
1494
{
1495
	return platform_driver_register(&omap_gpio_driver);
1496
}
1497
postcore_initcall(omap_gpio_drv_reg);