intel_psr.c 33.0 KB
Newer Older
R
Rodrigo Vivi 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

R
Rodrigo Vivi 已提交
24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
/**
 * DOC: Panel Self Refresh (PSR/SRD)
 *
 * Since Haswell Display controller supports Panel Self-Refresh on display
 * panels witch have a remote frame buffer (RFB) implemented according to PSR
 * spec in eDP1.3. PSR feature allows the display to go to lower standby states
 * when system is idle but display is on as it eliminates display refresh
 * request to DDR memory completely as long as the frame buffer for that
 * display is unchanged.
 *
 * Panel Self Refresh must be supported by both Hardware (source) and
 * Panel (sink).
 *
 * PSR saves power by caching the framebuffer in the panel RFB, which allows us
 * to power down the link and memory controller. For DSI panels the same idea
 * is called "manual mode".
 *
 * The implementation uses the hardware-based PSR support which automatically
 * enters/exits self-refresh mode. The hardware takes care of sending the
 * required DP aux message and could even retrain the link (that part isn't
 * enabled yet though). The hardware also keeps track of any frontbuffer
 * changes to know when to exit self-refresh mode again. Unfortunately that
 * part doesn't work too well, hence why the i915 PSR support uses the
 * software frontbuffer tracking to make sure it doesn't miss a screen
 * update. For this integration intel_psr_invalidate() and intel_psr_flush()
 * get called by the frontbuffer tracking code. Note that because of locking
 * issues the self-refresh re-enable code is done from a work queue, which
 * must be correctly synchronized/cancelled when shutting down the pipe."
 */

R
Rodrigo Vivi 已提交
54 55 56 57 58
#include <drm/drmP.h>

#include "intel_drv.h"
#include "i915_drv.h"

59 60 61 62 63 64 65 66 67 68 69 70
static bool psr_global_enabled(u32 debug)
{
	switch (debug & I915_PSR_DEBUG_MODE_MASK) {
	case I915_PSR_DEBUG_DEFAULT:
		return i915_modparams.enable_psr;
	case I915_PSR_DEBUG_DISABLE:
		return false;
	default:
		return true;
	}
}

71 72 73 74 75 76 77 78 79 80 81
static bool intel_psr2_enabled(struct drm_i915_private *dev_priv,
			       const struct intel_crtc_state *crtc_state)
{
	switch (dev_priv->psr.debug & I915_PSR_DEBUG_MODE_MASK) {
	case I915_PSR_DEBUG_FORCE_PSR1:
		return false;
	default:
		return crtc_state->has_psr2;
	}
}

82
void intel_psr_irq_control(struct drm_i915_private *dev_priv, u32 debug)
83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102
{
	u32 debug_mask, mask;

	mask = EDP_PSR_ERROR(TRANSCODER_EDP);
	debug_mask = EDP_PSR_POST_EXIT(TRANSCODER_EDP) |
		     EDP_PSR_PRE_ENTRY(TRANSCODER_EDP);

	if (INTEL_GEN(dev_priv) >= 8) {
		mask |= EDP_PSR_ERROR(TRANSCODER_A) |
			EDP_PSR_ERROR(TRANSCODER_B) |
			EDP_PSR_ERROR(TRANSCODER_C);

		debug_mask |= EDP_PSR_POST_EXIT(TRANSCODER_A) |
			      EDP_PSR_PRE_ENTRY(TRANSCODER_A) |
			      EDP_PSR_POST_EXIT(TRANSCODER_B) |
			      EDP_PSR_PRE_ENTRY(TRANSCODER_B) |
			      EDP_PSR_POST_EXIT(TRANSCODER_C) |
			      EDP_PSR_PRE_ENTRY(TRANSCODER_C);
	}

103
	if (debug & I915_PSR_DEBUG_IRQ)
104 105 106 107 108
		mask |= debug_mask;

	I915_WRITE(EDP_PSR_IMR, ~mask);
}

109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
static void psr_event_print(u32 val, bool psr2_enabled)
{
	DRM_DEBUG_KMS("PSR exit events: 0x%x\n", val);
	if (val & PSR_EVENT_PSR2_WD_TIMER_EXPIRE)
		DRM_DEBUG_KMS("\tPSR2 watchdog timer expired\n");
	if ((val & PSR_EVENT_PSR2_DISABLED) && psr2_enabled)
		DRM_DEBUG_KMS("\tPSR2 disabled\n");
	if (val & PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN)
		DRM_DEBUG_KMS("\tSU dirty FIFO underrun\n");
	if (val & PSR_EVENT_SU_CRC_FIFO_UNDERRUN)
		DRM_DEBUG_KMS("\tSU CRC FIFO underrun\n");
	if (val & PSR_EVENT_GRAPHICS_RESET)
		DRM_DEBUG_KMS("\tGraphics reset\n");
	if (val & PSR_EVENT_PCH_INTERRUPT)
		DRM_DEBUG_KMS("\tPCH interrupt\n");
	if (val & PSR_EVENT_MEMORY_UP)
		DRM_DEBUG_KMS("\tMemory up\n");
	if (val & PSR_EVENT_FRONT_BUFFER_MODIFY)
		DRM_DEBUG_KMS("\tFront buffer modification\n");
	if (val & PSR_EVENT_WD_TIMER_EXPIRE)
		DRM_DEBUG_KMS("\tPSR watchdog timer expired\n");
	if (val & PSR_EVENT_PIPE_REGISTERS_UPDATE)
		DRM_DEBUG_KMS("\tPIPE registers updated\n");
	if (val & PSR_EVENT_REGISTER_UPDATE)
		DRM_DEBUG_KMS("\tRegister updated\n");
	if (val & PSR_EVENT_HDCP_ENABLE)
		DRM_DEBUG_KMS("\tHDCP enabled\n");
	if (val & PSR_EVENT_KVMR_SESSION_ENABLE)
		DRM_DEBUG_KMS("\tKVMR session enabled\n");
	if (val & PSR_EVENT_VBI_ENABLE)
		DRM_DEBUG_KMS("\tVBI enabled\n");
	if (val & PSR_EVENT_LPSP_MODE_EXIT)
		DRM_DEBUG_KMS("\tLPSP mode exited\n");
	if ((val & PSR_EVENT_PSR_DISABLE) && !psr2_enabled)
		DRM_DEBUG_KMS("\tPSR disabled\n");
}

146 147 148 149
void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir)
{
	u32 transcoders = BIT(TRANSCODER_EDP);
	enum transcoder cpu_transcoder;
150
	ktime_t time_ns =  ktime_get();
151 152 153 154 155 156 157 158 159 160 161 162

	if (INTEL_GEN(dev_priv) >= 8)
		transcoders |= BIT(TRANSCODER_A) |
			       BIT(TRANSCODER_B) |
			       BIT(TRANSCODER_C);

	for_each_cpu_transcoder_masked(dev_priv, cpu_transcoder, transcoders) {
		/* FIXME: Exit PSR and link train manually when this happens. */
		if (psr_iir & EDP_PSR_ERROR(cpu_transcoder))
			DRM_DEBUG_KMS("[transcoder %s] PSR aux error\n",
				      transcoder_name(cpu_transcoder));

163 164
		if (psr_iir & EDP_PSR_PRE_ENTRY(cpu_transcoder)) {
			dev_priv->psr.last_entry_attempt = time_ns;
165 166
			DRM_DEBUG_KMS("[transcoder %s] PSR entry attempt in 2 vblanks\n",
				      transcoder_name(cpu_transcoder));
167
		}
168

169 170
		if (psr_iir & EDP_PSR_POST_EXIT(cpu_transcoder)) {
			dev_priv->psr.last_exit = time_ns;
171 172
			DRM_DEBUG_KMS("[transcoder %s] PSR exit completed\n",
				      transcoder_name(cpu_transcoder));
173 174 175 176 177 178 179 180

			if (INTEL_GEN(dev_priv) >= 9) {
				u32 val = I915_READ(PSR_EVENT(cpu_transcoder));
				bool psr2_enabled = dev_priv->psr.psr2_enabled;

				I915_WRITE(PSR_EVENT(cpu_transcoder), val);
				psr_event_print(val, psr2_enabled);
			}
181
		}
182 183 184
	}
}

185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	uint8_t dprx = 0;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
			      &dprx) != 1)
		return false;
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
{
	uint8_t alpm_caps = 0;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
			      &alpm_caps) != 1)
		return false;
	return alpm_caps & DP_ALPM_CAP;
}

205 206
static u8 intel_dp_get_sink_sync_latency(struct intel_dp *intel_dp)
{
207
	u8 val = 8; /* assume the worst if we can't read the value */
208 209 210 211 212

	if (drm_dp_dpcd_readb(&intel_dp->aux,
			      DP_SYNCHRONIZATION_LATENCY_IN_SINK, &val) == 1)
		val &= DP_MAX_RESYNC_FRAME_COUNT_MASK;
	else
213
		DRM_DEBUG_KMS("Unable to get sink synchronization latency, assuming 8 frames\n");
214 215 216
	return val;
}

217 218 219 220 221 222 223 224
void intel_psr_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);

	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT, intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));

225 226 227 228
	if (!intel_dp->psr_dpcd[0])
		return;
	DRM_DEBUG_KMS("eDP panel supports PSR version %x\n",
		      intel_dp->psr_dpcd[0]);
229 230 231 232 233

	if (!(intel_dp->edp_dpcd[1] & DP_EDP_SET_POWER_CAP)) {
		DRM_DEBUG_KMS("Panel lacks power state control, PSR cannot be enabled\n");
		return;
	}
234
	dev_priv->psr.sink_support = true;
235 236
	dev_priv->psr.sink_sync_latency =
		intel_dp_get_sink_sync_latency(intel_dp);
237

238 239 240
	WARN_ON(dev_priv->psr.dp);
	dev_priv->psr.dp = intel_dp;

241
	if (INTEL_GEN(dev_priv) >= 9 &&
242
	    (intel_dp->psr_dpcd[0] == DP_PSR2_WITH_Y_COORD_IS_SUPPORTED)) {
243 244 245 246
		bool y_req = intel_dp->psr_dpcd[1] &
			     DP_PSR2_SU_Y_COORDINATE_REQUIRED;
		bool alpm = intel_dp_get_alpm_status(intel_dp);

247 248 249 250 251 252 253 254 255 256 257
		/*
		 * All panels that supports PSR version 03h (PSR2 +
		 * Y-coordinate) can handle Y-coordinates in VSC but we are
		 * only sure that it is going to be used when required by the
		 * panel. This way panel is capable to do selective update
		 * without a aux frame sync.
		 *
		 * To support PSR version 02h and PSR version 03h without
		 * Y-coordinate requirement panels we would need to enable
		 * GTC first.
		 */
258
		dev_priv->psr.sink_psr2_support = y_req && alpm;
259 260
		DRM_DEBUG_KMS("PSR2 %ssupported\n",
			      dev_priv->psr.sink_psr2_support ? "" : "not ");
261

262
		if (dev_priv->psr.sink_psr2_support) {
263 264 265 266 267 268
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
		}
	}
}

269 270
static void intel_psr_setup_vsc(struct intel_dp *intel_dp,
				const struct intel_crtc_state *crtc_state)
271
{
272
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
273
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
274
	struct edp_vsc_psr psr_vsc;
275

276
	if (dev_priv->psr.psr2_enabled) {
277 278 279 280
		/* Prepare VSC Header for SU as per EDP 1.4 spec, Table 6.11 */
		memset(&psr_vsc, 0, sizeof(psr_vsc));
		psr_vsc.sdp_header.HB0 = 0;
		psr_vsc.sdp_header.HB1 = 0x7;
281
		if (dev_priv->psr.colorimetry_support) {
282 283
			psr_vsc.sdp_header.HB2 = 0x5;
			psr_vsc.sdp_header.HB3 = 0x13;
284
		} else {
285 286 287
			psr_vsc.sdp_header.HB2 = 0x4;
			psr_vsc.sdp_header.HB3 = 0xe;
		}
288
	} else {
289 290 291 292 293 294
		/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
		memset(&psr_vsc, 0, sizeof(psr_vsc));
		psr_vsc.sdp_header.HB0 = 0;
		psr_vsc.sdp_header.HB1 = 0x7;
		psr_vsc.sdp_header.HB2 = 0x2;
		psr_vsc.sdp_header.HB3 = 0x8;
295 296
	}

297 298
	intel_dig_port->write_infoframe(&intel_dig_port->base.base, crtc_state,
					DP_SDP_VSC, &psr_vsc, sizeof(psr_vsc));
299 300
}

301
static void hsw_psr_setup_aux(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
302
{
303
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
304 305
	u32 aux_clock_divider, aux_ctl;
	int i;
R
Rodrigo Vivi 已提交
306 307 308 309 310 311 312
	static const uint8_t aux_msg[] = {
		[0] = DP_AUX_NATIVE_WRITE << 4,
		[1] = DP_SET_POWER >> 8,
		[2] = DP_SET_POWER & 0xff,
		[3] = 1 - 1,
		[4] = DP_SET_POWER_D0,
	};
313 314 315 316
	u32 psr_aux_mask = EDP_PSR_AUX_CTL_TIME_OUT_MASK |
			   EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK |
			   EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK |
			   EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK;
R
Rodrigo Vivi 已提交
317 318

	BUILD_BUG_ON(sizeof(aux_msg) > 20);
319
	for (i = 0; i < sizeof(aux_msg); i += 4)
320
		I915_WRITE(EDP_PSR_AUX_DATA(i >> 2),
321 322
			   intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));

323 324 325
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

	/* Start with bits set for DDI_AUX_CTL register */
326
	aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, sizeof(aux_msg),
327
					     aux_clock_divider);
328 329 330 331

	/* Select only valid bits for SRD_AUX_CTL */
	aux_ctl &= psr_aux_mask;
	I915_WRITE(EDP_PSR_AUX_CTL, aux_ctl);
332 333
}

334
static void intel_psr_enable_sink(struct intel_dp *intel_dp)
335
{
336
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
337
	u8 dpcd_val = DP_PSR_ENABLE;
338

339
	/* Enable ALPM at sink for psr2 */
340 341 342
	if (dev_priv->psr.psr2_enabled) {
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG,
				   DP_ALPM_ENABLE);
343
		dpcd_val |= DP_PSR_ENABLE_PSR2;
344 345
	}

346
	if (dev_priv->psr.link_standby)
347
		dpcd_val |= DP_PSR_MAIN_LINK_ACTIVE;
348 349
	if (!dev_priv->psr.psr2_enabled && INTEL_GEN(dev_priv) >= 8)
		dpcd_val |= DP_PSR_CRC_VERIFICATION;
350
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, dpcd_val);
351

352
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
R
Rodrigo Vivi 已提交
353 354
}

R
Rodrigo Vivi 已提交
355
static void hsw_activate_psr1(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
356
{
357
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
358 359
	u32 max_sleep_time = 0x1f;
	u32 val = EDP_PSR_ENABLE;
360

361 362
	/* Let's use 6 as the minimum to cover all known cases including the
	 * off-by-one issue that HW has in some cases.
363
	 */
364
	int idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
365

366 367 368 369
	/* sink_sync_latency of 8 means source has to wait for more than 8
	 * frames, we'll go with 9 frames for now
	 */
	idle_frames = max(idle_frames, dev_priv->psr.sink_sync_latency + 1);
370
	val |= idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;
371

372
	val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
373
	if (IS_HASWELL(dev_priv))
374
		val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
R
Rodrigo Vivi 已提交
375

376 377 378
	if (dev_priv->psr.link_standby)
		val |= EDP_PSR_LINK_STANDBY;

379 380 381
	if (dev_priv->vbt.psr.tp1_wakeup_time_us == 0)
		val |=  EDP_PSR_TP1_TIME_0us;
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 100)
382
		val |= EDP_PSR_TP1_TIME_100us;
383 384
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 500)
		val |= EDP_PSR_TP1_TIME_500us;
385
	else
386
		val |= EDP_PSR_TP1_TIME_2500us;
387

388 389 390
	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us == 0)
		val |=  EDP_PSR_TP2_TP3_TIME_0us;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 100)
391
		val |= EDP_PSR_TP2_TP3_TIME_100us;
392 393
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 500)
		val |= EDP_PSR_TP2_TP3_TIME_500us;
394
	else
395
		val |= EDP_PSR_TP2_TP3_TIME_2500us;
396 397 398 399 400 401 402

	if (intel_dp_source_supports_hbr2(intel_dp) &&
	    drm_dp_tps3_supported(intel_dp->dpcd))
		val |= EDP_PSR_TP1_TP3_SEL;
	else
		val |= EDP_PSR_TP1_TP2_SEL;

403 404 405
	if (INTEL_GEN(dev_priv) >= 8)
		val |= EDP_PSR_CRC_ENABLE;

406
	val |= I915_READ(EDP_PSR_CTL) & EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK;
407
	I915_WRITE(EDP_PSR_CTL, val);
408
}
409

R
Rodrigo Vivi 已提交
410
static void hsw_activate_psr2(struct intel_dp *intel_dp)
411
{
412
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
413 414 415 416
	u32 val;

	/* Let's use 6 as the minimum to cover all known cases including the
	 * off-by-one issue that HW has in some cases.
417
	 */
418 419 420 421
	int idle_frames = max(6, dev_priv->vbt.psr.idle_frames);

	idle_frames = max(idle_frames, dev_priv->psr.sink_sync_latency + 1);
	val = idle_frames << EDP_PSR2_IDLE_FRAME_SHIFT;
422 423 424 425

	/* FIXME: selective update is probably totally broken because it doesn't
	 * mesh at all with our frontbuffer tracking. And the hw alone isn't
	 * good enough. */
426
	val |= EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE;
427 428
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
		val |= EDP_Y_COORDINATE_ENABLE;
429

430
	val |= EDP_PSR2_FRAME_BEFORE_SU(dev_priv->psr.sink_sync_latency + 1);
431

432 433 434 435 436 437 438
	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us >= 0 &&
	    dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 50)
		val |= EDP_PSR2_TP2_TIME_50us;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 100)
		val |= EDP_PSR2_TP2_TIME_100us;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 500)
		val |= EDP_PSR2_TP2_TIME_500us;
439
	else
440
		val |= EDP_PSR2_TP2_TIME_2500us;
441

442
	I915_WRITE(EDP_PSR2_CTL, val);
R
Rodrigo Vivi 已提交
443 444
}

445 446 447
static bool intel_psr2_config_valid(struct intel_dp *intel_dp,
				    struct intel_crtc_state *crtc_state)
{
448
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
449 450 451
	int crtc_hdisplay = crtc_state->base.adjusted_mode.crtc_hdisplay;
	int crtc_vdisplay = crtc_state->base.adjusted_mode.crtc_vdisplay;
	int psr_max_h = 0, psr_max_v = 0;
452 453 454 455 456 457

	/*
	 * FIXME psr2_support is messed up. It's both computed
	 * dynamically during PSR enable, and extracted from sink
	 * caps during eDP detection.
	 */
458
	if (!dev_priv->psr.sink_psr2_support)
459 460
		return false;

461 462 463 464 465 466 467 468 469 470 471 472
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
		psr_max_h = 4096;
		psr_max_v = 2304;
	} else if (IS_GEN9(dev_priv)) {
		psr_max_h = 3640;
		psr_max_v = 2304;
	}

	if (crtc_hdisplay > psr_max_h || crtc_vdisplay > psr_max_v) {
		DRM_DEBUG_KMS("PSR2 not enabled, resolution %dx%d > max supported %dx%d\n",
			      crtc_hdisplay, crtc_vdisplay,
			      psr_max_h, psr_max_v);
473 474 475 476 477 478
		return false;
	}

	return true;
}

479 480
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
481 482
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
483
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
484
	const struct drm_display_mode *adjusted_mode =
485
		&crtc_state->base.adjusted_mode;
486
	int psr_setup_time;
R
Rodrigo Vivi 已提交
487

488
	if (!CAN_PSR(dev_priv))
489 490
		return;

491
	if (intel_dp != dev_priv->psr.dp)
492
		return;
R
Rodrigo Vivi 已提交
493

494 495 496 497 498 499 500
	/*
	 * HSW spec explicitly says PSR is tied to port A.
	 * BDW+ platforms with DDI implementation of PSR have different
	 * PSR registers per transcoder and we only implement transcoder EDP
	 * ones. Since by Display design transcoder EDP is tied to port A
	 * we can safely escape based on the port A.
	 */
501
	if (dig_port->base.port != PORT_A) {
502
		DRM_DEBUG_KMS("PSR condition failed: Port not supported\n");
503
		return;
R
Rodrigo Vivi 已提交
504 505
	}

506
	if (IS_HASWELL(dev_priv) &&
507
	    I915_READ(HSW_STEREO_3D_CTL(crtc_state->cpu_transcoder)) &
508
		      S3D_ENABLE) {
R
Rodrigo Vivi 已提交
509
		DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
510
		return;
R
Rodrigo Vivi 已提交
511 512
	}

513
	if (IS_HASWELL(dev_priv) &&
514
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
R
Rodrigo Vivi 已提交
515
		DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
516
		return;
R
Rodrigo Vivi 已提交
517 518
	}

519 520 521 522
	psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
	if (psr_setup_time < 0) {
		DRM_DEBUG_KMS("PSR condition failed: Invalid PSR setup time (0x%02x)\n",
			      intel_dp->psr_dpcd[1]);
523
		return;
524 525 526 527 528 529
	}

	if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
	    adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
		DRM_DEBUG_KMS("PSR condition failed: PSR setup time (%d us) too long\n",
			      psr_setup_time);
530 531 532 533
		return;
	}

	crtc_state->has_psr = true;
534
	crtc_state->has_psr2 = intel_psr2_config_valid(intel_dp, crtc_state);
R
Rodrigo Vivi 已提交
535 536
}

537
static void intel_psr_activate(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
538
{
539
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
R
Rodrigo Vivi 已提交
540

541
	if (INTEL_GEN(dev_priv) >= 9)
542
		WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
543
	WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
544 545 546
	WARN_ON(dev_priv->psr.active);
	lockdep_assert_held(&dev_priv->psr.lock);

547 548 549 550 551 552
	/* psr1 and psr2 are mutually exclusive.*/
	if (dev_priv->psr.psr2_enabled)
		hsw_activate_psr2(intel_dp);
	else
		hsw_activate_psr1(intel_dp);

R
Rodrigo Vivi 已提交
553 554 555
	dev_priv->psr.active = true;
}

556 557
static void intel_psr_enable_source(struct intel_dp *intel_dp,
				    const struct intel_crtc_state *crtc_state)
558
{
559
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
560 561
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;

562 563 564 565 566 567
	/* Only HSW and BDW have PSR AUX registers that need to be setup. SKL+
	 * use hardcoded values PSR AUX transactions
	 */
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
		hsw_psr_setup_aux(intel_dp);

568
	if (dev_priv->psr.psr2_enabled) {
569 570 571 572 573 574 575 576
		u32 chicken = I915_READ(CHICKEN_TRANS(cpu_transcoder));

		if (INTEL_GEN(dev_priv) == 9 && !IS_GEMINILAKE(dev_priv))
			chicken |= (PSR2_VSC_ENABLE_PROG_HEADER
				   | PSR2_ADD_VERTICAL_LINE_COUNT);

		else
			chicken &= ~VSC_DATA_SEL_SOFTWARE_CONTROL;
577 578
		I915_WRITE(CHICKEN_TRANS(cpu_transcoder), chicken);

579
		I915_WRITE(EDP_PSR_DEBUG,
580 581 582 583 584 585 586 587 588 589 590 591 592
			   EDP_PSR_DEBUG_MASK_MEMUP |
			   EDP_PSR_DEBUG_MASK_HPD |
			   EDP_PSR_DEBUG_MASK_LPSP |
			   EDP_PSR_DEBUG_MASK_MAX_SLEEP |
			   EDP_PSR_DEBUG_MASK_DISP_REG_WRITE);
	} else {
		/*
		 * Per Spec: Avoid continuous PSR exit by masking MEMUP
		 * and HPD. also mask LPSP to avoid dependency on other
		 * drivers that might block runtime_pm besides
		 * preventing  other hw tracking issues now we can rely
		 * on frontbuffer tracking.
		 */
593
		I915_WRITE(EDP_PSR_DEBUG,
594 595
			   EDP_PSR_DEBUG_MASK_MEMUP |
			   EDP_PSR_DEBUG_MASK_HPD |
596
			   EDP_PSR_DEBUG_MASK_LPSP |
597 598
			   EDP_PSR_DEBUG_MASK_DISP_REG_WRITE |
			   EDP_PSR_DEBUG_MASK_MAX_SLEEP);
599 600 601
	}
}

602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
static void intel_psr_enable_locked(struct drm_i915_private *dev_priv,
				    const struct intel_crtc_state *crtc_state)
{
	struct intel_dp *intel_dp = dev_priv->psr.dp;

	if (dev_priv->psr.enabled)
		return;

	DRM_DEBUG_KMS("Enabling PSR%s\n",
		      dev_priv->psr.psr2_enabled ? "2" : "1");
	intel_psr_setup_vsc(intel_dp, crtc_state);
	intel_psr_enable_sink(intel_dp);
	intel_psr_enable_source(intel_dp, crtc_state);
	dev_priv->psr.enabled = true;

	intel_psr_activate(intel_dp);
}

R
Rodrigo Vivi 已提交
620 621 622
/**
 * intel_psr_enable - Enable PSR
 * @intel_dp: Intel DP
623
 * @crtc_state: new CRTC state
R
Rodrigo Vivi 已提交
624 625 626
 *
 * This function can only be called after the pipe is fully trained and enabled.
 */
627 628
void intel_psr_enable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
629
{
630
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
R
Rodrigo Vivi 已提交
631

632
	if (!crtc_state->has_psr)
R
Rodrigo Vivi 已提交
633 634
		return;

635 636 637
	if (WARN_ON(!CAN_PSR(dev_priv)))
		return;

638
	WARN_ON(dev_priv->drrs.dp);
639

R
Rodrigo Vivi 已提交
640
	mutex_lock(&dev_priv->psr.lock);
641
	if (dev_priv->psr.prepared) {
R
Rodrigo Vivi 已提交
642 643 644 645
		DRM_DEBUG_KMS("PSR already in use\n");
		goto unlock;
	}

646
	dev_priv->psr.psr2_enabled = intel_psr2_enabled(dev_priv, crtc_state);
R
Rodrigo Vivi 已提交
647
	dev_priv->psr.busy_frontbuffer_bits = 0;
648
	dev_priv->psr.prepared = true;
R
Rodrigo Vivi 已提交
649

650 651 652 653
	if (psr_global_enabled(dev_priv->psr.debug))
		intel_psr_enable_locked(dev_priv, crtc_state);
	else
		DRM_DEBUG_KMS("PSR disabled by flag\n");
654

R
Rodrigo Vivi 已提交
655 656 657 658
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

659
static void
660
intel_psr_disable_source(struct intel_dp *intel_dp)
661
{
662
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
R
Rodrigo Vivi 已提交
663 664

	if (dev_priv->psr.active) {
665
		i915_reg_t psr_status;
666 667
		u32 psr_status_mask;

668
		if (dev_priv->psr.psr2_enabled) {
669
			psr_status = EDP_PSR2_STATUS;
670 671
			psr_status_mask = EDP_PSR2_STATUS_STATE_MASK;

672 673
			I915_WRITE(EDP_PSR2_CTL,
				   I915_READ(EDP_PSR2_CTL) &
674 675
				   ~(EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE));

676
		} else {
677
			psr_status = EDP_PSR_STATUS;
678 679
			psr_status_mask = EDP_PSR_STATUS_STATE_MASK;

680 681
			I915_WRITE(EDP_PSR_CTL,
				   I915_READ(EDP_PSR_CTL) & ~EDP_PSR_ENABLE);
682
		}
683 684 685

		/* Wait till PSR is idle */
		if (intel_wait_for_register(dev_priv,
686
					    psr_status, psr_status_mask, 0,
687 688 689
					    2000))
			DRM_ERROR("Timed out waiting for PSR Idle State\n");

R
Rodrigo Vivi 已提交
690 691
		dev_priv->psr.active = false;
	} else {
692
		if (dev_priv->psr.psr2_enabled)
693 694 695
			WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
		else
			WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
696
	}
697 698
}

699 700
static void intel_psr_disable_locked(struct intel_dp *intel_dp)
{
701
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
702 703 704 705 706 707

	lockdep_assert_held(&dev_priv->psr.lock);

	if (!dev_priv->psr.enabled)
		return;

708 709
	DRM_DEBUG_KMS("Disabling PSR%s\n",
		      dev_priv->psr.psr2_enabled ? "2" : "1");
710 711 712 713 714
	intel_psr_disable_source(intel_dp);

	/* Disable PSR on Sink */
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);

715
	dev_priv->psr.enabled = false;
716 717
}

718 719 720
/**
 * intel_psr_disable - Disable PSR
 * @intel_dp: Intel DP
721
 * @old_crtc_state: old CRTC state
722 723 724
 *
 * This function needs to be called before disabling pipe.
 */
725 726
void intel_psr_disable(struct intel_dp *intel_dp,
		       const struct intel_crtc_state *old_crtc_state)
727
{
728
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
729

730
	if (!old_crtc_state->has_psr)
731 732
		return;

733 734 735
	if (WARN_ON(!CAN_PSR(dev_priv)))
		return;

736
	mutex_lock(&dev_priv->psr.lock);
737 738 739 740 741
	if (!dev_priv->psr.prepared) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

742
	intel_psr_disable_locked(intel_dp);
743 744

	dev_priv->psr.prepared = false;
R
Rodrigo Vivi 已提交
745
	mutex_unlock(&dev_priv->psr.lock);
746
	cancel_work_sync(&dev_priv->psr.work);
R
Rodrigo Vivi 已提交
747 748
}

749 750 751 752 753 754 755 756 757 758
/**
 * intel_psr_wait_for_idle - wait for PSR1 to idle
 * @new_crtc_state: new CRTC state
 * @out_value: PSR status in case of failure
 *
 * This function is expected to be called from pipe_update_start() where it is
 * not expected to race with PSR enable or disable.
 *
 * Returns: 0 on success or -ETIMEOUT if PSR status does not idle.
 */
759 760
int intel_psr_wait_for_idle(const struct intel_crtc_state *new_crtc_state,
			    u32 *out_value)
761
{
762 763
	struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
764

765
	if (!dev_priv->psr.enabled || !new_crtc_state->has_psr)
766 767
		return 0;

768 769 770
	/* FIXME: Update this for PSR2 if we need to wait for idle */
	if (READ_ONCE(dev_priv->psr.psr2_enabled))
		return 0;
771 772

	/*
773 774 775 776
	 * From bspec: Panel Self Refresh (BDW+)
	 * Max. time for PSR to idle = Inverse of the refresh rate + 6 ms of
	 * exit training time + 1.5 ms of aux channel handshake. 50 ms is
	 * defensive enough to cover everything.
777
	 */
778

779 780
	return __intel_wait_for_register(dev_priv, EDP_PSR_STATUS,
					 EDP_PSR_STATUS_STATE_MASK,
781 782
					 EDP_PSR_STATUS_STATE_IDLE, 2, 50,
					 out_value);
783 784 785
}

static bool __psr_wait_for_idle_locked(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
786
{
787 788 789 790
	i915_reg_t reg;
	u32 mask;
	int err;

791
	if (!dev_priv->psr.enabled)
792
		return false;
R
Rodrigo Vivi 已提交
793

794 795 796
	if (dev_priv->psr.psr2_enabled) {
		reg = EDP_PSR2_STATUS;
		mask = EDP_PSR2_STATUS_STATE_MASK;
797
	} else {
798 799
		reg = EDP_PSR_STATUS;
		mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
800
	}
801 802 803 804 805 806 807 808

	mutex_unlock(&dev_priv->psr.lock);

	err = intel_wait_for_register(dev_priv, reg, mask, 0, 50);
	if (err)
		DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");

	/* After the unlocked wait, verify that PSR is still wanted! */
R
Rodrigo Vivi 已提交
809
	mutex_lock(&dev_priv->psr.lock);
810 811
	return err == 0 && dev_priv->psr.enabled;
}
R
Rodrigo Vivi 已提交
812

813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829
static bool switching_psr(struct drm_i915_private *dev_priv,
			  struct intel_crtc_state *crtc_state,
			  u32 mode)
{
	/* Can't switch psr state anyway if PSR2 is not supported. */
	if (!crtc_state || !crtc_state->has_psr2)
		return false;

	if (dev_priv->psr.psr2_enabled && mode == I915_PSR_DEBUG_FORCE_PSR1)
		return true;

	if (!dev_priv->psr.psr2_enabled && mode != I915_PSR_DEBUG_FORCE_PSR1)
		return true;

	return false;
}

830 831 832 833 834 835
int intel_psr_set_debugfs_mode(struct drm_i915_private *dev_priv,
			       struct drm_modeset_acquire_ctx *ctx,
			       u64 val)
{
	struct drm_device *dev = &dev_priv->drm;
	struct drm_connector_state *conn_state;
836
	struct intel_crtc_state *crtc_state = NULL;
837
	struct drm_crtc_commit *commit;
838 839 840 841
	struct drm_crtc *crtc;
	struct intel_dp *dp;
	int ret;
	bool enable;
842
	u32 mode = val & I915_PSR_DEBUG_MODE_MASK;
843 844

	if (val & ~(I915_PSR_DEBUG_IRQ | I915_PSR_DEBUG_MODE_MASK) ||
845
	    mode > I915_PSR_DEBUG_FORCE_PSR1) {
846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862
		DRM_DEBUG_KMS("Invalid debug mask %llx\n", val);
		return -EINVAL;
	}

	ret = drm_modeset_lock(&dev->mode_config.connection_mutex, ctx);
	if (ret)
		return ret;

	/* dev_priv->psr.dp should be set once and then never touched again. */
	dp = READ_ONCE(dev_priv->psr.dp);
	conn_state = dp->attached_connector->base.state;
	crtc = conn_state->crtc;
	if (crtc) {
		ret = drm_modeset_lock(&crtc->mutex, ctx);
		if (ret)
			return ret;

863
		crtc_state = to_intel_crtc_state(crtc->state);
864 865 866 867 868 869 870 871 872
		commit = crtc_state->base.commit;
	} else {
		commit = conn_state->commit;
	}
	if (commit) {
		ret = wait_for_completion_interruptible(&commit->hw_done);
		if (ret)
			return ret;
	}
873 874 875 876 877 878 879

	ret = mutex_lock_interruptible(&dev_priv->psr.lock);
	if (ret)
		return ret;

	enable = psr_global_enabled(val);

880
	if (!enable || switching_psr(dev_priv, crtc_state, mode))
881 882 883
		intel_psr_disable_locked(dev_priv->psr.dp);

	dev_priv->psr.debug = val;
884 885 886
	if (crtc)
		dev_priv->psr.psr2_enabled = intel_psr2_enabled(dev_priv, crtc_state);

887
	intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
888 889

	if (dev_priv->psr.prepared && enable)
890
		intel_psr_enable_locked(dev_priv, crtc_state);
891 892 893 894 895

	mutex_unlock(&dev_priv->psr.lock);
	return ret;
}

896 897 898
static void intel_psr_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
899
		container_of(work, typeof(*dev_priv), psr.work);
900 901 902

	mutex_lock(&dev_priv->psr.lock);

903 904 905
	if (!dev_priv->psr.enabled)
		goto unlock;

906 907 908 909 910 911
	/*
	 * We have to make sure PSR is ready for re-enable
	 * otherwise it keeps disabled until next full enable/disable cycle.
	 * PSR might take some time to get fully disabled
	 * and be ready for re-enable.
	 */
912
	if (!__psr_wait_for_idle_locked(dev_priv))
R
Rodrigo Vivi 已提交
913 914 915 916 917 918 919
		goto unlock;

	/*
	 * The delayed work can race with an invalidate hence we need to
	 * recheck. Since psr_flush first clears this and then reschedules we
	 * won't ever miss a flush when bailing out here.
	 */
920
	if (dev_priv->psr.busy_frontbuffer_bits || dev_priv->psr.active)
R
Rodrigo Vivi 已提交
921 922
		goto unlock;

923
	intel_psr_activate(dev_priv->psr.dp);
R
Rodrigo Vivi 已提交
924 925 926 927
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

928
static void intel_psr_exit(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
929
{
930
	u32 val;
R
Rodrigo Vivi 已提交
931

932 933 934
	if (!dev_priv->psr.active)
		return;

935 936 937 938
	if (dev_priv->psr.psr2_enabled) {
		val = I915_READ(EDP_PSR2_CTL);
		WARN_ON(!(val & EDP_PSR2_ENABLE));
		I915_WRITE(EDP_PSR2_CTL, val & ~EDP_PSR2_ENABLE);
939
	} else {
940 941 942
		val = I915_READ(EDP_PSR_CTL);
		WARN_ON(!(val & EDP_PSR_ENABLE));
		I915_WRITE(EDP_PSR_CTL, val & ~EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
943
	}
944
	dev_priv->psr.active = false;
R
Rodrigo Vivi 已提交
945 946
}

R
Rodrigo Vivi 已提交
947 948
/**
 * intel_psr_invalidate - Invalidade PSR
949
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
950
 * @frontbuffer_bits: frontbuffer plane tracking bits
951
 * @origin: which operation caused the invalidate
R
Rodrigo Vivi 已提交
952 953 954 955 956 957 958 959
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
 * disabled if the frontbuffer mask contains a buffer relevant to PSR.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
 */
960
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
961
			  unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
962 963 964 965
{
	struct drm_crtc *crtc;
	enum pipe pipe;

966
	if (!CAN_PSR(dev_priv))
967 968
		return;

969
	if (origin == ORIGIN_FLIP)
970 971
		return;

R
Rodrigo Vivi 已提交
972 973 974 975 976 977
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

978
	crtc = dp_to_dig_port(dev_priv->psr.dp)->base.base.crtc;
R
Rodrigo Vivi 已提交
979 980 981 982
	pipe = to_intel_crtc(crtc)->pipe;

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
983 984

	if (frontbuffer_bits)
985
		intel_psr_exit(dev_priv);
986

R
Rodrigo Vivi 已提交
987 988 989
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
990 991
/**
 * intel_psr_flush - Flush PSR
992
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
993
 * @frontbuffer_bits: frontbuffer plane tracking bits
994
 * @origin: which operation caused the flush
R
Rodrigo Vivi 已提交
995 996 997 998 999 1000 1001 1002
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering has completed and flushed out to memory. PSR
 * can be enabled again if no other frontbuffer relevant to PSR is dirty.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
 */
1003
void intel_psr_flush(struct drm_i915_private *dev_priv,
1004
		     unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
1005 1006 1007 1008
{
	struct drm_crtc *crtc;
	enum pipe pipe;

1009
	if (!CAN_PSR(dev_priv))
1010 1011
		return;

1012
	if (origin == ORIGIN_FLIP)
1013 1014
		return;

R
Rodrigo Vivi 已提交
1015 1016 1017 1018 1019 1020
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

1021
	crtc = dp_to_dig_port(dev_priv->psr.dp)->base.base.crtc;
R
Rodrigo Vivi 已提交
1022
	pipe = to_intel_crtc(crtc)->pipe;
1023 1024

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
R
Rodrigo Vivi 已提交
1025 1026
	dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;

1027
	/* By definition flush = invalidate + flush */
1028
	if (frontbuffer_bits) {
1029
		if (dev_priv->psr.psr2_enabled) {
1030 1031 1032 1033 1034 1035 1036
			intel_psr_exit(dev_priv);
		} else {
			/*
			 * Display WA #0884: all
			 * This documented WA for bxt can be safely applied
			 * broadly so we can force HW tracking to exit PSR
			 * instead of disabling and re-enabling.
1037
			 * Workaround tells us to write 0 to CUR_SURFLIVE_A,
1038 1039 1040
			 * but it makes more sense write to the current active
			 * pipe.
			 */
1041
			I915_WRITE(CURSURFLIVE(pipe), 0);
1042 1043
		}
	}
1044

R
Rodrigo Vivi 已提交
1045
	if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
1046
		schedule_work(&dev_priv->psr.work);
R
Rodrigo Vivi 已提交
1047 1048 1049
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1050 1051
/**
 * intel_psr_init - Init basic PSR work and mutex.
1052
 * @dev_priv: i915 device private
R
Rodrigo Vivi 已提交
1053 1054 1055 1056
 *
 * This function is  called only once at driver load to initialize basic
 * PSR stuff.
 */
1057
void intel_psr_init(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
1058
{
1059 1060 1061
	if (!HAS_PSR(dev_priv))
		return;

1062 1063 1064
	dev_priv->psr_mmio_base = IS_HASWELL(dev_priv) ?
		HSW_EDP_PSR_BASE : BDW_EDP_PSR_BASE;

1065 1066 1067
	if (!dev_priv->psr.sink_support)
		return;

1068 1069 1070 1071
	if (i915_modparams.enable_psr == -1) {
		i915_modparams.enable_psr = dev_priv->vbt.psr.enable;

		/* Per platform default: all disabled. */
1072
		i915_modparams.enable_psr = 0;
1073
	}
1074

1075
	/* Set link_standby x link_off defaults */
1076
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1077 1078 1079 1080 1081 1082
		/* HSW and BDW require workarounds that we don't implement. */
		dev_priv->psr.link_standby = false;
	else
		/* For new platforms let's respect VBT back again */
		dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;

1083
	INIT_WORK(&dev_priv->psr.work, intel_psr_work);
R
Rodrigo Vivi 已提交
1084 1085
	mutex_init(&dev_priv->psr.lock);
}
1086 1087 1088

void intel_psr_short_pulse(struct intel_dp *intel_dp)
{
1089
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1090 1091
	struct i915_psr *psr = &dev_priv->psr;
	u8 val;
1092
	const u8 errors = DP_PSR_RFB_STORAGE_ERROR |
1093 1094
			  DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR |
			  DP_PSR_LINK_CRC_ERROR;
1095 1096 1097 1098 1099 1100

	if (!CAN_PSR(dev_priv) || !intel_dp_is_edp(intel_dp))
		return;

	mutex_lock(&psr->lock);

1101
	if (!psr->enabled || psr->dp != intel_dp)
1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
		goto exit;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_STATUS, &val) != 1) {
		DRM_ERROR("PSR_STATUS dpcd read failed\n");
		goto exit;
	}

	if ((val & DP_PSR_SINK_STATE_MASK) == DP_PSR_SINK_INTERNAL_ERROR) {
		DRM_DEBUG_KMS("PSR sink internal error, disabling PSR\n");
		intel_psr_disable_locked(intel_dp);
	}

1114 1115 1116 1117 1118 1119 1120 1121 1122
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_ERROR_STATUS, &val) != 1) {
		DRM_ERROR("PSR_ERROR_STATUS dpcd read failed\n");
		goto exit;
	}

	if (val & DP_PSR_RFB_STORAGE_ERROR)
		DRM_DEBUG_KMS("PSR RFB storage error, disabling PSR\n");
	if (val & DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR)
		DRM_DEBUG_KMS("PSR VSC SDP uncorrectable error, disabling PSR\n");
1123 1124
	if (val & DP_PSR_LINK_CRC_ERROR)
		DRM_ERROR("PSR Link CRC error, disabling PSR\n");
1125 1126 1127 1128 1129 1130 1131 1132 1133 1134

	if (val & ~errors)
		DRM_ERROR("PSR_ERROR_STATUS unhandled errors %x\n",
			  val & ~errors);
	if (val & errors)
		intel_psr_disable_locked(intel_dp);
	/* clear status register */
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_ERROR_STATUS, val);

	/* TODO: handle PSR2 errors */
1135 1136 1137
exit:
	mutex_unlock(&psr->lock);
}