intel_psr.c 31.3 KB
Newer Older
R
Rodrigo Vivi 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

R
Rodrigo Vivi 已提交
24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
/**
 * DOC: Panel Self Refresh (PSR/SRD)
 *
 * Since Haswell Display controller supports Panel Self-Refresh on display
 * panels witch have a remote frame buffer (RFB) implemented according to PSR
 * spec in eDP1.3. PSR feature allows the display to go to lower standby states
 * when system is idle but display is on as it eliminates display refresh
 * request to DDR memory completely as long as the frame buffer for that
 * display is unchanged.
 *
 * Panel Self Refresh must be supported by both Hardware (source) and
 * Panel (sink).
 *
 * PSR saves power by caching the framebuffer in the panel RFB, which allows us
 * to power down the link and memory controller. For DSI panels the same idea
 * is called "manual mode".
 *
 * The implementation uses the hardware-based PSR support which automatically
 * enters/exits self-refresh mode. The hardware takes care of sending the
 * required DP aux message and could even retrain the link (that part isn't
 * enabled yet though). The hardware also keeps track of any frontbuffer
 * changes to know when to exit self-refresh mode again. Unfortunately that
 * part doesn't work too well, hence why the i915 PSR support uses the
 * software frontbuffer tracking to make sure it doesn't miss a screen
 * update. For this integration intel_psr_invalidate() and intel_psr_flush()
 * get called by the frontbuffer tracking code. Note that because of locking
 * issues the self-refresh re-enable code is done from a work queue, which
 * must be correctly synchronized/cancelled when shutting down the pipe."
 */

R
Rodrigo Vivi 已提交
54 55 56 57 58
#include <drm/drmP.h>

#include "intel_drv.h"
#include "i915_drv.h"

59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95
static inline enum intel_display_power_domain
psr_aux_domain(struct intel_dp *intel_dp)
{
	/* CNL HW requires corresponding AUX IOs to be powered up for PSR.
	 * However, for non-A AUX ports the corresponding non-EDP transcoders
	 * would have already enabled power well 2 and DC_OFF. This means we can
	 * acquire a wider POWER_DOMAIN_AUX_{B,C,D,F} reference instead of a
	 * specific AUX_IO reference without powering up any extra wells.
	 * Note that PSR is enabled only on Port A even though this function
	 * returns the correct domain for other ports too.
	 */
	return intel_dp->aux_ch == AUX_CH_A ? POWER_DOMAIN_AUX_IO_A :
					      intel_dp->aux_power_domain;
}

static void psr_aux_io_power_get(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);

	if (INTEL_GEN(dev_priv) < 10)
		return;

	intel_display_power_get(dev_priv, psr_aux_domain(intel_dp));
}

static void psr_aux_io_power_put(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);

	if (INTEL_GEN(dev_priv) < 10)
		return;

	intel_display_power_put(dev_priv, psr_aux_domain(intel_dp));
}

96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123
void intel_psr_irq_control(struct drm_i915_private *dev_priv, bool debug)
{
	u32 debug_mask, mask;

	mask = EDP_PSR_ERROR(TRANSCODER_EDP);
	debug_mask = EDP_PSR_POST_EXIT(TRANSCODER_EDP) |
		     EDP_PSR_PRE_ENTRY(TRANSCODER_EDP);

	if (INTEL_GEN(dev_priv) >= 8) {
		mask |= EDP_PSR_ERROR(TRANSCODER_A) |
			EDP_PSR_ERROR(TRANSCODER_B) |
			EDP_PSR_ERROR(TRANSCODER_C);

		debug_mask |= EDP_PSR_POST_EXIT(TRANSCODER_A) |
			      EDP_PSR_PRE_ENTRY(TRANSCODER_A) |
			      EDP_PSR_POST_EXIT(TRANSCODER_B) |
			      EDP_PSR_PRE_ENTRY(TRANSCODER_B) |
			      EDP_PSR_POST_EXIT(TRANSCODER_C) |
			      EDP_PSR_PRE_ENTRY(TRANSCODER_C);
	}

	if (debug)
		mask |= debug_mask;

	WRITE_ONCE(dev_priv->psr.debug, debug);
	I915_WRITE(EDP_PSR_IMR, ~mask);
}

124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
static void psr_event_print(u32 val, bool psr2_enabled)
{
	DRM_DEBUG_KMS("PSR exit events: 0x%x\n", val);
	if (val & PSR_EVENT_PSR2_WD_TIMER_EXPIRE)
		DRM_DEBUG_KMS("\tPSR2 watchdog timer expired\n");
	if ((val & PSR_EVENT_PSR2_DISABLED) && psr2_enabled)
		DRM_DEBUG_KMS("\tPSR2 disabled\n");
	if (val & PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN)
		DRM_DEBUG_KMS("\tSU dirty FIFO underrun\n");
	if (val & PSR_EVENT_SU_CRC_FIFO_UNDERRUN)
		DRM_DEBUG_KMS("\tSU CRC FIFO underrun\n");
	if (val & PSR_EVENT_GRAPHICS_RESET)
		DRM_DEBUG_KMS("\tGraphics reset\n");
	if (val & PSR_EVENT_PCH_INTERRUPT)
		DRM_DEBUG_KMS("\tPCH interrupt\n");
	if (val & PSR_EVENT_MEMORY_UP)
		DRM_DEBUG_KMS("\tMemory up\n");
	if (val & PSR_EVENT_FRONT_BUFFER_MODIFY)
		DRM_DEBUG_KMS("\tFront buffer modification\n");
	if (val & PSR_EVENT_WD_TIMER_EXPIRE)
		DRM_DEBUG_KMS("\tPSR watchdog timer expired\n");
	if (val & PSR_EVENT_PIPE_REGISTERS_UPDATE)
		DRM_DEBUG_KMS("\tPIPE registers updated\n");
	if (val & PSR_EVENT_REGISTER_UPDATE)
		DRM_DEBUG_KMS("\tRegister updated\n");
	if (val & PSR_EVENT_HDCP_ENABLE)
		DRM_DEBUG_KMS("\tHDCP enabled\n");
	if (val & PSR_EVENT_KVMR_SESSION_ENABLE)
		DRM_DEBUG_KMS("\tKVMR session enabled\n");
	if (val & PSR_EVENT_VBI_ENABLE)
		DRM_DEBUG_KMS("\tVBI enabled\n");
	if (val & PSR_EVENT_LPSP_MODE_EXIT)
		DRM_DEBUG_KMS("\tLPSP mode exited\n");
	if ((val & PSR_EVENT_PSR_DISABLE) && !psr2_enabled)
		DRM_DEBUG_KMS("\tPSR disabled\n");
}

161 162 163 164
void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir)
{
	u32 transcoders = BIT(TRANSCODER_EDP);
	enum transcoder cpu_transcoder;
165
	ktime_t time_ns =  ktime_get();
166 167 168 169 170 171 172 173 174 175 176 177

	if (INTEL_GEN(dev_priv) >= 8)
		transcoders |= BIT(TRANSCODER_A) |
			       BIT(TRANSCODER_B) |
			       BIT(TRANSCODER_C);

	for_each_cpu_transcoder_masked(dev_priv, cpu_transcoder, transcoders) {
		/* FIXME: Exit PSR and link train manually when this happens. */
		if (psr_iir & EDP_PSR_ERROR(cpu_transcoder))
			DRM_DEBUG_KMS("[transcoder %s] PSR aux error\n",
				      transcoder_name(cpu_transcoder));

178 179
		if (psr_iir & EDP_PSR_PRE_ENTRY(cpu_transcoder)) {
			dev_priv->psr.last_entry_attempt = time_ns;
180 181
			DRM_DEBUG_KMS("[transcoder %s] PSR entry attempt in 2 vblanks\n",
				      transcoder_name(cpu_transcoder));
182
		}
183

184 185
		if (psr_iir & EDP_PSR_POST_EXIT(cpu_transcoder)) {
			dev_priv->psr.last_exit = time_ns;
186 187
			DRM_DEBUG_KMS("[transcoder %s] PSR exit completed\n",
				      transcoder_name(cpu_transcoder));
188 189 190 191 192 193 194 195

			if (INTEL_GEN(dev_priv) >= 9) {
				u32 val = I915_READ(PSR_EVENT(cpu_transcoder));
				bool psr2_enabled = dev_priv->psr.psr2_enabled;

				I915_WRITE(PSR_EVENT(cpu_transcoder), val);
				psr_event_print(val, psr2_enabled);
			}
196
		}
197 198 199
	}
}

200
static bool intel_dp_get_y_coord_required(struct intel_dp *intel_dp)
201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228
{
	uint8_t psr_caps = 0;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_CAPS, &psr_caps) != 1)
		return false;
	return psr_caps & DP_PSR2_SU_Y_COORDINATE_REQUIRED;
}

static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	uint8_t dprx = 0;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
			      &dprx) != 1)
		return false;
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
{
	uint8_t alpm_caps = 0;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
			      &alpm_caps) != 1)
		return false;
	return alpm_caps & DP_ALPM_CAP;
}

229 230 231 232 233 234 235 236 237 238 239 240
static u8 intel_dp_get_sink_sync_latency(struct intel_dp *intel_dp)
{
	u8 val = 0;

	if (drm_dp_dpcd_readb(&intel_dp->aux,
			      DP_SYNCHRONIZATION_LATENCY_IN_SINK, &val) == 1)
		val &= DP_MAX_RESYNC_FRAME_COUNT_MASK;
	else
		DRM_ERROR("Unable to get sink synchronization latency\n");
	return val;
}

241 242 243 244 245 246 247 248
void intel_psr_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);

	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT, intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));

249 250 251 252 253 254
	if (!intel_dp->psr_dpcd[0])
		return;

	DRM_DEBUG_KMS("eDP panel supports PSR version %x\n",
		      intel_dp->psr_dpcd[0]);
	dev_priv->psr.sink_support = true;
255 256

	if (INTEL_GEN(dev_priv) >= 9 &&
257 258 259 260 261 262 263 264 265 266 267 268
	    (intel_dp->psr_dpcd[0] == DP_PSR2_WITH_Y_COORD_IS_SUPPORTED)) {
		/*
		 * All panels that supports PSR version 03h (PSR2 +
		 * Y-coordinate) can handle Y-coordinates in VSC but we are
		 * only sure that it is going to be used when required by the
		 * panel. This way panel is capable to do selective update
		 * without a aux frame sync.
		 *
		 * To support PSR version 02h and PSR version 03h without
		 * Y-coordinate requirement panels we would need to enable
		 * GTC first.
		 */
269 270
		dev_priv->psr.sink_psr2_support =
				intel_dp_get_y_coord_required(intel_dp);
271 272
		DRM_DEBUG_KMS("PSR2 %ssupported\n",
			      dev_priv->psr.sink_psr2_support ? "" : "not ");
273

274
		if (dev_priv->psr.sink_psr2_support) {
275 276 277 278
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
			dev_priv->psr.alpm =
				intel_dp_get_alpm_status(intel_dp);
279 280
			dev_priv->psr.sink_sync_latency =
				intel_dp_get_sink_sync_latency(intel_dp);
281 282 283 284
		}
	}
}

285 286
static void hsw_psr_setup_vsc(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *crtc_state)
287
{
288
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
289 290
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
	struct edp_vsc_psr psr_vsc;
291

292
	if (dev_priv->psr.psr2_enabled) {
293 294 295 296
		/* Prepare VSC Header for SU as per EDP 1.4 spec, Table 6.11 */
		memset(&psr_vsc, 0, sizeof(psr_vsc));
		psr_vsc.sdp_header.HB0 = 0;
		psr_vsc.sdp_header.HB1 = 0x7;
297
		if (dev_priv->psr.colorimetry_support) {
298 299
			psr_vsc.sdp_header.HB2 = 0x5;
			psr_vsc.sdp_header.HB3 = 0x13;
300
		} else {
301 302 303
			psr_vsc.sdp_header.HB2 = 0x4;
			psr_vsc.sdp_header.HB3 = 0xe;
		}
304
	} else {
305 306 307 308 309 310
		/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
		memset(&psr_vsc, 0, sizeof(psr_vsc));
		psr_vsc.sdp_header.HB0 = 0;
		psr_vsc.sdp_header.HB1 = 0x7;
		psr_vsc.sdp_header.HB2 = 0x2;
		psr_vsc.sdp_header.HB3 = 0x8;
311 312
	}

313 314
	intel_dig_port->write_infoframe(&intel_dig_port->base.base, crtc_state,
					DP_SDP_VSC, &psr_vsc, sizeof(psr_vsc));
315 316
}

317
static void hsw_psr_setup_aux(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
318 319
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
320 321 322
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	u32 aux_clock_divider, aux_ctl;
	int i;
R
Rodrigo Vivi 已提交
323 324 325 326 327 328 329
	static const uint8_t aux_msg[] = {
		[0] = DP_AUX_NATIVE_WRITE << 4,
		[1] = DP_SET_POWER >> 8,
		[2] = DP_SET_POWER & 0xff,
		[3] = 1 - 1,
		[4] = DP_SET_POWER_D0,
	};
330 331 332 333
	u32 psr_aux_mask = EDP_PSR_AUX_CTL_TIME_OUT_MASK |
			   EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK |
			   EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK |
			   EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK;
R
Rodrigo Vivi 已提交
334 335

	BUILD_BUG_ON(sizeof(aux_msg) > 20);
336
	for (i = 0; i < sizeof(aux_msg); i += 4)
337
		I915_WRITE(EDP_PSR_AUX_DATA(i >> 2),
338 339
			   intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));

340 341 342
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

	/* Start with bits set for DDI_AUX_CTL register */
343 344
	aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, 0, sizeof(aux_msg),
					     aux_clock_divider);
345 346 347 348

	/* Select only valid bits for SRD_AUX_CTL */
	aux_ctl &= psr_aux_mask;
	I915_WRITE(EDP_PSR_AUX_CTL, aux_ctl);
349 350 351 352 353 354 355
}

static void hsw_psr_enable_sink(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
356
	u8 dpcd_val = DP_PSR_ENABLE;
357

358
	/* Enable ALPM at sink for psr2 */
359
	if (dev_priv->psr.psr2_enabled && dev_priv->psr.alpm)
360 361 362
		drm_dp_dpcd_writeb(&intel_dp->aux,
				DP_RECEIVER_ALPM_CONFIG,
				DP_ALPM_ENABLE);
363 364 365

	if (dev_priv->psr.psr2_enabled)
		dpcd_val |= DP_PSR_ENABLE_PSR2;
366
	if (dev_priv->psr.link_standby)
367 368
		dpcd_val |= DP_PSR_MAIN_LINK_ACTIVE;
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, dpcd_val);
369

370
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
R
Rodrigo Vivi 已提交
371 372
}

R
Rodrigo Vivi 已提交
373
static void hsw_activate_psr1(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
374 375 376
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
377
	struct drm_i915_private *dev_priv = to_i915(dev);
378

R
Rodrigo Vivi 已提交
379
	uint32_t max_sleep_time = 0x1f;
380 381 382 383 384 385
	/*
	 * Let's respect VBT in case VBT asks a higher idle_frame value.
	 * Let's use 6 as the minimum to cover all known cases including
	 * the off-by-one issue that HW has in some cases. Also there are
	 * cases where sink should be able to train
	 * with the 5 or 6 idle patterns.
386
	 */
387
	uint32_t idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
388 389 390 391
	uint32_t val = EDP_PSR_ENABLE;

	val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
	val |= idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;
392

393
	if (IS_HASWELL(dev_priv))
394
		val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
R
Rodrigo Vivi 已提交
395

396 397 398
	if (dev_priv->psr.link_standby)
		val |= EDP_PSR_LINK_STANDBY;

399 400 401
	if (dev_priv->vbt.psr.tp1_wakeup_time_us == 0)
		val |=  EDP_PSR_TP1_TIME_0us;
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 100)
402
		val |= EDP_PSR_TP1_TIME_100us;
403 404
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 500)
		val |= EDP_PSR_TP1_TIME_500us;
405
	else
406
		val |= EDP_PSR_TP1_TIME_2500us;
407

408 409 410
	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us == 0)
		val |=  EDP_PSR_TP2_TP3_TIME_0us;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 100)
411
		val |= EDP_PSR_TP2_TP3_TIME_100us;
412 413
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 500)
		val |= EDP_PSR_TP2_TP3_TIME_500us;
414
	else
415
		val |= EDP_PSR_TP2_TP3_TIME_2500us;
416 417 418 419 420 421 422

	if (intel_dp_source_supports_hbr2(intel_dp) &&
	    drm_dp_tps3_supported(intel_dp->dpcd))
		val |= EDP_PSR_TP1_TP3_SEL;
	else
		val |= EDP_PSR_TP1_TP2_SEL;

423
	val |= I915_READ(EDP_PSR_CTL) & EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK;
424
	I915_WRITE(EDP_PSR_CTL, val);
425
}
426

R
Rodrigo Vivi 已提交
427
static void hsw_activate_psr2(struct intel_dp *intel_dp)
428 429 430 431 432 433 434 435 436 437 438 439
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
	/*
	 * Let's respect VBT in case VBT asks a higher idle_frame value.
	 * Let's use 6 as the minimum to cover all known cases including
	 * the off-by-one issue that HW has in some cases. Also there are
	 * cases where sink should be able to train
	 * with the 5 or 6 idle patterns.
	 */
	uint32_t idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
440
	u32 val = idle_frames << EDP_PSR2_IDLE_FRAME_SHIFT;
441 442 443 444

	/* FIXME: selective update is probably totally broken because it doesn't
	 * mesh at all with our frontbuffer tracking. And the hw alone isn't
	 * good enough. */
445
	val |= EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE;
446 447
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
		val |= EDP_Y_COORDINATE_ENABLE;
448

449
	val |= EDP_PSR2_FRAME_BEFORE_SU(dev_priv->psr.sink_sync_latency + 1);
450

451 452 453 454 455 456 457
	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us >= 0 &&
	    dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 50)
		val |= EDP_PSR2_TP2_TIME_50us;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 100)
		val |= EDP_PSR2_TP2_TIME_100us;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 500)
		val |= EDP_PSR2_TP2_TIME_500us;
458
	else
459
		val |= EDP_PSR2_TP2_TIME_2500us;
460

461
	I915_WRITE(EDP_PSR2_CTL, val);
R
Rodrigo Vivi 已提交
462 463
}

R
Rodrigo Vivi 已提交
464
static void hsw_psr_activate(struct intel_dp *intel_dp)
465 466 467 468 469
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);

R
Rodrigo Vivi 已提交
470 471 472 473 474
	/* On HSW+ after we enable PSR on source it will activate it
	 * as soon as it match configure idle_frame count. So
	 * we just actually enable it here on activation time.
	 */

475
	/* psr1 and psr2 are mutually exclusive.*/
476
	if (dev_priv->psr.psr2_enabled)
R
Rodrigo Vivi 已提交
477
		hsw_activate_psr2(intel_dp);
478
	else
R
Rodrigo Vivi 已提交
479
		hsw_activate_psr1(intel_dp);
480 481
}

482 483 484 485 486
static bool intel_psr2_config_valid(struct intel_dp *intel_dp,
				    struct intel_crtc_state *crtc_state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
487 488 489
	int crtc_hdisplay = crtc_state->base.adjusted_mode.crtc_hdisplay;
	int crtc_vdisplay = crtc_state->base.adjusted_mode.crtc_vdisplay;
	int psr_max_h = 0, psr_max_v = 0;
490 491 492 493 494 495

	/*
	 * FIXME psr2_support is messed up. It's both computed
	 * dynamically during PSR enable, and extracted from sink
	 * caps during eDP detection.
	 */
496
	if (!dev_priv->psr.sink_psr2_support)
497 498
		return false;

499 500 501 502 503 504 505 506 507 508 509 510
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
		psr_max_h = 4096;
		psr_max_v = 2304;
	} else if (IS_GEN9(dev_priv)) {
		psr_max_h = 3640;
		psr_max_v = 2304;
	}

	if (crtc_hdisplay > psr_max_h || crtc_vdisplay > psr_max_v) {
		DRM_DEBUG_KMS("PSR2 not enabled, resolution %dx%d > max supported %dx%d\n",
			      crtc_hdisplay, crtc_vdisplay,
			      psr_max_h, psr_max_v);
511 512 513 514 515 516
		return false;
	}

	return true;
}

517 518
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
519 520
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
521
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
522
	const struct drm_display_mode *adjusted_mode =
523
		&crtc_state->base.adjusted_mode;
524
	int psr_setup_time;
R
Rodrigo Vivi 已提交
525

526
	if (!CAN_PSR(dev_priv))
527 528 529 530 531 532
		return;

	if (!i915_modparams.enable_psr) {
		DRM_DEBUG_KMS("PSR disable by flag\n");
		return;
	}
R
Rodrigo Vivi 已提交
533

534 535 536 537 538 539 540
	/*
	 * HSW spec explicitly says PSR is tied to port A.
	 * BDW+ platforms with DDI implementation of PSR have different
	 * PSR registers per transcoder and we only implement transcoder EDP
	 * ones. Since by Display design transcoder EDP is tied to port A
	 * we can safely escape based on the port A.
	 */
541
	if (dig_port->base.port != PORT_A) {
542
		DRM_DEBUG_KMS("PSR condition failed: Port not supported\n");
543
		return;
R
Rodrigo Vivi 已提交
544 545
	}

546
	if (IS_HASWELL(dev_priv) &&
547
	    I915_READ(HSW_STEREO_3D_CTL(crtc_state->cpu_transcoder)) &
548
		      S3D_ENABLE) {
R
Rodrigo Vivi 已提交
549
		DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
550
		return;
R
Rodrigo Vivi 已提交
551 552
	}

553
	if (IS_HASWELL(dev_priv) &&
554
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
R
Rodrigo Vivi 已提交
555
		DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
556
		return;
R
Rodrigo Vivi 已提交
557 558
	}

559 560 561 562
	psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
	if (psr_setup_time < 0) {
		DRM_DEBUG_KMS("PSR condition failed: Invalid PSR setup time (0x%02x)\n",
			      intel_dp->psr_dpcd[1]);
563
		return;
564 565 566 567 568 569
	}

	if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
	    adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
		DRM_DEBUG_KMS("PSR condition failed: PSR setup time (%d us) too long\n",
			      psr_setup_time);
570 571 572
		return;
	}

573 574 575 576 577
	if (!(intel_dp->edp_dpcd[1] & DP_EDP_SET_POWER_CAP)) {
		DRM_DEBUG_KMS("PSR condition failed: panel lacks power state control\n");
		return;
	}

578
	crtc_state->has_psr = true;
579 580
	crtc_state->has_psr2 = intel_psr2_config_valid(intel_dp, crtc_state);
	DRM_DEBUG_KMS("Enabling PSR%s\n", crtc_state->has_psr2 ? "2" : "");
R
Rodrigo Vivi 已提交
581 582
}

583
static void intel_psr_activate(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
584 585 586
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
587
	struct drm_i915_private *dev_priv = to_i915(dev);
R
Rodrigo Vivi 已提交
588

589
	if (dev_priv->psr.psr2_enabled)
590 591 592
		WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
	else
		WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
593 594 595
	WARN_ON(dev_priv->psr.active);
	lockdep_assert_held(&dev_priv->psr.lock);

R
Rodrigo Vivi 已提交
596
	dev_priv->psr.activate(intel_dp);
R
Rodrigo Vivi 已提交
597 598 599
	dev_priv->psr.active = true;
}

600 601 602 603 604 605 606 607
static void hsw_psr_enable_source(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *crtc_state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;

608 609
	psr_aux_io_power_get(intel_dp);

610 611 612 613 614 615
	/* Only HSW and BDW have PSR AUX registers that need to be setup. SKL+
	 * use hardcoded values PSR AUX transactions
	 */
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
		hsw_psr_setup_aux(intel_dp);

616
	if (dev_priv->psr.psr2_enabled) {
617 618 619 620 621 622 623 624
		u32 chicken = I915_READ(CHICKEN_TRANS(cpu_transcoder));

		if (INTEL_GEN(dev_priv) == 9 && !IS_GEMINILAKE(dev_priv))
			chicken |= (PSR2_VSC_ENABLE_PROG_HEADER
				   | PSR2_ADD_VERTICAL_LINE_COUNT);

		else
			chicken &= ~VSC_DATA_SEL_SOFTWARE_CONTROL;
625 626
		I915_WRITE(CHICKEN_TRANS(cpu_transcoder), chicken);

627
		I915_WRITE(EDP_PSR_DEBUG,
628 629 630 631 632 633 634 635 636 637 638 639 640
			   EDP_PSR_DEBUG_MASK_MEMUP |
			   EDP_PSR_DEBUG_MASK_HPD |
			   EDP_PSR_DEBUG_MASK_LPSP |
			   EDP_PSR_DEBUG_MASK_MAX_SLEEP |
			   EDP_PSR_DEBUG_MASK_DISP_REG_WRITE);
	} else {
		/*
		 * Per Spec: Avoid continuous PSR exit by masking MEMUP
		 * and HPD. also mask LPSP to avoid dependency on other
		 * drivers that might block runtime_pm besides
		 * preventing  other hw tracking issues now we can rely
		 * on frontbuffer tracking.
		 */
641
		I915_WRITE(EDP_PSR_DEBUG,
642 643
			   EDP_PSR_DEBUG_MASK_MEMUP |
			   EDP_PSR_DEBUG_MASK_HPD |
644 645
			   EDP_PSR_DEBUG_MASK_LPSP |
			   EDP_PSR_DEBUG_MASK_DISP_REG_WRITE);
646 647 648
	}
}

R
Rodrigo Vivi 已提交
649 650 651
/**
 * intel_psr_enable - Enable PSR
 * @intel_dp: Intel DP
652
 * @crtc_state: new CRTC state
R
Rodrigo Vivi 已提交
653 654 655
 *
 * This function can only be called after the pipe is fully trained and enabled.
 */
656 657
void intel_psr_enable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
658 659 660
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
661
	struct drm_i915_private *dev_priv = to_i915(dev);
R
Rodrigo Vivi 已提交
662

663
	if (!crtc_state->has_psr)
R
Rodrigo Vivi 已提交
664 665
		return;

666 667 668
	if (WARN_ON(!CAN_PSR(dev_priv)))
		return;

669
	WARN_ON(dev_priv->drrs.dp);
R
Rodrigo Vivi 已提交
670 671 672 673 674 675
	mutex_lock(&dev_priv->psr.lock);
	if (dev_priv->psr.enabled) {
		DRM_DEBUG_KMS("PSR already in use\n");
		goto unlock;
	}

676
	dev_priv->psr.psr2_enabled = crtc_state->has_psr2;
R
Rodrigo Vivi 已提交
677 678
	dev_priv->psr.busy_frontbuffer_bits = 0;

679
	dev_priv->psr.setup_vsc(intel_dp, crtc_state);
680
	dev_priv->psr.enable_sink(intel_dp);
681
	dev_priv->psr.enable_source(intel_dp, crtc_state);
682 683 684 685 686 687 688 689 690 691 692 693 694 695
	dev_priv->psr.enabled = intel_dp;

	if (INTEL_GEN(dev_priv) >= 9) {
		intel_psr_activate(intel_dp);
	} else {
		/*
		 * FIXME: Activation should happen immediately since this
		 * function is just called after pipe is fully trained and
		 * enabled.
		 * However on some platforms we face issues when first
		 * activation follows a modeset so quickly.
		 *     - On HSW/BDW we get a recoverable frozen screen until
		 *       next exit-activate sequence.
		 */
696 697
		schedule_delayed_work(&dev_priv->psr.work,
				      msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
698
	}
699

R
Rodrigo Vivi 已提交
700 701 702 703
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

704 705
static void hsw_psr_disable(struct intel_dp *intel_dp,
			    const struct intel_crtc_state *old_crtc_state)
706 707 708
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
709
	struct drm_i915_private *dev_priv = to_i915(dev);
R
Rodrigo Vivi 已提交
710 711

	if (dev_priv->psr.active) {
712
		i915_reg_t psr_status;
713 714
		u32 psr_status_mask;

715
		if (dev_priv->psr.psr2_enabled) {
716
			psr_status = EDP_PSR2_STATUS;
717 718
			psr_status_mask = EDP_PSR2_STATUS_STATE_MASK;

719 720
			I915_WRITE(EDP_PSR2_CTL,
				   I915_READ(EDP_PSR2_CTL) &
721 722
				   ~(EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE));

723
		} else {
724
			psr_status = EDP_PSR_STATUS;
725 726
			psr_status_mask = EDP_PSR_STATUS_STATE_MASK;

727 728
			I915_WRITE(EDP_PSR_CTL,
				   I915_READ(EDP_PSR_CTL) & ~EDP_PSR_ENABLE);
729
		}
730 731 732

		/* Wait till PSR is idle */
		if (intel_wait_for_register(dev_priv,
733
					    psr_status, psr_status_mask, 0,
734 735 736
					    2000))
			DRM_ERROR("Timed out waiting for PSR Idle State\n");

R
Rodrigo Vivi 已提交
737 738
		dev_priv->psr.active = false;
	} else {
739
		if (dev_priv->psr.psr2_enabled)
740 741 742
			WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
		else
			WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
743
	}
744 745

	psr_aux_io_power_put(intel_dp);
746 747 748 749 750
}

/**
 * intel_psr_disable - Disable PSR
 * @intel_dp: Intel DP
751
 * @old_crtc_state: old CRTC state
752 753 754
 *
 * This function needs to be called before disabling pipe.
 */
755 756
void intel_psr_disable(struct intel_dp *intel_dp,
		       const struct intel_crtc_state *old_crtc_state)
757 758 759
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
760
	struct drm_i915_private *dev_priv = to_i915(dev);
761

762
	if (!old_crtc_state->has_psr)
763 764
		return;

765 766 767
	if (WARN_ON(!CAN_PSR(dev_priv)))
		return;

768 769 770 771 772 773
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

774
	dev_priv->psr.disable_source(intel_dp, old_crtc_state);
R
Rodrigo Vivi 已提交
775

776 777 778
	/* Disable PSR on Sink */
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);

R
Rodrigo Vivi 已提交
779 780 781 782 783 784
	dev_priv->psr.enabled = NULL;
	mutex_unlock(&dev_priv->psr.lock);

	cancel_delayed_work_sync(&dev_priv->psr.work);
}

785
static bool psr_wait_for_idle(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
786
{
787 788 789 790 791 792 793 794
	struct intel_dp *intel_dp;
	i915_reg_t reg;
	u32 mask;
	int err;

	intel_dp = dev_priv->psr.enabled;
	if (!intel_dp)
		return false;
R
Rodrigo Vivi 已提交
795

796 797 798
	if (dev_priv->psr.psr2_enabled) {
		reg = EDP_PSR2_STATUS;
		mask = EDP_PSR2_STATUS_STATE_MASK;
799
	} else {
800 801
		reg = EDP_PSR_STATUS;
		mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
802
	}
803 804 805 806 807 808 809 810

	mutex_unlock(&dev_priv->psr.lock);

	err = intel_wait_for_register(dev_priv, reg, mask, 0, 50);
	if (err)
		DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");

	/* After the unlocked wait, verify that PSR is still wanted! */
R
Rodrigo Vivi 已提交
811
	mutex_lock(&dev_priv->psr.lock);
812 813
	return err == 0 && dev_priv->psr.enabled;
}
R
Rodrigo Vivi 已提交
814

815 816 817 818 819 820 821 822 823 824 825 826 827 828
static void intel_psr_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), psr.work.work);

	mutex_lock(&dev_priv->psr.lock);

	/*
	 * We have to make sure PSR is ready for re-enable
	 * otherwise it keeps disabled until next full enable/disable cycle.
	 * PSR might take some time to get fully disabled
	 * and be ready for re-enable.
	 */
	if (!psr_wait_for_idle(dev_priv))
R
Rodrigo Vivi 已提交
829 830 831 832 833 834 835 836 837 838
		goto unlock;

	/*
	 * The delayed work can race with an invalidate hence we need to
	 * recheck. Since psr_flush first clears this and then reschedules we
	 * won't ever miss a flush when bailing out here.
	 */
	if (dev_priv->psr.busy_frontbuffer_bits)
		goto unlock;

839
	intel_psr_activate(dev_priv->psr.enabled);
R
Rodrigo Vivi 已提交
840 841 842 843
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

844
static void intel_psr_exit(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
845
{
846
	u32 val;
R
Rodrigo Vivi 已提交
847

848 849 850
	if (!dev_priv->psr.active)
		return;

851 852 853 854
	if (dev_priv->psr.psr2_enabled) {
		val = I915_READ(EDP_PSR2_CTL);
		WARN_ON(!(val & EDP_PSR2_ENABLE));
		I915_WRITE(EDP_PSR2_CTL, val & ~EDP_PSR2_ENABLE);
855
	} else {
856 857 858
		val = I915_READ(EDP_PSR_CTL);
		WARN_ON(!(val & EDP_PSR_ENABLE));
		I915_WRITE(EDP_PSR_CTL, val & ~EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
859
	}
860
	dev_priv->psr.active = false;
R
Rodrigo Vivi 已提交
861 862
}

R
Rodrigo Vivi 已提交
863 864
/**
 * intel_psr_invalidate - Invalidade PSR
865
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
866
 * @frontbuffer_bits: frontbuffer plane tracking bits
867
 * @origin: which operation caused the invalidate
R
Rodrigo Vivi 已提交
868 869 870 871 872 873 874 875
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
 * disabled if the frontbuffer mask contains a buffer relevant to PSR.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
 */
876
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
877
			  unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
878 879 880 881
{
	struct drm_crtc *crtc;
	enum pipe pipe;

882
	if (!CAN_PSR(dev_priv))
883 884
		return;

885
	if (origin == ORIGIN_FLIP)
886 887
		return;

R
Rodrigo Vivi 已提交
888 889 890 891 892 893 894 895 896 897 898
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
899 900

	if (frontbuffer_bits)
901
		intel_psr_exit(dev_priv);
902

R
Rodrigo Vivi 已提交
903 904 905
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
906 907
/**
 * intel_psr_flush - Flush PSR
908
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
909
 * @frontbuffer_bits: frontbuffer plane tracking bits
910
 * @origin: which operation caused the flush
R
Rodrigo Vivi 已提交
911 912 913 914 915 916 917 918
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering has completed and flushed out to memory. PSR
 * can be enabled again if no other frontbuffer relevant to PSR is dirty.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
 */
919
void intel_psr_flush(struct drm_i915_private *dev_priv,
920
		     unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
921 922 923 924
{
	struct drm_crtc *crtc;
	enum pipe pipe;

925
	if (!CAN_PSR(dev_priv))
926 927
		return;

928
	if (origin == ORIGIN_FLIP)
929 930
		return;

R
Rodrigo Vivi 已提交
931 932 933 934 935 936 937 938
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
939 940

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
R
Rodrigo Vivi 已提交
941 942
	dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;

943
	/* By definition flush = invalidate + flush */
944
	if (frontbuffer_bits) {
945
		if (dev_priv->psr.psr2_enabled) {
946 947 948 949 950 951 952
			intel_psr_exit(dev_priv);
		} else {
			/*
			 * Display WA #0884: all
			 * This documented WA for bxt can be safely applied
			 * broadly so we can force HW tracking to exit PSR
			 * instead of disabling and re-enabling.
953
			 * Workaround tells us to write 0 to CUR_SURFLIVE_A,
954 955 956
			 * but it makes more sense write to the current active
			 * pipe.
			 */
957
			I915_WRITE(CURSURFLIVE(pipe), 0);
958 959
		}
	}
960

R
Rodrigo Vivi 已提交
961
	if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
962 963
		if (!work_busy(&dev_priv->psr.work.work))
			schedule_delayed_work(&dev_priv->psr.work,
964
					      msecs_to_jiffies(100));
R
Rodrigo Vivi 已提交
965 966 967
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
968 969
/**
 * intel_psr_init - Init basic PSR work and mutex.
970
 * @dev_priv: i915 device private
R
Rodrigo Vivi 已提交
971 972 973 974
 *
 * This function is  called only once at driver load to initialize basic
 * PSR stuff.
 */
975
void intel_psr_init(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
976
{
977 978 979
	if (!HAS_PSR(dev_priv))
		return;

980 981 982
	dev_priv->psr_mmio_base = IS_HASWELL(dev_priv) ?
		HSW_EDP_PSR_BASE : BDW_EDP_PSR_BASE;

983 984 985
	if (!dev_priv->psr.sink_support)
		return;

986 987 988 989
	if (i915_modparams.enable_psr == -1) {
		i915_modparams.enable_psr = dev_priv->vbt.psr.enable;

		/* Per platform default: all disabled. */
990
		i915_modparams.enable_psr = 0;
991
	}
992

993
	/* Set link_standby x link_off defaults */
994
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
995 996 997 998 999 1000
		/* HSW and BDW require workarounds that we don't implement. */
		dev_priv->psr.link_standby = false;
	else
		/* For new platforms let's respect VBT back again */
		dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;

1001
	/* Override link_standby x link_off defaults */
1002
	if (i915_modparams.enable_psr == 2 && !dev_priv->psr.link_standby) {
1003 1004 1005
		DRM_DEBUG_KMS("PSR: Forcing link standby\n");
		dev_priv->psr.link_standby = true;
	}
1006
	if (i915_modparams.enable_psr == 3 && dev_priv->psr.link_standby) {
1007 1008 1009 1010
		DRM_DEBUG_KMS("PSR: Forcing main link off\n");
		dev_priv->psr.link_standby = false;
	}

R
Rodrigo Vivi 已提交
1011 1012
	INIT_DELAYED_WORK(&dev_priv->psr.work, intel_psr_work);
	mutex_init(&dev_priv->psr.lock);
1013

1014 1015 1016 1017 1018 1019
	dev_priv->psr.enable_source = hsw_psr_enable_source;
	dev_priv->psr.disable_source = hsw_psr_disable;
	dev_priv->psr.enable_sink = hsw_psr_enable_sink;
	dev_priv->psr.activate = hsw_psr_activate;
	dev_priv->psr.setup_vsc = hsw_psr_setup_vsc;

R
Rodrigo Vivi 已提交
1020
}