intel_psr.c 34.3 KB
Newer Older
R
Rodrigo Vivi 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

R
Rodrigo Vivi 已提交
24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
/**
 * DOC: Panel Self Refresh (PSR/SRD)
 *
 * Since Haswell Display controller supports Panel Self-Refresh on display
 * panels witch have a remote frame buffer (RFB) implemented according to PSR
 * spec in eDP1.3. PSR feature allows the display to go to lower standby states
 * when system is idle but display is on as it eliminates display refresh
 * request to DDR memory completely as long as the frame buffer for that
 * display is unchanged.
 *
 * Panel Self Refresh must be supported by both Hardware (source) and
 * Panel (sink).
 *
 * PSR saves power by caching the framebuffer in the panel RFB, which allows us
 * to power down the link and memory controller. For DSI panels the same idea
 * is called "manual mode".
 *
 * The implementation uses the hardware-based PSR support which automatically
 * enters/exits self-refresh mode. The hardware takes care of sending the
 * required DP aux message and could even retrain the link (that part isn't
 * enabled yet though). The hardware also keeps track of any frontbuffer
 * changes to know when to exit self-refresh mode again. Unfortunately that
 * part doesn't work too well, hence why the i915 PSR support uses the
 * software frontbuffer tracking to make sure it doesn't miss a screen
 * update. For this integration intel_psr_invalidate() and intel_psr_flush()
 * get called by the frontbuffer tracking code. Note that because of locking
 * issues the self-refresh re-enable code is done from a work queue, which
 * must be correctly synchronized/cancelled when shutting down the pipe."
 */

R
Rodrigo Vivi 已提交
54 55 56 57 58
#include <drm/drmP.h>

#include "intel_drv.h"
#include "i915_drv.h"

59 60 61 62 63 64 65 66 67 68 69 70
static bool psr_global_enabled(u32 debug)
{
	switch (debug & I915_PSR_DEBUG_MODE_MASK) {
	case I915_PSR_DEBUG_DEFAULT:
		return i915_modparams.enable_psr;
	case I915_PSR_DEBUG_DISABLE:
		return false;
	default:
		return true;
	}
}

71 72 73 74 75 76 77 78 79 80 81
static bool intel_psr2_enabled(struct drm_i915_private *dev_priv,
			       const struct intel_crtc_state *crtc_state)
{
	switch (dev_priv->psr.debug & I915_PSR_DEBUG_MODE_MASK) {
	case I915_PSR_DEBUG_FORCE_PSR1:
		return false;
	default:
		return crtc_state->has_psr2;
	}
}

82
void intel_psr_irq_control(struct drm_i915_private *dev_priv, u32 debug)
83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102
{
	u32 debug_mask, mask;

	mask = EDP_PSR_ERROR(TRANSCODER_EDP);
	debug_mask = EDP_PSR_POST_EXIT(TRANSCODER_EDP) |
		     EDP_PSR_PRE_ENTRY(TRANSCODER_EDP);

	if (INTEL_GEN(dev_priv) >= 8) {
		mask |= EDP_PSR_ERROR(TRANSCODER_A) |
			EDP_PSR_ERROR(TRANSCODER_B) |
			EDP_PSR_ERROR(TRANSCODER_C);

		debug_mask |= EDP_PSR_POST_EXIT(TRANSCODER_A) |
			      EDP_PSR_PRE_ENTRY(TRANSCODER_A) |
			      EDP_PSR_POST_EXIT(TRANSCODER_B) |
			      EDP_PSR_PRE_ENTRY(TRANSCODER_B) |
			      EDP_PSR_POST_EXIT(TRANSCODER_C) |
			      EDP_PSR_PRE_ENTRY(TRANSCODER_C);
	}

103
	if (debug & I915_PSR_DEBUG_IRQ)
104 105 106 107 108
		mask |= debug_mask;

	I915_WRITE(EDP_PSR_IMR, ~mask);
}

109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
static void psr_event_print(u32 val, bool psr2_enabled)
{
	DRM_DEBUG_KMS("PSR exit events: 0x%x\n", val);
	if (val & PSR_EVENT_PSR2_WD_TIMER_EXPIRE)
		DRM_DEBUG_KMS("\tPSR2 watchdog timer expired\n");
	if ((val & PSR_EVENT_PSR2_DISABLED) && psr2_enabled)
		DRM_DEBUG_KMS("\tPSR2 disabled\n");
	if (val & PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN)
		DRM_DEBUG_KMS("\tSU dirty FIFO underrun\n");
	if (val & PSR_EVENT_SU_CRC_FIFO_UNDERRUN)
		DRM_DEBUG_KMS("\tSU CRC FIFO underrun\n");
	if (val & PSR_EVENT_GRAPHICS_RESET)
		DRM_DEBUG_KMS("\tGraphics reset\n");
	if (val & PSR_EVENT_PCH_INTERRUPT)
		DRM_DEBUG_KMS("\tPCH interrupt\n");
	if (val & PSR_EVENT_MEMORY_UP)
		DRM_DEBUG_KMS("\tMemory up\n");
	if (val & PSR_EVENT_FRONT_BUFFER_MODIFY)
		DRM_DEBUG_KMS("\tFront buffer modification\n");
	if (val & PSR_EVENT_WD_TIMER_EXPIRE)
		DRM_DEBUG_KMS("\tPSR watchdog timer expired\n");
	if (val & PSR_EVENT_PIPE_REGISTERS_UPDATE)
		DRM_DEBUG_KMS("\tPIPE registers updated\n");
	if (val & PSR_EVENT_REGISTER_UPDATE)
		DRM_DEBUG_KMS("\tRegister updated\n");
	if (val & PSR_EVENT_HDCP_ENABLE)
		DRM_DEBUG_KMS("\tHDCP enabled\n");
	if (val & PSR_EVENT_KVMR_SESSION_ENABLE)
		DRM_DEBUG_KMS("\tKVMR session enabled\n");
	if (val & PSR_EVENT_VBI_ENABLE)
		DRM_DEBUG_KMS("\tVBI enabled\n");
	if (val & PSR_EVENT_LPSP_MODE_EXIT)
		DRM_DEBUG_KMS("\tLPSP mode exited\n");
	if ((val & PSR_EVENT_PSR_DISABLE) && !psr2_enabled)
		DRM_DEBUG_KMS("\tPSR disabled\n");
}

146 147 148 149
void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir)
{
	u32 transcoders = BIT(TRANSCODER_EDP);
	enum transcoder cpu_transcoder;
150
	ktime_t time_ns =  ktime_get();
151 152 153 154 155 156 157 158 159 160 161 162

	if (INTEL_GEN(dev_priv) >= 8)
		transcoders |= BIT(TRANSCODER_A) |
			       BIT(TRANSCODER_B) |
			       BIT(TRANSCODER_C);

	for_each_cpu_transcoder_masked(dev_priv, cpu_transcoder, transcoders) {
		/* FIXME: Exit PSR and link train manually when this happens. */
		if (psr_iir & EDP_PSR_ERROR(cpu_transcoder))
			DRM_DEBUG_KMS("[transcoder %s] PSR aux error\n",
				      transcoder_name(cpu_transcoder));

163 164
		if (psr_iir & EDP_PSR_PRE_ENTRY(cpu_transcoder)) {
			dev_priv->psr.last_entry_attempt = time_ns;
165 166
			DRM_DEBUG_KMS("[transcoder %s] PSR entry attempt in 2 vblanks\n",
				      transcoder_name(cpu_transcoder));
167
		}
168

169 170
		if (psr_iir & EDP_PSR_POST_EXIT(cpu_transcoder)) {
			dev_priv->psr.last_exit = time_ns;
171 172
			DRM_DEBUG_KMS("[transcoder %s] PSR exit completed\n",
				      transcoder_name(cpu_transcoder));
173 174 175 176 177 178 179 180

			if (INTEL_GEN(dev_priv) >= 9) {
				u32 val = I915_READ(PSR_EVENT(cpu_transcoder));
				bool psr2_enabled = dev_priv->psr.psr2_enabled;

				I915_WRITE(PSR_EVENT(cpu_transcoder), val);
				psr_event_print(val, psr2_enabled);
			}
181
		}
182 183 184
	}
}

185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	uint8_t dprx = 0;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
			      &dprx) != 1)
		return false;
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
{
	uint8_t alpm_caps = 0;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
			      &alpm_caps) != 1)
		return false;
	return alpm_caps & DP_ALPM_CAP;
}

205 206
static u8 intel_dp_get_sink_sync_latency(struct intel_dp *intel_dp)
{
207
	u8 val = 8; /* assume the worst if we can't read the value */
208 209 210 211 212

	if (drm_dp_dpcd_readb(&intel_dp->aux,
			      DP_SYNCHRONIZATION_LATENCY_IN_SINK, &val) == 1)
		val &= DP_MAX_RESYNC_FRAME_COUNT_MASK;
	else
213
		DRM_DEBUG_KMS("Unable to get sink synchronization latency, assuming 8 frames\n");
214 215 216
	return val;
}

217 218 219 220 221 222 223 224
void intel_psr_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);

	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT, intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));

225 226 227 228
	if (!intel_dp->psr_dpcd[0])
		return;
	DRM_DEBUG_KMS("eDP panel supports PSR version %x\n",
		      intel_dp->psr_dpcd[0]);
229 230 231 232 233

	if (!(intel_dp->edp_dpcd[1] & DP_EDP_SET_POWER_CAP)) {
		DRM_DEBUG_KMS("Panel lacks power state control, PSR cannot be enabled\n");
		return;
	}
234
	dev_priv->psr.sink_support = true;
235 236
	dev_priv->psr.sink_sync_latency =
		intel_dp_get_sink_sync_latency(intel_dp);
237

238 239 240
	WARN_ON(dev_priv->psr.dp);
	dev_priv->psr.dp = intel_dp;

241
	if (INTEL_GEN(dev_priv) >= 9 &&
242
	    (intel_dp->psr_dpcd[0] == DP_PSR2_WITH_Y_COORD_IS_SUPPORTED)) {
243 244 245 246
		bool y_req = intel_dp->psr_dpcd[1] &
			     DP_PSR2_SU_Y_COORDINATE_REQUIRED;
		bool alpm = intel_dp_get_alpm_status(intel_dp);

247 248 249 250 251 252 253 254 255 256 257
		/*
		 * All panels that supports PSR version 03h (PSR2 +
		 * Y-coordinate) can handle Y-coordinates in VSC but we are
		 * only sure that it is going to be used when required by the
		 * panel. This way panel is capable to do selective update
		 * without a aux frame sync.
		 *
		 * To support PSR version 02h and PSR version 03h without
		 * Y-coordinate requirement panels we would need to enable
		 * GTC first.
		 */
258
		dev_priv->psr.sink_psr2_support = y_req && alpm;
259 260
		DRM_DEBUG_KMS("PSR2 %ssupported\n",
			      dev_priv->psr.sink_psr2_support ? "" : "not ");
261

262
		if (dev_priv->psr.sink_psr2_support) {
263 264 265 266 267 268
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
		}
	}
}

269 270
static void intel_psr_setup_vsc(struct intel_dp *intel_dp,
				const struct intel_crtc_state *crtc_state)
271
{
272
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
273 274
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
	struct edp_vsc_psr psr_vsc;
275

276
	if (dev_priv->psr.psr2_enabled) {
277 278 279 280
		/* Prepare VSC Header for SU as per EDP 1.4 spec, Table 6.11 */
		memset(&psr_vsc, 0, sizeof(psr_vsc));
		psr_vsc.sdp_header.HB0 = 0;
		psr_vsc.sdp_header.HB1 = 0x7;
281
		if (dev_priv->psr.colorimetry_support) {
282 283
			psr_vsc.sdp_header.HB2 = 0x5;
			psr_vsc.sdp_header.HB3 = 0x13;
284
		} else {
285 286 287
			psr_vsc.sdp_header.HB2 = 0x4;
			psr_vsc.sdp_header.HB3 = 0xe;
		}
288
	} else {
289 290 291 292 293 294
		/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
		memset(&psr_vsc, 0, sizeof(psr_vsc));
		psr_vsc.sdp_header.HB0 = 0;
		psr_vsc.sdp_header.HB1 = 0x7;
		psr_vsc.sdp_header.HB2 = 0x2;
		psr_vsc.sdp_header.HB3 = 0x8;
295 296
	}

297 298
	intel_dig_port->write_infoframe(&intel_dig_port->base.base, crtc_state,
					DP_SDP_VSC, &psr_vsc, sizeof(psr_vsc));
299 300
}

301
static void hsw_psr_setup_aux(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
302 303
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
304 305 306
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	u32 aux_clock_divider, aux_ctl;
	int i;
R
Rodrigo Vivi 已提交
307 308 309 310 311 312 313
	static const uint8_t aux_msg[] = {
		[0] = DP_AUX_NATIVE_WRITE << 4,
		[1] = DP_SET_POWER >> 8,
		[2] = DP_SET_POWER & 0xff,
		[3] = 1 - 1,
		[4] = DP_SET_POWER_D0,
	};
314 315 316 317
	u32 psr_aux_mask = EDP_PSR_AUX_CTL_TIME_OUT_MASK |
			   EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK |
			   EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK |
			   EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK;
R
Rodrigo Vivi 已提交
318 319

	BUILD_BUG_ON(sizeof(aux_msg) > 20);
320
	for (i = 0; i < sizeof(aux_msg); i += 4)
321
		I915_WRITE(EDP_PSR_AUX_DATA(i >> 2),
322 323
			   intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));

324 325 326
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

	/* Start with bits set for DDI_AUX_CTL register */
327
	aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, sizeof(aux_msg),
328
					     aux_clock_divider);
329 330 331 332

	/* Select only valid bits for SRD_AUX_CTL */
	aux_ctl &= psr_aux_mask;
	I915_WRITE(EDP_PSR_AUX_CTL, aux_ctl);
333 334
}

335
static void intel_psr_enable_sink(struct intel_dp *intel_dp)
336 337 338 339
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
340
	u8 dpcd_val = DP_PSR_ENABLE;
341

342
	/* Enable ALPM at sink for psr2 */
343 344 345
	if (dev_priv->psr.psr2_enabled) {
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG,
				   DP_ALPM_ENABLE);
346
		dpcd_val |= DP_PSR_ENABLE_PSR2;
347 348
	}

349
	if (dev_priv->psr.link_standby)
350
		dpcd_val |= DP_PSR_MAIN_LINK_ACTIVE;
351 352
	if (!dev_priv->psr.psr2_enabled && INTEL_GEN(dev_priv) >= 8)
		dpcd_val |= DP_PSR_CRC_VERIFICATION;
353
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, dpcd_val);
354

355
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
R
Rodrigo Vivi 已提交
356 357
}

R
Rodrigo Vivi 已提交
358
static void hsw_activate_psr1(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
359 360 361
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
362
	struct drm_i915_private *dev_priv = to_i915(dev);
363 364
	u32 max_sleep_time = 0x1f;
	u32 val = EDP_PSR_ENABLE;
365

366 367
	/* Let's use 6 as the minimum to cover all known cases including the
	 * off-by-one issue that HW has in some cases.
368
	 */
369
	int idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
370

371 372 373 374
	/* sink_sync_latency of 8 means source has to wait for more than 8
	 * frames, we'll go with 9 frames for now
	 */
	idle_frames = max(idle_frames, dev_priv->psr.sink_sync_latency + 1);
375
	val |= idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;
376

377
	val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
378
	if (IS_HASWELL(dev_priv))
379
		val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
R
Rodrigo Vivi 已提交
380

381 382 383
	if (dev_priv->psr.link_standby)
		val |= EDP_PSR_LINK_STANDBY;

384 385 386
	if (dev_priv->vbt.psr.tp1_wakeup_time_us == 0)
		val |=  EDP_PSR_TP1_TIME_0us;
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 100)
387
		val |= EDP_PSR_TP1_TIME_100us;
388 389
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 500)
		val |= EDP_PSR_TP1_TIME_500us;
390
	else
391
		val |= EDP_PSR_TP1_TIME_2500us;
392

393 394 395
	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us == 0)
		val |=  EDP_PSR_TP2_TP3_TIME_0us;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 100)
396
		val |= EDP_PSR_TP2_TP3_TIME_100us;
397 398
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 500)
		val |= EDP_PSR_TP2_TP3_TIME_500us;
399
	else
400
		val |= EDP_PSR_TP2_TP3_TIME_2500us;
401 402 403 404 405 406 407

	if (intel_dp_source_supports_hbr2(intel_dp) &&
	    drm_dp_tps3_supported(intel_dp->dpcd))
		val |= EDP_PSR_TP1_TP3_SEL;
	else
		val |= EDP_PSR_TP1_TP2_SEL;

408 409 410
	if (INTEL_GEN(dev_priv) >= 8)
		val |= EDP_PSR_CRC_ENABLE;

411
	val |= I915_READ(EDP_PSR_CTL) & EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK;
412
	I915_WRITE(EDP_PSR_CTL, val);
413
}
414

R
Rodrigo Vivi 已提交
415
static void hsw_activate_psr2(struct intel_dp *intel_dp)
416 417 418 419
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
420 421 422 423
	u32 val;

	/* Let's use 6 as the minimum to cover all known cases including the
	 * off-by-one issue that HW has in some cases.
424
	 */
425 426 427 428
	int idle_frames = max(6, dev_priv->vbt.psr.idle_frames);

	idle_frames = max(idle_frames, dev_priv->psr.sink_sync_latency + 1);
	val = idle_frames << EDP_PSR2_IDLE_FRAME_SHIFT;
429 430 431 432

	/* FIXME: selective update is probably totally broken because it doesn't
	 * mesh at all with our frontbuffer tracking. And the hw alone isn't
	 * good enough. */
433
	val |= EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE;
434 435
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
		val |= EDP_Y_COORDINATE_ENABLE;
436

437
	val |= EDP_PSR2_FRAME_BEFORE_SU(dev_priv->psr.sink_sync_latency + 1);
438

439 440 441 442 443 444 445
	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us >= 0 &&
	    dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 50)
		val |= EDP_PSR2_TP2_TIME_50us;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 100)
		val |= EDP_PSR2_TP2_TIME_100us;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 500)
		val |= EDP_PSR2_TP2_TIME_500us;
446
	else
447
		val |= EDP_PSR2_TP2_TIME_2500us;
448

449
	I915_WRITE(EDP_PSR2_CTL, val);
R
Rodrigo Vivi 已提交
450 451
}

452 453 454 455 456
static bool intel_psr2_config_valid(struct intel_dp *intel_dp,
				    struct intel_crtc_state *crtc_state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
457 458 459
	int crtc_hdisplay = crtc_state->base.adjusted_mode.crtc_hdisplay;
	int crtc_vdisplay = crtc_state->base.adjusted_mode.crtc_vdisplay;
	int psr_max_h = 0, psr_max_v = 0;
460 461 462 463 464 465

	/*
	 * FIXME psr2_support is messed up. It's both computed
	 * dynamically during PSR enable, and extracted from sink
	 * caps during eDP detection.
	 */
466
	if (!dev_priv->psr.sink_psr2_support)
467 468
		return false;

469 470 471 472 473 474 475 476 477 478 479 480
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
		psr_max_h = 4096;
		psr_max_v = 2304;
	} else if (IS_GEN9(dev_priv)) {
		psr_max_h = 3640;
		psr_max_v = 2304;
	}

	if (crtc_hdisplay > psr_max_h || crtc_vdisplay > psr_max_v) {
		DRM_DEBUG_KMS("PSR2 not enabled, resolution %dx%d > max supported %dx%d\n",
			      crtc_hdisplay, crtc_vdisplay,
			      psr_max_h, psr_max_v);
481 482 483 484 485 486
		return false;
	}

	return true;
}

487 488
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
489 490
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
491
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
492
	const struct drm_display_mode *adjusted_mode =
493
		&crtc_state->base.adjusted_mode;
494
	int psr_setup_time;
R
Rodrigo Vivi 已提交
495

496
	if (!CAN_PSR(dev_priv))
497 498
		return;

499
	if (intel_dp != dev_priv->psr.dp)
500
		return;
R
Rodrigo Vivi 已提交
501

502 503 504 505 506 507 508
	/*
	 * HSW spec explicitly says PSR is tied to port A.
	 * BDW+ platforms with DDI implementation of PSR have different
	 * PSR registers per transcoder and we only implement transcoder EDP
	 * ones. Since by Display design transcoder EDP is tied to port A
	 * we can safely escape based on the port A.
	 */
509
	if (dig_port->base.port != PORT_A) {
510
		DRM_DEBUG_KMS("PSR condition failed: Port not supported\n");
511
		return;
R
Rodrigo Vivi 已提交
512 513
	}

514
	if (IS_HASWELL(dev_priv) &&
515
	    I915_READ(HSW_STEREO_3D_CTL(crtc_state->cpu_transcoder)) &
516
		      S3D_ENABLE) {
R
Rodrigo Vivi 已提交
517
		DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
518
		return;
R
Rodrigo Vivi 已提交
519 520
	}

521
	if (IS_HASWELL(dev_priv) &&
522
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
R
Rodrigo Vivi 已提交
523
		DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
524
		return;
R
Rodrigo Vivi 已提交
525 526
	}

527 528 529 530
	psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
	if (psr_setup_time < 0) {
		DRM_DEBUG_KMS("PSR condition failed: Invalid PSR setup time (0x%02x)\n",
			      intel_dp->psr_dpcd[1]);
531
		return;
532 533 534 535 536 537
	}

	if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
	    adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
		DRM_DEBUG_KMS("PSR condition failed: PSR setup time (%d us) too long\n",
			      psr_setup_time);
538 539 540 541
		return;
	}

	crtc_state->has_psr = true;
542
	crtc_state->has_psr2 = intel_psr2_config_valid(intel_dp, crtc_state);
R
Rodrigo Vivi 已提交
543 544
}

545
static void intel_psr_activate(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
546 547 548
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
549
	struct drm_i915_private *dev_priv = to_i915(dev);
R
Rodrigo Vivi 已提交
550

551
	if (INTEL_GEN(dev_priv) >= 9)
552
		WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
553
	WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
554 555 556
	WARN_ON(dev_priv->psr.active);
	lockdep_assert_held(&dev_priv->psr.lock);

557 558 559 560 561 562
	/* psr1 and psr2 are mutually exclusive.*/
	if (dev_priv->psr.psr2_enabled)
		hsw_activate_psr2(intel_dp);
	else
		hsw_activate_psr1(intel_dp);

R
Rodrigo Vivi 已提交
563 564 565
	dev_priv->psr.active = true;
}

566 567
static void intel_psr_enable_source(struct intel_dp *intel_dp,
				    const struct intel_crtc_state *crtc_state)
568 569 570 571 572 573
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;

574 575 576 577 578 579
	/* Only HSW and BDW have PSR AUX registers that need to be setup. SKL+
	 * use hardcoded values PSR AUX transactions
	 */
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
		hsw_psr_setup_aux(intel_dp);

580
	if (dev_priv->psr.psr2_enabled) {
581 582 583 584 585 586 587 588
		u32 chicken = I915_READ(CHICKEN_TRANS(cpu_transcoder));

		if (INTEL_GEN(dev_priv) == 9 && !IS_GEMINILAKE(dev_priv))
			chicken |= (PSR2_VSC_ENABLE_PROG_HEADER
				   | PSR2_ADD_VERTICAL_LINE_COUNT);

		else
			chicken &= ~VSC_DATA_SEL_SOFTWARE_CONTROL;
589 590
		I915_WRITE(CHICKEN_TRANS(cpu_transcoder), chicken);

591
		I915_WRITE(EDP_PSR_DEBUG,
592 593 594 595 596 597 598 599 600 601 602 603 604
			   EDP_PSR_DEBUG_MASK_MEMUP |
			   EDP_PSR_DEBUG_MASK_HPD |
			   EDP_PSR_DEBUG_MASK_LPSP |
			   EDP_PSR_DEBUG_MASK_MAX_SLEEP |
			   EDP_PSR_DEBUG_MASK_DISP_REG_WRITE);
	} else {
		/*
		 * Per Spec: Avoid continuous PSR exit by masking MEMUP
		 * and HPD. also mask LPSP to avoid dependency on other
		 * drivers that might block runtime_pm besides
		 * preventing  other hw tracking issues now we can rely
		 * on frontbuffer tracking.
		 */
605
		I915_WRITE(EDP_PSR_DEBUG,
606 607
			   EDP_PSR_DEBUG_MASK_MEMUP |
			   EDP_PSR_DEBUG_MASK_HPD |
608
			   EDP_PSR_DEBUG_MASK_LPSP |
609 610
			   EDP_PSR_DEBUG_MASK_DISP_REG_WRITE |
			   EDP_PSR_DEBUG_MASK_MAX_SLEEP);
611 612 613
	}
}

614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631
static void intel_psr_enable_locked(struct drm_i915_private *dev_priv,
				    const struct intel_crtc_state *crtc_state)
{
	struct intel_dp *intel_dp = dev_priv->psr.dp;

	if (dev_priv->psr.enabled)
		return;

	DRM_DEBUG_KMS("Enabling PSR%s\n",
		      dev_priv->psr.psr2_enabled ? "2" : "1");
	intel_psr_setup_vsc(intel_dp, crtc_state);
	intel_psr_enable_sink(intel_dp);
	intel_psr_enable_source(intel_dp, crtc_state);
	dev_priv->psr.enabled = true;

	intel_psr_activate(intel_dp);
}

R
Rodrigo Vivi 已提交
632 633 634
/**
 * intel_psr_enable - Enable PSR
 * @intel_dp: Intel DP
635
 * @crtc_state: new CRTC state
R
Rodrigo Vivi 已提交
636 637 638
 *
 * This function can only be called after the pipe is fully trained and enabled.
 */
639 640
void intel_psr_enable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
641 642 643
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
644
	struct drm_i915_private *dev_priv = to_i915(dev);
R
Rodrigo Vivi 已提交
645

646
	if (!crtc_state->has_psr)
R
Rodrigo Vivi 已提交
647 648
		return;

649 650 651
	if (WARN_ON(!CAN_PSR(dev_priv)))
		return;

652
	WARN_ON(dev_priv->drrs.dp);
653

R
Rodrigo Vivi 已提交
654
	mutex_lock(&dev_priv->psr.lock);
655
	if (dev_priv->psr.prepared) {
R
Rodrigo Vivi 已提交
656 657 658 659
		DRM_DEBUG_KMS("PSR already in use\n");
		goto unlock;
	}

660
	dev_priv->psr.psr2_enabled = intel_psr2_enabled(dev_priv, crtc_state);
R
Rodrigo Vivi 已提交
661
	dev_priv->psr.busy_frontbuffer_bits = 0;
662
	dev_priv->psr.prepared = true;
R
Rodrigo Vivi 已提交
663

664 665 666 667
	if (psr_global_enabled(dev_priv->psr.debug))
		intel_psr_enable_locked(dev_priv, crtc_state);
	else
		DRM_DEBUG_KMS("PSR disabled by flag\n");
668

R
Rodrigo Vivi 已提交
669 670 671 672
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

673
static void
674
intel_psr_disable_source(struct intel_dp *intel_dp)
675 676 677
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
678
	struct drm_i915_private *dev_priv = to_i915(dev);
R
Rodrigo Vivi 已提交
679 680

	if (dev_priv->psr.active) {
681
		i915_reg_t psr_status;
682 683
		u32 psr_status_mask;

684
		if (dev_priv->psr.psr2_enabled) {
685
			psr_status = EDP_PSR2_STATUS;
686 687
			psr_status_mask = EDP_PSR2_STATUS_STATE_MASK;

688 689
			I915_WRITE(EDP_PSR2_CTL,
				   I915_READ(EDP_PSR2_CTL) &
690 691
				   ~(EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE));

692
		} else {
693
			psr_status = EDP_PSR_STATUS;
694 695
			psr_status_mask = EDP_PSR_STATUS_STATE_MASK;

696 697
			I915_WRITE(EDP_PSR_CTL,
				   I915_READ(EDP_PSR_CTL) & ~EDP_PSR_ENABLE);
698
		}
699 700 701

		/* Wait till PSR is idle */
		if (intel_wait_for_register(dev_priv,
702
					    psr_status, psr_status_mask, 0,
703 704 705
					    2000))
			DRM_ERROR("Timed out waiting for PSR Idle State\n");

R
Rodrigo Vivi 已提交
706 707
		dev_priv->psr.active = false;
	} else {
708
		if (dev_priv->psr.psr2_enabled)
709 710 711
			WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
		else
			WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
712
	}
713 714
}

715 716 717 718 719 720 721 722 723 724 725
static void intel_psr_disable_locked(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);

	lockdep_assert_held(&dev_priv->psr.lock);

	if (!dev_priv->psr.enabled)
		return;

726 727
	DRM_DEBUG_KMS("Disabling PSR%s\n",
		      dev_priv->psr.psr2_enabled ? "2" : "1");
728 729 730 731 732
	intel_psr_disable_source(intel_dp);

	/* Disable PSR on Sink */
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);

733
	dev_priv->psr.enabled = false;
734 735
}

736 737 738
/**
 * intel_psr_disable - Disable PSR
 * @intel_dp: Intel DP
739
 * @old_crtc_state: old CRTC state
740 741 742
 *
 * This function needs to be called before disabling pipe.
 */
743 744
void intel_psr_disable(struct intel_dp *intel_dp,
		       const struct intel_crtc_state *old_crtc_state)
745 746 747
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
748
	struct drm_i915_private *dev_priv = to_i915(dev);
749

750
	if (!old_crtc_state->has_psr)
751 752
		return;

753 754 755
	if (WARN_ON(!CAN_PSR(dev_priv)))
		return;

756
	mutex_lock(&dev_priv->psr.lock);
757 758 759 760 761
	if (!dev_priv->psr.prepared) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

762
	intel_psr_disable_locked(intel_dp);
763 764

	dev_priv->psr.prepared = false;
R
Rodrigo Vivi 已提交
765
	mutex_unlock(&dev_priv->psr.lock);
766
	cancel_work_sync(&dev_priv->psr.work);
R
Rodrigo Vivi 已提交
767 768
}

769 770
int intel_psr_wait_for_idle(const struct intel_crtc_state *new_crtc_state,
			    u32 *out_value)
771
{
772 773
	struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
774

775
	if (!dev_priv->psr.enabled || !new_crtc_state->has_psr)
776 777
		return 0;

778 779 780 781 782 783 784 785 786 787
	/*
	 * The sole user right now is intel_pipe_update_start(),
	 * which won't race with psr_enable/disable, which is
	 * where psr2_enabled is written to. So, we don't need
	 * to acquire the psr.lock. More importantly, we want the
	 * latency inside intel_pipe_update_start() to be as low
	 * as possible, so no need to acquire psr.lock when it is
	 * not needed and will induce latencies in the atomic
	 * update path.
	 */
788 789 790 791

	/* FIXME: Update this for PSR2 if we need to wait for idle */
	if (READ_ONCE(dev_priv->psr.psr2_enabled))
		return 0;
792 793 794 795 796 797

	/*
	 * Max time for PSR to idle = Inverse of the refresh rate +
	 * 6 ms of exit training time + 1.5 ms of aux channel
	 * handshake. 50 msec is defesive enough to cover everything.
	 */
798

799 800
	return __intel_wait_for_register(dev_priv, EDP_PSR_STATUS,
					 EDP_PSR_STATUS_STATE_MASK,
801 802
					 EDP_PSR_STATUS_STATE_IDLE, 2, 50,
					 out_value);
803 804 805
}

static bool __psr_wait_for_idle_locked(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
806
{
807 808 809 810
	i915_reg_t reg;
	u32 mask;
	int err;

811
	if (!dev_priv->psr.enabled)
812
		return false;
R
Rodrigo Vivi 已提交
813

814 815 816
	if (dev_priv->psr.psr2_enabled) {
		reg = EDP_PSR2_STATUS;
		mask = EDP_PSR2_STATUS_STATE_MASK;
817
	} else {
818 819
		reg = EDP_PSR_STATUS;
		mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
820
	}
821 822 823 824 825 826 827 828

	mutex_unlock(&dev_priv->psr.lock);

	err = intel_wait_for_register(dev_priv, reg, mask, 0, 50);
	if (err)
		DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");

	/* After the unlocked wait, verify that PSR is still wanted! */
R
Rodrigo Vivi 已提交
829
	mutex_lock(&dev_priv->psr.lock);
830 831
	return err == 0 && dev_priv->psr.enabled;
}
R
Rodrigo Vivi 已提交
832

833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849
static bool switching_psr(struct drm_i915_private *dev_priv,
			  struct intel_crtc_state *crtc_state,
			  u32 mode)
{
	/* Can't switch psr state anyway if PSR2 is not supported. */
	if (!crtc_state || !crtc_state->has_psr2)
		return false;

	if (dev_priv->psr.psr2_enabled && mode == I915_PSR_DEBUG_FORCE_PSR1)
		return true;

	if (!dev_priv->psr.psr2_enabled && mode != I915_PSR_DEBUG_FORCE_PSR1)
		return true;

	return false;
}

850 851 852 853 854 855
int intel_psr_set_debugfs_mode(struct drm_i915_private *dev_priv,
			       struct drm_modeset_acquire_ctx *ctx,
			       u64 val)
{
	struct drm_device *dev = &dev_priv->drm;
	struct drm_connector_state *conn_state;
856
	struct intel_crtc_state *crtc_state = NULL;
857 858 859 860
	struct drm_crtc *crtc;
	struct intel_dp *dp;
	int ret;
	bool enable;
861
	u32 mode = val & I915_PSR_DEBUG_MODE_MASK;
862 863

	if (val & ~(I915_PSR_DEBUG_IRQ | I915_PSR_DEBUG_MODE_MASK) ||
864
	    mode > I915_PSR_DEBUG_FORCE_PSR1) {
865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881
		DRM_DEBUG_KMS("Invalid debug mask %llx\n", val);
		return -EINVAL;
	}

	ret = drm_modeset_lock(&dev->mode_config.connection_mutex, ctx);
	if (ret)
		return ret;

	/* dev_priv->psr.dp should be set once and then never touched again. */
	dp = READ_ONCE(dev_priv->psr.dp);
	conn_state = dp->attached_connector->base.state;
	crtc = conn_state->crtc;
	if (crtc) {
		ret = drm_modeset_lock(&crtc->mutex, ctx);
		if (ret)
			return ret;

882 883
		crtc_state = to_intel_crtc_state(crtc->state);
		ret = wait_for_completion_interruptible(&crtc_state->base.commit->hw_done);
884 885 886 887 888 889 890 891 892 893 894 895
	} else
		ret = wait_for_completion_interruptible(&conn_state->commit->hw_done);

	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev_priv->psr.lock);
	if (ret)
		return ret;

	enable = psr_global_enabled(val);

896
	if (!enable || switching_psr(dev_priv, crtc_state, mode))
897 898 899
		intel_psr_disable_locked(dev_priv->psr.dp);

	dev_priv->psr.debug = val;
900 901 902
	if (crtc)
		dev_priv->psr.psr2_enabled = intel_psr2_enabled(dev_priv, crtc_state);

903
	intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
904 905

	if (dev_priv->psr.prepared && enable)
906
		intel_psr_enable_locked(dev_priv, crtc_state);
907 908 909 910 911

	mutex_unlock(&dev_priv->psr.lock);
	return ret;
}

912 913 914
static void intel_psr_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
915
		container_of(work, typeof(*dev_priv), psr.work);
916 917 918

	mutex_lock(&dev_priv->psr.lock);

919 920 921
	if (!dev_priv->psr.enabled)
		goto unlock;

922 923 924 925 926 927
	/*
	 * We have to make sure PSR is ready for re-enable
	 * otherwise it keeps disabled until next full enable/disable cycle.
	 * PSR might take some time to get fully disabled
	 * and be ready for re-enable.
	 */
928
	if (!__psr_wait_for_idle_locked(dev_priv))
R
Rodrigo Vivi 已提交
929 930 931 932 933 934 935
		goto unlock;

	/*
	 * The delayed work can race with an invalidate hence we need to
	 * recheck. Since psr_flush first clears this and then reschedules we
	 * won't ever miss a flush when bailing out here.
	 */
936
	if (dev_priv->psr.busy_frontbuffer_bits || dev_priv->psr.active)
R
Rodrigo Vivi 已提交
937 938
		goto unlock;

939
	intel_psr_activate(dev_priv->psr.dp);
R
Rodrigo Vivi 已提交
940 941 942 943
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

944
static void intel_psr_exit(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
945
{
946
	u32 val;
R
Rodrigo Vivi 已提交
947

948 949 950
	if (!dev_priv->psr.active)
		return;

951 952 953 954
	if (dev_priv->psr.psr2_enabled) {
		val = I915_READ(EDP_PSR2_CTL);
		WARN_ON(!(val & EDP_PSR2_ENABLE));
		I915_WRITE(EDP_PSR2_CTL, val & ~EDP_PSR2_ENABLE);
955
	} else {
956 957 958
		val = I915_READ(EDP_PSR_CTL);
		WARN_ON(!(val & EDP_PSR_ENABLE));
		I915_WRITE(EDP_PSR_CTL, val & ~EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
959
	}
960
	dev_priv->psr.active = false;
R
Rodrigo Vivi 已提交
961 962
}

R
Rodrigo Vivi 已提交
963 964
/**
 * intel_psr_invalidate - Invalidade PSR
965
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
966
 * @frontbuffer_bits: frontbuffer plane tracking bits
967
 * @origin: which operation caused the invalidate
R
Rodrigo Vivi 已提交
968 969 970 971 972 973 974 975
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
 * disabled if the frontbuffer mask contains a buffer relevant to PSR.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
 */
976
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
977
			  unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
978 979 980 981
{
	struct drm_crtc *crtc;
	enum pipe pipe;

982
	if (!CAN_PSR(dev_priv))
983 984
		return;

985
	if (origin == ORIGIN_FLIP)
986 987
		return;

R
Rodrigo Vivi 已提交
988 989 990 991 992 993
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

994
	crtc = dp_to_dig_port(dev_priv->psr.dp)->base.base.crtc;
R
Rodrigo Vivi 已提交
995 996 997 998
	pipe = to_intel_crtc(crtc)->pipe;

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
999 1000

	if (frontbuffer_bits)
1001
		intel_psr_exit(dev_priv);
1002

R
Rodrigo Vivi 已提交
1003 1004 1005
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1006 1007
/**
 * intel_psr_flush - Flush PSR
1008
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
1009
 * @frontbuffer_bits: frontbuffer plane tracking bits
1010
 * @origin: which operation caused the flush
R
Rodrigo Vivi 已提交
1011 1012 1013 1014 1015 1016 1017 1018
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering has completed and flushed out to memory. PSR
 * can be enabled again if no other frontbuffer relevant to PSR is dirty.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
 */
1019
void intel_psr_flush(struct drm_i915_private *dev_priv,
1020
		     unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
1021 1022 1023 1024
{
	struct drm_crtc *crtc;
	enum pipe pipe;

1025
	if (!CAN_PSR(dev_priv))
1026 1027
		return;

1028
	if (origin == ORIGIN_FLIP)
1029 1030
		return;

R
Rodrigo Vivi 已提交
1031 1032 1033 1034 1035 1036
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

1037
	crtc = dp_to_dig_port(dev_priv->psr.dp)->base.base.crtc;
R
Rodrigo Vivi 已提交
1038
	pipe = to_intel_crtc(crtc)->pipe;
1039 1040

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
R
Rodrigo Vivi 已提交
1041 1042
	dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;

1043
	/* By definition flush = invalidate + flush */
1044
	if (frontbuffer_bits) {
1045
		if (dev_priv->psr.psr2_enabled) {
1046 1047 1048 1049 1050 1051 1052
			intel_psr_exit(dev_priv);
		} else {
			/*
			 * Display WA #0884: all
			 * This documented WA for bxt can be safely applied
			 * broadly so we can force HW tracking to exit PSR
			 * instead of disabling and re-enabling.
1053
			 * Workaround tells us to write 0 to CUR_SURFLIVE_A,
1054 1055 1056
			 * but it makes more sense write to the current active
			 * pipe.
			 */
1057
			I915_WRITE(CURSURFLIVE(pipe), 0);
1058 1059
		}
	}
1060

R
Rodrigo Vivi 已提交
1061
	if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
1062
		schedule_work(&dev_priv->psr.work);
R
Rodrigo Vivi 已提交
1063 1064 1065
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1066 1067
/**
 * intel_psr_init - Init basic PSR work and mutex.
1068
 * @dev_priv: i915 device private
R
Rodrigo Vivi 已提交
1069 1070 1071 1072
 *
 * This function is  called only once at driver load to initialize basic
 * PSR stuff.
 */
1073
void intel_psr_init(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
1074
{
1075 1076 1077
	if (!HAS_PSR(dev_priv))
		return;

1078 1079 1080
	dev_priv->psr_mmio_base = IS_HASWELL(dev_priv) ?
		HSW_EDP_PSR_BASE : BDW_EDP_PSR_BASE;

1081 1082 1083
	if (!dev_priv->psr.sink_support)
		return;

1084 1085 1086 1087
	if (i915_modparams.enable_psr == -1) {
		i915_modparams.enable_psr = dev_priv->vbt.psr.enable;

		/* Per platform default: all disabled. */
1088
		i915_modparams.enable_psr = 0;
1089
	}
1090

1091
	/* Set link_standby x link_off defaults */
1092
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1093 1094 1095 1096 1097 1098
		/* HSW and BDW require workarounds that we don't implement. */
		dev_priv->psr.link_standby = false;
	else
		/* For new platforms let's respect VBT back again */
		dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;

1099
	INIT_WORK(&dev_priv->psr.work, intel_psr_work);
R
Rodrigo Vivi 已提交
1100 1101
	mutex_init(&dev_priv->psr.lock);
}
1102 1103 1104 1105 1106 1107 1108 1109

void intel_psr_short_pulse(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_psr *psr = &dev_priv->psr;
	u8 val;
1110
	const u8 errors = DP_PSR_RFB_STORAGE_ERROR |
1111 1112
			  DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR |
			  DP_PSR_LINK_CRC_ERROR;
1113 1114 1115 1116 1117 1118

	if (!CAN_PSR(dev_priv) || !intel_dp_is_edp(intel_dp))
		return;

	mutex_lock(&psr->lock);

1119
	if (!psr->enabled || psr->dp != intel_dp)
1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131
		goto exit;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_STATUS, &val) != 1) {
		DRM_ERROR("PSR_STATUS dpcd read failed\n");
		goto exit;
	}

	if ((val & DP_PSR_SINK_STATE_MASK) == DP_PSR_SINK_INTERNAL_ERROR) {
		DRM_DEBUG_KMS("PSR sink internal error, disabling PSR\n");
		intel_psr_disable_locked(intel_dp);
	}

1132 1133 1134 1135 1136 1137 1138 1139 1140
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_ERROR_STATUS, &val) != 1) {
		DRM_ERROR("PSR_ERROR_STATUS dpcd read failed\n");
		goto exit;
	}

	if (val & DP_PSR_RFB_STORAGE_ERROR)
		DRM_DEBUG_KMS("PSR RFB storage error, disabling PSR\n");
	if (val & DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR)
		DRM_DEBUG_KMS("PSR VSC SDP uncorrectable error, disabling PSR\n");
1141 1142
	if (val & DP_PSR_LINK_CRC_ERROR)
		DRM_ERROR("PSR Link CRC error, disabling PSR\n");
1143 1144 1145 1146 1147 1148 1149 1150 1151 1152

	if (val & ~errors)
		DRM_ERROR("PSR_ERROR_STATUS unhandled errors %x\n",
			  val & ~errors);
	if (val & errors)
		intel_psr_disable_locked(intel_dp);
	/* clear status register */
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_ERROR_STATUS, val);

	/* TODO: handle PSR2 errors */
1153 1154 1155
exit:
	mutex_unlock(&psr->lock);
}