intel_psr.c 28.4 KB
Newer Older
R
Rodrigo Vivi 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

R
Rodrigo Vivi 已提交
24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
/**
 * DOC: Panel Self Refresh (PSR/SRD)
 *
 * Since Haswell Display controller supports Panel Self-Refresh on display
 * panels witch have a remote frame buffer (RFB) implemented according to PSR
 * spec in eDP1.3. PSR feature allows the display to go to lower standby states
 * when system is idle but display is on as it eliminates display refresh
 * request to DDR memory completely as long as the frame buffer for that
 * display is unchanged.
 *
 * Panel Self Refresh must be supported by both Hardware (source) and
 * Panel (sink).
 *
 * PSR saves power by caching the framebuffer in the panel RFB, which allows us
 * to power down the link and memory controller. For DSI panels the same idea
 * is called "manual mode".
 *
 * The implementation uses the hardware-based PSR support which automatically
 * enters/exits self-refresh mode. The hardware takes care of sending the
 * required DP aux message and could even retrain the link (that part isn't
 * enabled yet though). The hardware also keeps track of any frontbuffer
 * changes to know when to exit self-refresh mode again. Unfortunately that
 * part doesn't work too well, hence why the i915 PSR support uses the
 * software frontbuffer tracking to make sure it doesn't miss a screen
 * update. For this integration intel_psr_invalidate() and intel_psr_flush()
 * get called by the frontbuffer tracking code. Note that because of locking
 * issues the self-refresh re-enable code is done from a work queue, which
 * must be correctly synchronized/cancelled when shutting down the pipe."
 */

R
Rodrigo Vivi 已提交
54 55 56 57 58
#include <drm/drmP.h>

#include "intel_drv.h"
#include "i915_drv.h"

59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
void intel_psr_irq_control(struct drm_i915_private *dev_priv, bool debug)
{
	u32 debug_mask, mask;

	mask = EDP_PSR_ERROR(TRANSCODER_EDP);
	debug_mask = EDP_PSR_POST_EXIT(TRANSCODER_EDP) |
		     EDP_PSR_PRE_ENTRY(TRANSCODER_EDP);

	if (INTEL_GEN(dev_priv) >= 8) {
		mask |= EDP_PSR_ERROR(TRANSCODER_A) |
			EDP_PSR_ERROR(TRANSCODER_B) |
			EDP_PSR_ERROR(TRANSCODER_C);

		debug_mask |= EDP_PSR_POST_EXIT(TRANSCODER_A) |
			      EDP_PSR_PRE_ENTRY(TRANSCODER_A) |
			      EDP_PSR_POST_EXIT(TRANSCODER_B) |
			      EDP_PSR_PRE_ENTRY(TRANSCODER_B) |
			      EDP_PSR_POST_EXIT(TRANSCODER_C) |
			      EDP_PSR_PRE_ENTRY(TRANSCODER_C);
	}

	if (debug)
		mask |= debug_mask;

	WRITE_ONCE(dev_priv->psr.debug, debug);
	I915_WRITE(EDP_PSR_IMR, ~mask);
}

87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123
static void psr_event_print(u32 val, bool psr2_enabled)
{
	DRM_DEBUG_KMS("PSR exit events: 0x%x\n", val);
	if (val & PSR_EVENT_PSR2_WD_TIMER_EXPIRE)
		DRM_DEBUG_KMS("\tPSR2 watchdog timer expired\n");
	if ((val & PSR_EVENT_PSR2_DISABLED) && psr2_enabled)
		DRM_DEBUG_KMS("\tPSR2 disabled\n");
	if (val & PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN)
		DRM_DEBUG_KMS("\tSU dirty FIFO underrun\n");
	if (val & PSR_EVENT_SU_CRC_FIFO_UNDERRUN)
		DRM_DEBUG_KMS("\tSU CRC FIFO underrun\n");
	if (val & PSR_EVENT_GRAPHICS_RESET)
		DRM_DEBUG_KMS("\tGraphics reset\n");
	if (val & PSR_EVENT_PCH_INTERRUPT)
		DRM_DEBUG_KMS("\tPCH interrupt\n");
	if (val & PSR_EVENT_MEMORY_UP)
		DRM_DEBUG_KMS("\tMemory up\n");
	if (val & PSR_EVENT_FRONT_BUFFER_MODIFY)
		DRM_DEBUG_KMS("\tFront buffer modification\n");
	if (val & PSR_EVENT_WD_TIMER_EXPIRE)
		DRM_DEBUG_KMS("\tPSR watchdog timer expired\n");
	if (val & PSR_EVENT_PIPE_REGISTERS_UPDATE)
		DRM_DEBUG_KMS("\tPIPE registers updated\n");
	if (val & PSR_EVENT_REGISTER_UPDATE)
		DRM_DEBUG_KMS("\tRegister updated\n");
	if (val & PSR_EVENT_HDCP_ENABLE)
		DRM_DEBUG_KMS("\tHDCP enabled\n");
	if (val & PSR_EVENT_KVMR_SESSION_ENABLE)
		DRM_DEBUG_KMS("\tKVMR session enabled\n");
	if (val & PSR_EVENT_VBI_ENABLE)
		DRM_DEBUG_KMS("\tVBI enabled\n");
	if (val & PSR_EVENT_LPSP_MODE_EXIT)
		DRM_DEBUG_KMS("\tLPSP mode exited\n");
	if ((val & PSR_EVENT_PSR_DISABLE) && !psr2_enabled)
		DRM_DEBUG_KMS("\tPSR disabled\n");
}

124 125 126 127
void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir)
{
	u32 transcoders = BIT(TRANSCODER_EDP);
	enum transcoder cpu_transcoder;
128
	ktime_t time_ns =  ktime_get();
129 130 131 132 133 134 135 136 137 138 139 140

	if (INTEL_GEN(dev_priv) >= 8)
		transcoders |= BIT(TRANSCODER_A) |
			       BIT(TRANSCODER_B) |
			       BIT(TRANSCODER_C);

	for_each_cpu_transcoder_masked(dev_priv, cpu_transcoder, transcoders) {
		/* FIXME: Exit PSR and link train manually when this happens. */
		if (psr_iir & EDP_PSR_ERROR(cpu_transcoder))
			DRM_DEBUG_KMS("[transcoder %s] PSR aux error\n",
				      transcoder_name(cpu_transcoder));

141 142
		if (psr_iir & EDP_PSR_PRE_ENTRY(cpu_transcoder)) {
			dev_priv->psr.last_entry_attempt = time_ns;
143 144
			DRM_DEBUG_KMS("[transcoder %s] PSR entry attempt in 2 vblanks\n",
				      transcoder_name(cpu_transcoder));
145
		}
146

147 148
		if (psr_iir & EDP_PSR_POST_EXIT(cpu_transcoder)) {
			dev_priv->psr.last_exit = time_ns;
149 150
			DRM_DEBUG_KMS("[transcoder %s] PSR exit completed\n",
				      transcoder_name(cpu_transcoder));
151 152 153 154 155 156 157 158

			if (INTEL_GEN(dev_priv) >= 9) {
				u32 val = I915_READ(PSR_EVENT(cpu_transcoder));
				bool psr2_enabled = dev_priv->psr.psr2_enabled;

				I915_WRITE(PSR_EVENT(cpu_transcoder), val);
				psr_event_print(val, psr2_enabled);
			}
159
		}
160 161 162
	}
}

163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182
static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	uint8_t dprx = 0;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
			      &dprx) != 1)
		return false;
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
{
	uint8_t alpm_caps = 0;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
			      &alpm_caps) != 1)
		return false;
	return alpm_caps & DP_ALPM_CAP;
}

183 184
static u8 intel_dp_get_sink_sync_latency(struct intel_dp *intel_dp)
{
185
	u8 val = 8; /* assume the worst if we can't read the value */
186 187 188 189 190

	if (drm_dp_dpcd_readb(&intel_dp->aux,
			      DP_SYNCHRONIZATION_LATENCY_IN_SINK, &val) == 1)
		val &= DP_MAX_RESYNC_FRAME_COUNT_MASK;
	else
191
		DRM_DEBUG_KMS("Unable to get sink synchronization latency, assuming 8 frames\n");
192 193 194
	return val;
}

195 196 197 198 199 200 201 202
void intel_psr_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);

	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT, intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));

203 204 205 206
	if (!intel_dp->psr_dpcd[0])
		return;
	DRM_DEBUG_KMS("eDP panel supports PSR version %x\n",
		      intel_dp->psr_dpcd[0]);
207 208 209 210 211

	if (!(intel_dp->edp_dpcd[1] & DP_EDP_SET_POWER_CAP)) {
		DRM_DEBUG_KMS("Panel lacks power state control, PSR cannot be enabled\n");
		return;
	}
212
	dev_priv->psr.sink_support = true;
213 214
	dev_priv->psr.sink_sync_latency =
		intel_dp_get_sink_sync_latency(intel_dp);
215 216

	if (INTEL_GEN(dev_priv) >= 9 &&
217
	    (intel_dp->psr_dpcd[0] == DP_PSR2_WITH_Y_COORD_IS_SUPPORTED)) {
218 219 220 221
		bool y_req = intel_dp->psr_dpcd[1] &
			     DP_PSR2_SU_Y_COORDINATE_REQUIRED;
		bool alpm = intel_dp_get_alpm_status(intel_dp);

222 223 224 225 226 227 228 229 230 231 232
		/*
		 * All panels that supports PSR version 03h (PSR2 +
		 * Y-coordinate) can handle Y-coordinates in VSC but we are
		 * only sure that it is going to be used when required by the
		 * panel. This way panel is capable to do selective update
		 * without a aux frame sync.
		 *
		 * To support PSR version 02h and PSR version 03h without
		 * Y-coordinate requirement panels we would need to enable
		 * GTC first.
		 */
233
		dev_priv->psr.sink_psr2_support = y_req && alpm;
234 235
		DRM_DEBUG_KMS("PSR2 %ssupported\n",
			      dev_priv->psr.sink_psr2_support ? "" : "not ");
236

237
		if (dev_priv->psr.sink_psr2_support) {
238 239 240 241 242 243
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
		}
	}
}

244 245
static void intel_psr_setup_vsc(struct intel_dp *intel_dp,
				const struct intel_crtc_state *crtc_state)
246
{
247
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
248 249
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
	struct edp_vsc_psr psr_vsc;
250

251
	if (dev_priv->psr.psr2_enabled) {
252 253 254 255
		/* Prepare VSC Header for SU as per EDP 1.4 spec, Table 6.11 */
		memset(&psr_vsc, 0, sizeof(psr_vsc));
		psr_vsc.sdp_header.HB0 = 0;
		psr_vsc.sdp_header.HB1 = 0x7;
256
		if (dev_priv->psr.colorimetry_support) {
257 258
			psr_vsc.sdp_header.HB2 = 0x5;
			psr_vsc.sdp_header.HB3 = 0x13;
259
		} else {
260 261 262
			psr_vsc.sdp_header.HB2 = 0x4;
			psr_vsc.sdp_header.HB3 = 0xe;
		}
263
	} else {
264 265 266 267 268 269
		/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
		memset(&psr_vsc, 0, sizeof(psr_vsc));
		psr_vsc.sdp_header.HB0 = 0;
		psr_vsc.sdp_header.HB1 = 0x7;
		psr_vsc.sdp_header.HB2 = 0x2;
		psr_vsc.sdp_header.HB3 = 0x8;
270 271
	}

272 273
	intel_dig_port->write_infoframe(&intel_dig_port->base.base, crtc_state,
					DP_SDP_VSC, &psr_vsc, sizeof(psr_vsc));
274 275
}

276
static void hsw_psr_setup_aux(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
277 278
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
279 280 281
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	u32 aux_clock_divider, aux_ctl;
	int i;
R
Rodrigo Vivi 已提交
282 283 284 285 286 287 288
	static const uint8_t aux_msg[] = {
		[0] = DP_AUX_NATIVE_WRITE << 4,
		[1] = DP_SET_POWER >> 8,
		[2] = DP_SET_POWER & 0xff,
		[3] = 1 - 1,
		[4] = DP_SET_POWER_D0,
	};
289 290 291 292
	u32 psr_aux_mask = EDP_PSR_AUX_CTL_TIME_OUT_MASK |
			   EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK |
			   EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK |
			   EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK;
R
Rodrigo Vivi 已提交
293 294

	BUILD_BUG_ON(sizeof(aux_msg) > 20);
295
	for (i = 0; i < sizeof(aux_msg); i += 4)
296
		I915_WRITE(EDP_PSR_AUX_DATA(i >> 2),
297 298
			   intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));

299 300 301
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

	/* Start with bits set for DDI_AUX_CTL register */
302
	aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, sizeof(aux_msg),
303
					     aux_clock_divider);
304 305 306 307

	/* Select only valid bits for SRD_AUX_CTL */
	aux_ctl &= psr_aux_mask;
	I915_WRITE(EDP_PSR_AUX_CTL, aux_ctl);
308 309
}

310
static void intel_psr_enable_sink(struct intel_dp *intel_dp)
311 312 313 314
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
315
	u8 dpcd_val = DP_PSR_ENABLE;
316

317
	/* Enable ALPM at sink for psr2 */
318 319 320
	if (dev_priv->psr.psr2_enabled) {
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG,
				   DP_ALPM_ENABLE);
321
		dpcd_val |= DP_PSR_ENABLE_PSR2;
322 323
	}

324
	if (dev_priv->psr.link_standby)
325 326
		dpcd_val |= DP_PSR_MAIN_LINK_ACTIVE;
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, dpcd_val);
327

328
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
R
Rodrigo Vivi 已提交
329 330
}

R
Rodrigo Vivi 已提交
331
static void hsw_activate_psr1(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
332 333 334
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
335
	struct drm_i915_private *dev_priv = to_i915(dev);
336 337
	u32 max_sleep_time = 0x1f;
	u32 val = EDP_PSR_ENABLE;
338

339 340
	/* Let's use 6 as the minimum to cover all known cases including the
	 * off-by-one issue that HW has in some cases.
341
	 */
342
	int idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
343

344 345 346 347
	/* sink_sync_latency of 8 means source has to wait for more than 8
	 * frames, we'll go with 9 frames for now
	 */
	idle_frames = max(idle_frames, dev_priv->psr.sink_sync_latency + 1);
348
	val |= idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;
349

350
	val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
351
	if (IS_HASWELL(dev_priv))
352
		val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
R
Rodrigo Vivi 已提交
353

354 355 356
	if (dev_priv->psr.link_standby)
		val |= EDP_PSR_LINK_STANDBY;

357 358 359
	if (dev_priv->vbt.psr.tp1_wakeup_time_us == 0)
		val |=  EDP_PSR_TP1_TIME_0us;
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 100)
360
		val |= EDP_PSR_TP1_TIME_100us;
361 362
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 500)
		val |= EDP_PSR_TP1_TIME_500us;
363
	else
364
		val |= EDP_PSR_TP1_TIME_2500us;
365

366 367 368
	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us == 0)
		val |=  EDP_PSR_TP2_TP3_TIME_0us;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 100)
369
		val |= EDP_PSR_TP2_TP3_TIME_100us;
370 371
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 500)
		val |= EDP_PSR_TP2_TP3_TIME_500us;
372
	else
373
		val |= EDP_PSR_TP2_TP3_TIME_2500us;
374 375 376 377 378 379 380

	if (intel_dp_source_supports_hbr2(intel_dp) &&
	    drm_dp_tps3_supported(intel_dp->dpcd))
		val |= EDP_PSR_TP1_TP3_SEL;
	else
		val |= EDP_PSR_TP1_TP2_SEL;

381
	val |= I915_READ(EDP_PSR_CTL) & EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK;
382
	I915_WRITE(EDP_PSR_CTL, val);
383
}
384

R
Rodrigo Vivi 已提交
385
static void hsw_activate_psr2(struct intel_dp *intel_dp)
386 387 388 389
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
390 391 392 393
	u32 val;

	/* Let's use 6 as the minimum to cover all known cases including the
	 * off-by-one issue that HW has in some cases.
394
	 */
395 396 397 398
	int idle_frames = max(6, dev_priv->vbt.psr.idle_frames);

	idle_frames = max(idle_frames, dev_priv->psr.sink_sync_latency + 1);
	val = idle_frames << EDP_PSR2_IDLE_FRAME_SHIFT;
399 400 401 402

	/* FIXME: selective update is probably totally broken because it doesn't
	 * mesh at all with our frontbuffer tracking. And the hw alone isn't
	 * good enough. */
403
	val |= EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE;
404 405
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
		val |= EDP_Y_COORDINATE_ENABLE;
406

407
	val |= EDP_PSR2_FRAME_BEFORE_SU(dev_priv->psr.sink_sync_latency + 1);
408

409 410 411 412 413 414 415
	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us >= 0 &&
	    dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 50)
		val |= EDP_PSR2_TP2_TIME_50us;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 100)
		val |= EDP_PSR2_TP2_TIME_100us;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 500)
		val |= EDP_PSR2_TP2_TIME_500us;
416
	else
417
		val |= EDP_PSR2_TP2_TIME_2500us;
418

419
	I915_WRITE(EDP_PSR2_CTL, val);
R
Rodrigo Vivi 已提交
420 421
}

422 423 424 425 426
static bool intel_psr2_config_valid(struct intel_dp *intel_dp,
				    struct intel_crtc_state *crtc_state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
427 428 429
	int crtc_hdisplay = crtc_state->base.adjusted_mode.crtc_hdisplay;
	int crtc_vdisplay = crtc_state->base.adjusted_mode.crtc_vdisplay;
	int psr_max_h = 0, psr_max_v = 0;
430 431 432 433 434 435

	/*
	 * FIXME psr2_support is messed up. It's both computed
	 * dynamically during PSR enable, and extracted from sink
	 * caps during eDP detection.
	 */
436
	if (!dev_priv->psr.sink_psr2_support)
437 438
		return false;

439 440 441 442 443 444 445 446 447 448 449 450
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
		psr_max_h = 4096;
		psr_max_v = 2304;
	} else if (IS_GEN9(dev_priv)) {
		psr_max_h = 3640;
		psr_max_v = 2304;
	}

	if (crtc_hdisplay > psr_max_h || crtc_vdisplay > psr_max_v) {
		DRM_DEBUG_KMS("PSR2 not enabled, resolution %dx%d > max supported %dx%d\n",
			      crtc_hdisplay, crtc_vdisplay,
			      psr_max_h, psr_max_v);
451 452 453 454 455 456
		return false;
	}

	return true;
}

457 458
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
459 460
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
461
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
462
	const struct drm_display_mode *adjusted_mode =
463
		&crtc_state->base.adjusted_mode;
464
	int psr_setup_time;
R
Rodrigo Vivi 已提交
465

466
	if (!CAN_PSR(dev_priv))
467 468 469 470 471 472
		return;

	if (!i915_modparams.enable_psr) {
		DRM_DEBUG_KMS("PSR disable by flag\n");
		return;
	}
R
Rodrigo Vivi 已提交
473

474 475 476 477 478 479 480
	/*
	 * HSW spec explicitly says PSR is tied to port A.
	 * BDW+ platforms with DDI implementation of PSR have different
	 * PSR registers per transcoder and we only implement transcoder EDP
	 * ones. Since by Display design transcoder EDP is tied to port A
	 * we can safely escape based on the port A.
	 */
481
	if (dig_port->base.port != PORT_A) {
482
		DRM_DEBUG_KMS("PSR condition failed: Port not supported\n");
483
		return;
R
Rodrigo Vivi 已提交
484 485
	}

486
	if (IS_HASWELL(dev_priv) &&
487
	    I915_READ(HSW_STEREO_3D_CTL(crtc_state->cpu_transcoder)) &
488
		      S3D_ENABLE) {
R
Rodrigo Vivi 已提交
489
		DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
490
		return;
R
Rodrigo Vivi 已提交
491 492
	}

493
	if (IS_HASWELL(dev_priv) &&
494
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
R
Rodrigo Vivi 已提交
495
		DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
496
		return;
R
Rodrigo Vivi 已提交
497 498
	}

499 500 501 502
	psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
	if (psr_setup_time < 0) {
		DRM_DEBUG_KMS("PSR condition failed: Invalid PSR setup time (0x%02x)\n",
			      intel_dp->psr_dpcd[1]);
503
		return;
504 505 506 507 508 509
	}

	if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
	    adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
		DRM_DEBUG_KMS("PSR condition failed: PSR setup time (%d us) too long\n",
			      psr_setup_time);
510 511 512 513
		return;
	}

	crtc_state->has_psr = true;
514 515
	crtc_state->has_psr2 = intel_psr2_config_valid(intel_dp, crtc_state);
	DRM_DEBUG_KMS("Enabling PSR%s\n", crtc_state->has_psr2 ? "2" : "");
R
Rodrigo Vivi 已提交
516 517
}

518
static void intel_psr_activate(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
519 520 521
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
522
	struct drm_i915_private *dev_priv = to_i915(dev);
R
Rodrigo Vivi 已提交
523

524
	if (dev_priv->psr.psr2_enabled)
525 526 527
		WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
	else
		WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
528 529 530
	WARN_ON(dev_priv->psr.active);
	lockdep_assert_held(&dev_priv->psr.lock);

531 532 533 534 535 536
	/* psr1 and psr2 are mutually exclusive.*/
	if (dev_priv->psr.psr2_enabled)
		hsw_activate_psr2(intel_dp);
	else
		hsw_activate_psr1(intel_dp);

R
Rodrigo Vivi 已提交
537 538 539
	dev_priv->psr.active = true;
}

540 541
static void intel_psr_enable_source(struct intel_dp *intel_dp,
				    const struct intel_crtc_state *crtc_state)
542 543 544 545 546 547
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;

548 549 550 551 552 553
	/* Only HSW and BDW have PSR AUX registers that need to be setup. SKL+
	 * use hardcoded values PSR AUX transactions
	 */
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
		hsw_psr_setup_aux(intel_dp);

554
	if (dev_priv->psr.psr2_enabled) {
555 556 557 558 559 560 561 562
		u32 chicken = I915_READ(CHICKEN_TRANS(cpu_transcoder));

		if (INTEL_GEN(dev_priv) == 9 && !IS_GEMINILAKE(dev_priv))
			chicken |= (PSR2_VSC_ENABLE_PROG_HEADER
				   | PSR2_ADD_VERTICAL_LINE_COUNT);

		else
			chicken &= ~VSC_DATA_SEL_SOFTWARE_CONTROL;
563 564
		I915_WRITE(CHICKEN_TRANS(cpu_transcoder), chicken);

565
		I915_WRITE(EDP_PSR_DEBUG,
566 567 568 569 570 571 572 573 574 575 576 577 578
			   EDP_PSR_DEBUG_MASK_MEMUP |
			   EDP_PSR_DEBUG_MASK_HPD |
			   EDP_PSR_DEBUG_MASK_LPSP |
			   EDP_PSR_DEBUG_MASK_MAX_SLEEP |
			   EDP_PSR_DEBUG_MASK_DISP_REG_WRITE);
	} else {
		/*
		 * Per Spec: Avoid continuous PSR exit by masking MEMUP
		 * and HPD. also mask LPSP to avoid dependency on other
		 * drivers that might block runtime_pm besides
		 * preventing  other hw tracking issues now we can rely
		 * on frontbuffer tracking.
		 */
579
		I915_WRITE(EDP_PSR_DEBUG,
580 581
			   EDP_PSR_DEBUG_MASK_MEMUP |
			   EDP_PSR_DEBUG_MASK_HPD |
582 583
			   EDP_PSR_DEBUG_MASK_LPSP |
			   EDP_PSR_DEBUG_MASK_DISP_REG_WRITE);
584 585 586
	}
}

R
Rodrigo Vivi 已提交
587 588 589
/**
 * intel_psr_enable - Enable PSR
 * @intel_dp: Intel DP
590
 * @crtc_state: new CRTC state
R
Rodrigo Vivi 已提交
591 592 593
 *
 * This function can only be called after the pipe is fully trained and enabled.
 */
594 595
void intel_psr_enable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
596 597 598
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
599
	struct drm_i915_private *dev_priv = to_i915(dev);
R
Rodrigo Vivi 已提交
600

601
	if (!crtc_state->has_psr)
R
Rodrigo Vivi 已提交
602 603
		return;

604 605 606
	if (WARN_ON(!CAN_PSR(dev_priv)))
		return;

607
	WARN_ON(dev_priv->drrs.dp);
R
Rodrigo Vivi 已提交
608 609 610 611 612 613
	mutex_lock(&dev_priv->psr.lock);
	if (dev_priv->psr.enabled) {
		DRM_DEBUG_KMS("PSR already in use\n");
		goto unlock;
	}

614
	dev_priv->psr.psr2_enabled = crtc_state->has_psr2;
R
Rodrigo Vivi 已提交
615 616
	dev_priv->psr.busy_frontbuffer_bits = 0;

617 618 619
	intel_psr_setup_vsc(intel_dp, crtc_state);
	intel_psr_enable_sink(intel_dp);
	intel_psr_enable_source(intel_dp, crtc_state);
620 621
	dev_priv->psr.enabled = intel_dp;

622
	intel_psr_activate(intel_dp);
623

R
Rodrigo Vivi 已提交
624 625 626 627
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

628 629 630
static void
intel_psr_disable_source(struct intel_dp *intel_dp,
			 const struct intel_crtc_state *old_crtc_state)
631 632 633
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
634
	struct drm_i915_private *dev_priv = to_i915(dev);
R
Rodrigo Vivi 已提交
635 636

	if (dev_priv->psr.active) {
637
		i915_reg_t psr_status;
638 639
		u32 psr_status_mask;

640
		if (dev_priv->psr.psr2_enabled) {
641
			psr_status = EDP_PSR2_STATUS;
642 643
			psr_status_mask = EDP_PSR2_STATUS_STATE_MASK;

644 645
			I915_WRITE(EDP_PSR2_CTL,
				   I915_READ(EDP_PSR2_CTL) &
646 647
				   ~(EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE));

648
		} else {
649
			psr_status = EDP_PSR_STATUS;
650 651
			psr_status_mask = EDP_PSR_STATUS_STATE_MASK;

652 653
			I915_WRITE(EDP_PSR_CTL,
				   I915_READ(EDP_PSR_CTL) & ~EDP_PSR_ENABLE);
654
		}
655 656 657

		/* Wait till PSR is idle */
		if (intel_wait_for_register(dev_priv,
658
					    psr_status, psr_status_mask, 0,
659 660 661
					    2000))
			DRM_ERROR("Timed out waiting for PSR Idle State\n");

R
Rodrigo Vivi 已提交
662 663
		dev_priv->psr.active = false;
	} else {
664
		if (dev_priv->psr.psr2_enabled)
665 666 667
			WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
		else
			WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
668
	}
669 670 671 672 673
}

/**
 * intel_psr_disable - Disable PSR
 * @intel_dp: Intel DP
674
 * @old_crtc_state: old CRTC state
675 676 677
 *
 * This function needs to be called before disabling pipe.
 */
678 679
void intel_psr_disable(struct intel_dp *intel_dp,
		       const struct intel_crtc_state *old_crtc_state)
680 681 682
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
683
	struct drm_i915_private *dev_priv = to_i915(dev);
684

685
	if (!old_crtc_state->has_psr)
686 687
		return;

688 689 690
	if (WARN_ON(!CAN_PSR(dev_priv)))
		return;

691 692 693 694 695 696
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

697
	intel_psr_disable_source(intel_dp, old_crtc_state);
R
Rodrigo Vivi 已提交
698

699 700 701
	/* Disable PSR on Sink */
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);

R
Rodrigo Vivi 已提交
702 703
	dev_priv->psr.enabled = NULL;
	mutex_unlock(&dev_priv->psr.lock);
704
	cancel_work_sync(&dev_priv->psr.work);
R
Rodrigo Vivi 已提交
705 706
}

707
static bool psr_wait_for_idle(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
708
{
709 710 711 712 713 714 715 716
	struct intel_dp *intel_dp;
	i915_reg_t reg;
	u32 mask;
	int err;

	intel_dp = dev_priv->psr.enabled;
	if (!intel_dp)
		return false;
R
Rodrigo Vivi 已提交
717

718 719 720
	if (dev_priv->psr.psr2_enabled) {
		reg = EDP_PSR2_STATUS;
		mask = EDP_PSR2_STATUS_STATE_MASK;
721
	} else {
722 723
		reg = EDP_PSR_STATUS;
		mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
724
	}
725 726 727 728 729 730 731 732

	mutex_unlock(&dev_priv->psr.lock);

	err = intel_wait_for_register(dev_priv, reg, mask, 0, 50);
	if (err)
		DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");

	/* After the unlocked wait, verify that PSR is still wanted! */
R
Rodrigo Vivi 已提交
733
	mutex_lock(&dev_priv->psr.lock);
734 735
	return err == 0 && dev_priv->psr.enabled;
}
R
Rodrigo Vivi 已提交
736

737 738 739
static void intel_psr_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
740
		container_of(work, typeof(*dev_priv), psr.work);
741 742 743

	mutex_lock(&dev_priv->psr.lock);

744 745 746
	if (!dev_priv->psr.enabled)
		goto unlock;

747 748 749 750 751 752 753
	/*
	 * We have to make sure PSR is ready for re-enable
	 * otherwise it keeps disabled until next full enable/disable cycle.
	 * PSR might take some time to get fully disabled
	 * and be ready for re-enable.
	 */
	if (!psr_wait_for_idle(dev_priv))
R
Rodrigo Vivi 已提交
754 755 756 757 758 759 760
		goto unlock;

	/*
	 * The delayed work can race with an invalidate hence we need to
	 * recheck. Since psr_flush first clears this and then reschedules we
	 * won't ever miss a flush when bailing out here.
	 */
761
	if (dev_priv->psr.busy_frontbuffer_bits || dev_priv->psr.active)
R
Rodrigo Vivi 已提交
762 763
		goto unlock;

764
	intel_psr_activate(dev_priv->psr.enabled);
R
Rodrigo Vivi 已提交
765 766 767 768
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

769
static void intel_psr_exit(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
770
{
771
	u32 val;
R
Rodrigo Vivi 已提交
772

773 774 775
	if (!dev_priv->psr.active)
		return;

776 777 778 779
	if (dev_priv->psr.psr2_enabled) {
		val = I915_READ(EDP_PSR2_CTL);
		WARN_ON(!(val & EDP_PSR2_ENABLE));
		I915_WRITE(EDP_PSR2_CTL, val & ~EDP_PSR2_ENABLE);
780
	} else {
781 782 783
		val = I915_READ(EDP_PSR_CTL);
		WARN_ON(!(val & EDP_PSR_ENABLE));
		I915_WRITE(EDP_PSR_CTL, val & ~EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
784
	}
785
	dev_priv->psr.active = false;
R
Rodrigo Vivi 已提交
786 787
}

R
Rodrigo Vivi 已提交
788 789
/**
 * intel_psr_invalidate - Invalidade PSR
790
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
791
 * @frontbuffer_bits: frontbuffer plane tracking bits
792
 * @origin: which operation caused the invalidate
R
Rodrigo Vivi 已提交
793 794 795 796 797 798 799 800
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
 * disabled if the frontbuffer mask contains a buffer relevant to PSR.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
 */
801
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
802
			  unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
803 804 805 806
{
	struct drm_crtc *crtc;
	enum pipe pipe;

807
	if (!CAN_PSR(dev_priv))
808 809
		return;

810
	if (origin == ORIGIN_FLIP)
811 812
		return;

R
Rodrigo Vivi 已提交
813 814 815 816 817 818 819 820 821 822 823
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
824 825

	if (frontbuffer_bits)
826
		intel_psr_exit(dev_priv);
827

R
Rodrigo Vivi 已提交
828 829 830
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
831 832
/**
 * intel_psr_flush - Flush PSR
833
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
834
 * @frontbuffer_bits: frontbuffer plane tracking bits
835
 * @origin: which operation caused the flush
R
Rodrigo Vivi 已提交
836 837 838 839 840 841 842 843
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering has completed and flushed out to memory. PSR
 * can be enabled again if no other frontbuffer relevant to PSR is dirty.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
 */
844
void intel_psr_flush(struct drm_i915_private *dev_priv,
845
		     unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
846 847 848 849
{
	struct drm_crtc *crtc;
	enum pipe pipe;

850
	if (!CAN_PSR(dev_priv))
851 852
		return;

853
	if (origin == ORIGIN_FLIP)
854 855
		return;

R
Rodrigo Vivi 已提交
856 857 858 859 860 861 862 863
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
864 865

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
R
Rodrigo Vivi 已提交
866 867
	dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;

868
	/* By definition flush = invalidate + flush */
869
	if (frontbuffer_bits) {
870
		if (dev_priv->psr.psr2_enabled) {
871 872 873 874 875 876 877
			intel_psr_exit(dev_priv);
		} else {
			/*
			 * Display WA #0884: all
			 * This documented WA for bxt can be safely applied
			 * broadly so we can force HW tracking to exit PSR
			 * instead of disabling and re-enabling.
878
			 * Workaround tells us to write 0 to CUR_SURFLIVE_A,
879 880 881
			 * but it makes more sense write to the current active
			 * pipe.
			 */
882
			I915_WRITE(CURSURFLIVE(pipe), 0);
883 884
		}
	}
885

R
Rodrigo Vivi 已提交
886
	if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
887
		schedule_work(&dev_priv->psr.work);
R
Rodrigo Vivi 已提交
888 889 890
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
891 892
/**
 * intel_psr_init - Init basic PSR work and mutex.
893
 * @dev_priv: i915 device private
R
Rodrigo Vivi 已提交
894 895 896 897
 *
 * This function is  called only once at driver load to initialize basic
 * PSR stuff.
 */
898
void intel_psr_init(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
899
{
900 901 902
	if (!HAS_PSR(dev_priv))
		return;

903 904 905
	dev_priv->psr_mmio_base = IS_HASWELL(dev_priv) ?
		HSW_EDP_PSR_BASE : BDW_EDP_PSR_BASE;

906 907 908
	if (!dev_priv->psr.sink_support)
		return;

909 910 911 912
	if (i915_modparams.enable_psr == -1) {
		i915_modparams.enable_psr = dev_priv->vbt.psr.enable;

		/* Per platform default: all disabled. */
913
		i915_modparams.enable_psr = 0;
914
	}
915

916
	/* Set link_standby x link_off defaults */
917
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
918 919 920 921 922 923
		/* HSW and BDW require workarounds that we don't implement. */
		dev_priv->psr.link_standby = false;
	else
		/* For new platforms let's respect VBT back again */
		dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;

924
	/* Override link_standby x link_off defaults */
925
	if (i915_modparams.enable_psr == 2 && !dev_priv->psr.link_standby) {
926 927 928
		DRM_DEBUG_KMS("PSR: Forcing link standby\n");
		dev_priv->psr.link_standby = true;
	}
929
	if (i915_modparams.enable_psr == 3 && dev_priv->psr.link_standby) {
930 931 932 933
		DRM_DEBUG_KMS("PSR: Forcing main link off\n");
		dev_priv->psr.link_standby = false;
	}

934
	INIT_WORK(&dev_priv->psr.work, intel_psr_work);
R
Rodrigo Vivi 已提交
935 936
	mutex_init(&dev_priv->psr.lock);
}