intel_psr.c 33.7 KB
Newer Older
R
Rodrigo Vivi 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

R
Rodrigo Vivi 已提交
24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
/**
 * DOC: Panel Self Refresh (PSR/SRD)
 *
 * Since Haswell Display controller supports Panel Self-Refresh on display
 * panels witch have a remote frame buffer (RFB) implemented according to PSR
 * spec in eDP1.3. PSR feature allows the display to go to lower standby states
 * when system is idle but display is on as it eliminates display refresh
 * request to DDR memory completely as long as the frame buffer for that
 * display is unchanged.
 *
 * Panel Self Refresh must be supported by both Hardware (source) and
 * Panel (sink).
 *
 * PSR saves power by caching the framebuffer in the panel RFB, which allows us
 * to power down the link and memory controller. For DSI panels the same idea
 * is called "manual mode".
 *
 * The implementation uses the hardware-based PSR support which automatically
 * enters/exits self-refresh mode. The hardware takes care of sending the
 * required DP aux message and could even retrain the link (that part isn't
 * enabled yet though). The hardware also keeps track of any frontbuffer
 * changes to know when to exit self-refresh mode again. Unfortunately that
 * part doesn't work too well, hence why the i915 PSR support uses the
 * software frontbuffer tracking to make sure it doesn't miss a screen
 * update. For this integration intel_psr_invalidate() and intel_psr_flush()
 * get called by the frontbuffer tracking code. Note that because of locking
 * issues the self-refresh re-enable code is done from a work queue, which
 * must be correctly synchronized/cancelled when shutting down the pipe."
 */

R
Rodrigo Vivi 已提交
54 55 56 57 58
#include <drm/drmP.h>

#include "intel_drv.h"
#include "i915_drv.h"

59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95
static inline enum intel_display_power_domain
psr_aux_domain(struct intel_dp *intel_dp)
{
	/* CNL HW requires corresponding AUX IOs to be powered up for PSR.
	 * However, for non-A AUX ports the corresponding non-EDP transcoders
	 * would have already enabled power well 2 and DC_OFF. This means we can
	 * acquire a wider POWER_DOMAIN_AUX_{B,C,D,F} reference instead of a
	 * specific AUX_IO reference without powering up any extra wells.
	 * Note that PSR is enabled only on Port A even though this function
	 * returns the correct domain for other ports too.
	 */
	return intel_dp->aux_ch == AUX_CH_A ? POWER_DOMAIN_AUX_IO_A :
					      intel_dp->aux_power_domain;
}

static void psr_aux_io_power_get(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);

	if (INTEL_GEN(dev_priv) < 10)
		return;

	intel_display_power_get(dev_priv, psr_aux_domain(intel_dp));
}

static void psr_aux_io_power_put(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);

	if (INTEL_GEN(dev_priv) < 10)
		return;

	intel_display_power_put(dev_priv, psr_aux_domain(intel_dp));
}

96
static bool intel_dp_get_y_coord_required(struct intel_dp *intel_dp)
97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
{
	uint8_t psr_caps = 0;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_CAPS, &psr_caps) != 1)
		return false;
	return psr_caps & DP_PSR2_SU_Y_COORDINATE_REQUIRED;
}

static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	uint8_t dprx = 0;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
			      &dprx) != 1)
		return false;
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
{
	uint8_t alpm_caps = 0;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
			      &alpm_caps) != 1)
		return false;
	return alpm_caps & DP_ALPM_CAP;
}

void intel_psr_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);

	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT, intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));

133
	if (intel_dp->psr_dpcd[0]) {
134 135 136 137 138
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}

	if (INTEL_GEN(dev_priv) >= 9 &&
139 140 141 142 143 144 145 146 147 148 149 150 151
	    (intel_dp->psr_dpcd[0] == DP_PSR2_WITH_Y_COORD_IS_SUPPORTED)) {
		/*
		 * All panels that supports PSR version 03h (PSR2 +
		 * Y-coordinate) can handle Y-coordinates in VSC but we are
		 * only sure that it is going to be used when required by the
		 * panel. This way panel is capable to do selective update
		 * without a aux frame sync.
		 *
		 * To support PSR version 02h and PSR version 03h without
		 * Y-coordinate requirement panels we would need to enable
		 * GTC first.
		 */
		dev_priv->psr.psr2_support = intel_dp_get_y_coord_required(intel_dp);
152 153 154 155 156 157 158 159 160 161 162 163
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");

		if (dev_priv->psr.psr2_support) {
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
			dev_priv->psr.alpm =
				intel_dp_get_alpm_status(intel_dp);
		}
	}
}

164 165
static bool vlv_is_psr_active_on_pipe(struct drm_device *dev, int pipe)
{
166
	struct drm_i915_private *dev_priv = to_i915(dev);
167 168 169 170 171 172 173 174
	uint32_t val;

	val = I915_READ(VLV_PSRSTAT(pipe)) &
	      VLV_EDP_PSR_CURR_STATE_MASK;
	return (val == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
	       (val == VLV_EDP_PSR_ACTIVE_SF_UPDATE);
}

175 176
static void vlv_psr_setup_vsc(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *crtc_state)
177
{
178 179
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
180 181 182
	uint32_t val;

	/* VLV auto-generate VSC package as per EDP 1.3 spec, Table 3.10 */
183
	val  = I915_READ(VLV_VSCSDP(crtc->pipe));
184 185
	val &= ~VLV_EDP_PSR_SDP_FREQ_MASK;
	val |= VLV_EDP_PSR_SDP_FREQ_EVFRAME;
186
	I915_WRITE(VLV_VSCSDP(crtc->pipe), val);
187 188
}

189 190
static void hsw_psr_setup_vsc(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *crtc_state)
191
{
192
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
193 194
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
	struct edp_vsc_psr psr_vsc;
195

196 197 198 199 200
	if (dev_priv->psr.psr2_support) {
		/* Prepare VSC Header for SU as per EDP 1.4 spec, Table 6.11 */
		memset(&psr_vsc, 0, sizeof(psr_vsc));
		psr_vsc.sdp_header.HB0 = 0;
		psr_vsc.sdp_header.HB1 = 0x7;
201
		if (dev_priv->psr.colorimetry_support) {
202 203
			psr_vsc.sdp_header.HB2 = 0x5;
			psr_vsc.sdp_header.HB3 = 0x13;
204
		} else {
205 206 207
			psr_vsc.sdp_header.HB2 = 0x4;
			psr_vsc.sdp_header.HB3 = 0xe;
		}
208
	} else {
209 210 211 212 213 214
		/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
		memset(&psr_vsc, 0, sizeof(psr_vsc));
		psr_vsc.sdp_header.HB0 = 0;
		psr_vsc.sdp_header.HB1 = 0x7;
		psr_vsc.sdp_header.HB2 = 0x2;
		psr_vsc.sdp_header.HB3 = 0x8;
215 216
	}

217 218
	intel_dig_port->write_infoframe(&intel_dig_port->base.base, crtc_state,
					DP_SDP_VSC, &psr_vsc, sizeof(psr_vsc));
219 220
}

221 222 223
static void vlv_psr_enable_sink(struct intel_dp *intel_dp)
{
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
224
			   DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
225 226
}

227
static void hsw_psr_setup_aux(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
228 229
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
230 231 232
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	u32 aux_clock_divider, aux_ctl;
	int i;
R
Rodrigo Vivi 已提交
233 234 235 236 237 238 239
	static const uint8_t aux_msg[] = {
		[0] = DP_AUX_NATIVE_WRITE << 4,
		[1] = DP_SET_POWER >> 8,
		[2] = DP_SET_POWER & 0xff,
		[3] = 1 - 1,
		[4] = DP_SET_POWER_D0,
	};
240 241 242 243
	u32 psr_aux_mask = EDP_PSR_AUX_CTL_TIME_OUT_MASK |
			   EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK |
			   EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK |
			   EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK;
R
Rodrigo Vivi 已提交
244 245

	BUILD_BUG_ON(sizeof(aux_msg) > 20);
246
	for (i = 0; i < sizeof(aux_msg); i += 4)
247
		I915_WRITE(EDP_PSR_AUX_DATA(i >> 2),
248 249
			   intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));

250 251 252
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

	/* Start with bits set for DDI_AUX_CTL register */
253 254
	aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, 0, sizeof(aux_msg),
					     aux_clock_divider);
255 256 257 258

	/* Select only valid bits for SRD_AUX_CTL */
	aux_ctl &= psr_aux_mask;
	I915_WRITE(EDP_PSR_AUX_CTL, aux_ctl);
259 260 261 262 263 264 265 266
}

static void hsw_psr_enable_sink(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);

267 268 269 270 271
	/* Enable ALPM at sink for psr2 */
	if (dev_priv->psr.psr2_support && dev_priv->psr.alpm)
		drm_dp_dpcd_writeb(&intel_dp->aux,
				DP_RECEIVER_ALPM_CONFIG,
				DP_ALPM_ENABLE);
272 273 274 275 276 277 278
	if (dev_priv->psr.link_standby)
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
	else
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE);

279
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
R
Rodrigo Vivi 已提交
280 281
}

282 283
static void vlv_psr_enable_source(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *crtc_state)
284 285
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
286 287
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
288

289
	/* Transition from PSR_state 0 (disabled) to PSR_state 1 (inactive) */
290
	I915_WRITE(VLV_PSRCTL(crtc->pipe),
291 292 293 294 295
		   VLV_EDP_PSR_MODE_SW_TIMER |
		   VLV_EDP_PSR_SRC_TRANSMITTER_STATE |
		   VLV_EDP_PSR_ENABLE);
}

296 297 298 299
static void vlv_psr_activate(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
300
	struct drm_i915_private *dev_priv = to_i915(dev);
301 302 303
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;

304 305 306 307 308
	/*
	 * Let's do the transition from PSR_state 1 (inactive) to
	 * PSR_state 2 (transition to active - static frame transmission).
	 * Then Hardware is responsible for the transition to
	 * PSR_state 3 (active - no Remote Frame Buffer (RFB) update).
309 310 311 312 313
	 */
	I915_WRITE(VLV_PSRCTL(pipe), I915_READ(VLV_PSRCTL(pipe)) |
		   VLV_EDP_PSR_ACTIVE_ENTRY);
}

R
Rodrigo Vivi 已提交
314
static void hsw_activate_psr1(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
315 316 317
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
318
	struct drm_i915_private *dev_priv = to_i915(dev);
319

R
Rodrigo Vivi 已提交
320
	uint32_t max_sleep_time = 0x1f;
321 322 323 324 325 326
	/*
	 * Let's respect VBT in case VBT asks a higher idle_frame value.
	 * Let's use 6 as the minimum to cover all known cases including
	 * the off-by-one issue that HW has in some cases. Also there are
	 * cases where sink should be able to train
	 * with the 5 or 6 idle patterns.
327
	 */
328
	uint32_t idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
329 330 331 332
	uint32_t val = EDP_PSR_ENABLE;

	val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
	val |= idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;
333

334
	if (IS_HASWELL(dev_priv))
335
		val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
R
Rodrigo Vivi 已提交
336

337 338 339
	if (dev_priv->psr.link_standby)
		val |= EDP_PSR_LINK_STANDBY;

340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363
	if (dev_priv->vbt.psr.tp1_wakeup_time > 5)
		val |= EDP_PSR_TP1_TIME_2500us;
	else if (dev_priv->vbt.psr.tp1_wakeup_time > 1)
		val |= EDP_PSR_TP1_TIME_500us;
	else if (dev_priv->vbt.psr.tp1_wakeup_time > 0)
		val |= EDP_PSR_TP1_TIME_100us;
	else
		val |= EDP_PSR_TP1_TIME_0us;

	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 5)
		val |= EDP_PSR_TP2_TP3_TIME_2500us;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 1)
		val |= EDP_PSR_TP2_TP3_TIME_500us;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 0)
		val |= EDP_PSR_TP2_TP3_TIME_100us;
	else
		val |= EDP_PSR_TP2_TP3_TIME_0us;

	if (intel_dp_source_supports_hbr2(intel_dp) &&
	    drm_dp_tps3_supported(intel_dp->dpcd))
		val |= EDP_PSR_TP1_TP3_SEL;
	else
		val |= EDP_PSR_TP1_TP2_SEL;

364
	val |= I915_READ(EDP_PSR_CTL) & EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK;
365
	I915_WRITE(EDP_PSR_CTL, val);
366
}
367

R
Rodrigo Vivi 已提交
368
static void hsw_activate_psr2(struct intel_dp *intel_dp)
369 370 371 372 373 374 375 376 377 378 379 380 381
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
	/*
	 * Let's respect VBT in case VBT asks a higher idle_frame value.
	 * Let's use 6 as the minimum to cover all known cases including
	 * the off-by-one issue that HW has in some cases. Also there are
	 * cases where sink should be able to train
	 * with the 5 or 6 idle patterns.
	 */
	uint32_t idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
	uint32_t val;
382
	uint8_t sink_latency;
383 384

	val = idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;
385 386 387 388

	/* FIXME: selective update is probably totally broken because it doesn't
	 * mesh at all with our frontbuffer tracking. And the hw alone isn't
	 * good enough. */
389
	val |= EDP_PSR2_ENABLE |
390 391 392 393 394 395 396 397 398 399
		EDP_SU_TRACK_ENABLE;

	if (drm_dp_dpcd_readb(&intel_dp->aux,
				DP_SYNCHRONIZATION_LATENCY_IN_SINK,
				&sink_latency) == 1) {
		sink_latency &= DP_MAX_RESYNC_FRAME_COUNT_MASK;
	} else {
		sink_latency = 0;
	}
	val |= EDP_PSR2_FRAME_BEFORE_SU(sink_latency + 1);
400 401 402 403 404 405 406 407 408

	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 5)
		val |= EDP_PSR2_TP2_TIME_2500;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 1)
		val |= EDP_PSR2_TP2_TIME_500;
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 0)
		val |= EDP_PSR2_TP2_TIME_100;
	else
		val |= EDP_PSR2_TP2_TIME_50;
409

410
	I915_WRITE(EDP_PSR2_CTL, val);
R
Rodrigo Vivi 已提交
411 412
}

R
Rodrigo Vivi 已提交
413
static void hsw_psr_activate(struct intel_dp *intel_dp)
414 415 416 417 418
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);

R
Rodrigo Vivi 已提交
419 420 421 422 423
	/* On HSW+ after we enable PSR on source it will activate it
	 * as soon as it match configure idle_frame count. So
	 * we just actually enable it here on activation time.
	 */

424 425
	/* psr1 and psr2 are mutually exclusive.*/
	if (dev_priv->psr.psr2_support)
R
Rodrigo Vivi 已提交
426
		hsw_activate_psr2(intel_dp);
427
	else
R
Rodrigo Vivi 已提交
428
		hsw_activate_psr1(intel_dp);
429 430
}

431 432 433 434 435
static bool intel_psr2_config_valid(struct intel_dp *intel_dp,
				    struct intel_crtc_state *crtc_state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
436 437 438
	int crtc_hdisplay = crtc_state->base.adjusted_mode.crtc_hdisplay;
	int crtc_vdisplay = crtc_state->base.adjusted_mode.crtc_vdisplay;
	int psr_max_h = 0, psr_max_v = 0;
439 440 441 442 443 444 445 446 447

	/*
	 * FIXME psr2_support is messed up. It's both computed
	 * dynamically during PSR enable, and extracted from sink
	 * caps during eDP detection.
	 */
	if (!dev_priv->psr.psr2_support)
		return false;

448 449 450 451 452 453 454 455 456 457 458 459
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
		psr_max_h = 4096;
		psr_max_v = 2304;
	} else if (IS_GEN9(dev_priv)) {
		psr_max_h = 3640;
		psr_max_v = 2304;
	}

	if (crtc_hdisplay > psr_max_h || crtc_vdisplay > psr_max_v) {
		DRM_DEBUG_KMS("PSR2 not enabled, resolution %dx%d > max supported %dx%d\n",
			      crtc_hdisplay, crtc_vdisplay,
			      psr_max_h, psr_max_v);
460 461 462 463 464 465
		return false;
	}

	return true;
}

466 467
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
468 469
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
470
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
471
	const struct drm_display_mode *adjusted_mode =
472
		&crtc_state->base.adjusted_mode;
473
	int psr_setup_time;
R
Rodrigo Vivi 已提交
474

475
	if (!CAN_PSR(dev_priv))
476 477 478 479 480 481
		return;

	if (!i915_modparams.enable_psr) {
		DRM_DEBUG_KMS("PSR disable by flag\n");
		return;
	}
R
Rodrigo Vivi 已提交
482

483 484 485 486 487 488 489
	/*
	 * HSW spec explicitly says PSR is tied to port A.
	 * BDW+ platforms with DDI implementation of PSR have different
	 * PSR registers per transcoder and we only implement transcoder EDP
	 * ones. Since by Display design transcoder EDP is tied to port A
	 * we can safely escape based on the port A.
	 */
490
	if (HAS_DDI(dev_priv) && dig_port->base.port != PORT_A) {
491
		DRM_DEBUG_KMS("PSR condition failed: Port not supported\n");
492
		return;
R
Rodrigo Vivi 已提交
493 494
	}

495
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
496 497
	    !dev_priv->psr.link_standby) {
		DRM_ERROR("PSR condition failed: Link off requested but not supported on this platform\n");
498
		return;
499 500
	}

501
	if (IS_HASWELL(dev_priv) &&
502
	    I915_READ(HSW_STEREO_3D_CTL(crtc_state->cpu_transcoder)) &
503
		      S3D_ENABLE) {
R
Rodrigo Vivi 已提交
504
		DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
505
		return;
R
Rodrigo Vivi 已提交
506 507
	}

508
	if (IS_HASWELL(dev_priv) &&
509
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
R
Rodrigo Vivi 已提交
510
		DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
511
		return;
R
Rodrigo Vivi 已提交
512 513
	}

514 515 516 517
	psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
	if (psr_setup_time < 0) {
		DRM_DEBUG_KMS("PSR condition failed: Invalid PSR setup time (0x%02x)\n",
			      intel_dp->psr_dpcd[1]);
518
		return;
519 520 521 522 523 524
	}

	if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
	    adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
		DRM_DEBUG_KMS("PSR condition failed: PSR setup time (%d us) too long\n",
			      psr_setup_time);
525 526 527
		return;
	}

528 529 530 531 532
	if (!(intel_dp->edp_dpcd[1] & DP_EDP_SET_POWER_CAP)) {
		DRM_DEBUG_KMS("PSR condition failed: panel lacks power state control\n");
		return;
	}

533
	crtc_state->has_psr = true;
534 535
	crtc_state->has_psr2 = intel_psr2_config_valid(intel_dp, crtc_state);
	DRM_DEBUG_KMS("Enabling PSR%s\n", crtc_state->has_psr2 ? "2" : "");
R
Rodrigo Vivi 已提交
536 537
}

538
static void intel_psr_activate(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
539 540 541
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
542
	struct drm_i915_private *dev_priv = to_i915(dev);
R
Rodrigo Vivi 已提交
543

544 545 546 547
	if (dev_priv->psr.psr2_support)
		WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
	else
		WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
548 549 550
	WARN_ON(dev_priv->psr.active);
	lockdep_assert_held(&dev_priv->psr.lock);

R
Rodrigo Vivi 已提交
551
	dev_priv->psr.activate(intel_dp);
R
Rodrigo Vivi 已提交
552 553 554
	dev_priv->psr.active = true;
}

555 556 557 558 559 560 561 562
static void hsw_psr_enable_source(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *crtc_state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;

563 564
	psr_aux_io_power_get(intel_dp);

565 566 567 568 569 570
	/* Only HSW and BDW have PSR AUX registers that need to be setup. SKL+
	 * use hardcoded values PSR AUX transactions
	 */
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
		hsw_psr_setup_aux(intel_dp);

571
	if (dev_priv->psr.psr2_support) {
572 573
		u32 chicken = PSR2_VSC_ENABLE_PROG_HEADER
			      | PSR2_ADD_VERTICAL_LINE_COUNT;
574 575
		I915_WRITE(CHICKEN_TRANS(cpu_transcoder), chicken);

576
		I915_WRITE(EDP_PSR_DEBUG,
577 578 579 580 581 582 583 584 585 586 587 588 589
			   EDP_PSR_DEBUG_MASK_MEMUP |
			   EDP_PSR_DEBUG_MASK_HPD |
			   EDP_PSR_DEBUG_MASK_LPSP |
			   EDP_PSR_DEBUG_MASK_MAX_SLEEP |
			   EDP_PSR_DEBUG_MASK_DISP_REG_WRITE);
	} else {
		/*
		 * Per Spec: Avoid continuous PSR exit by masking MEMUP
		 * and HPD. also mask LPSP to avoid dependency on other
		 * drivers that might block runtime_pm besides
		 * preventing  other hw tracking issues now we can rely
		 * on frontbuffer tracking.
		 */
590
		I915_WRITE(EDP_PSR_DEBUG,
591 592 593 594 595 596
			   EDP_PSR_DEBUG_MASK_MEMUP |
			   EDP_PSR_DEBUG_MASK_HPD |
			   EDP_PSR_DEBUG_MASK_LPSP);
	}
}

R
Rodrigo Vivi 已提交
597 598 599
/**
 * intel_psr_enable - Enable PSR
 * @intel_dp: Intel DP
600
 * @crtc_state: new CRTC state
R
Rodrigo Vivi 已提交
601 602 603
 *
 * This function can only be called after the pipe is fully trained and enabled.
 */
604 605
void intel_psr_enable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
606 607 608
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
609
	struct drm_i915_private *dev_priv = to_i915(dev);
R
Rodrigo Vivi 已提交
610

611
	if (!crtc_state->has_psr)
R
Rodrigo Vivi 已提交
612 613
		return;

614 615 616
	if (WARN_ON(!CAN_PSR(dev_priv)))
		return;

617
	WARN_ON(dev_priv->drrs.dp);
R
Rodrigo Vivi 已提交
618 619 620 621 622 623
	mutex_lock(&dev_priv->psr.lock);
	if (dev_priv->psr.enabled) {
		DRM_DEBUG_KMS("PSR already in use\n");
		goto unlock;
	}

624
	dev_priv->psr.psr2_support = crtc_state->has_psr2;
R
Rodrigo Vivi 已提交
625 626
	dev_priv->psr.busy_frontbuffer_bits = 0;

627
	dev_priv->psr.setup_vsc(intel_dp, crtc_state);
628
	dev_priv->psr.enable_sink(intel_dp);
629
	dev_priv->psr.enable_source(intel_dp, crtc_state);
630 631 632 633 634 635 636 637 638 639 640 641 642 643 644
	dev_priv->psr.enabled = intel_dp;

	if (INTEL_GEN(dev_priv) >= 9) {
		intel_psr_activate(intel_dp);
	} else {
		/*
		 * FIXME: Activation should happen immediately since this
		 * function is just called after pipe is fully trained and
		 * enabled.
		 * However on some platforms we face issues when first
		 * activation follows a modeset so quickly.
		 *     - On VLV/CHV we get bank screen on first activation
		 *     - On HSW/BDW we get a recoverable frozen screen until
		 *       next exit-activate sequence.
		 */
645 646
		schedule_delayed_work(&dev_priv->psr.work,
				      msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
647
	}
648

R
Rodrigo Vivi 已提交
649 650 651 652
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

653 654
static void vlv_psr_disable(struct intel_dp *intel_dp,
			    const struct intel_crtc_state *old_crtc_state)
R
Rodrigo Vivi 已提交
655 656 657
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
658
	struct drm_i915_private *dev_priv = to_i915(dev);
659
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
660
	uint32_t val;
R
Rodrigo Vivi 已提交
661

662
	if (dev_priv->psr.active) {
663
		/* Put VLV PSR back to PSR_state 0 (disabled). */
664
		if (intel_wait_for_register(dev_priv,
665
					    VLV_PSRSTAT(crtc->pipe),
666 667 668
					    VLV_EDP_PSR_IN_TRANS,
					    0,
					    1))
669 670
			WARN(1, "PSR transition took longer than expected\n");

671
		val = I915_READ(VLV_PSRCTL(crtc->pipe));
672 673 674
		val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
		val &= ~VLV_EDP_PSR_ENABLE;
		val &= ~VLV_EDP_PSR_MODE_MASK;
675
		I915_WRITE(VLV_PSRCTL(crtc->pipe), val);
676 677 678

		dev_priv->psr.active = false;
	} else {
679
		WARN_ON(vlv_is_psr_active_on_pipe(dev, crtc->pipe));
R
Rodrigo Vivi 已提交
680
	}
681 682
}

683 684
static void hsw_psr_disable(struct intel_dp *intel_dp,
			    const struct intel_crtc_state *old_crtc_state)
685 686 687
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
688
	struct drm_i915_private *dev_priv = to_i915(dev);
R
Rodrigo Vivi 已提交
689 690

	if (dev_priv->psr.active) {
691
		i915_reg_t psr_status;
692 693
		u32 psr_status_mask;

694
		if (dev_priv->psr.psr2_support) {
695
			psr_status = EDP_PSR2_STATUS;
696 697
			psr_status_mask = EDP_PSR2_STATUS_STATE_MASK;

698 699
			I915_WRITE(EDP_PSR2_CTL,
				   I915_READ(EDP_PSR2_CTL) &
700 701
				   ~(EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE));

702
		} else {
703
			psr_status = EDP_PSR_STATUS;
704 705
			psr_status_mask = EDP_PSR_STATUS_STATE_MASK;

706 707
			I915_WRITE(EDP_PSR_CTL,
				   I915_READ(EDP_PSR_CTL) & ~EDP_PSR_ENABLE);
708
		}
709 710 711

		/* Wait till PSR is idle */
		if (intel_wait_for_register(dev_priv,
712
					    psr_status, psr_status_mask, 0,
713 714 715
					    2000))
			DRM_ERROR("Timed out waiting for PSR Idle State\n");

R
Rodrigo Vivi 已提交
716 717
		dev_priv->psr.active = false;
	} else {
718 719 720 721
		if (dev_priv->psr.psr2_support)
			WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
		else
			WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
722
	}
723 724

	psr_aux_io_power_put(intel_dp);
725 726 727 728 729
}

/**
 * intel_psr_disable - Disable PSR
 * @intel_dp: Intel DP
730
 * @old_crtc_state: old CRTC state
731 732 733
 *
 * This function needs to be called before disabling pipe.
 */
734 735
void intel_psr_disable(struct intel_dp *intel_dp,
		       const struct intel_crtc_state *old_crtc_state)
736 737 738
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
739
	struct drm_i915_private *dev_priv = to_i915(dev);
740

741
	if (!old_crtc_state->has_psr)
742 743
		return;

744 745 746
	if (WARN_ON(!CAN_PSR(dev_priv)))
		return;

747 748 749 750 751 752
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

753
	dev_priv->psr.disable_source(intel_dp, old_crtc_state);
R
Rodrigo Vivi 已提交
754

755 756 757
	/* Disable PSR on Sink */
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);

R
Rodrigo Vivi 已提交
758 759 760 761 762 763 764 765 766 767 768
	dev_priv->psr.enabled = NULL;
	mutex_unlock(&dev_priv->psr.lock);

	cancel_delayed_work_sync(&dev_priv->psr.work);
}

static void intel_psr_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), psr.work.work);
	struct intel_dp *intel_dp = dev_priv->psr.enabled;
769 770
	struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
R
Rodrigo Vivi 已提交
771 772 773 774 775 776

	/* We have to make sure PSR is ready for re-enable
	 * otherwise it keeps disabled until next full enable/disable cycle.
	 * PSR might take some time to get fully disabled
	 * and be ready for re-enable.
	 */
777
	if (HAS_DDI(dev_priv)) {
778 779
		if (dev_priv->psr.psr2_support) {
			if (intel_wait_for_register(dev_priv,
780 781 782 783
						    EDP_PSR2_STATUS,
						    EDP_PSR2_STATUS_STATE_MASK,
						    0,
						    50)) {
784 785 786 787 788
				DRM_ERROR("Timed out waiting for PSR2 Idle for re-enable\n");
				return;
			}
		} else {
			if (intel_wait_for_register(dev_priv,
789 790 791 792
						    EDP_PSR_STATUS,
						    EDP_PSR_STATUS_STATE_MASK,
						    0,
						    50)) {
793 794 795
				DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
				return;
			}
796 797
		}
	} else {
798 799 800 801 802
		if (intel_wait_for_register(dev_priv,
					    VLV_PSRSTAT(pipe),
					    VLV_EDP_PSR_IN_TRANS,
					    0,
					    1)) {
803 804 805
			DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
			return;
		}
R
Rodrigo Vivi 已提交
806 807 808 809 810 811 812 813 814 815 816 817 818 819 820
	}
	mutex_lock(&dev_priv->psr.lock);
	intel_dp = dev_priv->psr.enabled;

	if (!intel_dp)
		goto unlock;

	/*
	 * The delayed work can race with an invalidate hence we need to
	 * recheck. Since psr_flush first clears this and then reschedules we
	 * won't ever miss a flush when bailing out here.
	 */
	if (dev_priv->psr.busy_frontbuffer_bits)
		goto unlock;

821
	intel_psr_activate(intel_dp);
R
Rodrigo Vivi 已提交
822 823 824 825
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

826
static void intel_psr_exit(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
827
{
828 829 830 831
	struct intel_dp *intel_dp = dev_priv->psr.enabled;
	struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
	u32 val;
R
Rodrigo Vivi 已提交
832

833 834 835
	if (!dev_priv->psr.active)
		return;

836
	if (HAS_DDI(dev_priv)) {
837 838 839 840 841 842 843 844 845
		if (dev_priv->psr.psr2_support) {
			val = I915_READ(EDP_PSR2_CTL);
			WARN_ON(!(val & EDP_PSR2_ENABLE));
			I915_WRITE(EDP_PSR2_CTL, val & ~EDP_PSR2_ENABLE);
		} else {
			val = I915_READ(EDP_PSR_CTL);
			WARN_ON(!(val & EDP_PSR_ENABLE));
			I915_WRITE(EDP_PSR_CTL, val & ~EDP_PSR_ENABLE);
		}
846 847 848
	} else {
		val = I915_READ(VLV_PSRCTL(pipe));

849 850 851 852 853 854 855 856
		/*
		 * Here we do the transition drirectly from
		 * PSR_state 3 (active - no Remote Frame Buffer (RFB) update) to
		 * PSR_state 5 (exit).
		 * PSR State 4 (active with single frame update) can be skipped.
		 * On PSR_state 5 (exit) Hardware is responsible to transition
		 * back to PSR_state 1 (inactive).
		 * Now we are at Same state after vlv_psr_enable_source.
857 858 859 860
		 */
		val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
		I915_WRITE(VLV_PSRCTL(pipe), val);

861 862
		/*
		 * Send AUX wake up - Spec says after transitioning to PSR
863 864 865 866 867 868 869 870
		 * active we have to send AUX wake up by writing 01h in DPCD
		 * 600h of sink device.
		 * XXX: This might slow down the transition, but without this
		 * HW doesn't complete the transition to PSR_state 1 and we
		 * never get the screen updated.
		 */
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
				   DP_SET_POWER_D0);
R
Rodrigo Vivi 已提交
871 872
	}

873
	dev_priv->psr.active = false;
R
Rodrigo Vivi 已提交
874 875
}

876 877
/**
 * intel_psr_single_frame_update - Single Frame Update
878
 * @dev_priv: i915 device
879
 * @frontbuffer_bits: frontbuffer plane tracking bits
880 881 882 883 884 885
 *
 * Some platforms support a single frame update feature that is used to
 * send and update only one frame on Remote Frame Buffer.
 * So far it is only implemented for Valleyview and Cherryview because
 * hardware requires this to be done before a page flip.
 */
886
void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
887
				   unsigned frontbuffer_bits)
888 889 890 891 892
{
	struct drm_crtc *crtc;
	enum pipe pipe;
	u32 val;

893
	if (!CAN_PSR(dev_priv))
894 895
		return;

896 897 898 899
	/*
	 * Single frame update is already supported on BDW+ but it requires
	 * many W/A and it isn't really needed.
	 */
900
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
901 902 903 904 905 906 907 908 909 910 911
		return;

	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

912 913
	if (frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)) {
		val = I915_READ(VLV_PSRCTL(pipe));
914

915 916 917 918 919 920
		/*
		 * We need to set this bit before writing registers for a flip.
		 * This bit will be self-clear when it gets to the PSR active state.
		 */
		I915_WRITE(VLV_PSRCTL(pipe), val | VLV_EDP_PSR_SINGLE_FRAME_UPDATE);
	}
921 922 923
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
924 925
/**
 * intel_psr_invalidate - Invalidade PSR
926
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
927
 * @frontbuffer_bits: frontbuffer plane tracking bits
928
 * @origin: which operation caused the invalidate
R
Rodrigo Vivi 已提交
929 930 931 932 933 934 935 936
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
 * disabled if the frontbuffer mask contains a buffer relevant to PSR.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
 */
937
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
938
			  unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
939 940 941 942
{
	struct drm_crtc *crtc;
	enum pipe pipe;

943
	if (!CAN_PSR(dev_priv))
944 945
		return;

946 947 948
	if (dev_priv->psr.has_hw_tracking && origin == ORIGIN_FLIP)
		return;

R
Rodrigo Vivi 已提交
949 950 951 952 953 954 955 956 957 958 959
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
960 961

	if (frontbuffer_bits)
962
		intel_psr_exit(dev_priv);
963

R
Rodrigo Vivi 已提交
964 965 966
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
967 968
/**
 * intel_psr_flush - Flush PSR
969
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
970
 * @frontbuffer_bits: frontbuffer plane tracking bits
971
 * @origin: which operation caused the flush
R
Rodrigo Vivi 已提交
972 973 974 975 976 977 978 979
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering has completed and flushed out to memory. PSR
 * can be enabled again if no other frontbuffer relevant to PSR is dirty.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
 */
980
void intel_psr_flush(struct drm_i915_private *dev_priv,
981
		     unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
982 983 984 985
{
	struct drm_crtc *crtc;
	enum pipe pipe;

986
	if (!CAN_PSR(dev_priv))
987 988
		return;

989 990 991
	if (dev_priv->psr.has_hw_tracking && origin == ORIGIN_FLIP)
		return;

R
Rodrigo Vivi 已提交
992 993 994 995 996 997 998 999
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
1000 1001

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
R
Rodrigo Vivi 已提交
1002 1003
	dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;

1004
	/* By definition flush = invalidate + flush */
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
	if (frontbuffer_bits) {
		if (dev_priv->psr.psr2_support ||
		    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
			intel_psr_exit(dev_priv);
		} else {
			/*
			 * Display WA #0884: all
			 * This documented WA for bxt can be safely applied
			 * broadly so we can force HW tracking to exit PSR
			 * instead of disabling and re-enabling.
1015
			 * Workaround tells us to write 0 to CUR_SURFLIVE_A,
1016 1017 1018
			 * but it makes more sense write to the current active
			 * pipe.
			 */
1019
			I915_WRITE(CURSURFLIVE(pipe), 0);
1020 1021
		}
	}
1022

R
Rodrigo Vivi 已提交
1023
	if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
1024 1025
		if (!work_busy(&dev_priv->psr.work.work))
			schedule_delayed_work(&dev_priv->psr.work,
1026
					      msecs_to_jiffies(100));
R
Rodrigo Vivi 已提交
1027 1028 1029
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1030 1031
/**
 * intel_psr_init - Init basic PSR work and mutex.
1032
 * @dev_priv: i915 device private
R
Rodrigo Vivi 已提交
1033 1034 1035 1036
 *
 * This function is  called only once at driver load to initialize basic
 * PSR stuff.
 */
1037
void intel_psr_init(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
1038
{
1039 1040 1041
	if (!HAS_PSR(dev_priv))
		return;

1042 1043 1044
	dev_priv->psr_mmio_base = IS_HASWELL(dev_priv) ?
		HSW_EDP_PSR_BASE : BDW_EDP_PSR_BASE;

1045 1046 1047
	if (!dev_priv->psr.sink_support)
		return;

1048
	/* Per platform default: all disabled. */
1049 1050
	if (i915_modparams.enable_psr == -1)
		i915_modparams.enable_psr = 0;
1051

1052
	/* Set link_standby x link_off defaults */
1053
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1054 1055
		/* HSW and BDW require workarounds that we don't implement. */
		dev_priv->psr.link_standby = false;
1056
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1057 1058 1059 1060 1061 1062
		/* On VLV and CHV only standby mode is supported. */
		dev_priv->psr.link_standby = true;
	else
		/* For new platforms let's respect VBT back again */
		dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;

1063
	/* Override link_standby x link_off defaults */
1064
	if (i915_modparams.enable_psr == 2 && !dev_priv->psr.link_standby) {
1065 1066 1067
		DRM_DEBUG_KMS("PSR: Forcing link standby\n");
		dev_priv->psr.link_standby = true;
	}
1068
	if (i915_modparams.enable_psr == 3 && dev_priv->psr.link_standby) {
1069 1070 1071 1072
		DRM_DEBUG_KMS("PSR: Forcing main link off\n");
		dev_priv->psr.link_standby = false;
	}

R
Rodrigo Vivi 已提交
1073 1074
	INIT_DELAYED_WORK(&dev_priv->psr.work, intel_psr_work);
	mutex_init(&dev_priv->psr.lock);
1075 1076

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1077
		dev_priv->psr.enable_source = vlv_psr_enable_source;
1078
		dev_priv->psr.disable_source = vlv_psr_disable;
1079
		dev_priv->psr.enable_sink = vlv_psr_enable_sink;
R
Rodrigo Vivi 已提交
1080
		dev_priv->psr.activate = vlv_psr_activate;
1081
		dev_priv->psr.setup_vsc = vlv_psr_setup_vsc;
1082
	} else {
1083
		dev_priv->psr.has_hw_tracking = true;
1084
		dev_priv->psr.enable_source = hsw_psr_enable_source;
1085
		dev_priv->psr.disable_source = hsw_psr_disable;
1086
		dev_priv->psr.enable_sink = hsw_psr_enable_sink;
R
Rodrigo Vivi 已提交
1087
		dev_priv->psr.activate = hsw_psr_activate;
1088
		dev_priv->psr.setup_vsc = hsw_psr_setup_vsc;
1089
	}
R
Rodrigo Vivi 已提交
1090
}