i915_gem_context.c 32.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
/*
 * Copyright © 2011-2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Ben Widawsky <ben@bwidawsk.net>
 *
 */

/*
 * This file implements HW context support. On gen5+ a HW context consists of an
 * opaque GPU object which is referenced at times of context saves and restores.
 * With RC6 enabled, the context is also referenced as the GPU enters and exists
 * from RC6 (GPU has it's own internal power context, except on gen5). Though
 * something like a context does exist for the media ring, the code only
 * supports contexts for the render ring.
 *
 * In software, there is a distinction between contexts created by the user,
 * and the default HW context. The default HW context is used by GPU clients
 * that do not request setup of their own hardware context. The default
 * context's state is never restored to help prevent programming errors. This
 * would happen if a client ran and piggy-backed off another clients GPU state.
 * The default context only exists to give the GPU some offset to load as the
 * current to invoke a save of the context we actually care about. In fact, the
 * code could likely be constructed, albeit in a more complicated fashion, to
 * never use the default context, though that limits the driver's ability to
 * swap out, and/or destroy other contexts.
 *
 * All other contexts are created as a request by the GPU client. These contexts
 * store GPU state, and thus allow GPU clients to not re-emit state (and
 * potentially query certain state) at any time. The kernel driver makes
 * certain that the appropriate commands are inserted.
 *
 * The context life cycle is semi-complicated in that context BOs may live
 * longer than the context itself because of the way the hardware, and object
 * tracking works. Below is a very crude representation of the state machine
 * describing the context life.
 *                                         refcount     pincount     active
 * S0: initial state                          0            0           0
 * S1: context created                        1            0           0
 * S2: context is currently running           2            1           X
 * S3: GPU referenced, but not current        2            0           1
 * S4: context is current, but destroyed      1            1           0
 * S5: like S3, but destroyed                 1            0           1
 *
 * The most common (but not all) transitions:
 * S0->S1: client creates a context
 * S1->S2: client submits execbuf with context
 * S2->S3: other clients submits execbuf with context
 * S3->S1: context object was retired
 * S3->S2: clients submits another execbuf
 * S2->S4: context destroy called with current context
 * S3->S5->S0: destroy path
 * S4->S5->S0: destroy path on current context
 *
 * There are two confusing terms used above:
 *  The "current context" means the context which is currently running on the
D
Damien Lespiau 已提交
76
 *  GPU. The GPU has loaded its state already and has stored away the gtt
77 78 79 80 81 82 83 84 85 86 87
 *  offset of the BO. The GPU is not actively referencing the data at this
 *  offset, but it will on the next context switch. The only way to avoid this
 *  is to do a GPU reset.
 *
 *  An "active context' is one which was previously the "current context" and is
 *  on the active list waiting for the next context switch to occur. Until this
 *  happens, the object must remain at the same gtt offset. It is therefore
 *  possible to destroy a context, but it is still active.
 *
 */

88 89
#include <drm/drmP.h>
#include <drm/i915_drm.h>
90
#include "i915_drv.h"
91
#include "i915_trace.h"
92

93 94
#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1

95 96 97 98
/* This is a HW constraint. The value below is the largest known requirement
 * I've seen in a spec to date, and that was a workaround for a non-shipping
 * part. It should be safe to decrease this, but it's more future proof as is.
 */
B
Ben Widawsky 已提交
99 100
#define GEN6_CONTEXT_ALIGN (64<<10)
#define GEN7_CONTEXT_ALIGN 4096
101

102
static size_t get_context_alignment(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
103
{
104
	if (IS_GEN6(dev_priv))
B
Ben Widawsky 已提交
105 106 107 108 109
		return GEN6_CONTEXT_ALIGN;

	return GEN7_CONTEXT_ALIGN;
}

110
static int get_context_size(struct drm_i915_private *dev_priv)
111 112 113 114
{
	int ret;
	u32 reg;

115
	switch (INTEL_GEN(dev_priv)) {
116 117 118 119 120
	case 6:
		reg = I915_READ(CXT_SIZE);
		ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
		break;
	case 7:
B
Ben Widawsky 已提交
121
		reg = I915_READ(GEN7_CXT_SIZE);
122
		if (IS_HASWELL(dev_priv))
123
			ret = HSW_CXT_TOTAL_SIZE;
B
Ben Widawsky 已提交
124 125
		else
			ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
126
		break;
B
Ben Widawsky 已提交
127 128 129
	case 8:
		ret = GEN8_CXT_TOTAL_SIZE;
		break;
130 131 132 133 134 135 136
	default:
		BUG();
	}

	return ret;
}

137
void i915_gem_context_free(struct kref *ctx_ref)
138
{
139
	struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
140
	int i;
141

142
	lockdep_assert_held(&ctx->i915->drm.struct_mutex);
143
	trace_i915_context_free(ctx);
144
	GEM_BUG_ON(!ctx->closed);
145

146 147
	i915_ppgtt_put(ctx->ppgtt);

148 149 150 151 152 153 154
	for (i = 0; i < I915_NUM_ENGINES; i++) {
		struct intel_context *ce = &ctx->engine[i];

		if (!ce->state)
			continue;

		WARN_ON(ce->pin_count);
155
		if (ce->ring)
156
			intel_ring_free(ce->ring);
157

158
		__i915_gem_object_release_unless_active(ce->state->obj);
159 160
	}

161
	kfree(ctx->name);
162
	put_pid(ctx->pid);
B
Ben Widawsky 已提交
163
	list_del(&ctx->link);
164 165

	ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
166 167 168
	kfree(ctx);
}

169
static struct drm_i915_gem_object *
170
alloc_context_obj(struct drm_i915_private *dev_priv, u64 size)
171 172 173 174
{
	struct drm_i915_gem_object *obj;
	int ret;

175
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
176

177
	obj = i915_gem_object_create(dev_priv, size);
178 179
	if (IS_ERR(obj))
		return obj;
180 181 182 183 184 185 186 187

	/*
	 * Try to make the context utilize L3 as well as LLC.
	 *
	 * On VLV we don't have L3 controls in the PTEs so we
	 * shouldn't touch the cache level, especially as that
	 * would make the object snooped which might have a
	 * negative performance impact.
188 189 190 191 192 193 194
	 *
	 * Snooping is required on non-llc platforms in execlist
	 * mode, but since all GGTT accesses use PAT entry 0 we
	 * get snooping anyway regardless of cache_level.
	 *
	 * This is only applicable for Ivy Bridge devices since
	 * later platforms don't have L3 control bits in the PTE.
195
	 */
196
	if (IS_IVYBRIDGE(dev_priv)) {
197 198 199
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
		/* Failure shouldn't ever happen this early */
		if (WARN_ON(ret)) {
200
			i915_gem_object_put(obj);
201 202 203 204 205 206 207
			return ERR_PTR(ret);
		}
	}

	return obj;
}

208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
static void i915_ppgtt_close(struct i915_address_space *vm)
{
	struct list_head *phases[] = {
		&vm->active_list,
		&vm->inactive_list,
		&vm->unbound_list,
		NULL,
	}, **phase;

	GEM_BUG_ON(vm->closed);
	vm->closed = true;

	for (phase = phases; *phase; phase++) {
		struct i915_vma *vma, *vn;

		list_for_each_entry_safe(vma, vn, *phase, vm_link)
224
			if (!i915_vma_is_closed(vma))
225 226 227 228 229 230 231 232 233 234 235 236 237 238
				i915_vma_close(vma);
	}
}

static void context_close(struct i915_gem_context *ctx)
{
	GEM_BUG_ON(ctx->closed);
	ctx->closed = true;
	if (ctx->ppgtt)
		i915_ppgtt_close(&ctx->ppgtt->base);
	ctx->file_priv = ERR_PTR(-EBADF);
	i915_gem_context_put(ctx);
}

239 240 241 242 243 244 245 246 247 248 249
static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
{
	int ret;

	ret = ida_simple_get(&dev_priv->context_hw_ida,
			     0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
	if (ret < 0) {
		/* Contexts are only released when no longer active.
		 * Flush any pending retires to hopefully release some
		 * stale contexts and try again.
		 */
250
		i915_gem_retire_requests(dev_priv);
251 252 253 254 255 256 257 258 259 260
		ret = ida_simple_get(&dev_priv->context_hw_ida,
				     0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
		if (ret < 0)
			return ret;
	}

	*out = ret;
	return 0;
}

261
static struct i915_gem_context *
262
__create_hw_context(struct drm_i915_private *dev_priv,
263
		    struct drm_i915_file_private *file_priv)
264
{
265
	struct i915_gem_context *ctx;
T
Tejun Heo 已提交
266
	int ret;
267

268
	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
269 270
	if (ctx == NULL)
		return ERR_PTR(-ENOMEM);
271

272 273 274 275 276 277
	ret = assign_hw_id(dev_priv, &ctx->hw_id);
	if (ret) {
		kfree(ctx);
		return ERR_PTR(ret);
	}

278
	kref_init(&ctx->ref);
279
	list_add_tail(&ctx->link, &dev_priv->context_list);
280
	ctx->i915 = dev_priv;
281

282 283
	ctx->ggtt_alignment = get_context_alignment(dev_priv);

284
	if (dev_priv->hw_context_size) {
285 286 287
		struct drm_i915_gem_object *obj;
		struct i915_vma *vma;

288
		obj = alloc_context_obj(dev_priv, dev_priv->hw_context_size);
289 290
		if (IS_ERR(obj)) {
			ret = PTR_ERR(obj);
291
			goto err_out;
292
		}
293 294 295 296 297 298 299 300 301

		vma = i915_vma_create(obj, &dev_priv->ggtt.base, NULL);
		if (IS_ERR(vma)) {
			i915_gem_object_put(obj);
			ret = PTR_ERR(vma);
			goto err_out;
		}

		ctx->engine[RCS].state = vma;
302
	}
303 304

	/* Default context will never have a file_priv */
305 306
	ret = DEFAULT_CONTEXT_HANDLE;
	if (file_priv) {
307
		ret = idr_alloc(&file_priv->context_idr, ctx,
308
				DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
309 310
		if (ret < 0)
			goto err_out;
311 312
	}
	ctx->user_handle = ret;
313 314

	ctx->file_priv = file_priv;
315
	if (file_priv) {
316
		ctx->pid = get_task_pid(current, PIDTYPE_PID);
317 318 319 320 321 322 323 324 325
		ctx->name = kasprintf(GFP_KERNEL, "%s[%d]/%x",
				      current->comm,
				      pid_nr(ctx->pid),
				      ctx->user_handle);
		if (!ctx->name) {
			ret = -ENOMEM;
			goto err_pid;
		}
	}
326

327 328 329
	/* NB: Mark all slices as needing a remap so that when the context first
	 * loads it will restore whatever remap state already exists. If there
	 * is no remap info, it will be a NOP. */
330
	ctx->remap_slice = ALL_L3_SLICES(dev_priv);
331

332
	ctx->bannable = true;
333
	ctx->ring_size = 4 * PAGE_SIZE;
334 335
	ctx->desc_template = GEN8_CTX_ADDRESSING_MODE(dev_priv) <<
			     GEN8_CTX_ADDRESSING_MODE_SHIFT;
336
	ATOMIC_INIT_NOTIFIER_HEAD(&ctx->status_notifier);
337

338
	return ctx;
339

340 341 342
err_pid:
	put_pid(ctx->pid);
	idr_remove(&file_priv->context_idr, ctx->user_handle);
343
err_out:
344
	context_close(ctx);
345
	return ERR_PTR(ret);
346 347
}

348 349 350 351 352
/**
 * The default context needs to exist per ring that uses contexts. It stores the
 * context state of the GPU for applications that don't utilize HW contexts, as
 * well as an idle case.
 */
353
static struct i915_gem_context *
354
i915_gem_create_context(struct drm_i915_private *dev_priv,
355
			struct drm_i915_file_private *file_priv)
356
{
357
	struct i915_gem_context *ctx;
358

359
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
360

361
	ctx = __create_hw_context(dev_priv, file_priv);
362
	if (IS_ERR(ctx))
363
		return ctx;
364

365
	if (USES_FULL_PPGTT(dev_priv)) {
C
Chris Wilson 已提交
366
		struct i915_hw_ppgtt *ppgtt;
367

368
		ppgtt = i915_ppgtt_create(dev_priv, file_priv, ctx->name);
369
		if (IS_ERR(ppgtt)) {
370 371
			DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
					 PTR_ERR(ppgtt));
372
			idr_remove(&file_priv->context_idr, ctx->user_handle);
373
			context_close(ctx);
374
			return ERR_CAST(ppgtt);
375 376 377 378
		}

		ctx->ppgtt = ppgtt;
	}
379

380 381
	trace_i915_context_create(ctx);

382
	return ctx;
383 384
}

385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407
/**
 * i915_gem_context_create_gvt - create a GVT GEM context
 * @dev: drm device *
 *
 * This function is used to create a GVT specific GEM context.
 *
 * Returns:
 * pointer to i915_gem_context on success, error pointer if failed
 *
 */
struct i915_gem_context *
i915_gem_context_create_gvt(struct drm_device *dev)
{
	struct i915_gem_context *ctx;
	int ret;

	if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
		return ERR_PTR(-ENODEV);

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ERR_PTR(ret);

408
	ctx = i915_gem_create_context(to_i915(dev), NULL);
409 410 411 412 413 414 415 416 417 418
	if (IS_ERR(ctx))
		goto out;

	ctx->execlists_force_single_submission = true;
	ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
out:
	mutex_unlock(&dev->struct_mutex);
	return ctx;
}

419
static void i915_gem_context_unpin(struct i915_gem_context *ctx,
420 421
				   struct intel_engine_cs *engine)
{
422 423 424
	if (i915.enable_execlists) {
		intel_lr_context_unpin(ctx, engine);
	} else {
425 426 427
		struct intel_context *ce = &ctx->engine[engine->id];

		if (ce->state)
428
			i915_vma_unpin(ce->state);
429

430
		i915_gem_context_put(ctx);
431
	}
432 433
}

434
int i915_gem_context_init(struct drm_i915_private *dev_priv)
435
{
436
	struct i915_gem_context *ctx;
437

438 439
	/* Init should only be called once per module load. Eventually the
	 * restriction on the context_disabled check can be loosened. */
440
	if (WARN_ON(dev_priv->kernel_context))
441
		return 0;
442

443 444
	if (intel_vgpu_active(dev_priv) &&
	    HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
445 446 447 448 449 450
		if (!i915.enable_execlists) {
			DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
			return -EINVAL;
		}
	}

451 452 453 454
	/* Using the simple ida interface, the max is limited by sizeof(int) */
	BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
	ida_init(&dev_priv->context_hw_ida);

455 456 457 458
	if (i915.enable_execlists) {
		/* NB: intentionally left blank. We will allocate our own
		 * backing objects as we need them, thank you very much */
		dev_priv->hw_context_size = 0;
459 460 461
	} else if (HAS_HW_CONTEXTS(dev_priv)) {
		dev_priv->hw_context_size =
			round_up(get_context_size(dev_priv), 4096);
462 463 464 465 466
		if (dev_priv->hw_context_size > (1<<20)) {
			DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
					 dev_priv->hw_context_size);
			dev_priv->hw_context_size = 0;
		}
467 468
	}

469
	ctx = i915_gem_create_context(dev_priv, NULL);
470 471 472 473
	if (IS_ERR(ctx)) {
		DRM_ERROR("Failed to create default global context (error %ld)\n",
			  PTR_ERR(ctx));
		return PTR_ERR(ctx);
474 475
	}

476
	ctx->priority = I915_PRIORITY_MIN; /* lowest priority; idle task */
477
	dev_priv->kernel_context = ctx;
478

479 480 481
	DRM_DEBUG_DRIVER("%s context support initialized\n",
			i915.enable_execlists ? "LR" :
			dev_priv->hw_context_size ? "HW" : "fake");
482
	return 0;
483 484
}

485 486 487
void i915_gem_context_lost(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;
488
	enum intel_engine_id id;
489

490
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
491

492
	for_each_engine(engine, dev_priv, id) {
493 494 495 496
		if (engine->last_context) {
			i915_gem_context_unpin(engine->last_context, engine);
			engine->last_context = NULL;
		}
497 498
	}

499 500
	/* Force the GPU state to be restored on enabling */
	if (!i915.enable_execlists) {
501 502 503 504 505 506
		struct i915_gem_context *ctx;

		list_for_each_entry(ctx, &dev_priv->context_list, link) {
			if (!i915_gem_context_is_default(ctx))
				continue;

507
			for_each_engine(engine, dev_priv, id)
508 509 510 511 512
				ctx->engine[engine->id].initialised = false;

			ctx->remap_slice = ALL_L3_SLICES(dev_priv);
		}

513
		for_each_engine(engine, dev_priv, id) {
514 515 516 517 518 519
			struct intel_context *kce =
				&dev_priv->kernel_context->engine[engine->id];

			kce->initialised = true;
		}
	}
520 521
}

522 523
void i915_gem_context_fini(struct drm_device *dev)
{
524
	struct drm_i915_private *dev_priv = to_i915(dev);
525
	struct i915_gem_context *dctx = dev_priv->kernel_context;
526

527 528
	lockdep_assert_held(&dev->struct_mutex);

529
	context_close(dctx);
530
	dev_priv->kernel_context = NULL;
531 532

	ida_destroy(&dev_priv->context_hw_ida);
533 534
}

535 536
static int context_idr_cleanup(int id, void *p, void *data)
{
537
	struct i915_gem_context *ctx = p;
538

539
	context_close(ctx);
540
	return 0;
541 542
}

543 544 545
int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
546
	struct i915_gem_context *ctx;
547 548 549

	idr_init(&file_priv->context_idr);

550
	mutex_lock(&dev->struct_mutex);
551
	ctx = i915_gem_create_context(to_i915(dev), file_priv);
552 553
	mutex_unlock(&dev->struct_mutex);

554
	if (IS_ERR(ctx)) {
555
		idr_destroy(&file_priv->context_idr);
556
		return PTR_ERR(ctx);
557 558
	}

559 560 561
	return 0;
}

562 563
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
{
564
	struct drm_i915_file_private *file_priv = file->driver_priv;
565

566 567
	lockdep_assert_held(&dev->struct_mutex);

568
	idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
569 570 571
	idr_destroy(&file_priv->context_idr);
}

572
static inline int
573
mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
574
{
575
	struct drm_i915_private *dev_priv = req->i915;
576
	struct intel_ring *ring = req->ring;
577
	struct intel_engine_cs *engine = req->engine;
578
	enum intel_engine_id id;
579
	u32 flags = hw_flags | MI_MM_SPACE_GTT;
580 581
	const int num_rings =
		/* Use an extended w/a on ivb+ if signalling from other rings */
582
		i915.semaphores ?
583
		INTEL_INFO(dev_priv)->num_rings - 1 :
584
		0;
585
	int len, ret;
586

587 588 589 590 591
	/* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
	 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
	 * explicitly, so we rely on the value at ring init, stored in
	 * itlb_before_ctx_switch.
	 */
592
	if (IS_GEN6(dev_priv)) {
593
		ret = engine->emit_flush(req, EMIT_INVALIDATE);
594 595 596 597
		if (ret)
			return ret;
	}

598
	/* These flags are for resource streamer on HSW+ */
599
	if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
600
		flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
601
	else if (INTEL_GEN(dev_priv) < 8)
602 603
		flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);

604 605

	len = 4;
606
	if (INTEL_GEN(dev_priv) >= 7)
607
		len += 2 + (num_rings ? 4*num_rings + 6 : 0);
608

609
	ret = intel_ring_begin(req, len);
610 611 612
	if (ret)
		return ret;

613
	/* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
614
	if (INTEL_GEN(dev_priv) >= 7) {
615
		intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
616 617 618
		if (num_rings) {
			struct intel_engine_cs *signaller;

619
			intel_ring_emit(ring,
620
					MI_LOAD_REGISTER_IMM(num_rings));
621
			for_each_engine(signaller, dev_priv, id) {
622
				if (signaller == engine)
623 624
					continue;

625
				intel_ring_emit_reg(ring,
626
						    RING_PSMI_CTL(signaller->mmio_base));
627
				intel_ring_emit(ring,
628
						_MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
629 630 631
			}
		}
	}
632

633 634
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_SET_CONTEXT);
635 636
	intel_ring_emit(ring,
			i915_ggtt_offset(req->ctx->engine[RCS].state) | flags);
637 638 639 640
	/*
	 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
	 * WaMiSetContext_Hang:snb,ivb,vlv
	 */
641
	intel_ring_emit(ring, MI_NOOP);
642

643
	if (INTEL_GEN(dev_priv) >= 7) {
644 645
		if (num_rings) {
			struct intel_engine_cs *signaller;
646
			i915_reg_t last_reg = {}; /* keep gcc quiet */
647

648
			intel_ring_emit(ring,
649
					MI_LOAD_REGISTER_IMM(num_rings));
650
			for_each_engine(signaller, dev_priv, id) {
651
				if (signaller == engine)
652 653
					continue;

654
				last_reg = RING_PSMI_CTL(signaller->mmio_base);
655 656
				intel_ring_emit_reg(ring, last_reg);
				intel_ring_emit(ring,
657
						_MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
658
			}
659 660

			/* Insert a delay before the next switch! */
661
			intel_ring_emit(ring,
662 663
					MI_STORE_REGISTER_MEM |
					MI_SRM_LRM_GLOBAL_GTT);
664
			intel_ring_emit_reg(ring, last_reg);
665 666
			intel_ring_emit(ring,
					i915_ggtt_offset(engine->scratch));
667
			intel_ring_emit(ring, MI_NOOP);
668
		}
669
		intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
670
	}
671

672
	intel_ring_advance(ring);
673 674 675 676

	return ret;
}

C
Chris Wilson 已提交
677
static int remap_l3(struct drm_i915_gem_request *req, int slice)
678
{
679
	u32 *remap_info = req->i915->l3_parity.remap_info[slice];
680
	struct intel_ring *ring = req->ring;
681 682
	int i, ret;

683
	if (!remap_info)
684 685
		return 0;

686
	ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
687 688 689 690 691 692 693 694
	if (ret)
		return ret;

	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
695
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
696
	for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
697 698
		intel_ring_emit_reg(ring, GEN7_L3LOG(slice, i));
		intel_ring_emit(ring, remap_info[i]);
699
	}
700 701
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
702

703
	return 0;
704 705
}

706 707
static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
				   struct intel_engine_cs *engine,
708
				   struct i915_gem_context *to)
709
{
710 711 712
	if (to->remap_slice)
		return false;

713
	if (!to->engine[RCS].initialised)
714 715
		return false;

716
	if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
717
		return false;
718

719
	return to == engine->last_context;
720 721 722
}

static bool
723 724
needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
		  struct intel_engine_cs *engine,
725
		  struct i915_gem_context *to)
726
{
727
	if (!ppgtt)
728 729
		return false;

730 731 732 733 734
	/* Always load the ppgtt on first use */
	if (!engine->last_context)
		return true;

	/* Same context without new entries, skip */
735
	if (engine->last_context == to &&
736
	    !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
737 738 739
		return false;

	if (engine->id != RCS)
740 741
		return true;

742
	if (INTEL_GEN(engine->i915) < 8)
743 744 745 746 747 748
		return true;

	return false;
}

static bool
749
needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
750
		   struct i915_gem_context *to,
751
		   u32 hw_flags)
752
{
753
	if (!ppgtt)
754 755
		return false;

756
	if (!IS_GEN8(to->i915))
757 758
		return false;

B
Ben Widawsky 已提交
759
	if (hw_flags & MI_RESTORE_INHIBIT)
760 761 762 763 764
		return true;

	return false;
}

765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788
struct i915_vma *
i915_gem_context_pin_legacy(struct i915_gem_context *ctx,
			    unsigned int flags)
{
	struct i915_vma *vma = ctx->engine[RCS].state;
	int ret;

	/* Clear this page out of any CPU caches for coherent swap-in/out.
	 * We only want to do this on the first bind so that we do not stall
	 * on an active context (which by nature is already on the GPU).
	 */
	if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
		ret = i915_gem_object_set_to_gtt_domain(vma->obj, false);
		if (ret)
			return ERR_PTR(ret);
	}

	ret = i915_vma_pin(vma, 0, ctx->ggtt_alignment, PIN_GLOBAL | flags);
	if (ret)
		return ERR_PTR(ret);

	return vma;
}

789
static int do_rcs_switch(struct drm_i915_gem_request *req)
790
{
791
	struct i915_gem_context *to = req->ctx;
792
	struct intel_engine_cs *engine = req->engine;
793
	struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
794
	struct i915_vma *vma;
795
	struct i915_gem_context *from;
796
	u32 hw_flags;
797
	int ret, i;
798

799
	if (skip_rcs_switch(ppgtt, engine, to))
800 801
		return 0;

802
	/* Trying to pin first makes error handling easier. */
803 804 805
	vma = i915_gem_context_pin_legacy(to, 0);
	if (IS_ERR(vma))
		return PTR_ERR(vma);
806

807 808 809 810
	/*
	 * Pin can switch back to the default context if we end up calling into
	 * evict_everything - as a last ditch gtt defrag effort that also
	 * switches to the default context. Hence we need to reload from here.
811 812
	 *
	 * XXX: Doing so is painfully broken!
813
	 */
814
	from = engine->last_context;
815

816
	if (needs_pd_load_pre(ppgtt, engine, to)) {
817 818 819 820 821
		/* Older GENs and non render rings still want the load first,
		 * "PP_DCLV followed by PP_DIR_BASE register through Load
		 * Register Immediate commands in Ring Buffer before submitting
		 * a context."*/
		trace_switch_mm(engine, to);
822
		ret = ppgtt->switch_mm(ppgtt, req);
823
		if (ret)
824
			goto err;
825 826
	}

827
	if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
B
Ben Widawsky 已提交
828 829 830 831
		/* NB: If we inhibit the restore, the context is not allowed to
		 * die because future work may end up depending on valid address
		 * space. This means we must enforce that a page table load
		 * occur when this occurs. */
832
		hw_flags = MI_RESTORE_INHIBIT;
833
	else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
834 835 836
		hw_flags = MI_FORCE_RESTORE;
	else
		hw_flags = 0;
837

838 839
	if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
		ret = mi_set_context(req, hw_flags);
840
		if (ret)
841
			goto err;
842 843
	}

844 845 846 847 848 849
	/* The backing object for the context is done after switching to the
	 * *next* context. Therefore we cannot retire the previous context until
	 * the next context has already started running. In fact, the below code
	 * is a bit suboptimal because the retiring can occur simply after the
	 * MI_SET_CONTEXT instead of when the next seqno has completed.
	 */
850
	if (from != NULL) {
851 852 853 854 855 856 857
		/* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
		 * whole damn pipeline, we don't need to explicitly mark the
		 * object dirty. The only exception is that the context must be
		 * correct in case the object gets swapped out. Ideally we'd be
		 * able to defer doing this until we know the object would be
		 * swapped, but there is no way to do that yet.
		 */
858 859 860
		i915_vma_move_to_active(from->engine[RCS].state, req, 0);
		/* state is kept alive until the next request */
		i915_vma_unpin(from->engine[RCS].state);
861
		i915_gem_context_put(from);
862
	}
863
	engine->last_context = i915_gem_context_get(to);
864

865 866 867
	/* GEN8 does *not* require an explicit reload if the PDPs have been
	 * setup, and we do not wish to move them.
	 */
868
	if (needs_pd_load_post(ppgtt, to, hw_flags)) {
869
		trace_switch_mm(engine, to);
870
		ret = ppgtt->switch_mm(ppgtt, req);
871 872 873 874 875 876 877 878 879
		/* The hardware context switch is emitted, but we haven't
		 * actually changed the state - so it's probably safe to bail
		 * here. Still, let the user know something dangerous has
		 * happened.
		 */
		if (ret)
			return ret;
	}

880 881
	if (ppgtt)
		ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
882 883 884 885 886

	for (i = 0; i < MAX_L3_SLICES; i++) {
		if (!(to->remap_slice & (1<<i)))
			continue;

C
Chris Wilson 已提交
887
		ret = remap_l3(req, i);
888 889 890 891 892 893
		if (ret)
			return ret;

		to->remap_slice &= ~(1<<i);
	}

894
	if (!to->engine[RCS].initialised) {
895 896
		if (engine->init_context) {
			ret = engine->init_context(req);
897
			if (ret)
898
				return ret;
899
		}
900
		to->engine[RCS].initialised = true;
901 902
	}

903
	return 0;
904

905 906
err:
	i915_vma_unpin(vma);
907
	return ret;
908 909 910 911
}

/**
 * i915_switch_context() - perform a GPU context switch.
912
 * @req: request for which we'll execute the context switch
913 914 915
 *
 * The context life cycle is simple. The context refcount is incremented and
 * decremented by 1 and create and destroy. If the context is in use by the GPU,
916
 * it will have a refcount > 1. This allows us to destroy the context abstract
917
 * object while letting the normal object tracking destroy the backing BO.
918 919 920 921
 *
 * This function should not be used in execlists mode.  Instead the context is
 * switched by writing to the ELSP and requests keep a reference to their
 * context.
922
 */
923
int i915_switch_context(struct drm_i915_gem_request *req)
924
{
925
	struct intel_engine_cs *engine = req->engine;
926

927
	lockdep_assert_held(&req->i915->drm.struct_mutex);
928 929
	if (i915.enable_execlists)
		return 0;
930

931
	if (!req->ctx->engine[engine->id].state) {
932
		struct i915_gem_context *to = req->ctx;
933 934
		struct i915_hw_ppgtt *ppgtt =
			to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
935

936
		if (needs_pd_load_pre(ppgtt, engine, to)) {
937 938 939
			int ret;

			trace_switch_mm(engine, to);
940
			ret = ppgtt->switch_mm(ppgtt, req);
941 942 943
			if (ret)
				return ret;

944
			ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
945 946 947
		}

		if (to != engine->last_context) {
948
			if (engine->last_context)
949 950
				i915_gem_context_put(engine->last_context);
			engine->last_context = i915_gem_context_get(to);
951
		}
952

953
		return 0;
954
	}
955

956
	return do_rcs_switch(req);
957
}
958

959 960 961
int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;
962
	struct i915_gem_timeline *timeline;
963
	enum intel_engine_id id;
964

965 966
	lockdep_assert_held(&dev_priv->drm.struct_mutex);

967
	for_each_engine(engine, dev_priv, id) {
968 969 970 971 972 973 974
		struct drm_i915_gem_request *req;
		int ret;

		req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
		if (IS_ERR(req))
			return PTR_ERR(req);

975 976 977 978 979 980 981 982 983 984 985 986 987 988
		/* Queue this switch after all other activity */
		list_for_each_entry(timeline, &dev_priv->gt.timelines, link) {
			struct drm_i915_gem_request *prev;
			struct intel_timeline *tl;

			tl = &timeline->engine[engine->id];
			prev = i915_gem_active_raw(&tl->last_request,
						   &dev_priv->drm.struct_mutex);
			if (prev)
				i915_sw_fence_await_sw_fence_gfp(&req->submit,
								 &prev->submit,
								 GFP_KERNEL);
		}

989
		ret = i915_switch_context(req);
990 991 992 993 994 995 996 997
		i915_add_request_no_flush(req);
		if (ret)
			return ret;
	}

	return 0;
}

998
static bool contexts_enabled(struct drm_device *dev)
999
{
1000
	return i915.enable_execlists || to_i915(dev)->hw_context_size;
1001 1002
}

1003 1004 1005 1006 1007
static bool client_is_banned(struct drm_i915_file_private *file_priv)
{
	return file_priv->context_bans > I915_MAX_CLIENT_CONTEXT_BANS;
}

1008 1009 1010 1011 1012
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file)
{
	struct drm_i915_gem_context_create *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
1013
	struct i915_gem_context *ctx;
1014 1015
	int ret;

1016
	if (!contexts_enabled(dev))
1017 1018
		return -ENODEV;

1019 1020 1021
	if (args->pad != 0)
		return -EINVAL;

1022 1023 1024 1025 1026 1027 1028 1029
	if (client_is_banned(file_priv)) {
		DRM_DEBUG("client %s[%d] banned from creating ctx\n",
			  current->comm,
			  pid_nr(get_task_pid(current, PIDTYPE_PID)));

		return -EIO;
	}

1030 1031 1032 1033
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1034
	ctx = i915_gem_create_context(to_i915(dev), file_priv);
1035
	mutex_unlock(&dev->struct_mutex);
1036 1037
	if (IS_ERR(ctx))
		return PTR_ERR(ctx);
1038

1039
	args->ctx_id = ctx->user_handle;
1040
	DRM_DEBUG("HW context %d created\n", args->ctx_id);
1041

1042
	return 0;
1043 1044 1045 1046 1047 1048 1049
}

int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file)
{
	struct drm_i915_gem_context_destroy *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
1050
	struct i915_gem_context *ctx;
1051 1052
	int ret;

1053 1054 1055
	if (args->pad != 0)
		return -EINVAL;

1056
	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
1057
		return -ENOENT;
1058

1059 1060 1061 1062
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1063
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1064
	if (IS_ERR(ctx)) {
1065
		mutex_unlock(&dev->struct_mutex);
1066
		return PTR_ERR(ctx);
1067 1068
	}

1069
	idr_remove(&file_priv->context_idr, ctx->user_handle);
1070
	context_close(ctx);
1071 1072
	mutex_unlock(&dev->struct_mutex);

1073
	DRM_DEBUG("HW context %d destroyed\n", args->ctx_id);
1074 1075
	return 0;
}
1076 1077 1078 1079 1080 1081

int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
1082
	struct i915_gem_context *ctx;
1083 1084 1085 1086 1087 1088
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1089
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1090 1091 1092 1093 1094 1095 1096 1097
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	args->size = 0;
	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
1098
		ret = -EINVAL;
1099
		break;
1100 1101 1102
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
		args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
		break;
C
Chris Wilson 已提交
1103 1104 1105 1106 1107 1108
	case I915_CONTEXT_PARAM_GTT_SIZE:
		if (ctx->ppgtt)
			args->value = ctx->ppgtt->base.total;
		else if (to_i915(dev)->mm.aliasing_ppgtt)
			args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
		else
1109
			args->value = to_i915(dev)->ggtt.base.total;
C
Chris Wilson 已提交
1110
		break;
1111 1112 1113
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
		args->value = !!(ctx->flags & CONTEXT_NO_ERROR_CAPTURE);
		break;
1114
	case I915_CONTEXT_PARAM_BANNABLE:
1115
		args->value = ctx->bannable;
1116
		break;
1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
	default:
		ret = -EINVAL;
		break;
	}
	mutex_unlock(&dev->struct_mutex);

	return ret;
}

int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
1131
	struct i915_gem_context *ctx;
1132 1133 1134 1135 1136 1137
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1138
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1139 1140 1141 1142 1143 1144 1145
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
1146
		ret = -EINVAL;
1147
		break;
1148 1149 1150 1151 1152 1153
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
		if (args->size) {
			ret = -EINVAL;
		} else {
			ctx->flags &= ~CONTEXT_NO_ZEROMAP;
			ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1154 1155 1156 1157 1158 1159 1160 1161 1162 1163
		}
		break;
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
		if (args->size) {
			ret = -EINVAL;
		} else {
			if (args->value)
				ctx->flags |= CONTEXT_NO_ERROR_CAPTURE;
			else
				ctx->flags &= ~CONTEXT_NO_ERROR_CAPTURE;
1164 1165
		}
		break;
1166 1167 1168 1169 1170 1171
	case I915_CONTEXT_PARAM_BANNABLE:
		if (args->size)
			ret = -EINVAL;
		else if (!capable(CAP_SYS_ADMIN) && !args->value)
			ret = -EPERM;
		else
1172
			ctx->bannable = args->value;
1173
		break;
1174 1175 1176 1177 1178 1179 1180 1181
	default:
		ret = -EINVAL;
		break;
	}
	mutex_unlock(&dev->struct_mutex);

	return ret;
}
1182 1183 1184 1185

int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
				       void *data, struct drm_file *file)
{
1186
	struct drm_i915_private *dev_priv = to_i915(dev);
1187
	struct drm_i915_reset_stats *args = data;
1188
	struct i915_gem_context *ctx;
1189 1190 1191 1192 1193 1194 1195 1196
	int ret;

	if (args->flags || args->pad)
		return -EINVAL;

	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
		return -EPERM;

1197
	ret = i915_mutex_lock_interruptible(dev);
1198 1199 1200
	if (ret)
		return ret;

1201
	ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
1202 1203 1204 1205 1206 1207 1208 1209 1210 1211
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	if (capable(CAP_SYS_ADMIN))
		args->reset_count = i915_reset_count(&dev_priv->gpu_error);
	else
		args->reset_count = 0;

1212 1213
	args->batch_active = ctx->guilty_count;
	args->batch_pending = ctx->active_count;
1214 1215 1216 1217 1218

	mutex_unlock(&dev->struct_mutex);

	return 0;
}